blob: aec398cd2289f22e812a5e66a4a6d816445e7585 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Maarten Lankhorstce22dba2015-04-21 17:12:56 +0300112static void intel_crtc_enable_planes(struct drm_crtc *crtc);
113static void intel_crtc_disable_planes(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100114
Dave Airlie0e32b392014-05-02 14:02:48 +1000115static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
116{
117 if (!connector->mst_port)
118 return connector->encoder;
119 else
120 return &connector->mst_port->mst_encoders[pipe]->base;
121}
122
Jesse Barnes79e53942008-11-07 14:24:08 -0800123typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800125} intel_range_t;
126
127typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400128 int dot_limit;
129 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800130} intel_p2_t;
131
Ma Lingd4906092009-03-18 20:13:27 +0800132typedef struct intel_limit intel_limit_t;
133struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 intel_range_t dot, vco, n, m, m1, m2, p, p1;
135 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800136};
Jesse Barnes79e53942008-11-07 14:24:08 -0800137
Daniel Vetterd2acd212012-10-20 20:57:43 +0200138int
139intel_pch_rawclk(struct drm_device *dev)
140{
141 struct drm_i915_private *dev_priv = dev->dev_private;
142
143 WARN_ON(!HAS_PCH_SPLIT(dev));
144
145 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
146}
147
Chris Wilson021357a2010-09-07 20:54:59 +0100148static inline u32 /* units of 100MHz */
149intel_fdi_link_freq(struct drm_device *dev)
150{
Chris Wilson8b99e682010-10-13 09:59:17 +0100151 if (IS_GEN5(dev)) {
152 struct drm_i915_private *dev_priv = dev->dev_private;
153 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
154 } else
155 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100156}
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700169};
170
Daniel Vetter5d536e22013-07-06 12:52:06 +0200171static const intel_limit_t intel_limits_i8xx_dvo = {
172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 2, .max = 33 },
180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 4, .p2_fast = 4 },
182};
183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200186 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200187 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .m = { .min = 96, .max = 140 },
189 .m1 = { .min = 18, .max = 26 },
190 .m2 = { .min = 6, .max = 16 },
191 .p = { .min = 4, .max = 128 },
192 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 165000,
194 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
Eric Anholt273e27c2011-03-30 13:01:10 -0700196
Keith Packarde4b36692009-06-05 19:22:17 -0700197static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 5, .max = 80 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 200000,
207 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
210static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400211 .dot = { .min = 20000, .max = 400000 },
212 .vco = { .min = 1400000, .max = 2800000 },
213 .n = { .min = 1, .max = 6 },
214 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100215 .m1 = { .min = 8, .max = 18 },
216 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .p = { .min = 7, .max = 98 },
218 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .p2 = { .dot_limit = 112000,
220 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700221};
222
Eric Anholt273e27c2011-03-30 13:01:10 -0700223
Keith Packarde4b36692009-06-05 19:22:17 -0700224static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .dot = { .min = 25000, .max = 270000 },
226 .vco = { .min = 1750000, .max = 3500000},
227 .n = { .min = 1, .max = 4 },
228 .m = { .min = 104, .max = 138 },
229 .m1 = { .min = 17, .max = 23 },
230 .m2 = { .min = 5, .max = 11 },
231 .p = { .min = 10, .max = 30 },
232 .p1 = { .min = 1, .max = 3},
233 .p2 = { .dot_limit = 270000,
234 .p2_slow = 10,
235 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800236 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 22000, .max = 400000 },
241 .vco = { .min = 1750000, .max = 3500000},
242 .n = { .min = 1, .max = 4 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 16, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 5, .max = 80 },
247 .p1 = { .min = 1, .max = 8},
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
252static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .dot = { .min = 20000, .max = 115000 },
254 .vco = { .min = 1750000, .max = 3500000 },
255 .n = { .min = 1, .max = 3 },
256 .m = { .min = 104, .max = 138 },
257 .m1 = { .min = 17, .max = 23 },
258 .m2 = { .min = 5, .max = 11 },
259 .p = { .min = 28, .max = 112 },
260 .p1 = { .min = 2, .max = 8 },
261 .p2 = { .dot_limit = 0,
262 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800263 },
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
266static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .dot = { .min = 80000, .max = 224000 },
268 .vco = { .min = 1750000, .max = 3500000 },
269 .n = { .min = 1, .max = 3 },
270 .m = { .min = 104, .max = 138 },
271 .m1 = { .min = 17, .max = 23 },
272 .m2 = { .min = 5, .max = 11 },
273 .p = { .min = 14, .max = 42 },
274 .p1 = { .min = 2, .max = 6 },
275 .p2 = { .dot_limit = 0,
276 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800277 },
Keith Packarde4b36692009-06-05 19:22:17 -0700278};
279
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500280static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .dot = { .min = 20000, .max = 400000},
282 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 .n = { .min = 3, .max = 6 },
285 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 200000,
292 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500295static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400296 .dot = { .min = 20000, .max = 400000 },
297 .vco = { .min = 1700000, .max = 3500000 },
298 .n = { .min = 3, .max = 6 },
299 .m = { .min = 2, .max = 256 },
300 .m1 = { .min = 0, .max = 0 },
301 .m2 = { .min = 0, .max = 254 },
302 .p = { .min = 7, .max = 112 },
303 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .p2 = { .dot_limit = 112000,
305 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700306};
307
Eric Anholt273e27c2011-03-30 13:01:10 -0700308/* Ironlake / Sandybridge
309 *
310 * We calculate clock using (register_value + 2) for N/M1/M2, so here
311 * the range value for them is (actual_value - 2).
312 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 5 },
317 .m = { .min = 79, .max = 127 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 5, .max = 80 },
321 .p1 = { .min = 1, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700324};
325
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 118 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 28, .max = 112 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 127 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 56 },
347 .p1 = { .min = 2, .max = 8 },
348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800350};
351
Eric Anholt273e27c2011-03-30 13:01:10 -0700352/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800364};
365
366static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700367 .dot = { .min = 25000, .max = 350000 },
368 .vco = { .min = 1760000, .max = 3510000 },
369 .n = { .min = 1, .max = 3 },
370 .m = { .min = 79, .max = 126 },
371 .m1 = { .min = 12, .max = 22 },
372 .m2 = { .min = 5, .max = 9 },
373 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700375 .p2 = { .dot_limit = 225000,
376 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800377};
378
Ville Syrjälädc730512013-09-24 21:26:30 +0300379static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300380 /*
381 * These are the data rate limits (measured in fast clocks)
382 * since those are the strictest limits we have. The fast
383 * clock and actual rate limits are more relaxed, so checking
384 * them would make no difference.
385 */
386 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200387 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700388 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700389 .m1 = { .min = 2, .max = 3 },
390 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300391 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300392 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393};
394
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300395static const intel_limit_t intel_limits_chv = {
396 /*
397 * These are the data rate limits (measured in fast clocks)
398 * since those are the strictest limits we have. The fast
399 * clock and actual rate limits are more relaxed, so checking
400 * them would make no difference.
401 */
402 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200403 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300404 .n = { .min = 1, .max = 1 },
405 .m1 = { .min = 2, .max = 2 },
406 .m2 = { .min = 24 << 22, .max = 175 << 22 },
407 .p1 = { .min = 2, .max = 4 },
408 .p2 = { .p2_slow = 1, .p2_fast = 14 },
409};
410
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200411static const intel_limit_t intel_limits_bxt = {
412 /* FIXME: find real dot limits */
413 .dot = { .min = 0, .max = INT_MAX },
414 .vco = { .min = 4800000, .max = 6480000 },
415 .n = { .min = 1, .max = 1 },
416 .m1 = { .min = 2, .max = 2 },
417 /* FIXME: find real m2 limits */
418 .m2 = { .min = 2 << 22, .max = 255 << 22 },
419 .p1 = { .min = 2, .max = 4 },
420 .p2 = { .p2_slow = 1, .p2_fast = 20 },
421};
422
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300423static void vlv_clock(int refclk, intel_clock_t *clock)
424{
425 clock->m = clock->m1 * clock->m2;
426 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200427 if (WARN_ON(clock->n == 0 || clock->p == 0))
428 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300429 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
430 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300431}
432
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200433static bool
434needs_modeset(struct drm_crtc_state *state)
435{
436 return state->mode_changed || state->active_changed;
437}
438
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300439/**
440 * Returns whether any output on the specified pipe is of the specified type
441 */
Damien Lespiau40935612014-10-29 11:16:59 +0000442bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300443{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300445 struct intel_encoder *encoder;
446
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300448 if (encoder->type == type)
449 return true;
450
451 return false;
452}
453
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200454/**
455 * Returns whether any output on the specified pipe will have the specified
456 * type after a staged modeset is complete, i.e., the same as
457 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
458 * encoder->crtc.
459 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200460static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
461 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200462{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200463 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300464 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200466 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200467 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200468
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300469 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200470 if (connector_state->crtc != crtc_state->base.crtc)
471 continue;
472
473 num_connectors++;
474
475 encoder = to_intel_encoder(connector_state->best_encoder);
476 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200477 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200478 }
479
480 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481
482 return false;
483}
484
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200485static const intel_limit_t *
486intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800487{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200488 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800489 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800490
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200491 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100492 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000493 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800494 limit = &intel_limits_ironlake_dual_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_dual_lvds;
497 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000498 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800499 limit = &intel_limits_ironlake_single_lvds_100m;
500 else
501 limit = &intel_limits_ironlake_single_lvds;
502 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200503 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800504 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800505
506 return limit;
507}
508
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200509static const intel_limit_t *
510intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800511{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200512 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 const intel_limit_t *limit;
514
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200515 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100516 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800518 else
Keith Packarde4b36692009-06-05 19:22:17 -0700519 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200520 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
521 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700522 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200523 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700524 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800525 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700526 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800527
528 return limit;
529}
530
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531static const intel_limit_t *
532intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800533{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 const intel_limit_t *limit;
536
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200537 if (IS_BROXTON(dev))
538 limit = &intel_limits_bxt;
539 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800541 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200542 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200544 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800546 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500547 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548 } else if (IS_CHERRYVIEW(dev)) {
549 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700550 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300551 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100552 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100554 limit = &intel_limits_i9xx_lvds;
555 else
556 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200562 else
563 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 }
565 return limit;
566}
567
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568/* m1 is reserved as 0 in Pineview, n is a ring counter */
569static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800570{
Shaohua Li21778322009-02-23 15:19:16 +0800571 clock->m = clock->m2 + 2;
572 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200573 if (WARN_ON(clock->n == 0 || clock->p == 0))
574 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300575 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
576 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800577}
578
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200579static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
580{
581 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
582}
583
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800585{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200586 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200588 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
589 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300590 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
591 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800592}
593
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300594static void chv_clock(int refclk, intel_clock_t *clock)
595{
596 clock->m = clock->m1 * clock->m2;
597 clock->p = clock->p1 * clock->p2;
598 if (WARN_ON(clock->n == 0 || clock->p == 0))
599 return;
600 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
601 clock->n << 22);
602 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
603}
604
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800605#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606/**
607 * Returns whether the given set of divisors are valid for a given refclk with
608 * the given connectors.
609 */
610
Chris Wilson1b894b52010-12-14 20:04:54 +0000611static bool intel_PLL_is_valid(struct drm_device *dev,
612 const intel_limit_t *limit,
613 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800614{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615 if (clock->n < limit->n.min || limit->n.max < clock->n)
616 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400622 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200624 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300625 if (clock->m1 <= clock->m2)
626 INTELPllInvalid("m1 <= m2\n");
627
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200628 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->p < limit->p.min || limit->p.max < clock->p)
630 INTELPllInvalid("p out of range\n");
631 if (clock->m < limit->m.min || limit->m.max < clock->m)
632 INTELPllInvalid("m out of range\n");
633 }
634
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
638 * connector, etc., rather than just a single range.
639 */
640 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400641 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800642
643 return true;
644}
645
Ma Lingd4906092009-03-18 20:13:27 +0800646static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200647i9xx_find_best_dpll(const intel_limit_t *limit,
648 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800649 int target, int refclk, intel_clock_t *match_clock,
650 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800651{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200652 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300653 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 int err = target;
656
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200657 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100659 * For LVDS just rely on its current settings for dual-channel.
660 * We haven't figured out how to reliably set up different
661 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100663 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock.p2 = limit->p2.p2_fast;
665 else
666 clock.p2 = limit->p2.p2_slow;
667 } else {
668 if (target < limit->p2.dot_limit)
669 clock.p2 = limit->p2.p2_slow;
670 else
671 clock.p2 = limit->p2.p2_fast;
672 }
673
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800675
Zhao Yakui42158662009-11-20 11:24:18 +0800676 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
677 clock.m1++) {
678 for (clock.m2 = limit->m2.min;
679 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200680 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800681 break;
682 for (clock.n = limit->n.min;
683 clock.n <= limit->n.max; clock.n++) {
684 for (clock.p1 = limit->p1.min;
685 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 int this_err;
687
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200688 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000689 if (!intel_PLL_is_valid(dev, limit,
690 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800691 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800692 if (match_clock &&
693 clock.p != match_clock->p)
694 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800695
696 this_err = abs(clock.dot - target);
697 if (this_err < err) {
698 *best_clock = clock;
699 err = this_err;
700 }
701 }
702 }
703 }
704 }
705
706 return (err != target);
707}
708
Ma Lingd4906092009-03-18 20:13:27 +0800709static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200710pnv_find_best_dpll(const intel_limit_t *limit,
711 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200712 int target, int refclk, intel_clock_t *match_clock,
713 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200715 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300716 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200717 intel_clock_t clock;
718 int err = target;
719
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200720 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200721 /*
722 * For LVDS just rely on its current settings for dual-channel.
723 * We haven't figured out how to reliably set up different
724 * single/dual channel state, if we even can.
725 */
726 if (intel_is_dual_link_lvds(dev))
727 clock.p2 = limit->p2.p2_fast;
728 else
729 clock.p2 = limit->p2.p2_slow;
730 } else {
731 if (target < limit->p2.dot_limit)
732 clock.p2 = limit->p2.p2_slow;
733 else
734 clock.p2 = limit->p2.p2_fast;
735 }
736
737 memset(best_clock, 0, sizeof(*best_clock));
738
739 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
740 clock.m1++) {
741 for (clock.m2 = limit->m2.min;
742 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 for (clock.n = limit->n.min;
744 clock.n <= limit->n.max; clock.n++) {
745 for (clock.p1 = limit->p1.min;
746 clock.p1 <= limit->p1.max; clock.p1++) {
747 int this_err;
748
749 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800750 if (!intel_PLL_is_valid(dev, limit,
751 &clock))
752 continue;
753 if (match_clock &&
754 clock.p != match_clock->p)
755 continue;
756
757 this_err = abs(clock.dot - target);
758 if (this_err < err) {
759 *best_clock = clock;
760 err = this_err;
761 }
762 }
763 }
764 }
765 }
766
767 return (err != target);
768}
769
Ma Lingd4906092009-03-18 20:13:27 +0800770static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200771g4x_find_best_dpll(const intel_limit_t *limit,
772 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200773 int target, int refclk, intel_clock_t *match_clock,
774 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800775{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200776 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300777 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800778 intel_clock_t clock;
779 int max_n;
780 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400781 /* approximately equals target * 0.00585 */
782 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800783 found = false;
784
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200785 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100786 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800787 clock.p2 = limit->p2.p2_fast;
788 else
789 clock.p2 = limit->p2.p2_slow;
790 } else {
791 if (target < limit->p2.dot_limit)
792 clock.p2 = limit->p2.p2_slow;
793 else
794 clock.p2 = limit->p2.p2_fast;
795 }
796
797 memset(best_clock, 0, sizeof(*best_clock));
798 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200799 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800800 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200801 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800802 for (clock.m1 = limit->m1.max;
803 clock.m1 >= limit->m1.min; clock.m1--) {
804 for (clock.m2 = limit->m2.max;
805 clock.m2 >= limit->m2.min; clock.m2--) {
806 for (clock.p1 = limit->p1.max;
807 clock.p1 >= limit->p1.min; clock.p1--) {
808 int this_err;
809
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200810 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000811 if (!intel_PLL_is_valid(dev, limit,
812 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800813 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000814
815 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800816 if (this_err < err_most) {
817 *best_clock = clock;
818 err_most = this_err;
819 max_n = clock.n;
820 found = true;
821 }
822 }
823 }
824 }
825 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800826 return found;
827}
Ma Lingd4906092009-03-18 20:13:27 +0800828
Imre Deakd5dd62b2015-03-17 11:40:03 +0200829/*
830 * Check if the calculated PLL configuration is more optimal compared to the
831 * best configuration and error found so far. Return the calculated error.
832 */
833static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
834 const intel_clock_t *calculated_clock,
835 const intel_clock_t *best_clock,
836 unsigned int best_error_ppm,
837 unsigned int *error_ppm)
838{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200839 /*
840 * For CHV ignore the error and consider only the P value.
841 * Prefer a bigger P value based on HW requirements.
842 */
843 if (IS_CHERRYVIEW(dev)) {
844 *error_ppm = 0;
845
846 return calculated_clock->p > best_clock->p;
847 }
848
Imre Deak24be4e42015-03-17 11:40:04 +0200849 if (WARN_ON_ONCE(!target_freq))
850 return false;
851
Imre Deakd5dd62b2015-03-17 11:40:03 +0200852 *error_ppm = div_u64(1000000ULL *
853 abs(target_freq - calculated_clock->dot),
854 target_freq);
855 /*
856 * Prefer a better P value over a better (smaller) error if the error
857 * is small. Ensure this preference for future configurations too by
858 * setting the error to 0.
859 */
860 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
861 *error_ppm = 0;
862
863 return true;
864 }
865
866 return *error_ppm + 10 < best_error_ppm;
867}
868
Zhenyu Wang2c072452009-06-05 15:38:42 +0800869static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200870vlv_find_best_dpll(const intel_limit_t *limit,
871 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200872 int target, int refclk, intel_clock_t *match_clock,
873 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200875 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300876 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300877 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300878 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300879 /* min update 19.2 MHz */
880 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300881 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700882
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300883 target *= 5; /* fast clock */
884
885 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700886
887 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300888 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300889 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300890 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300891 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300892 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300894 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200895 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
898 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300899
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300900 vlv_clock(refclk, &clock);
901
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300902 if (!intel_PLL_is_valid(dev, limit,
903 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300904 continue;
905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906 if (!vlv_PLL_is_optimal(dev, target,
907 &clock,
908 best_clock,
909 bestppm, &ppm))
910 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911
Imre Deakd5dd62b2015-03-17 11:40:03 +0200912 *best_clock = clock;
913 bestppm = ppm;
914 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700915 }
916 }
917 }
918 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700919
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300920 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700921}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300923static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200924chv_find_best_dpll(const intel_limit_t *limit,
925 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 int target, int refclk, intel_clock_t *match_clock,
927 intel_clock_t *best_clock)
928{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200929 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300930 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200931 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300932 intel_clock_t clock;
933 uint64_t m2;
934 int found = false;
935
936 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200937 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300938
939 /*
940 * Based on hardware doc, the n always set to 1, and m1 always
941 * set to 2. If requires to support 200Mhz refclk, we need to
942 * revisit this because n may not 1 anymore.
943 */
944 clock.n = 1, clock.m1 = 2;
945 target *= 5; /* fast clock */
946
947 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
948 for (clock.p2 = limit->p2.p2_fast;
949 clock.p2 >= limit->p2.p2_slow;
950 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952
953 clock.p = clock.p1 * clock.p2;
954
955 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
956 clock.n) << 22, refclk * clock.m1);
957
958 if (m2 > INT_MAX/clock.m1)
959 continue;
960
961 clock.m2 = m2;
962
963 chv_clock(refclk, &clock);
964
965 if (!intel_PLL_is_valid(dev, limit, &clock))
966 continue;
967
Imre Deak9ca3ba02015-03-17 11:40:05 +0200968 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
969 best_error_ppm, &error_ppm))
970 continue;
971
972 *best_clock = clock;
973 best_error_ppm = error_ppm;
974 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300975 }
976 }
977
978 return found;
979}
980
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200981bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
982 intel_clock_t *best_clock)
983{
984 int refclk = i9xx_get_refclk(crtc_state, 0);
985
986 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
987 target_clock, refclk, NULL, best_clock);
988}
989
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300990bool intel_crtc_active(struct drm_crtc *crtc)
991{
992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
993
994 /* Be paranoid as we can arrive here with only partial
995 * state retrieved from the hardware during setup.
996 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100997 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300998 * as Haswell has gained clock readout/fastboot support.
999 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001000 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001001 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001002 *
1003 * FIXME: The intel_crtc->active here should be switched to
1004 * crtc->state->active once we have proper CRTC states wired up
1005 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001006 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001007 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001008 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001009}
1010
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001011enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1012 enum pipe pipe)
1013{
1014 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1016
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001017 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001018}
1019
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001020static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1021{
1022 struct drm_i915_private *dev_priv = dev->dev_private;
1023 u32 reg = PIPEDSL(pipe);
1024 u32 line1, line2;
1025 u32 line_mask;
1026
1027 if (IS_GEN2(dev))
1028 line_mask = DSL_LINEMASK_GEN2;
1029 else
1030 line_mask = DSL_LINEMASK_GEN3;
1031
1032 line1 = I915_READ(reg) & line_mask;
1033 mdelay(5);
1034 line2 = I915_READ(reg) & line_mask;
1035
1036 return line1 == line2;
1037}
1038
Keith Packardab7ad7f2010-10-03 00:33:06 -07001039/*
1040 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001041 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042 *
1043 * After disabling a pipe, we can't wait for vblank in the usual way,
1044 * spinning on the vblank interrupt status bit, since we won't actually
1045 * see an interrupt when the pipe is disabled.
1046 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001047 * On Gen4 and above:
1048 * wait for the pipe register state bit to turn off
1049 *
1050 * Otherwise:
1051 * wait for the display line value to settle (it usually
1052 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001053 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001054 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001055static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001056{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001057 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001058 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001059 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001060 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001061
Keith Packardab7ad7f2010-10-03 00:33:06 -07001062 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001063 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001064
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001066 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1067 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001068 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001069 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001070 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001071 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001072 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001073 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001074}
1075
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001076/*
1077 * ibx_digital_port_connected - is the specified port connected?
1078 * @dev_priv: i915 private structure
1079 * @port: the port to test
1080 *
1081 * Returns true if @port is connected, false otherwise.
1082 */
1083bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1084 struct intel_digital_port *port)
1085{
1086 u32 bit;
1087
Damien Lespiauc36346e2012-12-13 16:09:03 +00001088 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001089 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001090 case PORT_B:
1091 bit = SDE_PORTB_HOTPLUG;
1092 break;
1093 case PORT_C:
1094 bit = SDE_PORTC_HOTPLUG;
1095 break;
1096 case PORT_D:
1097 bit = SDE_PORTD_HOTPLUG;
1098 break;
1099 default:
1100 return true;
1101 }
1102 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001103 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001104 case PORT_B:
1105 bit = SDE_PORTB_HOTPLUG_CPT;
1106 break;
1107 case PORT_C:
1108 bit = SDE_PORTC_HOTPLUG_CPT;
1109 break;
1110 case PORT_D:
1111 bit = SDE_PORTD_HOTPLUG_CPT;
1112 break;
1113 default:
1114 return true;
1115 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001116 }
1117
1118 return I915_READ(SDEISR) & bit;
1119}
1120
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121static const char *state_string(bool enabled)
1122{
1123 return enabled ? "on" : "off";
1124}
1125
1126/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001127void assert_pll(struct drm_i915_private *dev_priv,
1128 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
1130 int reg;
1131 u32 val;
1132 bool cur_state;
1133
1134 reg = DPLL(pipe);
1135 val = I915_READ(reg);
1136 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001137 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138 "PLL state assertion failure (expected %s, current %s)\n",
1139 state_string(state), state_string(cur_state));
1140}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141
Jani Nikula23538ef2013-08-27 15:12:22 +03001142/* XXX: the dsi pll is shared between MIPI DSI ports */
1143static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1144{
1145 u32 val;
1146 bool cur_state;
1147
Ville Syrjäläa5805162015-05-26 20:42:30 +03001148 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001149 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001150 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001151
1152 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001154 "DSI PLL state assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
1156}
1157#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1158#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1159
Daniel Vetter55607e82013-06-16 21:42:39 +02001160struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001161intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001162{
Daniel Vettere2b78262013-06-07 23:10:03 +02001163 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001165 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001166 return NULL;
1167
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001168 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001169}
1170
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001172void assert_shared_dpll(struct drm_i915_private *dev_priv,
1173 struct intel_shared_dpll *pll,
1174 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001175{
Jesse Barnes040484a2011-01-03 12:14:26 -08001176 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001177 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001178
Chris Wilson92b27b02012-05-20 18:10:50 +01001179 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001180 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001181 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001182
Daniel Vetter53589012013-06-05 13:34:16 +02001183 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001184 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001185 "%s assertion failure (expected %s, current %s)\n",
1186 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
Jesse Barnes040484a2011-01-03 12:14:26 -08001188
1189static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, bool state)
1191{
1192 int reg;
1193 u32 val;
1194 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001195 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1196 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001197
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001198 if (HAS_DDI(dev_priv->dev)) {
1199 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001200 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001201 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001202 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001203 } else {
1204 reg = FDI_TX_CTL(pipe);
1205 val = I915_READ(reg);
1206 cur_state = !!(val & FDI_TX_ENABLE);
1207 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001209 "FDI TX state assertion failure (expected %s, current %s)\n",
1210 state_string(state), state_string(cur_state));
1211}
1212#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1213#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1214
1215static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1216 enum pipe pipe, bool state)
1217{
1218 int reg;
1219 u32 val;
1220 bool cur_state;
1221
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001222 reg = FDI_RX_CTL(pipe);
1223 val = I915_READ(reg);
1224 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001225 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001226 "FDI RX state assertion failure (expected %s, current %s)\n",
1227 state_string(state), state_string(cur_state));
1228}
1229#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1230#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1231
1232static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1233 enum pipe pipe)
1234{
1235 int reg;
1236 u32 val;
1237
1238 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001239 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001240 return;
1241
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001242 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001243 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001244 return;
1245
Jesse Barnes040484a2011-01-03 12:14:26 -08001246 reg = FDI_TX_CTL(pipe);
1247 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001248 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001249}
1250
Daniel Vetter55607e82013-06-16 21:42:39 +02001251void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1252 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001253{
1254 int reg;
1255 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001256 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001257
1258 reg = FDI_RX_CTL(pipe);
1259 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001260 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001261 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001262 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1263 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001264}
1265
Daniel Vetterb680c372014-09-19 18:27:27 +02001266void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1267 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001268{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001269 struct drm_device *dev = dev_priv->dev;
1270 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001271 u32 val;
1272 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001273 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001274
Jani Nikulabedd4db2014-08-22 15:04:13 +03001275 if (WARN_ON(HAS_DDI(dev)))
1276 return;
1277
1278 if (HAS_PCH_SPLIT(dev)) {
1279 u32 port_sel;
1280
Jesse Barnesea0760c2011-01-04 15:09:32 -08001281 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001282 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1283
1284 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1285 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
1287 /* XXX: else fix for eDP */
1288 } else if (IS_VALLEYVIEW(dev)) {
1289 /* presumably write lock depends on pipe, not port select */
1290 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1291 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 } else {
1293 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001294 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1295 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001296 }
1297
1298 val = I915_READ(pp_reg);
1299 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001300 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 locked = false;
1302
Rob Clarke2c719b2014-12-15 13:56:32 -05001303 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001304 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001305 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306}
1307
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001308static void assert_cursor(struct drm_i915_private *dev_priv,
1309 enum pipe pipe, bool state)
1310{
1311 struct drm_device *dev = dev_priv->dev;
1312 bool cur_state;
1313
Paulo Zanonid9d82082014-02-27 16:30:56 -03001314 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001315 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001316 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001317 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001318
Rob Clarke2c719b2014-12-15 13:56:32 -05001319 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001320 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1321 pipe_name(pipe), state_string(state), state_string(cur_state));
1322}
1323#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1324#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1325
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001326void assert_pipe(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328{
1329 int reg;
1330 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001331 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001332 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1333 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001334
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001335 /* if we need the pipe quirk it must be always on */
1336 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1337 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001338 state = true;
1339
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001340 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001341 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001342 cur_state = false;
1343 } else {
1344 reg = PIPECONF(cpu_transcoder);
1345 val = I915_READ(reg);
1346 cur_state = !!(val & PIPECONF_ENABLE);
1347 }
1348
Rob Clarke2c719b2014-12-15 13:56:32 -05001349 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001350 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001351 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352}
1353
Chris Wilson931872f2012-01-16 23:01:13 +00001354static void assert_plane(struct drm_i915_private *dev_priv,
1355 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356{
1357 int reg;
1358 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001359 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360
1361 reg = DSPCNTR(plane);
1362 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001363 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001365 "plane %c assertion failure (expected %s, current %s)\n",
1366 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1370#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1371
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe)
1374{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001375 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376 int reg, i;
1377 u32 val;
1378 int cur_pipe;
1379
Ville Syrjälä653e1022013-06-04 13:49:05 +03001380 /* Primary planes are fixed to pipes on gen4+ */
1381 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001382 reg = DSPCNTR(pipe);
1383 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001384 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001385 "plane %c assertion failure, should be disabled but not\n",
1386 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001387 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001388 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001389
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001391 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392 reg = DSPCNTR(i);
1393 val = I915_READ(reg);
1394 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1395 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001397 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1398 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001399 }
1400}
1401
Jesse Barnes19332d72013-03-28 09:55:38 -07001402static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1403 enum pipe pipe)
1404{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001405 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001406 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001407 u32 val;
1408
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001409 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001410 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001411 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001412 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001413 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1414 sprite, pipe_name(pipe));
1415 }
1416 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001417 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001418 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001419 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001421 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001422 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001423 }
1424 } else if (INTEL_INFO(dev)->gen >= 7) {
1425 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001426 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 plane_name(pipe), pipe_name(pipe));
1430 } else if (INTEL_INFO(dev)->gen >= 5) {
1431 reg = DVSCNTR(pipe);
1432 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1435 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001436 }
1437}
1438
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001439static void assert_vblank_disabled(struct drm_crtc *crtc)
1440{
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001442 drm_crtc_vblank_put(crtc);
1443}
1444
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001445static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001446{
1447 u32 val;
1448 bool enabled;
1449
Rob Clarke2c719b2014-12-15 13:56:32 -05001450 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001451
Jesse Barnes92f25842011-01-04 15:09:34 -08001452 val = I915_READ(PCH_DREF_CONTROL);
1453 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1454 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001456}
1457
Daniel Vetterab9412b2013-05-03 11:49:46 +02001458static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1459 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001460{
1461 int reg;
1462 u32 val;
1463 bool enabled;
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 val = I915_READ(reg);
1467 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001468 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001469 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1470 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001471}
1472
Keith Packard4e634382011-08-06 10:39:45 -07001473static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1474 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001475{
1476 if ((val & DP_PORT_EN) == 0)
1477 return false;
1478
1479 if (HAS_PCH_CPT(dev_priv->dev)) {
1480 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1481 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1482 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1483 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001484 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1485 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1486 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001487 } else {
1488 if ((val & DP_PIPE_MASK) != (pipe << 30))
1489 return false;
1490 }
1491 return true;
1492}
1493
Keith Packard1519b992011-08-06 10:35:34 -07001494static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1495 enum pipe pipe, u32 val)
1496{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001497 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001498 return false;
1499
1500 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001503 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1504 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1505 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001506 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001507 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001508 return false;
1509 }
1510 return true;
1511}
1512
1513static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1514 enum pipe pipe, u32 val)
1515{
1516 if ((val & LVDS_PORT_EN) == 0)
1517 return false;
1518
1519 if (HAS_PCH_CPT(dev_priv->dev)) {
1520 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1521 return false;
1522 } else {
1523 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1524 return false;
1525 }
1526 return true;
1527}
1528
1529static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1530 enum pipe pipe, u32 val)
1531{
1532 if ((val & ADPA_DAC_ENABLE) == 0)
1533 return false;
1534 if (HAS_PCH_CPT(dev_priv->dev)) {
1535 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1536 return false;
1537 } else {
1538 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1539 return false;
1540 }
1541 return true;
1542}
1543
Jesse Barnes291906f2011-02-02 12:28:03 -08001544static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001545 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001546{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001547 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001549 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001550 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001551
Rob Clarke2c719b2014-12-15 13:56:32 -05001552 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001553 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001555}
1556
1557static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1558 enum pipe pipe, int reg)
1559{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001560 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001562 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001563 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001564
Rob Clarke2c719b2014-12-15 13:56:32 -05001565 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001566 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001568}
1569
1570static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1571 enum pipe pipe)
1572{
1573 int reg;
1574 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001575
Keith Packardf0575e92011-07-25 22:12:43 -07001576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
1580 reg = PCH_ADPA;
1581 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001582 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001583 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001584 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001585
1586 reg = PCH_LVDS;
1587 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001597static void intel_init_dpio(struct drm_device *dev)
1598{
1599 struct drm_i915_private *dev_priv = dev->dev_private;
1600
1601 if (!IS_VALLEYVIEW(dev))
1602 return;
1603
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001604 /*
1605 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1606 * CHV x1 PHY (DP/HDMI D)
1607 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1608 */
1609 if (IS_CHERRYVIEW(dev)) {
1610 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1611 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1612 } else {
1613 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1614 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001615}
1616
Ville Syrjäläd288f652014-10-28 13:20:22 +02001617static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001618 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 struct drm_device *dev = crtc->base.dev;
1621 struct drm_i915_private *dev_priv = dev->dev_private;
1622 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001623 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001624
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001626
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001627 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1629
1630 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001631 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001632 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001633
Daniel Vetter426115c2013-07-11 22:13:42 +02001634 I915_WRITE(reg, dpll);
1635 POSTING_READ(reg);
1636 udelay(150);
1637
1638 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1639 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1640
Ville Syrjäläd288f652014-10-28 13:20:22 +02001641 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001642 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001643
1644 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001645 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001648 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001651 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
Ville Syrjäläd288f652014-10-28 13:20:22 +02001656static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001657 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658{
1659 struct drm_device *dev = crtc->base.dev;
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 int pipe = crtc->pipe;
1662 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001663 u32 tmp;
1664
1665 assert_pipe_disabled(dev_priv, crtc->pipe);
1666
1667 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1668
Ville Syrjäläa5805162015-05-26 20:42:30 +03001669 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670
1671 /* Enable back the 10bit clock to display controller */
1672 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1673 tmp |= DPIO_DCLKP_EN;
1674 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1675
Ville Syrjälä54433e92015-05-26 20:42:31 +03001676 mutex_unlock(&dev_priv->sb_lock);
1677
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001678 /*
1679 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1680 */
1681 udelay(1);
1682
1683 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001684 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001685
1686 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001687 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001688 DRM_ERROR("PLL %d failed to lock\n", pipe);
1689
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001690 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001691 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001692 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001693}
1694
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001695static int intel_num_dvo_pipes(struct drm_device *dev)
1696{
1697 struct intel_crtc *crtc;
1698 int count = 0;
1699
1700 for_each_intel_crtc(dev, crtc)
1701 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001702 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703
1704 return count;
1705}
1706
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001707static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001708{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709 struct drm_device *dev = crtc->base.dev;
1710 struct drm_i915_private *dev_priv = dev->dev_private;
1711 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001712 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001713
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001714 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001715
1716 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001717 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001718
1719 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001720 if (IS_MOBILE(dev) && !IS_I830(dev))
1721 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001722
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001723 /* Enable DVO 2x clock on both PLLs if necessary */
1724 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1725 /*
1726 * It appears to be important that we don't enable this
1727 * for the current pipe before otherwise configuring the
1728 * PLL. No idea how this should be handled if multiple
1729 * DVO outputs are enabled simultaneosly.
1730 */
1731 dpll |= DPLL_DVO_2X_MODE;
1732 I915_WRITE(DPLL(!crtc->pipe),
1733 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1734 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001735
1736 /* Wait for the clocks to stabilize. */
1737 POSTING_READ(reg);
1738 udelay(150);
1739
1740 if (INTEL_INFO(dev)->gen >= 4) {
1741 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001742 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001743 } else {
1744 /* The pixel multiplier can only be updated once the
1745 * DPLL is enabled and the clocks are stable.
1746 *
1747 * So write it again.
1748 */
1749 I915_WRITE(reg, dpll);
1750 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751
1752 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001753 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754 POSTING_READ(reg);
1755 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001756 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 POSTING_READ(reg);
1758 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001759 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001760 POSTING_READ(reg);
1761 udelay(150); /* wait for warmup */
1762}
1763
1764/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001765 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001766 * @dev_priv: i915 private structure
1767 * @pipe: pipe PLL to disable
1768 *
1769 * Disable the PLL for @pipe, making sure the pipe is off first.
1770 *
1771 * Note! This is for pre-ILK only.
1772 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001773static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001774{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 enum pipe pipe = crtc->pipe;
1778
1779 /* Disable DVO 2x clock on both PLLs if necessary */
1780 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001781 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001782 intel_num_dvo_pipes(dev) == 1) {
1783 I915_WRITE(DPLL(PIPE_B),
1784 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1785 I915_WRITE(DPLL(PIPE_A),
1786 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1787 }
1788
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001789 /* Don't disable pipe or pipe PLLs if needed */
1790 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1791 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792 return;
1793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
Daniel Vetter50b44a42013-06-05 13:34:33 +02001797 I915_WRITE(DPLL(pipe), 0);
1798 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001799}
1800
Jesse Barnesf6071162013-10-01 10:41:38 -07001801static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1802{
1803 u32 val = 0;
1804
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
1807
Imre Deake5cbfbf2014-01-09 17:08:16 +02001808 /*
1809 * Leave integrated clock source and reference clock enabled for pipe B.
1810 * The latter is needed for VGA hotplug / manual detection.
1811 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001812 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001813 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001814 I915_WRITE(DPLL(pipe), val);
1815 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001816
1817}
1818
1819static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1820{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001821 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001822 u32 val;
1823
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 /* Make sure the pipe isn't still relying on us */
1825 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001826
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001827 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001828 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001829 if (pipe != PIPE_A)
1830 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1831 I915_WRITE(DPLL(pipe), val);
1832 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001833
Ville Syrjäläa5805162015-05-26 20:42:30 +03001834 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001835
1836 /* Disable 10bit clock to display controller */
1837 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1838 val &= ~DPIO_DCLKP_EN;
1839 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1840
Ville Syrjälä61407f62014-05-27 16:32:55 +03001841 /* disable left/right clock distribution */
1842 if (pipe != PIPE_B) {
1843 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1844 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1845 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1846 } else {
1847 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1848 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1849 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1850 }
1851
Ville Syrjäläa5805162015-05-26 20:42:30 +03001852 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001853}
1854
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001855void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001856 struct intel_digital_port *dport,
1857 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001858{
1859 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001862 switch (dport->port) {
1863 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001864 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001865 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001866 break;
1867 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001868 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001869 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001870 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001871 break;
1872 case PORT_D:
1873 port_mask = DPLL_PORTD_READY_MASK;
1874 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001875 break;
1876 default:
1877 BUG();
1878 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001879
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001880 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1881 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1882 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001883}
1884
Daniel Vetterb14b1052014-04-24 23:55:13 +02001885static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1886{
1887 struct drm_device *dev = crtc->base.dev;
1888 struct drm_i915_private *dev_priv = dev->dev_private;
1889 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1890
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001891 if (WARN_ON(pll == NULL))
1892 return;
1893
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001894 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001895 if (pll->active == 0) {
1896 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1897 WARN_ON(pll->on);
1898 assert_shared_dpll_disabled(dev_priv, pll);
1899
1900 pll->mode_set(dev_priv, pll);
1901 }
1902}
1903
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001904/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001905 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001906 * @dev_priv: i915 private structure
1907 * @pipe: pipe PLL to enable
1908 *
1909 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1910 * drives the transcoder clock.
1911 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001912static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001913{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001914 struct drm_device *dev = crtc->base.dev;
1915 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001916 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001917
Daniel Vetter87a875b2013-06-05 13:34:19 +02001918 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001919 return;
1920
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001921 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001922 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001923
Damien Lespiau74dd6922014-07-29 18:06:17 +01001924 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001925 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001926 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001927
Daniel Vettercdbd2312013-06-05 13:34:03 +02001928 if (pll->active++) {
1929 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001930 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931 return;
1932 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001933 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001935 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1936
Daniel Vetter46edb022013-06-05 13:34:12 +02001937 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001938 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001939 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001940}
1941
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001942static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001943{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001944 struct drm_device *dev = crtc->base.dev;
1945 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001946 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001947
Jesse Barnes92f25842011-01-04 15:09:34 -08001948 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001949 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001950 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951 return;
1952
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001953 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001954 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001955
Daniel Vetter46edb022013-06-05 13:34:12 +02001956 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1957 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001958 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001959
Chris Wilson48da64a2012-05-13 20:16:12 +01001960 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001961 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001962 return;
1963 }
1964
Daniel Vettere9d69442013-06-05 13:34:15 +02001965 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001966 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001967 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001968 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001969
Daniel Vetter46edb022013-06-05 13:34:12 +02001970 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001971 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001972 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001973
1974 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001975}
1976
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001977static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1978 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001979{
Daniel Vetter23670b322012-11-01 09:15:30 +01001980 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001981 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001983 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001984
1985 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001986 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001987
1988 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001989 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001990 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001991
1992 /* FDI must be feeding us bits for PCH ports */
1993 assert_fdi_tx_enabled(dev_priv, pipe);
1994 assert_fdi_rx_enabled(dev_priv, pipe);
1995
Daniel Vetter23670b322012-11-01 09:15:30 +01001996 if (HAS_PCH_CPT(dev)) {
1997 /* Workaround: Set the timing override bit before enabling the
1998 * pch transcoder. */
1999 reg = TRANS_CHICKEN2(pipe);
2000 val = I915_READ(reg);
2001 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
2002 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03002003 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002004
Daniel Vetterab9412b2013-05-03 11:49:46 +02002005 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002007 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002008
2009 if (HAS_PCH_IBX(dev_priv->dev)) {
2010 /*
2011 * make the BPC in transcoder be consistent with
2012 * that in pipeconf reg.
2013 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002014 val &= ~PIPECONF_BPC_MASK;
2015 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002016 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002017
2018 val &= ~TRANS_INTERLACE_MASK;
2019 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002020 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002021 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002022 val |= TRANS_LEGACY_INTERLACED_ILK;
2023 else
2024 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002025 else
2026 val |= TRANS_PROGRESSIVE;
2027
Jesse Barnes040484a2011-01-03 12:14:26 -08002028 I915_WRITE(reg, val | TRANS_ENABLE);
2029 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002030 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002031}
2032
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002034 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002035{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037
2038 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002039 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002042 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002043 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002044
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002045 /* Workaround: set timing override bit. */
2046 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002047 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002048 I915_WRITE(_TRANSA_CHICKEN2, val);
2049
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002050 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002051 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002052
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002053 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2054 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002055 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002056 else
2057 val |= TRANS_PROGRESSIVE;
2058
Daniel Vetterab9412b2013-05-03 11:49:46 +02002059 I915_WRITE(LPT_TRANSCONF, val);
2060 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002061 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002062}
2063
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002064static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2065 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002066{
Daniel Vetter23670b322012-11-01 09:15:30 +01002067 struct drm_device *dev = dev_priv->dev;
2068 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002069
2070 /* FDI relies on the transcoder */
2071 assert_fdi_tx_disabled(dev_priv, pipe);
2072 assert_fdi_rx_disabled(dev_priv, pipe);
2073
Jesse Barnes291906f2011-02-02 12:28:03 -08002074 /* Ports must be off as well */
2075 assert_pch_ports_disabled(dev_priv, pipe);
2076
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002078 val = I915_READ(reg);
2079 val &= ~TRANS_ENABLE;
2080 I915_WRITE(reg, val);
2081 /* wait for PCH transcoder off, transcoder state */
2082 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002083 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084
2085 if (!HAS_PCH_IBX(dev)) {
2086 /* Workaround: Clear the timing override chicken bit again. */
2087 reg = TRANS_CHICKEN2(pipe);
2088 val = I915_READ(reg);
2089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2090 I915_WRITE(reg, val);
2091 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002092}
2093
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002094static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002095{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002096 u32 val;
2097
Daniel Vetterab9412b2013-05-03 11:49:46 +02002098 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002099 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002100 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002101 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002102 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002103 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002104
2105 /* Workaround: clear timing override bit. */
2106 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002107 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002108 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002109}
2110
2111/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002112 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002113 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002118static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119{
Paulo Zanoni03722642014-01-17 13:51:09 -02002120 struct drm_device *dev = crtc->base.dev;
2121 struct drm_i915_private *dev_priv = dev->dev_private;
2122 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002123 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2124 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002125 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 int reg;
2127 u32 val;
2128
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002129 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002130 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002131 assert_sprites_disabled(dev_priv, pipe);
2132
Paulo Zanoni681e5812012-12-06 11:12:38 -02002133 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002134 pch_transcoder = TRANSCODER_A;
2135 else
2136 pch_transcoder = pipe;
2137
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138 /*
2139 * A pipe without a PLL won't actually be able to drive bits from
2140 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2141 * need the check.
2142 */
Imre Deak50360402015-01-16 00:55:16 -08002143 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002144 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002145 assert_dsi_pll_enabled(dev_priv);
2146 else
2147 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002148 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002149 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002150 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002151 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002152 assert_fdi_tx_pll_enabled(dev_priv,
2153 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002154 }
2155 /* FIXME: assert CPU port conditions for SNB+ */
2156 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002158 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002160 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002161 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2162 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002163 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002164 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002165
2166 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002167 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168}
2169
2170/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002171 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002172 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002174 * Disable the pipe of @crtc, making sure that various hardware
2175 * specific requirements are met, if applicable, e.g. plane
2176 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 *
2178 * Will wait until the pipe has shut down before returning.
2179 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002180static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002182 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002183 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002184 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185 int reg;
2186 u32 val;
2187
2188 /*
2189 * Make sure planes won't keep trying to pump pixels to us,
2190 * or we might hang the display.
2191 */
2192 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002193 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002194 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002195
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002196 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002198 if ((val & PIPECONF_ENABLE) == 0)
2199 return;
2200
Ville Syrjälä67adc642014-08-15 01:21:57 +03002201 /*
2202 * Double wide has implications for planes
2203 * so best keep it disabled when not needed.
2204 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002205 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002206 val &= ~PIPECONF_DOUBLE_WIDE;
2207
2208 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002209 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2210 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002211 val &= ~PIPECONF_ENABLE;
2212
2213 I915_WRITE(reg, val);
2214 if ((val & PIPECONF_ENABLE) == 0)
2215 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002216}
2217
2218/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002219 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002220 * @plane: plane to be enabled
2221 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002222 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002223 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002224 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002225static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2226 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002227{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002228 struct drm_device *dev = plane->dev;
2229 struct drm_i915_private *dev_priv = dev->dev_private;
2230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002231
2232 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002233 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002234 to_intel_plane_state(plane->state)->visible = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002235
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002236 dev_priv->display.update_primary_plane(crtc, plane->fb,
2237 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002238}
2239
Chris Wilson693db182013-03-05 14:52:39 +00002240static bool need_vtd_wa(struct drm_device *dev)
2241{
2242#ifdef CONFIG_INTEL_IOMMU
2243 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2244 return true;
2245#endif
2246 return false;
2247}
2248
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002249unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002250intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2251 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002252{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002253 unsigned int tile_height;
2254 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002255
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002256 switch (fb_format_modifier) {
2257 case DRM_FORMAT_MOD_NONE:
2258 tile_height = 1;
2259 break;
2260 case I915_FORMAT_MOD_X_TILED:
2261 tile_height = IS_GEN2(dev) ? 16 : 8;
2262 break;
2263 case I915_FORMAT_MOD_Y_TILED:
2264 tile_height = 32;
2265 break;
2266 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002267 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2268 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002269 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002270 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002271 tile_height = 64;
2272 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002273 case 2:
2274 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002275 tile_height = 32;
2276 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002277 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002278 tile_height = 16;
2279 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002280 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002281 WARN_ONCE(1,
2282 "128-bit pixels are not supported for display!");
2283 tile_height = 16;
2284 break;
2285 }
2286 break;
2287 default:
2288 MISSING_CASE(fb_format_modifier);
2289 tile_height = 1;
2290 break;
2291 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002292
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002293 return tile_height;
2294}
2295
2296unsigned int
2297intel_fb_align_height(struct drm_device *dev, unsigned int height,
2298 uint32_t pixel_format, uint64_t fb_format_modifier)
2299{
2300 return ALIGN(height, intel_tile_height(dev, pixel_format,
2301 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002302}
2303
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002304static int
2305intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2306 const struct drm_plane_state *plane_state)
2307{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002308 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002309
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002310 *view = i915_ggtt_view_normal;
2311
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002312 if (!plane_state)
2313 return 0;
2314
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002315 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002316 return 0;
2317
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002318 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002319
2320 info->height = fb->height;
2321 info->pixel_format = fb->pixel_format;
2322 info->pitch = fb->pitches[0];
2323 info->fb_modifier = fb->modifier[0];
2324
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325 return 0;
2326}
2327
Chris Wilson127bd2a2010-07-23 23:32:05 +01002328int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2330 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002331 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002332 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002333{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002334 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002335 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002336 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002337 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002338 u32 alignment;
2339 int ret;
2340
Matt Roperebcdd392014-07-09 16:22:11 -07002341 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2342
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002343 switch (fb->modifier[0]) {
2344 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002345 if (INTEL_INFO(dev)->gen >= 9)
2346 alignment = 256 * 1024;
2347 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002348 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002349 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002350 alignment = 4 * 1024;
2351 else
2352 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002353 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002354 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002355 if (INTEL_INFO(dev)->gen >= 9)
2356 alignment = 256 * 1024;
2357 else {
2358 /* pin() will align the object as required by fence */
2359 alignment = 0;
2360 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002361 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002362 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002363 case I915_FORMAT_MOD_Yf_TILED:
2364 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2365 "Y tiling bo slipped through, driver bug!\n"))
2366 return -EINVAL;
2367 alignment = 1 * 1024 * 1024;
2368 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002369 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002370 MISSING_CASE(fb->modifier[0]);
2371 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002372 }
2373
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002374 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2375 if (ret)
2376 return ret;
2377
Chris Wilson693db182013-03-05 14:52:39 +00002378 /* Note that the w/a also requires 64 PTE of padding following the
2379 * bo. We currently fill all unused PTE with the shadow page and so
2380 * we should always have valid PTE following the scanout preventing
2381 * the VT-d warning.
2382 */
2383 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2384 alignment = 256 * 1024;
2385
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002386 /*
2387 * Global gtt pte registers are special registers which actually forward
2388 * writes to a chunk of system memory. Which means that there is no risk
2389 * that the register values disappear as soon as we call
2390 * intel_runtime_pm_put(), so it is correct to wrap only the
2391 * pin/unpin/fence and not more.
2392 */
2393 intel_runtime_pm_get(dev_priv);
2394
Chris Wilsonce453d82011-02-21 14:43:56 +00002395 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002396 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002397 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002398 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002399 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002400
2401 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2402 * fence, whereas 965+ only requires a fence if using
2403 * framebuffer compression. For simplicity, we always install
2404 * a fence as the cost is not that onerous.
2405 */
Chris Wilson06d98132012-04-17 15:31:24 +01002406 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002407 if (ret)
2408 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002409
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002410 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002411
Chris Wilsonce453d82011-02-21 14:43:56 +00002412 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002413 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002414 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002415
2416err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002417 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002418err_interruptible:
2419 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002420 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002421 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002422}
2423
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2425 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002426{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002427 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002428 struct i915_ggtt_view view;
2429 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002430
Matt Roperebcdd392014-07-09 16:22:11 -07002431 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2432
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002433 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2434 WARN_ONCE(ret, "Couldn't get view from plane state!");
2435
Chris Wilson1690e1e2011-12-14 13:57:08 +01002436 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002438}
2439
Daniel Vetterc2c75132012-07-05 12:17:30 +02002440/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2441 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002442unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2443 unsigned int tiling_mode,
2444 unsigned int cpp,
2445 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002446{
Chris Wilsonbc752862013-02-21 20:04:31 +00002447 if (tiling_mode != I915_TILING_NONE) {
2448 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449
Chris Wilsonbc752862013-02-21 20:04:31 +00002450 tile_rows = *y / 8;
2451 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 tiles = *x / (512/cpp);
2454 *x %= 512/cpp;
2455
2456 return tile_rows * pitch * 8 + tiles * 4096;
2457 } else {
2458 unsigned int offset;
2459
2460 offset = *y * pitch + *x * cpp;
2461 *y = 0;
2462 *x = (offset & 4095) / cpp;
2463 return offset & -4096;
2464 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002465}
2466
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002467static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002468{
2469 switch (format) {
2470 case DISPPLANE_8BPP:
2471 return DRM_FORMAT_C8;
2472 case DISPPLANE_BGRX555:
2473 return DRM_FORMAT_XRGB1555;
2474 case DISPPLANE_BGRX565:
2475 return DRM_FORMAT_RGB565;
2476 default:
2477 case DISPPLANE_BGRX888:
2478 return DRM_FORMAT_XRGB8888;
2479 case DISPPLANE_RGBX888:
2480 return DRM_FORMAT_XBGR8888;
2481 case DISPPLANE_BGRX101010:
2482 return DRM_FORMAT_XRGB2101010;
2483 case DISPPLANE_RGBX101010:
2484 return DRM_FORMAT_XBGR2101010;
2485 }
2486}
2487
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002488static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2489{
2490 switch (format) {
2491 case PLANE_CTL_FORMAT_RGB_565:
2492 return DRM_FORMAT_RGB565;
2493 default:
2494 case PLANE_CTL_FORMAT_XRGB_8888:
2495 if (rgb_order) {
2496 if (alpha)
2497 return DRM_FORMAT_ABGR8888;
2498 else
2499 return DRM_FORMAT_XBGR8888;
2500 } else {
2501 if (alpha)
2502 return DRM_FORMAT_ARGB8888;
2503 else
2504 return DRM_FORMAT_XRGB8888;
2505 }
2506 case PLANE_CTL_FORMAT_XRGB_2101010:
2507 if (rgb_order)
2508 return DRM_FORMAT_XBGR2101010;
2509 else
2510 return DRM_FORMAT_XRGB2101010;
2511 }
2512}
2513
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002514static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002515intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2516 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002517{
2518 struct drm_device *dev = crtc->base.dev;
2519 struct drm_i915_gem_object *obj = NULL;
2520 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002521 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002522 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2523 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2524 PAGE_SIZE);
2525
2526 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002527
Chris Wilsonff2652e2014-03-10 08:07:02 +00002528 if (plane_config->size == 0)
2529 return false;
2530
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002531 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2532 base_aligned,
2533 base_aligned,
2534 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002536 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537
Damien Lespiau49af4492015-01-20 12:51:44 +00002538 obj->tiling_mode = plane_config->tiling;
2539 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002540 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002542 mode_cmd.pixel_format = fb->pixel_format;
2543 mode_cmd.width = fb->width;
2544 mode_cmd.height = fb->height;
2545 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002546 mode_cmd.modifier[0] = fb->modifier[0];
2547 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
2549 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002550 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552 DRM_DEBUG_KMS("intel fb init failed\n");
2553 goto out_unref_obj;
2554 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002556
Daniel Vetterf6936e22015-03-26 12:17:05 +01002557 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560out_unref_obj:
2561 drm_gem_object_unreference(&obj->base);
2562 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563 return false;
2564}
2565
Matt Roperafd65eb2015-02-03 13:10:04 -08002566/* Update plane->state->fb to match plane->fb after driver-internal updates */
2567static void
2568update_state_fb(struct drm_plane *plane)
2569{
2570 if (plane->fb == plane->state->fb)
2571 return;
2572
2573 if (plane->state->fb)
2574 drm_framebuffer_unreference(plane->state->fb);
2575 plane->state->fb = plane->fb;
2576 if (plane->state->fb)
2577 drm_framebuffer_reference(plane->state->fb);
2578}
2579
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002580static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002581intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2582 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002583{
2584 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002585 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586 struct drm_crtc *c;
2587 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002588 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002589 struct drm_plane *primary = intel_crtc->base.primary;
2590 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002591
Damien Lespiau2d140302015-02-05 17:22:18 +00002592 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002593 return;
2594
Daniel Vetterf6936e22015-03-26 12:17:05 +01002595 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002596 fb = &plane_config->fb->base;
2597 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002598 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002599
Damien Lespiau2d140302015-02-05 17:22:18 +00002600 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002601
2602 /*
2603 * Failed to alloc the obj, check to see if we should share
2604 * an fb with another CRTC instead
2605 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002606 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002607 i = to_intel_crtc(c);
2608
2609 if (c == &intel_crtc->base)
2610 continue;
2611
Matt Roper2ff8fde2014-07-08 07:50:07 -07002612 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613 continue;
2614
Daniel Vetter88595ac2015-03-26 12:42:24 +01002615 fb = c->primary->fb;
2616 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002617 continue;
2618
Daniel Vetter88595ac2015-03-26 12:42:24 +01002619 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002620 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002621 drm_framebuffer_reference(fb);
2622 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002623 }
2624 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625
2626 return;
2627
2628valid_fb:
2629 obj = intel_fb_obj(fb);
2630 if (obj->tiling_mode != I915_TILING_NONE)
2631 dev_priv->preserve_bios_swizzle = true;
2632
2633 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002634 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002635 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002636 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Daniel Vetter88595ac2015-03-26 12:42:24 +01002637 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002638}
2639
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002640static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2641 struct drm_framebuffer *fb,
2642 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002643{
2644 struct drm_device *dev = crtc->dev;
2645 struct drm_i915_private *dev_priv = dev->dev_private;
2646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002647 struct drm_plane *primary = crtc->primary;
2648 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002649 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002650 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002651 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002652 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002653 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302654 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002655
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002656 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002657 I915_WRITE(reg, 0);
2658 if (INTEL_INFO(dev)->gen >= 4)
2659 I915_WRITE(DSPSURF(plane), 0);
2660 else
2661 I915_WRITE(DSPADDR(plane), 0);
2662 POSTING_READ(reg);
2663 return;
2664 }
2665
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002666 obj = intel_fb_obj(fb);
2667 if (WARN_ON(obj == NULL))
2668 return;
2669
2670 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2671
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002672 dspcntr = DISPPLANE_GAMMA_ENABLE;
2673
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002674 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002675
2676 if (INTEL_INFO(dev)->gen < 4) {
2677 if (intel_crtc->pipe == PIPE_B)
2678 dspcntr |= DISPPLANE_SEL_PIPE_B;
2679
2680 /* pipesrc and dspsize control the size that is scaled from,
2681 * which should always be the user's requested size.
2682 */
2683 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002684 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2685 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002686 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002687 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2688 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002689 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2690 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002691 I915_WRITE(PRIMPOS(plane), 0);
2692 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002693 }
2694
Ville Syrjälä57779d02012-10-31 17:50:14 +02002695 switch (fb->pixel_format) {
2696 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002697 dspcntr |= DISPPLANE_8BPP;
2698 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002700 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002701 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002702 case DRM_FORMAT_RGB565:
2703 dspcntr |= DISPPLANE_BGRX565;
2704 break;
2705 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 dspcntr |= DISPPLANE_BGRX888;
2707 break;
2708 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002709 dspcntr |= DISPPLANE_RGBX888;
2710 break;
2711 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002712 dspcntr |= DISPPLANE_BGRX101010;
2713 break;
2714 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002716 break;
2717 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002718 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002719 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002720
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002721 if (INTEL_INFO(dev)->gen >= 4 &&
2722 obj->tiling_mode != I915_TILING_NONE)
2723 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002724
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002725 if (IS_G4X(dev))
2726 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2727
Ville Syrjäläb98971272014-08-27 16:51:22 +03002728 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002729
Daniel Vetterc2c75132012-07-05 12:17:30 +02002730 if (INTEL_INFO(dev)->gen >= 4) {
2731 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002732 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002733 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002734 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002735 linear_offset -= intel_crtc->dspaddr_offset;
2736 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002737 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002738 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002739
Matt Roper8e7d6882015-01-21 16:35:41 -08002740 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302741 dspcntr |= DISPPLANE_ROTATE_180;
2742
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002743 x += (intel_crtc->config->pipe_src_w - 1);
2744 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302745
2746 /* Finding the last pixel of the last line of the display
2747 data and adding to linear_offset*/
2748 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002749 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2750 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302751 }
2752
2753 I915_WRITE(reg, dspcntr);
2754
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002755 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002756 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002757 I915_WRITE(DSPSURF(plane),
2758 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002762 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764}
2765
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002766static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2767 struct drm_framebuffer *fb,
2768 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002769{
2770 struct drm_device *dev = crtc->dev;
2771 struct drm_i915_private *dev_priv = dev->dev_private;
2772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002773 struct drm_plane *primary = crtc->primary;
2774 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002775 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002777 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002779 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302780 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002782 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002783 I915_WRITE(reg, 0);
2784 I915_WRITE(DSPSURF(plane), 0);
2785 POSTING_READ(reg);
2786 return;
2787 }
2788
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002789 obj = intel_fb_obj(fb);
2790 if (WARN_ON(obj == NULL))
2791 return;
2792
2793 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2794
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002795 dspcntr = DISPPLANE_GAMMA_ENABLE;
2796
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002797 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002798
2799 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2800 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2801
Ville Syrjälä57779d02012-10-31 17:50:14 +02002802 switch (fb->pixel_format) {
2803 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 dspcntr |= DISPPLANE_8BPP;
2805 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002806 case DRM_FORMAT_RGB565:
2807 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002808 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002809 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002810 dspcntr |= DISPPLANE_BGRX888;
2811 break;
2812 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002813 dspcntr |= DISPPLANE_RGBX888;
2814 break;
2815 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002816 dspcntr |= DISPPLANE_BGRX101010;
2817 break;
2818 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 break;
2821 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002822 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823 }
2824
2825 if (obj->tiling_mode != I915_TILING_NONE)
2826 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002828 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002829 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830
Ville Syrjäläb98971272014-08-27 16:51:22 +03002831 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002832 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002833 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002834 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002835 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002836 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002837 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302838 dspcntr |= DISPPLANE_ROTATE_180;
2839
2840 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002841 x += (intel_crtc->config->pipe_src_w - 1);
2842 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302843
2844 /* Finding the last pixel of the last line of the display
2845 data and adding to linear_offset*/
2846 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002847 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2848 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302849 }
2850 }
2851
2852 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002853
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002854 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002855 I915_WRITE(DSPSURF(plane),
2856 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002857 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002858 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2859 } else {
2860 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2861 I915_WRITE(DSPLINOFF(plane), linear_offset);
2862 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002863 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002864}
2865
Damien Lespiaub3218032015-02-27 11:15:18 +00002866u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2867 uint32_t pixel_format)
2868{
2869 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2870
2871 /*
2872 * The stride is either expressed as a multiple of 64 bytes
2873 * chunks for linear buffers or in number of tiles for tiled
2874 * buffers.
2875 */
2876 switch (fb_modifier) {
2877 case DRM_FORMAT_MOD_NONE:
2878 return 64;
2879 case I915_FORMAT_MOD_X_TILED:
2880 if (INTEL_INFO(dev)->gen == 2)
2881 return 128;
2882 return 512;
2883 case I915_FORMAT_MOD_Y_TILED:
2884 /* No need to check for old gens and Y tiling since this is
2885 * about the display engine and those will be blocked before
2886 * we get here.
2887 */
2888 return 128;
2889 case I915_FORMAT_MOD_Yf_TILED:
2890 if (bits_per_pixel == 8)
2891 return 64;
2892 else
2893 return 128;
2894 default:
2895 MISSING_CASE(fb_modifier);
2896 return 64;
2897 }
2898}
2899
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002900unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2901 struct drm_i915_gem_object *obj)
2902{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002903 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002904
2905 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002906 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002907
2908 return i915_gem_obj_ggtt_offset_view(obj, view);
2909}
2910
Chandra Kondurua1b22782015-04-07 15:28:45 -07002911/*
2912 * This function detaches (aka. unbinds) unused scalers in hardware
2913 */
2914void skl_detach_scalers(struct intel_crtc *intel_crtc)
2915{
2916 struct drm_device *dev;
2917 struct drm_i915_private *dev_priv;
2918 struct intel_crtc_scaler_state *scaler_state;
2919 int i;
2920
2921 if (!intel_crtc || !intel_crtc->config)
2922 return;
2923
2924 dev = intel_crtc->base.dev;
2925 dev_priv = dev->dev_private;
2926 scaler_state = &intel_crtc->config->scaler_state;
2927
2928 /* loop through and disable scalers that aren't in use */
2929 for (i = 0; i < intel_crtc->num_scalers; i++) {
2930 if (!scaler_state->scalers[i].in_use) {
2931 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2932 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2933 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2934 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2935 intel_crtc->base.base.id, intel_crtc->pipe, i);
2936 }
2937 }
2938}
2939
Chandra Konduru6156a452015-04-27 13:48:39 -07002940u32 skl_plane_ctl_format(uint32_t pixel_format)
2941{
Chandra Konduru6156a452015-04-27 13:48:39 -07002942 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002943 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002944 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002946 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 /*
2952 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2953 * to be already pre-multiplied. We need to add a knob (or a different
2954 * DRM_FORMAT) for user-space to configure that.
2955 */
2956 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002975 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002977
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979}
2980
2981u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2982{
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 switch (fb_modifier) {
2984 case DRM_FORMAT_MOD_NONE:
2985 break;
2986 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 default:
2993 MISSING_CASE(fb_modifier);
2994 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002995
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997}
2998
2999u32 skl_plane_ctl_rotation(unsigned int rotation)
3000{
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 switch (rotation) {
3002 case BIT(DRM_ROTATE_0):
3003 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303004 /*
3005 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3006 * while i915 HW rotation is clockwise, thats why this swapping.
3007 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303009 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303013 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 default:
3015 MISSING_CASE(rotation);
3016 }
3017
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019}
3020
Damien Lespiau70d21f02013-07-03 21:06:04 +01003021static void skylake_update_primary_plane(struct drm_crtc *crtc,
3022 struct drm_framebuffer *fb,
3023 int x, int y)
3024{
3025 struct drm_device *dev = crtc->dev;
3026 struct drm_i915_private *dev_priv = dev->dev_private;
3027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003028 struct drm_plane *plane = crtc->primary;
3029 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003030 struct drm_i915_gem_object *obj;
3031 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303032 u32 plane_ctl, stride_div, stride;
3033 u32 tile_height, plane_offset, plane_size;
3034 unsigned int rotation;
3035 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003036 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 struct intel_crtc_state *crtc_state = intel_crtc->config;
3038 struct intel_plane_state *plane_state;
3039 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3040 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3041 int scaler_id = -1;
3042
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003044
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003045 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003046 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3047 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3048 POSTING_READ(PLANE_CTL(pipe, 0));
3049 return;
3050 }
3051
3052 plane_ctl = PLANE_CTL_ENABLE |
3053 PLANE_CTL_PIPE_GAMMA_ENABLE |
3054 PLANE_CTL_PIPE_CSC_ENABLE;
3055
Chandra Konduru6156a452015-04-27 13:48:39 -07003056 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3057 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003058 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303059
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303060 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003061 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003062
Damien Lespiaub3218032015-02-27 11:15:18 +00003063 obj = intel_fb_obj(fb);
3064 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3065 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303066 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3067
Chandra Konduru6156a452015-04-27 13:48:39 -07003068 /*
3069 * FIXME: intel_plane_state->src, dst aren't set when transitional
3070 * update_plane helpers are called from legacy paths.
3071 * Once full atomic crtc is available, below check can be avoided.
3072 */
3073 if (drm_rect_width(&plane_state->src)) {
3074 scaler_id = plane_state->scaler_id;
3075 src_x = plane_state->src.x1 >> 16;
3076 src_y = plane_state->src.y1 >> 16;
3077 src_w = drm_rect_width(&plane_state->src) >> 16;
3078 src_h = drm_rect_height(&plane_state->src) >> 16;
3079 dst_x = plane_state->dst.x1;
3080 dst_y = plane_state->dst.y1;
3081 dst_w = drm_rect_width(&plane_state->dst);
3082 dst_h = drm_rect_height(&plane_state->dst);
3083
3084 WARN_ON(x != src_x || y != src_y);
3085 } else {
3086 src_w = intel_crtc->config->pipe_src_w;
3087 src_h = intel_crtc->config->pipe_src_h;
3088 }
3089
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303090 if (intel_rotation_90_or_270(rotation)) {
3091 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003092 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093 fb->modifier[0]);
3094 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003095 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303096 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003097 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303098 } else {
3099 stride = fb->pitches[0] / stride_div;
3100 x_offset = x;
3101 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003102 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303103 }
3104 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003105
Damien Lespiau70d21f02013-07-03 21:06:04 +01003106 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3108 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3109 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003110
3111 if (scaler_id >= 0) {
3112 uint32_t ps_ctrl = 0;
3113
3114 WARN_ON(!dst_w || !dst_h);
3115 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3116 crtc_state->scaler_state.scalers[scaler_id].mode;
3117 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3118 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3119 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3120 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3121 I915_WRITE(PLANE_POS(pipe, 0), 0);
3122 } else {
3123 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3124 }
3125
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003126 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003127
3128 POSTING_READ(PLANE_SURF(pipe, 0));
3129}
3130
Jesse Barnes17638cd2011-06-24 12:19:23 -07003131/* Assume fb object is pinned & idle & fenced and just update base pointers */
3132static int
3133intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3134 int x, int y, enum mode_set_atomic state)
3135{
3136 struct drm_device *dev = crtc->dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003139 if (dev_priv->display.disable_fbc)
3140 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003141
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003142 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3143
3144 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003145}
3146
Ville Syrjälä75147472014-11-24 18:28:11 +02003147static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003148{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003149 struct drm_crtc *crtc;
3150
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003151 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3153 enum plane plane = intel_crtc->plane;
3154
3155 intel_prepare_page_flip(dev, plane);
3156 intel_finish_page_flip_plane(dev, plane);
3157 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003158}
3159
3160static void intel_update_primary_planes(struct drm_device *dev)
3161{
3162 struct drm_i915_private *dev_priv = dev->dev_private;
3163 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003165 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3167
Rob Clark51fd3712013-11-19 12:10:12 -05003168 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003169 /*
3170 * FIXME: Once we have proper support for primary planes (and
3171 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003172 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003173 */
Matt Roperf4510a22014-04-01 15:22:40 -07003174 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003175 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003176 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003177 crtc->x,
3178 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003179 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 }
3181}
3182
Ville Syrjälä75147472014-11-24 18:28:11 +02003183void intel_prepare_reset(struct drm_device *dev)
3184{
3185 /* no reset support for gen2 */
3186 if (IS_GEN2(dev))
3187 return;
3188
3189 /* reset doesn't touch the display */
3190 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3191 return;
3192
3193 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003194 /*
3195 * Disabling the crtcs gracefully seems nicer. Also the
3196 * g33 docs say we should at least disable all the planes.
3197 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003198 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003199}
3200
3201void intel_finish_reset(struct drm_device *dev)
3202{
3203 struct drm_i915_private *dev_priv = to_i915(dev);
3204
3205 /*
3206 * Flips in the rings will be nuked by the reset,
3207 * so complete all pending flips so that user space
3208 * will get its events and not get stuck.
3209 */
3210 intel_complete_page_flips(dev);
3211
3212 /* no reset support for gen2 */
3213 if (IS_GEN2(dev))
3214 return;
3215
3216 /* reset doesn't touch the display */
3217 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3218 /*
3219 * Flips in the rings have been nuked by the reset,
3220 * so update the base address of all primary
3221 * planes to the the last fb to make sure we're
3222 * showing the correct fb after a reset.
3223 */
3224 intel_update_primary_planes(dev);
3225 return;
3226 }
3227
3228 /*
3229 * The display has been reset as well,
3230 * so need a full re-initialization.
3231 */
3232 intel_runtime_pm_disable_interrupts(dev_priv);
3233 intel_runtime_pm_enable_interrupts(dev_priv);
3234
3235 intel_modeset_init_hw(dev);
3236
3237 spin_lock_irq(&dev_priv->irq_lock);
3238 if (dev_priv->display.hpd_irq_setup)
3239 dev_priv->display.hpd_irq_setup(dev);
3240 spin_unlock_irq(&dev_priv->irq_lock);
3241
3242 intel_modeset_setup_hw_state(dev, true);
3243
3244 intel_hpd_init(dev_priv);
3245
3246 drm_modeset_unlock_all(dev);
3247}
3248
Chris Wilson2e2f3512015-04-27 13:41:14 +01003249static void
Chris Wilson14667a42012-04-03 17:58:35 +01003250intel_finish_fb(struct drm_framebuffer *old_fb)
3251{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003252 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003253 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003254 bool was_interruptible = dev_priv->mm.interruptible;
3255 int ret;
3256
Chris Wilson14667a42012-04-03 17:58:35 +01003257 /* Big Hammer, we also need to ensure that any pending
3258 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3259 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003260 * framebuffer. Note that we rely on userspace rendering
3261 * into the buffer attached to the pipe they are waiting
3262 * on. If not, userspace generates a GPU hang with IPEHR
3263 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003264 *
3265 * This should only fail upon a hung GPU, in which case we
3266 * can safely continue.
3267 */
3268 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003269 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003270 dev_priv->mm.interruptible = was_interruptible;
3271
Chris Wilson2e2f3512015-04-27 13:41:14 +01003272 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003273}
3274
Chris Wilson7d5e3792014-03-04 13:15:08 +00003275static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->dev;
3278 struct drm_i915_private *dev_priv = dev->dev_private;
3279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003280 bool pending;
3281
3282 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3283 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3284 return false;
3285
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003286 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003288 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289
3290 return pending;
3291}
3292
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003293static void intel_update_pipe_size(struct intel_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 const struct drm_display_mode *adjusted_mode;
3298
3299 if (!i915.fastboot)
3300 return;
3301
3302 /*
3303 * Update pipe size and adjust fitter if needed: the reason for this is
3304 * that in compute_mode_changes we check the native mode (not the pfit
3305 * mode) to see if we can flip rather than do a full mode set. In the
3306 * fastboot case, we'll flip, but if we don't update the pipesrc and
3307 * pfit state, we'll end up with a big fb scanned out into the wrong
3308 * sized surface.
3309 *
3310 * To fix this properly, we need to hoist the checks up into
3311 * compute_mode_changes (or above), check the actual pfit state and
3312 * whether the platform allows pfit disable with pipe active, and only
3313 * then update the pipesrc and pfit state, even on the flip path.
3314 */
3315
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003316 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317
3318 I915_WRITE(PIPESRC(crtc->pipe),
3319 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3320 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003321 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003322 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3323 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003324 I915_WRITE(PF_CTL(crtc->pipe), 0);
3325 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3326 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3327 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003328 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3329 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330}
3331
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003332static void intel_fdi_normal_train(struct drm_crtc *crtc)
3333{
3334 struct drm_device *dev = crtc->dev;
3335 struct drm_i915_private *dev_priv = dev->dev_private;
3336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3337 int pipe = intel_crtc->pipe;
3338 u32 reg, temp;
3339
3340 /* enable normal train */
3341 reg = FDI_TX_CTL(pipe);
3342 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003343 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003344 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3345 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003346 } else {
3347 temp &= ~FDI_LINK_TRAIN_NONE;
3348 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003349 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003350 I915_WRITE(reg, temp);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 if (HAS_PCH_CPT(dev)) {
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3357 } else {
3358 temp &= ~FDI_LINK_TRAIN_NONE;
3359 temp |= FDI_LINK_TRAIN_NONE;
3360 }
3361 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3362
3363 /* wait one idle pattern time */
3364 POSTING_READ(reg);
3365 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003366
3367 /* IVB wants error correction enabled */
3368 if (IS_IVYBRIDGE(dev))
3369 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3370 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003371}
3372
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003373/* The FDI link training functions for ILK/Ibexpeak. */
3374static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3375{
3376 struct drm_device *dev = crtc->dev;
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3379 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003381
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003382 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003383 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003384
Adam Jacksone1a44742010-06-25 15:32:14 -04003385 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3386 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 reg = FDI_RX_IMR(pipe);
3388 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003389 temp &= ~FDI_RX_SYMBOL_LOCK;
3390 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 I915_WRITE(reg, temp);
3392 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003393 udelay(150);
3394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 reg = FDI_TX_CTL(pipe);
3397 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003398 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003399 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400 temp &= ~FDI_LINK_TRAIN_NONE;
3401 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003403
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 reg = FDI_RX_CTL(pipe);
3405 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406 temp &= ~FDI_LINK_TRAIN_NONE;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3409
3410 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003411 udelay(150);
3412
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003413 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003414 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3415 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3416 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003417
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003419 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3422
3423 if ((temp & FDI_RX_BIT_LOCK)) {
3424 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 break;
3427 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003429 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431
3432 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003433 reg = FDI_TX_CTL(pipe);
3434 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 temp &= ~FDI_LINK_TRAIN_NONE;
3436 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 reg = FDI_RX_CTL(pipe);
3440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 I915_WRITE(reg, temp);
3444
3445 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 udelay(150);
3447
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3452
3453 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 DRM_DEBUG_KMS("FDI train 2 done.\n");
3456 break;
3457 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003459 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461
3462 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003463
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464}
3465
Akshay Joshi0206e352011-08-16 15:34:10 -04003466static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3468 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3469 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3470 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3471};
3472
3473/* The FDI link training functions for SNB/Cougarpoint. */
3474static void gen6_fdi_link_train(struct drm_crtc *crtc)
3475{
3476 struct drm_device *dev = crtc->dev;
3477 struct drm_i915_private *dev_priv = dev->dev_private;
3478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3479 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003480 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
Adam Jacksone1a44742010-06-25 15:32:14 -04003482 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3483 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003484 reg = FDI_RX_IMR(pipe);
3485 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003486 temp &= ~FDI_RX_SYMBOL_LOCK;
3487 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003488 I915_WRITE(reg, temp);
3489
3490 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 udelay(150);
3492
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 reg = FDI_TX_CTL(pipe);
3495 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003496 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003497 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 temp &= ~FDI_LINK_TRAIN_NONE;
3499 temp |= FDI_LINK_TRAIN_PATTERN_1;
3500 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3501 /* SNB-B */
3502 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504
Daniel Vetterd74cf322012-10-26 10:58:13 +02003505 I915_WRITE(FDI_RX_MISC(pipe),
3506 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3507
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 reg = FDI_RX_CTL(pipe);
3509 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510 if (HAS_PCH_CPT(dev)) {
3511 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3512 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3513 } else {
3514 temp &= ~FDI_LINK_TRAIN_NONE;
3515 temp |= FDI_LINK_TRAIN_PATTERN_1;
3516 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3518
3519 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003520 udelay(150);
3521
Akshay Joshi0206e352011-08-16 15:34:10 -04003522 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 reg = FDI_TX_CTL(pipe);
3524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3526 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 I915_WRITE(reg, temp);
3528
3529 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 udelay(500);
3531
Sean Paulfa37d392012-03-02 12:53:39 -05003532 for (retry = 0; retry < 5; retry++) {
3533 reg = FDI_RX_IIR(pipe);
3534 temp = I915_READ(reg);
3535 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3536 if (temp & FDI_RX_BIT_LOCK) {
3537 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3538 DRM_DEBUG_KMS("FDI train 1 done.\n");
3539 break;
3540 }
3541 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 }
Sean Paulfa37d392012-03-02 12:53:39 -05003543 if (retry < 5)
3544 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 }
3546 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548
3549 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 reg = FDI_TX_CTL(pipe);
3551 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 temp &= ~FDI_LINK_TRAIN_NONE;
3553 temp |= FDI_LINK_TRAIN_PATTERN_2;
3554 if (IS_GEN6(dev)) {
3555 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3556 /* SNB-B */
3557 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3558 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560
Chris Wilson5eddb702010-09-11 13:48:45 +01003561 reg = FDI_RX_CTL(pipe);
3562 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 if (HAS_PCH_CPT(dev)) {
3564 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3565 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3566 } else {
3567 temp &= ~FDI_LINK_TRAIN_NONE;
3568 temp |= FDI_LINK_TRAIN_PATTERN_2;
3569 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 I915_WRITE(reg, temp);
3571
3572 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 udelay(150);
3574
Akshay Joshi0206e352011-08-16 15:34:10 -04003575 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 reg = FDI_TX_CTL(pipe);
3577 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3579 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 I915_WRITE(reg, temp);
3581
3582 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 udelay(500);
3584
Sean Paulfa37d392012-03-02 12:53:39 -05003585 for (retry = 0; retry < 5; retry++) {
3586 reg = FDI_RX_IIR(pipe);
3587 temp = I915_READ(reg);
3588 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3589 if (temp & FDI_RX_SYMBOL_LOCK) {
3590 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3591 DRM_DEBUG_KMS("FDI train 2 done.\n");
3592 break;
3593 }
3594 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003595 }
Sean Paulfa37d392012-03-02 12:53:39 -05003596 if (retry < 5)
3597 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003598 }
3599 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003600 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601
3602 DRM_DEBUG_KMS("FDI train done.\n");
3603}
3604
Jesse Barnes357555c2011-04-28 15:09:55 -07003605/* Manual link training for Ivy Bridge A0 parts */
3606static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3607{
3608 struct drm_device *dev = crtc->dev;
3609 struct drm_i915_private *dev_priv = dev->dev_private;
3610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3611 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003612 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003613
3614 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3615 for train result */
3616 reg = FDI_RX_IMR(pipe);
3617 temp = I915_READ(reg);
3618 temp &= ~FDI_RX_SYMBOL_LOCK;
3619 temp &= ~FDI_RX_BIT_LOCK;
3620 I915_WRITE(reg, temp);
3621
3622 POSTING_READ(reg);
3623 udelay(150);
3624
Daniel Vetter01a415f2012-10-27 15:58:40 +02003625 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3626 I915_READ(FDI_RX_IIR(pipe)));
3627
Jesse Barnes139ccd32013-08-19 11:04:55 -07003628 /* Try each vswing and preemphasis setting twice before moving on */
3629 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3630 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003631 reg = FDI_TX_CTL(pipe);
3632 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003633 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3634 temp &= ~FDI_TX_ENABLE;
3635 I915_WRITE(reg, temp);
3636
3637 reg = FDI_RX_CTL(pipe);
3638 temp = I915_READ(reg);
3639 temp &= ~FDI_LINK_TRAIN_AUTO;
3640 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3641 temp &= ~FDI_RX_ENABLE;
3642 I915_WRITE(reg, temp);
3643
3644 /* enable CPU FDI TX and PCH FDI RX */
3645 reg = FDI_TX_CTL(pipe);
3646 temp = I915_READ(reg);
3647 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003648 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003649 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003650 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003651 temp |= snb_b_fdi_train_param[j/2];
3652 temp |= FDI_COMPOSITE_SYNC;
3653 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3654
3655 I915_WRITE(FDI_RX_MISC(pipe),
3656 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3657
3658 reg = FDI_RX_CTL(pipe);
3659 temp = I915_READ(reg);
3660 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3661 temp |= FDI_COMPOSITE_SYNC;
3662 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3663
3664 POSTING_READ(reg);
3665 udelay(1); /* should be 0.5us */
3666
3667 for (i = 0; i < 4; i++) {
3668 reg = FDI_RX_IIR(pipe);
3669 temp = I915_READ(reg);
3670 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3671
3672 if (temp & FDI_RX_BIT_LOCK ||
3673 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3674 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3675 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3676 i);
3677 break;
3678 }
3679 udelay(1); /* should be 0.5us */
3680 }
3681 if (i == 4) {
3682 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3683 continue;
3684 }
3685
3686 /* Train 2 */
3687 reg = FDI_TX_CTL(pipe);
3688 temp = I915_READ(reg);
3689 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3690 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3691 I915_WRITE(reg, temp);
3692
3693 reg = FDI_RX_CTL(pipe);
3694 temp = I915_READ(reg);
3695 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3696 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003697 I915_WRITE(reg, temp);
3698
3699 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003701
Jesse Barnes139ccd32013-08-19 11:04:55 -07003702 for (i = 0; i < 4; i++) {
3703 reg = FDI_RX_IIR(pipe);
3704 temp = I915_READ(reg);
3705 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003706
Jesse Barnes139ccd32013-08-19 11:04:55 -07003707 if (temp & FDI_RX_SYMBOL_LOCK ||
3708 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3709 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3710 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3711 i);
3712 goto train_done;
3713 }
3714 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003715 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003716 if (i == 4)
3717 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003718 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003719
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003721 DRM_DEBUG_KMS("FDI train done.\n");
3722}
3723
Daniel Vetter88cefb62012-08-12 19:27:14 +02003724static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003725{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003726 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003727 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003728 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003729 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730
Jesse Barnesc64e3112010-09-10 11:27:03 -07003731
Jesse Barnes0e23b992010-09-10 11:10:00 -07003732 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003733 reg = FDI_RX_CTL(pipe);
3734 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003735 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003736 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003737 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3739
3740 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003741 udelay(200);
3742
3743 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003744 temp = I915_READ(reg);
3745 I915_WRITE(reg, temp | FDI_PCDCLK);
3746
3747 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748 udelay(200);
3749
Paulo Zanoni20749732012-11-23 15:30:38 -02003750 /* Enable CPU FDI TX PLL, always on for Ironlake */
3751 reg = FDI_TX_CTL(pipe);
3752 temp = I915_READ(reg);
3753 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3754 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003755
Paulo Zanoni20749732012-11-23 15:30:38 -02003756 POSTING_READ(reg);
3757 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003758 }
3759}
3760
Daniel Vetter88cefb62012-08-12 19:27:14 +02003761static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3762{
3763 struct drm_device *dev = intel_crtc->base.dev;
3764 struct drm_i915_private *dev_priv = dev->dev_private;
3765 int pipe = intel_crtc->pipe;
3766 u32 reg, temp;
3767
3768 /* Switch from PCDclk to Rawclk */
3769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3772
3773 /* Disable CPU FDI TX PLL */
3774 reg = FDI_TX_CTL(pipe);
3775 temp = I915_READ(reg);
3776 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3777
3778 POSTING_READ(reg);
3779 udelay(100);
3780
3781 reg = FDI_RX_CTL(pipe);
3782 temp = I915_READ(reg);
3783 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3784
3785 /* Wait for the clocks to turn off. */
3786 POSTING_READ(reg);
3787 udelay(100);
3788}
3789
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003790static void ironlake_fdi_disable(struct drm_crtc *crtc)
3791{
3792 struct drm_device *dev = crtc->dev;
3793 struct drm_i915_private *dev_priv = dev->dev_private;
3794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3795 int pipe = intel_crtc->pipe;
3796 u32 reg, temp;
3797
3798 /* disable CPU FDI tx and PCH FDI rx */
3799 reg = FDI_TX_CTL(pipe);
3800 temp = I915_READ(reg);
3801 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3802 POSTING_READ(reg);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003807 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003808 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003814 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003815 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003816
3817 /* still set train pattern 1 */
3818 reg = FDI_TX_CTL(pipe);
3819 temp = I915_READ(reg);
3820 temp &= ~FDI_LINK_TRAIN_NONE;
3821 temp |= FDI_LINK_TRAIN_PATTERN_1;
3822 I915_WRITE(reg, temp);
3823
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 if (HAS_PCH_CPT(dev)) {
3827 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3828 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3829 } else {
3830 temp &= ~FDI_LINK_TRAIN_NONE;
3831 temp |= FDI_LINK_TRAIN_PATTERN_1;
3832 }
3833 /* BPC in FDI rx is consistent with that in PIPECONF */
3834 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003835 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003836 I915_WRITE(reg, temp);
3837
3838 POSTING_READ(reg);
3839 udelay(100);
3840}
3841
Chris Wilson5dce5b932014-01-20 10:17:36 +00003842bool intel_has_pending_fb_unpin(struct drm_device *dev)
3843{
3844 struct intel_crtc *crtc;
3845
3846 /* Note that we don't need to be called with mode_config.lock here
3847 * as our list of CRTC objects is static for the lifetime of the
3848 * device and so cannot disappear as we iterate. Similarly, we can
3849 * happily treat the predicates as racy, atomic checks as userspace
3850 * cannot claim and pin a new fb without at least acquring the
3851 * struct_mutex and so serialising with us.
3852 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003853 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003854 if (atomic_read(&crtc->unpin_work_count) == 0)
3855 continue;
3856
3857 if (crtc->unpin_work)
3858 intel_wait_for_vblank(dev, crtc->pipe);
3859
3860 return true;
3861 }
3862
3863 return false;
3864}
3865
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003866static void page_flip_completed(struct intel_crtc *intel_crtc)
3867{
3868 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3869 struct intel_unpin_work *work = intel_crtc->unpin_work;
3870
3871 /* ensure that the unpin work is consistent wrt ->pending. */
3872 smp_rmb();
3873 intel_crtc->unpin_work = NULL;
3874
3875 if (work->event)
3876 drm_send_vblank_event(intel_crtc->base.dev,
3877 intel_crtc->pipe,
3878 work->event);
3879
3880 drm_crtc_vblank_put(&intel_crtc->base);
3881
3882 wake_up_all(&dev_priv->pending_flip_queue);
3883 queue_work(dev_priv->wq, &work->work);
3884
3885 trace_i915_flip_complete(intel_crtc->plane,
3886 work->pending_flip_obj);
3887}
3888
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003889void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003890{
Chris Wilson0f911282012-04-17 10:05:38 +01003891 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003892 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003893
Daniel Vetter2c10d572012-12-20 21:24:07 +01003894 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003895 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3896 !intel_crtc_has_pending_flip(crtc),
3897 60*HZ) == 0)) {
3898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003899
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003900 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003901 if (intel_crtc->unpin_work) {
3902 WARN_ONCE(1, "Removing stuck page flip\n");
3903 page_flip_completed(intel_crtc);
3904 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003905 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003906 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003907
Chris Wilson975d5682014-08-20 13:13:34 +01003908 if (crtc->primary->fb) {
3909 mutex_lock(&dev->struct_mutex);
3910 intel_finish_fb(crtc->primary->fb);
3911 mutex_unlock(&dev->struct_mutex);
3912 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003913}
3914
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003915/* Program iCLKIP clock to the desired frequency */
3916static void lpt_program_iclkip(struct drm_crtc *crtc)
3917{
3918 struct drm_device *dev = crtc->dev;
3919 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003920 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003921 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3922 u32 temp;
3923
Ville Syrjäläa5805162015-05-26 20:42:30 +03003924 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003925
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003926 /* It is necessary to ungate the pixclk gate prior to programming
3927 * the divisors, and gate it back when it is done.
3928 */
3929 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3930
3931 /* Disable SSCCTL */
3932 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003933 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3934 SBI_SSCCTL_DISABLE,
3935 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003936
3937 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003938 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 auxdiv = 1;
3940 divsel = 0x41;
3941 phaseinc = 0x20;
3942 } else {
3943 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003944 * but the adjusted_mode->crtc_clock in in KHz. To get the
3945 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946 * convert the virtual clock precision to KHz here for higher
3947 * precision.
3948 */
3949 u32 iclk_virtual_root_freq = 172800 * 1000;
3950 u32 iclk_pi_range = 64;
3951 u32 desired_divisor, msb_divisor_value, pi_value;
3952
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003953 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 msb_divisor_value = desired_divisor / iclk_pi_range;
3955 pi_value = desired_divisor % iclk_pi_range;
3956
3957 auxdiv = 0;
3958 divsel = msb_divisor_value - 2;
3959 phaseinc = pi_value;
3960 }
3961
3962 /* This should not happen with any sane values */
3963 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3964 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3965 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3966 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3967
3968 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003969 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003970 auxdiv,
3971 divsel,
3972 phasedir,
3973 phaseinc);
3974
3975 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003976 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003977 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3978 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3979 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3980 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3981 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3982 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003983 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003984
3985 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003986 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003987 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3988 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003989 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990
3991 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003994 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003995
3996 /* Wait for initialization time */
3997 udelay(24);
3998
3999 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004000
Ville Syrjäläa5805162015-05-26 20:42:30 +03004001 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002}
4003
Daniel Vetter275f01b22013-05-03 11:49:47 +02004004static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4005 enum pipe pch_transcoder)
4006{
4007 struct drm_device *dev = crtc->base.dev;
4008 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004009 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004010
4011 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4012 I915_READ(HTOTAL(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4014 I915_READ(HBLANK(cpu_transcoder)));
4015 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4016 I915_READ(HSYNC(cpu_transcoder)));
4017
4018 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4019 I915_READ(VTOTAL(cpu_transcoder)));
4020 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4021 I915_READ(VBLANK(cpu_transcoder)));
4022 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4023 I915_READ(VSYNC(cpu_transcoder)));
4024 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4025 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4026}
4027
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004028static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004029{
4030 struct drm_i915_private *dev_priv = dev->dev_private;
4031 uint32_t temp;
4032
4033 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004034 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004035 return;
4036
4037 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4038 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4039
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004040 temp &= ~FDI_BC_BIFURCATION_SELECT;
4041 if (enable)
4042 temp |= FDI_BC_BIFURCATION_SELECT;
4043
4044 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004045 I915_WRITE(SOUTH_CHICKEN1, temp);
4046 POSTING_READ(SOUTH_CHICKEN1);
4047}
4048
4049static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4050{
4051 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004052
4053 switch (intel_crtc->pipe) {
4054 case PIPE_A:
4055 break;
4056 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004057 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004059 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061
4062 break;
4063 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004064 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065
4066 break;
4067 default:
4068 BUG();
4069 }
4070}
4071
Jesse Barnesf67a5592011-01-05 10:31:48 -08004072/*
4073 * Enable PCH resources required for PCH ports:
4074 * - PCH PLLs
4075 * - FDI training & RX/TX
4076 * - update transcoder timings
4077 * - DP transcoding bits
4078 * - transcoder
4079 */
4080static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004081{
4082 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004083 struct drm_i915_private *dev_priv = dev->dev_private;
4084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4085 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004086 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004087
Daniel Vetterab9412b2013-05-03 11:49:46 +02004088 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004089
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004090 if (IS_IVYBRIDGE(dev))
4091 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4092
Daniel Vettercd986ab2012-10-26 10:58:12 +02004093 /* Write the TU size bits before fdi link training, so that error
4094 * detection works. */
4095 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4096 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4097
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004098 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004099 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004100
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004101 /* We need to program the right clock selection before writing the pixel
4102 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004103 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004104 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004105
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004106 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004107 temp |= TRANS_DPLL_ENABLE(pipe);
4108 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004109 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004110 temp |= sel;
4111 else
4112 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004114 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004116 /* XXX: pch pll's can be enabled any time before we enable the PCH
4117 * transcoder, and we actually should do this to not upset any PCH
4118 * transcoder that already use the clock when we share it.
4119 *
4120 * Note that enable_shared_dpll tries to do the right thing, but
4121 * get_shared_dpll unconditionally resets the pll - we need that to have
4122 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004123 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004124
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004125 /* set transcoder timing, panel must allow it */
4126 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004127 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004128
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004129 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004130
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004131 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004132 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004133 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004134 reg = TRANS_DP_CTL(pipe);
4135 temp = I915_READ(reg);
4136 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004137 TRANS_DP_SYNC_MASK |
4138 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004139 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004140 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004141
4142 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146
4147 switch (intel_trans_dp_port_sel(crtc)) {
4148 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004149 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004150 break;
4151 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004152 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153 break;
4154 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004155 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 break;
4157 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004158 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 }
4160
Chris Wilson5eddb702010-09-11 13:48:45 +01004161 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 }
4163
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004164 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004165}
4166
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004167static void lpt_pch_enable(struct drm_crtc *crtc)
4168{
4169 struct drm_device *dev = crtc->dev;
4170 struct drm_i915_private *dev_priv = dev->dev_private;
4171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004172 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004173
Daniel Vetterab9412b2013-05-03 11:49:46 +02004174 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004175
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004176 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004177
Paulo Zanoni0540e482012-10-31 18:12:40 -02004178 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004179 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004180
Paulo Zanoni937bb612012-10-31 18:12:47 -02004181 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004182}
4183
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004184struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4185 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004186{
Daniel Vettere2b78262013-06-07 23:10:03 +02004187 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004188 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004189 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004190 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004191
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004192 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4193
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004194 if (HAS_PCH_IBX(dev_priv->dev)) {
4195 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004196 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004197 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004198
Daniel Vetter46edb022013-06-05 13:34:12 +02004199 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4200 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004201
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004202 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004203
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004204 goto found;
4205 }
4206
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304207 if (IS_BROXTON(dev_priv->dev)) {
4208 /* PLL is attached to port in bxt */
4209 struct intel_encoder *encoder;
4210 struct intel_digital_port *intel_dig_port;
4211
4212 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4213 if (WARN_ON(!encoder))
4214 return NULL;
4215
4216 intel_dig_port = enc_to_dig_port(&encoder->base);
4217 /* 1:1 mapping between ports and PLLs */
4218 i = (enum intel_dpll_id)intel_dig_port->port;
4219 pll = &dev_priv->shared_dplls[i];
4220 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4221 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004222 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304223
4224 goto found;
4225 }
4226
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004227 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4228 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004229
4230 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004231 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004232 continue;
4233
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004234 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004235 &shared_dpll[i].hw_state,
4236 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004237 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004238 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004239 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004240 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004241 goto found;
4242 }
4243 }
4244
4245 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004246 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4247 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004248 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004249 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4250 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004251 goto found;
4252 }
4253 }
4254
4255 return NULL;
4256
4257found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004258 if (shared_dpll[i].crtc_mask == 0)
4259 shared_dpll[i].hw_state =
4260 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004261
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004262 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004263 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4264 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004265
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004266 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004267
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004268 return pll;
4269}
4270
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004272{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004273 struct drm_i915_private *dev_priv = to_i915(state->dev);
4274 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004275 struct intel_shared_dpll *pll;
4276 enum intel_dpll_id i;
4277
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004278 if (!to_intel_atomic_state(state)->dpll_set)
4279 return;
4280
4281 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4283 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004284 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004285 }
4286}
4287
Daniel Vettera1520312013-05-03 11:49:50 +02004288static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004289{
4290 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004291 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004292 u32 temp;
4293
4294 temp = I915_READ(dslreg);
4295 udelay(500);
4296 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004297 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004298 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004299 }
4300}
4301
Chandra Kondurua1b22782015-04-07 15:28:45 -07004302/**
4303 * skl_update_scaler_users - Stages update to crtc's scaler state
4304 * @intel_crtc: crtc
4305 * @crtc_state: crtc_state
4306 * @plane: plane (NULL indicates crtc is requesting update)
4307 * @plane_state: plane's state
4308 * @force_detach: request unconditional detachment of scaler
4309 *
4310 * This function updates scaler state for requested plane or crtc.
4311 * To request scaler usage update for a plane, caller shall pass plane pointer.
4312 * To request scaler usage update for crtc, caller shall pass plane pointer
4313 * as NULL.
4314 *
4315 * Return
4316 * 0 - scaler_usage updated successfully
4317 * error - requested scaling cannot be supported or other error condition
4318 */
4319int
4320skl_update_scaler_users(
4321 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4322 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4323 int force_detach)
4324{
4325 int need_scaling;
4326 int idx;
4327 int src_w, src_h, dst_w, dst_h;
4328 int *scaler_id;
4329 struct drm_framebuffer *fb;
4330 struct intel_crtc_scaler_state *scaler_state;
Chandra Konduru6156a452015-04-27 13:48:39 -07004331 unsigned int rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004332
4333 if (!intel_crtc || !crtc_state)
4334 return 0;
4335
4336 scaler_state = &crtc_state->scaler_state;
4337
4338 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4339 fb = intel_plane ? plane_state->base.fb : NULL;
4340
4341 if (intel_plane) {
4342 src_w = drm_rect_width(&plane_state->src) >> 16;
4343 src_h = drm_rect_height(&plane_state->src) >> 16;
4344 dst_w = drm_rect_width(&plane_state->dst);
4345 dst_h = drm_rect_height(&plane_state->dst);
4346 scaler_id = &plane_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004347 rotation = plane_state->base.rotation;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 } else {
4349 struct drm_display_mode *adjusted_mode =
4350 &crtc_state->base.adjusted_mode;
4351 src_w = crtc_state->pipe_src_w;
4352 src_h = crtc_state->pipe_src_h;
4353 dst_w = adjusted_mode->hdisplay;
4354 dst_h = adjusted_mode->vdisplay;
4355 scaler_id = &scaler_state->scaler_id;
Chandra Konduru6156a452015-04-27 13:48:39 -07004356 rotation = DRM_ROTATE_0;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004357 }
Chandra Konduru6156a452015-04-27 13:48:39 -07004358
4359 need_scaling = intel_rotation_90_or_270(rotation) ?
4360 (src_h != dst_w || src_w != dst_h):
4361 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004362
4363 /*
4364 * if plane is being disabled or scaler is no more required or force detach
4365 * - free scaler binded to this plane/crtc
4366 * - in order to do this, update crtc->scaler_usage
4367 *
4368 * Here scaler state in crtc_state is set free so that
4369 * scaler can be assigned to other user. Actual register
4370 * update to free the scaler is done in plane/panel-fit programming.
4371 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4372 */
4373 if (force_detach || !need_scaling || (intel_plane &&
4374 (!fb || !plane_state->visible))) {
4375 if (*scaler_id >= 0) {
4376 scaler_state->scaler_users &= ~(1 << idx);
4377 scaler_state->scalers[*scaler_id].in_use = 0;
4378
4379 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4380 "crtc_state = %p scaler_users = 0x%x\n",
4381 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4382 intel_plane ? intel_plane->base.base.id :
4383 intel_crtc->base.base.id, crtc_state,
4384 scaler_state->scaler_users);
4385 *scaler_id = -1;
4386 }
4387 return 0;
4388 }
4389
4390 /* range checks */
4391 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4392 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4393
4394 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4395 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4396 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4397 "size is out of scaler range\n",
4398 intel_plane ? "PLANE" : "CRTC",
4399 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4400 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4401 return -EINVAL;
4402 }
4403
4404 /* check colorkey */
Chandra Konduru225c2282015-05-18 16:18:44 -07004405 if (WARN_ON(intel_plane &&
4406 intel_plane->ckey.flags != I915_SET_COLORKEY_NONE)) {
4407 DRM_DEBUG_KMS("PLANE:%d scaling %ux%u->%ux%u not allowed with colorkey",
4408 intel_plane->base.base.id, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004409 return -EINVAL;
4410 }
4411
4412 /* Check src format */
4413 if (intel_plane) {
4414 switch (fb->pixel_format) {
4415 case DRM_FORMAT_RGB565:
4416 case DRM_FORMAT_XBGR8888:
4417 case DRM_FORMAT_XRGB8888:
4418 case DRM_FORMAT_ABGR8888:
4419 case DRM_FORMAT_ARGB8888:
4420 case DRM_FORMAT_XRGB2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004421 case DRM_FORMAT_XBGR2101010:
Chandra Kondurua1b22782015-04-07 15:28:45 -07004422 case DRM_FORMAT_YUYV:
4423 case DRM_FORMAT_YVYU:
4424 case DRM_FORMAT_UYVY:
4425 case DRM_FORMAT_VYUY:
4426 break;
4427 default:
4428 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4429 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4430 return -EINVAL;
4431 }
4432 }
4433
4434 /* mark this plane as a scaler user in crtc_state */
4435 scaler_state->scaler_users |= (1 << idx);
4436 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4437 "crtc_state = %p scaler_users = 0x%x\n",
4438 intel_plane ? "PLANE" : "CRTC",
4439 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4440 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4441 return 0;
4442}
4443
4444static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004445{
4446 struct drm_device *dev = crtc->base.dev;
4447 struct drm_i915_private *dev_priv = dev->dev_private;
4448 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004449 struct intel_crtc_scaler_state *scaler_state =
4450 &crtc->config->scaler_state;
4451
4452 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4453
4454 /* To update pfit, first update scaler state */
4455 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4456 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4457 skl_detach_scalers(crtc);
4458 if (!enable)
4459 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004460
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004461 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004462 int id;
4463
4464 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4465 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4466 return;
4467 }
4468
4469 id = scaler_state->scaler_id;
4470 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4471 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4472 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4473 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4474
4475 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004476 }
4477}
4478
Jesse Barnesb074cec2013-04-25 12:55:02 -07004479static void ironlake_pfit_enable(struct intel_crtc *crtc)
4480{
4481 struct drm_device *dev = crtc->base.dev;
4482 struct drm_i915_private *dev_priv = dev->dev_private;
4483 int pipe = crtc->pipe;
4484
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004485 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004486 /* Force use of hard-coded filter coefficients
4487 * as some pre-programmed values are broken,
4488 * e.g. x201.
4489 */
4490 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4491 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4492 PF_PIPE_SEL_IVB(pipe));
4493 else
4494 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004495 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4496 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004497 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004498}
4499
Matt Roper4a3b8762014-12-23 10:41:51 -08004500static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004501{
4502 struct drm_device *dev = crtc->dev;
4503 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004504 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004505 struct intel_plane *intel_plane;
4506
Matt Roperaf2b6532014-04-01 15:22:32 -07004507 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4508 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004509 if (intel_plane->pipe == pipe)
4510 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004511 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004512}
4513
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004514void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004515{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004516 struct drm_device *dev = crtc->base.dev;
4517 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004518
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004519 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004520 return;
4521
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004522 /* We can only enable IPS after we enable a plane and wait for a vblank */
4523 intel_wait_for_vblank(dev, crtc->pipe);
4524
Paulo Zanonid77e4532013-09-24 13:52:55 -03004525 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004526 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004527 mutex_lock(&dev_priv->rps.hw_lock);
4528 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4529 mutex_unlock(&dev_priv->rps.hw_lock);
4530 /* Quoting Art Runyan: "its not safe to expect any particular
4531 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004532 * mailbox." Moreover, the mailbox may return a bogus state,
4533 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004534 */
4535 } else {
4536 I915_WRITE(IPS_CTL, IPS_ENABLE);
4537 /* The bit only becomes 1 in the next vblank, so this wait here
4538 * is essentially intel_wait_for_vblank. If we don't have this
4539 * and don't wait for vblanks until the end of crtc_enable, then
4540 * the HW state readout code will complain that the expected
4541 * IPS_CTL value is not the one we read. */
4542 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4543 DRM_ERROR("Timed out waiting for IPS enable\n");
4544 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004545}
4546
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004547void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004548{
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
4551
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004552 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004553 return;
4554
4555 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004556 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004557 mutex_lock(&dev_priv->rps.hw_lock);
4558 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4559 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004560 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4561 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4562 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004563 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004564 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004565 POSTING_READ(IPS_CTL);
4566 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004567
4568 /* We need to wait for a vblank before we can disable the plane. */
4569 intel_wait_for_vblank(dev, crtc->pipe);
4570}
4571
4572/** Loads the palette/gamma unit for the CRTC with the prepared values */
4573static void intel_crtc_load_lut(struct drm_crtc *crtc)
4574{
4575 struct drm_device *dev = crtc->dev;
4576 struct drm_i915_private *dev_priv = dev->dev_private;
4577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4578 enum pipe pipe = intel_crtc->pipe;
4579 int palreg = PALETTE(pipe);
4580 int i;
4581 bool reenable_ips = false;
4582
4583 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004584 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004585 return;
4586
Imre Deak50360402015-01-16 00:55:16 -08004587 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004588 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004589 assert_dsi_pll_enabled(dev_priv);
4590 else
4591 assert_pll_enabled(dev_priv, pipe);
4592 }
4593
4594 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304595 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004596 palreg = LGC_PALETTE(pipe);
4597
4598 /* Workaround : Do not read or write the pipe palette/gamma data while
4599 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4600 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004601 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4603 GAMMA_MODE_MODE_SPLIT)) {
4604 hsw_disable_ips(intel_crtc);
4605 reenable_ips = true;
4606 }
4607
4608 for (i = 0; i < 256; i++) {
4609 I915_WRITE(palreg + 4 * i,
4610 (intel_crtc->lut_r[i] << 16) |
4611 (intel_crtc->lut_g[i] << 8) |
4612 intel_crtc->lut_b[i]);
4613 }
4614
4615 if (reenable_ips)
4616 hsw_enable_ips(intel_crtc);
4617}
4618
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004619static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004620{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004621 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004622 struct drm_device *dev = intel_crtc->base.dev;
4623 struct drm_i915_private *dev_priv = dev->dev_private;
4624
4625 mutex_lock(&dev->struct_mutex);
4626 dev_priv->mm.interruptible = false;
4627 (void) intel_overlay_switch_off(intel_crtc->overlay);
4628 dev_priv->mm.interruptible = true;
4629 mutex_unlock(&dev->struct_mutex);
4630 }
4631
4632 /* Let userspace switch the overlay on again. In most cases userspace
4633 * has to recompute where to put it anyway.
4634 */
4635}
4636
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004637/**
4638 * intel_post_enable_primary - Perform operations after enabling primary plane
4639 * @crtc: the CRTC whose primary plane was just enabled
4640 *
4641 * Performs potentially sleeping operations that must be done after the primary
4642 * plane is enabled, such as updating FBC and IPS. Note that this may be
4643 * called due to an explicit primary plane update, or due to an implicit
4644 * re-enable that is caused when a sprite plane is updated to no longer
4645 * completely hide the primary plane.
4646 */
4647static void
4648intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004649{
4650 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004651 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4653 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004654
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004655 /*
4656 * BDW signals flip done immediately if the plane
4657 * is disabled, even if the plane enable is already
4658 * armed to occur at the next vblank :(
4659 */
4660 if (IS_BROADWELL(dev))
4661 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004662
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004663 /*
4664 * FIXME IPS should be fine as long as one plane is
4665 * enabled, but in practice it seems to have problems
4666 * when going from primary only to sprite only and vice
4667 * versa.
4668 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004669 hsw_enable_ips(intel_crtc);
4670
4671 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004672 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004673 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004674
4675 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004676 * Gen2 reports pipe underruns whenever all planes are disabled.
4677 * So don't enable underrun reporting before at least some planes
4678 * are enabled.
4679 * FIXME: Need to fix the logic to work when we turn off all planes
4680 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004681 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004682 if (IS_GEN2(dev))
4683 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4684
4685 /* Underruns don't raise interrupts, so check manually. */
4686 if (HAS_GMCH_DISPLAY(dev))
4687 i9xx_check_fifo_underruns(dev_priv);
4688}
4689
4690/**
4691 * intel_pre_disable_primary - Perform operations before disabling primary plane
4692 * @crtc: the CRTC whose primary plane is to be disabled
4693 *
4694 * Performs potentially sleeping operations that must be done before the
4695 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4696 * be called due to an explicit primary plane update, or due to an implicit
4697 * disable that is caused when a sprite plane completely hides the primary
4698 * plane.
4699 */
4700static void
4701intel_pre_disable_primary(struct drm_crtc *crtc)
4702{
4703 struct drm_device *dev = crtc->dev;
4704 struct drm_i915_private *dev_priv = dev->dev_private;
4705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4706 int pipe = intel_crtc->pipe;
4707
4708 /*
4709 * Gen2 reports pipe underruns whenever all planes are disabled.
4710 * So diasble underrun reporting before all the planes get disabled.
4711 * FIXME: Need to fix the logic to work when we turn off all planes
4712 * but leave the pipe running.
4713 */
4714 if (IS_GEN2(dev))
4715 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4716
4717 /*
4718 * Vblank time updates from the shadow to live plane control register
4719 * are blocked if the memory self-refresh mode is active at that
4720 * moment. So to make sure the plane gets truly disabled, disable
4721 * first the self-refresh mode. The self-refresh enable bit in turn
4722 * will be checked/applied by the HW only at the next frame start
4723 * event which is after the vblank start event, so we need to have a
4724 * wait-for-vblank between disabling the plane and the pipe.
4725 */
4726 if (HAS_GMCH_DISPLAY(dev))
4727 intel_set_memory_cxsr(dev_priv, false);
4728
4729 mutex_lock(&dev->struct_mutex);
4730 if (dev_priv->fbc.crtc == intel_crtc)
4731 intel_fbc_disable(dev);
4732 mutex_unlock(&dev->struct_mutex);
4733
4734 /*
4735 * FIXME IPS should be fine as long as one plane is
4736 * enabled, but in practice it seems to have problems
4737 * when going from primary only to sprite only and vice
4738 * versa.
4739 */
4740 hsw_disable_ips(intel_crtc);
4741}
4742
4743static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4744{
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004745 struct drm_device *dev = crtc->dev;
4746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4747 int pipe = intel_crtc->pipe;
4748
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004749 intel_enable_primary_hw_plane(crtc->primary, crtc);
4750 intel_enable_sprite_planes(crtc);
4751 intel_crtc_update_cursor(crtc, true);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004752
4753 intel_post_enable_primary(crtc);
Rodrigo Vivi2d847d42015-05-28 10:21:16 -07004754
4755 /*
4756 * FIXME: Once we grow proper nuclear flip support out of this we need
4757 * to compute the mask of flip planes precisely. For the time being
4758 * consider this a flip to a NULL plane.
4759 */
4760 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004761}
4762
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004763static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004764{
4765 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004767 struct intel_plane *intel_plane;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004768 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004769
4770 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004771
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004772 intel_pre_disable_primary(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004773
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004774 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004775 for_each_intel_plane(dev, intel_plane) {
4776 if (intel_plane->pipe == pipe) {
4777 struct drm_crtc *from = intel_plane->base.crtc;
4778
4779 intel_plane->disable_plane(&intel_plane->base,
4780 from ?: crtc, true);
4781 }
4782 }
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004783
Daniel Vetterf99d7062014-06-19 16:01:59 +02004784 /*
4785 * FIXME: Once we grow proper nuclear flip support out of this we need
4786 * to compute the mask of flip planes precisely. For the time being
4787 * consider this a flip to a NULL plane.
4788 */
4789 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004790}
4791
Jesse Barnesf67a5592011-01-05 10:31:48 -08004792static void ironlake_crtc_enable(struct drm_crtc *crtc)
4793{
4794 struct drm_device *dev = crtc->dev;
4795 struct drm_i915_private *dev_priv = dev->dev_private;
4796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004797 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004798 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004799
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004800 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004801 return;
4802
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004803 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004804 intel_prepare_shared_dpll(intel_crtc);
4805
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004806 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304807 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004808
4809 intel_set_pipe_timings(intel_crtc);
4810
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004811 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004812 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004813 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004814 }
4815
4816 ironlake_set_pipeconf(crtc);
4817
Jesse Barnesf67a5592011-01-05 10:31:48 -08004818 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004819
Daniel Vettera72e4c92014-09-30 10:56:47 +02004820 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4821 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004822
Daniel Vetterf6736a12013-06-05 13:34:30 +02004823 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004824 if (encoder->pre_enable)
4825 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004826
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004827 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004828 /* Note: FDI PLL enabling _must_ be done before we enable the
4829 * cpu pipes, hence this is separate from all the other fdi/pch
4830 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004831 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004832 } else {
4833 assert_fdi_tx_disabled(dev_priv, pipe);
4834 assert_fdi_rx_disabled(dev_priv, pipe);
4835 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004836
Jesse Barnesb074cec2013-04-25 12:55:02 -07004837 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004838
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004839 /*
4840 * On ILK+ LUT must be loaded before the pipe is running but with
4841 * clocks enabled
4842 */
4843 intel_crtc_load_lut(crtc);
4844
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004845 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004846 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004847
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004848 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004849 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004850
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004851 assert_vblank_disabled(crtc);
4852 drm_crtc_vblank_on(crtc);
4853
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004854 for_each_encoder_on_crtc(dev, crtc, encoder)
4855 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004856
4857 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004858 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004859}
4860
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004861/* IPS only exists on ULT machines and is tied to pipe A. */
4862static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4863{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004864 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004865}
4866
Paulo Zanonie4916942013-09-20 16:21:19 -03004867/*
4868 * This implements the workaround described in the "notes" section of the mode
4869 * set sequence documentation. When going from no pipes or single pipe to
4870 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4871 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4872 */
4873static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4874{
4875 struct drm_device *dev = crtc->base.dev;
4876 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4877
4878 /* We want to get the other_active_crtc only if there's only 1 other
4879 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004880 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004881 if (!crtc_it->active || crtc_it == crtc)
4882 continue;
4883
4884 if (other_active_crtc)
4885 return;
4886
4887 other_active_crtc = crtc_it;
4888 }
4889 if (!other_active_crtc)
4890 return;
4891
4892 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4893 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4894}
4895
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004896static void haswell_crtc_enable(struct drm_crtc *crtc)
4897{
4898 struct drm_device *dev = crtc->dev;
4899 struct drm_i915_private *dev_priv = dev->dev_private;
4900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4901 struct intel_encoder *encoder;
4902 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004903
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004904 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004905 return;
4906
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004907 if (intel_crtc_to_shared_dpll(intel_crtc))
4908 intel_enable_shared_dpll(intel_crtc);
4909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004910 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304911 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004912
4913 intel_set_pipe_timings(intel_crtc);
4914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004915 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4916 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4917 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004918 }
4919
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004920 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004921 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004923 }
4924
4925 haswell_set_pipeconf(crtc);
4926
4927 intel_set_pipe_csc(crtc);
4928
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004929 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004930
Daniel Vettera72e4c92014-09-30 10:56:47 +02004931 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004932 for_each_encoder_on_crtc(dev, crtc, encoder)
4933 if (encoder->pre_enable)
4934 encoder->pre_enable(encoder);
4935
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004936 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004937 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4938 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004939 dev_priv->display.fdi_link_train(crtc);
4940 }
4941
Paulo Zanoni1f544382012-10-24 11:32:00 -02004942 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004943
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004944 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004945 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004946 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004947 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004948 else
4949 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004950
4951 /*
4952 * On ILK+ LUT must be loaded before the pipe is running but with
4953 * clocks enabled
4954 */
4955 intel_crtc_load_lut(crtc);
4956
Paulo Zanoni1f544382012-10-24 11:32:00 -02004957 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004958 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004959
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004960 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004961 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004962
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004963 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004964 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004965
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004966 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004967 intel_ddi_set_vc_payload_alloc(crtc, true);
4968
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004969 assert_vblank_disabled(crtc);
4970 drm_crtc_vblank_on(crtc);
4971
Jani Nikula8807e552013-08-30 19:40:32 +03004972 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004973 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004974 intel_opregion_notify_encoder(encoder, true);
4975 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004976
Paulo Zanonie4916942013-09-20 16:21:19 -03004977 /* If we change the relative order between pipe/planes enabling, we need
4978 * to change the workaround. */
4979 haswell_mode_set_planes_workaround(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004980}
4981
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004982static void ironlake_pfit_disable(struct intel_crtc *crtc)
4983{
4984 struct drm_device *dev = crtc->base.dev;
4985 struct drm_i915_private *dev_priv = dev->dev_private;
4986 int pipe = crtc->pipe;
4987
4988 /* To avoid upsetting the power well on haswell only disable the pfit if
4989 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004990 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004991 I915_WRITE(PF_CTL(pipe), 0);
4992 I915_WRITE(PF_WIN_POS(pipe), 0);
4993 I915_WRITE(PF_WIN_SZ(pipe), 0);
4994 }
4995}
4996
Jesse Barnes6be4a602010-09-10 10:26:01 -07004997static void ironlake_crtc_disable(struct drm_crtc *crtc)
4998{
4999 struct drm_device *dev = crtc->dev;
5000 struct drm_i915_private *dev_priv = dev->dev_private;
5001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005002 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005003 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005004 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005005
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005006 if (WARN_ON(!intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005007 return;
5008
Daniel Vetterea9d7582012-07-10 10:42:52 +02005009 for_each_encoder_on_crtc(dev, crtc, encoder)
5010 encoder->disable(encoder);
5011
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005012 drm_crtc_vblank_off(crtc);
5013 assert_vblank_disabled(crtc);
5014
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005015 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005016 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005017
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005018 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005019
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005020 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005021
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005022 if (intel_crtc->config->has_pch_encoder)
5023 ironlake_fdi_disable(crtc);
5024
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005025 for_each_encoder_on_crtc(dev, crtc, encoder)
5026 if (encoder->post_disable)
5027 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005028
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005029 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005030 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005031
Daniel Vetterd925c592013-06-05 13:34:04 +02005032 if (HAS_PCH_CPT(dev)) {
5033 /* disable TRANS_DP_CTL */
5034 reg = TRANS_DP_CTL(pipe);
5035 temp = I915_READ(reg);
5036 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5037 TRANS_DP_PORT_SEL_MASK);
5038 temp |= TRANS_DP_PORT_SEL_NONE;
5039 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005040
Daniel Vetterd925c592013-06-05 13:34:04 +02005041 /* disable DPLL_SEL */
5042 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005043 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005044 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005045 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005046
5047 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005048 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02005049
5050 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005051 }
5052
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005053 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005054 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005055
5056 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005057 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01005058 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005059}
5060
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005061static void haswell_crtc_disable(struct drm_crtc *crtc)
5062{
5063 struct drm_device *dev = crtc->dev;
5064 struct drm_i915_private *dev_priv = dev->dev_private;
5065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5066 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005067 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005068
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005069 if (WARN_ON(!intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005070 return;
5071
Jani Nikula8807e552013-08-30 19:40:32 +03005072 for_each_encoder_on_crtc(dev, crtc, encoder) {
5073 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005074 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005075 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005076
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005077 drm_crtc_vblank_off(crtc);
5078 assert_vblank_disabled(crtc);
5079
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005080 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005081 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5082 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005083 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005084
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005085 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005086 intel_ddi_set_vc_payload_alloc(crtc, false);
5087
Paulo Zanoniad80a812012-10-24 16:06:19 -02005088 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005089
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005090 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005091 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005092 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005093 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005094 else
5095 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005096
Paulo Zanoni1f544382012-10-24 11:32:00 -02005097 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005098
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005099 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005100 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005101 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005102 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005103
Imre Deak97b040a2014-06-25 22:01:50 +03005104 for_each_encoder_on_crtc(dev, crtc, encoder)
5105 if (encoder->post_disable)
5106 encoder->post_disable(encoder);
5107
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005108 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005109 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005110
5111 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005112 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005113 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005114
5115 if (intel_crtc_to_shared_dpll(intel_crtc))
5116 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005117}
5118
Jesse Barnes2dd24552013-04-25 12:55:01 -07005119static void i9xx_pfit_enable(struct intel_crtc *crtc)
5120{
5121 struct drm_device *dev = crtc->base.dev;
5122 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005123 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005124
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005125 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005126 return;
5127
Daniel Vetterc0b03412013-05-28 12:05:54 +02005128 /*
5129 * The panel fitter should only be adjusted whilst the pipe is disabled,
5130 * according to register description and PRM.
5131 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005132 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5133 assert_pipe_disabled(dev_priv, crtc->pipe);
5134
Jesse Barnesb074cec2013-04-25 12:55:02 -07005135 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5136 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005137
5138 /* Border color in case we don't scale up to the full screen. Black by
5139 * default, change to something else for debugging. */
5140 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005141}
5142
Dave Airlied05410f2014-06-05 13:22:59 +10005143static enum intel_display_power_domain port_to_power_domain(enum port port)
5144{
5145 switch (port) {
5146 case PORT_A:
5147 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5148 case PORT_B:
5149 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5150 case PORT_C:
5151 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5152 case PORT_D:
5153 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5154 default:
5155 WARN_ON_ONCE(1);
5156 return POWER_DOMAIN_PORT_OTHER;
5157 }
5158}
5159
Imre Deak77d22dc2014-03-05 16:20:52 +02005160#define for_each_power_domain(domain, mask) \
5161 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5162 if ((1 << (domain)) & (mask))
5163
Imre Deak319be8a2014-03-04 19:22:57 +02005164enum intel_display_power_domain
5165intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005166{
Imre Deak319be8a2014-03-04 19:22:57 +02005167 struct drm_device *dev = intel_encoder->base.dev;
5168 struct intel_digital_port *intel_dig_port;
5169
5170 switch (intel_encoder->type) {
5171 case INTEL_OUTPUT_UNKNOWN:
5172 /* Only DDI platforms should ever use this output type */
5173 WARN_ON_ONCE(!HAS_DDI(dev));
5174 case INTEL_OUTPUT_DISPLAYPORT:
5175 case INTEL_OUTPUT_HDMI:
5176 case INTEL_OUTPUT_EDP:
5177 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005178 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005179 case INTEL_OUTPUT_DP_MST:
5180 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5181 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005182 case INTEL_OUTPUT_ANALOG:
5183 return POWER_DOMAIN_PORT_CRT;
5184 case INTEL_OUTPUT_DSI:
5185 return POWER_DOMAIN_PORT_DSI;
5186 default:
5187 return POWER_DOMAIN_PORT_OTHER;
5188 }
5189}
5190
5191static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5192{
5193 struct drm_device *dev = crtc->dev;
5194 struct intel_encoder *intel_encoder;
5195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5196 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005197 unsigned long mask;
5198 enum transcoder transcoder;
5199
5200 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5201
5202 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5203 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005204 if (intel_crtc->config->pch_pfit.enabled ||
5205 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005206 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5207
Imre Deak319be8a2014-03-04 19:22:57 +02005208 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5209 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5210
Imre Deak77d22dc2014-03-05 16:20:52 +02005211 return mask;
5212}
5213
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005214static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005215{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005216 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005217 struct drm_i915_private *dev_priv = dev->dev_private;
5218 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5219 struct intel_crtc *crtc;
5220
5221 /*
5222 * First get all needed power domains, then put all unneeded, to avoid
5223 * any unnecessary toggling of the power wells.
5224 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005225 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005226 enum intel_display_power_domain domain;
5227
Matt Roper83d65732015-02-25 13:12:16 -08005228 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005229 continue;
5230
Imre Deak319be8a2014-03-04 19:22:57 +02005231 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005232
5233 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5234 intel_display_power_get(dev_priv, domain);
5235 }
5236
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005237 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005238 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005239
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005240 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005241 enum intel_display_power_domain domain;
5242
5243 for_each_power_domain(domain, crtc->enabled_power_domains)
5244 intel_display_power_put(dev_priv, domain);
5245
5246 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5247 }
5248
5249 intel_display_set_init_power(dev_priv, false);
5250}
5251
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005252static void intel_update_max_cdclk(struct drm_device *dev)
5253{
5254 struct drm_i915_private *dev_priv = dev->dev_private;
5255
5256 if (IS_SKYLAKE(dev)) {
5257 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5258
5259 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5260 dev_priv->max_cdclk_freq = 675000;
5261 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5262 dev_priv->max_cdclk_freq = 540000;
5263 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5264 dev_priv->max_cdclk_freq = 450000;
5265 else
5266 dev_priv->max_cdclk_freq = 337500;
5267 } else if (IS_BROADWELL(dev)) {
5268 /*
5269 * FIXME with extra cooling we can allow
5270 * 540 MHz for ULX and 675 Mhz for ULT.
5271 * How can we know if extra cooling is
5272 * available? PCI ID, VTB, something else?
5273 */
5274 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5275 dev_priv->max_cdclk_freq = 450000;
5276 else if (IS_BDW_ULX(dev))
5277 dev_priv->max_cdclk_freq = 450000;
5278 else if (IS_BDW_ULT(dev))
5279 dev_priv->max_cdclk_freq = 540000;
5280 else
5281 dev_priv->max_cdclk_freq = 675000;
5282 } else if (IS_VALLEYVIEW(dev)) {
5283 dev_priv->max_cdclk_freq = 400000;
5284 } else {
5285 /* otherwise assume cdclk is fixed */
5286 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5287 }
5288
5289 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5290 dev_priv->max_cdclk_freq);
5291}
5292
5293static void intel_update_cdclk(struct drm_device *dev)
5294{
5295 struct drm_i915_private *dev_priv = dev->dev_private;
5296
5297 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5298 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5299 dev_priv->cdclk_freq);
5300
5301 /*
5302 * Program the gmbus_freq based on the cdclk frequency.
5303 * BSpec erroneously claims we should aim for 4MHz, but
5304 * in fact 1MHz is the correct frequency.
5305 */
5306 if (IS_VALLEYVIEW(dev)) {
5307 /*
5308 * Program the gmbus_freq based on the cdclk frequency.
5309 * BSpec erroneously claims we should aim for 4MHz, but
5310 * in fact 1MHz is the correct frequency.
5311 */
5312 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5313 }
5314
5315 if (dev_priv->max_cdclk_freq == 0)
5316 intel_update_max_cdclk(dev);
5317}
5318
Damien Lespiau70d0c572015-06-04 18:21:29 +01005319static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305320{
5321 struct drm_i915_private *dev_priv = dev->dev_private;
5322 uint32_t divider;
5323 uint32_t ratio;
5324 uint32_t current_freq;
5325 int ret;
5326
5327 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5328 switch (frequency) {
5329 case 144000:
5330 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5331 ratio = BXT_DE_PLL_RATIO(60);
5332 break;
5333 case 288000:
5334 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5335 ratio = BXT_DE_PLL_RATIO(60);
5336 break;
5337 case 384000:
5338 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5339 ratio = BXT_DE_PLL_RATIO(60);
5340 break;
5341 case 576000:
5342 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5343 ratio = BXT_DE_PLL_RATIO(60);
5344 break;
5345 case 624000:
5346 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5347 ratio = BXT_DE_PLL_RATIO(65);
5348 break;
5349 case 19200:
5350 /*
5351 * Bypass frequency with DE PLL disabled. Init ratio, divider
5352 * to suppress GCC warning.
5353 */
5354 ratio = 0;
5355 divider = 0;
5356 break;
5357 default:
5358 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5359
5360 return;
5361 }
5362
5363 mutex_lock(&dev_priv->rps.hw_lock);
5364 /* Inform power controller of upcoming frequency change */
5365 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5366 0x80000000);
5367 mutex_unlock(&dev_priv->rps.hw_lock);
5368
5369 if (ret) {
5370 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5371 ret, frequency);
5372 return;
5373 }
5374
5375 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5376 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5377 current_freq = current_freq * 500 + 1000;
5378
5379 /*
5380 * DE PLL has to be disabled when
5381 * - setting to 19.2MHz (bypass, PLL isn't used)
5382 * - before setting to 624MHz (PLL needs toggling)
5383 * - before setting to any frequency from 624MHz (PLL needs toggling)
5384 */
5385 if (frequency == 19200 || frequency == 624000 ||
5386 current_freq == 624000) {
5387 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5388 /* Timeout 200us */
5389 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5390 1))
5391 DRM_ERROR("timout waiting for DE PLL unlock\n");
5392 }
5393
5394 if (frequency != 19200) {
5395 uint32_t val;
5396
5397 val = I915_READ(BXT_DE_PLL_CTL);
5398 val &= ~BXT_DE_PLL_RATIO_MASK;
5399 val |= ratio;
5400 I915_WRITE(BXT_DE_PLL_CTL, val);
5401
5402 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5403 /* Timeout 200us */
5404 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5405 DRM_ERROR("timeout waiting for DE PLL lock\n");
5406
5407 val = I915_READ(CDCLK_CTL);
5408 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5409 val |= divider;
5410 /*
5411 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5412 * enable otherwise.
5413 */
5414 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5415 if (frequency >= 500000)
5416 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5417
5418 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5419 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5420 val |= (frequency - 1000) / 500;
5421 I915_WRITE(CDCLK_CTL, val);
5422 }
5423
5424 mutex_lock(&dev_priv->rps.hw_lock);
5425 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5426 DIV_ROUND_UP(frequency, 25000));
5427 mutex_unlock(&dev_priv->rps.hw_lock);
5428
5429 if (ret) {
5430 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5431 ret, frequency);
5432 return;
5433 }
5434
Damien Lespiaua47871b2015-06-04 18:21:34 +01005435 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305436}
5437
5438void broxton_init_cdclk(struct drm_device *dev)
5439{
5440 struct drm_i915_private *dev_priv = dev->dev_private;
5441 uint32_t val;
5442
5443 /*
5444 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5445 * or else the reset will hang because there is no PCH to respond.
5446 * Move the handshake programming to initialization sequence.
5447 * Previously was left up to BIOS.
5448 */
5449 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5450 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5451 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5452
5453 /* Enable PG1 for cdclk */
5454 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5455
5456 /* check if cd clock is enabled */
5457 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5458 DRM_DEBUG_KMS("Display already initialized\n");
5459 return;
5460 }
5461
5462 /*
5463 * FIXME:
5464 * - The initial CDCLK needs to be read from VBT.
5465 * Need to make this change after VBT has changes for BXT.
5466 * - check if setting the max (or any) cdclk freq is really necessary
5467 * here, it belongs to modeset time
5468 */
5469 broxton_set_cdclk(dev, 624000);
5470
5471 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005472 POSTING_READ(DBUF_CTL);
5473
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305474 udelay(10);
5475
5476 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5477 DRM_ERROR("DBuf power enable timeout!\n");
5478}
5479
5480void broxton_uninit_cdclk(struct drm_device *dev)
5481{
5482 struct drm_i915_private *dev_priv = dev->dev_private;
5483
5484 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005485 POSTING_READ(DBUF_CTL);
5486
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305487 udelay(10);
5488
5489 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5490 DRM_ERROR("DBuf power disable timeout!\n");
5491
5492 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5493 broxton_set_cdclk(dev, 19200);
5494
5495 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5496}
5497
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005498static const struct skl_cdclk_entry {
5499 unsigned int freq;
5500 unsigned int vco;
5501} skl_cdclk_frequencies[] = {
5502 { .freq = 308570, .vco = 8640 },
5503 { .freq = 337500, .vco = 8100 },
5504 { .freq = 432000, .vco = 8640 },
5505 { .freq = 450000, .vco = 8100 },
5506 { .freq = 540000, .vco = 8100 },
5507 { .freq = 617140, .vco = 8640 },
5508 { .freq = 675000, .vco = 8100 },
5509};
5510
5511static unsigned int skl_cdclk_decimal(unsigned int freq)
5512{
5513 return (freq - 1000) / 500;
5514}
5515
5516static unsigned int skl_cdclk_get_vco(unsigned int freq)
5517{
5518 unsigned int i;
5519
5520 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5521 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5522
5523 if (e->freq == freq)
5524 return e->vco;
5525 }
5526
5527 return 8100;
5528}
5529
5530static void
5531skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5532{
5533 unsigned int min_freq;
5534 u32 val;
5535
5536 /* select the minimum CDCLK before enabling DPLL 0 */
5537 val = I915_READ(CDCLK_CTL);
5538 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5539 val |= CDCLK_FREQ_337_308;
5540
5541 if (required_vco == 8640)
5542 min_freq = 308570;
5543 else
5544 min_freq = 337500;
5545
5546 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5547
5548 I915_WRITE(CDCLK_CTL, val);
5549 POSTING_READ(CDCLK_CTL);
5550
5551 /*
5552 * We always enable DPLL0 with the lowest link rate possible, but still
5553 * taking into account the VCO required to operate the eDP panel at the
5554 * desired frequency. The usual DP link rates operate with a VCO of
5555 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5556 * The modeset code is responsible for the selection of the exact link
5557 * rate later on, with the constraint of choosing a frequency that
5558 * works with required_vco.
5559 */
5560 val = I915_READ(DPLL_CTRL1);
5561
5562 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5563 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5564 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5565 if (required_vco == 8640)
5566 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5567 SKL_DPLL0);
5568 else
5569 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5570 SKL_DPLL0);
5571
5572 I915_WRITE(DPLL_CTRL1, val);
5573 POSTING_READ(DPLL_CTRL1);
5574
5575 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5576
5577 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5578 DRM_ERROR("DPLL0 not locked\n");
5579}
5580
5581static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5582{
5583 int ret;
5584 u32 val;
5585
5586 /* inform PCU we want to change CDCLK */
5587 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5588 mutex_lock(&dev_priv->rps.hw_lock);
5589 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5590 mutex_unlock(&dev_priv->rps.hw_lock);
5591
5592 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5593}
5594
5595static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5596{
5597 unsigned int i;
5598
5599 for (i = 0; i < 15; i++) {
5600 if (skl_cdclk_pcu_ready(dev_priv))
5601 return true;
5602 udelay(10);
5603 }
5604
5605 return false;
5606}
5607
5608static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5609{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005610 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005611 u32 freq_select, pcu_ack;
5612
5613 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5614
5615 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5616 DRM_ERROR("failed to inform PCU about cdclk change\n");
5617 return;
5618 }
5619
5620 /* set CDCLK_CTL */
5621 switch(freq) {
5622 case 450000:
5623 case 432000:
5624 freq_select = CDCLK_FREQ_450_432;
5625 pcu_ack = 1;
5626 break;
5627 case 540000:
5628 freq_select = CDCLK_FREQ_540;
5629 pcu_ack = 2;
5630 break;
5631 case 308570:
5632 case 337500:
5633 default:
5634 freq_select = CDCLK_FREQ_337_308;
5635 pcu_ack = 0;
5636 break;
5637 case 617140:
5638 case 675000:
5639 freq_select = CDCLK_FREQ_675_617;
5640 pcu_ack = 3;
5641 break;
5642 }
5643
5644 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5645 POSTING_READ(CDCLK_CTL);
5646
5647 /* inform PCU of the change */
5648 mutex_lock(&dev_priv->rps.hw_lock);
5649 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5650 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005651
5652 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005653}
5654
5655void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5656{
5657 /* disable DBUF power */
5658 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5659 POSTING_READ(DBUF_CTL);
5660
5661 udelay(10);
5662
5663 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5664 DRM_ERROR("DBuf power disable timeout\n");
5665
5666 /* disable DPLL0 */
5667 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5668 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5669 DRM_ERROR("Couldn't disable DPLL0\n");
5670
5671 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5672}
5673
5674void skl_init_cdclk(struct drm_i915_private *dev_priv)
5675{
5676 u32 val;
5677 unsigned int required_vco;
5678
5679 /* enable PCH reset handshake */
5680 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5681 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5682
5683 /* enable PG1 and Misc I/O */
5684 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5685
5686 /* DPLL0 already enabed !? */
5687 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5688 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5689 return;
5690 }
5691
5692 /* enable DPLL0 */
5693 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5694 skl_dpll0_enable(dev_priv, required_vco);
5695
5696 /* set CDCLK to the frequency the BIOS chose */
5697 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5698
5699 /* enable DBUF power */
5700 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5701 POSTING_READ(DBUF_CTL);
5702
5703 udelay(10);
5704
5705 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5706 DRM_ERROR("DBuf power enable timeout\n");
5707}
5708
Ville Syrjälädfcab172014-06-13 13:37:47 +03005709/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005710static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005711{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005712 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005713
Jesse Barnes586f49d2013-11-04 16:06:59 -08005714 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005715 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005716 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5717 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005718 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005719
Ville Syrjälädfcab172014-06-13 13:37:47 +03005720 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005721}
5722
5723/* Adjust CDclk dividers to allow high res or save power if possible */
5724static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5725{
5726 struct drm_i915_private *dev_priv = dev->dev_private;
5727 u32 val, cmd;
5728
Vandana Kannan164dfd22014-11-24 13:37:41 +05305729 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5730 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005731
Ville Syrjälädfcab172014-06-13 13:37:47 +03005732 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005733 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005734 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005735 cmd = 1;
5736 else
5737 cmd = 0;
5738
5739 mutex_lock(&dev_priv->rps.hw_lock);
5740 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5741 val &= ~DSPFREQGUAR_MASK;
5742 val |= (cmd << DSPFREQGUAR_SHIFT);
5743 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5744 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5745 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5746 50)) {
5747 DRM_ERROR("timed out waiting for CDclk change\n");
5748 }
5749 mutex_unlock(&dev_priv->rps.hw_lock);
5750
Ville Syrjälä54433e92015-05-26 20:42:31 +03005751 mutex_lock(&dev_priv->sb_lock);
5752
Ville Syrjälädfcab172014-06-13 13:37:47 +03005753 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005754 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005755
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005756 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005757
Jesse Barnes30a970c2013-11-04 13:48:12 -08005758 /* adjust cdclk divider */
5759 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005760 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005761 val |= divider;
5762 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005763
5764 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5765 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5766 50))
5767 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005768 }
5769
Jesse Barnes30a970c2013-11-04 13:48:12 -08005770 /* adjust self-refresh exit latency value */
5771 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5772 val &= ~0x7f;
5773
5774 /*
5775 * For high bandwidth configs, we set a higher latency in the bunit
5776 * so that the core display fetch happens in time to avoid underruns.
5777 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005778 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005779 val |= 4500 / 250; /* 4.5 usec */
5780 else
5781 val |= 3000 / 250; /* 3.0 usec */
5782 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005783
Ville Syrjäläa5805162015-05-26 20:42:30 +03005784 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005785
Ville Syrjäläb6283052015-06-03 15:45:07 +03005786 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005787}
5788
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005789static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5790{
5791 struct drm_i915_private *dev_priv = dev->dev_private;
5792 u32 val, cmd;
5793
Vandana Kannan164dfd22014-11-24 13:37:41 +05305794 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5795 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005796
5797 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005798 case 333333:
5799 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005800 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005801 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005802 break;
5803 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005804 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005805 return;
5806 }
5807
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005808 /*
5809 * Specs are full of misinformation, but testing on actual
5810 * hardware has shown that we just need to write the desired
5811 * CCK divider into the Punit register.
5812 */
5813 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5814
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005815 mutex_lock(&dev_priv->rps.hw_lock);
5816 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5817 val &= ~DSPFREQGUAR_MASK_CHV;
5818 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5819 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5820 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5821 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5822 50)) {
5823 DRM_ERROR("timed out waiting for CDclk change\n");
5824 }
5825 mutex_unlock(&dev_priv->rps.hw_lock);
5826
Ville Syrjäläb6283052015-06-03 15:45:07 +03005827 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005828}
5829
Jesse Barnes30a970c2013-11-04 13:48:12 -08005830static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5831 int max_pixclk)
5832{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005833 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005834 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005835
Jesse Barnes30a970c2013-11-04 13:48:12 -08005836 /*
5837 * Really only a few cases to deal with, as only 4 CDclks are supported:
5838 * 200MHz
5839 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005840 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005841 * 400MHz (VLV only)
5842 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5843 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005844 *
5845 * We seem to get an unstable or solid color picture at 200MHz.
5846 * Not sure what's wrong. For now use 200MHz only when all pipes
5847 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005848 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005849 if (!IS_CHERRYVIEW(dev_priv) &&
5850 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005851 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005852 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005853 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005854 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005855 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005856 else
5857 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005858}
5859
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305860static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5861 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005862{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305863 /*
5864 * FIXME:
5865 * - remove the guardband, it's not needed on BXT
5866 * - set 19.2MHz bypass frequency if there are no active pipes
5867 */
5868 if (max_pixclk > 576000*9/10)
5869 return 624000;
5870 else if (max_pixclk > 384000*9/10)
5871 return 576000;
5872 else if (max_pixclk > 288000*9/10)
5873 return 384000;
5874 else if (max_pixclk > 144000*9/10)
5875 return 288000;
5876 else
5877 return 144000;
5878}
5879
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005880/* Compute the max pixel clock for new configuration. Uses atomic state if
5881 * that's non-NULL, look at current state otherwise. */
5882static int intel_mode_max_pixclk(struct drm_device *dev,
5883 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005884{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005885 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005886 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005887 int max_pixclk = 0;
5888
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005889 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005890 if (state)
5891 crtc_state =
5892 intel_atomic_get_crtc_state(state, intel_crtc);
5893 else
5894 crtc_state = intel_crtc->config;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005895 if (IS_ERR(crtc_state))
5896 return PTR_ERR(crtc_state);
5897
5898 if (!crtc_state->base.enable)
5899 continue;
5900
5901 max_pixclk = max(max_pixclk,
5902 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903 }
5904
5905 return max_pixclk;
5906}
5907
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005908static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005909{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005910 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005911 struct drm_crtc *crtc;
5912 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005913 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005914 int cdclk, ret = 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005915
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005916 if (max_pixclk < 0)
5917 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005918
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305919 if (IS_VALLEYVIEW(dev_priv))
5920 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5921 else
5922 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5923
5924 if (cdclk == dev_priv->cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005925 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005926
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005927 /* add all active pipes to the state */
5928 for_each_crtc(state->dev, crtc) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005929 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5930 if (IS_ERR(crtc_state))
5931 return PTR_ERR(crtc_state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005932
5933 if (!crtc_state->active || needs_modeset(crtc_state))
5934 continue;
5935
5936 crtc_state->mode_changed = true;
5937
5938 ret = drm_atomic_add_affected_connectors(state, crtc);
5939 if (ret)
5940 break;
5941
5942 ret = drm_atomic_add_affected_planes(state, crtc);
5943 if (ret)
5944 break;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +03005945 }
5946
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005947 return ret;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005948}
5949
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005950static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5951{
5952 unsigned int credits, default_credits;
5953
5954 if (IS_CHERRYVIEW(dev_priv))
5955 default_credits = PFI_CREDIT(12);
5956 else
5957 default_credits = PFI_CREDIT(8);
5958
Vandana Kannan164dfd22014-11-24 13:37:41 +05305959 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005960 /* CHV suggested value is 31 or 63 */
5961 if (IS_CHERRYVIEW(dev_priv))
5962 credits = PFI_CREDIT_31;
5963 else
5964 credits = PFI_CREDIT(15);
5965 } else {
5966 credits = default_credits;
5967 }
5968
5969 /*
5970 * WA - write default credits before re-programming
5971 * FIXME: should we also set the resend bit here?
5972 */
5973 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5974 default_credits);
5975
5976 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5977 credits | PFI_CREDIT_RESEND);
5978
5979 /*
5980 * FIXME is this guaranteed to clear
5981 * immediately or should we poll for it?
5982 */
5983 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5984}
5985
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005986static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005988 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005989 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005990 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005991 int req_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005992
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005993 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
5994 * never fail. */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005995 if (WARN_ON(max_pixclk < 0))
5996 return;
5997
5998 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005999
Vandana Kannan164dfd22014-11-24 13:37:41 +05306000 if (req_cdclk != dev_priv->cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02006001 /*
6002 * FIXME: We can end up here with all power domains off, yet
6003 * with a CDCLK frequency other than the minimum. To account
6004 * for this take the PIPE-A power domain, which covers the HW
6005 * blocks needed for the following programming. This can be
6006 * removed once it's guaranteed that we get here either with
6007 * the minimum CDCLK set, or the required power domains
6008 * enabled.
6009 */
6010 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6011
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006012 if (IS_CHERRYVIEW(dev))
6013 cherryview_set_cdclk(dev, req_cdclk);
6014 else
6015 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02006016
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006017 vlv_program_pfi_credits(dev_priv);
6018
Imre Deak738c05c2014-11-19 16:25:37 +02006019 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006020 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08006021}
6022
Jesse Barnes89b667f2013-04-18 14:51:36 -07006023static void valleyview_crtc_enable(struct drm_crtc *crtc)
6024{
6025 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006026 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6028 struct intel_encoder *encoder;
6029 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006030 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006031
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006032 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006033 return;
6034
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006035 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306036
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006037 if (!is_dsi) {
6038 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006039 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006040 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006041 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006042 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006043
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006044 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306045 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006046
6047 intel_set_pipe_timings(intel_crtc);
6048
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006049 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6050 struct drm_i915_private *dev_priv = dev->dev_private;
6051
6052 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6053 I915_WRITE(CHV_CANVAS(pipe), 0);
6054 }
6055
Daniel Vetter5b18e572014-04-24 23:55:06 +02006056 i9xx_set_pipeconf(intel_crtc);
6057
Jesse Barnes89b667f2013-04-18 14:51:36 -07006058 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006059
Daniel Vettera72e4c92014-09-30 10:56:47 +02006060 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006061
Jesse Barnes89b667f2013-04-18 14:51:36 -07006062 for_each_encoder_on_crtc(dev, crtc, encoder)
6063 if (encoder->pre_pll_enable)
6064 encoder->pre_pll_enable(encoder);
6065
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006066 if (!is_dsi) {
6067 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006068 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006069 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006070 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006071 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006072
6073 for_each_encoder_on_crtc(dev, crtc, encoder)
6074 if (encoder->pre_enable)
6075 encoder->pre_enable(encoder);
6076
Jesse Barnes2dd24552013-04-25 12:55:01 -07006077 i9xx_pfit_enable(intel_crtc);
6078
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006079 intel_crtc_load_lut(crtc);
6080
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006081 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006082 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006083
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006084 assert_vblank_disabled(crtc);
6085 drm_crtc_vblank_on(crtc);
6086
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006087 for_each_encoder_on_crtc(dev, crtc, encoder)
6088 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006089}
6090
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006091static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6092{
6093 struct drm_device *dev = crtc->base.dev;
6094 struct drm_i915_private *dev_priv = dev->dev_private;
6095
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006096 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6097 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006098}
6099
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006100static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006101{
6102 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006103 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006105 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006106 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006107
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006108 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006109 return;
6110
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006111 i9xx_set_pll_dividers(intel_crtc);
6112
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006113 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306114 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006115
6116 intel_set_pipe_timings(intel_crtc);
6117
Daniel Vetter5b18e572014-04-24 23:55:06 +02006118 i9xx_set_pipeconf(intel_crtc);
6119
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006120 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006121
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006122 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006123 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006124
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006125 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006126 if (encoder->pre_enable)
6127 encoder->pre_enable(encoder);
6128
Daniel Vetterf6736a12013-06-05 13:34:30 +02006129 i9xx_enable_pll(intel_crtc);
6130
Jesse Barnes2dd24552013-04-25 12:55:01 -07006131 i9xx_pfit_enable(intel_crtc);
6132
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006133 intel_crtc_load_lut(crtc);
6134
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006135 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006136 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006137
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006138 assert_vblank_disabled(crtc);
6139 drm_crtc_vblank_on(crtc);
6140
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006141 for_each_encoder_on_crtc(dev, crtc, encoder)
6142 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006143}
6144
Daniel Vetter87476d62013-04-11 16:29:06 +02006145static void i9xx_pfit_disable(struct intel_crtc *crtc)
6146{
6147 struct drm_device *dev = crtc->base.dev;
6148 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006149
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006150 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006151 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006152
6153 assert_pipe_disabled(dev_priv, crtc->pipe);
6154
Daniel Vetter328d8e82013-05-08 10:36:31 +02006155 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6156 I915_READ(PFIT_CONTROL));
6157 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006158}
6159
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006160static void i9xx_crtc_disable(struct drm_crtc *crtc)
6161{
6162 struct drm_device *dev = crtc->dev;
6163 struct drm_i915_private *dev_priv = dev->dev_private;
6164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006165 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006166 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006167
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006168 if (WARN_ON(!intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006169 return;
6170
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006171 /*
6172 * On gen2 planes are double buffered but the pipe isn't, so we must
6173 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006174 * We also need to wait on all gmch platforms because of the
6175 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006176 */
Imre Deak564ed192014-06-13 14:54:21 +03006177 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006178
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006179 for_each_encoder_on_crtc(dev, crtc, encoder)
6180 encoder->disable(encoder);
6181
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006182 drm_crtc_vblank_off(crtc);
6183 assert_vblank_disabled(crtc);
6184
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006185 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006186
Daniel Vetter87476d62013-04-11 16:29:06 +02006187 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006188
Jesse Barnes89b667f2013-04-18 14:51:36 -07006189 for_each_encoder_on_crtc(dev, crtc, encoder)
6190 if (encoder->post_disable)
6191 encoder->post_disable(encoder);
6192
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006193 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006194 if (IS_CHERRYVIEW(dev))
6195 chv_disable_pll(dev_priv, pipe);
6196 else if (IS_VALLEYVIEW(dev))
6197 vlv_disable_pll(dev_priv, pipe);
6198 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006199 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006200 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006201
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006202 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006203 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006204
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006205 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006206 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006207
Daniel Vetterefa96242014-04-24 23:55:02 +02006208 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006209 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02006210 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006211}
6212
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006213/*
6214 * turn all crtc's off, but do not adjust state
6215 * This has to be paired with a call to intel_modeset_setup_hw_state.
6216 */
6217void intel_display_suspend(struct drm_device *dev)
6218{
6219 struct drm_i915_private *dev_priv = to_i915(dev);
6220 struct drm_crtc *crtc;
6221
6222 for_each_crtc(dev, crtc) {
6223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6224 enum intel_display_power_domain domain;
6225 unsigned long domains;
6226
6227 if (!intel_crtc->active)
6228 continue;
6229
6230 intel_crtc_disable_planes(crtc);
6231 dev_priv->display.crtc_disable(crtc);
6232
6233 domains = intel_crtc->enabled_power_domains;
6234 for_each_power_domain(domain, domains)
6235 intel_display_power_put(dev_priv, domain);
6236 intel_crtc->enabled_power_domains = 0;
6237 }
6238}
6239
Borun Fub04c5bd2014-07-12 10:02:27 +05306240/* Master function to enable/disable CRTC and corresponding power wells */
6241void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01006242{
Chris Wilsoncdd59982010-09-08 16:30:16 +01006243 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006244 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006246 enum intel_display_power_domain domain;
6247 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006248
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006249 if (enable == intel_crtc->active)
6250 return;
6251
6252 if (enable && !crtc->state->enable)
6253 return;
6254
6255 crtc->state->active = enable;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006256 if (enable) {
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006257 domains = get_crtc_power_domains(crtc);
6258 for_each_power_domain(domain, domains)
6259 intel_display_power_get(dev_priv, domain);
6260 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006261
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006262 dev_priv->display.crtc_enable(crtc);
6263 intel_crtc_enable_planes(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006264 } else {
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006265 intel_crtc_disable_planes(crtc);
6266 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006267
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006268 domains = intel_crtc->enabled_power_domains;
6269 for_each_power_domain(domain, domains)
6270 intel_display_power_put(dev_priv, domain);
6271 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006272 }
Borun Fub04c5bd2014-07-12 10:02:27 +05306273}
6274
6275/**
6276 * Sets the power management mode of the pipe and plane.
6277 */
6278void intel_crtc_update_dpms(struct drm_crtc *crtc)
6279{
6280 struct drm_device *dev = crtc->dev;
6281 struct intel_encoder *intel_encoder;
6282 bool enable = false;
6283
6284 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6285 enable |= intel_encoder->connectors_active;
6286
6287 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02006288}
6289
Chris Wilsonea5b2132010-08-04 13:50:23 +01006290void intel_encoder_destroy(struct drm_encoder *encoder)
6291{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006292 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006293
Chris Wilsonea5b2132010-08-04 13:50:23 +01006294 drm_encoder_cleanup(encoder);
6295 kfree(intel_encoder);
6296}
6297
Damien Lespiau92373292013-08-08 22:28:57 +01006298/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006299 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6300 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006301static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006302{
6303 if (mode == DRM_MODE_DPMS_ON) {
6304 encoder->connectors_active = true;
6305
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006306 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006307 } else {
6308 encoder->connectors_active = false;
6309
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006310 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006311 }
6312}
6313
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006314/* Cross check the actual hw state with our own modeset state tracking (and it's
6315 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006316static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006317{
6318 if (connector->get_hw_state(connector)) {
6319 struct intel_encoder *encoder = connector->encoder;
6320 struct drm_crtc *crtc;
6321 bool encoder_enabled;
6322 enum pipe pipe;
6323
6324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6325 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006326 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006327
Dave Airlie0e32b392014-05-02 14:02:48 +10006328 /* there is no real hw state for MST connectors */
6329 if (connector->mst_port)
6330 return;
6331
Rob Clarke2c719b2014-12-15 13:56:32 -05006332 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006333 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006334 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006335 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006336
Dave Airlie36cd7442014-05-02 13:44:18 +10006337 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006338 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006339 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006340
Dave Airlie36cd7442014-05-02 13:44:18 +10006341 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006342 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6343 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006344 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006345
Dave Airlie36cd7442014-05-02 13:44:18 +10006346 crtc = encoder->base.crtc;
6347
Matt Roper83d65732015-02-25 13:12:16 -08006348 I915_STATE_WARN(!crtc->state->enable,
6349 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006350 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6351 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006352 "encoder active on the wrong pipe\n");
6353 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006354 }
6355}
6356
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006357int intel_connector_init(struct intel_connector *connector)
6358{
6359 struct drm_connector_state *connector_state;
6360
6361 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6362 if (!connector_state)
6363 return -ENOMEM;
6364
6365 connector->base.state = connector_state;
6366 return 0;
6367}
6368
6369struct intel_connector *intel_connector_alloc(void)
6370{
6371 struct intel_connector *connector;
6372
6373 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6374 if (!connector)
6375 return NULL;
6376
6377 if (intel_connector_init(connector) < 0) {
6378 kfree(connector);
6379 return NULL;
6380 }
6381
6382 return connector;
6383}
6384
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006385/* Even simpler default implementation, if there's really no special case to
6386 * consider. */
6387void intel_connector_dpms(struct drm_connector *connector, int mode)
6388{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006389 /* All the simple cases only support two dpms states. */
6390 if (mode != DRM_MODE_DPMS_ON)
6391 mode = DRM_MODE_DPMS_OFF;
6392
6393 if (mode == connector->dpms)
6394 return;
6395
6396 connector->dpms = mode;
6397
6398 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01006399 if (connector->encoder)
6400 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006401
Daniel Vetterb9805142012-08-31 17:37:33 +02006402 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006403}
6404
Daniel Vetterf0947c32012-07-02 13:10:34 +02006405/* Simple connector->get_hw_state implementation for encoders that support only
6406 * one connector and no cloning and hence the encoder state determines the state
6407 * of the connector. */
6408bool intel_connector_get_hw_state(struct intel_connector *connector)
6409{
Daniel Vetter24929352012-07-02 20:28:59 +02006410 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006411 struct intel_encoder *encoder = connector->encoder;
6412
6413 return encoder->get_hw_state(encoder, &pipe);
6414}
6415
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006416static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006417{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006418 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6419 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006420
6421 return 0;
6422}
6423
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006424static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006425 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006426{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006427 struct drm_atomic_state *state = pipe_config->base.state;
6428 struct intel_crtc *other_crtc;
6429 struct intel_crtc_state *other_crtc_state;
6430
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006431 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6432 pipe_name(pipe), pipe_config->fdi_lanes);
6433 if (pipe_config->fdi_lanes > 4) {
6434 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6435 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006436 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006437 }
6438
Paulo Zanonibafb6552013-11-02 21:07:44 -07006439 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006440 if (pipe_config->fdi_lanes > 2) {
6441 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6442 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006443 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006444 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006445 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006446 }
6447 }
6448
6449 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006450 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006451
6452 /* Ivybridge 3 pipe is really complicated */
6453 switch (pipe) {
6454 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006455 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006456 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457 if (pipe_config->fdi_lanes <= 2)
6458 return 0;
6459
6460 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6461 other_crtc_state =
6462 intel_atomic_get_crtc_state(state, other_crtc);
6463 if (IS_ERR(other_crtc_state))
6464 return PTR_ERR(other_crtc_state);
6465
6466 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006467 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6468 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006469 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006470 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006471 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006472 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006473 if (pipe_config->fdi_lanes > 2) {
6474 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6475 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006476 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006477 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006478
6479 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6480 other_crtc_state =
6481 intel_atomic_get_crtc_state(state, other_crtc);
6482 if (IS_ERR(other_crtc_state))
6483 return PTR_ERR(other_crtc_state);
6484
6485 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006486 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006487 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006488 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006489 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006490 default:
6491 BUG();
6492 }
6493}
6494
Daniel Vettere29c22c2013-02-21 00:00:16 +01006495#define RETRY 1
6496static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006497 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006498{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006499 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006500 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006501 int lane, link_bw, fdi_dotclock, ret;
6502 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006503
Daniel Vettere29c22c2013-02-21 00:00:16 +01006504retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006505 /* FDI is a binary signal running at ~2.7GHz, encoding
6506 * each output octet as 10 bits. The actual frequency
6507 * is stored as a divider into a 100MHz clock, and the
6508 * mode pixel clock is stored in units of 1KHz.
6509 * Hence the bw of each lane in terms of the mode signal
6510 * is:
6511 */
6512 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6513
Damien Lespiau241bfc32013-09-25 16:45:37 +01006514 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006515
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006516 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006517 pipe_config->pipe_bpp);
6518
6519 pipe_config->fdi_lanes = lane;
6520
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006521 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006522 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006523
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006524 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6525 intel_crtc->pipe, pipe_config);
6526 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006527 pipe_config->pipe_bpp -= 2*3;
6528 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6529 pipe_config->pipe_bpp);
6530 needs_recompute = true;
6531 pipe_config->bw_constrained = true;
6532
6533 goto retry;
6534 }
6535
6536 if (needs_recompute)
6537 return RETRY;
6538
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006539 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006540}
6541
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006542static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6543 struct intel_crtc_state *pipe_config)
6544{
6545 if (pipe_config->pipe_bpp > 24)
6546 return false;
6547
6548 /* HSW can handle pixel rate up to cdclk? */
6549 if (IS_HASWELL(dev_priv->dev))
6550 return true;
6551
6552 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006553 * We compare against max which means we must take
6554 * the increased cdclk requirement into account when
6555 * calculating the new cdclk.
6556 *
6557 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006558 */
6559 return ilk_pipe_pixel_rate(pipe_config) <=
6560 dev_priv->max_cdclk_freq * 95 / 100;
6561}
6562
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006563static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006564 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006565{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006566 struct drm_device *dev = crtc->base.dev;
6567 struct drm_i915_private *dev_priv = dev->dev_private;
6568
Jani Nikulad330a952014-01-21 11:24:25 +02006569 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006570 hsw_crtc_supports_ips(crtc) &&
6571 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006572}
6573
Daniel Vettera43f6e02013-06-07 23:10:32 +02006574static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006575 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006576{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006577 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006578 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006579 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006580 int ret;
Chris Wilson89749352010-09-12 18:25:19 +01006581
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006582 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006583 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006584 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006585
6586 /*
6587 * Enable pixel doubling when the dot clock
6588 * is > 90% of the (display) core speed.
6589 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006590 * GDG double wide on either pipe,
6591 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006592 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006593 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006594 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006595 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006596 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006597 }
6598
Damien Lespiau241bfc32013-09-25 16:45:37 +01006599 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006600 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006601 }
Chris Wilson89749352010-09-12 18:25:19 +01006602
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006603 /*
6604 * Pipe horizontal size must be even in:
6605 * - DVO ganged mode
6606 * - LVDS dual channel mode
6607 * - Double wide pipe
6608 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006609 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006610 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6611 pipe_config->pipe_src_w &= ~1;
6612
Damien Lespiau8693a822013-05-03 18:48:11 +01006613 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6614 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006615 */
6616 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6617 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006618 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006619
Damien Lespiauf5adf942013-06-24 18:29:34 +01006620 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006621 hsw_compute_ips_config(crtc, pipe_config);
6622
Daniel Vetter877d48d2013-04-19 11:24:43 +02006623 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006624 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006625
Chandra Kondurud03c93d2015-04-09 16:42:46 -07006626 /* FIXME: remove below call once atomic mode set is place and all crtc
6627 * related checks called from atomic_crtc_check function */
6628 ret = 0;
6629 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6630 crtc, pipe_config->base.state);
6631 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6632
6633 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006634}
6635
Ville Syrjälä1652d192015-03-31 14:12:01 +03006636static int skylake_get_display_clock_speed(struct drm_device *dev)
6637{
6638 struct drm_i915_private *dev_priv = to_i915(dev);
6639 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6640 uint32_t cdctl = I915_READ(CDCLK_CTL);
6641 uint32_t linkrate;
6642
Damien Lespiau414355a2015-06-04 18:21:31 +01006643 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006644 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006645
6646 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6647 return 540000;
6648
6649 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006650 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006651
Damien Lespiau71cd8422015-04-30 16:39:17 +01006652 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6653 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006654 /* vco 8640 */
6655 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6656 case CDCLK_FREQ_450_432:
6657 return 432000;
6658 case CDCLK_FREQ_337_308:
6659 return 308570;
6660 case CDCLK_FREQ_675_617:
6661 return 617140;
6662 default:
6663 WARN(1, "Unknown cd freq selection\n");
6664 }
6665 } else {
6666 /* vco 8100 */
6667 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6668 case CDCLK_FREQ_450_432:
6669 return 450000;
6670 case CDCLK_FREQ_337_308:
6671 return 337500;
6672 case CDCLK_FREQ_675_617:
6673 return 675000;
6674 default:
6675 WARN(1, "Unknown cd freq selection\n");
6676 }
6677 }
6678
6679 /* error case, do as if DPLL0 isn't enabled */
6680 return 24000;
6681}
6682
6683static int broadwell_get_display_clock_speed(struct drm_device *dev)
6684{
6685 struct drm_i915_private *dev_priv = dev->dev_private;
6686 uint32_t lcpll = I915_READ(LCPLL_CTL);
6687 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6688
6689 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6690 return 800000;
6691 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6692 return 450000;
6693 else if (freq == LCPLL_CLK_FREQ_450)
6694 return 450000;
6695 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6696 return 540000;
6697 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6698 return 337500;
6699 else
6700 return 675000;
6701}
6702
6703static int haswell_get_display_clock_speed(struct drm_device *dev)
6704{
6705 struct drm_i915_private *dev_priv = dev->dev_private;
6706 uint32_t lcpll = I915_READ(LCPLL_CTL);
6707 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6708
6709 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6710 return 800000;
6711 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6712 return 450000;
6713 else if (freq == LCPLL_CLK_FREQ_450)
6714 return 450000;
6715 else if (IS_HSW_ULT(dev))
6716 return 337500;
6717 else
6718 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006719}
6720
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006721static int valleyview_get_display_clock_speed(struct drm_device *dev)
6722{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006723 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006724 u32 val;
6725 int divider;
6726
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006727 if (dev_priv->hpll_freq == 0)
6728 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6729
Ville Syrjäläa5805162015-05-26 20:42:30 +03006730 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006731 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006732 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006733
6734 divider = val & DISPLAY_FREQUENCY_VALUES;
6735
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006736 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6737 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6738 "cdclk change in progress\n");
6739
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006740 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006741}
6742
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006743static int ilk_get_display_clock_speed(struct drm_device *dev)
6744{
6745 return 450000;
6746}
6747
Jesse Barnese70236a2009-09-21 10:42:27 -07006748static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006749{
Jesse Barnese70236a2009-09-21 10:42:27 -07006750 return 400000;
6751}
Jesse Barnes79e53942008-11-07 14:24:08 -08006752
Jesse Barnese70236a2009-09-21 10:42:27 -07006753static int i915_get_display_clock_speed(struct drm_device *dev)
6754{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006755 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006756}
Jesse Barnes79e53942008-11-07 14:24:08 -08006757
Jesse Barnese70236a2009-09-21 10:42:27 -07006758static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6759{
6760 return 200000;
6761}
Jesse Barnes79e53942008-11-07 14:24:08 -08006762
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006763static int pnv_get_display_clock_speed(struct drm_device *dev)
6764{
6765 u16 gcfgc = 0;
6766
6767 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6768
6769 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6770 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006771 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006772 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006773 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006774 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006775 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006776 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6777 return 200000;
6778 default:
6779 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6780 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006781 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006782 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006783 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006784 }
6785}
6786
Jesse Barnese70236a2009-09-21 10:42:27 -07006787static int i915gm_get_display_clock_speed(struct drm_device *dev)
6788{
6789 u16 gcfgc = 0;
6790
6791 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6792
6793 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006794 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006795 else {
6796 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6797 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006798 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006799 default:
6800 case GC_DISPLAY_CLOCK_190_200_MHZ:
6801 return 190000;
6802 }
6803 }
6804}
Jesse Barnes79e53942008-11-07 14:24:08 -08006805
Jesse Barnese70236a2009-09-21 10:42:27 -07006806static int i865_get_display_clock_speed(struct drm_device *dev)
6807{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006808 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006809}
6810
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006811static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006812{
6813 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006814
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006815 /*
6816 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6817 * encoding is different :(
6818 * FIXME is this the right way to detect 852GM/852GMV?
6819 */
6820 if (dev->pdev->revision == 0x1)
6821 return 133333;
6822
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006823 pci_bus_read_config_word(dev->pdev->bus,
6824 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6825
Jesse Barnese70236a2009-09-21 10:42:27 -07006826 /* Assume that the hardware is in the high speed state. This
6827 * should be the default.
6828 */
6829 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6830 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006831 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006832 case GC_CLOCK_100_200:
6833 return 200000;
6834 case GC_CLOCK_166_250:
6835 return 250000;
6836 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006837 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006838 case GC_CLOCK_133_266:
6839 case GC_CLOCK_133_266_2:
6840 case GC_CLOCK_166_266:
6841 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006842 }
6843
6844 /* Shouldn't happen */
6845 return 0;
6846}
6847
6848static int i830_get_display_clock_speed(struct drm_device *dev)
6849{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006850 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006851}
6852
Ville Syrjälä34edce22015-05-22 11:22:33 +03006853static unsigned int intel_hpll_vco(struct drm_device *dev)
6854{
6855 struct drm_i915_private *dev_priv = dev->dev_private;
6856 static const unsigned int blb_vco[8] = {
6857 [0] = 3200000,
6858 [1] = 4000000,
6859 [2] = 5333333,
6860 [3] = 4800000,
6861 [4] = 6400000,
6862 };
6863 static const unsigned int pnv_vco[8] = {
6864 [0] = 3200000,
6865 [1] = 4000000,
6866 [2] = 5333333,
6867 [3] = 4800000,
6868 [4] = 2666667,
6869 };
6870 static const unsigned int cl_vco[8] = {
6871 [0] = 3200000,
6872 [1] = 4000000,
6873 [2] = 5333333,
6874 [3] = 6400000,
6875 [4] = 3333333,
6876 [5] = 3566667,
6877 [6] = 4266667,
6878 };
6879 static const unsigned int elk_vco[8] = {
6880 [0] = 3200000,
6881 [1] = 4000000,
6882 [2] = 5333333,
6883 [3] = 4800000,
6884 };
6885 static const unsigned int ctg_vco[8] = {
6886 [0] = 3200000,
6887 [1] = 4000000,
6888 [2] = 5333333,
6889 [3] = 6400000,
6890 [4] = 2666667,
6891 [5] = 4266667,
6892 };
6893 const unsigned int *vco_table;
6894 unsigned int vco;
6895 uint8_t tmp = 0;
6896
6897 /* FIXME other chipsets? */
6898 if (IS_GM45(dev))
6899 vco_table = ctg_vco;
6900 else if (IS_G4X(dev))
6901 vco_table = elk_vco;
6902 else if (IS_CRESTLINE(dev))
6903 vco_table = cl_vco;
6904 else if (IS_PINEVIEW(dev))
6905 vco_table = pnv_vco;
6906 else if (IS_G33(dev))
6907 vco_table = blb_vco;
6908 else
6909 return 0;
6910
6911 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6912
6913 vco = vco_table[tmp & 0x7];
6914 if (vco == 0)
6915 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6916 else
6917 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6918
6919 return vco;
6920}
6921
6922static int gm45_get_display_clock_speed(struct drm_device *dev)
6923{
6924 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6925 uint16_t tmp = 0;
6926
6927 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6928
6929 cdclk_sel = (tmp >> 12) & 0x1;
6930
6931 switch (vco) {
6932 case 2666667:
6933 case 4000000:
6934 case 5333333:
6935 return cdclk_sel ? 333333 : 222222;
6936 case 3200000:
6937 return cdclk_sel ? 320000 : 228571;
6938 default:
6939 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6940 return 222222;
6941 }
6942}
6943
6944static int i965gm_get_display_clock_speed(struct drm_device *dev)
6945{
6946 static const uint8_t div_3200[] = { 16, 10, 8 };
6947 static const uint8_t div_4000[] = { 20, 12, 10 };
6948 static const uint8_t div_5333[] = { 24, 16, 14 };
6949 const uint8_t *div_table;
6950 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6951 uint16_t tmp = 0;
6952
6953 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6954
6955 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6956
6957 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6958 goto fail;
6959
6960 switch (vco) {
6961 case 3200000:
6962 div_table = div_3200;
6963 break;
6964 case 4000000:
6965 div_table = div_4000;
6966 break;
6967 case 5333333:
6968 div_table = div_5333;
6969 break;
6970 default:
6971 goto fail;
6972 }
6973
6974 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6975
6976 fail:
6977 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6978 return 200000;
6979}
6980
6981static int g33_get_display_clock_speed(struct drm_device *dev)
6982{
6983 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6984 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6985 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6986 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6987 const uint8_t *div_table;
6988 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6989 uint16_t tmp = 0;
6990
6991 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6992
6993 cdclk_sel = (tmp >> 4) & 0x7;
6994
6995 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6996 goto fail;
6997
6998 switch (vco) {
6999 case 3200000:
7000 div_table = div_3200;
7001 break;
7002 case 4000000:
7003 div_table = div_4000;
7004 break;
7005 case 4800000:
7006 div_table = div_4800;
7007 break;
7008 case 5333333:
7009 div_table = div_5333;
7010 break;
7011 default:
7012 goto fail;
7013 }
7014
7015 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7016
7017 fail:
7018 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7019 return 190476;
7020}
7021
Zhenyu Wang2c072452009-06-05 15:38:42 +08007022static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007023intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007024{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007025 while (*num > DATA_LINK_M_N_MASK ||
7026 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007027 *num >>= 1;
7028 *den >>= 1;
7029 }
7030}
7031
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007032static void compute_m_n(unsigned int m, unsigned int n,
7033 uint32_t *ret_m, uint32_t *ret_n)
7034{
7035 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7036 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7037 intel_reduce_m_n_ratio(ret_m, ret_n);
7038}
7039
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007040void
7041intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7042 int pixel_clock, int link_clock,
7043 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007044{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007045 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007046
7047 compute_m_n(bits_per_pixel * pixel_clock,
7048 link_clock * nlanes * 8,
7049 &m_n->gmch_m, &m_n->gmch_n);
7050
7051 compute_m_n(pixel_clock, link_clock,
7052 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007053}
7054
Chris Wilsona7615032011-01-12 17:04:08 +00007055static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7056{
Jani Nikulad330a952014-01-21 11:24:25 +02007057 if (i915.panel_use_ssc >= 0)
7058 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007059 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007060 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007061}
7062
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007063static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7064 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007065{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007066 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007067 struct drm_i915_private *dev_priv = dev->dev_private;
7068 int refclk;
7069
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007070 WARN_ON(!crtc_state->base.state);
7071
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007072 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007073 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007074 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007075 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007076 refclk = dev_priv->vbt.lvds_ssc_freq;
7077 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007078 } else if (!IS_GEN2(dev)) {
7079 refclk = 96000;
7080 } else {
7081 refclk = 48000;
7082 }
7083
7084 return refclk;
7085}
7086
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007087static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007088{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007089 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007090}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007091
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007092static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7093{
7094 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007095}
7096
Daniel Vetterf47709a2013-03-28 10:42:02 +01007097static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007098 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007099 intel_clock_t *reduced_clock)
7100{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007101 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007102 u32 fp, fp2 = 0;
7103
7104 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007105 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007106 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007107 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007108 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007109 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007110 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007111 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007112 }
7113
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007114 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007115
Daniel Vetterf47709a2013-03-28 10:42:02 +01007116 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007117 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007118 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007119 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007120 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007121 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007122 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007123 }
7124}
7125
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007126static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7127 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007128{
7129 u32 reg_val;
7130
7131 /*
7132 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7133 * and set it to a reasonable value instead.
7134 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007135 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007136 reg_val &= 0xffffff00;
7137 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007138 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007139
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007140 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007141 reg_val &= 0x8cffffff;
7142 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007143 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007144
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007145 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007146 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007147 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007148
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007149 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007150 reg_val &= 0x00ffffff;
7151 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007152 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007153}
7154
Daniel Vetterb5518422013-05-03 11:49:48 +02007155static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7156 struct intel_link_m_n *m_n)
7157{
7158 struct drm_device *dev = crtc->base.dev;
7159 struct drm_i915_private *dev_priv = dev->dev_private;
7160 int pipe = crtc->pipe;
7161
Daniel Vettere3b95f12013-05-03 11:49:49 +02007162 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7163 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7164 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7165 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007166}
7167
7168static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007169 struct intel_link_m_n *m_n,
7170 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007171{
7172 struct drm_device *dev = crtc->base.dev;
7173 struct drm_i915_private *dev_priv = dev->dev_private;
7174 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007175 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007176
7177 if (INTEL_INFO(dev)->gen >= 5) {
7178 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7179 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7180 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7181 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007182 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7183 * for gen < 8) and if DRRS is supported (to make sure the
7184 * registers are not unnecessarily accessed).
7185 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307186 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007187 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007188 I915_WRITE(PIPE_DATA_M2(transcoder),
7189 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7190 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7191 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7192 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7193 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007194 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007195 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7196 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7197 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7198 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007199 }
7200}
7201
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307202void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007203{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307204 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7205
7206 if (m_n == M1_N1) {
7207 dp_m_n = &crtc->config->dp_m_n;
7208 dp_m2_n2 = &crtc->config->dp_m2_n2;
7209 } else if (m_n == M2_N2) {
7210
7211 /*
7212 * M2_N2 registers are not supported. Hence m2_n2 divider value
7213 * needs to be programmed into M1_N1.
7214 */
7215 dp_m_n = &crtc->config->dp_m2_n2;
7216 } else {
7217 DRM_ERROR("Unsupported divider value\n");
7218 return;
7219 }
7220
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007221 if (crtc->config->has_pch_encoder)
7222 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007223 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307224 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007225}
7226
Ville Syrjäläd288f652014-10-28 13:20:22 +02007227static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007228 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007229{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007230 u32 dpll, dpll_md;
7231
7232 /*
7233 * Enable DPIO clock input. We should never disable the reference
7234 * clock for pipe B, since VGA hotplug / manual detection depends
7235 * on it.
7236 */
7237 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7238 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7239 /* We should never disable this, set it here for state tracking */
7240 if (crtc->pipe == PIPE_B)
7241 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7242 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007243 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007244
Ville Syrjäläd288f652014-10-28 13:20:22 +02007245 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007246 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007247 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007248}
7249
Ville Syrjäläd288f652014-10-28 13:20:22 +02007250static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007251 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007252{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007253 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007254 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007255 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007256 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007257 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007258 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007259
Ville Syrjäläa5805162015-05-26 20:42:30 +03007260 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007261
Ville Syrjäläd288f652014-10-28 13:20:22 +02007262 bestn = pipe_config->dpll.n;
7263 bestm1 = pipe_config->dpll.m1;
7264 bestm2 = pipe_config->dpll.m2;
7265 bestp1 = pipe_config->dpll.p1;
7266 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007267
Jesse Barnes89b667f2013-04-18 14:51:36 -07007268 /* See eDP HDMI DPIO driver vbios notes doc */
7269
7270 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007271 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007272 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007273
7274 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007275 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007276
7277 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007278 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007279 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007280 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281
7282 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007283 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007284
7285 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007286 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7287 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7288 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007289 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007290
7291 /*
7292 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7293 * but we don't support that).
7294 * Note: don't use the DAC post divider as it seems unstable.
7295 */
7296 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007297 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007298
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007299 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007300 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007301
Jesse Barnes89b667f2013-04-18 14:51:36 -07007302 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007303 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007304 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7305 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007306 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007307 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007308 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007309 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007310 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007311
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007312 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007313 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007314 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007315 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007316 0x0df40000);
7317 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007318 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007319 0x0df70000);
7320 } else { /* HDMI or VGA */
7321 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007322 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007323 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007324 0x0df70000);
7325 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007326 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007327 0x0df40000);
7328 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007329
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007330 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007331 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007332 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7333 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007334 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007335 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007336
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007337 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007338 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007339}
7340
Ville Syrjäläd288f652014-10-28 13:20:22 +02007341static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007342 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007343{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007344 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007345 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7346 DPLL_VCO_ENABLE;
7347 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007348 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007349
Ville Syrjäläd288f652014-10-28 13:20:22 +02007350 pipe_config->dpll_hw_state.dpll_md =
7351 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007352}
7353
Ville Syrjäläd288f652014-10-28 13:20:22 +02007354static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007355 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007356{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007357 struct drm_device *dev = crtc->base.dev;
7358 struct drm_i915_private *dev_priv = dev->dev_private;
7359 int pipe = crtc->pipe;
7360 int dpll_reg = DPLL(crtc->pipe);
7361 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307362 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007363 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307364 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307365 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007366
Ville Syrjäläd288f652014-10-28 13:20:22 +02007367 bestn = pipe_config->dpll.n;
7368 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7369 bestm1 = pipe_config->dpll.m1;
7370 bestm2 = pipe_config->dpll.m2 >> 22;
7371 bestp1 = pipe_config->dpll.p1;
7372 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307373 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307374 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307375 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007376
7377 /*
7378 * Enable Refclk and SSC
7379 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007380 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007381 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007382
Ville Syrjäläa5805162015-05-26 20:42:30 +03007383 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007384
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007385 /* p1 and p2 divider */
7386 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7387 5 << DPIO_CHV_S1_DIV_SHIFT |
7388 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7389 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7390 1 << DPIO_CHV_K_DIV_SHIFT);
7391
7392 /* Feedback post-divider - m2 */
7393 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7394
7395 /* Feedback refclk divider - n and m1 */
7396 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7397 DPIO_CHV_M1_DIV_BY_2 |
7398 1 << DPIO_CHV_N_DIV_SHIFT);
7399
7400 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307401 if (bestm2_frac)
7402 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007403
7404 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307405 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7406 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7407 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7408 if (bestm2_frac)
7409 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7410 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007411
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307412 /* Program digital lock detect threshold */
7413 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7414 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7415 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7416 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7417 if (!bestm2_frac)
7418 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7419 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7420
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007421 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307422 if (vco == 5400000) {
7423 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7424 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7425 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7426 tribuf_calcntr = 0x9;
7427 } else if (vco <= 6200000) {
7428 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7429 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7430 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7431 tribuf_calcntr = 0x9;
7432 } else if (vco <= 6480000) {
7433 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7434 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7435 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7436 tribuf_calcntr = 0x8;
7437 } else {
7438 /* Not supported. Apply the same limits as in the max case */
7439 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7440 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7441 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7442 tribuf_calcntr = 0;
7443 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007444 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7445
Ville Syrjälä968040b2015-03-11 22:52:08 +02007446 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307447 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7448 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7449 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7450
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007451 /* AFC Recal */
7452 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7453 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7454 DPIO_AFC_RECAL);
7455
Ville Syrjäläa5805162015-05-26 20:42:30 +03007456 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007457}
7458
Ville Syrjäläd288f652014-10-28 13:20:22 +02007459/**
7460 * vlv_force_pll_on - forcibly enable just the PLL
7461 * @dev_priv: i915 private structure
7462 * @pipe: pipe PLL to enable
7463 * @dpll: PLL configuration
7464 *
7465 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7466 * in cases where we need the PLL enabled even when @pipe is not going to
7467 * be enabled.
7468 */
7469void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7470 const struct dpll *dpll)
7471{
7472 struct intel_crtc *crtc =
7473 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007474 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007475 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007476 .pixel_multiplier = 1,
7477 .dpll = *dpll,
7478 };
7479
7480 if (IS_CHERRYVIEW(dev)) {
7481 chv_update_pll(crtc, &pipe_config);
7482 chv_prepare_pll(crtc, &pipe_config);
7483 chv_enable_pll(crtc, &pipe_config);
7484 } else {
7485 vlv_update_pll(crtc, &pipe_config);
7486 vlv_prepare_pll(crtc, &pipe_config);
7487 vlv_enable_pll(crtc, &pipe_config);
7488 }
7489}
7490
7491/**
7492 * vlv_force_pll_off - forcibly disable just the PLL
7493 * @dev_priv: i915 private structure
7494 * @pipe: pipe PLL to disable
7495 *
7496 * Disable the PLL for @pipe. To be used in cases where we need
7497 * the PLL enabled even when @pipe is not going to be enabled.
7498 */
7499void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7500{
7501 if (IS_CHERRYVIEW(dev))
7502 chv_disable_pll(to_i915(dev), pipe);
7503 else
7504 vlv_disable_pll(to_i915(dev), pipe);
7505}
7506
Daniel Vetterf47709a2013-03-28 10:42:02 +01007507static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007508 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007509 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007510 int num_connectors)
7511{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007512 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007513 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007514 u32 dpll;
7515 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007516 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007517
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007518 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307519
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007520 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7521 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007522
7523 dpll = DPLL_VGA_MODE_DIS;
7524
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007525 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007526 dpll |= DPLLB_MODE_LVDS;
7527 else
7528 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007529
Daniel Vetteref1b4602013-06-01 17:17:04 +02007530 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007531 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007532 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007533 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007534
7535 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007536 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007537
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007538 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007539 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007540
7541 /* compute bitmask from p1 value */
7542 if (IS_PINEVIEW(dev))
7543 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7544 else {
7545 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7546 if (IS_G4X(dev) && reduced_clock)
7547 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7548 }
7549 switch (clock->p2) {
7550 case 5:
7551 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7552 break;
7553 case 7:
7554 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7555 break;
7556 case 10:
7557 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7558 break;
7559 case 14:
7560 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7561 break;
7562 }
7563 if (INTEL_INFO(dev)->gen >= 4)
7564 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7565
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007566 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007567 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007568 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7570 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7571 else
7572 dpll |= PLL_REF_INPUT_DREFCLK;
7573
7574 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007575 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007576
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007577 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007578 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007579 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007580 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007581 }
7582}
7583
Daniel Vetterf47709a2013-03-28 10:42:02 +01007584static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007585 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01007586 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587 int num_connectors)
7588{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007589 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007590 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007591 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007592 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007593
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007594 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307595
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007596 dpll = DPLL_VGA_MODE_DIS;
7597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007598 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007599 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7600 } else {
7601 if (clock->p1 == 2)
7602 dpll |= PLL_P1_DIVIDE_BY_TWO;
7603 else
7604 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7605 if (clock->p2 == 4)
7606 dpll |= PLL_P2_DIVIDE_BY_4;
7607 }
7608
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007609 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007610 dpll |= DPLL_DVO_2X_MODE;
7611
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007613 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7614 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7615 else
7616 dpll |= PLL_REF_INPUT_DREFCLK;
7617
7618 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007619 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007620}
7621
Daniel Vetter8a654f32013-06-01 17:16:22 +02007622static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007623{
7624 struct drm_device *dev = intel_crtc->base.dev;
7625 struct drm_i915_private *dev_priv = dev->dev_private;
7626 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007627 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007628 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007629 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007630 uint32_t crtc_vtotal, crtc_vblank_end;
7631 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007632
7633 /* We need to be careful not to changed the adjusted mode, for otherwise
7634 * the hw state checker will get angry at the mismatch. */
7635 crtc_vtotal = adjusted_mode->crtc_vtotal;
7636 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007637
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007638 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007639 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007640 crtc_vtotal -= 1;
7641 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007642
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007643 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007644 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7645 else
7646 vsyncshift = adjusted_mode->crtc_hsync_start -
7647 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007648 if (vsyncshift < 0)
7649 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650 }
7651
7652 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007653 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007654
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007655 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007656 (adjusted_mode->crtc_hdisplay - 1) |
7657 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007658 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007659 (adjusted_mode->crtc_hblank_start - 1) |
7660 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007661 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007662 (adjusted_mode->crtc_hsync_start - 1) |
7663 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7664
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007665 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007666 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007667 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007668 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007669 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007670 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007671 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007672 (adjusted_mode->crtc_vsync_start - 1) |
7673 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7674
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007675 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7676 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7677 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7678 * bits. */
7679 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7680 (pipe == PIPE_B || pipe == PIPE_C))
7681 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7682
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007683 /* pipesrc controls the size that is scaled from, which should
7684 * always be the user's requested size.
7685 */
7686 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007687 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7688 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007689}
7690
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007691static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007692 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007693{
7694 struct drm_device *dev = crtc->base.dev;
7695 struct drm_i915_private *dev_priv = dev->dev_private;
7696 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7697 uint32_t tmp;
7698
7699 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007700 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7701 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007703 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7704 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007705 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007706 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007708
7709 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007710 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7711 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007712 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007713 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7714 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007715 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007716 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007718
7719 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007720 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7721 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7722 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007723 }
7724
7725 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007726 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7727 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7728
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007729 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7730 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007731}
7732
Daniel Vetterf6a83282014-02-11 15:28:57 -08007733void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007734 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007735{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007736 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7737 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7738 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7739 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007740
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007741 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7742 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7743 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7744 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007745
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007746 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007747
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007748 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7749 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007750}
7751
Daniel Vetter84b046f2013-02-19 18:48:54 +01007752static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7753{
7754 struct drm_device *dev = intel_crtc->base.dev;
7755 struct drm_i915_private *dev_priv = dev->dev_private;
7756 uint32_t pipeconf;
7757
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007758 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007759
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007760 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7761 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7762 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007763
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007764 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007765 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007766
Daniel Vetterff9ce462013-04-24 14:57:17 +02007767 /* only g4x and later have fancy bpc/dither controls */
7768 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007769 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007770 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007771 pipeconf |= PIPECONF_DITHER_EN |
7772 PIPECONF_DITHER_TYPE_SP;
7773
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007774 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007775 case 18:
7776 pipeconf |= PIPECONF_6BPC;
7777 break;
7778 case 24:
7779 pipeconf |= PIPECONF_8BPC;
7780 break;
7781 case 30:
7782 pipeconf |= PIPECONF_10BPC;
7783 break;
7784 default:
7785 /* Case prevented by intel_choose_pipe_bpp_dither. */
7786 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007787 }
7788 }
7789
7790 if (HAS_PIPE_CXSR(dev)) {
7791 if (intel_crtc->lowfreq_avail) {
7792 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7793 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7794 } else {
7795 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007796 }
7797 }
7798
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007799 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007800 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007801 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007802 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7803 else
7804 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7805 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007806 pipeconf |= PIPECONF_PROGRESSIVE;
7807
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007808 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007809 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007810
Daniel Vetter84b046f2013-02-19 18:48:54 +01007811 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7812 POSTING_READ(PIPECONF(intel_crtc->pipe));
7813}
7814
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007815static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7816 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007817{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007818 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007819 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007820 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07007821 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02007822 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007823 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007824 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007825 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007826 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007827 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007828 struct drm_connector_state *connector_state;
7829 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007830
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007831 memset(&crtc_state->dpll_hw_state, 0,
7832 sizeof(crtc_state->dpll_hw_state));
7833
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007834 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007835 if (connector_state->crtc != &crtc->base)
7836 continue;
7837
7838 encoder = to_intel_encoder(connector_state->best_encoder);
7839
Chris Wilson5eddb702010-09-11 13:48:45 +01007840 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007841 case INTEL_OUTPUT_LVDS:
7842 is_lvds = true;
7843 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007844 case INTEL_OUTPUT_DSI:
7845 is_dsi = true;
7846 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007847 default:
7848 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007849 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007850
Eric Anholtc751ce42010-03-25 11:48:48 -07007851 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007852 }
7853
Jani Nikulaf2335332013-09-13 11:03:09 +03007854 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007855 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007856
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007857 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007858 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007859
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007860 /*
7861 * Returns a set of divisors for the desired target clock with
7862 * the given refclk, or FALSE. The returned values represent
7863 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7864 * 2) / p1 / p2.
7865 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007866 limit = intel_limit(crtc_state, refclk);
7867 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007868 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007869 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007870 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007871 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7872 return -EINVAL;
7873 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007874
Jani Nikulaf2335332013-09-13 11:03:09 +03007875 if (is_lvds && dev_priv->lvds_downclock_avail) {
7876 /*
7877 * Ensure we match the reduced clock's P to the target
7878 * clock. If the clocks don't match, we can't switch
7879 * the display clock by using the FP0/FP1. In such case
7880 * we will disable the LVDS downclock feature.
7881 */
7882 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007883 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03007884 dev_priv->lvds_downclock,
7885 refclk, &clock,
7886 &reduced_clock);
7887 }
7888 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007889 crtc_state->dpll.n = clock.n;
7890 crtc_state->dpll.m1 = clock.m1;
7891 crtc_state->dpll.m2 = clock.m2;
7892 crtc_state->dpll.p1 = clock.p1;
7893 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007894 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007895
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007896 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007897 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307898 has_reduced_clock ? &reduced_clock : NULL,
7899 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007900 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007901 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007902 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007903 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007904 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007905 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007906 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02007907 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007908 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007909
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007910 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007911}
7912
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007913static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007914 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007915{
7916 struct drm_device *dev = crtc->base.dev;
7917 struct drm_i915_private *dev_priv = dev->dev_private;
7918 uint32_t tmp;
7919
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007920 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7921 return;
7922
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007923 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007924 if (!(tmp & PFIT_ENABLE))
7925 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007926
Daniel Vetter06922822013-07-11 13:35:40 +02007927 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007928 if (INTEL_INFO(dev)->gen < 4) {
7929 if (crtc->pipe != PIPE_B)
7930 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007931 } else {
7932 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7933 return;
7934 }
7935
Daniel Vetter06922822013-07-11 13:35:40 +02007936 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007937 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7938 if (INTEL_INFO(dev)->gen < 5)
7939 pipe_config->gmch_pfit.lvds_border_bits =
7940 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7941}
7942
Jesse Barnesacbec812013-09-20 11:29:32 -07007943static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007944 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007945{
7946 struct drm_device *dev = crtc->base.dev;
7947 struct drm_i915_private *dev_priv = dev->dev_private;
7948 int pipe = pipe_config->cpu_transcoder;
7949 intel_clock_t clock;
7950 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007951 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007952
Shobhit Kumarf573de52014-07-30 20:32:37 +05307953 /* In case of MIPI DPLL will not even be used */
7954 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7955 return;
7956
Ville Syrjäläa5805162015-05-26 20:42:30 +03007957 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007958 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007959 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007960
7961 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7962 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7963 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7964 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7965 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7966
Ville Syrjäläf6466282013-10-14 14:50:31 +03007967 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007968
Ville Syrjäläf6466282013-10-14 14:50:31 +03007969 /* clock.dot is the fast clock */
7970 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007971}
7972
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007973static void
7974i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7975 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007976{
7977 struct drm_device *dev = crtc->base.dev;
7978 struct drm_i915_private *dev_priv = dev->dev_private;
7979 u32 val, base, offset;
7980 int pipe = crtc->pipe, plane = crtc->plane;
7981 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007982 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007983 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007984 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007985
Damien Lespiau42a7b082015-02-05 19:35:13 +00007986 val = I915_READ(DSPCNTR(plane));
7987 if (!(val & DISPLAY_PLANE_ENABLE))
7988 return;
7989
Damien Lespiaud9806c92015-01-21 14:07:19 +00007990 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007991 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007992 DRM_DEBUG_KMS("failed to alloc fb\n");
7993 return;
7994 }
7995
Damien Lespiau1b842c82015-01-21 13:50:54 +00007996 fb = &intel_fb->base;
7997
Daniel Vetter18c52472015-02-10 17:16:09 +00007998 if (INTEL_INFO(dev)->gen >= 4) {
7999 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008000 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008001 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8002 }
8003 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008004
8005 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008006 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008007 fb->pixel_format = fourcc;
8008 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008009
8010 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008011 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008012 offset = I915_READ(DSPTILEOFF(plane));
8013 else
8014 offset = I915_READ(DSPLINOFF(plane));
8015 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8016 } else {
8017 base = I915_READ(DSPADDR(plane));
8018 }
8019 plane_config->base = base;
8020
8021 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008022 fb->width = ((val >> 16) & 0xfff) + 1;
8023 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008024
8025 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008026 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008027
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008028 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008029 fb->pixel_format,
8030 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008031
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008032 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008033
Damien Lespiau2844a922015-01-20 12:51:48 +00008034 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8035 pipe_name(pipe), plane, fb->width, fb->height,
8036 fb->bits_per_pixel, base, fb->pitches[0],
8037 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008038
Damien Lespiau2d140302015-02-05 17:22:18 +00008039 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008040}
8041
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008042static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008043 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008044{
8045 struct drm_device *dev = crtc->base.dev;
8046 struct drm_i915_private *dev_priv = dev->dev_private;
8047 int pipe = pipe_config->cpu_transcoder;
8048 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8049 intel_clock_t clock;
8050 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8051 int refclk = 100000;
8052
Ville Syrjäläa5805162015-05-26 20:42:30 +03008053 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008054 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8055 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8056 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8057 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008058 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008059
8060 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8061 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8062 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8063 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8064 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8065
8066 chv_clock(refclk, &clock);
8067
8068 /* clock.dot is the fast clock */
8069 pipe_config->port_clock = clock.dot / 5;
8070}
8071
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008072static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008073 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008074{
8075 struct drm_device *dev = crtc->base.dev;
8076 struct drm_i915_private *dev_priv = dev->dev_private;
8077 uint32_t tmp;
8078
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008079 if (!intel_display_power_is_enabled(dev_priv,
8080 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008081 return false;
8082
Daniel Vettere143a212013-07-04 12:01:15 +02008083 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008084 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008085
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008086 tmp = I915_READ(PIPECONF(crtc->pipe));
8087 if (!(tmp & PIPECONF_ENABLE))
8088 return false;
8089
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008090 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8091 switch (tmp & PIPECONF_BPC_MASK) {
8092 case PIPECONF_6BPC:
8093 pipe_config->pipe_bpp = 18;
8094 break;
8095 case PIPECONF_8BPC:
8096 pipe_config->pipe_bpp = 24;
8097 break;
8098 case PIPECONF_10BPC:
8099 pipe_config->pipe_bpp = 30;
8100 break;
8101 default:
8102 break;
8103 }
8104 }
8105
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008106 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8107 pipe_config->limited_color_range = true;
8108
Ville Syrjälä282740f2013-09-04 18:30:03 +03008109 if (INTEL_INFO(dev)->gen < 4)
8110 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8111
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008112 intel_get_pipe_timings(crtc, pipe_config);
8113
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008114 i9xx_get_pfit_config(crtc, pipe_config);
8115
Daniel Vetter6c49f242013-06-06 12:45:25 +02008116 if (INTEL_INFO(dev)->gen >= 4) {
8117 tmp = I915_READ(DPLL_MD(crtc->pipe));
8118 pipe_config->pixel_multiplier =
8119 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8120 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008121 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008122 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8123 tmp = I915_READ(DPLL(crtc->pipe));
8124 pipe_config->pixel_multiplier =
8125 ((tmp & SDVO_MULTIPLIER_MASK)
8126 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8127 } else {
8128 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8129 * port and will be fixed up in the encoder->get_config
8130 * function. */
8131 pipe_config->pixel_multiplier = 1;
8132 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008133 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8134 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008135 /*
8136 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8137 * on 830. Filter it out here so that we don't
8138 * report errors due to that.
8139 */
8140 if (IS_I830(dev))
8141 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8142
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008143 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8144 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008145 } else {
8146 /* Mask out read-only status bits. */
8147 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8148 DPLL_PORTC_READY_MASK |
8149 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008150 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008151
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008152 if (IS_CHERRYVIEW(dev))
8153 chv_crtc_clock_get(crtc, pipe_config);
8154 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008155 vlv_crtc_clock_get(crtc, pipe_config);
8156 else
8157 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008158
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008159 return true;
8160}
8161
Paulo Zanonidde86e22012-12-01 12:04:25 -02008162static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008163{
8164 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008165 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008166 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008167 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008168 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008169 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008170 bool has_ck505 = false;
8171 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008172
8173 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008174 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008175 switch (encoder->type) {
8176 case INTEL_OUTPUT_LVDS:
8177 has_panel = true;
8178 has_lvds = true;
8179 break;
8180 case INTEL_OUTPUT_EDP:
8181 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008182 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008183 has_cpu_edp = true;
8184 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008185 default:
8186 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008187 }
8188 }
8189
Keith Packard99eb6a02011-09-26 14:29:12 -07008190 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008191 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008192 can_ssc = has_ck505;
8193 } else {
8194 has_ck505 = false;
8195 can_ssc = true;
8196 }
8197
Imre Deak2de69052013-05-08 13:14:04 +03008198 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8199 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008200
8201 /* Ironlake: try to setup display ref clock before DPLL
8202 * enabling. This is only under driver's control after
8203 * PCH B stepping, previous chipset stepping should be
8204 * ignoring this setting.
8205 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008206 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008207
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008208 /* As we must carefully and slowly disable/enable each source in turn,
8209 * compute the final state we want first and check if we need to
8210 * make any changes at all.
8211 */
8212 final = val;
8213 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008214 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008215 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008216 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008217 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8218
8219 final &= ~DREF_SSC_SOURCE_MASK;
8220 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8221 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008222
Keith Packard199e5d72011-09-22 12:01:57 -07008223 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008224 final |= DREF_SSC_SOURCE_ENABLE;
8225
8226 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8227 final |= DREF_SSC1_ENABLE;
8228
8229 if (has_cpu_edp) {
8230 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8231 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8232 else
8233 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8234 } else
8235 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8236 } else {
8237 final |= DREF_SSC_SOURCE_DISABLE;
8238 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8239 }
8240
8241 if (final == val)
8242 return;
8243
8244 /* Always enable nonspread source */
8245 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8246
8247 if (has_ck505)
8248 val |= DREF_NONSPREAD_CK505_ENABLE;
8249 else
8250 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8251
8252 if (has_panel) {
8253 val &= ~DREF_SSC_SOURCE_MASK;
8254 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008255
Keith Packard199e5d72011-09-22 12:01:57 -07008256 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008257 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008258 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008259 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008260 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008261 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008262
8263 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008264 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008265 POSTING_READ(PCH_DREF_CONTROL);
8266 udelay(200);
8267
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008268 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008269
8270 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008271 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008272 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008273 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008274 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008275 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008276 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008277 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008278 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008279
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008280 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008281 POSTING_READ(PCH_DREF_CONTROL);
8282 udelay(200);
8283 } else {
8284 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8285
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008286 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008287
8288 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008289 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008290
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008291 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008292 POSTING_READ(PCH_DREF_CONTROL);
8293 udelay(200);
8294
8295 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008296 val &= ~DREF_SSC_SOURCE_MASK;
8297 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008298
8299 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008300 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008301
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008302 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008303 POSTING_READ(PCH_DREF_CONTROL);
8304 udelay(200);
8305 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008306
8307 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008308}
8309
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008310static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008311{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008312 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008313
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008314 tmp = I915_READ(SOUTH_CHICKEN2);
8315 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8316 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008317
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008318 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8319 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8320 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008321
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008322 tmp = I915_READ(SOUTH_CHICKEN2);
8323 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8324 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008325
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008326 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8327 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8328 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008329}
8330
8331/* WaMPhyProgramming:hsw */
8332static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8333{
8334 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008335
8336 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8337 tmp &= ~(0xFF << 24);
8338 tmp |= (0x12 << 24);
8339 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8340
Paulo Zanonidde86e22012-12-01 12:04:25 -02008341 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8342 tmp |= (1 << 11);
8343 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8344
8345 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8346 tmp |= (1 << 11);
8347 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8348
Paulo Zanonidde86e22012-12-01 12:04:25 -02008349 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8350 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8351 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8352
8353 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8354 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8355 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8356
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008357 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8358 tmp &= ~(7 << 13);
8359 tmp |= (5 << 13);
8360 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008361
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008362 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8363 tmp &= ~(7 << 13);
8364 tmp |= (5 << 13);
8365 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008366
8367 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8368 tmp &= ~0xFF;
8369 tmp |= 0x1C;
8370 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8371
8372 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8373 tmp &= ~0xFF;
8374 tmp |= 0x1C;
8375 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8376
8377 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8378 tmp &= ~(0xFF << 16);
8379 tmp |= (0x1C << 16);
8380 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8381
8382 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8383 tmp &= ~(0xFF << 16);
8384 tmp |= (0x1C << 16);
8385 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8386
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008387 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8388 tmp |= (1 << 27);
8389 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008390
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008391 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8392 tmp |= (1 << 27);
8393 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008394
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008395 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8396 tmp &= ~(0xF << 28);
8397 tmp |= (4 << 28);
8398 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008399
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008400 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8401 tmp &= ~(0xF << 28);
8402 tmp |= (4 << 28);
8403 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008404}
8405
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008406/* Implements 3 different sequences from BSpec chapter "Display iCLK
8407 * Programming" based on the parameters passed:
8408 * - Sequence to enable CLKOUT_DP
8409 * - Sequence to enable CLKOUT_DP without spread
8410 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8411 */
8412static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8413 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008414{
8415 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008416 uint32_t reg, tmp;
8417
8418 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8419 with_spread = true;
8420 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8421 with_fdi, "LP PCH doesn't have FDI\n"))
8422 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008423
Ville Syrjäläa5805162015-05-26 20:42:30 +03008424 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008425
8426 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8427 tmp &= ~SBI_SSCCTL_DISABLE;
8428 tmp |= SBI_SSCCTL_PATHALT;
8429 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8430
8431 udelay(24);
8432
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008433 if (with_spread) {
8434 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8435 tmp &= ~SBI_SSCCTL_PATHALT;
8436 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008437
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008438 if (with_fdi) {
8439 lpt_reset_fdi_mphy(dev_priv);
8440 lpt_program_fdi_mphy(dev_priv);
8441 }
8442 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008443
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008444 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8445 SBI_GEN0 : SBI_DBUFF0;
8446 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8447 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8448 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008449
Ville Syrjäläa5805162015-05-26 20:42:30 +03008450 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008451}
8452
Paulo Zanoni47701c32013-07-23 11:19:25 -03008453/* Sequence to disable CLKOUT_DP */
8454static void lpt_disable_clkout_dp(struct drm_device *dev)
8455{
8456 struct drm_i915_private *dev_priv = dev->dev_private;
8457 uint32_t reg, tmp;
8458
Ville Syrjäläa5805162015-05-26 20:42:30 +03008459 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008460
8461 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8462 SBI_GEN0 : SBI_DBUFF0;
8463 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8464 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8465 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8466
8467 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8468 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8469 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8470 tmp |= SBI_SSCCTL_PATHALT;
8471 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8472 udelay(32);
8473 }
8474 tmp |= SBI_SSCCTL_DISABLE;
8475 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8476 }
8477
Ville Syrjäläa5805162015-05-26 20:42:30 +03008478 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008479}
8480
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008481static void lpt_init_pch_refclk(struct drm_device *dev)
8482{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008483 struct intel_encoder *encoder;
8484 bool has_vga = false;
8485
Damien Lespiaub2784e12014-08-05 11:29:37 +01008486 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008487 switch (encoder->type) {
8488 case INTEL_OUTPUT_ANALOG:
8489 has_vga = true;
8490 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008491 default:
8492 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008493 }
8494 }
8495
Paulo Zanoni47701c32013-07-23 11:19:25 -03008496 if (has_vga)
8497 lpt_enable_clkout_dp(dev, true, true);
8498 else
8499 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008500}
8501
Paulo Zanonidde86e22012-12-01 12:04:25 -02008502/*
8503 * Initialize reference clocks when the driver loads
8504 */
8505void intel_init_pch_refclk(struct drm_device *dev)
8506{
8507 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8508 ironlake_init_pch_refclk(dev);
8509 else if (HAS_PCH_LPT(dev))
8510 lpt_init_pch_refclk(dev);
8511}
8512
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008513static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008514{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008515 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008516 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008517 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008518 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008519 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008520 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008521 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008522 bool is_lvds = false;
8523
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008524 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008525 if (connector_state->crtc != crtc_state->base.crtc)
8526 continue;
8527
8528 encoder = to_intel_encoder(connector_state->best_encoder);
8529
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008530 switch (encoder->type) {
8531 case INTEL_OUTPUT_LVDS:
8532 is_lvds = true;
8533 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008534 default:
8535 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008536 }
8537 num_connectors++;
8538 }
8539
8540 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008541 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008542 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008543 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008544 }
8545
8546 return 120000;
8547}
8548
Daniel Vetter6ff93602013-04-19 11:24:36 +02008549static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008550{
8551 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8553 int pipe = intel_crtc->pipe;
8554 uint32_t val;
8555
Daniel Vetter78114072013-06-13 00:54:57 +02008556 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008557
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008558 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008559 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008560 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008561 break;
8562 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008563 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008564 break;
8565 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008566 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008567 break;
8568 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008569 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008570 break;
8571 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008572 /* Case prevented by intel_choose_pipe_bpp_dither. */
8573 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008574 }
8575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008576 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008577 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8578
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008579 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008580 val |= PIPECONF_INTERLACED_ILK;
8581 else
8582 val |= PIPECONF_PROGRESSIVE;
8583
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008584 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008585 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008586
Paulo Zanonic8203562012-09-12 10:06:29 -03008587 I915_WRITE(PIPECONF(pipe), val);
8588 POSTING_READ(PIPECONF(pipe));
8589}
8590
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008591/*
8592 * Set up the pipe CSC unit.
8593 *
8594 * Currently only full range RGB to limited range RGB conversion
8595 * is supported, but eventually this should handle various
8596 * RGB<->YCbCr scenarios as well.
8597 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008598static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008599{
8600 struct drm_device *dev = crtc->dev;
8601 struct drm_i915_private *dev_priv = dev->dev_private;
8602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8603 int pipe = intel_crtc->pipe;
8604 uint16_t coeff = 0x7800; /* 1.0 */
8605
8606 /*
8607 * TODO: Check what kind of values actually come out of the pipe
8608 * with these coeff/postoff values and adjust to get the best
8609 * accuracy. Perhaps we even need to take the bpc value into
8610 * consideration.
8611 */
8612
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008613 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008614 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8615
8616 /*
8617 * GY/GU and RY/RU should be the other way around according
8618 * to BSpec, but reality doesn't agree. Just set them up in
8619 * a way that results in the correct picture.
8620 */
8621 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8622 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8623
8624 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8625 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8626
8627 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8628 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8629
8630 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8631 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8632 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8633
8634 if (INTEL_INFO(dev)->gen > 6) {
8635 uint16_t postoff = 0;
8636
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008637 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008638 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008639
8640 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8641 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8642 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8643
8644 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8645 } else {
8646 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8647
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008648 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008649 mode |= CSC_BLACK_SCREEN_OFFSET;
8650
8651 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8652 }
8653}
8654
Daniel Vetter6ff93602013-04-19 11:24:36 +02008655static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008656{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008657 struct drm_device *dev = crtc->dev;
8658 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008660 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008661 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008662 uint32_t val;
8663
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008664 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008665
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008666 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008667 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8668
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008669 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008670 val |= PIPECONF_INTERLACED_ILK;
8671 else
8672 val |= PIPECONF_PROGRESSIVE;
8673
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008674 I915_WRITE(PIPECONF(cpu_transcoder), val);
8675 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008676
8677 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8678 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008679
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308680 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008681 val = 0;
8682
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008683 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008684 case 18:
8685 val |= PIPEMISC_DITHER_6_BPC;
8686 break;
8687 case 24:
8688 val |= PIPEMISC_DITHER_8_BPC;
8689 break;
8690 case 30:
8691 val |= PIPEMISC_DITHER_10_BPC;
8692 break;
8693 case 36:
8694 val |= PIPEMISC_DITHER_12_BPC;
8695 break;
8696 default:
8697 /* Case prevented by pipe_config_set_bpp. */
8698 BUG();
8699 }
8700
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008701 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008702 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8703
8704 I915_WRITE(PIPEMISC(pipe), val);
8705 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008706}
8707
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008708static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008709 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008710 intel_clock_t *clock,
8711 bool *has_reduced_clock,
8712 intel_clock_t *reduced_clock)
8713{
8714 struct drm_device *dev = crtc->dev;
8715 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008716 int refclk;
8717 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02008718 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008719
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008720 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008721
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008722 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008723
8724 /*
8725 * Returns a set of divisors for the desired target clock with the given
8726 * refclk, or FALSE. The returned values represent the clock equation:
8727 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8728 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008729 limit = intel_limit(crtc_state, refclk);
8730 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008731 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008732 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008733 if (!ret)
8734 return false;
8735
8736 if (is_lvds && dev_priv->lvds_downclock_avail) {
8737 /*
8738 * Ensure we match the reduced clock's P to the target clock.
8739 * If the clocks don't match, we can't switch the display clock
8740 * by using the FP0/FP1. In such case we will disable the LVDS
8741 * downclock feature.
8742 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02008743 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008744 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008745 dev_priv->lvds_downclock,
8746 refclk, clock,
8747 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008748 }
8749
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008750 return true;
8751}
8752
Paulo Zanonid4b19312012-11-29 11:29:32 -02008753int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8754{
8755 /*
8756 * Account for spread spectrum to avoid
8757 * oversubscribing the link. Max center spread
8758 * is 2.5%; use 5% for safety's sake.
8759 */
8760 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008761 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008762}
8763
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008764static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008765{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008766 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008767}
8768
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008769static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008770 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008771 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008772 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008773{
8774 struct drm_crtc *crtc = &intel_crtc->base;
8775 struct drm_device *dev = crtc->dev;
8776 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008777 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008778 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008779 struct drm_connector_state *connector_state;
8780 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008781 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008782 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008783 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008784
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008785 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008786 if (connector_state->crtc != crtc_state->base.crtc)
8787 continue;
8788
8789 encoder = to_intel_encoder(connector_state->best_encoder);
8790
8791 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008792 case INTEL_OUTPUT_LVDS:
8793 is_lvds = true;
8794 break;
8795 case INTEL_OUTPUT_SDVO:
8796 case INTEL_OUTPUT_HDMI:
8797 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008798 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008799 default:
8800 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008801 }
8802
8803 num_connectors++;
8804 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008805
Chris Wilsonc1858122010-12-03 21:35:48 +00008806 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008807 factor = 21;
8808 if (is_lvds) {
8809 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008810 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008811 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008812 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008813 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008814 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008815
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008816 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008817 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008818
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008819 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8820 *fp2 |= FP_CB_TUNE;
8821
Chris Wilson5eddb702010-09-11 13:48:45 +01008822 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008823
Eric Anholta07d6782011-03-30 13:01:08 -07008824 if (is_lvds)
8825 dpll |= DPLLB_MODE_LVDS;
8826 else
8827 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008828
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008829 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008830 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008831
8832 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008833 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008834 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008835 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008836
Eric Anholta07d6782011-03-30 13:01:08 -07008837 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008838 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008839 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008840 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008841
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008842 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008843 case 5:
8844 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8845 break;
8846 case 7:
8847 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8848 break;
8849 case 10:
8850 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8851 break;
8852 case 14:
8853 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8854 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008855 }
8856
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008857 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008858 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008859 else
8860 dpll |= PLL_REF_INPUT_DREFCLK;
8861
Daniel Vetter959e16d2013-06-05 13:34:21 +02008862 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008863}
8864
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008865static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8866 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008867{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008868 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008869 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008870 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008871 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008872 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008873 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008874
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008875 memset(&crtc_state->dpll_hw_state, 0,
8876 sizeof(crtc_state->dpll_hw_state));
8877
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008878 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008879
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008880 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8881 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8882
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008883 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008884 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008885 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008886 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8887 return -EINVAL;
8888 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008889 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008890 if (!crtc_state->clock_set) {
8891 crtc_state->dpll.n = clock.n;
8892 crtc_state->dpll.m1 = clock.m1;
8893 crtc_state->dpll.m2 = clock.m2;
8894 crtc_state->dpll.p1 = clock.p1;
8895 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008896 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008897
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008898 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008899 if (crtc_state->has_pch_encoder) {
8900 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008901 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008902 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008903
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008904 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008905 &fp, &reduced_clock,
8906 has_reduced_clock ? &fp2 : NULL);
8907
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008908 crtc_state->dpll_hw_state.dpll = dpll;
8909 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008910 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008911 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008912 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008913 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008914
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008915 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008916 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008917 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008918 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008919 return -EINVAL;
8920 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008921 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008922
Rodrigo Viviab585de2015-03-24 12:40:09 -07008923 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008924 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008925 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008926 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008927
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008928 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008929}
8930
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008931static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8932 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008933{
8934 struct drm_device *dev = crtc->base.dev;
8935 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008936 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008937
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008938 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8939 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8940 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8941 & ~TU_SIZE_MASK;
8942 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8943 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8944 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8945}
8946
8947static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8948 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008949 struct intel_link_m_n *m_n,
8950 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008951{
8952 struct drm_device *dev = crtc->base.dev;
8953 struct drm_i915_private *dev_priv = dev->dev_private;
8954 enum pipe pipe = crtc->pipe;
8955
8956 if (INTEL_INFO(dev)->gen >= 5) {
8957 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8958 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8959 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8960 & ~TU_SIZE_MASK;
8961 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8962 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8963 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008964 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8965 * gen < 8) and if DRRS is supported (to make sure the
8966 * registers are not unnecessarily read).
8967 */
8968 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008969 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008970 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8971 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8972 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8973 & ~TU_SIZE_MASK;
8974 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8975 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8976 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8977 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008978 } else {
8979 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8980 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8981 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8982 & ~TU_SIZE_MASK;
8983 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8984 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8985 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8986 }
8987}
8988
8989void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008990 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008991{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008992 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008993 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8994 else
8995 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008996 &pipe_config->dp_m_n,
8997 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008998}
8999
Daniel Vetter72419202013-04-04 13:28:53 +02009000static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009001 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009002{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009003 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009004 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009005}
9006
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009007static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009008 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009009{
9010 struct drm_device *dev = crtc->base.dev;
9011 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009012 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9013 uint32_t ps_ctrl = 0;
9014 int id = -1;
9015 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009016
Chandra Kondurua1b22782015-04-07 15:28:45 -07009017 /* find scaler attached to this pipe */
9018 for (i = 0; i < crtc->num_scalers; i++) {
9019 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9020 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9021 id = i;
9022 pipe_config->pch_pfit.enabled = true;
9023 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9024 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9025 break;
9026 }
9027 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009028
Chandra Kondurua1b22782015-04-07 15:28:45 -07009029 scaler_state->scaler_id = id;
9030 if (id >= 0) {
9031 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9032 } else {
9033 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009034 }
9035}
9036
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009037static void
9038skylake_get_initial_plane_config(struct intel_crtc *crtc,
9039 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009040{
9041 struct drm_device *dev = crtc->base.dev;
9042 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009043 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009044 int pipe = crtc->pipe;
9045 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009046 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009047 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009048 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009049
Damien Lespiaud9806c92015-01-21 14:07:19 +00009050 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009051 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009052 DRM_DEBUG_KMS("failed to alloc fb\n");
9053 return;
9054 }
9055
Damien Lespiau1b842c82015-01-21 13:50:54 +00009056 fb = &intel_fb->base;
9057
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009058 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009059 if (!(val & PLANE_CTL_ENABLE))
9060 goto error;
9061
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009062 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9063 fourcc = skl_format_to_fourcc(pixel_format,
9064 val & PLANE_CTL_ORDER_RGBX,
9065 val & PLANE_CTL_ALPHA_MASK);
9066 fb->pixel_format = fourcc;
9067 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9068
Damien Lespiau40f46282015-02-27 11:15:21 +00009069 tiling = val & PLANE_CTL_TILED_MASK;
9070 switch (tiling) {
9071 case PLANE_CTL_TILED_LINEAR:
9072 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9073 break;
9074 case PLANE_CTL_TILED_X:
9075 plane_config->tiling = I915_TILING_X;
9076 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9077 break;
9078 case PLANE_CTL_TILED_Y:
9079 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9080 break;
9081 case PLANE_CTL_TILED_YF:
9082 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9083 break;
9084 default:
9085 MISSING_CASE(tiling);
9086 goto error;
9087 }
9088
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009089 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9090 plane_config->base = base;
9091
9092 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9093
9094 val = I915_READ(PLANE_SIZE(pipe, 0));
9095 fb->height = ((val >> 16) & 0xfff) + 1;
9096 fb->width = ((val >> 0) & 0x1fff) + 1;
9097
9098 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009099 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9100 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009101 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9102
9103 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009104 fb->pixel_format,
9105 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009106
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009107 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009108
9109 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9110 pipe_name(pipe), fb->width, fb->height,
9111 fb->bits_per_pixel, base, fb->pitches[0],
9112 plane_config->size);
9113
Damien Lespiau2d140302015-02-05 17:22:18 +00009114 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009115 return;
9116
9117error:
9118 kfree(fb);
9119}
9120
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009121static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009122 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009123{
9124 struct drm_device *dev = crtc->base.dev;
9125 struct drm_i915_private *dev_priv = dev->dev_private;
9126 uint32_t tmp;
9127
9128 tmp = I915_READ(PF_CTL(crtc->pipe));
9129
9130 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009131 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009132 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9133 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009134
9135 /* We currently do not free assignements of panel fitters on
9136 * ivb/hsw (since we don't use the higher upscaling modes which
9137 * differentiates them) so just WARN about this case for now. */
9138 if (IS_GEN7(dev)) {
9139 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9140 PF_PIPE_SEL_IVB(crtc->pipe));
9141 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009142 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009143}
9144
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009145static void
9146ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9147 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009148{
9149 struct drm_device *dev = crtc->base.dev;
9150 struct drm_i915_private *dev_priv = dev->dev_private;
9151 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009152 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009153 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009154 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009155 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009156 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009157
Damien Lespiau42a7b082015-02-05 19:35:13 +00009158 val = I915_READ(DSPCNTR(pipe));
9159 if (!(val & DISPLAY_PLANE_ENABLE))
9160 return;
9161
Damien Lespiaud9806c92015-01-21 14:07:19 +00009162 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009163 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009164 DRM_DEBUG_KMS("failed to alloc fb\n");
9165 return;
9166 }
9167
Damien Lespiau1b842c82015-01-21 13:50:54 +00009168 fb = &intel_fb->base;
9169
Daniel Vetter18c52472015-02-10 17:16:09 +00009170 if (INTEL_INFO(dev)->gen >= 4) {
9171 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009172 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009173 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9174 }
9175 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009176
9177 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009178 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009179 fb->pixel_format = fourcc;
9180 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009181
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009182 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009183 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009184 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009185 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009186 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009187 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009188 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009189 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009190 }
9191 plane_config->base = base;
9192
9193 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009194 fb->width = ((val >> 16) & 0xfff) + 1;
9195 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009196
9197 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009198 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009199
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009200 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009201 fb->pixel_format,
9202 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009203
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009204 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009205
Damien Lespiau2844a922015-01-20 12:51:48 +00009206 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9207 pipe_name(pipe), fb->width, fb->height,
9208 fb->bits_per_pixel, base, fb->pitches[0],
9209 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009210
Damien Lespiau2d140302015-02-05 17:22:18 +00009211 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009212}
9213
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009214static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009215 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009216{
9217 struct drm_device *dev = crtc->base.dev;
9218 struct drm_i915_private *dev_priv = dev->dev_private;
9219 uint32_t tmp;
9220
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009221 if (!intel_display_power_is_enabled(dev_priv,
9222 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009223 return false;
9224
Daniel Vettere143a212013-07-04 12:01:15 +02009225 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009226 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009227
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009228 tmp = I915_READ(PIPECONF(crtc->pipe));
9229 if (!(tmp & PIPECONF_ENABLE))
9230 return false;
9231
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009232 switch (tmp & PIPECONF_BPC_MASK) {
9233 case PIPECONF_6BPC:
9234 pipe_config->pipe_bpp = 18;
9235 break;
9236 case PIPECONF_8BPC:
9237 pipe_config->pipe_bpp = 24;
9238 break;
9239 case PIPECONF_10BPC:
9240 pipe_config->pipe_bpp = 30;
9241 break;
9242 case PIPECONF_12BPC:
9243 pipe_config->pipe_bpp = 36;
9244 break;
9245 default:
9246 break;
9247 }
9248
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009249 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9250 pipe_config->limited_color_range = true;
9251
Daniel Vetterab9412b2013-05-03 11:49:46 +02009252 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009253 struct intel_shared_dpll *pll;
9254
Daniel Vetter88adfff2013-03-28 10:42:01 +01009255 pipe_config->has_pch_encoder = true;
9256
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009257 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9258 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9259 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009260
9261 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009262
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009263 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009264 pipe_config->shared_dpll =
9265 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009266 } else {
9267 tmp = I915_READ(PCH_DPLL_SEL);
9268 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9269 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9270 else
9271 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9272 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009273
9274 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9275
9276 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9277 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009278
9279 tmp = pipe_config->dpll_hw_state.dpll;
9280 pipe_config->pixel_multiplier =
9281 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9282 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009283
9284 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009285 } else {
9286 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009287 }
9288
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009289 intel_get_pipe_timings(crtc, pipe_config);
9290
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009291 ironlake_get_pfit_config(crtc, pipe_config);
9292
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009293 return true;
9294}
9295
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009296static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9297{
9298 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009299 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009300
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009301 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009302 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009303 pipe_name(crtc->pipe));
9304
Rob Clarke2c719b2014-12-15 13:56:32 -05009305 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9306 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9307 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9308 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9309 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9310 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009311 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009312 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009313 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009314 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009315 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009316 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009317 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009318 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009319 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009320
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009321 /*
9322 * In theory we can still leave IRQs enabled, as long as only the HPD
9323 * interrupts remain enabled. We used to check for that, but since it's
9324 * gen-specific and since we only disable LCPLL after we fully disable
9325 * the interrupts, the check below should be enough.
9326 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009327 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009328}
9329
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009330static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9331{
9332 struct drm_device *dev = dev_priv->dev;
9333
9334 if (IS_HASWELL(dev))
9335 return I915_READ(D_COMP_HSW);
9336 else
9337 return I915_READ(D_COMP_BDW);
9338}
9339
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009340static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9341{
9342 struct drm_device *dev = dev_priv->dev;
9343
9344 if (IS_HASWELL(dev)) {
9345 mutex_lock(&dev_priv->rps.hw_lock);
9346 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9347 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009348 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009349 mutex_unlock(&dev_priv->rps.hw_lock);
9350 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009351 I915_WRITE(D_COMP_BDW, val);
9352 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009353 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009354}
9355
9356/*
9357 * This function implements pieces of two sequences from BSpec:
9358 * - Sequence for display software to disable LCPLL
9359 * - Sequence for display software to allow package C8+
9360 * The steps implemented here are just the steps that actually touch the LCPLL
9361 * register. Callers should take care of disabling all the display engine
9362 * functions, doing the mode unset, fixing interrupts, etc.
9363 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009364static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9365 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009366{
9367 uint32_t val;
9368
9369 assert_can_disable_lcpll(dev_priv);
9370
9371 val = I915_READ(LCPLL_CTL);
9372
9373 if (switch_to_fclk) {
9374 val |= LCPLL_CD_SOURCE_FCLK;
9375 I915_WRITE(LCPLL_CTL, val);
9376
9377 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9378 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9379 DRM_ERROR("Switching to FCLK failed\n");
9380
9381 val = I915_READ(LCPLL_CTL);
9382 }
9383
9384 val |= LCPLL_PLL_DISABLE;
9385 I915_WRITE(LCPLL_CTL, val);
9386 POSTING_READ(LCPLL_CTL);
9387
9388 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9389 DRM_ERROR("LCPLL still locked\n");
9390
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009391 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009392 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009393 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009394 ndelay(100);
9395
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009396 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9397 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009398 DRM_ERROR("D_COMP RCOMP still in progress\n");
9399
9400 if (allow_power_down) {
9401 val = I915_READ(LCPLL_CTL);
9402 val |= LCPLL_POWER_DOWN_ALLOW;
9403 I915_WRITE(LCPLL_CTL, val);
9404 POSTING_READ(LCPLL_CTL);
9405 }
9406}
9407
9408/*
9409 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9410 * source.
9411 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009412static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009413{
9414 uint32_t val;
9415
9416 val = I915_READ(LCPLL_CTL);
9417
9418 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9419 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9420 return;
9421
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009422 /*
9423 * Make sure we're not on PC8 state before disabling PC8, otherwise
9424 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009425 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009426 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009427
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009428 if (val & LCPLL_POWER_DOWN_ALLOW) {
9429 val &= ~LCPLL_POWER_DOWN_ALLOW;
9430 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009431 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009432 }
9433
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009434 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009435 val |= D_COMP_COMP_FORCE;
9436 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009437 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009438
9439 val = I915_READ(LCPLL_CTL);
9440 val &= ~LCPLL_PLL_DISABLE;
9441 I915_WRITE(LCPLL_CTL, val);
9442
9443 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9444 DRM_ERROR("LCPLL not locked yet\n");
9445
9446 if (val & LCPLL_CD_SOURCE_FCLK) {
9447 val = I915_READ(LCPLL_CTL);
9448 val &= ~LCPLL_CD_SOURCE_FCLK;
9449 I915_WRITE(LCPLL_CTL, val);
9450
9451 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9452 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9453 DRM_ERROR("Switching back to LCPLL failed\n");
9454 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009455
Mika Kuoppala59bad942015-01-16 11:34:40 +02009456 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009457 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009458}
9459
Paulo Zanoni765dab672014-03-07 20:08:18 -03009460/*
9461 * Package states C8 and deeper are really deep PC states that can only be
9462 * reached when all the devices on the system allow it, so even if the graphics
9463 * device allows PC8+, it doesn't mean the system will actually get to these
9464 * states. Our driver only allows PC8+ when going into runtime PM.
9465 *
9466 * The requirements for PC8+ are that all the outputs are disabled, the power
9467 * well is disabled and most interrupts are disabled, and these are also
9468 * requirements for runtime PM. When these conditions are met, we manually do
9469 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9470 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9471 * hang the machine.
9472 *
9473 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9474 * the state of some registers, so when we come back from PC8+ we need to
9475 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9476 * need to take care of the registers kept by RC6. Notice that this happens even
9477 * if we don't put the device in PCI D3 state (which is what currently happens
9478 * because of the runtime PM support).
9479 *
9480 * For more, read "Display Sequences for Package C8" on the hardware
9481 * documentation.
9482 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009483void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009484{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009485 struct drm_device *dev = dev_priv->dev;
9486 uint32_t val;
9487
Paulo Zanonic67a4702013-08-19 13:18:09 -03009488 DRM_DEBUG_KMS("Enabling package C8+\n");
9489
Paulo Zanonic67a4702013-08-19 13:18:09 -03009490 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9491 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9492 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9493 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9494 }
9495
9496 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009497 hsw_disable_lcpll(dev_priv, true, true);
9498}
9499
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009500void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009501{
9502 struct drm_device *dev = dev_priv->dev;
9503 uint32_t val;
9504
Paulo Zanonic67a4702013-08-19 13:18:09 -03009505 DRM_DEBUG_KMS("Disabling package C8+\n");
9506
9507 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009508 lpt_init_pch_refclk(dev);
9509
9510 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9511 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9512 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9513 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9514 }
9515
9516 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009517}
9518
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009519static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309520{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009521 struct drm_device *dev = old_state->dev;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309522 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009523 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309524 int req_cdclk;
9525
9526 /* see the comment in valleyview_modeset_global_resources */
9527 if (WARN_ON(max_pixclk < 0))
9528 return;
9529
9530 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9531
9532 if (req_cdclk != dev_priv->cdclk_freq)
9533 broxton_set_cdclk(dev, req_cdclk);
9534}
9535
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009536/* compute the max rate for new configuration */
9537static int ilk_max_pixel_rate(struct drm_i915_private *dev_priv)
9538{
9539 struct drm_device *dev = dev_priv->dev;
9540 struct intel_crtc *intel_crtc;
9541 struct drm_crtc *crtc;
9542 int max_pixel_rate = 0;
9543 int pixel_rate;
9544
9545 for_each_crtc(dev, crtc) {
9546 if (!crtc->state->enable)
9547 continue;
9548
9549 intel_crtc = to_intel_crtc(crtc);
9550 pixel_rate = ilk_pipe_pixel_rate(intel_crtc->config);
9551
9552 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9553 if (IS_BROADWELL(dev) && intel_crtc->config->ips_enabled)
9554 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9555
9556 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9557 }
9558
9559 return max_pixel_rate;
9560}
9561
9562static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9563{
9564 struct drm_i915_private *dev_priv = dev->dev_private;
9565 uint32_t val, data;
9566 int ret;
9567
9568 if (WARN((I915_READ(LCPLL_CTL) &
9569 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9570 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9571 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9572 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9573 "trying to change cdclk frequency with cdclk not enabled\n"))
9574 return;
9575
9576 mutex_lock(&dev_priv->rps.hw_lock);
9577 ret = sandybridge_pcode_write(dev_priv,
9578 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9579 mutex_unlock(&dev_priv->rps.hw_lock);
9580 if (ret) {
9581 DRM_ERROR("failed to inform pcode about cdclk change\n");
9582 return;
9583 }
9584
9585 val = I915_READ(LCPLL_CTL);
9586 val |= LCPLL_CD_SOURCE_FCLK;
9587 I915_WRITE(LCPLL_CTL, val);
9588
9589 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9590 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9591 DRM_ERROR("Switching to FCLK failed\n");
9592
9593 val = I915_READ(LCPLL_CTL);
9594 val &= ~LCPLL_CLK_FREQ_MASK;
9595
9596 switch (cdclk) {
9597 case 450000:
9598 val |= LCPLL_CLK_FREQ_450;
9599 data = 0;
9600 break;
9601 case 540000:
9602 val |= LCPLL_CLK_FREQ_54O_BDW;
9603 data = 1;
9604 break;
9605 case 337500:
9606 val |= LCPLL_CLK_FREQ_337_5_BDW;
9607 data = 2;
9608 break;
9609 case 675000:
9610 val |= LCPLL_CLK_FREQ_675_BDW;
9611 data = 3;
9612 break;
9613 default:
9614 WARN(1, "invalid cdclk frequency\n");
9615 return;
9616 }
9617
9618 I915_WRITE(LCPLL_CTL, val);
9619
9620 val = I915_READ(LCPLL_CTL);
9621 val &= ~LCPLL_CD_SOURCE_FCLK;
9622 I915_WRITE(LCPLL_CTL, val);
9623
9624 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9625 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9626 DRM_ERROR("Switching back to LCPLL failed\n");
9627
9628 mutex_lock(&dev_priv->rps.hw_lock);
9629 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9630 mutex_unlock(&dev_priv->rps.hw_lock);
9631
9632 intel_update_cdclk(dev);
9633
9634 WARN(cdclk != dev_priv->cdclk_freq,
9635 "cdclk requested %d kHz but got %d kHz\n",
9636 cdclk, dev_priv->cdclk_freq);
9637}
9638
9639static int broadwell_calc_cdclk(struct drm_i915_private *dev_priv,
9640 int max_pixel_rate)
9641{
9642 int cdclk;
9643
9644 /*
9645 * FIXME should also account for plane ratio
9646 * once 64bpp pixel formats are supported.
9647 */
9648 if (max_pixel_rate > 540000)
9649 cdclk = 675000;
9650 else if (max_pixel_rate > 450000)
9651 cdclk = 540000;
9652 else if (max_pixel_rate > 337500)
9653 cdclk = 450000;
9654 else
9655 cdclk = 337500;
9656
9657 /*
9658 * FIXME move the cdclk caclulation to
9659 * compute_config() so we can fail gracegully.
9660 */
9661 if (cdclk > dev_priv->max_cdclk_freq) {
9662 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9663 cdclk, dev_priv->max_cdclk_freq);
9664 cdclk = dev_priv->max_cdclk_freq;
9665 }
9666
9667 return cdclk;
9668}
9669
9670static int broadwell_modeset_global_pipes(struct drm_atomic_state *state)
9671{
9672 struct drm_i915_private *dev_priv = to_i915(state->dev);
9673 struct drm_crtc *crtc;
9674 struct drm_crtc_state *crtc_state;
9675 int max_pixclk = ilk_max_pixel_rate(dev_priv);
9676 int cdclk, i;
9677
9678 cdclk = broadwell_calc_cdclk(dev_priv, max_pixclk);
9679
9680 if (cdclk == dev_priv->cdclk_freq)
9681 return 0;
9682
9683 /* add all active pipes to the state */
9684 for_each_crtc(state->dev, crtc) {
9685 if (!crtc->state->enable)
9686 continue;
9687
9688 crtc_state = drm_atomic_get_crtc_state(state, crtc);
9689 if (IS_ERR(crtc_state))
9690 return PTR_ERR(crtc_state);
9691 }
9692
9693 /* disable/enable all currently active pipes while we change cdclk */
9694 for_each_crtc_in_state(state, crtc, crtc_state, i)
9695 if (crtc_state->enable)
9696 crtc_state->mode_changed = true;
9697
9698 return 0;
9699}
9700
9701static void broadwell_modeset_global_resources(struct drm_atomic_state *state)
9702{
9703 struct drm_device *dev = state->dev;
9704 struct drm_i915_private *dev_priv = dev->dev_private;
9705 int max_pixel_rate = ilk_max_pixel_rate(dev_priv);
9706 int req_cdclk = broadwell_calc_cdclk(dev_priv, max_pixel_rate);
9707
9708 if (req_cdclk != dev_priv->cdclk_freq)
9709 broadwell_set_cdclk(dev, req_cdclk);
9710}
9711
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009712static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9713 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009714{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009715 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009716 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009717
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009718 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009719
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009720 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009721}
9722
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309723static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9724 enum port port,
9725 struct intel_crtc_state *pipe_config)
9726{
9727 switch (port) {
9728 case PORT_A:
9729 pipe_config->ddi_pll_sel = SKL_DPLL0;
9730 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9731 break;
9732 case PORT_B:
9733 pipe_config->ddi_pll_sel = SKL_DPLL1;
9734 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9735 break;
9736 case PORT_C:
9737 pipe_config->ddi_pll_sel = SKL_DPLL2;
9738 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9739 break;
9740 default:
9741 DRM_ERROR("Incorrect port type\n");
9742 }
9743}
9744
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009745static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9746 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009747 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009748{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009749 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009750
9751 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9752 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9753
9754 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009755 case SKL_DPLL0:
9756 /*
9757 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9758 * of the shared DPLL framework and thus needs to be read out
9759 * separately
9760 */
9761 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9762 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9763 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009764 case SKL_DPLL1:
9765 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9766 break;
9767 case SKL_DPLL2:
9768 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9769 break;
9770 case SKL_DPLL3:
9771 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9772 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009773 }
9774}
9775
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009776static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9777 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009778 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009779{
9780 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9781
9782 switch (pipe_config->ddi_pll_sel) {
9783 case PORT_CLK_SEL_WRPLL1:
9784 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9785 break;
9786 case PORT_CLK_SEL_WRPLL2:
9787 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9788 break;
9789 }
9790}
9791
Daniel Vetter26804af2014-06-25 22:01:55 +03009792static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009793 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009794{
9795 struct drm_device *dev = crtc->base.dev;
9796 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009797 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009798 enum port port;
9799 uint32_t tmp;
9800
9801 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9802
9803 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9804
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009805 if (IS_SKYLAKE(dev))
9806 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309807 else if (IS_BROXTON(dev))
9808 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009809 else
9810 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009811
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009812 if (pipe_config->shared_dpll >= 0) {
9813 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9814
9815 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9816 &pipe_config->dpll_hw_state));
9817 }
9818
Daniel Vetter26804af2014-06-25 22:01:55 +03009819 /*
9820 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9821 * DDI E. So just check whether this pipe is wired to DDI E and whether
9822 * the PCH transcoder is on.
9823 */
Damien Lespiauca370452013-12-03 13:56:24 +00009824 if (INTEL_INFO(dev)->gen < 9 &&
9825 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009826 pipe_config->has_pch_encoder = true;
9827
9828 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9829 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9830 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9831
9832 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9833 }
9834}
9835
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009836static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009837 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009838{
9839 struct drm_device *dev = crtc->base.dev;
9840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009841 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009842 uint32_t tmp;
9843
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009844 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009845 POWER_DOMAIN_PIPE(crtc->pipe)))
9846 return false;
9847
Daniel Vettere143a212013-07-04 12:01:15 +02009848 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009849 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9850
Daniel Vettereccb1402013-05-22 00:50:22 +02009851 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9852 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9853 enum pipe trans_edp_pipe;
9854 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9855 default:
9856 WARN(1, "unknown pipe linked to edp transcoder\n");
9857 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9858 case TRANS_DDI_EDP_INPUT_A_ON:
9859 trans_edp_pipe = PIPE_A;
9860 break;
9861 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9862 trans_edp_pipe = PIPE_B;
9863 break;
9864 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9865 trans_edp_pipe = PIPE_C;
9866 break;
9867 }
9868
9869 if (trans_edp_pipe == crtc->pipe)
9870 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9871 }
9872
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009873 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009874 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009875 return false;
9876
Daniel Vettereccb1402013-05-22 00:50:22 +02009877 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009878 if (!(tmp & PIPECONF_ENABLE))
9879 return false;
9880
Daniel Vetter26804af2014-06-25 22:01:55 +03009881 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009882
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009883 intel_get_pipe_timings(crtc, pipe_config);
9884
Chandra Kondurua1b22782015-04-07 15:28:45 -07009885 if (INTEL_INFO(dev)->gen >= 9) {
9886 skl_init_scalers(dev, crtc, pipe_config);
9887 }
9888
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009889 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009890
9891 if (INTEL_INFO(dev)->gen >= 9) {
9892 pipe_config->scaler_state.scaler_id = -1;
9893 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9894 }
9895
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009896 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009897 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009898 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009899 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009900 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009901 else
9902 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009903 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009904
Jesse Barnese59150d2014-01-07 13:30:45 -08009905 if (IS_HASWELL(dev))
9906 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9907 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009908
Clint Taylorebb69c92014-09-30 10:30:22 -07009909 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9910 pipe_config->pixel_multiplier =
9911 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9912 } else {
9913 pipe_config->pixel_multiplier = 1;
9914 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009915
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009916 return true;
9917}
9918
Chris Wilson560b85b2010-08-07 11:01:38 +01009919static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9920{
9921 struct drm_device *dev = crtc->dev;
9922 struct drm_i915_private *dev_priv = dev->dev_private;
9923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009924 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009925
Ville Syrjälädc41c152014-08-13 11:57:05 +03009926 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009927 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9928 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009929 unsigned int stride = roundup_pow_of_two(width) * 4;
9930
9931 switch (stride) {
9932 default:
9933 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9934 width, stride);
9935 stride = 256;
9936 /* fallthrough */
9937 case 256:
9938 case 512:
9939 case 1024:
9940 case 2048:
9941 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009942 }
9943
Ville Syrjälädc41c152014-08-13 11:57:05 +03009944 cntl |= CURSOR_ENABLE |
9945 CURSOR_GAMMA_ENABLE |
9946 CURSOR_FORMAT_ARGB |
9947 CURSOR_STRIDE(stride);
9948
9949 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009950 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009951
Ville Syrjälädc41c152014-08-13 11:57:05 +03009952 if (intel_crtc->cursor_cntl != 0 &&
9953 (intel_crtc->cursor_base != base ||
9954 intel_crtc->cursor_size != size ||
9955 intel_crtc->cursor_cntl != cntl)) {
9956 /* On these chipsets we can only modify the base/size/stride
9957 * whilst the cursor is disabled.
9958 */
9959 I915_WRITE(_CURACNTR, 0);
9960 POSTING_READ(_CURACNTR);
9961 intel_crtc->cursor_cntl = 0;
9962 }
9963
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009964 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009965 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009966 intel_crtc->cursor_base = base;
9967 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009968
9969 if (intel_crtc->cursor_size != size) {
9970 I915_WRITE(CURSIZE, size);
9971 intel_crtc->cursor_size = size;
9972 }
9973
Chris Wilson4b0e3332014-05-30 16:35:26 +03009974 if (intel_crtc->cursor_cntl != cntl) {
9975 I915_WRITE(_CURACNTR, cntl);
9976 POSTING_READ(_CURACNTR);
9977 intel_crtc->cursor_cntl = cntl;
9978 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009979}
9980
9981static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9982{
9983 struct drm_device *dev = crtc->dev;
9984 struct drm_i915_private *dev_priv = dev->dev_private;
9985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9986 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009987 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009988
Chris Wilson4b0e3332014-05-30 16:35:26 +03009989 cntl = 0;
9990 if (base) {
9991 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009992 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309993 case 64:
9994 cntl |= CURSOR_MODE_64_ARGB_AX;
9995 break;
9996 case 128:
9997 cntl |= CURSOR_MODE_128_ARGB_AX;
9998 break;
9999 case 256:
10000 cntl |= CURSOR_MODE_256_ARGB_AX;
10001 break;
10002 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010003 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010004 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010005 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010006 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010007
10008 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10009 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010010 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010011
Matt Roper8e7d6882015-01-21 16:35:41 -080010012 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010013 cntl |= CURSOR_ROTATE_180;
10014
Chris Wilson4b0e3332014-05-30 16:35:26 +030010015 if (intel_crtc->cursor_cntl != cntl) {
10016 I915_WRITE(CURCNTR(pipe), cntl);
10017 POSTING_READ(CURCNTR(pipe));
10018 intel_crtc->cursor_cntl = cntl;
10019 }
10020
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010021 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010022 I915_WRITE(CURBASE(pipe), base);
10023 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010024
10025 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010026}
10027
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010028/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010029static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10030 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010031{
10032 struct drm_device *dev = crtc->dev;
10033 struct drm_i915_private *dev_priv = dev->dev_private;
10034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10035 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -070010036 int x = crtc->cursor_x;
10037 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010038 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010039
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010040 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010041 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010042
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010043 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010044 base = 0;
10045
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010046 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010047 base = 0;
10048
10049 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010050 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010051 base = 0;
10052
10053 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10054 x = -x;
10055 }
10056 pos |= x << CURSOR_X_SHIFT;
10057
10058 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010059 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010060 base = 0;
10061
10062 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10063 y = -y;
10064 }
10065 pos |= y << CURSOR_Y_SHIFT;
10066
Chris Wilson4b0e3332014-05-30 16:35:26 +030010067 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010068 return;
10069
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010070 I915_WRITE(CURPOS(pipe), pos);
10071
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010072 /* ILK+ do this automagically */
10073 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010074 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010075 base += (intel_crtc->base.cursor->state->crtc_h *
10076 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010077 }
10078
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010079 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010080 i845_update_cursor(crtc, base);
10081 else
10082 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010083}
10084
Ville Syrjälädc41c152014-08-13 11:57:05 +030010085static bool cursor_size_ok(struct drm_device *dev,
10086 uint32_t width, uint32_t height)
10087{
10088 if (width == 0 || height == 0)
10089 return false;
10090
10091 /*
10092 * 845g/865g are special in that they are only limited by
10093 * the width of their cursors, the height is arbitrary up to
10094 * the precision of the register. Everything else requires
10095 * square cursors, limited to a few power-of-two sizes.
10096 */
10097 if (IS_845G(dev) || IS_I865G(dev)) {
10098 if ((width & 63) != 0)
10099 return false;
10100
10101 if (width > (IS_845G(dev) ? 64 : 512))
10102 return false;
10103
10104 if (height > 1023)
10105 return false;
10106 } else {
10107 switch (width | height) {
10108 case 256:
10109 case 128:
10110 if (IS_GEN2(dev))
10111 return false;
10112 case 64:
10113 break;
10114 default:
10115 return false;
10116 }
10117 }
10118
10119 return true;
10120}
10121
Jesse Barnes79e53942008-11-07 14:24:08 -080010122static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010123 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010124{
James Simmons72034252010-08-03 01:33:19 +010010125 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010127
James Simmons72034252010-08-03 01:33:19 +010010128 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010129 intel_crtc->lut_r[i] = red[i] >> 8;
10130 intel_crtc->lut_g[i] = green[i] >> 8;
10131 intel_crtc->lut_b[i] = blue[i] >> 8;
10132 }
10133
10134 intel_crtc_load_lut(crtc);
10135}
10136
Jesse Barnes79e53942008-11-07 14:24:08 -080010137/* VESA 640x480x72Hz mode to set on the pipe */
10138static struct drm_display_mode load_detect_mode = {
10139 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10140 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10141};
10142
Daniel Vettera8bb6812014-02-10 18:00:39 +010010143struct drm_framebuffer *
10144__intel_framebuffer_create(struct drm_device *dev,
10145 struct drm_mode_fb_cmd2 *mode_cmd,
10146 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010147{
10148 struct intel_framebuffer *intel_fb;
10149 int ret;
10150
10151 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10152 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010153 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010154 return ERR_PTR(-ENOMEM);
10155 }
10156
10157 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010158 if (ret)
10159 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010160
10161 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010162err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010163 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010164 kfree(intel_fb);
10165
10166 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010167}
10168
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010169static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010170intel_framebuffer_create(struct drm_device *dev,
10171 struct drm_mode_fb_cmd2 *mode_cmd,
10172 struct drm_i915_gem_object *obj)
10173{
10174 struct drm_framebuffer *fb;
10175 int ret;
10176
10177 ret = i915_mutex_lock_interruptible(dev);
10178 if (ret)
10179 return ERR_PTR(ret);
10180 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10181 mutex_unlock(&dev->struct_mutex);
10182
10183 return fb;
10184}
10185
Chris Wilsond2dff872011-04-19 08:36:26 +010010186static u32
10187intel_framebuffer_pitch_for_width(int width, int bpp)
10188{
10189 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10190 return ALIGN(pitch, 64);
10191}
10192
10193static u32
10194intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10195{
10196 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010197 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010198}
10199
10200static struct drm_framebuffer *
10201intel_framebuffer_create_for_mode(struct drm_device *dev,
10202 struct drm_display_mode *mode,
10203 int depth, int bpp)
10204{
10205 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010206 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010207
10208 obj = i915_gem_alloc_object(dev,
10209 intel_framebuffer_size_for_mode(mode, bpp));
10210 if (obj == NULL)
10211 return ERR_PTR(-ENOMEM);
10212
10213 mode_cmd.width = mode->hdisplay;
10214 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010215 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10216 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010217 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010218
10219 return intel_framebuffer_create(dev, &mode_cmd, obj);
10220}
10221
10222static struct drm_framebuffer *
10223mode_fits_in_fbdev(struct drm_device *dev,
10224 struct drm_display_mode *mode)
10225{
Daniel Vetter4520f532013-10-09 09:18:51 +020010226#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010227 struct drm_i915_private *dev_priv = dev->dev_private;
10228 struct drm_i915_gem_object *obj;
10229 struct drm_framebuffer *fb;
10230
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010231 if (!dev_priv->fbdev)
10232 return NULL;
10233
10234 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010235 return NULL;
10236
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010237 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010238 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010239
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010240 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010241 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10242 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010243 return NULL;
10244
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010245 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010246 return NULL;
10247
10248 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010249#else
10250 return NULL;
10251#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010252}
10253
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010254static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10255 struct drm_crtc *crtc,
10256 struct drm_display_mode *mode,
10257 struct drm_framebuffer *fb,
10258 int x, int y)
10259{
10260 struct drm_plane_state *plane_state;
10261 int hdisplay, vdisplay;
10262 int ret;
10263
10264 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10265 if (IS_ERR(plane_state))
10266 return PTR_ERR(plane_state);
10267
10268 if (mode)
10269 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10270 else
10271 hdisplay = vdisplay = 0;
10272
10273 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10274 if (ret)
10275 return ret;
10276 drm_atomic_set_fb_for_plane(plane_state, fb);
10277 plane_state->crtc_x = 0;
10278 plane_state->crtc_y = 0;
10279 plane_state->crtc_w = hdisplay;
10280 plane_state->crtc_h = vdisplay;
10281 plane_state->src_x = x << 16;
10282 plane_state->src_y = y << 16;
10283 plane_state->src_w = hdisplay << 16;
10284 plane_state->src_h = vdisplay << 16;
10285
10286 return 0;
10287}
10288
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010289bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010290 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010291 struct intel_load_detect_pipe *old,
10292 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010293{
10294 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010295 struct intel_encoder *intel_encoder =
10296 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010297 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010298 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010299 struct drm_crtc *crtc = NULL;
10300 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010301 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010302 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010303 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010304 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010305 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010306 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010307
Chris Wilsond2dff872011-04-19 08:36:26 +010010308 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010309 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010310 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010311
Rob Clark51fd3712013-11-19 12:10:12 -050010312retry:
10313 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10314 if (ret)
10315 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010316
Jesse Barnes79e53942008-11-07 14:24:08 -080010317 /*
10318 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010319 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010320 * - if the connector already has an assigned crtc, use it (but make
10321 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010322 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010323 * - try to find the first unused crtc that can drive this connector,
10324 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010325 */
10326
10327 /* See if we already have a CRTC for this connector */
10328 if (encoder->crtc) {
10329 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010330
Rob Clark51fd3712013-11-19 12:10:12 -050010331 ret = drm_modeset_lock(&crtc->mutex, ctx);
10332 if (ret)
10333 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010334 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10335 if (ret)
10336 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010337
Daniel Vetter24218aa2012-08-12 19:27:11 +020010338 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010339 old->load_detect_temp = false;
10340
10341 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010342 if (connector->dpms != DRM_MODE_DPMS_ON)
10343 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010344
Chris Wilson71731882011-04-19 23:10:58 +010010345 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010346 }
10347
10348 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010349 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010350 i++;
10351 if (!(encoder->possible_crtcs & (1 << i)))
10352 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010353 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010354 continue;
10355 /* This can occur when applying the pipe A quirk on resume. */
10356 if (to_intel_crtc(possible_crtc)->new_enabled)
10357 continue;
10358
10359 crtc = possible_crtc;
10360 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010361 }
10362
10363 /*
10364 * If we didn't find an unused CRTC, don't use any.
10365 */
10366 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010367 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010368 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010369 }
10370
Rob Clark51fd3712013-11-19 12:10:12 -050010371 ret = drm_modeset_lock(&crtc->mutex, ctx);
10372 if (ret)
10373 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010374 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10375 if (ret)
10376 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010377 intel_encoder->new_crtc = to_intel_crtc(crtc);
10378 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010379
10380 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010381 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010382 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010383 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010384 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010385
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010386 state = drm_atomic_state_alloc(dev);
10387 if (!state)
10388 return false;
10389
10390 state->acquire_ctx = ctx;
10391
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010392 connector_state = drm_atomic_get_connector_state(state, connector);
10393 if (IS_ERR(connector_state)) {
10394 ret = PTR_ERR(connector_state);
10395 goto fail;
10396 }
10397
10398 connector_state->crtc = crtc;
10399 connector_state->best_encoder = &intel_encoder->base;
10400
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010401 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10402 if (IS_ERR(crtc_state)) {
10403 ret = PTR_ERR(crtc_state);
10404 goto fail;
10405 }
10406
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010407 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010408
Chris Wilson64927112011-04-20 07:25:26 +010010409 if (!mode)
10410 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010411
Chris Wilsond2dff872011-04-19 08:36:26 +010010412 /* We need a framebuffer large enough to accommodate all accesses
10413 * that the plane may generate whilst we perform load detection.
10414 * We can not rely on the fbcon either being present (we get called
10415 * during its initialisation to detect all boot displays, or it may
10416 * not even exist) or that it is large enough to satisfy the
10417 * requested mode.
10418 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010419 fb = mode_fits_in_fbdev(dev, mode);
10420 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010421 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010422 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10423 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010424 } else
10425 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010426 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010427 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010428 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010429 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010430
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010431 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10432 if (ret)
10433 goto fail;
10434
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010435 drm_mode_copy(&crtc_state->base.mode, mode);
10436
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010437 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010438 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010439 if (old->release_fb)
10440 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010441 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010442 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010443 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010444
Jesse Barnes79e53942008-11-07 14:24:08 -080010445 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010446 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010447 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010448
10449 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010450 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010451fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010452 drm_atomic_state_free(state);
10453 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010454
Rob Clark51fd3712013-11-19 12:10:12 -050010455 if (ret == -EDEADLK) {
10456 drm_modeset_backoff(ctx);
10457 goto retry;
10458 }
10459
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010460 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010461}
10462
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010463void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010464 struct intel_load_detect_pipe *old,
10465 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010466{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010467 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010468 struct intel_encoder *intel_encoder =
10469 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010470 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010471 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010472 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010473 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010474 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010475 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010476 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010477
Chris Wilsond2dff872011-04-19 08:36:26 +010010478 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010479 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010480 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010481
Chris Wilson8261b192011-04-19 23:18:09 +010010482 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010483 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010484 if (!state)
10485 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010486
10487 state->acquire_ctx = ctx;
10488
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010489 connector_state = drm_atomic_get_connector_state(state, connector);
10490 if (IS_ERR(connector_state))
10491 goto fail;
10492
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010493 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10494 if (IS_ERR(crtc_state))
10495 goto fail;
10496
Daniel Vetterfc303102012-07-09 10:40:58 +020010497 to_intel_connector(connector)->new_encoder = NULL;
10498 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010499 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010500
10501 connector_state->best_encoder = NULL;
10502 connector_state->crtc = NULL;
10503
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010504 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010505
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010506 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10507 0, 0);
10508 if (ret)
10509 goto fail;
10510
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010511 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010512 if (ret)
10513 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010514
Daniel Vetter36206362012-12-10 20:42:17 +010010515 if (old->release_fb) {
10516 drm_framebuffer_unregister_private(old->release_fb);
10517 drm_framebuffer_unreference(old->release_fb);
10518 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010519
Chris Wilson0622a532011-04-21 09:32:11 +010010520 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010521 }
10522
Eric Anholtc751ce42010-03-25 11:48:48 -070010523 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010524 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10525 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010526
10527 return;
10528fail:
10529 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10530 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010531}
10532
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010533static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010534 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010535{
10536 struct drm_i915_private *dev_priv = dev->dev_private;
10537 u32 dpll = pipe_config->dpll_hw_state.dpll;
10538
10539 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010540 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010541 else if (HAS_PCH_SPLIT(dev))
10542 return 120000;
10543 else if (!IS_GEN2(dev))
10544 return 96000;
10545 else
10546 return 48000;
10547}
10548
Jesse Barnes79e53942008-11-07 14:24:08 -080010549/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010550static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010551 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010552{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010553 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010554 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010555 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010556 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010557 u32 fp;
10558 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010559 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010560
10561 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010562 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010563 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010564 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010565
10566 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010567 if (IS_PINEVIEW(dev)) {
10568 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10569 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010570 } else {
10571 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10572 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10573 }
10574
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010575 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010576 if (IS_PINEVIEW(dev))
10577 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10578 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010579 else
10580 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010581 DPLL_FPA01_P1_POST_DIV_SHIFT);
10582
10583 switch (dpll & DPLL_MODE_MASK) {
10584 case DPLLB_MODE_DAC_SERIAL:
10585 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10586 5 : 10;
10587 break;
10588 case DPLLB_MODE_LVDS:
10589 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10590 7 : 14;
10591 break;
10592 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010593 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010594 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010595 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010596 }
10597
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010598 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010599 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010600 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010601 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010602 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010603 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010604 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010605
10606 if (is_lvds) {
10607 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10608 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010609
10610 if (lvds & LVDS_CLKB_POWER_UP)
10611 clock.p2 = 7;
10612 else
10613 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010614 } else {
10615 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10616 clock.p1 = 2;
10617 else {
10618 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10619 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10620 }
10621 if (dpll & PLL_P2_DIVIDE_BY_4)
10622 clock.p2 = 4;
10623 else
10624 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010626
10627 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010628 }
10629
Ville Syrjälä18442d02013-09-13 16:00:08 +030010630 /*
10631 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010632 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010633 * encoder's get_config() function.
10634 */
10635 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010636}
10637
Ville Syrjälä6878da02013-09-13 15:59:11 +030010638int intel_dotclock_calculate(int link_freq,
10639 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010640{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010641 /*
10642 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010643 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010644 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010645 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010646 *
10647 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010648 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010649 */
10650
Ville Syrjälä6878da02013-09-13 15:59:11 +030010651 if (!m_n->link_n)
10652 return 0;
10653
10654 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10655}
10656
Ville Syrjälä18442d02013-09-13 16:00:08 +030010657static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010658 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010659{
10660 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010661
10662 /* read out port_clock from the DPLL */
10663 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010664
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010665 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010666 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010667 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010668 * agree once we know their relationship in the encoder's
10669 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010670 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010671 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010672 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10673 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010674}
10675
10676/** Returns the currently programmed mode of the given pipe. */
10677struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10678 struct drm_crtc *crtc)
10679{
Jesse Barnes548f2452011-02-17 10:40:53 -080010680 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010682 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010683 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010684 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010685 int htot = I915_READ(HTOTAL(cpu_transcoder));
10686 int hsync = I915_READ(HSYNC(cpu_transcoder));
10687 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10688 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010689 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010690
10691 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10692 if (!mode)
10693 return NULL;
10694
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010695 /*
10696 * Construct a pipe_config sufficient for getting the clock info
10697 * back out of crtc_clock_get.
10698 *
10699 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10700 * to use a real value here instead.
10701 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010702 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010703 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010704 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10705 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10706 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010707 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10708
Ville Syrjälä773ae032013-09-23 17:48:20 +030010709 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010710 mode->hdisplay = (htot & 0xffff) + 1;
10711 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10712 mode->hsync_start = (hsync & 0xffff) + 1;
10713 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10714 mode->vdisplay = (vtot & 0xffff) + 1;
10715 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10716 mode->vsync_start = (vsync & 0xffff) + 1;
10717 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10718
10719 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010720
10721 return mode;
10722}
10723
Jesse Barnes652c3932009-08-17 13:31:43 -070010724static void intel_decrease_pllclock(struct drm_crtc *crtc)
10725{
10726 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010727 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070010728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010729
Sonika Jindalbaff2962014-07-22 11:16:35 +053010730 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -070010731 return;
10732
10733 if (!dev_priv->lvds_downclock_avail)
10734 return;
10735
10736 /*
10737 * Since this is called by a timer, we should never get here in
10738 * the manual case.
10739 */
10740 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +010010741 int pipe = intel_crtc->pipe;
10742 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +020010743 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +010010744
Zhao Yakui44d98a62009-10-09 11:39:40 +080010745 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010746
Sean Paul8ac5a6d2012-02-13 13:14:51 -050010747 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010748
Chris Wilson074b5e12012-05-02 12:07:06 +010010749 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -070010750 dpll |= DISPLAY_RATE_SELECT_FPA1;
10751 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010752 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -070010753 dpll = I915_READ(dpll_reg);
10754 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +080010755 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -070010756 }
10757
10758}
10759
Chris Wilsonf047e392012-07-21 12:31:41 +010010760void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010761{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010762 struct drm_i915_private *dev_priv = dev->dev_private;
10763
Chris Wilsonf62a0072014-02-21 17:55:39 +000010764 if (dev_priv->mm.busy)
10765 return;
10766
Paulo Zanoni43694d62014-03-07 20:08:08 -030010767 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010768 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010769 if (INTEL_INFO(dev)->gen >= 6)
10770 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010771 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010772}
10773
10774void intel_mark_idle(struct drm_device *dev)
10775{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010776 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010777 struct drm_crtc *crtc;
10778
Chris Wilsonf62a0072014-02-21 17:55:39 +000010779 if (!dev_priv->mm.busy)
10780 return;
10781
10782 dev_priv->mm.busy = false;
10783
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010784 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -070010785 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +000010786 continue;
10787
10788 intel_decrease_pllclock(crtc);
10789 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010790
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010791 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010792 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010793
Paulo Zanoni43694d62014-03-07 20:08:08 -030010794 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010795}
10796
Jesse Barnes79e53942008-11-07 14:24:08 -080010797static void intel_crtc_destroy(struct drm_crtc *crtc)
10798{
10799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010800 struct drm_device *dev = crtc->dev;
10801 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010802
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010803 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010804 work = intel_crtc->unpin_work;
10805 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010806 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010807
10808 if (work) {
10809 cancel_work_sync(&work->work);
10810 kfree(work);
10811 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010812
10813 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010814
Jesse Barnes79e53942008-11-07 14:24:08 -080010815 kfree(intel_crtc);
10816}
10817
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010818static void intel_unpin_work_fn(struct work_struct *__work)
10819{
10820 struct intel_unpin_work *work =
10821 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010822 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010823 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010824
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010825 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010826 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010827 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010828
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010829 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010830
10831 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010832 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010833 mutex_unlock(&dev->struct_mutex);
10834
Daniel Vetterf99d7062014-06-19 16:01:59 +020010835 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +000010836 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010837
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010838 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10839 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10840
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010841 kfree(work);
10842}
10843
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010844static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010845 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010846{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10848 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010849 unsigned long flags;
10850
10851 /* Ignore early vblank irqs */
10852 if (intel_crtc == NULL)
10853 return;
10854
Daniel Vetterf3260382014-09-15 14:55:23 +020010855 /*
10856 * This is called both by irq handlers and the reset code (to complete
10857 * lost pageflips) so needs the full irqsave spinlocks.
10858 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010859 spin_lock_irqsave(&dev->event_lock, flags);
10860 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010861
10862 /* Ensure we don't miss a work->pending update ... */
10863 smp_rmb();
10864
10865 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010866 spin_unlock_irqrestore(&dev->event_lock, flags);
10867 return;
10868 }
10869
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010870 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010871
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010872 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010873}
10874
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010875void intel_finish_page_flip(struct drm_device *dev, int pipe)
10876{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010877 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010878 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10879
Mario Kleiner49b14a52010-12-09 07:00:07 +010010880 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010881}
10882
10883void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10884{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010885 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010886 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10887
Mario Kleiner49b14a52010-12-09 07:00:07 +010010888 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010889}
10890
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010891/* Is 'a' after or equal to 'b'? */
10892static bool g4x_flip_count_after_eq(u32 a, u32 b)
10893{
10894 return !((a - b) & 0x80000000);
10895}
10896
10897static bool page_flip_finished(struct intel_crtc *crtc)
10898{
10899 struct drm_device *dev = crtc->base.dev;
10900 struct drm_i915_private *dev_priv = dev->dev_private;
10901
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010902 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10903 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10904 return true;
10905
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010906 /*
10907 * The relevant registers doen't exist on pre-ctg.
10908 * As the flip done interrupt doesn't trigger for mmio
10909 * flips on gmch platforms, a flip count check isn't
10910 * really needed there. But since ctg has the registers,
10911 * include it in the check anyway.
10912 */
10913 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10914 return true;
10915
10916 /*
10917 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10918 * used the same base address. In that case the mmio flip might
10919 * have completed, but the CS hasn't even executed the flip yet.
10920 *
10921 * A flip count check isn't enough as the CS might have updated
10922 * the base address just after start of vblank, but before we
10923 * managed to process the interrupt. This means we'd complete the
10924 * CS flip too soon.
10925 *
10926 * Combining both checks should get us a good enough result. It may
10927 * still happen that the CS flip has been executed, but has not
10928 * yet actually completed. But in case the base address is the same
10929 * anyway, we don't really care.
10930 */
10931 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10932 crtc->unpin_work->gtt_offset &&
10933 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10934 crtc->unpin_work->flip_count);
10935}
10936
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010937void intel_prepare_page_flip(struct drm_device *dev, int plane)
10938{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010939 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010940 struct intel_crtc *intel_crtc =
10941 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10942 unsigned long flags;
10943
Daniel Vetterf3260382014-09-15 14:55:23 +020010944
10945 /*
10946 * This is called both by irq handlers and the reset code (to complete
10947 * lost pageflips) so needs the full irqsave spinlocks.
10948 *
10949 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010950 * generate a page-flip completion irq, i.e. every modeset
10951 * is also accompanied by a spurious intel_prepare_page_flip().
10952 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010953 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010954 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010955 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010956 spin_unlock_irqrestore(&dev->event_lock, flags);
10957}
10958
Robin Schroereba905b2014-05-18 02:24:50 +020010959static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010960{
10961 /* Ensure that the work item is consistent when activating it ... */
10962 smp_wmb();
10963 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10964 /* and that it is marked active as soon as the irq could fire. */
10965 smp_wmb();
10966}
10967
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010968static int intel_gen2_queue_flip(struct drm_device *dev,
10969 struct drm_crtc *crtc,
10970 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010971 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010972 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010973 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010974{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010976 u32 flip_mask;
10977 int ret;
10978
Daniel Vetter6d90c952012-04-26 23:28:05 +020010979 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010980 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010981 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010982
10983 /* Can't queue multiple flips, so wait for the previous
10984 * one to finish before executing the next.
10985 */
10986 if (intel_crtc->plane)
10987 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10988 else
10989 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010990 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10991 intel_ring_emit(ring, MI_NOOP);
10992 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10993 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10994 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010995 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010996 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010997
10998 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010010999 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011000 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011001}
11002
11003static int intel_gen3_queue_flip(struct drm_device *dev,
11004 struct drm_crtc *crtc,
11005 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011006 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011007 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011008 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011009{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011011 u32 flip_mask;
11012 int ret;
11013
Daniel Vetter6d90c952012-04-26 23:28:05 +020011014 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011015 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011016 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011017
11018 if (intel_crtc->plane)
11019 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11020 else
11021 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011022 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11023 intel_ring_emit(ring, MI_NOOP);
11024 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11025 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11026 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011027 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011028 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011029
Chris Wilsone7d841c2012-12-03 11:36:30 +000011030 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011031 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011032 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011033}
11034
11035static int intel_gen4_queue_flip(struct drm_device *dev,
11036 struct drm_crtc *crtc,
11037 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011038 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011039 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011040 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011041{
11042 struct drm_i915_private *dev_priv = dev->dev_private;
11043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11044 uint32_t pf, pipesrc;
11045 int ret;
11046
Daniel Vetter6d90c952012-04-26 23:28:05 +020011047 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011049 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011050
11051 /* i965+ uses the linear or tiled offsets from the
11052 * Display Registers (which do not change across a page-flip)
11053 * so we need only reprogram the base address.
11054 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011055 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11056 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11057 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011058 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011059 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011060
11061 /* XXX Enabling the panel-fitter across page-flip is so far
11062 * untested on non-native modes, so ignore it for now.
11063 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11064 */
11065 pf = 0;
11066 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011067 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011068
11069 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011070 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011071 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011072}
11073
11074static int intel_gen6_queue_flip(struct drm_device *dev,
11075 struct drm_crtc *crtc,
11076 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011077 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011078 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011079 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011080{
11081 struct drm_i915_private *dev_priv = dev->dev_private;
11082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11083 uint32_t pf, pipesrc;
11084 int ret;
11085
Daniel Vetter6d90c952012-04-26 23:28:05 +020011086 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011087 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011088 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011089
Daniel Vetter6d90c952012-04-26 23:28:05 +020011090 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11091 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11092 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011093 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011094
Chris Wilson99d9acd2012-04-17 20:37:00 +010011095 /* Contrary to the suggestions in the documentation,
11096 * "Enable Panel Fitter" does not seem to be required when page
11097 * flipping with a non-native mode, and worse causes a normal
11098 * modeset to fail.
11099 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11100 */
11101 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011102 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011103 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011104
11105 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011106 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011107 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011108}
11109
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011110static int intel_gen7_queue_flip(struct drm_device *dev,
11111 struct drm_crtc *crtc,
11112 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011113 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011114 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011115 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011116{
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011118 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011119 int len, ret;
11120
Robin Schroereba905b2014-05-18 02:24:50 +020011121 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011122 case PLANE_A:
11123 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11124 break;
11125 case PLANE_B:
11126 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11127 break;
11128 case PLANE_C:
11129 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11130 break;
11131 default:
11132 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011133 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011134 }
11135
Chris Wilsonffe74d72013-08-26 20:58:12 +010011136 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011137 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011138 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011139 /*
11140 * On Gen 8, SRM is now taking an extra dword to accommodate
11141 * 48bits addresses, and we need a NOOP for the batch size to
11142 * stay even.
11143 */
11144 if (IS_GEN8(dev))
11145 len += 2;
11146 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011147
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011148 /*
11149 * BSpec MI_DISPLAY_FLIP for IVB:
11150 * "The full packet must be contained within the same cache line."
11151 *
11152 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11153 * cacheline, if we ever start emitting more commands before
11154 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11155 * then do the cacheline alignment, and finally emit the
11156 * MI_DISPLAY_FLIP.
11157 */
11158 ret = intel_ring_cacheline_align(ring);
11159 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011160 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011161
Chris Wilsonffe74d72013-08-26 20:58:12 +010011162 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011163 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011164 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011165
Chris Wilsonffe74d72013-08-26 20:58:12 +010011166 /* Unmask the flip-done completion message. Note that the bspec says that
11167 * we should do this for both the BCS and RCS, and that we must not unmask
11168 * more than one flip event at any time (or ensure that one flip message
11169 * can be sent by waiting for flip-done prior to queueing new flips).
11170 * Experimentation says that BCS works despite DERRMR masking all
11171 * flip-done completion events and that unmasking all planes at once
11172 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11173 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11174 */
11175 if (ring->id == RCS) {
11176 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11177 intel_ring_emit(ring, DERRMR);
11178 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11179 DERRMR_PIPEB_PRI_FLIP_DONE |
11180 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011181 if (IS_GEN8(dev))
11182 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11183 MI_SRM_LRM_GLOBAL_GTT);
11184 else
11185 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11186 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011187 intel_ring_emit(ring, DERRMR);
11188 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011189 if (IS_GEN8(dev)) {
11190 intel_ring_emit(ring, 0);
11191 intel_ring_emit(ring, MI_NOOP);
11192 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011193 }
11194
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011195 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011196 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011197 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011198 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011199
11200 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +010011201 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +010011202 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011203}
11204
Sourab Gupta84c33a62014-06-02 16:47:17 +053011205static bool use_mmio_flip(struct intel_engine_cs *ring,
11206 struct drm_i915_gem_object *obj)
11207{
11208 /*
11209 * This is not being used for older platforms, because
11210 * non-availability of flip done interrupt forces us to use
11211 * CS flips. Older platforms derive flip done using some clever
11212 * tricks involving the flip_pending status bits and vblank irqs.
11213 * So using MMIO flips there would disrupt this mechanism.
11214 */
11215
Chris Wilson8e09bf82014-07-08 10:40:30 +010011216 if (ring == NULL)
11217 return true;
11218
Sourab Gupta84c33a62014-06-02 16:47:17 +053011219 if (INTEL_INFO(ring->dev)->gen < 5)
11220 return false;
11221
11222 if (i915.use_mmio_flip < 0)
11223 return false;
11224 else if (i915.use_mmio_flip > 0)
11225 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011226 else if (i915.enable_execlists)
11227 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011228 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011229 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011230}
11231
Damien Lespiauff944562014-11-20 14:58:16 +000011232static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11233{
11234 struct drm_device *dev = intel_crtc->base.dev;
11235 struct drm_i915_private *dev_priv = dev->dev_private;
11236 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011237 const enum pipe pipe = intel_crtc->pipe;
11238 u32 ctl, stride;
11239
11240 ctl = I915_READ(PLANE_CTL(pipe, 0));
11241 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011242 switch (fb->modifier[0]) {
11243 case DRM_FORMAT_MOD_NONE:
11244 break;
11245 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011246 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011247 break;
11248 case I915_FORMAT_MOD_Y_TILED:
11249 ctl |= PLANE_CTL_TILED_Y;
11250 break;
11251 case I915_FORMAT_MOD_Yf_TILED:
11252 ctl |= PLANE_CTL_TILED_YF;
11253 break;
11254 default:
11255 MISSING_CASE(fb->modifier[0]);
11256 }
Damien Lespiauff944562014-11-20 14:58:16 +000011257
11258 /*
11259 * The stride is either expressed as a multiple of 64 bytes chunks for
11260 * linear buffers or in number of tiles for tiled buffers.
11261 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011262 stride = fb->pitches[0] /
11263 intel_fb_stride_alignment(dev, fb->modifier[0],
11264 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011265
11266 /*
11267 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11268 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11269 */
11270 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11271 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11272
11273 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11274 POSTING_READ(PLANE_SURF(pipe, 0));
11275}
11276
11277static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011278{
11279 struct drm_device *dev = intel_crtc->base.dev;
11280 struct drm_i915_private *dev_priv = dev->dev_private;
11281 struct intel_framebuffer *intel_fb =
11282 to_intel_framebuffer(intel_crtc->base.primary->fb);
11283 struct drm_i915_gem_object *obj = intel_fb->obj;
11284 u32 dspcntr;
11285 u32 reg;
11286
Sourab Gupta84c33a62014-06-02 16:47:17 +053011287 reg = DSPCNTR(intel_crtc->plane);
11288 dspcntr = I915_READ(reg);
11289
Damien Lespiauc5d97472014-10-25 00:11:11 +010011290 if (obj->tiling_mode != I915_TILING_NONE)
11291 dspcntr |= DISPPLANE_TILED;
11292 else
11293 dspcntr &= ~DISPPLANE_TILED;
11294
Sourab Gupta84c33a62014-06-02 16:47:17 +053011295 I915_WRITE(reg, dspcntr);
11296
11297 I915_WRITE(DSPSURF(intel_crtc->plane),
11298 intel_crtc->unpin_work->gtt_offset);
11299 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011300
Damien Lespiauff944562014-11-20 14:58:16 +000011301}
11302
11303/*
11304 * XXX: This is the temporary way to update the plane registers until we get
11305 * around to using the usual plane update functions for MMIO flips
11306 */
11307static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11308{
11309 struct drm_device *dev = intel_crtc->base.dev;
11310 bool atomic_update;
11311 u32 start_vbl_count;
11312
11313 intel_mark_page_flip_active(intel_crtc);
11314
11315 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11316
11317 if (INTEL_INFO(dev)->gen >= 9)
11318 skl_do_mmio_flip(intel_crtc);
11319 else
11320 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11321 ilk_do_mmio_flip(intel_crtc);
11322
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011323 if (atomic_update)
11324 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011325}
11326
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011327static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011328{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011329 struct intel_mmio_flip *mmio_flip =
11330 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011331
Daniel Vettereed29a52015-05-21 14:21:25 +020011332 if (mmio_flip->req)
11333 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011334 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011335 false, NULL,
11336 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011337
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011338 intel_do_mmio_flip(mmio_flip->crtc);
11339
Daniel Vettereed29a52015-05-21 14:21:25 +020011340 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011341 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011342}
11343
11344static int intel_queue_mmio_flip(struct drm_device *dev,
11345 struct drm_crtc *crtc,
11346 struct drm_framebuffer *fb,
11347 struct drm_i915_gem_object *obj,
11348 struct intel_engine_cs *ring,
11349 uint32_t flags)
11350{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011351 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011352
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011353 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11354 if (mmio_flip == NULL)
11355 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011356
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011357 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011358 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011359 mmio_flip->crtc = to_intel_crtc(crtc);
11360
11361 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11362 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011363
Sourab Gupta84c33a62014-06-02 16:47:17 +053011364 return 0;
11365}
11366
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011367static int intel_default_queue_flip(struct drm_device *dev,
11368 struct drm_crtc *crtc,
11369 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011370 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011371 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070011372 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011373{
11374 return -ENODEV;
11375}
11376
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011377static bool __intel_pageflip_stall_check(struct drm_device *dev,
11378 struct drm_crtc *crtc)
11379{
11380 struct drm_i915_private *dev_priv = dev->dev_private;
11381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11382 struct intel_unpin_work *work = intel_crtc->unpin_work;
11383 u32 addr;
11384
11385 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11386 return true;
11387
11388 if (!work->enable_stall_check)
11389 return false;
11390
11391 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011392 if (work->flip_queued_req &&
11393 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011394 return false;
11395
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011396 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011397 }
11398
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011399 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011400 return false;
11401
11402 /* Potential stall - if we see that the flip has happened,
11403 * assume a missed interrupt. */
11404 if (INTEL_INFO(dev)->gen >= 4)
11405 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11406 else
11407 addr = I915_READ(DSPADDR(intel_crtc->plane));
11408
11409 /* There is a potential issue here with a false positive after a flip
11410 * to the same address. We could address this by checking for a
11411 * non-incrementing frame counter.
11412 */
11413 return addr == work->gtt_offset;
11414}
11415
11416void intel_check_page_flip(struct drm_device *dev, int pipe)
11417{
11418 struct drm_i915_private *dev_priv = dev->dev_private;
11419 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011421 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011422
Dave Gordon6c51d462015-03-06 15:34:26 +000011423 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011424
11425 if (crtc == NULL)
11426 return;
11427
Daniel Vetterf3260382014-09-15 14:55:23 +020011428 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011429 work = intel_crtc->unpin_work;
11430 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011431 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011432 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011433 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011434 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011435 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011436 if (work != NULL &&
11437 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11438 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011439 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011440}
11441
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011442static int intel_crtc_page_flip(struct drm_crtc *crtc,
11443 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011444 struct drm_pending_vblank_event *event,
11445 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011446{
11447 struct drm_device *dev = crtc->dev;
11448 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011449 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011450 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011452 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011453 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011454 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011455 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011456 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010011457 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011458
Matt Roper2ff8fde2014-07-08 07:50:07 -070011459 /*
11460 * drm_mode_page_flip_ioctl() should already catch this, but double
11461 * check to be safe. In the future we may enable pageflipping from
11462 * a disabled primary plane.
11463 */
11464 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11465 return -EBUSY;
11466
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011467 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011468 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011469 return -EINVAL;
11470
11471 /*
11472 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11473 * Note that pitch changes could also affect these register.
11474 */
11475 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011476 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11477 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011478 return -EINVAL;
11479
Chris Wilsonf900db42014-02-20 09:26:13 +000011480 if (i915_terminally_wedged(&dev_priv->gpu_error))
11481 goto out_hang;
11482
Daniel Vetterb14c5672013-09-19 12:18:32 +020011483 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011484 if (work == NULL)
11485 return -ENOMEM;
11486
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011487 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011488 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011489 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011490 INIT_WORK(&work->work, intel_unpin_work_fn);
11491
Daniel Vetter87b6b102014-05-15 15:33:46 +020011492 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011493 if (ret)
11494 goto free_work;
11495
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011496 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011497 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011498 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011499 /* Before declaring the flip queue wedged, check if
11500 * the hardware completed the operation behind our backs.
11501 */
11502 if (__intel_pageflip_stall_check(dev, crtc)) {
11503 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11504 page_flip_completed(intel_crtc);
11505 } else {
11506 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011507 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011508
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011509 drm_crtc_vblank_put(crtc);
11510 kfree(work);
11511 return -EBUSY;
11512 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011513 }
11514 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011515 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011516
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011517 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11518 flush_workqueue(dev_priv->wq);
11519
Jesse Barnes75dfca82010-02-10 15:09:44 -080011520 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011521 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011522 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011523
Matt Roperf4510a22014-04-01 15:22:40 -070011524 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011525 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011526
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011527 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011528
Chris Wilson89ed88b2015-02-16 14:31:49 +000011529 ret = i915_mutex_lock_interruptible(dev);
11530 if (ret)
11531 goto cleanup;
11532
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011533 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011534 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011535
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011536 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011537 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011538
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011539 if (IS_VALLEYVIEW(dev)) {
11540 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011541 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011542 /* vlv: DISPLAY_FLIP fails to change tiling */
11543 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011544 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011545 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011546 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011547 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011548 if (ring == NULL || ring->id != RCS)
11549 ring = &dev_priv->ring[BCS];
11550 } else {
11551 ring = &dev_priv->ring[RCS];
11552 }
11553
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011554 mmio_flip = use_mmio_flip(ring, obj);
11555
11556 /* When using CS flips, we want to emit semaphores between rings.
11557 * However, when using mmio flips we will create a task to do the
11558 * synchronisation, so all we want here is to pin the framebuffer
11559 * into the display plane and skip any waits.
11560 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011561 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011562 crtc->primary->state,
Chris Wilsonb4716182015-04-27 13:41:17 +010011563 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011564 if (ret)
11565 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011566
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011567 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11568 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011569
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011570 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011571 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11572 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011573 if (ret)
11574 goto cleanup_unpin;
11575
John Harrisonf06cc1b2014-11-24 18:49:37 +000011576 i915_gem_request_assign(&work->flip_queued_req,
11577 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011578 } else {
Chris Wilsond94b5032015-04-27 13:41:15 +010011579 if (obj->last_write_req) {
11580 ret = i915_gem_check_olr(obj->last_write_req);
11581 if (ret)
11582 goto cleanup_unpin;
11583 }
11584
Sourab Gupta84c33a62014-06-02 16:47:17 +053011585 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011586 page_flip_flags);
11587 if (ret)
11588 goto cleanup_unpin;
11589
John Harrisonf06cc1b2014-11-24 18:49:37 +000011590 i915_gem_request_assign(&work->flip_queued_req,
11591 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011592 }
11593
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011594 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011595 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011596
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011597 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020011598 INTEL_FRONTBUFFER_PRIMARY(pipe));
11599
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011600 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020011601 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011602 mutex_unlock(&dev->struct_mutex);
11603
Jesse Barnese5510fa2010-07-01 16:48:37 -070011604 trace_i915_flip_request(intel_crtc->plane, obj);
11605
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011606 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011607
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011608cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011609 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011610cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011611 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011612 mutex_unlock(&dev->struct_mutex);
11613cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011614 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011615 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011616
Chris Wilson89ed88b2015-02-16 14:31:49 +000011617 drm_gem_object_unreference_unlocked(&obj->base);
11618 drm_framebuffer_unreference(work->old_fb);
11619
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011620 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011621 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011622 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011623
Daniel Vetter87b6b102014-05-15 15:33:46 +020011624 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011625free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011626 kfree(work);
11627
Chris Wilsonf900db42014-02-20 09:26:13 +000011628 if (ret == -EIO) {
11629out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080011630 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011631 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011632 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011633 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011634 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011635 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011636 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011637 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011638}
11639
Jani Nikula65b38e02015-04-13 11:26:56 +030011640static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011641 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11642 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011643 .atomic_begin = intel_begin_crtc_commit,
11644 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011645};
11646
Daniel Vetter9a935852012-07-05 22:34:27 +020011647/**
11648 * intel_modeset_update_staged_output_state
11649 *
11650 * Updates the staged output configuration state, e.g. after we've read out the
11651 * current hw state.
11652 */
11653static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11654{
Ville Syrjälä76688512014-01-10 11:28:06 +020011655 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011656 struct intel_encoder *encoder;
11657 struct intel_connector *connector;
11658
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011659 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011660 connector->new_encoder =
11661 to_intel_encoder(connector->base.encoder);
11662 }
11663
Damien Lespiaub2784e12014-08-05 11:29:37 +010011664 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011665 encoder->new_crtc =
11666 to_intel_crtc(encoder->base.crtc);
11667 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011668
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011669 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011670 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011671 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011672}
11673
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011674/* Transitional helper to copy current connector/encoder state to
11675 * connector->state. This is needed so that code that is partially
11676 * converted to atomic does the right thing.
11677 */
11678static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11679{
11680 struct intel_connector *connector;
11681
11682 for_each_intel_connector(dev, connector) {
11683 if (connector->base.encoder) {
11684 connector->base.state->best_encoder =
11685 connector->base.encoder;
11686 connector->base.state->crtc =
11687 connector->base.encoder->crtc;
11688 } else {
11689 connector->base.state->best_encoder = NULL;
11690 connector->base.state->crtc = NULL;
11691 }
11692 }
11693}
11694
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011695static void
Robin Schroereba905b2014-05-18 02:24:50 +020011696connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011697 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011698{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011699 int bpp = pipe_config->pipe_bpp;
11700
11701 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11702 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011703 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011704
11705 /* Don't use an invalid EDID bpc value */
11706 if (connector->base.display_info.bpc &&
11707 connector->base.display_info.bpc * 3 < bpp) {
11708 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11709 bpp, connector->base.display_info.bpc*3);
11710 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11711 }
11712
11713 /* Clamp bpp to 8 on screens without EDID 1.4 */
11714 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11715 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11716 bpp);
11717 pipe_config->pipe_bpp = 24;
11718 }
11719}
11720
11721static int
11722compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011723 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011724{
11725 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011726 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011727 struct drm_connector *connector;
11728 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011729 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011730
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011731 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011732 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011733 else if (INTEL_INFO(dev)->gen >= 5)
11734 bpp = 12*3;
11735 else
11736 bpp = 8*3;
11737
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011738
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011739 pipe_config->pipe_bpp = bpp;
11740
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011741 state = pipe_config->base.state;
11742
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011743 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011744 for_each_connector_in_state(state, connector, connector_state, i) {
11745 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011746 continue;
11747
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011748 connected_sink_compute_bpp(to_intel_connector(connector),
11749 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011750 }
11751
11752 return bpp;
11753}
11754
Daniel Vetter644db712013-09-19 14:53:58 +020011755static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11756{
11757 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11758 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011759 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011760 mode->crtc_hdisplay, mode->crtc_hsync_start,
11761 mode->crtc_hsync_end, mode->crtc_htotal,
11762 mode->crtc_vdisplay, mode->crtc_vsync_start,
11763 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11764}
11765
Daniel Vetterc0b03412013-05-28 12:05:54 +020011766static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011767 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011768 const char *context)
11769{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011770 struct drm_device *dev = crtc->base.dev;
11771 struct drm_plane *plane;
11772 struct intel_plane *intel_plane;
11773 struct intel_plane_state *state;
11774 struct drm_framebuffer *fb;
11775
11776 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11777 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011778
11779 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11780 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11781 pipe_config->pipe_bpp, pipe_config->dither);
11782 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11783 pipe_config->has_pch_encoder,
11784 pipe_config->fdi_lanes,
11785 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11786 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11787 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011788 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11789 pipe_config->has_dp_encoder,
11790 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11791 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11792 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011793
11794 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11795 pipe_config->has_dp_encoder,
11796 pipe_config->dp_m2_n2.gmch_m,
11797 pipe_config->dp_m2_n2.gmch_n,
11798 pipe_config->dp_m2_n2.link_m,
11799 pipe_config->dp_m2_n2.link_n,
11800 pipe_config->dp_m2_n2.tu);
11801
Daniel Vetter55072d12014-11-20 16:10:28 +010011802 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11803 pipe_config->has_audio,
11804 pipe_config->has_infoframe);
11805
Daniel Vetterc0b03412013-05-28 12:05:54 +020011806 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011807 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011808 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011809 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11810 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011811 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011812 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11813 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011814 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11815 crtc->num_scalers,
11816 pipe_config->scaler_state.scaler_users,
11817 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011818 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11819 pipe_config->gmch_pfit.control,
11820 pipe_config->gmch_pfit.pgm_ratios,
11821 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011822 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011823 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011824 pipe_config->pch_pfit.size,
11825 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011826 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011827 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011828
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011829 if (IS_BROXTON(dev)) {
11830 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11831 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11832 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11833 pipe_config->ddi_pll_sel,
11834 pipe_config->dpll_hw_state.ebb0,
11835 pipe_config->dpll_hw_state.pll0,
11836 pipe_config->dpll_hw_state.pll1,
11837 pipe_config->dpll_hw_state.pll2,
11838 pipe_config->dpll_hw_state.pll3,
11839 pipe_config->dpll_hw_state.pll6,
11840 pipe_config->dpll_hw_state.pll8,
11841 pipe_config->dpll_hw_state.pcsdw12);
11842 } else if (IS_SKYLAKE(dev)) {
11843 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11844 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11845 pipe_config->ddi_pll_sel,
11846 pipe_config->dpll_hw_state.ctrl1,
11847 pipe_config->dpll_hw_state.cfgcr1,
11848 pipe_config->dpll_hw_state.cfgcr2);
11849 } else if (HAS_DDI(dev)) {
11850 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11851 pipe_config->ddi_pll_sel,
11852 pipe_config->dpll_hw_state.wrpll);
11853 } else {
11854 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11855 "fp0: 0x%x, fp1: 0x%x\n",
11856 pipe_config->dpll_hw_state.dpll,
11857 pipe_config->dpll_hw_state.dpll_md,
11858 pipe_config->dpll_hw_state.fp0,
11859 pipe_config->dpll_hw_state.fp1);
11860 }
11861
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011862 DRM_DEBUG_KMS("planes on this crtc\n");
11863 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11864 intel_plane = to_intel_plane(plane);
11865 if (intel_plane->pipe != crtc->pipe)
11866 continue;
11867
11868 state = to_intel_plane_state(plane->state);
11869 fb = state->base.fb;
11870 if (!fb) {
11871 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11872 "disabled, scaler_id = %d\n",
11873 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11874 plane->base.id, intel_plane->pipe,
11875 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11876 drm_plane_index(plane), state->scaler_id);
11877 continue;
11878 }
11879
11880 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11881 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11882 plane->base.id, intel_plane->pipe,
11883 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11884 drm_plane_index(plane));
11885 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11886 fb->base.id, fb->width, fb->height, fb->pixel_format);
11887 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11888 state->scaler_id,
11889 state->src.x1 >> 16, state->src.y1 >> 16,
11890 drm_rect_width(&state->src) >> 16,
11891 drm_rect_height(&state->src) >> 16,
11892 state->dst.x1, state->dst.y1,
11893 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11894 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011895}
11896
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011897static bool encoders_cloneable(const struct intel_encoder *a,
11898 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011899{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011900 /* masks could be asymmetric, so check both ways */
11901 return a == b || (a->cloneable & (1 << b->type) &&
11902 b->cloneable & (1 << a->type));
11903}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011904
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011905static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11906 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011907 struct intel_encoder *encoder)
11908{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011909 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011910 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011911 struct drm_connector_state *connector_state;
11912 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011913
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011914 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011915 if (connector_state->crtc != &crtc->base)
11916 continue;
11917
11918 source_encoder =
11919 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011920 if (!encoders_cloneable(encoder, source_encoder))
11921 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011922 }
11923
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011924 return true;
11925}
11926
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011927static bool check_encoder_cloning(struct drm_atomic_state *state,
11928 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011929{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011930 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011931 struct drm_connector *connector;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011932 struct drm_connector_state *connector_state;
11933 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011934
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011935 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030011936 if (connector_state->crtc != &crtc->base)
11937 continue;
11938
11939 encoder = to_intel_encoder(connector_state->best_encoder);
11940 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011941 return false;
11942 }
11943
11944 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020011945}
11946
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011947static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011948{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011949 struct drm_device *dev = state->dev;
11950 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011951 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011952 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011953 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011954 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011955
11956 /*
11957 * Walk the connector list instead of the encoder
11958 * list to detect the problem on ddi platforms
11959 * where there's just one encoder per digital port.
11960 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011961 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011962 if (!connector_state->best_encoder)
11963 continue;
11964
11965 encoder = to_intel_encoder(connector_state->best_encoder);
11966
11967 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011968
11969 switch (encoder->type) {
11970 unsigned int port_mask;
11971 case INTEL_OUTPUT_UNKNOWN:
11972 if (WARN_ON(!HAS_DDI(dev)))
11973 break;
11974 case INTEL_OUTPUT_DISPLAYPORT:
11975 case INTEL_OUTPUT_HDMI:
11976 case INTEL_OUTPUT_EDP:
11977 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11978
11979 /* the same port mustn't appear more than once */
11980 if (used_ports & port_mask)
11981 return false;
11982
11983 used_ports |= port_mask;
11984 default:
11985 break;
11986 }
11987 }
11988
11989 return true;
11990}
11991
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011992static void
11993clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11994{
11995 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011996 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011997 struct intel_dpll_hw_state dpll_hw_state;
11998 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011999 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012000
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012001 /* FIXME: before the switch to atomic started, a new pipe_config was
12002 * kzalloc'd. Code that depends on any field being zero should be
12003 * fixed, so that the crtc_state can be safely duplicated. For now,
12004 * only fields that are know to not cause problems are preserved. */
12005
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012006 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012007 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012008 shared_dpll = crtc_state->shared_dpll;
12009 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012010 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012011
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012012 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012013
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012014 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012015 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012016 crtc_state->shared_dpll = shared_dpll;
12017 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012018 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012019}
12020
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012021static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012022intel_modeset_pipe_config(struct drm_crtc *crtc,
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012023 struct drm_atomic_state *state)
Daniel Vetter7758a112012-07-08 19:40:39 +020012024{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012025 struct drm_crtc_state *crtc_state;
12026 struct intel_crtc_state *pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020012027 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012028 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012029 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012030 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012031 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012032 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012033
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030012034 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012035 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012036 return -EINVAL;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020012037 }
12038
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012039 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012040 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012041 return -EINVAL;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012042 }
12043
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012044 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12045 if (WARN_ON(!crtc_state))
12046 return -EINVAL;
12047
12048 pipe_config = to_intel_crtc_state(crtc_state);
12049
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012050 /*
12051 * XXX: Add all connectors to make the crtc state match the encoders.
12052 */
12053 if (!needs_modeset(&pipe_config->base)) {
12054 ret = drm_atomic_add_affected_connectors(state, crtc);
12055 if (ret)
12056 return ret;
12057 }
12058
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012059 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012060
Daniel Vettere143a212013-07-04 12:01:15 +020012061 pipe_config->cpu_transcoder =
12062 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012063
Imre Deak2960bc92013-07-30 13:36:32 +030012064 /*
12065 * Sanitize sync polarity flags based on requested ones. If neither
12066 * positive or negative polarity is requested, treat this as meaning
12067 * negative polarity.
12068 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012069 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012070 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012071 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012072
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012073 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012074 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012075 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012076
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012077 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12078 * plane pixel format and any sink constraints into account. Returns the
12079 * source plane bpp so that dithering can be selected on mismatches
12080 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012081 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12082 pipe_config);
12083 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012084 goto fail;
12085
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012086 /*
12087 * Determine the real pipe dimensions. Note that stereo modes can
12088 * increase the actual pipe size due to the frame doubling and
12089 * insertion of additional space for blanks between the frame. This
12090 * is stored in the crtc timings. We use the requested mode to do this
12091 * computation to clearly distinguish it from the adjusted mode, which
12092 * can be changed by the connectors in the below retry loop.
12093 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012094 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012095 &pipe_config->pipe_src_w,
12096 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012097
Daniel Vettere29c22c2013-02-21 00:00:16 +010012098encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012099 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012100 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012101 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012102
Daniel Vetter135c81b2013-07-21 21:37:09 +020012103 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012104 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12105 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012106
Daniel Vetter7758a112012-07-08 19:40:39 +020012107 /* Pass our mode to the connectors and the CRTC to give them a chance to
12108 * adjust it according to limitations or connector properties, and also
12109 * a chance to reject the mode entirely.
12110 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012111 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012112 if (connector_state->crtc != crtc)
12113 continue;
12114
12115 encoder = to_intel_encoder(connector_state->best_encoder);
12116
Daniel Vetterefea6e82013-07-21 21:36:59 +020012117 if (!(encoder->compute_config(encoder, pipe_config))) {
12118 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012119 goto fail;
12120 }
12121 }
12122
Daniel Vetterff9a6752013-06-01 17:16:21 +020012123 /* Set default port clock if not overwritten by the encoder. Needs to be
12124 * done afterwards in case the encoder adjusts the mode. */
12125 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012126 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012127 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012128
Daniel Vettera43f6e02013-06-07 23:10:32 +020012129 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012130 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012131 DRM_DEBUG_KMS("CRTC fixup failed\n");
12132 goto fail;
12133 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012134
12135 if (ret == RETRY) {
12136 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12137 ret = -EINVAL;
12138 goto fail;
12139 }
12140
12141 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12142 retry = false;
12143 goto encoder_retry;
12144 }
12145
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012146 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012147 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012148 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012149
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012150 /* Check if we need to force a modeset */
12151 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012152 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012153 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012154 ret = drm_atomic_add_affected_planes(state, crtc);
12155 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012156
12157 /*
12158 * Note we have an issue here with infoframes: current code
12159 * only updates them on the full mode set path per hw
12160 * requirements. So here we should be checking for any
12161 * required changes and forcing a mode set.
12162 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012163fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012164 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012165}
12166
Daniel Vetterea9d7582012-07-10 10:42:52 +020012167static bool intel_crtc_in_use(struct drm_crtc *crtc)
12168{
12169 struct drm_encoder *encoder;
12170 struct drm_device *dev = crtc->dev;
12171
12172 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12173 if (encoder->crtc == crtc)
12174 return true;
12175
12176 return false;
12177}
12178
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012179static void
12180intel_modeset_update_state(struct drm_atomic_state *state)
12181{
12182 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012183 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012184 struct drm_crtc *crtc;
12185 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012186 struct drm_connector *connector;
12187
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012188 intel_shared_dpll_commit(state);
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012189 drm_atomic_helper_swap_state(state->dev, state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012190
Damien Lespiaub2784e12014-08-05 11:29:37 +010012191 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012192 if (!intel_encoder->base.crtc)
12193 continue;
12194
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012195 crtc = intel_encoder->base.crtc;
12196 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12197 if (!crtc_state || !needs_modeset(crtc->state))
12198 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012199
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012200 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012201 }
12202
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012203 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
12204 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012205
Ville Syrjälä76688512014-01-10 11:28:06 +020012206 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012207 for_each_crtc(dev, crtc) {
12208 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012209
12210 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012211 }
12212
12213 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12214 if (!connector->encoder || !connector->encoder->crtc)
12215 continue;
12216
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012217 crtc = connector->encoder->crtc;
12218 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12219 if (!crtc_state || !needs_modeset(crtc->state))
12220 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012221
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012222 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012223 struct drm_property *dpms_property =
12224 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012225
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012226 connector->dpms = DRM_MODE_DPMS_ON;
12227 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012228
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012229 intel_encoder = to_intel_encoder(connector->encoder);
12230 intel_encoder->connectors_active = true;
12231 } else
12232 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012233 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012234}
12235
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012236static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012237{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012238 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012239
12240 if (clock1 == clock2)
12241 return true;
12242
12243 if (!clock1 || !clock2)
12244 return false;
12245
12246 diff = abs(clock1 - clock2);
12247
12248 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12249 return true;
12250
12251 return false;
12252}
12253
Daniel Vetter25c5b262012-07-08 22:08:04 +020012254#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12255 list_for_each_entry((intel_crtc), \
12256 &(dev)->mode_config.crtc_list, \
12257 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012258 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012259
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012260static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012261intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012262 struct intel_crtc_state *current_config,
12263 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012264{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012265#define PIPE_CONF_CHECK_X(name) \
12266 if (current_config->name != pipe_config->name) { \
12267 DRM_ERROR("mismatch in " #name " " \
12268 "(expected 0x%08x, found 0x%08x)\n", \
12269 current_config->name, \
12270 pipe_config->name); \
12271 return false; \
12272 }
12273
Daniel Vetter08a24032013-04-19 11:25:34 +020012274#define PIPE_CONF_CHECK_I(name) \
12275 if (current_config->name != pipe_config->name) { \
12276 DRM_ERROR("mismatch in " #name " " \
12277 "(expected %i, found %i)\n", \
12278 current_config->name, \
12279 pipe_config->name); \
12280 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012281 }
12282
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012283/* This is required for BDW+ where there is only one set of registers for
12284 * switching between high and low RR.
12285 * This macro can be used whenever a comparison has to be made between one
12286 * hw state and multiple sw state variables.
12287 */
12288#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12289 if ((current_config->name != pipe_config->name) && \
12290 (current_config->alt_name != pipe_config->name)) { \
12291 DRM_ERROR("mismatch in " #name " " \
12292 "(expected %i or %i, found %i)\n", \
12293 current_config->name, \
12294 current_config->alt_name, \
12295 pipe_config->name); \
12296 return false; \
12297 }
12298
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012299#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12300 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012301 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012302 "(expected %i, found %i)\n", \
12303 current_config->name & (mask), \
12304 pipe_config->name & (mask)); \
12305 return false; \
12306 }
12307
Ville Syrjälä5e550652013-09-06 23:29:07 +030012308#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12309 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12310 DRM_ERROR("mismatch in " #name " " \
12311 "(expected %i, found %i)\n", \
12312 current_config->name, \
12313 pipe_config->name); \
12314 return false; \
12315 }
12316
Daniel Vetterbb760062013-06-06 14:55:52 +020012317#define PIPE_CONF_QUIRK(quirk) \
12318 ((current_config->quirks | pipe_config->quirks) & (quirk))
12319
Daniel Vettereccb1402013-05-22 00:50:22 +020012320 PIPE_CONF_CHECK_I(cpu_transcoder);
12321
Daniel Vetter08a24032013-04-19 11:25:34 +020012322 PIPE_CONF_CHECK_I(has_pch_encoder);
12323 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012324 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12325 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12326 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12327 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12328 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012329
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012330 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012331
12332 if (INTEL_INFO(dev)->gen < 8) {
12333 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12334 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12335 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12336 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12337 PIPE_CONF_CHECK_I(dp_m_n.tu);
12338
12339 if (current_config->has_drrs) {
12340 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12341 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12342 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12343 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12344 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12345 }
12346 } else {
12347 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12348 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12349 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12350 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12351 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12352 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012353
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012354 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12355 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12356 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12357 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12358 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12359 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012360
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012361 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12362 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12363 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12364 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12365 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12366 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012367
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012368 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012369 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012370 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12371 IS_VALLEYVIEW(dev))
12372 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012373 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012374
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012375 PIPE_CONF_CHECK_I(has_audio);
12376
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012377 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012378 DRM_MODE_FLAG_INTERLACE);
12379
Daniel Vetterbb760062013-06-06 14:55:52 +020012380 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012381 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012382 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012383 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012384 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012385 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012386 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012387 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012388 DRM_MODE_FLAG_NVSYNC);
12389 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012390
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012391 PIPE_CONF_CHECK_I(pipe_src_w);
12392 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012393
Daniel Vetter99535992014-04-13 12:00:33 +020012394 /*
12395 * FIXME: BIOS likes to set up a cloned config with lvds+external
12396 * screen. Since we don't yet re-compute the pipe config when moving
12397 * just the lvds port away to another pipe the sw tracking won't match.
12398 *
12399 * Proper atomic modesets with recomputed global state will fix this.
12400 * Until then just don't check gmch state for inherited modes.
12401 */
12402 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12403 PIPE_CONF_CHECK_I(gmch_pfit.control);
12404 /* pfit ratios are autocomputed by the hw on gen4+ */
12405 if (INTEL_INFO(dev)->gen < 4)
12406 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12407 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12408 }
12409
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012410 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12411 if (current_config->pch_pfit.enabled) {
12412 PIPE_CONF_CHECK_I(pch_pfit.pos);
12413 PIPE_CONF_CHECK_I(pch_pfit.size);
12414 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012415
Chandra Kondurua1b22782015-04-07 15:28:45 -070012416 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12417
Jesse Barnese59150d2014-01-07 13:30:45 -080012418 /* BDW+ don't expose a synchronous way to read the state */
12419 if (IS_HASWELL(dev))
12420 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012421
Ville Syrjälä282740f2013-09-04 18:30:03 +030012422 PIPE_CONF_CHECK_I(double_wide);
12423
Daniel Vetter26804af2014-06-25 22:01:55 +030012424 PIPE_CONF_CHECK_X(ddi_pll_sel);
12425
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012426 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012427 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012428 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012429 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12430 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012431 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012432 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12433 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12434 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012435
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012436 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12437 PIPE_CONF_CHECK_I(pipe_bpp);
12438
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012439 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012440 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012441
Daniel Vetter66e985c2013-06-05 13:34:20 +020012442#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012443#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012444#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012445#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012446#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012447#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012448
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012449 return true;
12450}
12451
Damien Lespiau08db6652014-11-04 17:06:52 +000012452static void check_wm_state(struct drm_device *dev)
12453{
12454 struct drm_i915_private *dev_priv = dev->dev_private;
12455 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12456 struct intel_crtc *intel_crtc;
12457 int plane;
12458
12459 if (INTEL_INFO(dev)->gen < 9)
12460 return;
12461
12462 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12463 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12464
12465 for_each_intel_crtc(dev, intel_crtc) {
12466 struct skl_ddb_entry *hw_entry, *sw_entry;
12467 const enum pipe pipe = intel_crtc->pipe;
12468
12469 if (!intel_crtc->active)
12470 continue;
12471
12472 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012473 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012474 hw_entry = &hw_ddb.plane[pipe][plane];
12475 sw_entry = &sw_ddb->plane[pipe][plane];
12476
12477 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12478 continue;
12479
12480 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12481 "(expected (%u,%u), found (%u,%u))\n",
12482 pipe_name(pipe), plane + 1,
12483 sw_entry->start, sw_entry->end,
12484 hw_entry->start, hw_entry->end);
12485 }
12486
12487 /* cursor */
12488 hw_entry = &hw_ddb.cursor[pipe];
12489 sw_entry = &sw_ddb->cursor[pipe];
12490
12491 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12492 continue;
12493
12494 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12495 "(expected (%u,%u), found (%u,%u))\n",
12496 pipe_name(pipe),
12497 sw_entry->start, sw_entry->end,
12498 hw_entry->start, hw_entry->end);
12499 }
12500}
12501
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012502static void
12503check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012504{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012505 struct intel_connector *connector;
12506
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012507 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012508 /* This also checks the encoder/connector hw state with the
12509 * ->get_hw_state callbacks. */
12510 intel_connector_check_state(connector);
12511
Rob Clarke2c719b2014-12-15 13:56:32 -050012512 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012513 "connector's staged encoder doesn't match current encoder\n");
12514 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012515}
12516
12517static void
12518check_encoder_state(struct drm_device *dev)
12519{
12520 struct intel_encoder *encoder;
12521 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012522
Damien Lespiaub2784e12014-08-05 11:29:37 +010012523 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012524 bool enabled = false;
12525 bool active = false;
12526 enum pipe pipe, tracked_pipe;
12527
12528 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12529 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012530 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012531
Rob Clarke2c719b2014-12-15 13:56:32 -050012532 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012533 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012534 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012535 "encoder's active_connectors set, but no crtc\n");
12536
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012537 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012538 if (connector->base.encoder != &encoder->base)
12539 continue;
12540 enabled = true;
12541 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12542 active = true;
12543 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012544 /*
12545 * for MST connectors if we unplug the connector is gone
12546 * away but the encoder is still connected to a crtc
12547 * until a modeset happens in response to the hotplug.
12548 */
12549 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12550 continue;
12551
Rob Clarke2c719b2014-12-15 13:56:32 -050012552 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012553 "encoder's enabled state mismatch "
12554 "(expected %i, found %i)\n",
12555 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012556 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012557 "active encoder with no crtc\n");
12558
Rob Clarke2c719b2014-12-15 13:56:32 -050012559 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012560 "encoder's computed active state doesn't match tracked active state "
12561 "(expected %i, found %i)\n", active, encoder->connectors_active);
12562
12563 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012564 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012565 "encoder's hw state doesn't match sw tracking "
12566 "(expected %i, found %i)\n",
12567 encoder->connectors_active, active);
12568
12569 if (!encoder->base.crtc)
12570 continue;
12571
12572 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012573 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012574 "active encoder's pipe doesn't match"
12575 "(expected %i, found %i)\n",
12576 tracked_pipe, pipe);
12577
12578 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012579}
12580
12581static void
12582check_crtc_state(struct drm_device *dev)
12583{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012584 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012585 struct intel_crtc *crtc;
12586 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012587 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012588
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012589 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012590 bool enabled = false;
12591 bool active = false;
12592
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012593 memset(&pipe_config, 0, sizeof(pipe_config));
12594
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012595 DRM_DEBUG_KMS("[CRTC:%d]\n",
12596 crtc->base.base.id);
12597
Matt Roper83d65732015-02-25 13:12:16 -080012598 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012599 "active crtc, but not enabled in sw tracking\n");
12600
Damien Lespiaub2784e12014-08-05 11:29:37 +010012601 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012602 if (encoder->base.crtc != &crtc->base)
12603 continue;
12604 enabled = true;
12605 if (encoder->connectors_active)
12606 active = true;
12607 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012608
Rob Clarke2c719b2014-12-15 13:56:32 -050012609 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012610 "crtc's computed active state doesn't match tracked active state "
12611 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012612 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012613 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012614 "(expected %i, found %i)\n", enabled,
12615 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012616
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012617 active = dev_priv->display.get_pipe_config(crtc,
12618 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012619
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012620 /* hw state is inconsistent with the pipe quirk */
12621 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12622 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012623 active = crtc->active;
12624
Damien Lespiaub2784e12014-08-05 11:29:37 +010012625 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012626 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012627 if (encoder->base.crtc != &crtc->base)
12628 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012629 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012630 encoder->get_config(encoder, &pipe_config);
12631 }
12632
Rob Clarke2c719b2014-12-15 13:56:32 -050012633 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012634 "crtc active state doesn't match with hw state "
12635 "(expected %i, found %i)\n", crtc->active, active);
12636
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012637 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12638 "transitional active state does not match atomic hw state "
12639 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12640
Daniel Vetterc0b03412013-05-28 12:05:54 +020012641 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012642 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012643 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012644 intel_dump_pipe_config(crtc, &pipe_config,
12645 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012646 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012647 "[sw state]");
12648 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012649 }
12650}
12651
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012652static void
12653check_shared_dpll_state(struct drm_device *dev)
12654{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012655 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012656 struct intel_crtc *crtc;
12657 struct intel_dpll_hw_state dpll_hw_state;
12658 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012659
12660 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12661 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12662 int enabled_crtcs = 0, active_crtcs = 0;
12663 bool active;
12664
12665 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12666
12667 DRM_DEBUG_KMS("%s\n", pll->name);
12668
12669 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12670
Rob Clarke2c719b2014-12-15 13:56:32 -050012671 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012672 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012673 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012674 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012675 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012676 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012677 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012678 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012679 "pll on state mismatch (expected %i, found %i)\n",
12680 pll->on, active);
12681
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012682 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012683 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012684 enabled_crtcs++;
12685 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12686 active_crtcs++;
12687 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012688 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012689 "pll active crtcs mismatch (expected %i, found %i)\n",
12690 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012691 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012692 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012693 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012694
Rob Clarke2c719b2014-12-15 13:56:32 -050012695 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012696 sizeof(dpll_hw_state)),
12697 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012698 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012699}
12700
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012701void
12702intel_modeset_check_state(struct drm_device *dev)
12703{
Damien Lespiau08db6652014-11-04 17:06:52 +000012704 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012705 check_connector_state(dev);
12706 check_encoder_state(dev);
12707 check_crtc_state(dev);
12708 check_shared_dpll_state(dev);
12709}
12710
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012711void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012712 int dotclock)
12713{
12714 /*
12715 * FDI already provided one idea for the dotclock.
12716 * Yell if the encoder disagrees.
12717 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012718 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012719 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012720 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012721}
12722
Ville Syrjälä80715b22014-05-15 20:23:23 +030012723static void update_scanline_offset(struct intel_crtc *crtc)
12724{
12725 struct drm_device *dev = crtc->base.dev;
12726
12727 /*
12728 * The scanline counter increments at the leading edge of hsync.
12729 *
12730 * On most platforms it starts counting from vtotal-1 on the
12731 * first active line. That means the scanline counter value is
12732 * always one less than what we would expect. Ie. just after
12733 * start of vblank, which also occurs at start of hsync (on the
12734 * last active line), the scanline counter will read vblank_start-1.
12735 *
12736 * On gen2 the scanline counter starts counting from 1 instead
12737 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12738 * to keep the value positive), instead of adding one.
12739 *
12740 * On HSW+ the behaviour of the scanline counter depends on the output
12741 * type. For DP ports it behaves like most other platforms, but on HDMI
12742 * there's an extra 1 line difference. So we need to add two instead of
12743 * one to the value.
12744 */
12745 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012746 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012747 int vtotal;
12748
12749 vtotal = mode->crtc_vtotal;
12750 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12751 vtotal /= 2;
12752
12753 crtc->scanline_offset = vtotal - 1;
12754 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012755 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012756 crtc->scanline_offset = 2;
12757 } else
12758 crtc->scanline_offset = 1;
12759}
12760
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012761static int
12762intel_modeset_compute_config(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012763{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012764 struct drm_crtc *crtc;
12765 struct drm_crtc_state *crtc_state;
12766 int ret, i;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012767
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030012768 ret = drm_atomic_helper_check_modeset(state->dev, state);
12769 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012770 return ret;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012771
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012772 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12773 if (!crtc_state->enable &&
12774 WARN_ON(crtc_state->active))
12775 crtc_state->active = false;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012776
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012777 if (!crtc_state->enable)
12778 continue;
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012779
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012780 ret = intel_modeset_pipe_config(crtc, state);
12781 if (ret)
12782 return ret;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012783
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012784 intel_dump_pipe_config(to_intel_crtc(crtc),
12785 to_intel_crtc_state(crtc_state),
12786 "[modeset]");
12787 }
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020012788
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012789 return drm_atomic_helper_check_planes(state->dev, state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012790}
12791
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012792static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012793{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012794 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012795 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012796 unsigned clear_pipes = 0;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012797 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012798 struct intel_crtc_state *intel_crtc_state;
12799 struct drm_crtc *crtc;
12800 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012801 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012802 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012803
12804 if (!dev_priv->display.crtc_compute_clock)
12805 return 0;
12806
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012807 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12808 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012809 intel_crtc_state = to_intel_crtc_state(crtc_state);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012810
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012811 if (needs_modeset(crtc_state)) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012812 clear_pipes |= 1 << intel_crtc->pipe;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012813 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012814 }
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012815 }
12816
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012817 if (clear_pipes) {
12818 struct intel_shared_dpll_config *shared_dpll =
12819 intel_atomic_get_shared_dpll_state(state);
12820
12821 for (i = 0; i < dev_priv->num_shared_dpll; i++)
12822 shared_dpll[i].crtc_mask &= ~clear_pipes;
12823 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012824
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012825 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12826 if (!needs_modeset(crtc_state) || !crtc_state->enable)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012827 continue;
12828
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012829 intel_crtc = to_intel_crtc(crtc);
12830 intel_crtc_state = to_intel_crtc_state(crtc_state);
12831
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012832 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012833 intel_crtc_state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012834 if (ret)
12835 return ret;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012836 }
12837
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012838 return ret;
12839}
12840
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012841/* Code that should eventually be part of atomic_check() */
12842static int __intel_set_mode_checks(struct drm_atomic_state *state)
12843{
12844 struct drm_device *dev = state->dev;
12845 int ret;
12846
12847 /*
12848 * See if the config requires any additional preparation, e.g.
12849 * to adjust global state with pipes off. We need to do this
12850 * here so we can get the modeset_pipe updated config for the new
12851 * mode set on this crtc. For other crtcs we need to use the
12852 * adjusted_mode bits in the crtc directly.
12853 */
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012854 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev) || IS_BROADWELL(dev)) {
12855 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev))
12856 ret = valleyview_modeset_global_pipes(state);
12857 else
12858 ret = broadwell_modeset_global_pipes(state);
12859
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012860 if (ret)
12861 return ret;
12862 }
12863
12864 ret = __intel_set_mode_setup_plls(state);
12865 if (ret)
12866 return ret;
12867
12868 return 0;
12869}
12870
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020012871static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012872{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020012873 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012874 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012875 struct drm_crtc *crtc;
12876 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012877 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012878 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012879
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012880 ret = __intel_set_mode_checks(state);
12881 if (ret < 0)
12882 return ret;
12883
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012884 ret = drm_atomic_helper_prepare_planes(dev, state);
12885 if (ret)
12886 return ret;
12887
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012888 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012889 if (!needs_modeset(crtc_state) || !crtc->state->active)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012890 continue;
Daniel Vetter460da9162013-03-27 00:44:51 +010012891
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012892 intel_crtc_disable_planes(crtc);
12893 dev_priv->display.crtc_disable(crtc);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012894 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012895
Daniel Vetterea9d7582012-07-10 10:42:52 +020012896 /* Only after disabling all output pipelines that will be changed can we
12897 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012898 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012899
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030012900 /* The state has been swaped above, so state actually contains the
12901 * old state now. */
12902
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030012903 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020012904
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012905 drm_atomic_helper_commit_planes(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012906
12907 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012908 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012909 if (!needs_modeset(crtc->state) || !crtc->state->active)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012910 continue;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012911
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012912 update_scanline_offset(to_intel_crtc(crtc));
12913
12914 dev_priv->display.crtc_enable(crtc);
12915 intel_crtc_enable_planes(crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012916 }
Daniel Vettera6778b32012-07-02 09:56:42 +020012917
Daniel Vettera6778b32012-07-02 09:56:42 +020012918 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012919
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030012920 drm_atomic_helper_cleanup_planes(dev, state);
12921
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012922 drm_atomic_state_free(state);
12923
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030012924 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020012925}
12926
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012927static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012928{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012929 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012930 int ret;
12931
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012932 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012933 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012934 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012935
12936 return ret;
12937}
12938
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012939static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020012940{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012941 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020012942
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012943 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012944 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012945 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012946
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020012947 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020012948}
12949
Chris Wilsonc0c36b942012-12-19 16:08:43 +000012950void intel_crtc_restore_mode(struct drm_crtc *crtc)
12951{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012952 struct drm_device *dev = crtc->dev;
12953 struct drm_atomic_state *state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012954 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012955 struct intel_encoder *encoder;
12956 struct intel_connector *connector;
12957 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012958 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030012959 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012960
12961 state = drm_atomic_state_alloc(dev);
12962 if (!state) {
12963 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
12964 crtc->base.id);
12965 return;
12966 }
12967
12968 state->acquire_ctx = dev->mode_config.acquire_ctx;
12969
12970 /* The force restore path in the HW readout code relies on the staged
12971 * config still keeping the user requested config while the actual
12972 * state has been overwritten by the configuration read from HW. We
12973 * need to copy the staged config to the atomic state, otherwise the
12974 * mode set will just reapply the state the HW is already in. */
12975 for_each_intel_encoder(dev, encoder) {
12976 if (&encoder->new_crtc->base != crtc)
12977 continue;
12978
12979 for_each_intel_connector(dev, connector) {
12980 if (connector->new_encoder != encoder)
12981 continue;
12982
12983 connector_state = drm_atomic_get_connector_state(state, &connector->base);
12984 if (IS_ERR(connector_state)) {
12985 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
12986 connector->base.base.id,
12987 connector->base.name,
12988 PTR_ERR(connector_state));
12989 continue;
12990 }
12991
12992 connector_state->crtc = crtc;
12993 connector_state->best_encoder = &encoder->base;
12994 }
12995 }
12996
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030012997 for_each_intel_crtc(dev, intel_crtc) {
12998 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
12999 continue;
13000
13001 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
13002 if (IS_ERR(crtc_state)) {
13003 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13004 intel_crtc->base.base.id,
13005 PTR_ERR(crtc_state));
13006 continue;
13007 }
13008
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013009 crtc_state->base.active = crtc_state->base.enable =
13010 intel_crtc->new_enabled;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013011
13012 if (&intel_crtc->base == crtc)
13013 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013014 }
13015
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013016 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13017 crtc->primary->fb, crtc->x, crtc->y);
13018
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013019 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013020 if (ret)
13021 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013022}
13023
Daniel Vetter25c5b262012-07-08 22:08:04 +020013024#undef for_each_intel_crtc_masked
13025
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013026static bool intel_connector_in_mode_set(struct intel_connector *connector,
13027 struct drm_mode_set *set)
13028{
13029 int ro;
13030
13031 for (ro = 0; ro < set->num_connectors; ro++)
13032 if (set->connectors[ro] == &connector->base)
13033 return true;
13034
13035 return false;
13036}
13037
Daniel Vetter2e431052012-07-04 22:42:15 +020013038static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013039intel_modeset_stage_output_state(struct drm_device *dev,
13040 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013041 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013042{
Daniel Vetter9a935852012-07-05 22:34:27 +020013043 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013044 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013045 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013046 struct drm_crtc *crtc;
13047 struct drm_crtc_state *crtc_state;
13048 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013049
Damien Lespiau9abdda72013-02-13 13:29:23 +000013050 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013051 * of connectors. For paranoia, double-check this. */
13052 WARN_ON(!set->fb && (set->num_connectors != 0));
13053 WARN_ON(set->fb && (set->num_connectors == 0));
13054
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013055 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013056 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13057
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013058 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13059 continue;
13060
13061 connector_state =
13062 drm_atomic_get_connector_state(state, &connector->base);
13063 if (IS_ERR(connector_state))
13064 return PTR_ERR(connector_state);
13065
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013066 if (in_mode_set) {
13067 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013068 connector_state->best_encoder =
13069 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013070 }
13071
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013072 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013073 continue;
13074
Daniel Vetter9a935852012-07-05 22:34:27 +020013075 /* If we disable the crtc, disable all its connectors. Also, if
13076 * the connector is on the changing crtc but not on the new
13077 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013078 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013079 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013080
13081 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13082 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013083 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013084 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013085 }
13086 /* connector->new_encoder is now updated for all connectors. */
13087
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013088 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13089 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013090
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013091 if (!connector_state->best_encoder) {
13092 ret = drm_atomic_set_crtc_for_connector(connector_state,
13093 NULL);
13094 if (ret)
13095 return ret;
13096
Daniel Vetter50f56112012-07-02 09:35:43 +020013097 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013098 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013099
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013100 if (intel_connector_in_mode_set(connector, set)) {
13101 struct drm_crtc *crtc = connector->base.state->crtc;
13102
13103 /* If this connector was in a previous crtc, add it
13104 * to the state. We might need to disable it. */
13105 if (crtc) {
13106 crtc_state =
13107 drm_atomic_get_crtc_state(state, crtc);
13108 if (IS_ERR(crtc_state))
13109 return PTR_ERR(crtc_state);
13110 }
13111
13112 ret = drm_atomic_set_crtc_for_connector(connector_state,
13113 set->crtc);
13114 if (ret)
13115 return ret;
13116 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013117
13118 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013119 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13120 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013121 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013122 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013123
Daniel Vetter9a935852012-07-05 22:34:27 +020013124 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13125 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013126 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013127 connector_state->crtc->base.id);
13128
13129 if (connector_state->best_encoder != &connector->encoder->base)
13130 connector->encoder =
13131 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013132 }
13133
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013134 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013135 bool has_connectors;
13136
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013137 ret = drm_atomic_add_affected_connectors(state, crtc);
13138 if (ret)
13139 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013140
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013141 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13142 if (has_connectors != crtc_state->enable)
13143 crtc_state->enable =
13144 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013145 }
13146
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013147 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13148 set->fb, set->x, set->y);
13149 if (ret)
13150 return ret;
13151
13152 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13153 if (IS_ERR(crtc_state))
13154 return PTR_ERR(crtc_state);
13155
13156 if (set->mode)
13157 drm_mode_copy(&crtc_state->mode, set->mode);
13158
13159 if (set->num_connectors)
13160 crtc_state->active = true;
13161
Daniel Vetter2e431052012-07-04 22:42:15 +020013162 return 0;
13163}
13164
13165static int intel_crtc_set_config(struct drm_mode_set *set)
13166{
13167 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013168 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013169 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013170
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013171 BUG_ON(!set);
13172 BUG_ON(!set->crtc);
13173 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013174
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013175 /* Enforce sane interface api - has been abused by the fb helper. */
13176 BUG_ON(!set->mode && set->fb);
13177 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013178
Daniel Vetter2e431052012-07-04 22:42:15 +020013179 if (set->fb) {
13180 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13181 set->crtc->base.id, set->fb->base.id,
13182 (int)set->num_connectors, set->x, set->y);
13183 } else {
13184 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013185 }
13186
13187 dev = set->crtc->dev;
13188
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013189 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013190 if (!state)
13191 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013192
13193 state->acquire_ctx = dev->mode_config.acquire_ctx;
13194
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013195 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013196 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013197 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013198
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013199 ret = intel_modeset_compute_config(state);
13200 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013201 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013202
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013203 intel_update_pipe_size(to_intel_crtc(set->crtc));
13204
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013205 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013206 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013207 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13208 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013209 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013210
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013211out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013212 if (ret)
13213 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013214 return ret;
13215}
13216
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013217static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013218 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013219 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013220 .destroy = intel_crtc_destroy,
13221 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013222 .atomic_duplicate_state = intel_crtc_duplicate_state,
13223 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013224};
13225
Daniel Vetter53589012013-06-05 13:34:16 +020013226static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13227 struct intel_shared_dpll *pll,
13228 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013229{
Daniel Vetter53589012013-06-05 13:34:16 +020013230 uint32_t val;
13231
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013232 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013233 return false;
13234
Daniel Vetter53589012013-06-05 13:34:16 +020013235 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013236 hw_state->dpll = val;
13237 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13238 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013239
13240 return val & DPLL_VCO_ENABLE;
13241}
13242
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013243static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13244 struct intel_shared_dpll *pll)
13245{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013246 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13247 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013248}
13249
Daniel Vettere7b903d2013-06-05 13:34:14 +020013250static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13251 struct intel_shared_dpll *pll)
13252{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013253 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013254 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013255
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013256 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013257
13258 /* Wait for the clocks to stabilize. */
13259 POSTING_READ(PCH_DPLL(pll->id));
13260 udelay(150);
13261
13262 /* The pixel multiplier can only be updated once the
13263 * DPLL is enabled and the clocks are stable.
13264 *
13265 * So write it again.
13266 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013267 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013268 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013269 udelay(200);
13270}
13271
13272static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13273 struct intel_shared_dpll *pll)
13274{
13275 struct drm_device *dev = dev_priv->dev;
13276 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013277
13278 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013279 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013280 if (intel_crtc_to_shared_dpll(crtc) == pll)
13281 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13282 }
13283
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013284 I915_WRITE(PCH_DPLL(pll->id), 0);
13285 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013286 udelay(200);
13287}
13288
Daniel Vetter46edb022013-06-05 13:34:12 +020013289static char *ibx_pch_dpll_names[] = {
13290 "PCH DPLL A",
13291 "PCH DPLL B",
13292};
13293
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013294static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013295{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013296 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013297 int i;
13298
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013299 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013300
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013301 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013302 dev_priv->shared_dplls[i].id = i;
13303 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013304 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013305 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13306 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013307 dev_priv->shared_dplls[i].get_hw_state =
13308 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013309 }
13310}
13311
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013312static void intel_shared_dpll_init(struct drm_device *dev)
13313{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013314 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013315
Ville Syrjäläb6283052015-06-03 15:45:07 +030013316 intel_update_cdclk(dev);
13317
Daniel Vetter9cd86932014-06-25 22:01:57 +030013318 if (HAS_DDI(dev))
13319 intel_ddi_pll_init(dev);
13320 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013321 ibx_pch_dpll_init(dev);
13322 else
13323 dev_priv->num_shared_dpll = 0;
13324
13325 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013326}
13327
Matt Roper6beb8c232014-12-01 15:40:14 -080013328/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013329 * intel_wm_need_update - Check whether watermarks need updating
13330 * @plane: drm plane
13331 * @state: new plane state
13332 *
13333 * Check current plane state versus the new one to determine whether
13334 * watermarks need to be recalculated.
13335 *
13336 * Returns true or false.
13337 */
13338bool intel_wm_need_update(struct drm_plane *plane,
13339 struct drm_plane_state *state)
13340{
13341 /* Update watermarks on tiling changes. */
13342 if (!plane->state->fb || !state->fb ||
13343 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
13344 plane->state->rotation != state->rotation)
13345 return true;
13346
13347 return false;
13348}
13349
13350/**
Matt Roper6beb8c232014-12-01 15:40:14 -080013351 * intel_prepare_plane_fb - Prepare fb for usage on plane
13352 * @plane: drm plane to prepare for
13353 * @fb: framebuffer to prepare for presentation
13354 *
13355 * Prepares a framebuffer for usage on a display plane. Generally this
13356 * involves pinning the underlying object and updating the frontbuffer tracking
13357 * bits. Some older platforms need special physical address handling for
13358 * cursor planes.
13359 *
13360 * Returns 0 on success, negative error code on failure.
13361 */
13362int
13363intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013364 struct drm_framebuffer *fb,
13365 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013366{
13367 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013368 struct intel_plane *intel_plane = to_intel_plane(plane);
13369 enum pipe pipe = intel_plane->pipe;
13370 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13371 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13372 unsigned frontbuffer_bits = 0;
13373 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013374
Matt Roperea2c67b2014-12-23 10:41:52 -080013375 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013376 return 0;
13377
Matt Roper6beb8c232014-12-01 15:40:14 -080013378 switch (plane->type) {
13379 case DRM_PLANE_TYPE_PRIMARY:
13380 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13381 break;
13382 case DRM_PLANE_TYPE_CURSOR:
13383 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13384 break;
13385 case DRM_PLANE_TYPE_OVERLAY:
13386 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13387 break;
13388 }
Matt Roper465c1202014-05-29 08:06:54 -070013389
Matt Roper4c345742014-07-09 16:22:10 -070013390 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013391
Matt Roper6beb8c232014-12-01 15:40:14 -080013392 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13393 INTEL_INFO(dev)->cursor_needs_physical) {
13394 int align = IS_I830(dev) ? 16 * 1024 : 256;
13395 ret = i915_gem_object_attach_phys(obj, align);
13396 if (ret)
13397 DRM_DEBUG_KMS("failed to attach phys object\n");
13398 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013399 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013400 }
13401
13402 if (ret == 0)
13403 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
13404
13405 mutex_unlock(&dev->struct_mutex);
13406
13407 return ret;
13408}
13409
Matt Roper38f3ce32014-12-02 07:45:25 -080013410/**
13411 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13412 * @plane: drm plane to clean up for
13413 * @fb: old framebuffer that was on plane
13414 *
13415 * Cleans up a framebuffer that has just been removed from a plane.
13416 */
13417void
13418intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013419 struct drm_framebuffer *fb,
13420 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013421{
13422 struct drm_device *dev = plane->dev;
13423 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13424
13425 if (WARN_ON(!obj))
13426 return;
13427
13428 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13429 !INTEL_INFO(dev)->cursor_needs_physical) {
13430 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013431 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013432 mutex_unlock(&dev->struct_mutex);
13433 }
Matt Roper465c1202014-05-29 08:06:54 -070013434}
13435
Chandra Konduru6156a452015-04-27 13:48:39 -070013436int
13437skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13438{
13439 int max_scale;
13440 struct drm_device *dev;
13441 struct drm_i915_private *dev_priv;
13442 int crtc_clock, cdclk;
13443
13444 if (!intel_crtc || !crtc_state)
13445 return DRM_PLANE_HELPER_NO_SCALING;
13446
13447 dev = intel_crtc->base.dev;
13448 dev_priv = dev->dev_private;
13449 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13450 cdclk = dev_priv->display.get_display_clock_speed(dev);
13451
13452 if (!crtc_clock || !cdclk)
13453 return DRM_PLANE_HELPER_NO_SCALING;
13454
13455 /*
13456 * skl max scale is lower of:
13457 * close to 3 but not 3, -1 is for that purpose
13458 * or
13459 * cdclk/crtc_clock
13460 */
13461 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13462
13463 return max_scale;
13464}
13465
Matt Roper465c1202014-05-29 08:06:54 -070013466static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013467intel_check_primary_plane(struct drm_plane *plane,
13468 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013469{
Matt Roper32b7eee2014-12-24 07:59:06 -080013470 struct drm_device *dev = plane->dev;
13471 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080013472 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013473 struct intel_crtc *intel_crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013474 struct intel_crtc_state *crtc_state;
Matt Roper2b875c22014-12-01 15:40:13 -080013475 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013476 struct drm_rect *dest = &state->dst;
13477 struct drm_rect *src = &state->src;
13478 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053013479 bool can_position = false;
Chandra Konduru6156a452015-04-27 13:48:39 -070013480 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13481 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013482 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013483
Matt Roperea2c67b2014-12-23 10:41:52 -080013484 crtc = crtc ? crtc : plane->crtc;
13485 intel_crtc = to_intel_crtc(crtc);
Chandra Konduru6156a452015-04-27 13:48:39 -070013486 crtc_state = state->base.state ?
13487 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
Matt Roperea2c67b2014-12-23 10:41:52 -080013488
Chandra Konduru6156a452015-04-27 13:48:39 -070013489 if (INTEL_INFO(dev)->gen >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -070013490 /* use scaler when colorkey is not required */
13491 if (to_intel_plane(plane)->ckey.flags == I915_SET_COLORKEY_NONE) {
13492 min_scale = 1;
13493 max_scale = skl_max_scale(intel_crtc, crtc_state);
13494 }
Sonika Jindald8106362015-04-10 14:37:28 +053013495 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013496 }
Sonika Jindald8106362015-04-10 14:37:28 +053013497
Matt Roperc59cb172014-12-01 15:40:16 -080013498 ret = drm_plane_helper_check_update(plane, crtc, fb,
13499 src, dest, clip,
Chandra Konduru6156a452015-04-27 13:48:39 -070013500 min_scale,
13501 max_scale,
Sonika Jindald8106362015-04-10 14:37:28 +053013502 can_position, true,
13503 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080013504 if (ret)
13505 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013506
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013507 if (intel_crtc->active) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013508 struct intel_plane_state *old_state =
13509 to_intel_plane_state(plane->state);
13510
Matt Roper32b7eee2014-12-24 07:59:06 -080013511 intel_crtc->atomic.wait_for_flips = true;
13512
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013513 /*
13514 * FBC does not work on some platforms for rotated
13515 * planes, so disable it when rotation is not 0 and
13516 * update it when rotation is set back to 0.
13517 *
13518 * FIXME: This is redundant with the fbc update done in
13519 * the primary plane enable function except that that
13520 * one is done too late. We eventually need to unify
13521 * this.
13522 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013523 if (state->visible &&
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013524 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020013525 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080013526 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013527 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013528 }
13529
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013530 if (state->visible && !old_state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080013531 /*
13532 * BDW signals flip done immediately if the plane
13533 * is disabled, even if the plane enable is already
13534 * armed to occur at the next vblank :(
13535 */
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030013536 if (IS_BROADWELL(dev))
Matt Roper32b7eee2014-12-24 07:59:06 -080013537 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstfb9d6cf2015-06-01 12:49:56 +020013538
13539 if (crtc_state && !needs_modeset(&crtc_state->base))
13540 intel_crtc->atomic.post_enable_primary = true;
Matt Roper32b7eee2014-12-24 07:59:06 -080013541 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013542
Maarten Lankhorstfb9d6cf2015-06-01 12:49:56 +020013543 if (!state->visible && old_state->visible &&
13544 crtc_state && !needs_modeset(&crtc_state->base))
13545 intel_crtc->atomic.pre_disable_primary = true;
13546
Matt Roper32b7eee2014-12-24 07:59:06 -080013547 intel_crtc->atomic.fb_bits |=
13548 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13549
13550 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013551
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000013552 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000013553 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080013554 }
13555
Chandra Konduru6156a452015-04-27 13:48:39 -070013556 if (INTEL_INFO(dev)->gen >= 9) {
13557 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13558 to_intel_plane(plane), state, 0);
13559 if (ret)
13560 return ret;
13561 }
13562
Matt Roperc59cb172014-12-01 15:40:16 -080013563 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013564}
13565
Sonika Jindal48404c12014-08-22 14:06:04 +053013566static void
13567intel_commit_primary_plane(struct drm_plane *plane,
13568 struct intel_plane_state *state)
13569{
Matt Roper2b875c22014-12-01 15:40:13 -080013570 struct drm_crtc *crtc = state->base.crtc;
13571 struct drm_framebuffer *fb = state->base.fb;
13572 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013573 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013574 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053013575 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013576
Matt Roperea2c67b2014-12-23 10:41:52 -080013577 crtc = crtc ? crtc : plane->crtc;
13578 intel_crtc = to_intel_crtc(crtc);
13579
Matt Ropercf4c7c12014-12-04 10:27:42 -080013580 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053013581 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070013582 crtc->y = src->y1 >> 16;
13583
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013584 if (intel_crtc->active) {
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013585 if (state->visible)
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013586 /* FIXME: kill this fastboot hack */
13587 intel_update_pipe_size(intel_crtc);
13588
Maarten Lankhorst27321ae2015-04-21 17:12:52 +030013589 dev_priv->display.update_primary_plane(crtc, plane->fb,
13590 crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013591 }
13592}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013593
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013594static void
13595intel_disable_primary_plane(struct drm_plane *plane,
13596 struct drm_crtc *crtc,
13597 bool force)
13598{
13599 struct drm_device *dev = plane->dev;
13600 struct drm_i915_private *dev_priv = dev->dev_private;
13601
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013602 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13603}
13604
Matt Roper32b7eee2014-12-24 07:59:06 -080013605static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13606{
13607 struct drm_device *dev = crtc->dev;
13608 struct drm_i915_private *dev_priv = dev->dev_private;
13609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013610 struct intel_plane *intel_plane;
13611 struct drm_plane *p;
13612 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013613
Matt Roperea2c67b2014-12-23 10:41:52 -080013614 /* Track fb's for any planes being disabled */
13615 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13616 intel_plane = to_intel_plane(p);
13617
13618 if (intel_crtc->atomic.disabled_planes &
13619 (1 << drm_plane_index(p))) {
13620 switch (p->type) {
13621 case DRM_PLANE_TYPE_PRIMARY:
13622 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13623 break;
13624 case DRM_PLANE_TYPE_CURSOR:
13625 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13626 break;
13627 case DRM_PLANE_TYPE_OVERLAY:
13628 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13629 break;
13630 }
13631
13632 mutex_lock(&dev->struct_mutex);
13633 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13634 mutex_unlock(&dev->struct_mutex);
13635 }
13636 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013637
Matt Roper32b7eee2014-12-24 07:59:06 -080013638 if (intel_crtc->atomic.wait_for_flips)
13639 intel_crtc_wait_for_pending_flips(crtc);
13640
13641 if (intel_crtc->atomic.disable_fbc)
13642 intel_fbc_disable(dev);
13643
13644 if (intel_crtc->atomic.pre_disable_primary)
13645 intel_pre_disable_primary(crtc);
13646
13647 if (intel_crtc->atomic.update_wm)
13648 intel_update_watermarks(crtc);
13649
13650 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013651
13652 /* Perform vblank evasion around commit operation */
13653 if (intel_crtc->active)
13654 intel_crtc->atomic.evade =
13655 intel_pipe_update_start(intel_crtc,
13656 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080013657}
13658
13659static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13660{
13661 struct drm_device *dev = crtc->dev;
13662 struct drm_i915_private *dev_priv = dev->dev_private;
13663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13664 struct drm_plane *p;
13665
Matt Roperc34c9ee2014-12-23 10:41:50 -080013666 if (intel_crtc->atomic.evade)
13667 intel_pipe_update_end(intel_crtc,
13668 intel_crtc->atomic.start_vbl_count);
13669
Matt Roper32b7eee2014-12-24 07:59:06 -080013670 intel_runtime_pm_put(dev_priv);
13671
Maarten Lankhorst8a8f7f42015-06-01 12:49:55 +020013672 if (intel_crtc->atomic.wait_vblank && intel_crtc->active)
Matt Roper32b7eee2014-12-24 07:59:06 -080013673 intel_wait_for_vblank(dev, intel_crtc->pipe);
13674
13675 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13676
13677 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013678 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013679 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013680 mutex_unlock(&dev->struct_mutex);
13681 }
Matt Roper465c1202014-05-29 08:06:54 -070013682
Matt Roper32b7eee2014-12-24 07:59:06 -080013683 if (intel_crtc->atomic.post_enable_primary)
13684 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013685
Matt Roper32b7eee2014-12-24 07:59:06 -080013686 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13687 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13688 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13689 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013690
Matt Roper32b7eee2014-12-24 07:59:06 -080013691 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013692}
13693
Matt Ropercf4c7c12014-12-04 10:27:42 -080013694/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013695 * intel_plane_destroy - destroy a plane
13696 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013697 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013698 * Common destruction function for all types of planes (primary, cursor,
13699 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013700 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013701void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013702{
13703 struct intel_plane *intel_plane = to_intel_plane(plane);
13704 drm_plane_cleanup(plane);
13705 kfree(intel_plane);
13706}
13707
Matt Roper65a3fea2015-01-21 16:35:42 -080013708const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013709 .update_plane = drm_atomic_helper_update_plane,
13710 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013711 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013712 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013713 .atomic_get_property = intel_plane_atomic_get_property,
13714 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013715 .atomic_duplicate_state = intel_plane_duplicate_state,
13716 .atomic_destroy_state = intel_plane_destroy_state,
13717
Matt Roper465c1202014-05-29 08:06:54 -070013718};
13719
13720static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13721 int pipe)
13722{
13723 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013724 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013725 const uint32_t *intel_primary_formats;
13726 int num_formats;
13727
13728 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13729 if (primary == NULL)
13730 return NULL;
13731
Matt Roper8e7d6882015-01-21 16:35:41 -080013732 state = intel_create_plane_state(&primary->base);
13733 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013734 kfree(primary);
13735 return NULL;
13736 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013737 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013738
Matt Roper465c1202014-05-29 08:06:54 -070013739 primary->can_scale = false;
13740 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013741 if (INTEL_INFO(dev)->gen >= 9) {
13742 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013743 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013744 }
Matt Roper465c1202014-05-29 08:06:54 -070013745 primary->pipe = pipe;
13746 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013747 primary->check_plane = intel_check_primary_plane;
13748 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013749 primary->disable_plane = intel_disable_primary_plane;
Chandra Konduru08e221f2015-04-07 15:28:37 -070013750 primary->ckey.flags = I915_SET_COLORKEY_NONE;
Matt Roper465c1202014-05-29 08:06:54 -070013751 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13752 primary->plane = !pipe;
13753
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013754 if (INTEL_INFO(dev)->gen >= 9) {
13755 intel_primary_formats = skl_primary_formats;
13756 num_formats = ARRAY_SIZE(skl_primary_formats);
13757 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013758 intel_primary_formats = i965_primary_formats;
13759 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013760 } else {
13761 intel_primary_formats = i8xx_primary_formats;
13762 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013763 }
13764
13765 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013766 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013767 intel_primary_formats, num_formats,
13768 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013769
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013770 if (INTEL_INFO(dev)->gen >= 4)
13771 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013772
Matt Roperea2c67b2014-12-23 10:41:52 -080013773 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13774
Matt Roper465c1202014-05-29 08:06:54 -070013775 return &primary->base;
13776}
13777
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013778void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13779{
13780 if (!dev->mode_config.rotation_property) {
13781 unsigned long flags = BIT(DRM_ROTATE_0) |
13782 BIT(DRM_ROTATE_180);
13783
13784 if (INTEL_INFO(dev)->gen >= 9)
13785 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13786
13787 dev->mode_config.rotation_property =
13788 drm_mode_create_rotation_property(dev, flags);
13789 }
13790 if (dev->mode_config.rotation_property)
13791 drm_object_attach_property(&plane->base.base,
13792 dev->mode_config.rotation_property,
13793 plane->base.state->rotation);
13794}
13795
Matt Roper3d7d6512014-06-10 08:28:13 -070013796static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013797intel_check_cursor_plane(struct drm_plane *plane,
13798 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013799{
Matt Roper2b875c22014-12-01 15:40:13 -080013800 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013801 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013802 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013803 struct drm_rect *dest = &state->dst;
13804 struct drm_rect *src = &state->src;
13805 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013806 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080013807 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013808 unsigned stride;
13809 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013810
Matt Roperea2c67b2014-12-23 10:41:52 -080013811 crtc = crtc ? crtc : plane->crtc;
13812 intel_crtc = to_intel_crtc(crtc);
13813
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013814 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013815 src, dest, clip,
13816 DRM_PLANE_HELPER_NO_SCALING,
13817 DRM_PLANE_HELPER_NO_SCALING,
13818 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013819 if (ret)
13820 return ret;
13821
13822
13823 /* if we want to turn off the cursor ignore width and height */
13824 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080013825 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013826
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013827 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080013828 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13829 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13830 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013831 return -EINVAL;
13832 }
13833
Matt Roperea2c67b2014-12-23 10:41:52 -080013834 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13835 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013836 DRM_DEBUG_KMS("buffer is too small\n");
13837 return -ENOMEM;
13838 }
13839
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013840 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013841 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13842 ret = -EINVAL;
13843 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013844
Matt Roper32b7eee2014-12-24 07:59:06 -080013845finish:
13846 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020013847 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080013848 intel_crtc->atomic.update_wm = true;
13849
13850 intel_crtc->atomic.fb_bits |=
13851 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13852 }
13853
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013854 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013855}
13856
Matt Roperf4a2cf22014-12-01 15:40:12 -080013857static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013858intel_disable_cursor_plane(struct drm_plane *plane,
13859 struct drm_crtc *crtc,
13860 bool force)
13861{
13862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13863
13864 if (!force) {
13865 plane->fb = NULL;
13866 intel_crtc->cursor_bo = NULL;
13867 intel_crtc->cursor_addr = 0;
13868 }
13869
13870 intel_crtc_update_cursor(crtc, false);
13871}
13872
13873static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013874intel_commit_cursor_plane(struct drm_plane *plane,
13875 struct intel_plane_state *state)
13876{
Matt Roper2b875c22014-12-01 15:40:13 -080013877 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013878 struct drm_device *dev = plane->dev;
13879 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013880 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013881 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013882
Matt Roperea2c67b2014-12-23 10:41:52 -080013883 crtc = crtc ? crtc : plane->crtc;
13884 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013885
Matt Roperea2c67b2014-12-23 10:41:52 -080013886 plane->fb = state->base.fb;
13887 crtc->cursor_x = state->base.crtc_x;
13888 crtc->cursor_y = state->base.crtc_y;
13889
Gustavo Padovana912f122014-12-01 15:40:10 -080013890 if (intel_crtc->cursor_bo == obj)
13891 goto update;
13892
Matt Roperf4a2cf22014-12-01 15:40:12 -080013893 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013894 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013895 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013896 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013897 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013898 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013899
Gustavo Padovana912f122014-12-01 15:40:10 -080013900 intel_crtc->cursor_addr = addr;
13901 intel_crtc->cursor_bo = obj;
13902update:
Gustavo Padovana912f122014-12-01 15:40:10 -080013903
Matt Roper32b7eee2014-12-24 07:59:06 -080013904 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013905 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013906}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013907
Matt Roper3d7d6512014-06-10 08:28:13 -070013908static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13909 int pipe)
13910{
13911 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013912 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013913
13914 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13915 if (cursor == NULL)
13916 return NULL;
13917
Matt Roper8e7d6882015-01-21 16:35:41 -080013918 state = intel_create_plane_state(&cursor->base);
13919 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013920 kfree(cursor);
13921 return NULL;
13922 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013923 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013924
Matt Roper3d7d6512014-06-10 08:28:13 -070013925 cursor->can_scale = false;
13926 cursor->max_downscale = 1;
13927 cursor->pipe = pipe;
13928 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080013929 cursor->check_plane = intel_check_cursor_plane;
13930 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013931 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013932
13933 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013934 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013935 intel_cursor_formats,
13936 ARRAY_SIZE(intel_cursor_formats),
13937 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013938
13939 if (INTEL_INFO(dev)->gen >= 4) {
13940 if (!dev->mode_config.rotation_property)
13941 dev->mode_config.rotation_property =
13942 drm_mode_create_rotation_property(dev,
13943 BIT(DRM_ROTATE_0) |
13944 BIT(DRM_ROTATE_180));
13945 if (dev->mode_config.rotation_property)
13946 drm_object_attach_property(&cursor->base.base,
13947 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013948 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013949 }
13950
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013951 if (INTEL_INFO(dev)->gen >=9)
13952 state->scaler_id = -1;
13953
Matt Roperea2c67b2014-12-23 10:41:52 -080013954 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13955
Matt Roper3d7d6512014-06-10 08:28:13 -070013956 return &cursor->base;
13957}
13958
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013959static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13960 struct intel_crtc_state *crtc_state)
13961{
13962 int i;
13963 struct intel_scaler *intel_scaler;
13964 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13965
13966 for (i = 0; i < intel_crtc->num_scalers; i++) {
13967 intel_scaler = &scaler_state->scalers[i];
13968 intel_scaler->in_use = 0;
13969 intel_scaler->id = i;
13970
13971 intel_scaler->mode = PS_SCALER_MODE_DYN;
13972 }
13973
13974 scaler_state->scaler_id = -1;
13975}
13976
Hannes Ederb358d0a2008-12-18 21:18:47 +010013977static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013978{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013979 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013980 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013981 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013982 struct drm_plane *primary = NULL;
13983 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013984 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013985
Daniel Vetter955382f2013-09-19 14:05:45 +020013986 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013987 if (intel_crtc == NULL)
13988 return;
13989
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013990 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13991 if (!crtc_state)
13992 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013993 intel_crtc->config = crtc_state;
13994 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013995 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013996
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013997 /* initialize shared scalers */
13998 if (INTEL_INFO(dev)->gen >= 9) {
13999 if (pipe == PIPE_C)
14000 intel_crtc->num_scalers = 1;
14001 else
14002 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14003
14004 skl_init_scalers(dev, intel_crtc, crtc_state);
14005 }
14006
Matt Roper465c1202014-05-29 08:06:54 -070014007 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014008 if (!primary)
14009 goto fail;
14010
14011 cursor = intel_cursor_plane_create(dev, pipe);
14012 if (!cursor)
14013 goto fail;
14014
Matt Roper465c1202014-05-29 08:06:54 -070014015 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014016 cursor, &intel_crtc_funcs);
14017 if (ret)
14018 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014019
14020 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014021 for (i = 0; i < 256; i++) {
14022 intel_crtc->lut_r[i] = i;
14023 intel_crtc->lut_g[i] = i;
14024 intel_crtc->lut_b[i] = i;
14025 }
14026
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014027 /*
14028 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014029 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014030 */
Jesse Barnes80824002009-09-10 15:28:06 -070014031 intel_crtc->pipe = pipe;
14032 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014033 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014034 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014035 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014036 }
14037
Chris Wilson4b0e3332014-05-30 16:35:26 +030014038 intel_crtc->cursor_base = ~0;
14039 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014040 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014041
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014042 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14043 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14044 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14045 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14046
Jesse Barnes79e53942008-11-07 14:24:08 -080014047 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014048
14049 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014050 return;
14051
14052fail:
14053 if (primary)
14054 drm_plane_cleanup(primary);
14055 if (cursor)
14056 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014057 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014058 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014059}
14060
Jesse Barnes752aa882013-10-31 18:55:49 +020014061enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14062{
14063 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014064 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014065
Rob Clark51fd3712013-11-19 12:10:12 -050014066 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014067
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014068 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014069 return INVALID_PIPE;
14070
14071 return to_intel_crtc(encoder->crtc)->pipe;
14072}
14073
Carl Worth08d7b3d2009-04-29 14:43:54 -070014074int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014075 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014076{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014077 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014078 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014079 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014080
Rob Clark7707e652014-07-17 23:30:04 -040014081 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014082
Rob Clark7707e652014-07-17 23:30:04 -040014083 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014084 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014085 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014086 }
14087
Rob Clark7707e652014-07-17 23:30:04 -040014088 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014089 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014090
Daniel Vetterc05422d2009-08-11 16:05:30 +020014091 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014092}
14093
Daniel Vetter66a92782012-07-12 20:08:18 +020014094static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014095{
Daniel Vetter66a92782012-07-12 20:08:18 +020014096 struct drm_device *dev = encoder->base.dev;
14097 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014098 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014099 int entry = 0;
14100
Damien Lespiaub2784e12014-08-05 11:29:37 +010014101 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014102 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014103 index_mask |= (1 << entry);
14104
Jesse Barnes79e53942008-11-07 14:24:08 -080014105 entry++;
14106 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014107
Jesse Barnes79e53942008-11-07 14:24:08 -080014108 return index_mask;
14109}
14110
Chris Wilson4d302442010-12-14 19:21:29 +000014111static bool has_edp_a(struct drm_device *dev)
14112{
14113 struct drm_i915_private *dev_priv = dev->dev_private;
14114
14115 if (!IS_MOBILE(dev))
14116 return false;
14117
14118 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14119 return false;
14120
Damien Lespiaue3589902014-02-07 19:12:50 +000014121 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014122 return false;
14123
14124 return true;
14125}
14126
Jesse Barnes84b4e042014-06-25 08:24:29 -070014127static bool intel_crt_present(struct drm_device *dev)
14128{
14129 struct drm_i915_private *dev_priv = dev->dev_private;
14130
Damien Lespiau884497e2013-12-03 13:56:23 +000014131 if (INTEL_INFO(dev)->gen >= 9)
14132 return false;
14133
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014134 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014135 return false;
14136
14137 if (IS_CHERRYVIEW(dev))
14138 return false;
14139
14140 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14141 return false;
14142
14143 return true;
14144}
14145
Jesse Barnes79e53942008-11-07 14:24:08 -080014146static void intel_setup_outputs(struct drm_device *dev)
14147{
Eric Anholt725e30a2009-01-22 13:01:02 -080014148 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014149 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014150 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014151
Daniel Vetterc9093352013-06-06 22:22:47 +020014152 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014153
Jesse Barnes84b4e042014-06-25 08:24:29 -070014154 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014155 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014156
Vandana Kannanc776eb22014-08-19 12:05:01 +053014157 if (IS_BROXTON(dev)) {
14158 /*
14159 * FIXME: Broxton doesn't support port detection via the
14160 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14161 * detect the ports.
14162 */
14163 intel_ddi_init(dev, PORT_A);
14164 intel_ddi_init(dev, PORT_B);
14165 intel_ddi_init(dev, PORT_C);
14166 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014167 int found;
14168
Jesse Barnesde31fac2015-03-06 15:53:32 -080014169 /*
14170 * Haswell uses DDI functions to detect digital outputs.
14171 * On SKL pre-D0 the strap isn't connected, so we assume
14172 * it's there.
14173 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014174 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014175 /* WaIgnoreDDIAStrap: skl */
14176 if (found ||
14177 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014178 intel_ddi_init(dev, PORT_A);
14179
14180 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14181 * register */
14182 found = I915_READ(SFUSE_STRAP);
14183
14184 if (found & SFUSE_STRAP_DDIB_DETECTED)
14185 intel_ddi_init(dev, PORT_B);
14186 if (found & SFUSE_STRAP_DDIC_DETECTED)
14187 intel_ddi_init(dev, PORT_C);
14188 if (found & SFUSE_STRAP_DDID_DETECTED)
14189 intel_ddi_init(dev, PORT_D);
14190 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014191 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014192 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014193
14194 if (has_edp_a(dev))
14195 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014196
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014197 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014198 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014199 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014200 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014201 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014202 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014203 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014204 }
14205
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014206 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014207 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014208
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014209 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014210 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014211
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014212 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014213 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014214
Daniel Vetter270b3042012-10-27 15:52:05 +020014215 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014216 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014217 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014218 /*
14219 * The DP_DETECTED bit is the latched state of the DDC
14220 * SDA pin at boot. However since eDP doesn't require DDC
14221 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14222 * eDP ports may have been muxed to an alternate function.
14223 * Thus we can't rely on the DP_DETECTED bit alone to detect
14224 * eDP ports. Consult the VBT as well as DP_DETECTED to
14225 * detect eDP ports.
14226 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014227 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14228 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014229 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14230 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014231 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14232 intel_dp_is_edp(dev, PORT_B))
14233 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014234
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014235 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14236 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014237 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14238 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014239 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14240 intel_dp_is_edp(dev, PORT_C))
14241 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014242
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014243 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014244 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014245 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14246 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014247 /* eDP not supported on port D, so don't check VBT */
14248 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14249 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014250 }
14251
Jani Nikula3cfca972013-08-27 15:12:26 +030014252 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014253 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014254 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014255
Paulo Zanonie2debe92013-02-18 19:00:27 -030014256 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014257 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014258 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014259 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14260 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014261 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014262 }
Ma Ling27185ae2009-08-24 13:50:23 +080014263
Imre Deake7281ea2013-05-08 13:14:08 +030014264 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014265 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014266 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014267
14268 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014269
Paulo Zanonie2debe92013-02-18 19:00:27 -030014270 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014271 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014272 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014273 }
Ma Ling27185ae2009-08-24 13:50:23 +080014274
Paulo Zanonie2debe92013-02-18 19:00:27 -030014275 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014276
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014277 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14278 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014279 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014280 }
Imre Deake7281ea2013-05-08 13:14:08 +030014281 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014282 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014283 }
Ma Ling27185ae2009-08-24 13:50:23 +080014284
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014285 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014286 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014287 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014288 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014289 intel_dvo_init(dev);
14290
Zhenyu Wang103a1962009-11-27 11:44:36 +080014291 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014292 intel_tv_init(dev);
14293
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014294 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014295
Damien Lespiaub2784e12014-08-05 11:29:37 +010014296 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014297 encoder->base.possible_crtcs = encoder->crtc_mask;
14298 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014299 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014300 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014301
Paulo Zanonidde86e22012-12-01 12:04:25 -020014302 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014303
14304 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014305}
14306
14307static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14308{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014309 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014310 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014311
Daniel Vetteref2d6332014-02-10 18:00:38 +010014312 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014313 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014314 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014315 drm_gem_object_unreference(&intel_fb->obj->base);
14316 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014317 kfree(intel_fb);
14318}
14319
14320static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014321 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014322 unsigned int *handle)
14323{
14324 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014325 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014326
Chris Wilson05394f32010-11-08 19:18:58 +000014327 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014328}
14329
14330static const struct drm_framebuffer_funcs intel_fb_funcs = {
14331 .destroy = intel_user_framebuffer_destroy,
14332 .create_handle = intel_user_framebuffer_create_handle,
14333};
14334
Damien Lespiaub3218032015-02-27 11:15:18 +000014335static
14336u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14337 uint32_t pixel_format)
14338{
14339 u32 gen = INTEL_INFO(dev)->gen;
14340
14341 if (gen >= 9) {
14342 /* "The stride in bytes must not exceed the of the size of 8K
14343 * pixels and 32K bytes."
14344 */
14345 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14346 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14347 return 32*1024;
14348 } else if (gen >= 4) {
14349 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14350 return 16*1024;
14351 else
14352 return 32*1024;
14353 } else if (gen >= 3) {
14354 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14355 return 8*1024;
14356 else
14357 return 16*1024;
14358 } else {
14359 /* XXX DSPC is limited to 4k tiled */
14360 return 8*1024;
14361 }
14362}
14363
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014364static int intel_framebuffer_init(struct drm_device *dev,
14365 struct intel_framebuffer *intel_fb,
14366 struct drm_mode_fb_cmd2 *mode_cmd,
14367 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014368{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014369 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014370 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014371 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014372
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014373 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14374
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014375 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14376 /* Enforce that fb modifier and tiling mode match, but only for
14377 * X-tiled. This is needed for FBC. */
14378 if (!!(obj->tiling_mode == I915_TILING_X) !=
14379 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14380 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14381 return -EINVAL;
14382 }
14383 } else {
14384 if (obj->tiling_mode == I915_TILING_X)
14385 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14386 else if (obj->tiling_mode == I915_TILING_Y) {
14387 DRM_DEBUG("No Y tiling for legacy addfb\n");
14388 return -EINVAL;
14389 }
14390 }
14391
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014392 /* Passed in modifier sanity checking. */
14393 switch (mode_cmd->modifier[0]) {
14394 case I915_FORMAT_MOD_Y_TILED:
14395 case I915_FORMAT_MOD_Yf_TILED:
14396 if (INTEL_INFO(dev)->gen < 9) {
14397 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14398 mode_cmd->modifier[0]);
14399 return -EINVAL;
14400 }
14401 case DRM_FORMAT_MOD_NONE:
14402 case I915_FORMAT_MOD_X_TILED:
14403 break;
14404 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014405 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14406 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014407 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014408 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014409
Damien Lespiaub3218032015-02-27 11:15:18 +000014410 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14411 mode_cmd->pixel_format);
14412 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14413 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14414 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014415 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014416 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014417
Damien Lespiaub3218032015-02-27 11:15:18 +000014418 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14419 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014420 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014421 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14422 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014423 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014424 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014425 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014426 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014427
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014428 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014429 mode_cmd->pitches[0] != obj->stride) {
14430 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14431 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014432 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014433 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014434
Ville Syrjälä57779d02012-10-31 17:50:14 +020014435 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014436 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014437 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014438 case DRM_FORMAT_RGB565:
14439 case DRM_FORMAT_XRGB8888:
14440 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014441 break;
14442 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014443 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014444 DRM_DEBUG("unsupported pixel format: %s\n",
14445 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014446 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014447 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014448 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014449 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014450 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14451 DRM_DEBUG("unsupported pixel format: %s\n",
14452 drm_get_format_name(mode_cmd->pixel_format));
14453 return -EINVAL;
14454 }
14455 break;
14456 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014457 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014458 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014459 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014460 DRM_DEBUG("unsupported pixel format: %s\n",
14461 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014462 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014463 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014464 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014465 case DRM_FORMAT_ABGR2101010:
14466 if (!IS_VALLEYVIEW(dev)) {
14467 DRM_DEBUG("unsupported pixel format: %s\n",
14468 drm_get_format_name(mode_cmd->pixel_format));
14469 return -EINVAL;
14470 }
14471 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014472 case DRM_FORMAT_YUYV:
14473 case DRM_FORMAT_UYVY:
14474 case DRM_FORMAT_YVYU:
14475 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014476 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014477 DRM_DEBUG("unsupported pixel format: %s\n",
14478 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014479 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014480 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014481 break;
14482 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014483 DRM_DEBUG("unsupported pixel format: %s\n",
14484 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014485 return -EINVAL;
14486 }
14487
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014488 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14489 if (mode_cmd->offsets[0] != 0)
14490 return -EINVAL;
14491
Damien Lespiauec2c9812015-01-20 12:51:45 +000014492 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014493 mode_cmd->pixel_format,
14494 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014495 /* FIXME drm helper for size checks (especially planar formats)? */
14496 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14497 return -EINVAL;
14498
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014499 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14500 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014501 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014502
Jesse Barnes79e53942008-11-07 14:24:08 -080014503 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14504 if (ret) {
14505 DRM_ERROR("framebuffer init failed %d\n", ret);
14506 return ret;
14507 }
14508
Jesse Barnes79e53942008-11-07 14:24:08 -080014509 return 0;
14510}
14511
Jesse Barnes79e53942008-11-07 14:24:08 -080014512static struct drm_framebuffer *
14513intel_user_framebuffer_create(struct drm_device *dev,
14514 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014515 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014516{
Chris Wilson05394f32010-11-08 19:18:58 +000014517 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014518
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014519 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14520 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014521 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014522 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014523
Chris Wilsond2dff872011-04-19 08:36:26 +010014524 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014525}
14526
Daniel Vetter4520f532013-10-09 09:18:51 +020014527#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014528static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014529{
14530}
14531#endif
14532
Jesse Barnes79e53942008-11-07 14:24:08 -080014533static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014534 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014535 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014536 .atomic_check = intel_atomic_check,
14537 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014538 .atomic_state_alloc = intel_atomic_state_alloc,
14539 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014540};
14541
Jesse Barnese70236a2009-09-21 10:42:27 -070014542/* Set up chip specific display functions */
14543static void intel_init_display(struct drm_device *dev)
14544{
14545 struct drm_i915_private *dev_priv = dev->dev_private;
14546
Daniel Vetteree9300b2013-06-03 22:40:22 +020014547 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14548 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014549 else if (IS_CHERRYVIEW(dev))
14550 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014551 else if (IS_VALLEYVIEW(dev))
14552 dev_priv->display.find_dpll = vlv_find_best_dpll;
14553 else if (IS_PINEVIEW(dev))
14554 dev_priv->display.find_dpll = pnv_find_best_dpll;
14555 else
14556 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14557
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014558 if (INTEL_INFO(dev)->gen >= 9) {
14559 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014560 dev_priv->display.get_initial_plane_config =
14561 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014562 dev_priv->display.crtc_compute_clock =
14563 haswell_crtc_compute_clock;
14564 dev_priv->display.crtc_enable = haswell_crtc_enable;
14565 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014566 dev_priv->display.update_primary_plane =
14567 skylake_update_primary_plane;
14568 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014569 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014570 dev_priv->display.get_initial_plane_config =
14571 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014572 dev_priv->display.crtc_compute_clock =
14573 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014574 dev_priv->display.crtc_enable = haswell_crtc_enable;
14575 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014576 dev_priv->display.update_primary_plane =
14577 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014578 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014579 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014580 dev_priv->display.get_initial_plane_config =
14581 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014582 dev_priv->display.crtc_compute_clock =
14583 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014584 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14585 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014586 dev_priv->display.update_primary_plane =
14587 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014588 } else if (IS_VALLEYVIEW(dev)) {
14589 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014590 dev_priv->display.get_initial_plane_config =
14591 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014592 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014593 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14594 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014595 dev_priv->display.update_primary_plane =
14596 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014597 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014598 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014599 dev_priv->display.get_initial_plane_config =
14600 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014601 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014602 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14603 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014604 dev_priv->display.update_primary_plane =
14605 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014606 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014607
Jesse Barnese70236a2009-09-21 10:42:27 -070014608 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014609 if (IS_SKYLAKE(dev))
14610 dev_priv->display.get_display_clock_speed =
14611 skylake_get_display_clock_speed;
14612 else if (IS_BROADWELL(dev))
14613 dev_priv->display.get_display_clock_speed =
14614 broadwell_get_display_clock_speed;
14615 else if (IS_HASWELL(dev))
14616 dev_priv->display.get_display_clock_speed =
14617 haswell_get_display_clock_speed;
14618 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014619 dev_priv->display.get_display_clock_speed =
14620 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014621 else if (IS_GEN5(dev))
14622 dev_priv->display.get_display_clock_speed =
14623 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014624 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014625 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014626 dev_priv->display.get_display_clock_speed =
14627 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014628 else if (IS_GM45(dev))
14629 dev_priv->display.get_display_clock_speed =
14630 gm45_get_display_clock_speed;
14631 else if (IS_CRESTLINE(dev))
14632 dev_priv->display.get_display_clock_speed =
14633 i965gm_get_display_clock_speed;
14634 else if (IS_PINEVIEW(dev))
14635 dev_priv->display.get_display_clock_speed =
14636 pnv_get_display_clock_speed;
14637 else if (IS_G33(dev) || IS_G4X(dev))
14638 dev_priv->display.get_display_clock_speed =
14639 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014640 else if (IS_I915G(dev))
14641 dev_priv->display.get_display_clock_speed =
14642 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014643 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014644 dev_priv->display.get_display_clock_speed =
14645 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014646 else if (IS_PINEVIEW(dev))
14647 dev_priv->display.get_display_clock_speed =
14648 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014649 else if (IS_I915GM(dev))
14650 dev_priv->display.get_display_clock_speed =
14651 i915gm_get_display_clock_speed;
14652 else if (IS_I865G(dev))
14653 dev_priv->display.get_display_clock_speed =
14654 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014655 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014656 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014657 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014658 else { /* 830 */
14659 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014660 dev_priv->display.get_display_clock_speed =
14661 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014662 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014663
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014664 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014665 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014666 } else if (IS_GEN6(dev)) {
14667 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014668 } else if (IS_IVYBRIDGE(dev)) {
14669 /* FIXME: detect B0+ stepping and use auto training */
14670 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014671 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014672 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030014673 if (IS_BROADWELL(dev))
14674 dev_priv->display.modeset_global_resources =
14675 broadwell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080014676 } else if (IS_VALLEYVIEW(dev)) {
14677 dev_priv->display.modeset_global_resources =
14678 valleyview_modeset_global_resources;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014679 } else if (IS_BROXTON(dev)) {
14680 dev_priv->display.modeset_global_resources =
14681 broxton_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070014682 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014683
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014684 switch (INTEL_INFO(dev)->gen) {
14685 case 2:
14686 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14687 break;
14688
14689 case 3:
14690 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14691 break;
14692
14693 case 4:
14694 case 5:
14695 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14696 break;
14697
14698 case 6:
14699 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14700 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014701 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014702 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014703 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14704 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014705 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014706 /* Drop through - unsupported since execlist only. */
14707 default:
14708 /* Default just returns -ENODEV to indicate unsupported */
14709 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014710 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014711
14712 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014713
14714 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014715}
14716
Jesse Barnesb690e962010-07-19 13:53:12 -070014717/*
14718 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14719 * resume, or other times. This quirk makes sure that's the case for
14720 * affected systems.
14721 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014722static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014723{
14724 struct drm_i915_private *dev_priv = dev->dev_private;
14725
14726 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014727 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014728}
14729
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014730static void quirk_pipeb_force(struct drm_device *dev)
14731{
14732 struct drm_i915_private *dev_priv = dev->dev_private;
14733
14734 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14735 DRM_INFO("applying pipe b force quirk\n");
14736}
14737
Keith Packard435793d2011-07-12 14:56:22 -070014738/*
14739 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14740 */
14741static void quirk_ssc_force_disable(struct drm_device *dev)
14742{
14743 struct drm_i915_private *dev_priv = dev->dev_private;
14744 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014745 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014746}
14747
Carsten Emde4dca20e2012-03-15 15:56:26 +010014748/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014749 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14750 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014751 */
14752static void quirk_invert_brightness(struct drm_device *dev)
14753{
14754 struct drm_i915_private *dev_priv = dev->dev_private;
14755 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014756 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014757}
14758
Scot Doyle9c72cc62014-07-03 23:27:50 +000014759/* Some VBT's incorrectly indicate no backlight is present */
14760static void quirk_backlight_present(struct drm_device *dev)
14761{
14762 struct drm_i915_private *dev_priv = dev->dev_private;
14763 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14764 DRM_INFO("applying backlight present quirk\n");
14765}
14766
Jesse Barnesb690e962010-07-19 13:53:12 -070014767struct intel_quirk {
14768 int device;
14769 int subsystem_vendor;
14770 int subsystem_device;
14771 void (*hook)(struct drm_device *dev);
14772};
14773
Egbert Eich5f85f172012-10-14 15:46:38 +020014774/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14775struct intel_dmi_quirk {
14776 void (*hook)(struct drm_device *dev);
14777 const struct dmi_system_id (*dmi_id_list)[];
14778};
14779
14780static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14781{
14782 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14783 return 1;
14784}
14785
14786static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14787 {
14788 .dmi_id_list = &(const struct dmi_system_id[]) {
14789 {
14790 .callback = intel_dmi_reverse_brightness,
14791 .ident = "NCR Corporation",
14792 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14793 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14794 },
14795 },
14796 { } /* terminating entry */
14797 },
14798 .hook = quirk_invert_brightness,
14799 },
14800};
14801
Ben Widawskyc43b5632012-04-16 14:07:40 -070014802static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014803 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14804 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14805
Jesse Barnesb690e962010-07-19 13:53:12 -070014806 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14807 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14808
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014809 /* 830 needs to leave pipe A & dpll A up */
14810 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14811
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014812 /* 830 needs to leave pipe B & dpll B up */
14813 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14814
Keith Packard435793d2011-07-12 14:56:22 -070014815 /* Lenovo U160 cannot use SSC on LVDS */
14816 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014817
14818 /* Sony Vaio Y cannot use SSC on LVDS */
14819 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014820
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014821 /* Acer Aspire 5734Z must invert backlight brightness */
14822 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14823
14824 /* Acer/eMachines G725 */
14825 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14826
14827 /* Acer/eMachines e725 */
14828 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14829
14830 /* Acer/Packard Bell NCL20 */
14831 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14832
14833 /* Acer Aspire 4736Z */
14834 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014835
14836 /* Acer Aspire 5336 */
14837 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014838
14839 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14840 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014841
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014842 /* Acer C720 Chromebook (Core i3 4005U) */
14843 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14844
jens steinb2a96012014-10-28 20:25:53 +010014845 /* Apple Macbook 2,1 (Core 2 T7400) */
14846 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14847
Scot Doyled4967d82014-07-03 23:27:52 +000014848 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14849 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014850
14851 /* HP Chromebook 14 (Celeron 2955U) */
14852 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014853
14854 /* Dell Chromebook 11 */
14855 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014856};
14857
14858static void intel_init_quirks(struct drm_device *dev)
14859{
14860 struct pci_dev *d = dev->pdev;
14861 int i;
14862
14863 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14864 struct intel_quirk *q = &intel_quirks[i];
14865
14866 if (d->device == q->device &&
14867 (d->subsystem_vendor == q->subsystem_vendor ||
14868 q->subsystem_vendor == PCI_ANY_ID) &&
14869 (d->subsystem_device == q->subsystem_device ||
14870 q->subsystem_device == PCI_ANY_ID))
14871 q->hook(dev);
14872 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014873 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14874 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14875 intel_dmi_quirks[i].hook(dev);
14876 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014877}
14878
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014879/* Disable the VGA plane that we never use */
14880static void i915_disable_vga(struct drm_device *dev)
14881{
14882 struct drm_i915_private *dev_priv = dev->dev_private;
14883 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014884 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014885
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014886 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014887 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014888 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014889 sr1 = inb(VGA_SR_DATA);
14890 outb(sr1 | 1<<5, VGA_SR_DATA);
14891 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14892 udelay(300);
14893
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014894 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014895 POSTING_READ(vga_reg);
14896}
14897
Daniel Vetterf8175862012-04-10 15:50:11 +020014898void intel_modeset_init_hw(struct drm_device *dev)
14899{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014900 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014901 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014902 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014903 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014904}
14905
Jesse Barnes79e53942008-11-07 14:24:08 -080014906void intel_modeset_init(struct drm_device *dev)
14907{
Jesse Barnes652c3932009-08-17 13:31:43 -070014908 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014909 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014910 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014911 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014912
14913 drm_mode_config_init(dev);
14914
14915 dev->mode_config.min_width = 0;
14916 dev->mode_config.min_height = 0;
14917
Dave Airlie019d96c2011-09-29 16:20:42 +010014918 dev->mode_config.preferred_depth = 24;
14919 dev->mode_config.prefer_shadow = 1;
14920
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014921 dev->mode_config.allow_fb_modifiers = true;
14922
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014923 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014924
Jesse Barnesb690e962010-07-19 13:53:12 -070014925 intel_init_quirks(dev);
14926
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014927 intel_init_pm(dev);
14928
Ben Widawskye3c74752013-04-05 13:12:39 -070014929 if (INTEL_INFO(dev)->num_pipes == 0)
14930 return;
14931
Jesse Barnese70236a2009-09-21 10:42:27 -070014932 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014933 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014934
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014935 if (IS_GEN2(dev)) {
14936 dev->mode_config.max_width = 2048;
14937 dev->mode_config.max_height = 2048;
14938 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014939 dev->mode_config.max_width = 4096;
14940 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014941 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014942 dev->mode_config.max_width = 8192;
14943 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014944 }
Damien Lespiau068be562014-03-28 14:17:49 +000014945
Ville Syrjälädc41c152014-08-13 11:57:05 +030014946 if (IS_845G(dev) || IS_I865G(dev)) {
14947 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14948 dev->mode_config.cursor_height = 1023;
14949 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014950 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14951 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14952 } else {
14953 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14954 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14955 }
14956
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014957 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014958
Zhao Yakui28c97732009-10-09 11:39:41 +080014959 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014960 INTEL_INFO(dev)->num_pipes,
14961 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014962
Damien Lespiau055e3932014-08-18 13:49:10 +010014963 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014964 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014965 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014966 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014967 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014968 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014969 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014970 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014971 }
14972
Jesse Barnesf42bb702013-12-16 16:34:23 -080014973 intel_init_dpio(dev);
14974
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014975 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014976
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014977 /* Just disable it once at startup */
14978 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014979 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014980
14981 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014982 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014983
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014984 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014985 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014986 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014987
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014988 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080014989 if (!crtc->active)
14990 continue;
14991
Jesse Barnes46f297f2014-03-07 08:57:48 -080014992 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014993 * Note that reserving the BIOS fb up front prevents us
14994 * from stuffing other stolen allocations like the ring
14995 * on top. This prevents some ugliness at boot time, and
14996 * can even allow for smooth boot transitions if the BIOS
14997 * fb is large enough for the active pipe configuration.
14998 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014999 if (dev_priv->display.get_initial_plane_config) {
15000 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015001 &crtc->plane_config);
15002 /*
15003 * If the fb is shared between multiple heads, we'll
15004 * just get the first one.
15005 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015006 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015007 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015008 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015009}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015010
Daniel Vetter7fad7982012-07-04 17:51:47 +020015011static void intel_enable_pipe_a(struct drm_device *dev)
15012{
15013 struct intel_connector *connector;
15014 struct drm_connector *crt = NULL;
15015 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015016 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015017
15018 /* We can't just switch on the pipe A, we need to set things up with a
15019 * proper mode and output configuration. As a gross hack, enable pipe A
15020 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015021 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015022 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15023 crt = &connector->base;
15024 break;
15025 }
15026 }
15027
15028 if (!crt)
15029 return;
15030
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015031 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015032 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015033}
15034
Daniel Vetterfa555832012-10-10 23:14:00 +020015035static bool
15036intel_check_plane_mapping(struct intel_crtc *crtc)
15037{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015038 struct drm_device *dev = crtc->base.dev;
15039 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015040 u32 reg, val;
15041
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015042 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015043 return true;
15044
15045 reg = DSPCNTR(!crtc->plane);
15046 val = I915_READ(reg);
15047
15048 if ((val & DISPLAY_PLANE_ENABLE) &&
15049 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15050 return false;
15051
15052 return true;
15053}
15054
Daniel Vetter24929352012-07-02 20:28:59 +020015055static void intel_sanitize_crtc(struct intel_crtc *crtc)
15056{
15057 struct drm_device *dev = crtc->base.dev;
15058 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015059 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020015060
Daniel Vetter24929352012-07-02 20:28:59 +020015061 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015062 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015063 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15064
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015065 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015066 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015067 if (crtc->active) {
15068 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015069 drm_crtc_vblank_on(&crtc->base);
15070 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015071
Daniel Vetter24929352012-07-02 20:28:59 +020015072 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015073 * disable the crtc (and hence change the state) if it is wrong. Note
15074 * that gen4+ has a fixed plane -> pipe mapping. */
15075 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015076 struct intel_connector *connector;
15077 bool plane;
15078
Daniel Vetter24929352012-07-02 20:28:59 +020015079 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15080 crtc->base.base.id);
15081
15082 /* Pipe has the wrong plane attached and the plane is active.
15083 * Temporarily change the plane mapping and disable everything
15084 * ... */
15085 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015086 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015087 crtc->plane = !plane;
Maarten Lankhorst1b509252015-06-01 12:49:48 +020015088 intel_crtc_control(&crtc->base, false);
Daniel Vetter24929352012-07-02 20:28:59 +020015089 crtc->plane = plane;
15090
15091 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015092 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015093 if (connector->encoder->base.crtc != &crtc->base)
15094 continue;
15095
Egbert Eich7f1950f2014-04-25 10:56:22 +020015096 connector->base.dpms = DRM_MODE_DPMS_OFF;
15097 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015098 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015099 /* multiple connectors may have the same encoder:
15100 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015101 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020015102 if (connector->encoder->base.crtc == &crtc->base) {
15103 connector->encoder->base.crtc = NULL;
15104 connector->encoder->connectors_active = false;
15105 }
Daniel Vetter24929352012-07-02 20:28:59 +020015106
15107 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080015108 crtc->base.state->enable = false;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015109 crtc->base.state->active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015110 crtc->base.enabled = false;
15111 }
Daniel Vetter24929352012-07-02 20:28:59 +020015112
Daniel Vetter7fad7982012-07-04 17:51:47 +020015113 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15114 crtc->pipe == PIPE_A && !crtc->active) {
15115 /* BIOS forgot to enable pipe A, this mostly happens after
15116 * resume. Force-enable the pipe to fix this, the update_dpms
15117 * call below we restore the pipe to the right state, but leave
15118 * the required bits on. */
15119 intel_enable_pipe_a(dev);
15120 }
15121
Daniel Vetter24929352012-07-02 20:28:59 +020015122 /* Adjust the state of the output pipe according to whether we
15123 * have active connectors/encoders. */
15124 intel_crtc_update_dpms(&crtc->base);
15125
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015126 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015127 struct intel_encoder *encoder;
15128
15129 /* This can happen either due to bugs in the get_hw_state
15130 * functions or because the pipe is force-enabled due to the
15131 * pipe A quirk. */
15132 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15133 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015134 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015135 crtc->active ? "enabled" : "disabled");
15136
Matt Roper83d65732015-02-25 13:12:16 -080015137 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015138 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015139 crtc->base.enabled = crtc->active;
15140
15141 /* Because we only establish the connector -> encoder ->
15142 * crtc links if something is active, this means the
15143 * crtc is now deactivated. Break the links. connector
15144 * -> encoder links are only establish when things are
15145 * actually up, hence no need to break them. */
15146 WARN_ON(crtc->active);
15147
15148 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15149 WARN_ON(encoder->connectors_active);
15150 encoder->base.crtc = NULL;
15151 }
15152 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015153
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015154 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015155 /*
15156 * We start out with underrun reporting disabled to avoid races.
15157 * For correct bookkeeping mark this on active crtcs.
15158 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015159 * Also on gmch platforms we dont have any hardware bits to
15160 * disable the underrun reporting. Which means we need to start
15161 * out with underrun reporting disabled also on inactive pipes,
15162 * since otherwise we'll complain about the garbage we read when
15163 * e.g. coming up after runtime pm.
15164 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015165 * No protection against concurrent access is required - at
15166 * worst a fifo underrun happens which also sets this to false.
15167 */
15168 crtc->cpu_fifo_underrun_disabled = true;
15169 crtc->pch_fifo_underrun_disabled = true;
15170 }
Daniel Vetter24929352012-07-02 20:28:59 +020015171}
15172
15173static void intel_sanitize_encoder(struct intel_encoder *encoder)
15174{
15175 struct intel_connector *connector;
15176 struct drm_device *dev = encoder->base.dev;
15177
15178 /* We need to check both for a crtc link (meaning that the
15179 * encoder is active and trying to read from a pipe) and the
15180 * pipe itself being active. */
15181 bool has_active_crtc = encoder->base.crtc &&
15182 to_intel_crtc(encoder->base.crtc)->active;
15183
15184 if (encoder->connectors_active && !has_active_crtc) {
15185 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15186 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015187 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015188
15189 /* Connector is active, but has no active pipe. This is
15190 * fallout from our resume register restoring. Disable
15191 * the encoder manually again. */
15192 if (encoder->base.crtc) {
15193 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15194 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015195 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015196 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015197 if (encoder->post_disable)
15198 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015199 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015200 encoder->base.crtc = NULL;
15201 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015202
15203 /* Inconsistent output/port/pipe state happens presumably due to
15204 * a bug in one of the get_hw_state functions. Or someplace else
15205 * in our code, like the register restore mess on resume. Clamp
15206 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015207 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015208 if (connector->encoder != encoder)
15209 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015210 connector->base.dpms = DRM_MODE_DPMS_OFF;
15211 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015212 }
15213 }
15214 /* Enabled encoders without active connectors will be fixed in
15215 * the crtc fixup. */
15216}
15217
Imre Deak04098752014-02-18 00:02:16 +020015218void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015219{
15220 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015221 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015222
Imre Deak04098752014-02-18 00:02:16 +020015223 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15224 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15225 i915_disable_vga(dev);
15226 }
15227}
15228
15229void i915_redisable_vga(struct drm_device *dev)
15230{
15231 struct drm_i915_private *dev_priv = dev->dev_private;
15232
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015233 /* This function can be called both from intel_modeset_setup_hw_state or
15234 * at a very early point in our resume sequence, where the power well
15235 * structures are not yet restored. Since this function is at a very
15236 * paranoid "someone might have enabled VGA while we were not looking"
15237 * level, just check if the power well is enabled instead of trying to
15238 * follow the "don't touch the power well if we don't need it" policy
15239 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015240 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015241 return;
15242
Imre Deak04098752014-02-18 00:02:16 +020015243 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015244}
15245
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015246static bool primary_get_hw_state(struct intel_crtc *crtc)
15247{
15248 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15249
15250 if (!crtc->active)
15251 return false;
15252
15253 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
15254}
15255
Daniel Vetter30e984d2013-06-05 13:34:17 +020015256static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015257{
15258 struct drm_i915_private *dev_priv = dev->dev_private;
15259 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015260 struct intel_crtc *crtc;
15261 struct intel_encoder *encoder;
15262 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015263 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015264
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015265 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015266 struct drm_plane *primary = crtc->base.primary;
15267 struct intel_plane_state *plane_state;
15268
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015269 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020015270
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015271 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015272
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015273 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015274 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015275
Matt Roper83d65732015-02-25 13:12:16 -080015276 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015277 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015278 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015279
15280 plane_state = to_intel_plane_state(primary->state);
15281 plane_state->visible = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015282
15283 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15284 crtc->base.base.id,
15285 crtc->active ? "enabled" : "disabled");
15286 }
15287
Daniel Vetter53589012013-06-05 13:34:16 +020015288 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15289 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15290
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015291 pll->on = pll->get_hw_state(dev_priv, pll,
15292 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015293 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015294 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015295 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015296 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015297 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015298 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015299 }
Daniel Vetter53589012013-06-05 13:34:16 +020015300 }
Daniel Vetter53589012013-06-05 13:34:16 +020015301
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015302 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015303 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015304
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015305 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015306 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015307 }
15308
Damien Lespiaub2784e12014-08-05 11:29:37 +010015309 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015310 pipe = 0;
15311
15312 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015313 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15314 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015315 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015316 } else {
15317 encoder->base.crtc = NULL;
15318 }
15319
15320 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015321 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015322 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015323 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015324 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015325 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015326 }
15327
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015328 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015329 if (connector->get_hw_state(connector)) {
15330 connector->base.dpms = DRM_MODE_DPMS_ON;
15331 connector->encoder->connectors_active = true;
15332 connector->base.encoder = &connector->encoder->base;
15333 } else {
15334 connector->base.dpms = DRM_MODE_DPMS_OFF;
15335 connector->base.encoder = NULL;
15336 }
15337 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15338 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015339 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015340 connector->base.encoder ? "enabled" : "disabled");
15341 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015342}
15343
15344/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15345 * and i915 state tracking structures. */
15346void intel_modeset_setup_hw_state(struct drm_device *dev,
15347 bool force_restore)
15348{
15349 struct drm_i915_private *dev_priv = dev->dev_private;
15350 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015351 struct intel_crtc *crtc;
15352 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015353 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015354
15355 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015356
Jesse Barnesbabea612013-06-26 18:57:38 +030015357 /*
15358 * Now that we have the config, copy it to each CRTC struct
15359 * Note that this could go away if we move to using crtc_config
15360 * checking everywhere.
15361 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015362 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015363 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015364 intel_mode_from_pipe_config(&crtc->base.mode,
15365 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015366 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15367 crtc->base.base.id);
15368 drm_mode_debug_printmodeline(&crtc->base.mode);
15369 }
15370 }
15371
Daniel Vetter24929352012-07-02 20:28:59 +020015372 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015373 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015374 intel_sanitize_encoder(encoder);
15375 }
15376
Damien Lespiau055e3932014-08-18 13:49:10 +010015377 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015378 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15379 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015380 intel_dump_pipe_config(crtc, crtc->config,
15381 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015382 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015383
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015384 intel_modeset_update_connector_atomic_state(dev);
15385
Daniel Vetter35c95372013-07-17 06:55:04 +020015386 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15387 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15388
15389 if (!pll->on || pll->active)
15390 continue;
15391
15392 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15393
15394 pll->disable(dev_priv, pll);
15395 pll->on = false;
15396 }
15397
Pradeep Bhat30789992014-11-04 17:06:45 +000015398 if (IS_GEN9(dev))
15399 skl_wm_get_hw_state(dev);
15400 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015401 ilk_wm_get_hw_state(dev);
15402
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015403 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015404 i915_redisable_vga(dev);
15405
Daniel Vetterf30da182013-04-11 20:22:50 +020015406 /*
15407 * We need to use raw interfaces for restoring state to avoid
15408 * checking (bogus) intermediate states.
15409 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015410 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015411 struct drm_crtc *crtc =
15412 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015413
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015414 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015415 }
15416 } else {
15417 intel_modeset_update_staged_output_state(dev);
15418 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015419
15420 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015421}
15422
15423void intel_modeset_gem_init(struct drm_device *dev)
15424{
Jesse Barnes92122782014-10-09 12:57:42 -070015425 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015426 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015427 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015428 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015429
Imre Deakae484342014-03-31 15:10:44 +030015430 mutex_lock(&dev->struct_mutex);
15431 intel_init_gt_powersave(dev);
15432 mutex_unlock(&dev->struct_mutex);
15433
Jesse Barnes92122782014-10-09 12:57:42 -070015434 /*
15435 * There may be no VBT; and if the BIOS enabled SSC we can
15436 * just keep using it to avoid unnecessary flicker. Whereas if the
15437 * BIOS isn't using it, don't assume it will work even if the VBT
15438 * indicates as much.
15439 */
15440 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15441 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15442 DREF_SSC1_ENABLE);
15443
Chris Wilson1833b132012-05-09 11:56:28 +010015444 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015445
15446 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015447
15448 /*
15449 * Make sure any fbs we allocated at startup are properly
15450 * pinned & fenced. When we do the allocation it's too early
15451 * for this.
15452 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015453 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015454 obj = intel_fb_obj(c->primary->fb);
15455 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015456 continue;
15457
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015458 mutex_lock(&dev->struct_mutex);
15459 ret = intel_pin_and_fence_fb_obj(c->primary,
15460 c->primary->fb,
15461 c->primary->state,
15462 NULL);
15463 mutex_unlock(&dev->struct_mutex);
15464 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015465 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15466 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015467 drm_framebuffer_unreference(c->primary->fb);
15468 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015469 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015470 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015471 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015472 }
15473 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015474
15475 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015476}
15477
Imre Deak4932e2c2014-02-11 17:12:48 +020015478void intel_connector_unregister(struct intel_connector *intel_connector)
15479{
15480 struct drm_connector *connector = &intel_connector->base;
15481
15482 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015483 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015484}
15485
Jesse Barnes79e53942008-11-07 14:24:08 -080015486void intel_modeset_cleanup(struct drm_device *dev)
15487{
Jesse Barnes652c3932009-08-17 13:31:43 -070015488 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015489 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015490
Imre Deak2eb52522014-11-19 15:30:05 +020015491 intel_disable_gt_powersave(dev);
15492
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015493 intel_backlight_unregister(dev);
15494
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015495 /*
15496 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015497 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015498 * experience fancy races otherwise.
15499 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015500 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015501
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015502 /*
15503 * Due to the hpd irq storm handling the hotplug work can re-arm the
15504 * poll handlers. Hence disable polling after hpd handling is shut down.
15505 */
Keith Packardf87ea762010-10-03 19:36:26 -070015506 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015507
Jesse Barnes652c3932009-08-17 13:31:43 -070015508 mutex_lock(&dev->struct_mutex);
15509
Jesse Barnes723bfd72010-10-07 16:01:13 -070015510 intel_unregister_dsm_handler();
15511
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015512 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015513
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015514 mutex_unlock(&dev->struct_mutex);
15515
Chris Wilson1630fe72011-07-08 12:22:42 +010015516 /* flush any delayed tasks or pending work */
15517 flush_scheduled_work();
15518
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015519 /* destroy the backlight and sysfs files before encoders/connectors */
15520 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015521 struct intel_connector *intel_connector;
15522
15523 intel_connector = to_intel_connector(connector);
15524 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015525 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015526
Jesse Barnes79e53942008-11-07 14:24:08 -080015527 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015528
15529 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015530
15531 mutex_lock(&dev->struct_mutex);
15532 intel_cleanup_gt_powersave(dev);
15533 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015534}
15535
Dave Airlie28d52042009-09-21 14:33:58 +100015536/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015537 * Return which encoder is currently attached for connector.
15538 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015539struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015540{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015541 return &intel_attached_encoder(connector)->base;
15542}
Jesse Barnes79e53942008-11-07 14:24:08 -080015543
Chris Wilsondf0e9242010-09-09 16:20:55 +010015544void intel_connector_attach_encoder(struct intel_connector *connector,
15545 struct intel_encoder *encoder)
15546{
15547 connector->encoder = encoder;
15548 drm_mode_connector_attach_encoder(&connector->base,
15549 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015550}
Dave Airlie28d52042009-09-21 14:33:58 +100015551
15552/*
15553 * set vga decode state - true == enable VGA decode
15554 */
15555int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15556{
15557 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015558 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015559 u16 gmch_ctrl;
15560
Chris Wilson75fa0412014-02-07 18:37:02 -020015561 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15562 DRM_ERROR("failed to read control word\n");
15563 return -EIO;
15564 }
15565
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015566 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15567 return 0;
15568
Dave Airlie28d52042009-09-21 14:33:58 +100015569 if (state)
15570 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15571 else
15572 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015573
15574 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15575 DRM_ERROR("failed to write control word\n");
15576 return -EIO;
15577 }
15578
Dave Airlie28d52042009-09-21 14:33:58 +100015579 return 0;
15580}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015581
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015582struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015583
15584 u32 power_well_driver;
15585
Chris Wilson63b66e52013-08-08 15:12:06 +020015586 int num_transcoders;
15587
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015588 struct intel_cursor_error_state {
15589 u32 control;
15590 u32 position;
15591 u32 base;
15592 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015593 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015594
15595 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015596 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015597 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015598 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015599 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015600
15601 struct intel_plane_error_state {
15602 u32 control;
15603 u32 stride;
15604 u32 size;
15605 u32 pos;
15606 u32 addr;
15607 u32 surface;
15608 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015609 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015610
15611 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015612 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015613 enum transcoder cpu_transcoder;
15614
15615 u32 conf;
15616
15617 u32 htotal;
15618 u32 hblank;
15619 u32 hsync;
15620 u32 vtotal;
15621 u32 vblank;
15622 u32 vsync;
15623 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015624};
15625
15626struct intel_display_error_state *
15627intel_display_capture_error_state(struct drm_device *dev)
15628{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015629 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015630 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015631 int transcoders[] = {
15632 TRANSCODER_A,
15633 TRANSCODER_B,
15634 TRANSCODER_C,
15635 TRANSCODER_EDP,
15636 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015637 int i;
15638
Chris Wilson63b66e52013-08-08 15:12:06 +020015639 if (INTEL_INFO(dev)->num_pipes == 0)
15640 return NULL;
15641
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015642 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015643 if (error == NULL)
15644 return NULL;
15645
Imre Deak190be112013-11-25 17:15:31 +020015646 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015647 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15648
Damien Lespiau055e3932014-08-18 13:49:10 +010015649 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015650 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015651 __intel_display_power_is_enabled(dev_priv,
15652 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015653 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015654 continue;
15655
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015656 error->cursor[i].control = I915_READ(CURCNTR(i));
15657 error->cursor[i].position = I915_READ(CURPOS(i));
15658 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015659
15660 error->plane[i].control = I915_READ(DSPCNTR(i));
15661 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015662 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015663 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015664 error->plane[i].pos = I915_READ(DSPPOS(i));
15665 }
Paulo Zanonica291362013-03-06 20:03:14 -030015666 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15667 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015668 if (INTEL_INFO(dev)->gen >= 4) {
15669 error->plane[i].surface = I915_READ(DSPSURF(i));
15670 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15671 }
15672
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015673 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015674
Sonika Jindal3abfce72014-07-21 15:23:43 +053015675 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015676 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015677 }
15678
15679 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15680 if (HAS_DDI(dev_priv->dev))
15681 error->num_transcoders++; /* Account for eDP. */
15682
15683 for (i = 0; i < error->num_transcoders; i++) {
15684 enum transcoder cpu_transcoder = transcoders[i];
15685
Imre Deakddf9c532013-11-27 22:02:02 +020015686 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015687 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015688 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015689 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015690 continue;
15691
Chris Wilson63b66e52013-08-08 15:12:06 +020015692 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15693
15694 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15695 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15696 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15697 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15698 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15699 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15700 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015701 }
15702
15703 return error;
15704}
15705
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015706#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15707
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015708void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015709intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015710 struct drm_device *dev,
15711 struct intel_display_error_state *error)
15712{
Damien Lespiau055e3932014-08-18 13:49:10 +010015713 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015714 int i;
15715
Chris Wilson63b66e52013-08-08 15:12:06 +020015716 if (!error)
15717 return;
15718
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015719 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015720 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015721 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015722 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015723 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015724 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015725 err_printf(m, " Power: %s\n",
15726 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015727 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015728 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015729
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015730 err_printf(m, "Plane [%d]:\n", i);
15731 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15732 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015733 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015734 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15735 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015736 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015737 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015738 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015739 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015740 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15741 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015742 }
15743
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015744 err_printf(m, "Cursor [%d]:\n", i);
15745 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15746 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15747 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015748 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015749
15750 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015751 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015752 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015753 err_printf(m, " Power: %s\n",
15754 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015755 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15756 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15757 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15758 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15759 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15760 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15761 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15762 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015763}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015764
15765void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15766{
15767 struct intel_crtc *crtc;
15768
15769 for_each_intel_crtc(dev, crtc) {
15770 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015771
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015772 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015773
15774 work = crtc->unpin_work;
15775
15776 if (work && work->event &&
15777 work->event->base.file_priv == file) {
15778 kfree(work->event);
15779 work->event = NULL;
15780 }
15781
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015782 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015783 }
15784}