blob: 976159ab818c25bd40fc3ad10a37278207933608 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilsonc37efb92016-06-17 08:28:47 +010040#include "i915_gem_dmabuf.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Jesse Barneseb1bfe82014-02-12 12:26:25 -0800100static int intel_framebuffer_init(struct drm_device *dev,
101 struct intel_framebuffer *ifb,
102 struct drm_mode_fb_cmd2 *mode_cmd,
103 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200104static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
105static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200106static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700108 struct intel_link_m_n *m_n,
109 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200110static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200111static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200112static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200113static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200114 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200115static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200116 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200117static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
118static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700119static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Chris Wilson1b894b52010-12-14 20:04:54 +0000603static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Wayne Boyer666a4532015-12-09 12:29:35 -0800616 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
617 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Wayne Boyer666a4532015-12-09 12:29:35 -0800621 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300622 if (clock->p < limit->p.min || limit->p.max < clock->p)
623 INTELPllInvalid("p out of range\n");
624 if (clock->m < limit->m.min || limit->m.max < clock->m)
625 INTELPllInvalid("m out of range\n");
626 }
627
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400629 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
631 * connector, etc., rather than just a single range.
632 */
633 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635
636 return true;
637}
638
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300639static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300640i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300641 const struct intel_crtc_state *crtc_state,
642 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800643{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300644 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300646 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100648 * For LVDS just rely on its current settings for dual-channel.
649 * We haven't figured out how to reliably set up different
650 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100652 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300653 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300655 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 } else {
657 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300658 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662}
663
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200664/*
665 * Returns a set of divisors for the desired target clock with the given
666 * refclk, or FALSE. The returned values represent the clock equation:
667 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
668 *
669 * Target and reference clocks are specified in kHz.
670 *
671 * If match_clock is provided, then best_clock P divider must match the P
672 * divider from @match_clock used for LVDS downclocking.
673 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300674static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300675i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300677 int target, int refclk, struct dpll *match_clock,
678 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679{
680 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300681 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300682 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800683
Akshay Joshi0206e352011-08-16 15:34:10 -0400684 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800685
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
687
Zhao Yakui42158662009-11-20 11:24:18 +0800688 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
689 clock.m1++) {
690 for (clock.m2 = limit->m2.min;
691 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200692 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800693 break;
694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 int this_err;
699
Imre Deakdccbea32015-06-22 23:35:51 +0300700 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800703 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200721/*
722 * Returns a set of divisors for the desired target clock with the given
723 * refclk, or FALSE. The returned values represent the clock equation:
724 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
725 *
726 * Target and reference clocks are specified in kHz.
727 *
728 * If match_clock is provided, then best_clock P divider must match the P
729 * divider from @match_clock used for LVDS downclocking.
730 */
Ma Lingd4906092009-03-18 20:13:27 +0800731static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300732pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200733 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300734 int target, int refclk, struct dpll *match_clock,
735 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200736{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300737 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300738 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 int err = target;
740
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 memset(best_clock, 0, sizeof(*best_clock));
742
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
744
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200745 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
746 clock.m1++) {
747 for (clock.m2 = limit->m2.min;
748 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200749 for (clock.n = limit->n.min;
750 clock.n <= limit->n.max; clock.n++) {
751 for (clock.p1 = limit->p1.min;
752 clock.p1 <= limit->p1.max; clock.p1++) {
753 int this_err;
754
Imre Deakdccbea32015-06-22 23:35:51 +0300755 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 if (!intel_PLL_is_valid(dev, limit,
757 &clock))
758 continue;
759 if (match_clock &&
760 clock.p != match_clock->p)
761 continue;
762
763 this_err = abs(clock.dot - target);
764 if (this_err < err) {
765 *best_clock = clock;
766 err = this_err;
767 }
768 }
769 }
770 }
771 }
772
773 return (err != target);
774}
775
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200776/*
777 * Returns a set of divisors for the desired target clock with the given
778 * refclk, or FALSE. The returned values represent the clock equation:
779 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200780 *
781 * Target and reference clocks are specified in kHz.
782 *
783 * If match_clock is provided, then best_clock P divider must match the P
784 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200785 */
Ma Lingd4906092009-03-18 20:13:27 +0800786static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300787g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200788 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300789 int target, int refclk, struct dpll *match_clock,
790 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800791{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300792 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300793 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800794 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400796 /* approximately equals target * 0.00585 */
797 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800798
799 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300800
801 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
802
Ma Lingd4906092009-03-18 20:13:27 +0800803 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200804 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800805 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200806 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800807 for (clock.m1 = limit->m1.max;
808 clock.m1 >= limit->m1.min; clock.m1--) {
809 for (clock.m2 = limit->m2.max;
810 clock.m2 >= limit->m2.min; clock.m2--) {
811 for (clock.p1 = limit->p1.max;
812 clock.p1 >= limit->p1.min; clock.p1--) {
813 int this_err;
814
Imre Deakdccbea32015-06-22 23:35:51 +0300815 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000816 if (!intel_PLL_is_valid(dev, limit,
817 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800818 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000819
820 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800821 if (this_err < err_most) {
822 *best_clock = clock;
823 err_most = this_err;
824 max_n = clock.n;
825 found = true;
826 }
827 }
828 }
829 }
830 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800831 return found;
832}
Ma Lingd4906092009-03-18 20:13:27 +0800833
Imre Deakd5dd62b2015-03-17 11:40:03 +0200834/*
835 * Check if the calculated PLL configuration is more optimal compared to the
836 * best configuration and error found so far. Return the calculated error.
837 */
838static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300839 const struct dpll *calculated_clock,
840 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200841 unsigned int best_error_ppm,
842 unsigned int *error_ppm)
843{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200844 /*
845 * For CHV ignore the error and consider only the P value.
846 * Prefer a bigger P value based on HW requirements.
847 */
848 if (IS_CHERRYVIEW(dev)) {
849 *error_ppm = 0;
850
851 return calculated_clock->p > best_clock->p;
852 }
853
Imre Deak24be4e42015-03-17 11:40:04 +0200854 if (WARN_ON_ONCE(!target_freq))
855 return false;
856
Imre Deakd5dd62b2015-03-17 11:40:03 +0200857 *error_ppm = div_u64(1000000ULL *
858 abs(target_freq - calculated_clock->dot),
859 target_freq);
860 /*
861 * Prefer a better P value over a better (smaller) error if the error
862 * is small. Ensure this preference for future configurations too by
863 * setting the error to 0.
864 */
865 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
866 *error_ppm = 0;
867
868 return true;
869 }
870
871 return *error_ppm + 10 < best_error_ppm;
872}
873
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200874/*
875 * Returns a set of divisors for the desired target clock with the given
876 * refclk, or FALSE. The returned values represent the clock equation:
877 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
878 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800879static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300880vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200881 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300882 int target, int refclk, struct dpll *match_clock,
883 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700884{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300886 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300887 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300888 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300889 /* min update 19.2 MHz */
890 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300891 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700892
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300893 target *= 5; /* fast clock */
894
895 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
897 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300898 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300899 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300900 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300901 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300902 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300904 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200905 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300906
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
908 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300909
Imre Deakdccbea32015-06-22 23:35:51 +0300910 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300912 if (!intel_PLL_is_valid(dev, limit,
913 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300914 continue;
915
Imre Deakd5dd62b2015-03-17 11:40:03 +0200916 if (!vlv_PLL_is_optimal(dev, target,
917 &clock,
918 best_clock,
919 bestppm, &ppm))
920 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300921
Imre Deakd5dd62b2015-03-17 11:40:03 +0200922 *best_clock = clock;
923 bestppm = ppm;
924 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700925 }
926 }
927 }
928 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700929
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300930 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700931}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700932
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200933/*
934 * Returns a set of divisors for the desired target clock with the given
935 * refclk, or FALSE. The returned values represent the clock equation:
936 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
937 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300938static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300939chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200940 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300941 int target, int refclk, struct dpll *match_clock,
942 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200944 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300945 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200946 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300947 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948 uint64_t m2;
949 int found = false;
950
951 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200952 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953
954 /*
955 * Based on hardware doc, the n always set to 1, and m1 always
956 * set to 2. If requires to support 200Mhz refclk, we need to
957 * revisit this because n may not 1 anymore.
958 */
959 clock.n = 1, clock.m1 = 2;
960 target *= 5; /* fast clock */
961
962 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
963 for (clock.p2 = limit->p2.p2_fast;
964 clock.p2 >= limit->p2.p2_slow;
965 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200966 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300967
968 clock.p = clock.p1 * clock.p2;
969
970 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
971 clock.n) << 22, refclk * clock.m1);
972
973 if (m2 > INT_MAX/clock.m1)
974 continue;
975
976 clock.m2 = m2;
977
Imre Deakdccbea32015-06-22 23:35:51 +0300978 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300979
980 if (!intel_PLL_is_valid(dev, limit, &clock))
981 continue;
982
Imre Deak9ca3ba02015-03-17 11:40:05 +0200983 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
984 best_error_ppm, &error_ppm))
985 continue;
986
987 *best_clock = clock;
988 best_error_ppm = error_ppm;
989 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300990 }
991 }
992
993 return found;
994}
995
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200996bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300997 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200998{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200999 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001000 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001002 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003 target_clock, refclk, NULL, best_clock);
1004}
1005
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001006bool intel_crtc_active(struct drm_crtc *crtc)
1007{
1008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1009
1010 /* Be paranoid as we can arrive here with only partial
1011 * state retrieved from the hardware during setup.
1012 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001013 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001014 * as Haswell has gained clock readout/fastboot support.
1015 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001016 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001018 *
1019 * FIXME: The intel_crtc->active here should be switched to
1020 * crtc->state->active once we have proper CRTC states wired up
1021 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001022 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001023 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001024 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025}
1026
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001027enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1028 enum pipe pipe)
1029{
1030 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001033 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034}
1035
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001036static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1037{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001038 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001039 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001040 u32 line1, line2;
1041 u32 line_mask;
1042
1043 if (IS_GEN2(dev))
1044 line_mask = DSL_LINEMASK_GEN2;
1045 else
1046 line_mask = DSL_LINEMASK_GEN3;
1047
1048 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001049 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001050 line2 = I915_READ(reg) & line_mask;
1051
1052 return line1 == line2;
1053}
1054
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055/*
1056 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001057 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001058 *
1059 * After disabling a pipe, we can't wait for vblank in the usual way,
1060 * spinning on the vblank interrupt status bit, since we won't actually
1061 * see an interrupt when the pipe is disabled.
1062 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001063 * On Gen4 and above:
1064 * wait for the pipe register state bit to turn off
1065 *
1066 * Otherwise:
1067 * wait for the display line value to settle (it usually
1068 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001069 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001071static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001073 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001074 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077
Keith Packardab7ad7f2010-10-03 00:33:06 -07001078 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001080
Keith Packardab7ad7f2010-10-03 00:33:06 -07001081 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001085 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001088 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001089 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001091}
1092
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Jani Nikula23538ef2013-08-27 15:12:22 +03001107/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001109{
1110 u32 val;
1111 bool cur_state;
1112
Ville Syrjäläa5805162015-05-26 20:42:30 +03001113 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116
1117 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001121}
Jani Nikula23538ef2013-08-27 15:12:22 +03001122
Jesse Barnes040484a2011-01-03 12:14:26 -08001123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001130 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001131 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001135 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001138 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001140 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
1149 bool cur_state;
1150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001166 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001170 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001181 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001182
Ville Syrjälä649636e2015-09-22 19:50:01 +03001183 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001187 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001188}
1189
Daniel Vetterb680c372014-09-19 18:27:27 +02001190void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1191 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192{
Chris Wilson91c8a322016-07-05 10:40:23 +01001193 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001194 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195 u32 val;
1196 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001197 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198
Jani Nikulabedd4db2014-08-22 15:04:13 +03001199 if (WARN_ON(HAS_DDI(dev)))
1200 return;
1201
1202 if (HAS_PCH_SPLIT(dev)) {
1203 u32 port_sel;
1204
Imre Deak44cb7342016-08-10 14:07:29 +03001205 pp_reg = PP_CONTROL(0);
1206 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001207
1208 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1209 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001212 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001214 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001215 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001217 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001218 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1219 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001220 }
1221
1222 val = I915_READ(pp_reg);
1223 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001224 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001225 locked = false;
1226
Rob Clarke2c719b2014-12-15 13:56:32 -05001227 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001232static void assert_cursor(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
1234{
Chris Wilson91c8a322016-07-05 10:40:23 +01001235 struct drm_device *dev = &dev_priv->drm;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001236 bool cur_state;
1237
Paulo Zanonid9d82082014-02-27 16:30:56 -03001238 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001239 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001240 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001241 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001242
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001246}
1247#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1248#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1249
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001250void assert_pipe(struct drm_i915_private *dev_priv,
1251 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001253 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001254 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1255 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001256 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001258 /* if we need the pipe quirk it must be always on */
1259 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1260 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001261 state = true;
1262
Imre Deak4feed0e2016-02-12 18:55:14 +02001263 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1264 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001265 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001266 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001267
1268 intel_display_power_put(dev_priv, power_domain);
1269 } else {
1270 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001271 }
1272
Rob Clarke2c719b2014-12-15 13:56:32 -05001273 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001274 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001275 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278static void assert_plane(struct drm_i915_private *dev_priv,
1279 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001282 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283
Ville Syrjälä649636e2015-09-22 19:50:01 +03001284 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001285 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001287 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001288 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289}
1290
Chris Wilson931872f2012-01-16 23:01:13 +00001291#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1292#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1293
Jesse Barnesb24e7172011-01-04 15:09:30 -08001294static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
Chris Wilson91c8a322016-07-05 10:40:23 +01001297 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001298 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299
Ville Syrjälä653e1022013-06-04 13:49:05 +03001300 /* Primary planes are fixed to pipes on gen4+ */
1301 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001302 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001303 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001304 "plane %c assertion failure, should be disabled but not\n",
1305 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001306 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001307 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001308
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001310 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001311 u32 val = I915_READ(DSPCNTR(i));
1312 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001315 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1316 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317 }
1318}
1319
Jesse Barnes19332d72013-03-28 09:55:38 -07001320static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe)
1322{
Chris Wilson91c8a322016-07-05 10:40:23 +01001323 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001324 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001325
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001326 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001327 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001328 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001329 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001330 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1331 sprite, pipe_name(pipe));
1332 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001333 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001334 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001335 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001336 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001337 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001338 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 }
1340 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001341 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001344 plane_name(pipe), pipe_name(pipe));
1345 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001346 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001348 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1349 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001350 }
1351}
1352
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001353static void assert_vblank_disabled(struct drm_crtc *crtc)
1354{
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001356 drm_crtc_vblank_put(crtc);
1357}
1358
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001359void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001361{
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 u32 val;
1363 bool enabled;
1364
Ville Syrjälä649636e2015-09-22 19:50:01 +03001365 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001366 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001367 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1369 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001370}
1371
Keith Packard4e634382011-08-06 10:39:45 -07001372static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001374{
1375 if ((val & DP_PORT_EN) == 0)
1376 return false;
1377
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001378 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001379 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001380 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1381 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001382 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001383 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1384 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001385 } else {
1386 if ((val & DP_PIPE_MASK) != (pipe << 30))
1387 return false;
1388 }
1389 return true;
1390}
1391
Keith Packard1519b992011-08-06 10:35:34 -07001392static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1393 enum pipe pipe, u32 val)
1394{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001395 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001396 return false;
1397
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001398 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001399 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001400 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001401 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001402 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1403 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001404 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001405 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001406 return false;
1407 }
1408 return true;
1409}
1410
1411static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe, u32 val)
1413{
1414 if ((val & LVDS_PORT_EN) == 0)
1415 return false;
1416
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001417 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001418 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1419 return false;
1420 } else {
1421 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1422 return false;
1423 }
1424 return true;
1425}
1426
1427static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1428 enum pipe pipe, u32 val)
1429{
1430 if ((val & ADPA_DAC_ENABLE) == 0)
1431 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001432 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001433 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1434 return false;
1435 } else {
1436 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1437 return false;
1438 }
1439 return true;
1440}
1441
Jesse Barnes291906f2011-02-02 12:28:03 -08001442static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001443 enum pipe pipe, i915_reg_t reg,
1444 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001445{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001446 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001447 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001448 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001449 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001451 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001452 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001453 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001454}
1455
1456static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001457 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001458{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001459 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001461 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001462 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001464 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001465 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001466 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001467}
1468
1469static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe)
1471{
Jesse Barnes291906f2011-02-02 12:28:03 -08001472 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001473
Keith Packardf0575e92011-07-25 22:12:43 -07001474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
Ville Syrjälä649636e2015-09-22 19:50:01 +03001478 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001479 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001482
Ville Syrjälä649636e2015-09-22 19:50:01 +03001483 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001484 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001493static void _vlv_enable_pll(struct intel_crtc *crtc,
1494 const struct intel_crtc_state *pipe_config)
1495{
1496 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1497 enum pipe pipe = crtc->pipe;
1498
1499 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1500 POSTING_READ(DPLL(pipe));
1501 udelay(150);
1502
Chris Wilson2c30b432016-06-30 15:32:54 +01001503 if (intel_wait_for_register(dev_priv,
1504 DPLL(pipe),
1505 DPLL_LOCK_VLV,
1506 DPLL_LOCK_VLV,
1507 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001508 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1509}
1510
Ville Syrjäläd288f652014-10-28 13:20:22 +02001511static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001512 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001513{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001514 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001515 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001516
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001517 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001518
Daniel Vetter87442f72013-06-06 00:52:17 +02001519 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001520 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001521
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001522 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1523 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001524
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001525 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1526 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001527}
1528
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001529
1530static void _chv_enable_pll(struct intel_crtc *crtc,
1531 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001533 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001534 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001535 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001536 u32 tmp;
1537
Ville Syrjäläa5805162015-05-26 20:42:30 +03001538 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001539
1540 /* Enable back the 10bit clock to display controller */
1541 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1542 tmp |= DPIO_DCLKP_EN;
1543 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1544
Ville Syrjälä54433e92015-05-26 20:42:31 +03001545 mutex_unlock(&dev_priv->sb_lock);
1546
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001547 /*
1548 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1549 */
1550 udelay(1);
1551
1552 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001553 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554
1555 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001556 if (intel_wait_for_register(dev_priv,
1557 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1558 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001559 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001560}
1561
1562static void chv_enable_pll(struct intel_crtc *crtc,
1563 const struct intel_crtc_state *pipe_config)
1564{
1565 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1566 enum pipe pipe = crtc->pipe;
1567
1568 assert_pipe_disabled(dev_priv, pipe);
1569
1570 /* PLL is protected by panel, make sure we can write it */
1571 assert_panel_unlocked(dev_priv, pipe);
1572
1573 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1574 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001575
Ville Syrjäläc2317752016-03-15 16:39:56 +02001576 if (pipe != PIPE_A) {
1577 /*
1578 * WaPixelRepeatModeFixForC0:chv
1579 *
1580 * DPLLCMD is AWOL. Use chicken bits to propagate
1581 * the value from DPLLBMD to either pipe B or C.
1582 */
1583 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1584 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1585 I915_WRITE(CBR4_VLV, 0);
1586 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1587
1588 /*
1589 * DPLLB VGA mode also seems to cause problems.
1590 * We should always have it disabled.
1591 */
1592 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1593 } else {
1594 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1595 POSTING_READ(DPLL_MD(pipe));
1596 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001597}
1598
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001599static int intel_num_dvo_pipes(struct drm_device *dev)
1600{
1601 struct intel_crtc *crtc;
1602 int count = 0;
1603
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001604 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001605 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001606 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1607 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001608
1609 return count;
1610}
1611
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001613{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001615 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001616 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001617 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001618
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001619 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001620
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001621 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001622 if (IS_MOBILE(dev) && !IS_I830(dev))
1623 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001624
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001625 /* Enable DVO 2x clock on both PLLs if necessary */
1626 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1627 /*
1628 * It appears to be important that we don't enable this
1629 * for the current pipe before otherwise configuring the
1630 * PLL. No idea how this should be handled if multiple
1631 * DVO outputs are enabled simultaneosly.
1632 */
1633 dpll |= DPLL_DVO_2X_MODE;
1634 I915_WRITE(DPLL(!crtc->pipe),
1635 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1636 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001637
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001638 /*
1639 * Apparently we need to have VGA mode enabled prior to changing
1640 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1641 * dividers, even though the register value does change.
1642 */
1643 I915_WRITE(reg, 0);
1644
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001645 I915_WRITE(reg, dpll);
1646
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 /* Wait for the clocks to stabilize. */
1648 POSTING_READ(reg);
1649 udelay(150);
1650
1651 if (INTEL_INFO(dev)->gen >= 4) {
1652 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001653 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001654 } else {
1655 /* The pixel multiplier can only be updated once the
1656 * DPLL is enabled and the clocks are stable.
1657 *
1658 * So write it again.
1659 */
1660 I915_WRITE(reg, dpll);
1661 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662
1663 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001664 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001667 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668 POSTING_READ(reg);
1669 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001670 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671 POSTING_READ(reg);
1672 udelay(150); /* wait for warmup */
1673}
1674
1675/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001676 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001677 * @dev_priv: i915 private structure
1678 * @pipe: pipe PLL to disable
1679 *
1680 * Disable the PLL for @pipe, making sure the pipe is off first.
1681 *
1682 * Note! This is for pre-ILK only.
1683 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001684static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001687 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001688 enum pipe pipe = crtc->pipe;
1689
1690 /* Disable DVO 2x clock on both PLLs if necessary */
1691 if (IS_I830(dev) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001692 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001693 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694 I915_WRITE(DPLL(PIPE_B),
1695 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1696 I915_WRITE(DPLL(PIPE_A),
1697 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1698 }
1699
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001700 /* Don't disable pipe or pipe PLLs if needed */
1701 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1702 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703 return;
1704
1705 /* Make sure the pipe isn't still relying on us */
1706 assert_pipe_disabled(dev_priv, pipe);
1707
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001708 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001709 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001710}
1711
Jesse Barnesf6071162013-10-01 10:41:38 -07001712static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001714 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001715
1716 /* Make sure the pipe isn't still relying on us */
1717 assert_pipe_disabled(dev_priv, pipe);
1718
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001719 val = DPLL_INTEGRATED_REF_CLK_VLV |
1720 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1721 if (pipe != PIPE_A)
1722 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1723
Jesse Barnesf6071162013-10-01 10:41:38 -07001724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001726}
1727
1728static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1729{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001730 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001731 u32 val;
1732
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001733 /* Make sure the pipe isn't still relying on us */
1734 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001735
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001736 val = DPLL_SSC_REF_CLK_CHV |
1737 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001738 if (pipe != PIPE_A)
1739 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001740
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001741 I915_WRITE(DPLL(pipe), val);
1742 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001743
Ville Syrjäläa5805162015-05-26 20:42:30 +03001744 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745
1746 /* Disable 10bit clock to display controller */
1747 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1748 val &= ~DPIO_DCLKP_EN;
1749 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1750
Ville Syrjäläa5805162015-05-26 20:42:30 +03001751 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001752}
1753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001755 struct intel_digital_port *dport,
1756 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757{
1758 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001759 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001761 switch (dport->port) {
1762 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001763 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001764 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001765 break;
1766 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001768 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001769 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 break;
1771 case PORT_D:
1772 port_mask = DPLL_PORTD_READY_MASK;
1773 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001774 break;
1775 default:
1776 BUG();
1777 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001778
Chris Wilson370004d2016-06-30 15:32:56 +01001779 if (intel_wait_for_register(dev_priv,
1780 dpll_reg, port_mask, expected_mask,
1781 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001782 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1783 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001784}
1785
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001786static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1787 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001788{
Chris Wilson91c8a322016-07-05 10:40:23 +01001789 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001790 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001792 i915_reg_t reg;
1793 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001794
Jesse Barnes040484a2011-01-03 12:14:26 -08001795 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001796 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001797
1798 /* FDI must be feeding us bits for PCH ports */
1799 assert_fdi_tx_enabled(dev_priv, pipe);
1800 assert_fdi_rx_enabled(dev_priv, pipe);
1801
Daniel Vetter23670b322012-11-01 09:15:30 +01001802 if (HAS_PCH_CPT(dev)) {
1803 /* Workaround: Set the timing override bit before enabling the
1804 * pch transcoder. */
1805 reg = TRANS_CHICKEN2(pipe);
1806 val = I915_READ(reg);
1807 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1808 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001809 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001810
Daniel Vetterab9412b2013-05-03 11:49:46 +02001811 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001812 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001813 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001814
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001815 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001816 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001817 * Make the BPC in transcoder be consistent with
1818 * that in pipeconf reg. For HDMI we must use 8bpc
1819 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001820 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001821 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001822 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001823 val |= PIPECONF_8BPC;
1824 else
1825 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001826 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001827
1828 val &= ~TRANS_INTERLACE_MASK;
1829 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001830 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001831 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001832 val |= TRANS_LEGACY_INTERLACED_ILK;
1833 else
1834 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001835 else
1836 val |= TRANS_PROGRESSIVE;
1837
Jesse Barnes040484a2011-01-03 12:14:26 -08001838 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001839 if (intel_wait_for_register(dev_priv,
1840 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1841 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001842 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001843}
1844
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001845static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001846 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001847{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001849
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001850 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001851 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001852 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001853
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001854 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001858
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001859 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001860 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001861
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001862 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1863 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001864 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001865 else
1866 val |= TRANS_PROGRESSIVE;
1867
Daniel Vetterab9412b2013-05-03 11:49:46 +02001868 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001869 if (intel_wait_for_register(dev_priv,
1870 LPT_TRANSCONF,
1871 TRANS_STATE_ENABLE,
1872 TRANS_STATE_ENABLE,
1873 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001874 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001875}
1876
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001877static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1878 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001879{
Chris Wilson91c8a322016-07-05 10:40:23 +01001880 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
1882 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001883
1884 /* FDI relies on the transcoder */
1885 assert_fdi_tx_disabled(dev_priv, pipe);
1886 assert_fdi_rx_disabled(dev_priv, pipe);
1887
Jesse Barnes291906f2011-02-02 12:28:03 -08001888 /* Ports must be off as well */
1889 assert_pch_ports_disabled(dev_priv, pipe);
1890
Daniel Vetterab9412b2013-05-03 11:49:46 +02001891 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001892 val = I915_READ(reg);
1893 val &= ~TRANS_ENABLE;
1894 I915_WRITE(reg, val);
1895 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001896 if (intel_wait_for_register(dev_priv,
1897 reg, TRANS_STATE_ENABLE, 0,
1898 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001899 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001900
Ville Syrjäläc4656132015-10-29 21:25:56 +02001901 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001902 /* Workaround: Clear the timing override chicken bit again. */
1903 reg = TRANS_CHICKEN2(pipe);
1904 val = I915_READ(reg);
1905 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1906 I915_WRITE(reg, val);
1907 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001908}
1909
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001910static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001911{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912 u32 val;
1913
Daniel Vetterab9412b2013-05-03 11:49:46 +02001914 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001915 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001916 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001917 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001918 if (intel_wait_for_register(dev_priv,
1919 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1920 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001921 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001922
1923 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001924 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001926 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001927}
1928
1929/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001930 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001931 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001932 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001933 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001936static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937{
Paulo Zanoni03722642014-01-17 13:51:09 -02001938 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001939 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001941 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001942 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001943 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 u32 val;
1945
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001946 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1947
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001948 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001949 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001950 assert_sprites_disabled(dev_priv, pipe);
1951
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001952 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001953 pch_transcoder = TRANSCODER_A;
1954 else
1955 pch_transcoder = pipe;
1956
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957 /*
1958 * A pipe without a PLL won't actually be able to drive bits from
1959 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1960 * need the check.
1961 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001962 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001963 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001964 assert_dsi_pll_enabled(dev_priv);
1965 else
1966 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001967 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001968 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001970 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001971 assert_fdi_tx_pll_enabled(dev_priv,
1972 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001973 }
1974 /* FIXME: assert CPU port conditions for SNB+ */
1975 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001977 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001979 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001980 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1981 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001982 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001983 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001984
1985 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001986 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001987
1988 /*
1989 * Until the pipe starts DSL will read as 0, which would cause
1990 * an apparent vblank timestamp jump, which messes up also the
1991 * frame count when it's derived from the timestamps. So let's
1992 * wait for the pipe to start properly before we call
1993 * drm_crtc_vblank_on()
1994 */
1995 if (dev->max_vblank_count == 0 &&
1996 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1997 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998}
1999
2000/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002001 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002002 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002003 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002004 * Disable the pipe of @crtc, making sure that various hardware
2005 * specific requirements are met, if applicable, e.g. plane
2006 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 *
2008 * Will wait until the pipe has shut down before returning.
2009 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002010static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002012 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002013 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002014 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002015 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 u32 val;
2017
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002018 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2019
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020 /*
2021 * Make sure planes won't keep trying to pump pixels to us,
2022 * or we might hang the display.
2023 */
2024 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002025 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002026 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002028 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002030 if ((val & PIPECONF_ENABLE) == 0)
2031 return;
2032
Ville Syrjälä67adc642014-08-15 01:21:57 +03002033 /*
2034 * Double wide has implications for planes
2035 * so best keep it disabled when not needed.
2036 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002037 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002038 val &= ~PIPECONF_DOUBLE_WIDE;
2039
2040 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002041 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2042 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002043 val &= ~PIPECONF_ENABLE;
2044
2045 I915_WRITE(reg, val);
2046 if ((val & PIPECONF_ENABLE) == 0)
2047 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048}
2049
Ville Syrjälä832be822016-01-12 21:08:33 +02002050static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2051{
2052 return IS_GEN2(dev_priv) ? 2048 : 4096;
2053}
2054
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002055static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2056 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002057{
2058 switch (fb_modifier) {
2059 case DRM_FORMAT_MOD_NONE:
2060 return cpp;
2061 case I915_FORMAT_MOD_X_TILED:
2062 if (IS_GEN2(dev_priv))
2063 return 128;
2064 else
2065 return 512;
2066 case I915_FORMAT_MOD_Y_TILED:
2067 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2068 return 128;
2069 else
2070 return 512;
2071 case I915_FORMAT_MOD_Yf_TILED:
2072 switch (cpp) {
2073 case 1:
2074 return 64;
2075 case 2:
2076 case 4:
2077 return 128;
2078 case 8:
2079 case 16:
2080 return 256;
2081 default:
2082 MISSING_CASE(cpp);
2083 return cpp;
2084 }
2085 break;
2086 default:
2087 MISSING_CASE(fb_modifier);
2088 return cpp;
2089 }
2090}
2091
Ville Syrjälä832be822016-01-12 21:08:33 +02002092unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2093 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002094{
Ville Syrjälä832be822016-01-12 21:08:33 +02002095 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2096 return 1;
2097 else
2098 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002099 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002100}
2101
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002102/* Return the tile dimensions in pixel units */
2103static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2104 unsigned int *tile_width,
2105 unsigned int *tile_height,
2106 uint64_t fb_modifier,
2107 unsigned int cpp)
2108{
2109 unsigned int tile_width_bytes =
2110 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2111
2112 *tile_width = tile_width_bytes / cpp;
2113 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2114}
2115
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002116unsigned int
2117intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002118 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002119{
Ville Syrjälä832be822016-01-12 21:08:33 +02002120 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2121 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2122
2123 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002124}
2125
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002126unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2127{
2128 unsigned int size = 0;
2129 int i;
2130
2131 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2132 size += rot_info->plane[i].width * rot_info->plane[i].height;
2133
2134 return size;
2135}
2136
Daniel Vetter75c82a52015-10-14 16:51:04 +02002137static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002138intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2139 const struct drm_framebuffer *fb,
2140 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002141{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002142 if (intel_rotation_90_or_270(rotation)) {
2143 *view = i915_ggtt_view_rotated;
2144 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2145 } else {
2146 *view = i915_ggtt_view_normal;
2147 }
2148}
2149
Ville Syrjälä603525d2016-01-12 21:08:37 +02002150static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002151{
2152 if (INTEL_INFO(dev_priv)->gen >= 9)
2153 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002154 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002155 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002156 return 128 * 1024;
2157 else if (INTEL_INFO(dev_priv)->gen >= 4)
2158 return 4 * 1024;
2159 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002160 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002161}
2162
Ville Syrjälä603525d2016-01-12 21:08:37 +02002163static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2164 uint64_t fb_modifier)
2165{
2166 switch (fb_modifier) {
2167 case DRM_FORMAT_MOD_NONE:
2168 return intel_linear_alignment(dev_priv);
2169 case I915_FORMAT_MOD_X_TILED:
2170 if (INTEL_INFO(dev_priv)->gen >= 9)
2171 return 256 * 1024;
2172 return 0;
2173 case I915_FORMAT_MOD_Y_TILED:
2174 case I915_FORMAT_MOD_Yf_TILED:
2175 return 1 * 1024 * 1024;
2176 default:
2177 MISSING_CASE(fb_modifier);
2178 return 0;
2179 }
2180}
2181
Chris Wilson127bd2a2010-07-23 23:32:05 +01002182int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002183intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2184 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002185{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002186 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002187 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002188 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002189 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002190 u32 alignment;
2191 int ret;
2192
Matt Roperebcdd392014-07-09 16:22:11 -07002193 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2194
Ville Syrjälä603525d2016-01-12 21:08:37 +02002195 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002196
Ville Syrjälä3465c582016-02-15 22:54:43 +02002197 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002198
Chris Wilson693db182013-03-05 14:52:39 +00002199 /* Note that the w/a also requires 64 PTE of padding following the
2200 * bo. We currently fill all unused PTE with the shadow page and so
2201 * we should always have valid PTE following the scanout preventing
2202 * the VT-d warning.
2203 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002204 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002205 alignment = 256 * 1024;
2206
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002207 /*
2208 * Global gtt pte registers are special registers which actually forward
2209 * writes to a chunk of system memory. Which means that there is no risk
2210 * that the register values disappear as soon as we call
2211 * intel_runtime_pm_put(), so it is correct to wrap only the
2212 * pin/unpin/fence and not more.
2213 */
2214 intel_runtime_pm_get(dev_priv);
2215
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002216 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2217 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002218 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002219 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002220
2221 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2222 * fence, whereas 965+ only requires a fence if using
2223 * framebuffer compression. For simplicity, we always install
2224 * a fence as the cost is not that onerous.
2225 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002226 if (view.type == I915_GGTT_VIEW_NORMAL) {
2227 ret = i915_gem_object_get_fence(obj);
2228 if (ret == -EDEADLK) {
2229 /*
2230 * -EDEADLK means there are no free fences
2231 * no pending flips.
2232 *
2233 * This is propagated to atomic, but it uses
2234 * -EDEADLK to force a locking recovery, so
2235 * change the returned error to -EBUSY.
2236 */
2237 ret = -EBUSY;
2238 goto err_unpin;
2239 } else if (ret)
2240 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002241
Vivek Kasireddy98072162015-10-29 18:54:38 -07002242 i915_gem_object_pin_fence(obj);
2243 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002244
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002245 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002247
2248err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002249 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002250err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002251 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002252 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002253}
2254
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002255void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002256{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002257 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002258 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002259
Matt Roperebcdd392014-07-09 16:22:11 -07002260 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2261
Ville Syrjälä3465c582016-02-15 22:54:43 +02002262 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002263
Vivek Kasireddy98072162015-10-29 18:54:38 -07002264 if (view.type == I915_GGTT_VIEW_NORMAL)
2265 i915_gem_object_unpin_fence(obj);
2266
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002267 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002268}
2269
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002270static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2271 unsigned int rotation)
2272{
2273 if (intel_rotation_90_or_270(rotation))
2274 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2275 else
2276 return fb->pitches[plane];
2277}
2278
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002279/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002280 * Convert the x/y offsets into a linear offset.
2281 * Only valid with 0/180 degree rotation, which is fine since linear
2282 * offset is only used with linear buffers on pre-hsw and tiled buffers
2283 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2284 */
2285u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002286 const struct intel_plane_state *state,
2287 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002288{
Ville Syrjälä29490562016-01-20 18:02:50 +02002289 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002290 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2291 unsigned int pitch = fb->pitches[plane];
2292
2293 return y * pitch + x * cpp;
2294}
2295
2296/*
2297 * Add the x/y offsets derived from fb->offsets[] to the user
2298 * specified plane src x/y offsets. The resulting x/y offsets
2299 * specify the start of scanout from the beginning of the gtt mapping.
2300 */
2301void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002302 const struct intel_plane_state *state,
2303 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002304
2305{
Ville Syrjälä29490562016-01-20 18:02:50 +02002306 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2307 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002308
2309 if (intel_rotation_90_or_270(rotation)) {
2310 *x += intel_fb->rotated[plane].x;
2311 *y += intel_fb->rotated[plane].y;
2312 } else {
2313 *x += intel_fb->normal[plane].x;
2314 *y += intel_fb->normal[plane].y;
2315 }
2316}
2317
2318/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002319 * Adjust the tile offset by moving the difference into
2320 * the x/y offsets.
2321 *
2322 * Input tile dimensions and pitch must already be
2323 * rotated to match x and y, and in pixel units.
2324 */
2325static u32 intel_adjust_tile_offset(int *x, int *y,
2326 unsigned int tile_width,
2327 unsigned int tile_height,
2328 unsigned int tile_size,
2329 unsigned int pitch_tiles,
2330 u32 old_offset,
2331 u32 new_offset)
2332{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002333 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002334 unsigned int tiles;
2335
2336 WARN_ON(old_offset & (tile_size - 1));
2337 WARN_ON(new_offset & (tile_size - 1));
2338 WARN_ON(new_offset > old_offset);
2339
2340 tiles = (old_offset - new_offset) / tile_size;
2341
2342 *y += tiles / pitch_tiles * tile_height;
2343 *x += tiles % pitch_tiles * tile_width;
2344
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002345 /* minimize x in case it got needlessly big */
2346 *y += *x / pitch_pixels * tile_height;
2347 *x %= pitch_pixels;
2348
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002349 return new_offset;
2350}
2351
2352/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002353 * Computes the linear offset to the base tile and adjusts
2354 * x, y. bytes per pixel is assumed to be a power-of-two.
2355 *
2356 * In the 90/270 rotated case, x and y are assumed
2357 * to be already rotated to match the rotated GTT view, and
2358 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002359 *
2360 * This function is used when computing the derived information
2361 * under intel_framebuffer, so using any of that information
2362 * here is not allowed. Anything under drm_framebuffer can be
2363 * used. This is why the user has to pass in the pitch since it
2364 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002365 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002366static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2367 int *x, int *y,
2368 const struct drm_framebuffer *fb, int plane,
2369 unsigned int pitch,
2370 unsigned int rotation,
2371 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002372{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002373 uint64_t fb_modifier = fb->modifier[plane];
2374 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002375 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002376
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002377 if (alignment)
2378 alignment--;
2379
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002380 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002381 unsigned int tile_size, tile_width, tile_height;
2382 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002383
Ville Syrjäläd8433102016-01-12 21:08:35 +02002384 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002385 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2386 fb_modifier, cpp);
2387
2388 if (intel_rotation_90_or_270(rotation)) {
2389 pitch_tiles = pitch / tile_height;
2390 swap(tile_width, tile_height);
2391 } else {
2392 pitch_tiles = pitch / (tile_width * cpp);
2393 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002394
Ville Syrjäläd8433102016-01-12 21:08:35 +02002395 tile_rows = *y / tile_height;
2396 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002397
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002398 tiles = *x / tile_width;
2399 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002400
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002401 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2402 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002403
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002404 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2405 tile_size, pitch_tiles,
2406 offset, offset_aligned);
2407 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002408 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002409 offset_aligned = offset & ~alignment;
2410
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002411 *y = (offset & alignment) / pitch;
2412 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002413 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002414
2415 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002416}
2417
Ville Syrjälä6687c902015-09-15 13:16:41 +03002418u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002419 const struct intel_plane_state *state,
2420 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002421{
Ville Syrjälä29490562016-01-20 18:02:50 +02002422 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2423 const struct drm_framebuffer *fb = state->base.fb;
2424 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002425 u32 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002426 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002427
2428 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2429 rotation, alignment);
2430}
2431
2432/* Convert the fb->offset[] linear offset into x/y offsets */
2433static void intel_fb_offset_to_xy(int *x, int *y,
2434 const struct drm_framebuffer *fb, int plane)
2435{
2436 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2437 unsigned int pitch = fb->pitches[plane];
2438 u32 linear_offset = fb->offsets[plane];
2439
2440 *y = linear_offset / pitch;
2441 *x = linear_offset % pitch / cpp;
2442}
2443
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002444static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2445{
2446 switch (fb_modifier) {
2447 case I915_FORMAT_MOD_X_TILED:
2448 return I915_TILING_X;
2449 case I915_FORMAT_MOD_Y_TILED:
2450 return I915_TILING_Y;
2451 default:
2452 return I915_TILING_NONE;
2453 }
2454}
2455
Ville Syrjälä6687c902015-09-15 13:16:41 +03002456static int
2457intel_fill_fb_info(struct drm_i915_private *dev_priv,
2458 struct drm_framebuffer *fb)
2459{
2460 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2461 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2462 u32 gtt_offset_rotated = 0;
2463 unsigned int max_size = 0;
2464 uint32_t format = fb->pixel_format;
2465 int i, num_planes = drm_format_num_planes(format);
2466 unsigned int tile_size = intel_tile_size(dev_priv);
2467
2468 for (i = 0; i < num_planes; i++) {
2469 unsigned int width, height;
2470 unsigned int cpp, size;
2471 u32 offset;
2472 int x, y;
2473
2474 cpp = drm_format_plane_cpp(format, i);
2475 width = drm_format_plane_width(fb->width, format, i);
2476 height = drm_format_plane_height(fb->height, format, i);
2477
2478 intel_fb_offset_to_xy(&x, &y, fb, i);
2479
2480 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002481 * The fence (if used) is aligned to the start of the object
2482 * so having the framebuffer wrap around across the edge of the
2483 * fenced region doesn't really work. We have no API to configure
2484 * the fence start offset within the object (nor could we probably
2485 * on gen2/3). So it's just easier if we just require that the
2486 * fb layout agrees with the fence layout. We already check that the
2487 * fb stride matches the fence stride elsewhere.
2488 */
2489 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2490 (x + width) * cpp > fb->pitches[i]) {
2491 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2492 i, fb->offsets[i]);
2493 return -EINVAL;
2494 }
2495
2496 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002497 * First pixel of the framebuffer from
2498 * the start of the normal gtt mapping.
2499 */
2500 intel_fb->normal[i].x = x;
2501 intel_fb->normal[i].y = y;
2502
2503 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2504 fb, 0, fb->pitches[i],
2505 BIT(DRM_ROTATE_0), tile_size);
2506 offset /= tile_size;
2507
2508 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2509 unsigned int tile_width, tile_height;
2510 unsigned int pitch_tiles;
2511 struct drm_rect r;
2512
2513 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2514 fb->modifier[i], cpp);
2515
2516 rot_info->plane[i].offset = offset;
2517 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2518 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2519 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2520
2521 intel_fb->rotated[i].pitch =
2522 rot_info->plane[i].height * tile_height;
2523
2524 /* how many tiles does this plane need */
2525 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2526 /*
2527 * If the plane isn't horizontally tile aligned,
2528 * we need one more tile.
2529 */
2530 if (x != 0)
2531 size++;
2532
2533 /* rotate the x/y offsets to match the GTT view */
2534 r.x1 = x;
2535 r.y1 = y;
2536 r.x2 = x + width;
2537 r.y2 = y + height;
2538 drm_rect_rotate(&r,
2539 rot_info->plane[i].width * tile_width,
2540 rot_info->plane[i].height * tile_height,
2541 BIT(DRM_ROTATE_270));
2542 x = r.x1;
2543 y = r.y1;
2544
2545 /* rotate the tile dimensions to match the GTT view */
2546 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2547 swap(tile_width, tile_height);
2548
2549 /*
2550 * We only keep the x/y offsets, so push all of the
2551 * gtt offset into the x/y offsets.
2552 */
2553 intel_adjust_tile_offset(&x, &y, tile_size,
2554 tile_width, tile_height, pitch_tiles,
2555 gtt_offset_rotated * tile_size, 0);
2556
2557 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2558
2559 /*
2560 * First pixel of the framebuffer from
2561 * the start of the rotated gtt mapping.
2562 */
2563 intel_fb->rotated[i].x = x;
2564 intel_fb->rotated[i].y = y;
2565 } else {
2566 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2567 x * cpp, tile_size);
2568 }
2569
2570 /* how many tiles in total needed in the bo */
2571 max_size = max(max_size, offset + size);
2572 }
2573
2574 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2575 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2576 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2577 return -EINVAL;
2578 }
2579
2580 return 0;
2581}
2582
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002583static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002584{
2585 switch (format) {
2586 case DISPPLANE_8BPP:
2587 return DRM_FORMAT_C8;
2588 case DISPPLANE_BGRX555:
2589 return DRM_FORMAT_XRGB1555;
2590 case DISPPLANE_BGRX565:
2591 return DRM_FORMAT_RGB565;
2592 default:
2593 case DISPPLANE_BGRX888:
2594 return DRM_FORMAT_XRGB8888;
2595 case DISPPLANE_RGBX888:
2596 return DRM_FORMAT_XBGR8888;
2597 case DISPPLANE_BGRX101010:
2598 return DRM_FORMAT_XRGB2101010;
2599 case DISPPLANE_RGBX101010:
2600 return DRM_FORMAT_XBGR2101010;
2601 }
2602}
2603
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002604static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2605{
2606 switch (format) {
2607 case PLANE_CTL_FORMAT_RGB_565:
2608 return DRM_FORMAT_RGB565;
2609 default:
2610 case PLANE_CTL_FORMAT_XRGB_8888:
2611 if (rgb_order) {
2612 if (alpha)
2613 return DRM_FORMAT_ABGR8888;
2614 else
2615 return DRM_FORMAT_XBGR8888;
2616 } else {
2617 if (alpha)
2618 return DRM_FORMAT_ARGB8888;
2619 else
2620 return DRM_FORMAT_XRGB8888;
2621 }
2622 case PLANE_CTL_FORMAT_XRGB_2101010:
2623 if (rgb_order)
2624 return DRM_FORMAT_XBGR2101010;
2625 else
2626 return DRM_FORMAT_XRGB2101010;
2627 }
2628}
2629
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002630static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002631intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2632 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002633{
2634 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002635 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002636 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002637 struct drm_i915_gem_object *obj = NULL;
2638 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002639 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002640 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2641 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2642 PAGE_SIZE);
2643
2644 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002645
Chris Wilsonff2652e2014-03-10 08:07:02 +00002646 if (plane_config->size == 0)
2647 return false;
2648
Paulo Zanoni3badb492015-09-23 12:52:23 -03002649 /* If the FB is too big, just don't use it since fbdev is not very
2650 * important and we should probably use that space with FBC or other
2651 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002652 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002653 return false;
2654
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002655 mutex_lock(&dev->struct_mutex);
2656
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002657 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2658 base_aligned,
2659 base_aligned,
2660 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002661 if (!obj) {
2662 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002663 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002664 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002665
Chris Wilson3e510a82016-08-05 10:14:23 +01002666 if (plane_config->tiling == I915_TILING_X)
2667 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002668
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002669 mode_cmd.pixel_format = fb->pixel_format;
2670 mode_cmd.width = fb->width;
2671 mode_cmd.height = fb->height;
2672 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002673 mode_cmd.modifier[0] = fb->modifier[0];
2674 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002675
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002676 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002677 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002678 DRM_DEBUG_KMS("intel fb init failed\n");
2679 goto out_unref_obj;
2680 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002681
Jesse Barnes46f297f2014-03-07 08:57:48 -08002682 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002683
Daniel Vetterf6936e22015-03-26 12:17:05 +01002684 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002685 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002686
2687out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002688 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002689 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002690 return false;
2691}
2692
Daniel Vetter5a21b662016-05-24 17:13:53 +02002693/* Update plane->state->fb to match plane->fb after driver-internal updates */
2694static void
2695update_state_fb(struct drm_plane *plane)
2696{
2697 if (plane->fb == plane->state->fb)
2698 return;
2699
2700 if (plane->state->fb)
2701 drm_framebuffer_unreference(plane->state->fb);
2702 plane->state->fb = plane->fb;
2703 if (plane->state->fb)
2704 drm_framebuffer_reference(plane->state->fb);
2705}
2706
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002707static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002708intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2709 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002710{
2711 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002712 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002713 struct drm_crtc *c;
2714 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002715 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002716 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002717 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002718 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2719 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002720 struct intel_plane_state *intel_state =
2721 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002722 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002723
Damien Lespiau2d140302015-02-05 17:22:18 +00002724 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002725 return;
2726
Daniel Vetterf6936e22015-03-26 12:17:05 +01002727 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002728 fb = &plane_config->fb->base;
2729 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002730 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002731
Damien Lespiau2d140302015-02-05 17:22:18 +00002732 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002733
2734 /*
2735 * Failed to alloc the obj, check to see if we should share
2736 * an fb with another CRTC instead
2737 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002738 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002739 i = to_intel_crtc(c);
2740
2741 if (c == &intel_crtc->base)
2742 continue;
2743
Matt Roper2ff8fde2014-07-08 07:50:07 -07002744 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002745 continue;
2746
Daniel Vetter88595ac2015-03-26 12:42:24 +01002747 fb = c->primary->fb;
2748 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002749 continue;
2750
Daniel Vetter88595ac2015-03-26 12:42:24 +01002751 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002752 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002753 drm_framebuffer_reference(fb);
2754 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002755 }
2756 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002757
Matt Roper200757f2015-12-03 11:37:36 -08002758 /*
2759 * We've failed to reconstruct the BIOS FB. Current display state
2760 * indicates that the primary plane is visible, but has a NULL FB,
2761 * which will lead to problems later if we don't fix it up. The
2762 * simplest solution is to just disable the primary plane now and
2763 * pretend the BIOS never had it enabled.
2764 */
2765 to_intel_plane_state(plane_state)->visible = false;
2766 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002767 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002768 intel_plane->disable_plane(primary, &intel_crtc->base);
2769
Daniel Vetter88595ac2015-03-26 12:42:24 +01002770 return;
2771
2772valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002773 plane_state->src_x = 0;
2774 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002775 plane_state->src_w = fb->width << 16;
2776 plane_state->src_h = fb->height << 16;
2777
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002778 plane_state->crtc_x = 0;
2779 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002780 plane_state->crtc_w = fb->width;
2781 plane_state->crtc_h = fb->height;
2782
Matt Roper0a8d8a82015-12-03 11:37:38 -08002783 intel_state->src.x1 = plane_state->src_x;
2784 intel_state->src.y1 = plane_state->src_y;
2785 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2786 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2787 intel_state->dst.x1 = plane_state->crtc_x;
2788 intel_state->dst.y1 = plane_state->crtc_y;
2789 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2790 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2791
Daniel Vetter88595ac2015-03-26 12:42:24 +01002792 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002793 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002794 dev_priv->preserve_bios_swizzle = true;
2795
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002796 drm_framebuffer_reference(fb);
2797 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002798 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002799 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002800 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2801 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002802}
2803
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002804static void i9xx_update_primary_plane(struct drm_plane *primary,
2805 const struct intel_crtc_state *crtc_state,
2806 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002807{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002808 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002809 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2811 struct drm_framebuffer *fb = plane_state->base.fb;
2812 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002813 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002814 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002815 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002816 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002817 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002818 int x = plane_state->src.x1 >> 16;
2819 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002820
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002821 dspcntr = DISPPLANE_GAMMA_ENABLE;
2822
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002823 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002824
2825 if (INTEL_INFO(dev)->gen < 4) {
2826 if (intel_crtc->pipe == PIPE_B)
2827 dspcntr |= DISPPLANE_SEL_PIPE_B;
2828
2829 /* pipesrc and dspsize control the size that is scaled from,
2830 * which should always be the user's requested size.
2831 */
2832 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002833 ((crtc_state->pipe_src_h - 1) << 16) |
2834 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002835 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002836 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2837 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002838 ((crtc_state->pipe_src_h - 1) << 16) |
2839 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002840 I915_WRITE(PRIMPOS(plane), 0);
2841 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002842 }
2843
Ville Syrjälä57779d02012-10-31 17:50:14 +02002844 switch (fb->pixel_format) {
2845 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002846 dspcntr |= DISPPLANE_8BPP;
2847 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002848 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002849 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002850 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002851 case DRM_FORMAT_RGB565:
2852 dspcntr |= DISPPLANE_BGRX565;
2853 break;
2854 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002855 dspcntr |= DISPPLANE_BGRX888;
2856 break;
2857 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002858 dspcntr |= DISPPLANE_RGBX888;
2859 break;
2860 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002861 dspcntr |= DISPPLANE_BGRX101010;
2862 break;
2863 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002864 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002865 break;
2866 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002867 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002868 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002869
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002870 if (INTEL_GEN(dev_priv) >= 4 &&
2871 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002872 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002873
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002874 if (IS_G4X(dev))
2875 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2876
Ville Syrjälä29490562016-01-20 18:02:50 +02002877 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07002878
Ville Syrjälä6687c902015-09-15 13:16:41 +03002879 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002880 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02002881 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002882
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002883 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302884 dspcntr |= DISPPLANE_ROTATE_180;
2885
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002886 x += (crtc_state->pipe_src_w - 1);
2887 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302888 }
2889
Ville Syrjälä29490562016-01-20 18:02:50 +02002890 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002891
2892 if (INTEL_INFO(dev)->gen < 4)
2893 intel_crtc->dspaddr_offset = linear_offset;
2894
Paulo Zanoni2db33662015-09-14 15:20:03 -03002895 intel_crtc->adjusted_x = x;
2896 intel_crtc->adjusted_y = y;
2897
Sonika Jindal48404c12014-08-22 14:06:04 +05302898 I915_WRITE(reg, dspcntr);
2899
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002900 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002901 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002902 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03002903 intel_fb_gtt_offset(fb, rotation) +
2904 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002905 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002906 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002907 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002908 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002909 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002910}
2911
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002912static void i9xx_disable_primary_plane(struct drm_plane *primary,
2913 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002914{
2915 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002916 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002918 int plane = intel_crtc->plane;
2919
2920 I915_WRITE(DSPCNTR(plane), 0);
2921 if (INTEL_INFO(dev_priv)->gen >= 4)
2922 I915_WRITE(DSPSURF(plane), 0);
2923 else
2924 I915_WRITE(DSPADDR(plane), 0);
2925 POSTING_READ(DSPCNTR(plane));
2926}
2927
2928static void ironlake_update_primary_plane(struct drm_plane *primary,
2929 const struct intel_crtc_state *crtc_state,
2930 const struct intel_plane_state *plane_state)
2931{
2932 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002933 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2935 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002936 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002937 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002938 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002939 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002940 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002941 int x = plane_state->src.x1 >> 16;
2942 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002943
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002944 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002945 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002946
2947 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2948 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2949
Ville Syrjälä57779d02012-10-31 17:50:14 +02002950 switch (fb->pixel_format) {
2951 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002952 dspcntr |= DISPPLANE_8BPP;
2953 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002954 case DRM_FORMAT_RGB565:
2955 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002956 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002957 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002958 dspcntr |= DISPPLANE_BGRX888;
2959 break;
2960 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002961 dspcntr |= DISPPLANE_RGBX888;
2962 break;
2963 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002964 dspcntr |= DISPPLANE_BGRX101010;
2965 break;
2966 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002967 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002968 break;
2969 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002970 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002971 }
2972
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002973 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002974 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002975
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002976 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002977 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002978
Ville Syrjälä29490562016-01-20 18:02:50 +02002979 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002980
Daniel Vetterc2c75132012-07-05 12:17:30 +02002981 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02002982 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002983
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002984 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302985 dspcntr |= DISPPLANE_ROTATE_180;
2986
2987 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002988 x += (crtc_state->pipe_src_w - 1);
2989 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302990 }
2991 }
2992
Ville Syrjälä29490562016-01-20 18:02:50 +02002993 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002994
Paulo Zanoni2db33662015-09-14 15:20:03 -03002995 intel_crtc->adjusted_x = x;
2996 intel_crtc->adjusted_y = y;
2997
Sonika Jindal48404c12014-08-22 14:06:04 +05302998 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002999
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003000 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003001 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003002 intel_fb_gtt_offset(fb, rotation) +
3003 intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07003004 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003005 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3006 } else {
3007 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3008 I915_WRITE(DSPLINOFF(plane), linear_offset);
3009 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003010 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003011}
3012
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003013u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3014 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003015{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003016 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3017 return 64;
3018 } else {
3019 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003020
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003021 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003022 }
3023}
3024
Ville Syrjälä6687c902015-09-15 13:16:41 +03003025u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3026 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003027{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003028 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003029 struct i915_ggtt_view view;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003030 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003031
Ville Syrjälä6687c902015-09-15 13:16:41 +03003032 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003033
Ville Syrjälä6687c902015-09-15 13:16:41 +03003034 offset = i915_gem_obj_ggtt_offset_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003035
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003036 WARN_ON(upper_32_bits(offset));
3037
3038 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003039}
3040
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003041static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3042{
3043 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003044 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003045
3046 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3047 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3048 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003049}
3050
Chandra Kondurua1b22782015-04-07 15:28:45 -07003051/*
3052 * This function detaches (aka. unbinds) unused scalers in hardware
3053 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003054static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003055{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003056 struct intel_crtc_scaler_state *scaler_state;
3057 int i;
3058
Chandra Kondurua1b22782015-04-07 15:28:45 -07003059 scaler_state = &intel_crtc->config->scaler_state;
3060
3061 /* loop through and disable scalers that aren't in use */
3062 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003063 if (!scaler_state->scalers[i].in_use)
3064 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003065 }
3066}
3067
Ville Syrjäläd2196772016-01-28 18:33:11 +02003068u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3069 unsigned int rotation)
3070{
3071 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3072 u32 stride = intel_fb_pitch(fb, plane, rotation);
3073
3074 /*
3075 * The stride is either expressed as a multiple of 64 bytes chunks for
3076 * linear buffers or in number of tiles for tiled buffers.
3077 */
3078 if (intel_rotation_90_or_270(rotation)) {
3079 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3080
3081 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3082 } else {
3083 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3084 fb->pixel_format);
3085 }
3086
3087 return stride;
3088}
3089
Chandra Konduru6156a452015-04-27 13:48:39 -07003090u32 skl_plane_ctl_format(uint32_t pixel_format)
3091{
Chandra Konduru6156a452015-04-27 13:48:39 -07003092 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003093 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003094 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003095 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003096 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003097 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003098 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003099 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003100 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003101 /*
3102 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3103 * to be already pre-multiplied. We need to add a knob (or a different
3104 * DRM_FORMAT) for user-space to configure that.
3105 */
3106 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003107 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003108 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003109 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003110 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003111 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003112 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003113 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003114 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003115 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003116 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003117 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003118 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003119 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003120 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003121 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003122 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003123 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003124 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003125 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003126 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003127
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003128 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003129}
3130
3131u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3132{
Chandra Konduru6156a452015-04-27 13:48:39 -07003133 switch (fb_modifier) {
3134 case DRM_FORMAT_MOD_NONE:
3135 break;
3136 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003137 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003138 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003139 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003140 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003141 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003142 default:
3143 MISSING_CASE(fb_modifier);
3144 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003145
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003146 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003147}
3148
3149u32 skl_plane_ctl_rotation(unsigned int rotation)
3150{
Chandra Konduru6156a452015-04-27 13:48:39 -07003151 switch (rotation) {
3152 case BIT(DRM_ROTATE_0):
3153 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303154 /*
3155 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3156 * while i915 HW rotation is clockwise, thats why this swapping.
3157 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003158 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303159 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003160 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003161 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003162 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303163 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003164 default:
3165 MISSING_CASE(rotation);
3166 }
3167
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003168 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003169}
3170
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003171static void skylake_update_primary_plane(struct drm_plane *plane,
3172 const struct intel_crtc_state *crtc_state,
3173 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003174{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003175 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003176 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3178 struct drm_framebuffer *fb = plane_state->base.fb;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003179 int pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003180 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003181 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003182 u32 stride = skl_plane_stride(fb, 0, rotation);
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003183 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003184 int scaler_id = plane_state->scaler_id;
3185 int src_x = plane_state->src.x1 >> 16;
3186 int src_y = plane_state->src.y1 >> 16;
3187 int src_w = drm_rect_width(&plane_state->src) >> 16;
3188 int src_h = drm_rect_height(&plane_state->src) >> 16;
3189 int dst_x = plane_state->dst.x1;
3190 int dst_y = plane_state->dst.y1;
3191 int dst_w = drm_rect_width(&plane_state->dst);
3192 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003193
3194 plane_ctl = PLANE_CTL_ENABLE |
3195 PLANE_CTL_PIPE_GAMMA_ENABLE |
3196 PLANE_CTL_PIPE_CSC_ENABLE;
3197
Chandra Konduru6156a452015-04-27 13:48:39 -07003198 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3199 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003200 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003201 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003202
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303203 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03003204 struct drm_rect r = {
3205 .x1 = src_x,
3206 .x2 = src_x + src_w,
3207 .y1 = src_y,
3208 .y2 = src_y + src_h,
3209 };
Ville Syrjälä832be822016-01-12 21:08:33 +02003210
Ville Syrjälä6687c902015-09-15 13:16:41 +03003211 /* Rotate src coordinates to match rotated GTT view */
3212 drm_rect_rotate(&r, fb->width, fb->height, BIT(DRM_ROTATE_270));
3213
3214 src_x = r.x1;
3215 src_y = r.y1;
3216 src_w = drm_rect_width(&r);
3217 src_h = drm_rect_height(&r);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303218 }
Damien Lespiaub3218032015-02-27 11:15:18 +00003219
Ville Syrjälä29490562016-01-20 18:02:50 +02003220 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
3221 surf_addr = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003222
3223 /* Sizes are 0 based */
3224 src_w--;
3225 src_h--;
3226 dst_w--;
3227 dst_h--;
3228
3229 intel_crtc->adjusted_x = src_x;
3230 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003231
Damien Lespiau70d21f02013-07-03 21:06:04 +01003232 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003233 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +03003234 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003235 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003236
3237 if (scaler_id >= 0) {
3238 uint32_t ps_ctrl = 0;
3239
3240 WARN_ON(!dst_w || !dst_h);
3241 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3242 crtc_state->scaler_state.scalers[scaler_id].mode;
3243 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3244 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3245 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3246 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3247 I915_WRITE(PLANE_POS(pipe, 0), 0);
3248 } else {
3249 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3250 }
3251
Ville Syrjälä6687c902015-09-15 13:16:41 +03003252 I915_WRITE(PLANE_SURF(pipe, 0),
3253 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003254
3255 POSTING_READ(PLANE_SURF(pipe, 0));
3256}
3257
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003258static void skylake_disable_primary_plane(struct drm_plane *primary,
3259 struct drm_crtc *crtc)
3260{
3261 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003262 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003263 int pipe = to_intel_crtc(crtc)->pipe;
3264
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003265 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3266 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3267 POSTING_READ(PLANE_SURF(pipe, 0));
3268}
3269
Jesse Barnes17638cd2011-06-24 12:19:23 -07003270/* Assume fb object is pinned & idle & fenced and just update base pointers */
3271static int
3272intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3273 int x, int y, enum mode_set_atomic state)
3274{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003275 /* Support for kgdboc is disabled, this needs a major rework. */
3276 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003277
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003278 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003279}
3280
Daniel Vetter5a21b662016-05-24 17:13:53 +02003281static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3282{
3283 struct intel_crtc *crtc;
3284
Chris Wilson91c8a322016-07-05 10:40:23 +01003285 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003286 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3287}
3288
Ville Syrjälä75147472014-11-24 18:28:11 +02003289static void intel_update_primary_planes(struct drm_device *dev)
3290{
Ville Syrjälä75147472014-11-24 18:28:11 +02003291 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003292
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003293 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003294 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003295 struct intel_plane_state *plane_state =
3296 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003297
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003298 if (plane_state->visible)
3299 plane->update_plane(&plane->base,
3300 to_intel_crtc_state(crtc->state),
3301 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003302 }
3303}
3304
Maarten Lankhorst73974892016-08-05 23:28:27 +03003305static int
3306__intel_display_resume(struct drm_device *dev,
3307 struct drm_atomic_state *state)
3308{
3309 struct drm_crtc_state *crtc_state;
3310 struct drm_crtc *crtc;
3311 int i, ret;
3312
3313 intel_modeset_setup_hw_state(dev);
3314 i915_redisable_vga(dev);
3315
3316 if (!state)
3317 return 0;
3318
3319 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3320 /*
3321 * Force recalculation even if we restore
3322 * current state. With fast modeset this may not result
3323 * in a modeset when the state is compatible.
3324 */
3325 crtc_state->mode_changed = true;
3326 }
3327
3328 /* ignore any reset values/BIOS leftovers in the WM registers */
3329 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3330
3331 ret = drm_atomic_commit(state);
3332
3333 WARN_ON(ret == -EDEADLK);
3334 return ret;
3335}
3336
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003337static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3338{
Ville Syrjäläae981042016-08-05 23:28:30 +03003339 return intel_has_gpu_reset(dev_priv) &&
3340 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003341}
3342
Chris Wilsonc0336662016-05-06 15:40:21 +01003343void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003344{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003345 struct drm_device *dev = &dev_priv->drm;
3346 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3347 struct drm_atomic_state *state;
3348 int ret;
3349
Maarten Lankhorst73974892016-08-05 23:28:27 +03003350 /*
3351 * Need mode_config.mutex so that we don't
3352 * trample ongoing ->detect() and whatnot.
3353 */
3354 mutex_lock(&dev->mode_config.mutex);
3355 drm_modeset_acquire_init(ctx, 0);
3356 while (1) {
3357 ret = drm_modeset_lock_all_ctx(dev, ctx);
3358 if (ret != -EDEADLK)
3359 break;
3360
3361 drm_modeset_backoff(ctx);
3362 }
3363
3364 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003365 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003366 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003367 return;
3368
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003369 /*
3370 * Disabling the crtcs gracefully seems nicer. Also the
3371 * g33 docs say we should at least disable all the planes.
3372 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003373 state = drm_atomic_helper_duplicate_state(dev, ctx);
3374 if (IS_ERR(state)) {
3375 ret = PTR_ERR(state);
3376 state = NULL;
3377 DRM_ERROR("Duplicating state failed with %i\n", ret);
3378 goto err;
3379 }
3380
3381 ret = drm_atomic_helper_disable_all(dev, ctx);
3382 if (ret) {
3383 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3384 goto err;
3385 }
3386
3387 dev_priv->modeset_restore_state = state;
3388 state->acquire_ctx = ctx;
3389 return;
3390
3391err:
3392 drm_atomic_state_free(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003393}
3394
Chris Wilsonc0336662016-05-06 15:40:21 +01003395void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003396{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003397 struct drm_device *dev = &dev_priv->drm;
3398 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3399 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3400 int ret;
3401
Daniel Vetter5a21b662016-05-24 17:13:53 +02003402 /*
3403 * Flips in the rings will be nuked by the reset,
3404 * so complete all pending flips so that user space
3405 * will get its events and not get stuck.
3406 */
3407 intel_complete_page_flips(dev_priv);
3408
Maarten Lankhorst73974892016-08-05 23:28:27 +03003409 dev_priv->modeset_restore_state = NULL;
3410
Ville Syrjälä75147472014-11-24 18:28:11 +02003411 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003412 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003413 if (!state) {
3414 /*
3415 * Flips in the rings have been nuked by the reset,
3416 * so update the base address of all primary
3417 * planes to the the last fb to make sure we're
3418 * showing the correct fb after a reset.
3419 *
3420 * FIXME: Atomic will make this obsolete since we won't schedule
3421 * CS-based flips (which might get lost in gpu resets) any more.
3422 */
3423 intel_update_primary_planes(dev);
3424 } else {
3425 ret = __intel_display_resume(dev, state);
3426 if (ret)
3427 DRM_ERROR("Restoring old state failed with %i\n", ret);
3428 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003429 } else {
3430 /*
3431 * The display has been reset as well,
3432 * so need a full re-initialization.
3433 */
3434 intel_runtime_pm_disable_interrupts(dev_priv);
3435 intel_runtime_pm_enable_interrupts(dev_priv);
3436
3437 intel_modeset_init_hw(dev);
3438
3439 spin_lock_irq(&dev_priv->irq_lock);
3440 if (dev_priv->display.hpd_irq_setup)
3441 dev_priv->display.hpd_irq_setup(dev_priv);
3442 spin_unlock_irq(&dev_priv->irq_lock);
3443
3444 ret = __intel_display_resume(dev, state);
3445 if (ret)
3446 DRM_ERROR("Restoring old state failed with %i\n", ret);
3447
3448 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003449 }
3450
Maarten Lankhorst73974892016-08-05 23:28:27 +03003451 drm_modeset_drop_locks(ctx);
3452 drm_modeset_acquire_fini(ctx);
3453 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003454}
3455
Chris Wilson7d5e3792014-03-04 13:15:08 +00003456static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3457{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003458 struct drm_device *dev = crtc->dev;
3459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3460 unsigned reset_counter;
3461 bool pending;
3462
3463 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3464 if (intel_crtc->reset_counter != reset_counter)
3465 return false;
3466
3467 spin_lock_irq(&dev->event_lock);
3468 pending = to_intel_crtc(crtc)->flip_work != NULL;
3469 spin_unlock_irq(&dev->event_lock);
3470
3471 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003472}
3473
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003474static void intel_update_pipe_config(struct intel_crtc *crtc,
3475 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003476{
3477 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003478 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003479 struct intel_crtc_state *pipe_config =
3480 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003481
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003482 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3483 crtc->base.mode = crtc->base.state->mode;
3484
3485 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3486 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3487 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003488
3489 /*
3490 * Update pipe size and adjust fitter if needed: the reason for this is
3491 * that in compute_mode_changes we check the native mode (not the pfit
3492 * mode) to see if we can flip rather than do a full mode set. In the
3493 * fastboot case, we'll flip, but if we don't update the pipesrc and
3494 * pfit state, we'll end up with a big fb scanned out into the wrong
3495 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003496 */
3497
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003498 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003499 ((pipe_config->pipe_src_w - 1) << 16) |
3500 (pipe_config->pipe_src_h - 1));
3501
3502 /* on skylake this is done by detaching scalers */
3503 if (INTEL_INFO(dev)->gen >= 9) {
3504 skl_detach_scalers(crtc);
3505
3506 if (pipe_config->pch_pfit.enabled)
3507 skylake_pfit_enable(crtc);
3508 } else if (HAS_PCH_SPLIT(dev)) {
3509 if (pipe_config->pch_pfit.enabled)
3510 ironlake_pfit_enable(crtc);
3511 else if (old_crtc_state->pch_pfit.enabled)
3512 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003513 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003514}
3515
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003516static void intel_fdi_normal_train(struct drm_crtc *crtc)
3517{
3518 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003519 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3521 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003522 i915_reg_t reg;
3523 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003524
3525 /* enable normal train */
3526 reg = FDI_TX_CTL(pipe);
3527 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003528 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003529 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3530 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003531 } else {
3532 temp &= ~FDI_LINK_TRAIN_NONE;
3533 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003534 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003535 I915_WRITE(reg, temp);
3536
3537 reg = FDI_RX_CTL(pipe);
3538 temp = I915_READ(reg);
3539 if (HAS_PCH_CPT(dev)) {
3540 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3541 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3542 } else {
3543 temp &= ~FDI_LINK_TRAIN_NONE;
3544 temp |= FDI_LINK_TRAIN_NONE;
3545 }
3546 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3547
3548 /* wait one idle pattern time */
3549 POSTING_READ(reg);
3550 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003551
3552 /* IVB wants error correction enabled */
3553 if (IS_IVYBRIDGE(dev))
3554 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3555 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003556}
3557
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558/* The FDI link training functions for ILK/Ibexpeak. */
3559static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3560{
3561 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003562 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3564 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003565 i915_reg_t reg;
3566 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003567
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003568 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003569 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003570
Adam Jacksone1a44742010-06-25 15:32:14 -04003571 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3572 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003573 reg = FDI_RX_IMR(pipe);
3574 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003575 temp &= ~FDI_RX_SYMBOL_LOCK;
3576 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003577 I915_WRITE(reg, temp);
3578 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003579 udelay(150);
3580
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003584 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003585 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003586 temp &= ~FDI_LINK_TRAIN_NONE;
3587 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003589
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 reg = FDI_RX_CTL(pipe);
3591 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592 temp &= ~FDI_LINK_TRAIN_NONE;
3593 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003594 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3595
3596 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003597 udelay(150);
3598
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003599 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003600 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3601 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3602 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003603
Chris Wilson5eddb702010-09-11 13:48:45 +01003604 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003605 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003606 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003607 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3608
3609 if ((temp & FDI_RX_BIT_LOCK)) {
3610 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003611 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003612 break;
3613 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003614 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003615 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003616 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003617
3618 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003619 reg = FDI_TX_CTL(pipe);
3620 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003621 temp &= ~FDI_LINK_TRAIN_NONE;
3622 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003623 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003624
Chris Wilson5eddb702010-09-11 13:48:45 +01003625 reg = FDI_RX_CTL(pipe);
3626 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003627 temp &= ~FDI_LINK_TRAIN_NONE;
3628 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003629 I915_WRITE(reg, temp);
3630
3631 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003632 udelay(150);
3633
Chris Wilson5eddb702010-09-11 13:48:45 +01003634 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003635 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003636 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003637 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3638
3639 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003640 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003641 DRM_DEBUG_KMS("FDI train 2 done.\n");
3642 break;
3643 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003644 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003645 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003646 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003647
3648 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003649
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003650}
3651
Akshay Joshi0206e352011-08-16 15:34:10 -04003652static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003653 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3654 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3655 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3656 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3657};
3658
3659/* The FDI link training functions for SNB/Cougarpoint. */
3660static void gen6_fdi_link_train(struct drm_crtc *crtc)
3661{
3662 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003663 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3665 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003666 i915_reg_t reg;
3667 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003668
Adam Jacksone1a44742010-06-25 15:32:14 -04003669 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3670 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003671 reg = FDI_RX_IMR(pipe);
3672 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003673 temp &= ~FDI_RX_SYMBOL_LOCK;
3674 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003675 I915_WRITE(reg, temp);
3676
3677 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003678 udelay(150);
3679
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003680 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003681 reg = FDI_TX_CTL(pipe);
3682 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003683 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003684 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003685 temp &= ~FDI_LINK_TRAIN_NONE;
3686 temp |= FDI_LINK_TRAIN_PATTERN_1;
3687 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3688 /* SNB-B */
3689 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003690 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003691
Daniel Vetterd74cf322012-10-26 10:58:13 +02003692 I915_WRITE(FDI_RX_MISC(pipe),
3693 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3694
Chris Wilson5eddb702010-09-11 13:48:45 +01003695 reg = FDI_RX_CTL(pipe);
3696 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003697 if (HAS_PCH_CPT(dev)) {
3698 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3699 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3700 } else {
3701 temp &= ~FDI_LINK_TRAIN_NONE;
3702 temp |= FDI_LINK_TRAIN_PATTERN_1;
3703 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003704 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3705
3706 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003707 udelay(150);
3708
Akshay Joshi0206e352011-08-16 15:34:10 -04003709 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003710 reg = FDI_TX_CTL(pipe);
3711 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003712 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3713 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003714 I915_WRITE(reg, temp);
3715
3716 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003717 udelay(500);
3718
Sean Paulfa37d392012-03-02 12:53:39 -05003719 for (retry = 0; retry < 5; retry++) {
3720 reg = FDI_RX_IIR(pipe);
3721 temp = I915_READ(reg);
3722 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3723 if (temp & FDI_RX_BIT_LOCK) {
3724 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3725 DRM_DEBUG_KMS("FDI train 1 done.\n");
3726 break;
3727 }
3728 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003729 }
Sean Paulfa37d392012-03-02 12:53:39 -05003730 if (retry < 5)
3731 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003732 }
3733 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003734 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003735
3736 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003737 reg = FDI_TX_CTL(pipe);
3738 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003739 temp &= ~FDI_LINK_TRAIN_NONE;
3740 temp |= FDI_LINK_TRAIN_PATTERN_2;
3741 if (IS_GEN6(dev)) {
3742 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3743 /* SNB-B */
3744 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3745 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003746 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003747
Chris Wilson5eddb702010-09-11 13:48:45 +01003748 reg = FDI_RX_CTL(pipe);
3749 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003750 if (HAS_PCH_CPT(dev)) {
3751 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3752 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3753 } else {
3754 temp &= ~FDI_LINK_TRAIN_NONE;
3755 temp |= FDI_LINK_TRAIN_PATTERN_2;
3756 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003757 I915_WRITE(reg, temp);
3758
3759 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003760 udelay(150);
3761
Akshay Joshi0206e352011-08-16 15:34:10 -04003762 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003763 reg = FDI_TX_CTL(pipe);
3764 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003765 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3766 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003767 I915_WRITE(reg, temp);
3768
3769 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003770 udelay(500);
3771
Sean Paulfa37d392012-03-02 12:53:39 -05003772 for (retry = 0; retry < 5; retry++) {
3773 reg = FDI_RX_IIR(pipe);
3774 temp = I915_READ(reg);
3775 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3776 if (temp & FDI_RX_SYMBOL_LOCK) {
3777 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3778 DRM_DEBUG_KMS("FDI train 2 done.\n");
3779 break;
3780 }
3781 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003782 }
Sean Paulfa37d392012-03-02 12:53:39 -05003783 if (retry < 5)
3784 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003785 }
3786 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003788
3789 DRM_DEBUG_KMS("FDI train done.\n");
3790}
3791
Jesse Barnes357555c2011-04-28 15:09:55 -07003792/* Manual link training for Ivy Bridge A0 parts */
3793static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3794{
3795 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003796 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07003797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3798 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003799 i915_reg_t reg;
3800 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003801
3802 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3803 for train result */
3804 reg = FDI_RX_IMR(pipe);
3805 temp = I915_READ(reg);
3806 temp &= ~FDI_RX_SYMBOL_LOCK;
3807 temp &= ~FDI_RX_BIT_LOCK;
3808 I915_WRITE(reg, temp);
3809
3810 POSTING_READ(reg);
3811 udelay(150);
3812
Daniel Vetter01a415f2012-10-27 15:58:40 +02003813 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3814 I915_READ(FDI_RX_IIR(pipe)));
3815
Jesse Barnes139ccd32013-08-19 11:04:55 -07003816 /* Try each vswing and preemphasis setting twice before moving on */
3817 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3818 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003819 reg = FDI_TX_CTL(pipe);
3820 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003821 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3822 temp &= ~FDI_TX_ENABLE;
3823 I915_WRITE(reg, temp);
3824
3825 reg = FDI_RX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 temp &= ~FDI_LINK_TRAIN_AUTO;
3828 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3829 temp &= ~FDI_RX_ENABLE;
3830 I915_WRITE(reg, temp);
3831
3832 /* enable CPU FDI TX and PCH FDI RX */
3833 reg = FDI_TX_CTL(pipe);
3834 temp = I915_READ(reg);
3835 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003836 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003837 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003838 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003839 temp |= snb_b_fdi_train_param[j/2];
3840 temp |= FDI_COMPOSITE_SYNC;
3841 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3842
3843 I915_WRITE(FDI_RX_MISC(pipe),
3844 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3845
3846 reg = FDI_RX_CTL(pipe);
3847 temp = I915_READ(reg);
3848 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3849 temp |= FDI_COMPOSITE_SYNC;
3850 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3851
3852 POSTING_READ(reg);
3853 udelay(1); /* should be 0.5us */
3854
3855 for (i = 0; i < 4; i++) {
3856 reg = FDI_RX_IIR(pipe);
3857 temp = I915_READ(reg);
3858 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3859
3860 if (temp & FDI_RX_BIT_LOCK ||
3861 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3862 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3863 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3864 i);
3865 break;
3866 }
3867 udelay(1); /* should be 0.5us */
3868 }
3869 if (i == 4) {
3870 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3871 continue;
3872 }
3873
3874 /* Train 2 */
3875 reg = FDI_TX_CTL(pipe);
3876 temp = I915_READ(reg);
3877 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3878 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3879 I915_WRITE(reg, temp);
3880
3881 reg = FDI_RX_CTL(pipe);
3882 temp = I915_READ(reg);
3883 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3884 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003885 I915_WRITE(reg, temp);
3886
3887 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003888 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003889
Jesse Barnes139ccd32013-08-19 11:04:55 -07003890 for (i = 0; i < 4; i++) {
3891 reg = FDI_RX_IIR(pipe);
3892 temp = I915_READ(reg);
3893 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003894
Jesse Barnes139ccd32013-08-19 11:04:55 -07003895 if (temp & FDI_RX_SYMBOL_LOCK ||
3896 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3897 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3898 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3899 i);
3900 goto train_done;
3901 }
3902 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003903 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003904 if (i == 4)
3905 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003906 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003907
Jesse Barnes139ccd32013-08-19 11:04:55 -07003908train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003909 DRM_DEBUG_KMS("FDI train done.\n");
3910}
3911
Daniel Vetter88cefb62012-08-12 19:27:14 +02003912static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003913{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003914 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003915 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003916 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003917 i915_reg_t reg;
3918 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003919
Jesse Barnes0e23b992010-09-10 11:10:00 -07003920 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003921 reg = FDI_RX_CTL(pipe);
3922 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003923 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003924 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003925 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003926 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3927
3928 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003929 udelay(200);
3930
3931 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 temp = I915_READ(reg);
3933 I915_WRITE(reg, temp | FDI_PCDCLK);
3934
3935 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003936 udelay(200);
3937
Paulo Zanoni20749732012-11-23 15:30:38 -02003938 /* Enable CPU FDI TX PLL, always on for Ironlake */
3939 reg = FDI_TX_CTL(pipe);
3940 temp = I915_READ(reg);
3941 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3942 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003943
Paulo Zanoni20749732012-11-23 15:30:38 -02003944 POSTING_READ(reg);
3945 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003946 }
3947}
3948
Daniel Vetter88cefb62012-08-12 19:27:14 +02003949static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3950{
3951 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003952 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02003953 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003954 i915_reg_t reg;
3955 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003956
3957 /* Switch from PCDclk to Rawclk */
3958 reg = FDI_RX_CTL(pipe);
3959 temp = I915_READ(reg);
3960 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3961
3962 /* Disable CPU FDI TX PLL */
3963 reg = FDI_TX_CTL(pipe);
3964 temp = I915_READ(reg);
3965 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3966
3967 POSTING_READ(reg);
3968 udelay(100);
3969
3970 reg = FDI_RX_CTL(pipe);
3971 temp = I915_READ(reg);
3972 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3973
3974 /* Wait for the clocks to turn off. */
3975 POSTING_READ(reg);
3976 udelay(100);
3977}
3978
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003979static void ironlake_fdi_disable(struct drm_crtc *crtc)
3980{
3981 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003982 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3984 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003985 i915_reg_t reg;
3986 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003987
3988 /* disable CPU FDI tx and PCH FDI rx */
3989 reg = FDI_TX_CTL(pipe);
3990 temp = I915_READ(reg);
3991 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3992 POSTING_READ(reg);
3993
3994 reg = FDI_RX_CTL(pipe);
3995 temp = I915_READ(reg);
3996 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003997 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003998 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3999
4000 POSTING_READ(reg);
4001 udelay(100);
4002
4003 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02004004 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004005 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004006
4007 /* still set train pattern 1 */
4008 reg = FDI_TX_CTL(pipe);
4009 temp = I915_READ(reg);
4010 temp &= ~FDI_LINK_TRAIN_NONE;
4011 temp |= FDI_LINK_TRAIN_PATTERN_1;
4012 I915_WRITE(reg, temp);
4013
4014 reg = FDI_RX_CTL(pipe);
4015 temp = I915_READ(reg);
4016 if (HAS_PCH_CPT(dev)) {
4017 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4018 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4019 } else {
4020 temp &= ~FDI_LINK_TRAIN_NONE;
4021 temp |= FDI_LINK_TRAIN_PATTERN_1;
4022 }
4023 /* BPC in FDI rx is consistent with that in PIPECONF */
4024 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004025 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004026 I915_WRITE(reg, temp);
4027
4028 POSTING_READ(reg);
4029 udelay(100);
4030}
4031
Chris Wilson5dce5b932014-01-20 10:17:36 +00004032bool intel_has_pending_fb_unpin(struct drm_device *dev)
4033{
4034 struct intel_crtc *crtc;
4035
4036 /* Note that we don't need to be called with mode_config.lock here
4037 * as our list of CRTC objects is static for the lifetime of the
4038 * device and so cannot disappear as we iterate. Similarly, we can
4039 * happily treat the predicates as racy, atomic checks as userspace
4040 * cannot claim and pin a new fb without at least acquring the
4041 * struct_mutex and so serialising with us.
4042 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004043 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004044 if (atomic_read(&crtc->unpin_work_count) == 0)
4045 continue;
4046
Daniel Vetter5a21b662016-05-24 17:13:53 +02004047 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004048 intel_wait_for_vblank(dev, crtc->pipe);
4049
4050 return true;
4051 }
4052
4053 return false;
4054}
4055
Daniel Vetter5a21b662016-05-24 17:13:53 +02004056static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004057{
4058 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004059 struct intel_flip_work *work = intel_crtc->flip_work;
4060
4061 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004062
4063 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004064 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004065
4066 drm_crtc_vblank_put(&intel_crtc->base);
4067
Daniel Vetter5a21b662016-05-24 17:13:53 +02004068 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004069 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004070
4071 trace_i915_flip_complete(intel_crtc->plane,
4072 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004073}
4074
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004075static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004076{
Chris Wilson0f911282012-04-17 10:05:38 +01004077 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004078 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004079 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004080
Daniel Vetter2c10d572012-12-20 21:24:07 +01004081 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004082
4083 ret = wait_event_interruptible_timeout(
4084 dev_priv->pending_flip_queue,
4085 !intel_crtc_has_pending_flip(crtc),
4086 60*HZ);
4087
4088 if (ret < 0)
4089 return ret;
4090
Daniel Vetter5a21b662016-05-24 17:13:53 +02004091 if (ret == 0) {
4092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4093 struct intel_flip_work *work;
4094
4095 spin_lock_irq(&dev->event_lock);
4096 work = intel_crtc->flip_work;
4097 if (work && !is_mmio_work(work)) {
4098 WARN_ONCE(1, "Removing stuck page flip\n");
4099 page_flip_completed(intel_crtc);
4100 }
4101 spin_unlock_irq(&dev->event_lock);
4102 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004103
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004104 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004105}
4106
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004107static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
4108{
4109 u32 temp;
4110
4111 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4112
4113 mutex_lock(&dev_priv->sb_lock);
4114
4115 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4116 temp |= SBI_SSCCTL_DISABLE;
4117 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4118
4119 mutex_unlock(&dev_priv->sb_lock);
4120}
4121
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004122/* Program iCLKIP clock to the desired frequency */
4123static void lpt_program_iclkip(struct drm_crtc *crtc)
4124{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004125 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004126 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004127 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4128 u32 temp;
4129
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004130 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004131
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004132 /* The iCLK virtual clock root frequency is in MHz,
4133 * but the adjusted_mode->crtc_clock in in KHz. To get the
4134 * divisors, it is necessary to divide one by another, so we
4135 * convert the virtual clock precision to KHz here for higher
4136 * precision.
4137 */
4138 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004139 u32 iclk_virtual_root_freq = 172800 * 1000;
4140 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004141 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004142
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004143 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4144 clock << auxdiv);
4145 divsel = (desired_divisor / iclk_pi_range) - 2;
4146 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004147
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004148 /*
4149 * Near 20MHz is a corner case which is
4150 * out of range for the 7-bit divisor
4151 */
4152 if (divsel <= 0x7f)
4153 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004154 }
4155
4156 /* This should not happen with any sane values */
4157 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4158 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4159 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4160 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4161
4162 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004163 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004164 auxdiv,
4165 divsel,
4166 phasedir,
4167 phaseinc);
4168
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004169 mutex_lock(&dev_priv->sb_lock);
4170
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004171 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004172 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004173 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4174 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4175 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4176 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4177 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4178 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004179 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004180
4181 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004182 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004183 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4184 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004185 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004186
4187 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004188 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004189 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004190 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004191
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004192 mutex_unlock(&dev_priv->sb_lock);
4193
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004194 /* Wait for initialization time */
4195 udelay(24);
4196
4197 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4198}
4199
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004200int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4201{
4202 u32 divsel, phaseinc, auxdiv;
4203 u32 iclk_virtual_root_freq = 172800 * 1000;
4204 u32 iclk_pi_range = 64;
4205 u32 desired_divisor;
4206 u32 temp;
4207
4208 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4209 return 0;
4210
4211 mutex_lock(&dev_priv->sb_lock);
4212
4213 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4214 if (temp & SBI_SSCCTL_DISABLE) {
4215 mutex_unlock(&dev_priv->sb_lock);
4216 return 0;
4217 }
4218
4219 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4220 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4221 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4222 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4223 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4224
4225 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4226 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4227 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4228
4229 mutex_unlock(&dev_priv->sb_lock);
4230
4231 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4232
4233 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4234 desired_divisor << auxdiv);
4235}
4236
Daniel Vetter275f01b22013-05-03 11:49:47 +02004237static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4238 enum pipe pch_transcoder)
4239{
4240 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004241 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004242 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004243
4244 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4245 I915_READ(HTOTAL(cpu_transcoder)));
4246 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4247 I915_READ(HBLANK(cpu_transcoder)));
4248 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4249 I915_READ(HSYNC(cpu_transcoder)));
4250
4251 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4252 I915_READ(VTOTAL(cpu_transcoder)));
4253 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4254 I915_READ(VBLANK(cpu_transcoder)));
4255 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4256 I915_READ(VSYNC(cpu_transcoder)));
4257 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4258 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4259}
4260
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004261static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004262{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004263 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004264 uint32_t temp;
4265
4266 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004267 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004268 return;
4269
4270 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4271 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4272
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004273 temp &= ~FDI_BC_BIFURCATION_SELECT;
4274 if (enable)
4275 temp |= FDI_BC_BIFURCATION_SELECT;
4276
4277 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004278 I915_WRITE(SOUTH_CHICKEN1, temp);
4279 POSTING_READ(SOUTH_CHICKEN1);
4280}
4281
4282static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4283{
4284 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004285
4286 switch (intel_crtc->pipe) {
4287 case PIPE_A:
4288 break;
4289 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004290 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004291 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004292 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004293 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004294
4295 break;
4296 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004297 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004298
4299 break;
4300 default:
4301 BUG();
4302 }
4303}
4304
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004305/* Return which DP Port should be selected for Transcoder DP control */
4306static enum port
4307intel_trans_dp_port_sel(struct drm_crtc *crtc)
4308{
4309 struct drm_device *dev = crtc->dev;
4310 struct intel_encoder *encoder;
4311
4312 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004313 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004314 encoder->type == INTEL_OUTPUT_EDP)
4315 return enc_to_dig_port(&encoder->base)->port;
4316 }
4317
4318 return -1;
4319}
4320
Jesse Barnesf67a5592011-01-05 10:31:48 -08004321/*
4322 * Enable PCH resources required for PCH ports:
4323 * - PCH PLLs
4324 * - FDI training & RX/TX
4325 * - update transcoder timings
4326 * - DP transcoding bits
4327 * - transcoder
4328 */
4329static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004330{
4331 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004332 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4334 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004335 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004336
Daniel Vetterab9412b2013-05-03 11:49:46 +02004337 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004338
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004339 if (IS_IVYBRIDGE(dev))
4340 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4341
Daniel Vettercd986ab2012-10-26 10:58:12 +02004342 /* Write the TU size bits before fdi link training, so that error
4343 * detection works. */
4344 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4345 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4346
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004347 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004348 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004349
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004350 /* We need to program the right clock selection before writing the pixel
4351 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004352 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004353 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004354
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004355 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004356 temp |= TRANS_DPLL_ENABLE(pipe);
4357 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004358 if (intel_crtc->config->shared_dpll ==
4359 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004360 temp |= sel;
4361 else
4362 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004363 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004364 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004365
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004366 /* XXX: pch pll's can be enabled any time before we enable the PCH
4367 * transcoder, and we actually should do this to not upset any PCH
4368 * transcoder that already use the clock when we share it.
4369 *
4370 * Note that enable_shared_dpll tries to do the right thing, but
4371 * get_shared_dpll unconditionally resets the pll - we need that to have
4372 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004373 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004374
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004375 /* set transcoder timing, panel must allow it */
4376 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004377 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004378
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004379 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004380
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004381 /* For PCH DP, enable TRANS_DP_CTL */
Ville Syrjälä37a56502016-06-22 21:57:04 +03004382 if (HAS_PCH_CPT(dev) && intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004383 const struct drm_display_mode *adjusted_mode =
4384 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004385 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004386 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004387 temp = I915_READ(reg);
4388 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004389 TRANS_DP_SYNC_MASK |
4390 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004391 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004392 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004393
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004394 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004395 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004396 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004397 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004398
4399 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004400 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004401 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004402 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004403 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004404 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004405 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004406 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004407 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004408 break;
4409 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004410 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004411 }
4412
Chris Wilson5eddb702010-09-11 13:48:45 +01004413 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004414 }
4415
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004416 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004417}
4418
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004419static void lpt_pch_enable(struct drm_crtc *crtc)
4420{
4421 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004422 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004424 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004425
Daniel Vetterab9412b2013-05-03 11:49:46 +02004426 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004427
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004428 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004429
Paulo Zanoni0540e482012-10-31 18:12:40 -02004430 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004431 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004432
Paulo Zanoni937bb612012-10-31 18:12:47 -02004433 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004434}
4435
Daniel Vettera1520312013-05-03 11:49:50 +02004436static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004437{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004438 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004439 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004440 u32 temp;
4441
4442 temp = I915_READ(dslreg);
4443 udelay(500);
4444 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004445 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004446 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004447 }
4448}
4449
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004450static int
4451skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4452 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4453 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004454{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004455 struct intel_crtc_scaler_state *scaler_state =
4456 &crtc_state->scaler_state;
4457 struct intel_crtc *intel_crtc =
4458 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004459 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004460
4461 need_scaling = intel_rotation_90_or_270(rotation) ?
4462 (src_h != dst_w || src_w != dst_h):
4463 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004464
4465 /*
4466 * if plane is being disabled or scaler is no more required or force detach
4467 * - free scaler binded to this plane/crtc
4468 * - in order to do this, update crtc->scaler_usage
4469 *
4470 * Here scaler state in crtc_state is set free so that
4471 * scaler can be assigned to other user. Actual register
4472 * update to free the scaler is done in plane/panel-fit programming.
4473 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4474 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004475 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004476 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004477 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004478 scaler_state->scalers[*scaler_id].in_use = 0;
4479
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004480 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4481 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4482 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004483 scaler_state->scaler_users);
4484 *scaler_id = -1;
4485 }
4486 return 0;
4487 }
4488
4489 /* range checks */
4490 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4491 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4492
4493 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4494 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004495 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004496 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004497 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004498 return -EINVAL;
4499 }
4500
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004501 /* mark this plane as a scaler user in crtc_state */
4502 scaler_state->scaler_users |= (1 << scaler_user);
4503 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4504 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4505 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4506 scaler_state->scaler_users);
4507
4508 return 0;
4509}
4510
4511/**
4512 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4513 *
4514 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004515 *
4516 * Return
4517 * 0 - scaler_usage updated successfully
4518 * error - requested scaling cannot be supported or other error condition
4519 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004520int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004521{
4522 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004523 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004524
Ville Syrjälä78108b72016-05-27 20:59:19 +03004525 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4526 intel_crtc->base.base.id, intel_crtc->base.name,
4527 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004528
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004529 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004530 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004531 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004532 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004533}
4534
4535/**
4536 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4537 *
4538 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004539 * @plane_state: atomic plane state to update
4540 *
4541 * Return
4542 * 0 - scaler_usage updated successfully
4543 * error - requested scaling cannot be supported or other error condition
4544 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004545static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4546 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004547{
4548
4549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004550 struct intel_plane *intel_plane =
4551 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004552 struct drm_framebuffer *fb = plane_state->base.fb;
4553 int ret;
4554
4555 bool force_detach = !fb || !plane_state->visible;
4556
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004557 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4558 intel_plane->base.base.id, intel_plane->base.name,
4559 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004560
4561 ret = skl_update_scaler(crtc_state, force_detach,
4562 drm_plane_index(&intel_plane->base),
4563 &plane_state->scaler_id,
4564 plane_state->base.rotation,
4565 drm_rect_width(&plane_state->src) >> 16,
4566 drm_rect_height(&plane_state->src) >> 16,
4567 drm_rect_width(&plane_state->dst),
4568 drm_rect_height(&plane_state->dst));
4569
4570 if (ret || plane_state->scaler_id < 0)
4571 return ret;
4572
Chandra Kondurua1b22782015-04-07 15:28:45 -07004573 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004574 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004575 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4576 intel_plane->base.base.id,
4577 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004578 return -EINVAL;
4579 }
4580
4581 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004582 switch (fb->pixel_format) {
4583 case DRM_FORMAT_RGB565:
4584 case DRM_FORMAT_XBGR8888:
4585 case DRM_FORMAT_XRGB8888:
4586 case DRM_FORMAT_ABGR8888:
4587 case DRM_FORMAT_ARGB8888:
4588 case DRM_FORMAT_XRGB2101010:
4589 case DRM_FORMAT_XBGR2101010:
4590 case DRM_FORMAT_YUYV:
4591 case DRM_FORMAT_YVYU:
4592 case DRM_FORMAT_UYVY:
4593 case DRM_FORMAT_VYUY:
4594 break;
4595 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004596 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4597 intel_plane->base.base.id, intel_plane->base.name,
4598 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004599 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004600 }
4601
Chandra Kondurua1b22782015-04-07 15:28:45 -07004602 return 0;
4603}
4604
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004605static void skylake_scaler_disable(struct intel_crtc *crtc)
4606{
4607 int i;
4608
4609 for (i = 0; i < crtc->num_scalers; i++)
4610 skl_detach_scaler(crtc, i);
4611}
4612
4613static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004614{
4615 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004616 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004617 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004618 struct intel_crtc_scaler_state *scaler_state =
4619 &crtc->config->scaler_state;
4620
4621 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4622
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004623 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004624 int id;
4625
4626 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4627 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4628 return;
4629 }
4630
4631 id = scaler_state->scaler_id;
4632 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4633 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4634 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4635 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4636
4637 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004638 }
4639}
4640
Jesse Barnesb074cec2013-04-25 12:55:02 -07004641static void ironlake_pfit_enable(struct intel_crtc *crtc)
4642{
4643 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004644 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004645 int pipe = crtc->pipe;
4646
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004647 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004648 /* Force use of hard-coded filter coefficients
4649 * as some pre-programmed values are broken,
4650 * e.g. x201.
4651 */
4652 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4653 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4654 PF_PIPE_SEL_IVB(pipe));
4655 else
4656 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004657 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4658 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004659 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004660}
4661
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004662void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004663{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004664 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004665 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004666
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004667 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004668 return;
4669
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004670 /*
4671 * We can only enable IPS after we enable a plane and wait for a vblank
4672 * This function is called from post_plane_update, which is run after
4673 * a vblank wait.
4674 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004675
Paulo Zanonid77e4532013-09-24 13:52:55 -03004676 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004677 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004678 mutex_lock(&dev_priv->rps.hw_lock);
4679 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4680 mutex_unlock(&dev_priv->rps.hw_lock);
4681 /* Quoting Art Runyan: "its not safe to expect any particular
4682 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004683 * mailbox." Moreover, the mailbox may return a bogus state,
4684 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004685 */
4686 } else {
4687 I915_WRITE(IPS_CTL, IPS_ENABLE);
4688 /* The bit only becomes 1 in the next vblank, so this wait here
4689 * is essentially intel_wait_for_vblank. If we don't have this
4690 * and don't wait for vblanks until the end of crtc_enable, then
4691 * the HW state readout code will complain that the expected
4692 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004693 if (intel_wait_for_register(dev_priv,
4694 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4695 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004696 DRM_ERROR("Timed out waiting for IPS enable\n");
4697 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004698}
4699
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004700void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004701{
4702 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004703 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004704
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004705 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004706 return;
4707
4708 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004709 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004710 mutex_lock(&dev_priv->rps.hw_lock);
4711 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4712 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004713 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004714 if (intel_wait_for_register(dev_priv,
4715 IPS_CTL, IPS_ENABLE, 0,
4716 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004717 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004718 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004719 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004720 POSTING_READ(IPS_CTL);
4721 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004722
4723 /* We need to wait for a vblank before we can disable the plane. */
4724 intel_wait_for_vblank(dev, crtc->pipe);
4725}
4726
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004727static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004728{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004729 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004730 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004731 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004732
4733 mutex_lock(&dev->struct_mutex);
4734 dev_priv->mm.interruptible = false;
4735 (void) intel_overlay_switch_off(intel_crtc->overlay);
4736 dev_priv->mm.interruptible = true;
4737 mutex_unlock(&dev->struct_mutex);
4738 }
4739
4740 /* Let userspace switch the overlay on again. In most cases userspace
4741 * has to recompute where to put it anyway.
4742 */
4743}
4744
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004745/**
4746 * intel_post_enable_primary - Perform operations after enabling primary plane
4747 * @crtc: the CRTC whose primary plane was just enabled
4748 *
4749 * Performs potentially sleeping operations that must be done after the primary
4750 * plane is enabled, such as updating FBC and IPS. Note that this may be
4751 * called due to an explicit primary plane update, or due to an implicit
4752 * re-enable that is caused when a sprite plane is updated to no longer
4753 * completely hide the primary plane.
4754 */
4755static void
4756intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004757{
4758 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004759 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4761 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004762
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004763 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004764 * FIXME IPS should be fine as long as one plane is
4765 * enabled, but in practice it seems to have problems
4766 * when going from primary only to sprite only and vice
4767 * versa.
4768 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004769 hsw_enable_ips(intel_crtc);
4770
Daniel Vetterf99d7062014-06-19 16:01:59 +02004771 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004772 * Gen2 reports pipe underruns whenever all planes are disabled.
4773 * So don't enable underrun reporting before at least some planes
4774 * are enabled.
4775 * FIXME: Need to fix the logic to work when we turn off all planes
4776 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004777 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004778 if (IS_GEN2(dev))
4779 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4780
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004781 /* Underruns don't always raise interrupts, so check manually. */
4782 intel_check_cpu_fifo_underruns(dev_priv);
4783 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004784}
4785
Ville Syrjälä2622a082016-03-09 19:07:26 +02004786/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004787static void
4788intel_pre_disable_primary(struct drm_crtc *crtc)
4789{
4790 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004791 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4793 int pipe = intel_crtc->pipe;
4794
4795 /*
4796 * Gen2 reports pipe underruns whenever all planes are disabled.
4797 * So diasble underrun reporting before all the planes get disabled.
4798 * FIXME: Need to fix the logic to work when we turn off all planes
4799 * but leave the pipe running.
4800 */
4801 if (IS_GEN2(dev))
4802 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4803
4804 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004805 * FIXME IPS should be fine as long as one plane is
4806 * enabled, but in practice it seems to have problems
4807 * when going from primary only to sprite only and vice
4808 * versa.
4809 */
4810 hsw_disable_ips(intel_crtc);
4811}
4812
4813/* FIXME get rid of this and use pre_plane_update */
4814static void
4815intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4816{
4817 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004818 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4820 int pipe = intel_crtc->pipe;
4821
4822 intel_pre_disable_primary(crtc);
4823
4824 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004825 * Vblank time updates from the shadow to live plane control register
4826 * are blocked if the memory self-refresh mode is active at that
4827 * moment. So to make sure the plane gets truly disabled, disable
4828 * first the self-refresh mode. The self-refresh enable bit in turn
4829 * will be checked/applied by the HW only at the next frame start
4830 * event which is after the vblank start event, so we need to have a
4831 * wait-for-vblank between disabling the plane and the pipe.
4832 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004833 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004834 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004835 dev_priv->wm.vlv.cxsr = false;
4836 intel_wait_for_vblank(dev, pipe);
4837 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004838}
4839
Daniel Vetter5a21b662016-05-24 17:13:53 +02004840static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4841{
4842 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4843 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4844 struct intel_crtc_state *pipe_config =
4845 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004846 struct drm_plane *primary = crtc->base.primary;
4847 struct drm_plane_state *old_pri_state =
4848 drm_atomic_get_existing_plane_state(old_state, primary);
4849
Chris Wilson5748b6a2016-08-04 16:32:38 +01004850 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004851
4852 crtc->wm.cxsr_allowed = true;
4853
4854 if (pipe_config->update_wm_post && pipe_config->base.active)
4855 intel_update_watermarks(&crtc->base);
4856
4857 if (old_pri_state) {
4858 struct intel_plane_state *primary_state =
4859 to_intel_plane_state(primary->state);
4860 struct intel_plane_state *old_primary_state =
4861 to_intel_plane_state(old_pri_state);
4862
4863 intel_fbc_post_update(crtc);
4864
4865 if (primary_state->visible &&
4866 (needs_modeset(&pipe_config->base) ||
4867 !old_primary_state->visible))
4868 intel_post_enable_primary(&crtc->base);
4869 }
4870}
4871
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004872static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004873{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004874 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004875 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004876 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004877 struct intel_crtc_state *pipe_config =
4878 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004879 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4880 struct drm_plane *primary = crtc->base.primary;
4881 struct drm_plane_state *old_pri_state =
4882 drm_atomic_get_existing_plane_state(old_state, primary);
4883 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004884
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004885 if (old_pri_state) {
4886 struct intel_plane_state *primary_state =
4887 to_intel_plane_state(primary->state);
4888 struct intel_plane_state *old_primary_state =
4889 to_intel_plane_state(old_pri_state);
4890
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02004891 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004892
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004893 if (old_primary_state->visible &&
4894 (modeset || !primary_state->visible))
4895 intel_pre_disable_primary(&crtc->base);
4896 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004897
David Weinehalla4015f92016-05-19 15:50:36 +03004898 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004899 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004900
Ville Syrjälä2622a082016-03-09 19:07:26 +02004901 /*
4902 * Vblank time updates from the shadow to live plane control register
4903 * are blocked if the memory self-refresh mode is active at that
4904 * moment. So to make sure the plane gets truly disabled, disable
4905 * first the self-refresh mode. The self-refresh enable bit in turn
4906 * will be checked/applied by the HW only at the next frame start
4907 * event which is after the vblank start event, so we need to have a
4908 * wait-for-vblank between disabling the plane and the pipe.
4909 */
4910 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004911 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004912 dev_priv->wm.vlv.cxsr = false;
4913 intel_wait_for_vblank(dev, crtc->pipe);
4914 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004915 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004916
Matt Ropered4a6a72016-02-23 17:20:13 -08004917 /*
4918 * IVB workaround: must disable low power watermarks for at least
4919 * one frame before enabling scaling. LP watermarks can be re-enabled
4920 * when scaling is disabled.
4921 *
4922 * WaCxSRDisabledForSpriteScaling:ivb
4923 */
4924 if (pipe_config->disable_lp_wm) {
4925 ilk_disable_lp_wm(dev);
4926 intel_wait_for_vblank(dev, crtc->pipe);
4927 }
4928
4929 /*
4930 * If we're doing a modeset, we're done. No need to do any pre-vblank
4931 * watermark programming here.
4932 */
4933 if (needs_modeset(&pipe_config->base))
4934 return;
4935
4936 /*
4937 * For platforms that support atomic watermarks, program the
4938 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4939 * will be the intermediate values that are safe for both pre- and
4940 * post- vblank; when vblank happens, the 'active' values will be set
4941 * to the final 'target' values and we'll do this again to get the
4942 * optimal watermarks. For gen9+ platforms, the values we program here
4943 * will be the final target values which will get automatically latched
4944 * at vblank time; no further programming will be necessary.
4945 *
4946 * If a platform hasn't been transitioned to atomic watermarks yet,
4947 * we'll continue to update watermarks the old way, if flags tell
4948 * us to.
4949 */
4950 if (dev_priv->display.initial_watermarks != NULL)
4951 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004952 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004953 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004954}
4955
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004956static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004957{
4958 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004960 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004961 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004962
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004963 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004964
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004965 drm_for_each_plane_mask(p, dev, plane_mask)
4966 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004967
Daniel Vetterf99d7062014-06-19 16:01:59 +02004968 /*
4969 * FIXME: Once we grow proper nuclear flip support out of this we need
4970 * to compute the mask of flip planes precisely. For the time being
4971 * consider this a flip to a NULL plane.
4972 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01004973 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004974}
4975
Jesse Barnesf67a5592011-01-05 10:31:48 -08004976static void ironlake_crtc_enable(struct drm_crtc *crtc)
4977{
4978 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004979 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004981 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004982 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004983 struct intel_crtc_state *pipe_config =
4984 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004985
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004986 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004987 return;
4988
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004989 /*
4990 * Sometimes spurious CPU pipe underruns happen during FDI
4991 * training, at least with VGA+HDMI cloning. Suppress them.
4992 *
4993 * On ILK we get an occasional spurious CPU pipe underruns
4994 * between eDP port A enable and vdd enable. Also PCH port
4995 * enable seems to result in the occasional CPU pipe underrun.
4996 *
4997 * Spurious PCH underruns also occur during PCH enabling.
4998 */
4999 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5000 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005001 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005002 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5003
5004 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005005 intel_prepare_shared_dpll(intel_crtc);
5006
Ville Syrjälä37a56502016-06-22 21:57:04 +03005007 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305008 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005009
5010 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005011 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005013 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005014 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005015 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005016 }
5017
5018 ironlake_set_pipeconf(crtc);
5019
Jesse Barnesf67a5592011-01-05 10:31:48 -08005020 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005021
Daniel Vetterf6736a12013-06-05 13:34:30 +02005022 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02005023 if (encoder->pre_enable)
5024 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005025
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005026 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005027 /* Note: FDI PLL enabling _must_ be done before we enable the
5028 * cpu pipes, hence this is separate from all the other fdi/pch
5029 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005030 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005031 } else {
5032 assert_fdi_tx_disabled(dev_priv, pipe);
5033 assert_fdi_rx_disabled(dev_priv, pipe);
5034 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005035
Jesse Barnesb074cec2013-04-25 12:55:02 -07005036 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005037
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005038 /*
5039 * On ILK+ LUT must be loaded before the pipe is running but with
5040 * clocks enabled
5041 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005042 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005043
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005044 if (dev_priv->display.initial_watermarks != NULL)
5045 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005046 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005047
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005048 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005049 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005050
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005051 assert_vblank_disabled(crtc);
5052 drm_crtc_vblank_on(crtc);
5053
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02005054 for_each_encoder_on_crtc(dev, crtc, encoder)
5055 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005056
5057 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02005058 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005059
5060 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5061 if (intel_crtc->config->has_pch_encoder)
5062 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005063 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005064 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005065}
5066
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005067/* IPS only exists on ULT machines and is tied to pipe A. */
5068static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5069{
Damien Lespiauf5adf942013-06-24 18:29:34 +01005070 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005071}
5072
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073static void haswell_crtc_enable(struct drm_crtc *crtc)
5074{
5075 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005076 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5078 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005079 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005080 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005081 struct intel_crtc_state *pipe_config =
5082 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005083
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005084 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005085 return;
5086
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005087 if (intel_crtc->config->has_pch_encoder)
5088 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5089 false);
5090
Imre Deak95a7a2a2016-06-13 16:44:35 +03005091 for_each_encoder_on_crtc(dev, crtc, encoder)
5092 if (encoder->pre_pll_enable)
5093 encoder->pre_pll_enable(encoder);
5094
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005095 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005096 intel_enable_shared_dpll(intel_crtc);
5097
Ville Syrjälä37a56502016-06-22 21:57:04 +03005098 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305099 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005100
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005101 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005102 intel_set_pipe_timings(intel_crtc);
5103
Jani Nikulabc58be62016-03-18 17:05:39 +02005104 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005105
Jani Nikula4d1de972016-03-18 17:05:42 +02005106 if (cpu_transcoder != TRANSCODER_EDP &&
5107 !transcoder_is_dsi(cpu_transcoder)) {
5108 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005109 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005110 }
5111
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005112 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005113 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005114 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005115 }
5116
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005117 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005118 haswell_set_pipeconf(crtc);
5119
Jani Nikula391bf042016-03-18 17:05:40 +02005120 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005121
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005122 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005123
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005124 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005125
Daniel Vetter6b698512015-11-28 11:05:39 +01005126 if (intel_crtc->config->has_pch_encoder)
5127 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5128 else
5129 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5130
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305131 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005132 if (encoder->pre_enable)
5133 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305134 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005135
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005136 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005137 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005138
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005139 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305140 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005141
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005142 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005143 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005144 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005145 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005146
5147 /*
5148 * On ILK+ LUT must be loaded before the pipe is running but with
5149 * clocks enabled
5150 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005151 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005152
Paulo Zanoni1f544382012-10-24 11:32:00 -02005153 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005154 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305155 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005156
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005157 if (dev_priv->display.initial_watermarks != NULL)
5158 dev_priv->display.initial_watermarks(pipe_config);
5159 else
5160 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005161
5162 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005163 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005164 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005165
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005166 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005167 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005168
Jani Nikulaa65347b2015-11-27 12:21:46 +02005169 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005170 intel_ddi_set_vc_payload_alloc(crtc, true);
5171
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005172 assert_vblank_disabled(crtc);
5173 drm_crtc_vblank_on(crtc);
5174
Jani Nikula8807e552013-08-30 19:40:32 +03005175 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005176 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005177 intel_opregion_notify_encoder(encoder, true);
5178 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005179
Daniel Vetter6b698512015-11-28 11:05:39 +01005180 if (intel_crtc->config->has_pch_encoder) {
5181 intel_wait_for_vblank(dev, pipe);
5182 intel_wait_for_vblank(dev, pipe);
5183 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005184 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5185 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005186 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005187
Paulo Zanonie4916942013-09-20 16:21:19 -03005188 /* If we change the relative order between pipe/planes enabling, we need
5189 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005190 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5191 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5192 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5193 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5194 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005195}
5196
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005197static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005198{
5199 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005200 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005201 int pipe = crtc->pipe;
5202
5203 /* To avoid upsetting the power well on haswell only disable the pfit if
5204 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005205 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005206 I915_WRITE(PF_CTL(pipe), 0);
5207 I915_WRITE(PF_WIN_POS(pipe), 0);
5208 I915_WRITE(PF_WIN_SZ(pipe), 0);
5209 }
5210}
5211
Jesse Barnes6be4a602010-09-10 10:26:01 -07005212static void ironlake_crtc_disable(struct drm_crtc *crtc)
5213{
5214 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005215 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005217 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005218 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005219
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005220 /*
5221 * Sometimes spurious CPU pipe underruns happen when the
5222 * pipe is already disabled, but FDI RX/TX is still enabled.
5223 * Happens at least with VGA+HDMI cloning. Suppress them.
5224 */
5225 if (intel_crtc->config->has_pch_encoder) {
5226 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005227 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005228 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005229
Daniel Vetterea9d7582012-07-10 10:42:52 +02005230 for_each_encoder_on_crtc(dev, crtc, encoder)
5231 encoder->disable(encoder);
5232
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005233 drm_crtc_vblank_off(crtc);
5234 assert_vblank_disabled(crtc);
5235
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005236 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005237
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005238 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005239
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005240 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005241 ironlake_fdi_disable(crtc);
5242
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005243 for_each_encoder_on_crtc(dev, crtc, encoder)
5244 if (encoder->post_disable)
5245 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005246
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005247 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005248 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005249
Daniel Vetterd925c592013-06-05 13:34:04 +02005250 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005251 i915_reg_t reg;
5252 u32 temp;
5253
Daniel Vetterd925c592013-06-05 13:34:04 +02005254 /* disable TRANS_DP_CTL */
5255 reg = TRANS_DP_CTL(pipe);
5256 temp = I915_READ(reg);
5257 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5258 TRANS_DP_PORT_SEL_MASK);
5259 temp |= TRANS_DP_PORT_SEL_NONE;
5260 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005261
Daniel Vetterd925c592013-06-05 13:34:04 +02005262 /* disable DPLL_SEL */
5263 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005264 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005265 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005266 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005267
Daniel Vetterd925c592013-06-05 13:34:04 +02005268 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005269 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005270
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005271 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005272 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005273}
5274
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005275static void haswell_crtc_disable(struct drm_crtc *crtc)
5276{
5277 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005278 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5280 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005281 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005282
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005283 if (intel_crtc->config->has_pch_encoder)
5284 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5285 false);
5286
Jani Nikula8807e552013-08-30 19:40:32 +03005287 for_each_encoder_on_crtc(dev, crtc, encoder) {
5288 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005289 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005290 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005291
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005292 drm_crtc_vblank_off(crtc);
5293 assert_vblank_disabled(crtc);
5294
Jani Nikula4d1de972016-03-18 17:05:42 +02005295 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005296 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005297 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005298
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005299 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005300 intel_ddi_set_vc_payload_alloc(crtc, false);
5301
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005302 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305303 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005304
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005305 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005306 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005307 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005308 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005309
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005310 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305311 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005312
Imre Deak97b040a2014-06-25 22:01:50 +03005313 for_each_encoder_on_crtc(dev, crtc, encoder)
5314 if (encoder->post_disable)
5315 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005316
Ville Syrjälä92966a32015-12-08 16:05:48 +02005317 if (intel_crtc->config->has_pch_encoder) {
5318 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005319 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005320 intel_ddi_fdi_disable(crtc);
5321
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005322 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5323 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005324 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005325}
5326
Jesse Barnes2dd24552013-04-25 12:55:01 -07005327static void i9xx_pfit_enable(struct intel_crtc *crtc)
5328{
5329 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005330 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005331 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005332
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005333 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005334 return;
5335
Daniel Vetterc0b03412013-05-28 12:05:54 +02005336 /*
5337 * The panel fitter should only be adjusted whilst the pipe is disabled,
5338 * according to register description and PRM.
5339 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005340 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5341 assert_pipe_disabled(dev_priv, crtc->pipe);
5342
Jesse Barnesb074cec2013-04-25 12:55:02 -07005343 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5344 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005345
5346 /* Border color in case we don't scale up to the full screen. Black by
5347 * default, change to something else for debugging. */
5348 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005349}
5350
Dave Airlied05410f2014-06-05 13:22:59 +10005351static enum intel_display_power_domain port_to_power_domain(enum port port)
5352{
5353 switch (port) {
5354 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005355 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005356 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005357 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005358 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005359 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005360 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005361 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005362 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005363 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005364 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005365 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005366 return POWER_DOMAIN_PORT_OTHER;
5367 }
5368}
5369
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005370static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5371{
5372 switch (port) {
5373 case PORT_A:
5374 return POWER_DOMAIN_AUX_A;
5375 case PORT_B:
5376 return POWER_DOMAIN_AUX_B;
5377 case PORT_C:
5378 return POWER_DOMAIN_AUX_C;
5379 case PORT_D:
5380 return POWER_DOMAIN_AUX_D;
5381 case PORT_E:
5382 /* FIXME: Check VBT for actual wiring of PORT E */
5383 return POWER_DOMAIN_AUX_D;
5384 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005385 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005386 return POWER_DOMAIN_AUX_A;
5387 }
5388}
5389
Imre Deak319be8a2014-03-04 19:22:57 +02005390enum intel_display_power_domain
5391intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005392{
Imre Deak319be8a2014-03-04 19:22:57 +02005393 struct drm_device *dev = intel_encoder->base.dev;
5394 struct intel_digital_port *intel_dig_port;
5395
5396 switch (intel_encoder->type) {
5397 case INTEL_OUTPUT_UNKNOWN:
5398 /* Only DDI platforms should ever use this output type */
5399 WARN_ON_ONCE(!HAS_DDI(dev));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005400 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005401 case INTEL_OUTPUT_HDMI:
5402 case INTEL_OUTPUT_EDP:
5403 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005404 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005405 case INTEL_OUTPUT_DP_MST:
5406 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5407 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005408 case INTEL_OUTPUT_ANALOG:
5409 return POWER_DOMAIN_PORT_CRT;
5410 case INTEL_OUTPUT_DSI:
5411 return POWER_DOMAIN_PORT_DSI;
5412 default:
5413 return POWER_DOMAIN_PORT_OTHER;
5414 }
5415}
5416
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005417enum intel_display_power_domain
5418intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5419{
5420 struct drm_device *dev = intel_encoder->base.dev;
5421 struct intel_digital_port *intel_dig_port;
5422
5423 switch (intel_encoder->type) {
5424 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005425 case INTEL_OUTPUT_HDMI:
5426 /*
5427 * Only DDI platforms should ever use these output types.
5428 * We can get here after the HDMI detect code has already set
5429 * the type of the shared encoder. Since we can't be sure
5430 * what's the status of the given connectors, play safe and
5431 * run the DP detection too.
5432 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005433 WARN_ON_ONCE(!HAS_DDI(dev));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005434 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005435 case INTEL_OUTPUT_EDP:
5436 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5437 return port_to_aux_power_domain(intel_dig_port->port);
5438 case INTEL_OUTPUT_DP_MST:
5439 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5440 return port_to_aux_power_domain(intel_dig_port->port);
5441 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005442 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005443 return POWER_DOMAIN_AUX_A;
5444 }
5445}
5446
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005447static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5448 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005449{
5450 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005451 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5453 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005454 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005455 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005456
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005457 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005458 return 0;
5459
Imre Deak77d22dc2014-03-05 16:20:52 +02005460 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5461 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005462 if (crtc_state->pch_pfit.enabled ||
5463 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005464 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5465
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005466 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5467 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5468
Imre Deak319be8a2014-03-04 19:22:57 +02005469 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005470 }
Imre Deak319be8a2014-03-04 19:22:57 +02005471
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005472 if (crtc_state->shared_dpll)
5473 mask |= BIT(POWER_DOMAIN_PLLS);
5474
Imre Deak77d22dc2014-03-05 16:20:52 +02005475 return mask;
5476}
5477
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005478static unsigned long
5479modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5480 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005481{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005482 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5484 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005485 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005486
5487 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005488 intel_crtc->enabled_power_domains = new_domains =
5489 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005490
Daniel Vetter5a21b662016-05-24 17:13:53 +02005491 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005492
5493 for_each_power_domain(domain, domains)
5494 intel_display_power_get(dev_priv, domain);
5495
Daniel Vetter5a21b662016-05-24 17:13:53 +02005496 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005497}
5498
5499static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5500 unsigned long domains)
5501{
5502 enum intel_display_power_domain domain;
5503
5504 for_each_power_domain(domain, domains)
5505 intel_display_power_put(dev_priv, domain);
5506}
5507
Mika Kaholaadafdc62015-08-18 14:36:59 +03005508static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5509{
5510 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5511
5512 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5513 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5514 return max_cdclk_freq;
5515 else if (IS_CHERRYVIEW(dev_priv))
5516 return max_cdclk_freq*95/100;
5517 else if (INTEL_INFO(dev_priv)->gen < 4)
5518 return 2*max_cdclk_freq*90/100;
5519 else
5520 return max_cdclk_freq*90/100;
5521}
5522
Ville Syrjäläb2045352016-05-13 23:41:27 +03005523static int skl_calc_cdclk(int max_pixclk, int vco);
5524
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005525static void intel_update_max_cdclk(struct drm_device *dev)
5526{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005527 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005528
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005529 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005530 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005531 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005532
Ville Syrjäläb2045352016-05-13 23:41:27 +03005533 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005534 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005535
5536 /*
5537 * Use the lower (vco 8640) cdclk values as a
5538 * first guess. skl_calc_cdclk() will correct it
5539 * if the preferred vco is 8100 instead.
5540 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005541 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005542 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005543 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005544 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005545 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005546 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005547 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005548 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005549
5550 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Matt Roper281c1142016-04-05 14:37:19 -07005551 } else if (IS_BROXTON(dev)) {
5552 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005553 } else if (IS_BROADWELL(dev)) {
5554 /*
5555 * FIXME with extra cooling we can allow
5556 * 540 MHz for ULX and 675 Mhz for ULT.
5557 * How can we know if extra cooling is
5558 * available? PCI ID, VTB, something else?
5559 */
5560 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5561 dev_priv->max_cdclk_freq = 450000;
5562 else if (IS_BDW_ULX(dev))
5563 dev_priv->max_cdclk_freq = 450000;
5564 else if (IS_BDW_ULT(dev))
5565 dev_priv->max_cdclk_freq = 540000;
5566 else
5567 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005568 } else if (IS_CHERRYVIEW(dev)) {
5569 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005570 } else if (IS_VALLEYVIEW(dev)) {
5571 dev_priv->max_cdclk_freq = 400000;
5572 } else {
5573 /* otherwise assume cdclk is fixed */
5574 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5575 }
5576
Mika Kaholaadafdc62015-08-18 14:36:59 +03005577 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5578
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005579 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5580 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005581
5582 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5583 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005584}
5585
5586static void intel_update_cdclk(struct drm_device *dev)
5587{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005588 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005589
5590 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005591
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005592 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005593 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5594 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5595 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005596 else
5597 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5598 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005599
5600 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005601 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5602 * Programmng [sic] note: bit[9:2] should be programmed to the number
5603 * of cdclk that generates 4MHz reference clock freq which is used to
5604 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005605 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005606 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005607 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005608}
5609
Ville Syrjälä92891e42016-05-11 22:44:45 +03005610/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5611static int skl_cdclk_decimal(int cdclk)
5612{
5613 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5614}
5615
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005616static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5617{
5618 int ratio;
5619
5620 if (cdclk == dev_priv->cdclk_pll.ref)
5621 return 0;
5622
5623 switch (cdclk) {
5624 default:
5625 MISSING_CASE(cdclk);
5626 case 144000:
5627 case 288000:
5628 case 384000:
5629 case 576000:
5630 ratio = 60;
5631 break;
5632 case 624000:
5633 ratio = 65;
5634 break;
5635 }
5636
5637 return dev_priv->cdclk_pll.ref * ratio;
5638}
5639
Ville Syrjälä2b730012016-05-13 23:41:34 +03005640static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5641{
5642 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5643
5644 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005645 if (intel_wait_for_register(dev_priv,
5646 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5647 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005648 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005649
5650 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005651}
5652
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005653static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005654{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005655 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005656 u32 val;
5657
5658 val = I915_READ(BXT_DE_PLL_CTL);
5659 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005660 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005661 I915_WRITE(BXT_DE_PLL_CTL, val);
5662
5663 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5664
5665 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005666 if (intel_wait_for_register(dev_priv,
5667 BXT_DE_PLL_ENABLE,
5668 BXT_DE_PLL_LOCK,
5669 BXT_DE_PLL_LOCK,
5670 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005671 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005672
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005673 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005674}
5675
Imre Deak324513c2016-06-13 16:44:36 +03005676static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305677{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005678 u32 val, divider;
5679 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305680
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005681 vco = bxt_de_pll_vco(dev_priv, cdclk);
5682
5683 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5684
5685 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5686 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5687 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305688 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305689 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005690 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305691 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305692 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005693 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305694 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305695 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005696 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305697 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305698 break;
5699 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005700 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5701 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305702
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005703 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5704 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305705 }
5706
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305707 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005708 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305709 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5710 0x80000000);
5711 mutex_unlock(&dev_priv->rps.hw_lock);
5712
5713 if (ret) {
5714 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005715 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305716 return;
5717 }
5718
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005719 if (dev_priv->cdclk_pll.vco != 0 &&
5720 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005721 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305722
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005723 if (dev_priv->cdclk_pll.vco != vco)
5724 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305725
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005726 val = divider | skl_cdclk_decimal(cdclk);
5727 /*
5728 * FIXME if only the cd2x divider needs changing, it could be done
5729 * without shutting off the pipe (if only one pipe is active).
5730 */
5731 val |= BXT_CDCLK_CD2X_PIPE_NONE;
5732 /*
5733 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5734 * enable otherwise.
5735 */
5736 if (cdclk >= 500000)
5737 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5738 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305739
5740 mutex_lock(&dev_priv->rps.hw_lock);
5741 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005742 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305743 mutex_unlock(&dev_priv->rps.hw_lock);
5744
5745 if (ret) {
5746 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005747 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305748 return;
5749 }
5750
Chris Wilson91c8a322016-07-05 10:40:23 +01005751 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305752}
5753
Imre Deakd66a2192016-05-24 15:38:33 +03005754static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305755{
Imre Deakd66a2192016-05-24 15:38:33 +03005756 u32 cdctl, expected;
5757
Chris Wilson91c8a322016-07-05 10:40:23 +01005758 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305759
Imre Deakd66a2192016-05-24 15:38:33 +03005760 if (dev_priv->cdclk_pll.vco == 0 ||
5761 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
5762 goto sanitize;
5763
5764 /* DPLL okay; verify the cdclock
5765 *
5766 * Some BIOS versions leave an incorrect decimal frequency value and
5767 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
5768 * so sanitize this register.
5769 */
5770 cdctl = I915_READ(CDCLK_CTL);
5771 /*
5772 * Let's ignore the pipe field, since BIOS could have configured the
5773 * dividers both synching to an active pipe, or asynchronously
5774 * (PIPE_NONE).
5775 */
5776 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
5777
5778 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
5779 skl_cdclk_decimal(dev_priv->cdclk_freq);
5780 /*
5781 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5782 * enable otherwise.
5783 */
5784 if (dev_priv->cdclk_freq >= 500000)
5785 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5786
5787 if (cdctl == expected)
5788 /* All well; nothing to sanitize */
5789 return;
5790
5791sanitize:
5792 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
5793
5794 /* force cdclk programming */
5795 dev_priv->cdclk_freq = 0;
5796
5797 /* force full PLL disable + enable */
5798 dev_priv->cdclk_pll.vco = -1;
5799}
5800
Imre Deak324513c2016-06-13 16:44:36 +03005801void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03005802{
5803 bxt_sanitize_cdclk(dev_priv);
5804
5805 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03005806 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03005807
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305808 /*
5809 * FIXME:
5810 * - The initial CDCLK needs to be read from VBT.
5811 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305812 */
Imre Deak324513c2016-06-13 16:44:36 +03005813 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305814}
5815
Imre Deak324513c2016-06-13 16:44:36 +03005816void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305817{
Imre Deak324513c2016-06-13 16:44:36 +03005818 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305819}
5820
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005821static int skl_calc_cdclk(int max_pixclk, int vco)
5822{
Ville Syrjälä63911d72016-05-13 23:41:32 +03005823 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005824 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005825 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005826 else if (max_pixclk > 432000)
5827 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005828 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005829 return 432000;
5830 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005831 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005832 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005833 if (max_pixclk > 540000)
5834 return 675000;
5835 else if (max_pixclk > 450000)
5836 return 540000;
5837 else if (max_pixclk > 337500)
5838 return 450000;
5839 else
5840 return 337500;
5841 }
5842}
5843
Ville Syrjäläea617912016-05-13 23:41:24 +03005844static void
5845skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005846{
Ville Syrjäläea617912016-05-13 23:41:24 +03005847 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005848
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005849 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03005850 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005851
Ville Syrjäläea617912016-05-13 23:41:24 +03005852 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03005853 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03005854 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005855
Imre Deak1c3f7702016-05-24 15:38:32 +03005856 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
5857 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005858
Ville Syrjäläea617912016-05-13 23:41:24 +03005859 val = I915_READ(DPLL_CTRL1);
5860
Imre Deak1c3f7702016-05-24 15:38:32 +03005861 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
5862 DPLL_CTRL1_SSC(SKL_DPLL0) |
5863 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
5864 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
5865 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005866
Ville Syrjäläea617912016-05-13 23:41:24 +03005867 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
5868 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
5869 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
5870 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
5871 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03005872 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03005873 break;
5874 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
5875 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03005876 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03005877 break;
5878 default:
5879 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03005880 break;
5881 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005882}
5883
Ville Syrjäläb2045352016-05-13 23:41:27 +03005884void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
5885{
5886 bool changed = dev_priv->skl_preferred_vco_freq != vco;
5887
5888 dev_priv->skl_preferred_vco_freq = vco;
5889
5890 if (changed)
Chris Wilson91c8a322016-07-05 10:40:23 +01005891 intel_update_max_cdclk(&dev_priv->drm);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005892}
5893
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005894static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005895skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005896{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005897 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005898 u32 val;
5899
Ville Syrjälä63911d72016-05-13 23:41:32 +03005900 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005901
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005902 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005903 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005904 I915_WRITE(CDCLK_CTL, val);
5905 POSTING_READ(CDCLK_CTL);
5906
5907 /*
5908 * We always enable DPLL0 with the lowest link rate possible, but still
5909 * taking into account the VCO required to operate the eDP panel at the
5910 * desired frequency. The usual DP link rates operate with a VCO of
5911 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5912 * The modeset code is responsible for the selection of the exact link
5913 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005914 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005915 */
5916 val = I915_READ(DPLL_CTRL1);
5917
5918 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5919 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5920 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03005921 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005922 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5923 SKL_DPLL0);
5924 else
5925 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5926 SKL_DPLL0);
5927
5928 I915_WRITE(DPLL_CTRL1, val);
5929 POSTING_READ(DPLL_CTRL1);
5930
5931 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5932
Chris Wilsone24ca052016-06-30 15:33:05 +01005933 if (intel_wait_for_register(dev_priv,
5934 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
5935 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005936 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005937
Ville Syrjälä63911d72016-05-13 23:41:32 +03005938 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005939
5940 /* We'll want to keep using the current vco from now on. */
5941 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005942}
5943
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005944static void
5945skl_dpll0_disable(struct drm_i915_private *dev_priv)
5946{
5947 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01005948 if (intel_wait_for_register(dev_priv,
5949 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
5950 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005951 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005952
Ville Syrjälä63911d72016-05-13 23:41:32 +03005953 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005954}
5955
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005956static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5957{
5958 int ret;
5959 u32 val;
5960
5961 /* inform PCU we want to change CDCLK */
5962 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5963 mutex_lock(&dev_priv->rps.hw_lock);
5964 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5965 mutex_unlock(&dev_priv->rps.hw_lock);
5966
5967 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5968}
5969
5970static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5971{
Ville Syrjälä848496e2016-07-13 16:32:03 +03005972 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005973}
5974
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005975static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005976{
Chris Wilson91c8a322016-07-05 10:40:23 +01005977 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005978 u32 freq_select, pcu_ack;
5979
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005980 WARN_ON((cdclk == 24000) != (vco == 0));
5981
Ville Syrjälä63911d72016-05-13 23:41:32 +03005982 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005983
5984 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5985 DRM_ERROR("failed to inform PCU about cdclk change\n");
5986 return;
5987 }
5988
5989 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005990 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005991 case 450000:
5992 case 432000:
5993 freq_select = CDCLK_FREQ_450_432;
5994 pcu_ack = 1;
5995 break;
5996 case 540000:
5997 freq_select = CDCLK_FREQ_540;
5998 pcu_ack = 2;
5999 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006000 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006001 case 337500:
6002 default:
6003 freq_select = CDCLK_FREQ_337_308;
6004 pcu_ack = 0;
6005 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006006 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006007 case 675000:
6008 freq_select = CDCLK_FREQ_675_617;
6009 pcu_ack = 3;
6010 break;
6011 }
6012
Ville Syrjälä63911d72016-05-13 23:41:32 +03006013 if (dev_priv->cdclk_pll.vco != 0 &&
6014 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006015 skl_dpll0_disable(dev_priv);
6016
Ville Syrjälä63911d72016-05-13 23:41:32 +03006017 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006018 skl_dpll0_enable(dev_priv, vco);
6019
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006020 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006021 POSTING_READ(CDCLK_CTL);
6022
6023 /* inform PCU of the change */
6024 mutex_lock(&dev_priv->rps.hw_lock);
6025 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6026 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006027
6028 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006029}
6030
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006031static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6032
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006033void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6034{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006035 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006036}
6037
6038void skl_init_cdclk(struct drm_i915_private *dev_priv)
6039{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006040 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006041
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006042 skl_sanitize_cdclk(dev_priv);
6043
Ville Syrjälä63911d72016-05-13 23:41:32 +03006044 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006045 /*
6046 * Use the current vco as our initial
6047 * guess as to what the preferred vco is.
6048 */
6049 if (dev_priv->skl_preferred_vco_freq == 0)
6050 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006051 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006052 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006053 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006054
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006055 vco = dev_priv->skl_preferred_vco_freq;
6056 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006057 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006058 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006059
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006060 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006061}
6062
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006063static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306064{
Ville Syrjälä09492492016-05-13 23:41:28 +03006065 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306066
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306067 /*
6068 * check if the pre-os intialized the display
6069 * There is SWF18 scratchpad register defined which is set by the
6070 * pre-os which can be used by the OS drivers to check the status
6071 */
6072 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6073 goto sanitize;
6074
Chris Wilson91c8a322016-07-05 10:40:23 +01006075 intel_update_cdclk(&dev_priv->drm);
Imre Deak1c3f7702016-05-24 15:38:32 +03006076 /* Is PLL enabled and locked ? */
6077 if (dev_priv->cdclk_pll.vco == 0 ||
6078 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6079 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006080
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306081 /* DPLL okay; verify the cdclock
6082 *
6083 * Noticed in some instances that the freq selection is correct but
6084 * decimal part is programmed wrong from BIOS where pre-os does not
6085 * enable display. Verify the same as well.
6086 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006087 cdctl = I915_READ(CDCLK_CTL);
6088 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6089 skl_cdclk_decimal(dev_priv->cdclk_freq);
6090 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306091 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006092 return;
6093
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306094sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006095 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006096
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006097 /* force cdclk programming */
6098 dev_priv->cdclk_freq = 0;
6099 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006100 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306101}
6102
Jesse Barnes30a970c2013-11-04 13:48:12 -08006103/* Adjust CDclk dividers to allow high res or save power if possible */
6104static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6105{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006106 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006107 u32 val, cmd;
6108
Vandana Kannan164dfd22014-11-24 13:37:41 +05306109 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6110 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006111
Ville Syrjälädfcab172014-06-13 13:37:47 +03006112 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006113 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006114 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006115 cmd = 1;
6116 else
6117 cmd = 0;
6118
6119 mutex_lock(&dev_priv->rps.hw_lock);
6120 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6121 val &= ~DSPFREQGUAR_MASK;
6122 val |= (cmd << DSPFREQGUAR_SHIFT);
6123 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6124 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6125 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6126 50)) {
6127 DRM_ERROR("timed out waiting for CDclk change\n");
6128 }
6129 mutex_unlock(&dev_priv->rps.hw_lock);
6130
Ville Syrjälä54433e92015-05-26 20:42:31 +03006131 mutex_lock(&dev_priv->sb_lock);
6132
Ville Syrjälädfcab172014-06-13 13:37:47 +03006133 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006134 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006135
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006136 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006137
Jesse Barnes30a970c2013-11-04 13:48:12 -08006138 /* adjust cdclk divider */
6139 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006140 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006141 val |= divider;
6142 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006143
6144 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006145 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006146 50))
6147 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006148 }
6149
Jesse Barnes30a970c2013-11-04 13:48:12 -08006150 /* adjust self-refresh exit latency value */
6151 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6152 val &= ~0x7f;
6153
6154 /*
6155 * For high bandwidth configs, we set a higher latency in the bunit
6156 * so that the core display fetch happens in time to avoid underruns.
6157 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006158 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006159 val |= 4500 / 250; /* 4.5 usec */
6160 else
6161 val |= 3000 / 250; /* 3.0 usec */
6162 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006163
Ville Syrjäläa5805162015-05-26 20:42:30 +03006164 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006165
Ville Syrjäläb6283052015-06-03 15:45:07 +03006166 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006167}
6168
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006169static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6170{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006171 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006172 u32 val, cmd;
6173
Vandana Kannan164dfd22014-11-24 13:37:41 +05306174 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6175 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006176
6177 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006178 case 333333:
6179 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006180 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006181 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006182 break;
6183 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006184 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006185 return;
6186 }
6187
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006188 /*
6189 * Specs are full of misinformation, but testing on actual
6190 * hardware has shown that we just need to write the desired
6191 * CCK divider into the Punit register.
6192 */
6193 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6194
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006195 mutex_lock(&dev_priv->rps.hw_lock);
6196 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6197 val &= ~DSPFREQGUAR_MASK_CHV;
6198 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6199 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6200 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6201 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6202 50)) {
6203 DRM_ERROR("timed out waiting for CDclk change\n");
6204 }
6205 mutex_unlock(&dev_priv->rps.hw_lock);
6206
Ville Syrjäläb6283052015-06-03 15:45:07 +03006207 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006208}
6209
Jesse Barnes30a970c2013-11-04 13:48:12 -08006210static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6211 int max_pixclk)
6212{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006213 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006214 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006215
Jesse Barnes30a970c2013-11-04 13:48:12 -08006216 /*
6217 * Really only a few cases to deal with, as only 4 CDclks are supported:
6218 * 200MHz
6219 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006220 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006221 * 400MHz (VLV only)
6222 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6223 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006224 *
6225 * We seem to get an unstable or solid color picture at 200MHz.
6226 * Not sure what's wrong. For now use 200MHz only when all pipes
6227 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006228 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006229 if (!IS_CHERRYVIEW(dev_priv) &&
6230 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006231 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006232 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006233 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006234 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006235 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006236 else
6237 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006238}
6239
Imre Deak324513c2016-06-13 16:44:36 +03006240static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006241{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006242 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306243 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006244 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306245 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006246 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306247 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006248 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306249 return 288000;
6250 else
6251 return 144000;
6252}
6253
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006254/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006255static int intel_mode_max_pixclk(struct drm_device *dev,
6256 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006257{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006258 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006259 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006260 struct drm_crtc *crtc;
6261 struct drm_crtc_state *crtc_state;
6262 unsigned max_pixclk = 0, i;
6263 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006264
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006265 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6266 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006267
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006268 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6269 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006270
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006271 if (crtc_state->enable)
6272 pixclk = crtc_state->adjusted_mode.crtc_clock;
6273
6274 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006275 }
6276
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006277 for_each_pipe(dev_priv, pipe)
6278 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6279
Jesse Barnes30a970c2013-11-04 13:48:12 -08006280 return max_pixclk;
6281}
6282
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006283static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006284{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006285 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006286 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006287 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006288 struct intel_atomic_state *intel_state =
6289 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006290
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006291 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006292 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306293
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006294 if (!intel_state->active_crtcs)
6295 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6296
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006297 return 0;
6298}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006299
Imre Deak324513c2016-06-13 16:44:36 +03006300static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006301{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006302 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006303 struct intel_atomic_state *intel_state =
6304 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006305
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006306 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006307 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006308
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006309 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006310 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006311
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006312 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006313}
6314
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006315static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6316{
6317 unsigned int credits, default_credits;
6318
6319 if (IS_CHERRYVIEW(dev_priv))
6320 default_credits = PFI_CREDIT(12);
6321 else
6322 default_credits = PFI_CREDIT(8);
6323
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006324 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006325 /* CHV suggested value is 31 or 63 */
6326 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006327 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006328 else
6329 credits = PFI_CREDIT(15);
6330 } else {
6331 credits = default_credits;
6332 }
6333
6334 /*
6335 * WA - write default credits before re-programming
6336 * FIXME: should we also set the resend bit here?
6337 */
6338 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6339 default_credits);
6340
6341 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6342 credits | PFI_CREDIT_RESEND);
6343
6344 /*
6345 * FIXME is this guaranteed to clear
6346 * immediately or should we poll for it?
6347 */
6348 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6349}
6350
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006351static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006352{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006353 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006354 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006355 struct intel_atomic_state *old_intel_state =
6356 to_intel_atomic_state(old_state);
6357 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006358
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006359 /*
6360 * FIXME: We can end up here with all power domains off, yet
6361 * with a CDCLK frequency other than the minimum. To account
6362 * for this take the PIPE-A power domain, which covers the HW
6363 * blocks needed for the following programming. This can be
6364 * removed once it's guaranteed that we get here either with
6365 * the minimum CDCLK set, or the required power domains
6366 * enabled.
6367 */
6368 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006369
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006370 if (IS_CHERRYVIEW(dev))
6371 cherryview_set_cdclk(dev, req_cdclk);
6372 else
6373 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006374
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006375 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006376
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006377 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006378}
6379
Jesse Barnes89b667f2013-04-18 14:51:36 -07006380static void valleyview_crtc_enable(struct drm_crtc *crtc)
6381{
6382 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006383 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6385 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006386 struct intel_crtc_state *pipe_config =
6387 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006388 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006389
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006390 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006391 return;
6392
Ville Syrjälä37a56502016-06-22 21:57:04 +03006393 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306394 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006395
6396 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006397 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006398
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006399 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006400 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006401
6402 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6403 I915_WRITE(CHV_CANVAS(pipe), 0);
6404 }
6405
Daniel Vetter5b18e572014-04-24 23:55:06 +02006406 i9xx_set_pipeconf(intel_crtc);
6407
Jesse Barnes89b667f2013-04-18 14:51:36 -07006408 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006409
Daniel Vettera72e4c92014-09-30 10:56:47 +02006410 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006411
Jesse Barnes89b667f2013-04-18 14:51:36 -07006412 for_each_encoder_on_crtc(dev, crtc, encoder)
6413 if (encoder->pre_pll_enable)
6414 encoder->pre_pll_enable(encoder);
6415
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006416 if (IS_CHERRYVIEW(dev)) {
6417 chv_prepare_pll(intel_crtc, intel_crtc->config);
6418 chv_enable_pll(intel_crtc, intel_crtc->config);
6419 } else {
6420 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6421 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006422 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006423
6424 for_each_encoder_on_crtc(dev, crtc, encoder)
6425 if (encoder->pre_enable)
6426 encoder->pre_enable(encoder);
6427
Jesse Barnes2dd24552013-04-25 12:55:01 -07006428 i9xx_pfit_enable(intel_crtc);
6429
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006430 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006431
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006432 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006433 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006434
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006435 assert_vblank_disabled(crtc);
6436 drm_crtc_vblank_on(crtc);
6437
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006438 for_each_encoder_on_crtc(dev, crtc, encoder)
6439 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006440}
6441
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006442static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6443{
6444 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006445 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006446
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006447 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6448 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006449}
6450
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006451static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006452{
6453 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006454 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006456 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006457 struct intel_crtc_state *pipe_config =
6458 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006459 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006460
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006461 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006462 return;
6463
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006464 i9xx_set_pll_dividers(intel_crtc);
6465
Ville Syrjälä37a56502016-06-22 21:57:04 +03006466 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306467 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006468
6469 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006470 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006471
Daniel Vetter5b18e572014-04-24 23:55:06 +02006472 i9xx_set_pipeconf(intel_crtc);
6473
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006474 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006475
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006476 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006477 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006478
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006479 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006480 if (encoder->pre_enable)
6481 encoder->pre_enable(encoder);
6482
Daniel Vetterf6736a12013-06-05 13:34:30 +02006483 i9xx_enable_pll(intel_crtc);
6484
Jesse Barnes2dd24552013-04-25 12:55:01 -07006485 i9xx_pfit_enable(intel_crtc);
6486
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006487 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006488
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006489 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006490 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006491
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006492 assert_vblank_disabled(crtc);
6493 drm_crtc_vblank_on(crtc);
6494
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006495 for_each_encoder_on_crtc(dev, crtc, encoder)
6496 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006497}
6498
Daniel Vetter87476d62013-04-11 16:29:06 +02006499static void i9xx_pfit_disable(struct intel_crtc *crtc)
6500{
6501 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006502 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006503
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006504 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006505 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006506
6507 assert_pipe_disabled(dev_priv, crtc->pipe);
6508
Daniel Vetter328d8e82013-05-08 10:36:31 +02006509 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6510 I915_READ(PFIT_CONTROL));
6511 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006512}
6513
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006514static void i9xx_crtc_disable(struct drm_crtc *crtc)
6515{
6516 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006517 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006519 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006520 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006521
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006522 /*
6523 * On gen2 planes are double buffered but the pipe isn't, so we must
6524 * wait for planes to fully turn off before disabling the pipe.
6525 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006526 if (IS_GEN2(dev))
6527 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006528
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006529 for_each_encoder_on_crtc(dev, crtc, encoder)
6530 encoder->disable(encoder);
6531
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006532 drm_crtc_vblank_off(crtc);
6533 assert_vblank_disabled(crtc);
6534
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006535 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006536
Daniel Vetter87476d62013-04-11 16:29:06 +02006537 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006538
Jesse Barnes89b667f2013-04-18 14:51:36 -07006539 for_each_encoder_on_crtc(dev, crtc, encoder)
6540 if (encoder->post_disable)
6541 encoder->post_disable(encoder);
6542
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006543 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006544 if (IS_CHERRYVIEW(dev))
6545 chv_disable_pll(dev_priv, pipe);
6546 else if (IS_VALLEYVIEW(dev))
6547 vlv_disable_pll(dev_priv, pipe);
6548 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006549 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006550 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006551
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006552 for_each_encoder_on_crtc(dev, crtc, encoder)
6553 if (encoder->post_pll_disable)
6554 encoder->post_pll_disable(encoder);
6555
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006556 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006557 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006558}
6559
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006560static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006561{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006562 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006564 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006565 enum intel_display_power_domain domain;
6566 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006567
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006568 if (!intel_crtc->active)
6569 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006570
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006571 if (to_intel_plane_state(crtc->primary->state)->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006572 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006573
Ville Syrjälä2622a082016-03-09 19:07:26 +02006574 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006575
6576 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6577 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006578 }
6579
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006580 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006581
Ville Syrjälä78108b72016-05-27 20:59:19 +03006582 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6583 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006584
6585 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6586 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006587 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006588 crtc->enabled = false;
6589 crtc->state->connector_mask = 0;
6590 crtc->state->encoder_mask = 0;
6591
6592 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6593 encoder->base.crtc = NULL;
6594
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006595 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006596 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006597 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006598
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006599 domains = intel_crtc->enabled_power_domains;
6600 for_each_power_domain(domain, domains)
6601 intel_display_power_put(dev_priv, domain);
6602 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006603
6604 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6605 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006606}
6607
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006608/*
6609 * turn all crtc's off, but do not adjust state
6610 * This has to be paired with a call to intel_modeset_setup_hw_state.
6611 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006612int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006613{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006614 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006615 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006616 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006617
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006618 state = drm_atomic_helper_suspend(dev);
6619 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006620 if (ret)
6621 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006622 else
6623 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006624 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006625}
6626
Chris Wilsonea5b2132010-08-04 13:50:23 +01006627void intel_encoder_destroy(struct drm_encoder *encoder)
6628{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006629 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006630
Chris Wilsonea5b2132010-08-04 13:50:23 +01006631 drm_encoder_cleanup(encoder);
6632 kfree(intel_encoder);
6633}
6634
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006635/* Cross check the actual hw state with our own modeset state tracking (and it's
6636 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006637static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006638{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006639 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006640
6641 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6642 connector->base.base.id,
6643 connector->base.name);
6644
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006645 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006646 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006647 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006648
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006649 I915_STATE_WARN(!crtc,
6650 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006651
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006652 if (!crtc)
6653 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006654
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006655 I915_STATE_WARN(!crtc->state->active,
6656 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006657
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006658 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006659 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006660
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006661 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006662 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006663
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006664 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006665 "attached encoder crtc differs from connector crtc\n");
6666 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006667 I915_STATE_WARN(crtc && crtc->state->active,
6668 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006669 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006670 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006671 }
6672}
6673
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006674int intel_connector_init(struct intel_connector *connector)
6675{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006676 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006677
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006678 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006679 return -ENOMEM;
6680
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006681 return 0;
6682}
6683
6684struct intel_connector *intel_connector_alloc(void)
6685{
6686 struct intel_connector *connector;
6687
6688 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6689 if (!connector)
6690 return NULL;
6691
6692 if (intel_connector_init(connector) < 0) {
6693 kfree(connector);
6694 return NULL;
6695 }
6696
6697 return connector;
6698}
6699
Daniel Vetterf0947c32012-07-02 13:10:34 +02006700/* Simple connector->get_hw_state implementation for encoders that support only
6701 * one connector and no cloning and hence the encoder state determines the state
6702 * of the connector. */
6703bool intel_connector_get_hw_state(struct intel_connector *connector)
6704{
Daniel Vetter24929352012-07-02 20:28:59 +02006705 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006706 struct intel_encoder *encoder = connector->encoder;
6707
6708 return encoder->get_hw_state(encoder, &pipe);
6709}
6710
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006711static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006712{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006713 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6714 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006715
6716 return 0;
6717}
6718
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006719static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006720 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006721{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006722 struct drm_atomic_state *state = pipe_config->base.state;
6723 struct intel_crtc *other_crtc;
6724 struct intel_crtc_state *other_crtc_state;
6725
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006726 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6727 pipe_name(pipe), pipe_config->fdi_lanes);
6728 if (pipe_config->fdi_lanes > 4) {
6729 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6730 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006731 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006732 }
6733
Paulo Zanonibafb6552013-11-02 21:07:44 -07006734 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006735 if (pipe_config->fdi_lanes > 2) {
6736 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6737 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006738 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006739 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006740 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006741 }
6742 }
6743
6744 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006745 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006746
6747 /* Ivybridge 3 pipe is really complicated */
6748 switch (pipe) {
6749 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006750 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006751 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006752 if (pipe_config->fdi_lanes <= 2)
6753 return 0;
6754
6755 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6756 other_crtc_state =
6757 intel_atomic_get_crtc_state(state, other_crtc);
6758 if (IS_ERR(other_crtc_state))
6759 return PTR_ERR(other_crtc_state);
6760
6761 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006762 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6763 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006764 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006765 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006766 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006767 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006768 if (pipe_config->fdi_lanes > 2) {
6769 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6770 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006771 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006772 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006773
6774 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6775 other_crtc_state =
6776 intel_atomic_get_crtc_state(state, other_crtc);
6777 if (IS_ERR(other_crtc_state))
6778 return PTR_ERR(other_crtc_state);
6779
6780 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006781 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006782 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006783 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006784 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006785 default:
6786 BUG();
6787 }
6788}
6789
Daniel Vettere29c22c2013-02-21 00:00:16 +01006790#define RETRY 1
6791static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006792 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006793{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006794 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006795 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006796 int lane, link_bw, fdi_dotclock, ret;
6797 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006798
Daniel Vettere29c22c2013-02-21 00:00:16 +01006799retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006800 /* FDI is a binary signal running at ~2.7GHz, encoding
6801 * each output octet as 10 bits. The actual frequency
6802 * is stored as a divider into a 100MHz clock, and the
6803 * mode pixel clock is stored in units of 1KHz.
6804 * Hence the bw of each lane in terms of the mode signal
6805 * is:
6806 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006807 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006808
Damien Lespiau241bfc32013-09-25 16:45:37 +01006809 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006810
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006811 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006812 pipe_config->pipe_bpp);
6813
6814 pipe_config->fdi_lanes = lane;
6815
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006816 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006817 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006818
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006819 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006820 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006821 pipe_config->pipe_bpp -= 2*3;
6822 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6823 pipe_config->pipe_bpp);
6824 needs_recompute = true;
6825 pipe_config->bw_constrained = true;
6826
6827 goto retry;
6828 }
6829
6830 if (needs_recompute)
6831 return RETRY;
6832
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006833 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006834}
6835
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006836static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6837 struct intel_crtc_state *pipe_config)
6838{
6839 if (pipe_config->pipe_bpp > 24)
6840 return false;
6841
6842 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006843 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006844 return true;
6845
6846 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006847 * We compare against max which means we must take
6848 * the increased cdclk requirement into account when
6849 * calculating the new cdclk.
6850 *
6851 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006852 */
6853 return ilk_pipe_pixel_rate(pipe_config) <=
6854 dev_priv->max_cdclk_freq * 95 / 100;
6855}
6856
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006857static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006858 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006859{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006860 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006861 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006862
Jani Nikulad330a952014-01-21 11:24:25 +02006863 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006864 hsw_crtc_supports_ips(crtc) &&
6865 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006866}
6867
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006868static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6869{
6870 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6871
6872 /* GDG double wide on either pipe, otherwise pipe A only */
6873 return INTEL_INFO(dev_priv)->gen < 4 &&
6874 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6875}
6876
Daniel Vettera43f6e02013-06-07 23:10:32 +02006877static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006878 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006879{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006880 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006881 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006882 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006883 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006884
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006885 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006886 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006887
6888 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006889 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006890 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006891 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006892 if (intel_crtc_supports_double_wide(crtc) &&
6893 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006894 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006895 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006896 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006897 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006898
Ville Syrjäläf3261152016-05-24 21:34:18 +03006899 if (adjusted_mode->crtc_clock > clock_limit) {
6900 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6901 adjusted_mode->crtc_clock, clock_limit,
6902 yesno(pipe_config->double_wide));
6903 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006904 }
Chris Wilson89749352010-09-12 18:25:19 +01006905
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006906 /*
6907 * Pipe horizontal size must be even in:
6908 * - DVO ganged mode
6909 * - LVDS dual channel mode
6910 * - Double wide pipe
6911 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006912 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006913 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6914 pipe_config->pipe_src_w &= ~1;
6915
Damien Lespiau8693a822013-05-03 18:48:11 +01006916 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6917 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006918 */
6919 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006920 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006921 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006922
Damien Lespiauf5adf942013-06-24 18:29:34 +01006923 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006924 hsw_compute_ips_config(crtc, pipe_config);
6925
Daniel Vetter877d48d2013-04-19 11:24:43 +02006926 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006927 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006928
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006929 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006930}
6931
Ville Syrjälä1652d192015-03-31 14:12:01 +03006932static int skylake_get_display_clock_speed(struct drm_device *dev)
6933{
6934 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03006935 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006936
Ville Syrjäläea617912016-05-13 23:41:24 +03006937 skl_dpll0_update(dev_priv);
6938
Ville Syrjälä63911d72016-05-13 23:41:32 +03006939 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006940 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006941
Ville Syrjäläea617912016-05-13 23:41:24 +03006942 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006943
Ville Syrjälä63911d72016-05-13 23:41:32 +03006944 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006945 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6946 case CDCLK_FREQ_450_432:
6947 return 432000;
6948 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006949 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03006950 case CDCLK_FREQ_540:
6951 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006952 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006953 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006954 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03006955 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006956 }
6957 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006958 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6959 case CDCLK_FREQ_450_432:
6960 return 450000;
6961 case CDCLK_FREQ_337_308:
6962 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03006963 case CDCLK_FREQ_540:
6964 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006965 case CDCLK_FREQ_675_617:
6966 return 675000;
6967 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03006968 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006969 }
6970 }
6971
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006972 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006973}
6974
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006975static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
6976{
6977 u32 val;
6978
6979 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03006980 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006981
6982 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03006983 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006984 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006985
Imre Deak1c3f7702016-05-24 15:38:32 +03006986 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
6987 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006988
6989 val = I915_READ(BXT_DE_PLL_CTL);
6990 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
6991 dev_priv->cdclk_pll.ref;
6992}
6993
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006994static int broxton_get_display_clock_speed(struct drm_device *dev)
6995{
6996 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03006997 u32 divider;
6998 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006999
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007000 bxt_de_pll_update(dev_priv);
7001
Ville Syrjäläf5986242016-05-13 23:41:37 +03007002 vco = dev_priv->cdclk_pll.vco;
7003 if (vco == 0)
7004 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007005
Ville Syrjäläf5986242016-05-13 23:41:37 +03007006 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007007
Ville Syrjäläf5986242016-05-13 23:41:37 +03007008 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007009 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007010 div = 2;
7011 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007012 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007013 div = 3;
7014 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007015 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007016 div = 4;
7017 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007018 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007019 div = 8;
7020 break;
7021 default:
7022 MISSING_CASE(divider);
7023 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007024 }
7025
Ville Syrjäläf5986242016-05-13 23:41:37 +03007026 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007027}
7028
Ville Syrjälä1652d192015-03-31 14:12:01 +03007029static int broadwell_get_display_clock_speed(struct drm_device *dev)
7030{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007031 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007032 uint32_t lcpll = I915_READ(LCPLL_CTL);
7033 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7034
7035 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7036 return 800000;
7037 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7038 return 450000;
7039 else if (freq == LCPLL_CLK_FREQ_450)
7040 return 450000;
7041 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7042 return 540000;
7043 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7044 return 337500;
7045 else
7046 return 675000;
7047}
7048
7049static int haswell_get_display_clock_speed(struct drm_device *dev)
7050{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007051 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007052 uint32_t lcpll = I915_READ(LCPLL_CTL);
7053 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7054
7055 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7056 return 800000;
7057 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7058 return 450000;
7059 else if (freq == LCPLL_CLK_FREQ_450)
7060 return 450000;
7061 else if (IS_HSW_ULT(dev))
7062 return 337500;
7063 else
7064 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007065}
7066
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007067static int valleyview_get_display_clock_speed(struct drm_device *dev)
7068{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007069 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
7070 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007071}
7072
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007073static int ilk_get_display_clock_speed(struct drm_device *dev)
7074{
7075 return 450000;
7076}
7077
Jesse Barnese70236a2009-09-21 10:42:27 -07007078static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08007079{
Jesse Barnese70236a2009-09-21 10:42:27 -07007080 return 400000;
7081}
Jesse Barnes79e53942008-11-07 14:24:08 -08007082
Jesse Barnese70236a2009-09-21 10:42:27 -07007083static int i915_get_display_clock_speed(struct drm_device *dev)
7084{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007085 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007086}
Jesse Barnes79e53942008-11-07 14:24:08 -08007087
Jesse Barnese70236a2009-09-21 10:42:27 -07007088static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
7089{
7090 return 200000;
7091}
Jesse Barnes79e53942008-11-07 14:24:08 -08007092
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007093static int pnv_get_display_clock_speed(struct drm_device *dev)
7094{
7095 u16 gcfgc = 0;
7096
7097 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
7098
7099 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7100 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007101 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007102 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007103 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007104 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007105 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007106 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7107 return 200000;
7108 default:
7109 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7110 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007111 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007112 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007113 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007114 }
7115}
7116
Jesse Barnese70236a2009-09-21 10:42:27 -07007117static int i915gm_get_display_clock_speed(struct drm_device *dev)
7118{
7119 u16 gcfgc = 0;
7120
7121 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
7122
7123 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007124 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007125 else {
7126 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7127 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007128 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007129 default:
7130 case GC_DISPLAY_CLOCK_190_200_MHZ:
7131 return 190000;
7132 }
7133 }
7134}
Jesse Barnes79e53942008-11-07 14:24:08 -08007135
Jesse Barnese70236a2009-09-21 10:42:27 -07007136static int i865_get_display_clock_speed(struct drm_device *dev)
7137{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007138 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007139}
7140
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007141static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07007142{
7143 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007144
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007145 /*
7146 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7147 * encoding is different :(
7148 * FIXME is this the right way to detect 852GM/852GMV?
7149 */
7150 if (dev->pdev->revision == 0x1)
7151 return 133333;
7152
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007153 pci_bus_read_config_word(dev->pdev->bus,
7154 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7155
Jesse Barnese70236a2009-09-21 10:42:27 -07007156 /* Assume that the hardware is in the high speed state. This
7157 * should be the default.
7158 */
7159 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7160 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007161 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007162 case GC_CLOCK_100_200:
7163 return 200000;
7164 case GC_CLOCK_166_250:
7165 return 250000;
7166 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007167 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007168 case GC_CLOCK_133_266:
7169 case GC_CLOCK_133_266_2:
7170 case GC_CLOCK_166_266:
7171 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007172 }
7173
7174 /* Shouldn't happen */
7175 return 0;
7176}
7177
7178static int i830_get_display_clock_speed(struct drm_device *dev)
7179{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007180 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007181}
7182
Ville Syrjälä34edce22015-05-22 11:22:33 +03007183static unsigned int intel_hpll_vco(struct drm_device *dev)
7184{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007185 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007186 static const unsigned int blb_vco[8] = {
7187 [0] = 3200000,
7188 [1] = 4000000,
7189 [2] = 5333333,
7190 [3] = 4800000,
7191 [4] = 6400000,
7192 };
7193 static const unsigned int pnv_vco[8] = {
7194 [0] = 3200000,
7195 [1] = 4000000,
7196 [2] = 5333333,
7197 [3] = 4800000,
7198 [4] = 2666667,
7199 };
7200 static const unsigned int cl_vco[8] = {
7201 [0] = 3200000,
7202 [1] = 4000000,
7203 [2] = 5333333,
7204 [3] = 6400000,
7205 [4] = 3333333,
7206 [5] = 3566667,
7207 [6] = 4266667,
7208 };
7209 static const unsigned int elk_vco[8] = {
7210 [0] = 3200000,
7211 [1] = 4000000,
7212 [2] = 5333333,
7213 [3] = 4800000,
7214 };
7215 static const unsigned int ctg_vco[8] = {
7216 [0] = 3200000,
7217 [1] = 4000000,
7218 [2] = 5333333,
7219 [3] = 6400000,
7220 [4] = 2666667,
7221 [5] = 4266667,
7222 };
7223 const unsigned int *vco_table;
7224 unsigned int vco;
7225 uint8_t tmp = 0;
7226
7227 /* FIXME other chipsets? */
7228 if (IS_GM45(dev))
7229 vco_table = ctg_vco;
7230 else if (IS_G4X(dev))
7231 vco_table = elk_vco;
7232 else if (IS_CRESTLINE(dev))
7233 vco_table = cl_vco;
7234 else if (IS_PINEVIEW(dev))
7235 vco_table = pnv_vco;
7236 else if (IS_G33(dev))
7237 vco_table = blb_vco;
7238 else
7239 return 0;
7240
7241 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7242
7243 vco = vco_table[tmp & 0x7];
7244 if (vco == 0)
7245 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7246 else
7247 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7248
7249 return vco;
7250}
7251
7252static int gm45_get_display_clock_speed(struct drm_device *dev)
7253{
7254 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7255 uint16_t tmp = 0;
7256
7257 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7258
7259 cdclk_sel = (tmp >> 12) & 0x1;
7260
7261 switch (vco) {
7262 case 2666667:
7263 case 4000000:
7264 case 5333333:
7265 return cdclk_sel ? 333333 : 222222;
7266 case 3200000:
7267 return cdclk_sel ? 320000 : 228571;
7268 default:
7269 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7270 return 222222;
7271 }
7272}
7273
7274static int i965gm_get_display_clock_speed(struct drm_device *dev)
7275{
7276 static const uint8_t div_3200[] = { 16, 10, 8 };
7277 static const uint8_t div_4000[] = { 20, 12, 10 };
7278 static const uint8_t div_5333[] = { 24, 16, 14 };
7279 const uint8_t *div_table;
7280 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7281 uint16_t tmp = 0;
7282
7283 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7284
7285 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7286
7287 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7288 goto fail;
7289
7290 switch (vco) {
7291 case 3200000:
7292 div_table = div_3200;
7293 break;
7294 case 4000000:
7295 div_table = div_4000;
7296 break;
7297 case 5333333:
7298 div_table = div_5333;
7299 break;
7300 default:
7301 goto fail;
7302 }
7303
7304 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7305
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007306fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007307 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7308 return 200000;
7309}
7310
7311static int g33_get_display_clock_speed(struct drm_device *dev)
7312{
7313 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7314 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7315 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7316 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7317 const uint8_t *div_table;
7318 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7319 uint16_t tmp = 0;
7320
7321 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7322
7323 cdclk_sel = (tmp >> 4) & 0x7;
7324
7325 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7326 goto fail;
7327
7328 switch (vco) {
7329 case 3200000:
7330 div_table = div_3200;
7331 break;
7332 case 4000000:
7333 div_table = div_4000;
7334 break;
7335 case 4800000:
7336 div_table = div_4800;
7337 break;
7338 case 5333333:
7339 div_table = div_5333;
7340 break;
7341 default:
7342 goto fail;
7343 }
7344
7345 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7346
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007347fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007348 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7349 return 190476;
7350}
7351
Zhenyu Wang2c072452009-06-05 15:38:42 +08007352static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007353intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007354{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007355 while (*num > DATA_LINK_M_N_MASK ||
7356 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007357 *num >>= 1;
7358 *den >>= 1;
7359 }
7360}
7361
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007362static void compute_m_n(unsigned int m, unsigned int n,
7363 uint32_t *ret_m, uint32_t *ret_n)
7364{
7365 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7366 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7367 intel_reduce_m_n_ratio(ret_m, ret_n);
7368}
7369
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007370void
7371intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7372 int pixel_clock, int link_clock,
7373 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007374{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007375 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007376
7377 compute_m_n(bits_per_pixel * pixel_clock,
7378 link_clock * nlanes * 8,
7379 &m_n->gmch_m, &m_n->gmch_n);
7380
7381 compute_m_n(pixel_clock, link_clock,
7382 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007383}
7384
Chris Wilsona7615032011-01-12 17:04:08 +00007385static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7386{
Jani Nikulad330a952014-01-21 11:24:25 +02007387 if (i915.panel_use_ssc >= 0)
7388 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007389 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007390 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007391}
7392
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007393static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007394{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007395 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007396}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007397
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007398static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7399{
7400 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007401}
7402
Daniel Vetterf47709a2013-03-28 10:42:02 +01007403static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007404 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007405 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007406{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007407 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007408 u32 fp, fp2 = 0;
7409
7410 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007411 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007412 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007413 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007414 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007415 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007416 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007417 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007418 }
7419
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007420 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007421
Daniel Vetterf47709a2013-03-28 10:42:02 +01007422 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007423 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007424 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007425 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007426 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007427 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007428 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007429 }
7430}
7431
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007432static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7433 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007434{
7435 u32 reg_val;
7436
7437 /*
7438 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7439 * and set it to a reasonable value instead.
7440 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007441 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007442 reg_val &= 0xffffff00;
7443 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007444 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007445
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007446 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007447 reg_val &= 0x8cffffff;
7448 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007449 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007450
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007451 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007452 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007453 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007454
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007455 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007456 reg_val &= 0x00ffffff;
7457 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007458 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007459}
7460
Daniel Vetterb5518422013-05-03 11:49:48 +02007461static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7462 struct intel_link_m_n *m_n)
7463{
7464 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007465 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007466 int pipe = crtc->pipe;
7467
Daniel Vettere3b95f12013-05-03 11:49:49 +02007468 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7469 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7470 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7471 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007472}
7473
7474static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007475 struct intel_link_m_n *m_n,
7476 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007477{
7478 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007479 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007480 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007481 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007482
7483 if (INTEL_INFO(dev)->gen >= 5) {
7484 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7485 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7486 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7487 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007488 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7489 * for gen < 8) and if DRRS is supported (to make sure the
7490 * registers are not unnecessarily accessed).
7491 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307492 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007493 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007494 I915_WRITE(PIPE_DATA_M2(transcoder),
7495 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7496 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7497 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7498 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7499 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007500 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007501 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7502 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7503 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7504 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007505 }
7506}
7507
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307508void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007509{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307510 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7511
7512 if (m_n == M1_N1) {
7513 dp_m_n = &crtc->config->dp_m_n;
7514 dp_m2_n2 = &crtc->config->dp_m2_n2;
7515 } else if (m_n == M2_N2) {
7516
7517 /*
7518 * M2_N2 registers are not supported. Hence m2_n2 divider value
7519 * needs to be programmed into M1_N1.
7520 */
7521 dp_m_n = &crtc->config->dp_m2_n2;
7522 } else {
7523 DRM_ERROR("Unsupported divider value\n");
7524 return;
7525 }
7526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007527 if (crtc->config->has_pch_encoder)
7528 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007529 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307530 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007531}
7532
Daniel Vetter251ac862015-06-18 10:30:24 +02007533static void vlv_compute_dpll(struct intel_crtc *crtc,
7534 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007535{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007536 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007537 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007538 if (crtc->pipe != PIPE_A)
7539 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007540
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007541 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007542 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007543 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7544 DPLL_EXT_BUFFER_ENABLE_VLV;
7545
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007546 pipe_config->dpll_hw_state.dpll_md =
7547 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7548}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007549
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007550static void chv_compute_dpll(struct intel_crtc *crtc,
7551 struct intel_crtc_state *pipe_config)
7552{
7553 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007554 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007555 if (crtc->pipe != PIPE_A)
7556 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7557
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007558 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007559 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007560 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7561
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007562 pipe_config->dpll_hw_state.dpll_md =
7563 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007564}
7565
Ville Syrjäläd288f652014-10-28 13:20:22 +02007566static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007567 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007568{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007569 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007570 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007571 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007572 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007573 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007574 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007575
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007576 /* Enable Refclk */
7577 I915_WRITE(DPLL(pipe),
7578 pipe_config->dpll_hw_state.dpll &
7579 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7580
7581 /* No need to actually set up the DPLL with DSI */
7582 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7583 return;
7584
Ville Syrjäläa5805162015-05-26 20:42:30 +03007585 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007586
Ville Syrjäläd288f652014-10-28 13:20:22 +02007587 bestn = pipe_config->dpll.n;
7588 bestm1 = pipe_config->dpll.m1;
7589 bestm2 = pipe_config->dpll.m2;
7590 bestp1 = pipe_config->dpll.p1;
7591 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007592
Jesse Barnes89b667f2013-04-18 14:51:36 -07007593 /* See eDP HDMI DPIO driver vbios notes doc */
7594
7595 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007596 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007597 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007598
7599 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007600 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007601
7602 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007603 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007604 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007605 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007606
7607 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007608 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007609
7610 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007611 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7612 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7613 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007614 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007615
7616 /*
7617 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7618 * but we don't support that).
7619 * Note: don't use the DAC post divider as it seems unstable.
7620 */
7621 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007622 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007623
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007624 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007625 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007626
Jesse Barnes89b667f2013-04-18 14:51:36 -07007627 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007628 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007629 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7630 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007631 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007632 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007633 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007634 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007635 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007636
Ville Syrjälä37a56502016-06-22 21:57:04 +03007637 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007638 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007639 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007640 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007641 0x0df40000);
7642 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007643 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007644 0x0df70000);
7645 } else { /* HDMI or VGA */
7646 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007647 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007648 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007649 0x0df70000);
7650 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007651 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007652 0x0df40000);
7653 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007654
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007655 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007656 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007657 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007658 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007659 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007660
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007661 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007662 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007663}
7664
Ville Syrjäläd288f652014-10-28 13:20:22 +02007665static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007666 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007667{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007668 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007669 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007670 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007671 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307672 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007673 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307674 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307675 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007676
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007677 /* Enable Refclk and SSC */
7678 I915_WRITE(DPLL(pipe),
7679 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7680
7681 /* No need to actually set up the DPLL with DSI */
7682 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7683 return;
7684
Ville Syrjäläd288f652014-10-28 13:20:22 +02007685 bestn = pipe_config->dpll.n;
7686 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7687 bestm1 = pipe_config->dpll.m1;
7688 bestm2 = pipe_config->dpll.m2 >> 22;
7689 bestp1 = pipe_config->dpll.p1;
7690 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307691 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307692 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307693 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007694
Ville Syrjäläa5805162015-05-26 20:42:30 +03007695 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007696
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007697 /* p1 and p2 divider */
7698 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7699 5 << DPIO_CHV_S1_DIV_SHIFT |
7700 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7701 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7702 1 << DPIO_CHV_K_DIV_SHIFT);
7703
7704 /* Feedback post-divider - m2 */
7705 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7706
7707 /* Feedback refclk divider - n and m1 */
7708 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7709 DPIO_CHV_M1_DIV_BY_2 |
7710 1 << DPIO_CHV_N_DIV_SHIFT);
7711
7712 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007713 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007714
7715 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307716 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7717 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7718 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7719 if (bestm2_frac)
7720 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7721 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007722
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307723 /* Program digital lock detect threshold */
7724 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7725 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7726 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7727 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7728 if (!bestm2_frac)
7729 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7730 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7731
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007732 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307733 if (vco == 5400000) {
7734 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7735 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7736 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7737 tribuf_calcntr = 0x9;
7738 } else if (vco <= 6200000) {
7739 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7740 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7741 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7742 tribuf_calcntr = 0x9;
7743 } else if (vco <= 6480000) {
7744 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7745 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7746 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7747 tribuf_calcntr = 0x8;
7748 } else {
7749 /* Not supported. Apply the same limits as in the max case */
7750 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7751 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7752 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7753 tribuf_calcntr = 0;
7754 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007755 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7756
Ville Syrjälä968040b2015-03-11 22:52:08 +02007757 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307758 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7759 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7760 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7761
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007762 /* AFC Recal */
7763 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7764 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7765 DPIO_AFC_RECAL);
7766
Ville Syrjäläa5805162015-05-26 20:42:30 +03007767 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007768}
7769
Ville Syrjäläd288f652014-10-28 13:20:22 +02007770/**
7771 * vlv_force_pll_on - forcibly enable just the PLL
7772 * @dev_priv: i915 private structure
7773 * @pipe: pipe PLL to enable
7774 * @dpll: PLL configuration
7775 *
7776 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7777 * in cases where we need the PLL enabled even when @pipe is not going to
7778 * be enabled.
7779 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007780int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7781 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007782{
7783 struct intel_crtc *crtc =
7784 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007785 struct intel_crtc_state *pipe_config;
7786
7787 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7788 if (!pipe_config)
7789 return -ENOMEM;
7790
7791 pipe_config->base.crtc = &crtc->base;
7792 pipe_config->pixel_multiplier = 1;
7793 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007794
7795 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007796 chv_compute_dpll(crtc, pipe_config);
7797 chv_prepare_pll(crtc, pipe_config);
7798 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007799 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007800 vlv_compute_dpll(crtc, pipe_config);
7801 vlv_prepare_pll(crtc, pipe_config);
7802 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007803 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007804
7805 kfree(pipe_config);
7806
7807 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007808}
7809
7810/**
7811 * vlv_force_pll_off - forcibly disable just the PLL
7812 * @dev_priv: i915 private structure
7813 * @pipe: pipe PLL to disable
7814 *
7815 * Disable the PLL for @pipe. To be used in cases where we need
7816 * the PLL enabled even when @pipe is not going to be enabled.
7817 */
7818void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7819{
7820 if (IS_CHERRYVIEW(dev))
7821 chv_disable_pll(to_i915(dev), pipe);
7822 else
7823 vlv_disable_pll(to_i915(dev), pipe);
7824}
7825
Daniel Vetter251ac862015-06-18 10:30:24 +02007826static void i9xx_compute_dpll(struct intel_crtc *crtc,
7827 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007828 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007829{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007830 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007831 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007832 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007833 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007834
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007835 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307836
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007837 dpll = DPLL_VGA_MODE_DIS;
7838
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007839 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007840 dpll |= DPLLB_MODE_LVDS;
7841 else
7842 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007843
Daniel Vetteref1b4602013-06-01 17:17:04 +02007844 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007845 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007846 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007847 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007848
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03007849 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7850 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007851 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007852
Ville Syrjälä37a56502016-06-22 21:57:04 +03007853 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007854 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007855
7856 /* compute bitmask from p1 value */
7857 if (IS_PINEVIEW(dev))
7858 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7859 else {
7860 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7861 if (IS_G4X(dev) && reduced_clock)
7862 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7863 }
7864 switch (clock->p2) {
7865 case 5:
7866 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7867 break;
7868 case 7:
7869 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7870 break;
7871 case 10:
7872 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7873 break;
7874 case 14:
7875 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7876 break;
7877 }
7878 if (INTEL_INFO(dev)->gen >= 4)
7879 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7880
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007881 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007882 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007883 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007884 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007885 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7886 else
7887 dpll |= PLL_REF_INPUT_DREFCLK;
7888
7889 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007890 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007891
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007892 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007893 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007894 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007895 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007896 }
7897}
7898
Daniel Vetter251ac862015-06-18 10:30:24 +02007899static void i8xx_compute_dpll(struct intel_crtc *crtc,
7900 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007901 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007902{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007903 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007904 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007905 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007906 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007907
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007908 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307909
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007910 dpll = DPLL_VGA_MODE_DIS;
7911
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007912 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007913 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7914 } else {
7915 if (clock->p1 == 2)
7916 dpll |= PLL_P1_DIVIDE_BY_TWO;
7917 else
7918 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7919 if (clock->p2 == 4)
7920 dpll |= PLL_P2_DIVIDE_BY_4;
7921 }
7922
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007923 if (!IS_I830(dev) && intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007924 dpll |= DPLL_DVO_2X_MODE;
7925
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007926 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007927 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007928 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7929 else
7930 dpll |= PLL_REF_INPUT_DREFCLK;
7931
7932 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007933 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007934}
7935
Daniel Vetter8a654f32013-06-01 17:16:22 +02007936static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007937{
7938 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007939 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007940 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007941 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007942 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007943 uint32_t crtc_vtotal, crtc_vblank_end;
7944 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007945
7946 /* We need to be careful not to changed the adjusted mode, for otherwise
7947 * the hw state checker will get angry at the mismatch. */
7948 crtc_vtotal = adjusted_mode->crtc_vtotal;
7949 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007950
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007951 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007952 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007953 crtc_vtotal -= 1;
7954 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007955
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007956 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007957 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7958 else
7959 vsyncshift = adjusted_mode->crtc_hsync_start -
7960 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007961 if (vsyncshift < 0)
7962 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007963 }
7964
7965 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007966 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007967
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007968 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007969 (adjusted_mode->crtc_hdisplay - 1) |
7970 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007971 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007972 (adjusted_mode->crtc_hblank_start - 1) |
7973 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007974 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007975 (adjusted_mode->crtc_hsync_start - 1) |
7976 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7977
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007978 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007979 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007980 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007981 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007982 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007983 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007984 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007985 (adjusted_mode->crtc_vsync_start - 1) |
7986 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7987
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007988 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7989 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7990 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7991 * bits. */
7992 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7993 (pipe == PIPE_B || pipe == PIPE_C))
7994 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7995
Jani Nikulabc58be62016-03-18 17:05:39 +02007996}
7997
7998static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7999{
8000 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008001 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008002 enum pipe pipe = intel_crtc->pipe;
8003
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008004 /* pipesrc controls the size that is scaled from, which should
8005 * always be the user's requested size.
8006 */
8007 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008008 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8009 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008010}
8011
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008012static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008013 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008014{
8015 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008016 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008017 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8018 uint32_t tmp;
8019
8020 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008021 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8022 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008023 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008024 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8025 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008026 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008027 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8028 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008029
8030 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008031 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8032 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008033 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008034 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8035 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008036 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008037 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8038 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008039
8040 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008041 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8042 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8043 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008044 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008045}
8046
8047static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8048 struct intel_crtc_state *pipe_config)
8049{
8050 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008051 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008052 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008053
8054 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008055 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8056 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8057
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008058 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8059 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008060}
8061
Daniel Vetterf6a83282014-02-11 15:28:57 -08008062void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008063 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008064{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008065 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8066 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8067 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8068 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008069
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008070 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8071 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8072 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8073 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008074
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008075 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008076 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008077
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008078 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8079 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008080
8081 mode->hsync = drm_mode_hsync(mode);
8082 mode->vrefresh = drm_mode_vrefresh(mode);
8083 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008084}
8085
Daniel Vetter84b046f2013-02-19 18:48:54 +01008086static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8087{
8088 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008089 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008090 uint32_t pipeconf;
8091
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008092 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008093
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008094 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8095 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8096 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008097
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008098 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008099 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008100
Daniel Vetterff9ce462013-04-24 14:57:17 +02008101 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08008102 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008103 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008104 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008105 pipeconf |= PIPECONF_DITHER_EN |
8106 PIPECONF_DITHER_TYPE_SP;
8107
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008108 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008109 case 18:
8110 pipeconf |= PIPECONF_6BPC;
8111 break;
8112 case 24:
8113 pipeconf |= PIPECONF_8BPC;
8114 break;
8115 case 30:
8116 pipeconf |= PIPECONF_10BPC;
8117 break;
8118 default:
8119 /* Case prevented by intel_choose_pipe_bpp_dither. */
8120 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008121 }
8122 }
8123
8124 if (HAS_PIPE_CXSR(dev)) {
8125 if (intel_crtc->lowfreq_avail) {
8126 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8127 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8128 } else {
8129 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008130 }
8131 }
8132
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008133 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008134 if (INTEL_INFO(dev)->gen < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008135 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008136 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8137 else
8138 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8139 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008140 pipeconf |= PIPECONF_PROGRESSIVE;
8141
Wayne Boyer666a4532015-12-09 12:29:35 -08008142 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8143 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008144 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008145
Daniel Vetter84b046f2013-02-19 18:48:54 +01008146 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8147 POSTING_READ(PIPECONF(intel_crtc->pipe));
8148}
8149
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008150static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8151 struct intel_crtc_state *crtc_state)
8152{
8153 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008154 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008155 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008156 int refclk = 48000;
8157
8158 memset(&crtc_state->dpll_hw_state, 0,
8159 sizeof(crtc_state->dpll_hw_state));
8160
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008161 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008162 if (intel_panel_use_ssc(dev_priv)) {
8163 refclk = dev_priv->vbt.lvds_ssc_freq;
8164 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8165 }
8166
8167 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008168 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008169 limit = &intel_limits_i8xx_dvo;
8170 } else {
8171 limit = &intel_limits_i8xx_dac;
8172 }
8173
8174 if (!crtc_state->clock_set &&
8175 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8176 refclk, NULL, &crtc_state->dpll)) {
8177 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8178 return -EINVAL;
8179 }
8180
8181 i8xx_compute_dpll(crtc, crtc_state, NULL);
8182
8183 return 0;
8184}
8185
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008186static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8187 struct intel_crtc_state *crtc_state)
8188{
8189 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008190 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008191 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008192 int refclk = 96000;
8193
8194 memset(&crtc_state->dpll_hw_state, 0,
8195 sizeof(crtc_state->dpll_hw_state));
8196
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008197 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008198 if (intel_panel_use_ssc(dev_priv)) {
8199 refclk = dev_priv->vbt.lvds_ssc_freq;
8200 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8201 }
8202
8203 if (intel_is_dual_link_lvds(dev))
8204 limit = &intel_limits_g4x_dual_channel_lvds;
8205 else
8206 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008207 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8208 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008209 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008210 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008211 limit = &intel_limits_g4x_sdvo;
8212 } else {
8213 /* The option is for other outputs */
8214 limit = &intel_limits_i9xx_sdvo;
8215 }
8216
8217 if (!crtc_state->clock_set &&
8218 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8219 refclk, NULL, &crtc_state->dpll)) {
8220 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8221 return -EINVAL;
8222 }
8223
8224 i9xx_compute_dpll(crtc, crtc_state, NULL);
8225
8226 return 0;
8227}
8228
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008229static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8230 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008231{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008232 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008233 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008234 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008235 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008236
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008237 memset(&crtc_state->dpll_hw_state, 0,
8238 sizeof(crtc_state->dpll_hw_state));
8239
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008240 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008241 if (intel_panel_use_ssc(dev_priv)) {
8242 refclk = dev_priv->vbt.lvds_ssc_freq;
8243 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8244 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008245
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008246 limit = &intel_limits_pineview_lvds;
8247 } else {
8248 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008249 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008250
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008251 if (!crtc_state->clock_set &&
8252 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8253 refclk, NULL, &crtc_state->dpll)) {
8254 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8255 return -EINVAL;
8256 }
8257
8258 i9xx_compute_dpll(crtc, crtc_state, NULL);
8259
8260 return 0;
8261}
8262
8263static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8264 struct intel_crtc_state *crtc_state)
8265{
8266 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008267 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008268 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008269 int refclk = 96000;
8270
8271 memset(&crtc_state->dpll_hw_state, 0,
8272 sizeof(crtc_state->dpll_hw_state));
8273
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008274 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008275 if (intel_panel_use_ssc(dev_priv)) {
8276 refclk = dev_priv->vbt.lvds_ssc_freq;
8277 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008278 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008279
8280 limit = &intel_limits_i9xx_lvds;
8281 } else {
8282 limit = &intel_limits_i9xx_sdvo;
8283 }
8284
8285 if (!crtc_state->clock_set &&
8286 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8287 refclk, NULL, &crtc_state->dpll)) {
8288 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8289 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008290 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008291
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008292 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008293
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008294 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008295}
8296
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008297static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8298 struct intel_crtc_state *crtc_state)
8299{
8300 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008301 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008302
8303 memset(&crtc_state->dpll_hw_state, 0,
8304 sizeof(crtc_state->dpll_hw_state));
8305
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008306 if (!crtc_state->clock_set &&
8307 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8308 refclk, NULL, &crtc_state->dpll)) {
8309 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8310 return -EINVAL;
8311 }
8312
8313 chv_compute_dpll(crtc, crtc_state);
8314
8315 return 0;
8316}
8317
8318static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8319 struct intel_crtc_state *crtc_state)
8320{
8321 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008322 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008323
8324 memset(&crtc_state->dpll_hw_state, 0,
8325 sizeof(crtc_state->dpll_hw_state));
8326
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008327 if (!crtc_state->clock_set &&
8328 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8329 refclk, NULL, &crtc_state->dpll)) {
8330 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8331 return -EINVAL;
8332 }
8333
8334 vlv_compute_dpll(crtc, crtc_state);
8335
8336 return 0;
8337}
8338
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008339static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008340 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008341{
8342 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008343 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008344 uint32_t tmp;
8345
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008346 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8347 return;
8348
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008349 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008350 if (!(tmp & PFIT_ENABLE))
8351 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008352
Daniel Vetter06922822013-07-11 13:35:40 +02008353 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008354 if (INTEL_INFO(dev)->gen < 4) {
8355 if (crtc->pipe != PIPE_B)
8356 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008357 } else {
8358 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8359 return;
8360 }
8361
Daniel Vetter06922822013-07-11 13:35:40 +02008362 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008363 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008364}
8365
Jesse Barnesacbec812013-09-20 11:29:32 -07008366static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008367 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008368{
8369 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008370 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008371 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008372 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008373 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008374 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008375
Ville Syrjäläb5219732016-03-15 16:40:01 +02008376 /* In case of DSI, DPLL will not be used */
8377 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308378 return;
8379
Ville Syrjäläa5805162015-05-26 20:42:30 +03008380 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008381 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008382 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008383
8384 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8385 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8386 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8387 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8388 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8389
Imre Deakdccbea32015-06-22 23:35:51 +03008390 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008391}
8392
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008393static void
8394i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8395 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008396{
8397 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008398 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008399 u32 val, base, offset;
8400 int pipe = crtc->pipe, plane = crtc->plane;
8401 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008402 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008403 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008404 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008405
Damien Lespiau42a7b082015-02-05 19:35:13 +00008406 val = I915_READ(DSPCNTR(plane));
8407 if (!(val & DISPLAY_PLANE_ENABLE))
8408 return;
8409
Damien Lespiaud9806c92015-01-21 14:07:19 +00008410 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008411 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008412 DRM_DEBUG_KMS("failed to alloc fb\n");
8413 return;
8414 }
8415
Damien Lespiau1b842c82015-01-21 13:50:54 +00008416 fb = &intel_fb->base;
8417
Daniel Vetter18c52472015-02-10 17:16:09 +00008418 if (INTEL_INFO(dev)->gen >= 4) {
8419 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008420 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008421 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8422 }
8423 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008424
8425 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008426 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008427 fb->pixel_format = fourcc;
8428 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008429
8430 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008431 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008432 offset = I915_READ(DSPTILEOFF(plane));
8433 else
8434 offset = I915_READ(DSPLINOFF(plane));
8435 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8436 } else {
8437 base = I915_READ(DSPADDR(plane));
8438 }
8439 plane_config->base = base;
8440
8441 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008442 fb->width = ((val >> 16) & 0xfff) + 1;
8443 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008444
8445 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008446 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008447
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008448 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008449 fb->pixel_format,
8450 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008451
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008452 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008453
Damien Lespiau2844a922015-01-20 12:51:48 +00008454 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8455 pipe_name(pipe), plane, fb->width, fb->height,
8456 fb->bits_per_pixel, base, fb->pitches[0],
8457 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008458
Damien Lespiau2d140302015-02-05 17:22:18 +00008459 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008460}
8461
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008462static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008463 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008464{
8465 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008466 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008467 int pipe = pipe_config->cpu_transcoder;
8468 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008469 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008470 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008471 int refclk = 100000;
8472
Ville Syrjäläb5219732016-03-15 16:40:01 +02008473 /* In case of DSI, DPLL will not be used */
8474 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8475 return;
8476
Ville Syrjäläa5805162015-05-26 20:42:30 +03008477 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008478 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8479 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8480 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8481 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008482 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008483 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008484
8485 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008486 clock.m2 = (pll_dw0 & 0xff) << 22;
8487 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8488 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008489 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8490 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8491 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8492
Imre Deakdccbea32015-06-22 23:35:51 +03008493 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008494}
8495
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008496static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008497 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008498{
8499 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008500 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008501 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008502 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008503 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008504
Imre Deak17290502016-02-12 18:55:11 +02008505 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8506 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008507 return false;
8508
Daniel Vettere143a212013-07-04 12:01:15 +02008509 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008510 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008511
Imre Deak17290502016-02-12 18:55:11 +02008512 ret = false;
8513
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008514 tmp = I915_READ(PIPECONF(crtc->pipe));
8515 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008516 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008517
Wayne Boyer666a4532015-12-09 12:29:35 -08008518 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008519 switch (tmp & PIPECONF_BPC_MASK) {
8520 case PIPECONF_6BPC:
8521 pipe_config->pipe_bpp = 18;
8522 break;
8523 case PIPECONF_8BPC:
8524 pipe_config->pipe_bpp = 24;
8525 break;
8526 case PIPECONF_10BPC:
8527 pipe_config->pipe_bpp = 30;
8528 break;
8529 default:
8530 break;
8531 }
8532 }
8533
Wayne Boyer666a4532015-12-09 12:29:35 -08008534 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8535 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008536 pipe_config->limited_color_range = true;
8537
Ville Syrjälä282740f2013-09-04 18:30:03 +03008538 if (INTEL_INFO(dev)->gen < 4)
8539 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8540
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008541 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008542 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008543
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008544 i9xx_get_pfit_config(crtc, pipe_config);
8545
Daniel Vetter6c49f242013-06-06 12:45:25 +02008546 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008547 /* No way to read it out on pipes B and C */
8548 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8549 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8550 else
8551 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008552 pipe_config->pixel_multiplier =
8553 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8554 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008555 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008556 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8557 tmp = I915_READ(DPLL(crtc->pipe));
8558 pipe_config->pixel_multiplier =
8559 ((tmp & SDVO_MULTIPLIER_MASK)
8560 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8561 } else {
8562 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8563 * port and will be fixed up in the encoder->get_config
8564 * function. */
8565 pipe_config->pixel_multiplier = 1;
8566 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008567 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008568 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008569 /*
8570 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8571 * on 830. Filter it out here so that we don't
8572 * report errors due to that.
8573 */
8574 if (IS_I830(dev))
8575 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8576
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008577 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8578 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008579 } else {
8580 /* Mask out read-only status bits. */
8581 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8582 DPLL_PORTC_READY_MASK |
8583 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008584 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008585
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008586 if (IS_CHERRYVIEW(dev))
8587 chv_crtc_clock_get(crtc, pipe_config);
8588 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008589 vlv_crtc_clock_get(crtc, pipe_config);
8590 else
8591 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008592
Ville Syrjälä0f646142015-08-26 19:39:18 +03008593 /*
8594 * Normally the dotclock is filled in by the encoder .get_config()
8595 * but in case the pipe is enabled w/o any ports we need a sane
8596 * default.
8597 */
8598 pipe_config->base.adjusted_mode.crtc_clock =
8599 pipe_config->port_clock / pipe_config->pixel_multiplier;
8600
Imre Deak17290502016-02-12 18:55:11 +02008601 ret = true;
8602
8603out:
8604 intel_display_power_put(dev_priv, power_domain);
8605
8606 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008607}
8608
Paulo Zanonidde86e22012-12-01 12:04:25 -02008609static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008610{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008611 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008612 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008613 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008614 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008615 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008616 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008617 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008618 bool has_ck505 = false;
8619 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008620 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008621
8622 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008623 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008624 switch (encoder->type) {
8625 case INTEL_OUTPUT_LVDS:
8626 has_panel = true;
8627 has_lvds = true;
8628 break;
8629 case INTEL_OUTPUT_EDP:
8630 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008631 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008632 has_cpu_edp = true;
8633 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008634 default:
8635 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008636 }
8637 }
8638
Keith Packard99eb6a02011-09-26 14:29:12 -07008639 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008640 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008641 can_ssc = has_ck505;
8642 } else {
8643 has_ck505 = false;
8644 can_ssc = true;
8645 }
8646
Lyude1c1a24d2016-06-14 11:04:09 -04008647 /* Check if any DPLLs are using the SSC source */
8648 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8649 u32 temp = I915_READ(PCH_DPLL(i));
8650
8651 if (!(temp & DPLL_VCO_ENABLE))
8652 continue;
8653
8654 if ((temp & PLL_REF_INPUT_MASK) ==
8655 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8656 using_ssc_source = true;
8657 break;
8658 }
8659 }
8660
8661 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8662 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008663
8664 /* Ironlake: try to setup display ref clock before DPLL
8665 * enabling. This is only under driver's control after
8666 * PCH B stepping, previous chipset stepping should be
8667 * ignoring this setting.
8668 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008669 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008670
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008671 /* As we must carefully and slowly disable/enable each source in turn,
8672 * compute the final state we want first and check if we need to
8673 * make any changes at all.
8674 */
8675 final = val;
8676 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008677 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008678 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008679 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008680 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8681
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008682 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008683 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008684 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008685
Keith Packard199e5d72011-09-22 12:01:57 -07008686 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008687 final |= DREF_SSC_SOURCE_ENABLE;
8688
8689 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8690 final |= DREF_SSC1_ENABLE;
8691
8692 if (has_cpu_edp) {
8693 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8694 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8695 else
8696 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8697 } else
8698 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008699 } else if (using_ssc_source) {
8700 final |= DREF_SSC_SOURCE_ENABLE;
8701 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008702 }
8703
8704 if (final == val)
8705 return;
8706
8707 /* Always enable nonspread source */
8708 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8709
8710 if (has_ck505)
8711 val |= DREF_NONSPREAD_CK505_ENABLE;
8712 else
8713 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8714
8715 if (has_panel) {
8716 val &= ~DREF_SSC_SOURCE_MASK;
8717 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008718
Keith Packard199e5d72011-09-22 12:01:57 -07008719 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008720 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008721 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008722 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008723 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008724 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008725
8726 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008727 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008728 POSTING_READ(PCH_DREF_CONTROL);
8729 udelay(200);
8730
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008731 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008732
8733 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008734 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008735 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008736 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008737 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008738 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008739 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008740 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008741 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008742
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008743 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008744 POSTING_READ(PCH_DREF_CONTROL);
8745 udelay(200);
8746 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04008747 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008748
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008749 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008750
8751 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008752 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008753
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008754 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008755 POSTING_READ(PCH_DREF_CONTROL);
8756 udelay(200);
8757
Lyude1c1a24d2016-06-14 11:04:09 -04008758 if (!using_ssc_source) {
8759 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008760
Lyude1c1a24d2016-06-14 11:04:09 -04008761 /* Turn off the SSC source */
8762 val &= ~DREF_SSC_SOURCE_MASK;
8763 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008764
Lyude1c1a24d2016-06-14 11:04:09 -04008765 /* Turn off SSC1 */
8766 val &= ~DREF_SSC1_ENABLE;
8767
8768 I915_WRITE(PCH_DREF_CONTROL, val);
8769 POSTING_READ(PCH_DREF_CONTROL);
8770 udelay(200);
8771 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008772 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008773
8774 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008775}
8776
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008777static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008778{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008779 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008780
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008781 tmp = I915_READ(SOUTH_CHICKEN2);
8782 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8783 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008784
Imre Deakcf3598c2016-06-28 13:37:31 +03008785 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8786 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008787 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008788
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008789 tmp = I915_READ(SOUTH_CHICKEN2);
8790 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8791 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008792
Imre Deakcf3598c2016-06-28 13:37:31 +03008793 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8794 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008795 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008796}
8797
8798/* WaMPhyProgramming:hsw */
8799static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8800{
8801 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008802
8803 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8804 tmp &= ~(0xFF << 24);
8805 tmp |= (0x12 << 24);
8806 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8807
Paulo Zanonidde86e22012-12-01 12:04:25 -02008808 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8809 tmp |= (1 << 11);
8810 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8811
8812 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8813 tmp |= (1 << 11);
8814 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8815
Paulo Zanonidde86e22012-12-01 12:04:25 -02008816 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8817 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8818 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8819
8820 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8821 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8822 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8823
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008824 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8825 tmp &= ~(7 << 13);
8826 tmp |= (5 << 13);
8827 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008828
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008829 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8830 tmp &= ~(7 << 13);
8831 tmp |= (5 << 13);
8832 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008833
8834 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8835 tmp &= ~0xFF;
8836 tmp |= 0x1C;
8837 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8838
8839 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8840 tmp &= ~0xFF;
8841 tmp |= 0x1C;
8842 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8843
8844 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8845 tmp &= ~(0xFF << 16);
8846 tmp |= (0x1C << 16);
8847 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8848
8849 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8850 tmp &= ~(0xFF << 16);
8851 tmp |= (0x1C << 16);
8852 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8853
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008854 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8855 tmp |= (1 << 27);
8856 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008857
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008858 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8859 tmp |= (1 << 27);
8860 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008861
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008862 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8863 tmp &= ~(0xF << 28);
8864 tmp |= (4 << 28);
8865 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008866
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008867 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8868 tmp &= ~(0xF << 28);
8869 tmp |= (4 << 28);
8870 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008871}
8872
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008873/* Implements 3 different sequences from BSpec chapter "Display iCLK
8874 * Programming" based on the parameters passed:
8875 * - Sequence to enable CLKOUT_DP
8876 * - Sequence to enable CLKOUT_DP without spread
8877 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8878 */
8879static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8880 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008881{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008883 uint32_t reg, tmp;
8884
8885 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8886 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008887 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008888 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008889
Ville Syrjäläa5805162015-05-26 20:42:30 +03008890 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008891
8892 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8893 tmp &= ~SBI_SSCCTL_DISABLE;
8894 tmp |= SBI_SSCCTL_PATHALT;
8895 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8896
8897 udelay(24);
8898
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008899 if (with_spread) {
8900 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8901 tmp &= ~SBI_SSCCTL_PATHALT;
8902 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008903
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008904 if (with_fdi) {
8905 lpt_reset_fdi_mphy(dev_priv);
8906 lpt_program_fdi_mphy(dev_priv);
8907 }
8908 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008909
Ville Syrjäläc2699522015-08-27 23:55:59 +03008910 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008911 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8912 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8913 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008914
Ville Syrjäläa5805162015-05-26 20:42:30 +03008915 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008916}
8917
Paulo Zanoni47701c32013-07-23 11:19:25 -03008918/* Sequence to disable CLKOUT_DP */
8919static void lpt_disable_clkout_dp(struct drm_device *dev)
8920{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008921 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008922 uint32_t reg, tmp;
8923
Ville Syrjäläa5805162015-05-26 20:42:30 +03008924 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008925
Ville Syrjäläc2699522015-08-27 23:55:59 +03008926 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008927 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8928 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8929 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8930
8931 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8932 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8933 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8934 tmp |= SBI_SSCCTL_PATHALT;
8935 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8936 udelay(32);
8937 }
8938 tmp |= SBI_SSCCTL_DISABLE;
8939 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8940 }
8941
Ville Syrjäläa5805162015-05-26 20:42:30 +03008942 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008943}
8944
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008945#define BEND_IDX(steps) ((50 + (steps)) / 5)
8946
8947static const uint16_t sscdivintphase[] = {
8948 [BEND_IDX( 50)] = 0x3B23,
8949 [BEND_IDX( 45)] = 0x3B23,
8950 [BEND_IDX( 40)] = 0x3C23,
8951 [BEND_IDX( 35)] = 0x3C23,
8952 [BEND_IDX( 30)] = 0x3D23,
8953 [BEND_IDX( 25)] = 0x3D23,
8954 [BEND_IDX( 20)] = 0x3E23,
8955 [BEND_IDX( 15)] = 0x3E23,
8956 [BEND_IDX( 10)] = 0x3F23,
8957 [BEND_IDX( 5)] = 0x3F23,
8958 [BEND_IDX( 0)] = 0x0025,
8959 [BEND_IDX( -5)] = 0x0025,
8960 [BEND_IDX(-10)] = 0x0125,
8961 [BEND_IDX(-15)] = 0x0125,
8962 [BEND_IDX(-20)] = 0x0225,
8963 [BEND_IDX(-25)] = 0x0225,
8964 [BEND_IDX(-30)] = 0x0325,
8965 [BEND_IDX(-35)] = 0x0325,
8966 [BEND_IDX(-40)] = 0x0425,
8967 [BEND_IDX(-45)] = 0x0425,
8968 [BEND_IDX(-50)] = 0x0525,
8969};
8970
8971/*
8972 * Bend CLKOUT_DP
8973 * steps -50 to 50 inclusive, in steps of 5
8974 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8975 * change in clock period = -(steps / 10) * 5.787 ps
8976 */
8977static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8978{
8979 uint32_t tmp;
8980 int idx = BEND_IDX(steps);
8981
8982 if (WARN_ON(steps % 5 != 0))
8983 return;
8984
8985 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8986 return;
8987
8988 mutex_lock(&dev_priv->sb_lock);
8989
8990 if (steps % 10 != 0)
8991 tmp = 0xAAAAAAAB;
8992 else
8993 tmp = 0x00000000;
8994 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8995
8996 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8997 tmp &= 0xffff0000;
8998 tmp |= sscdivintphase[idx];
8999 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9000
9001 mutex_unlock(&dev_priv->sb_lock);
9002}
9003
9004#undef BEND_IDX
9005
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009006static void lpt_init_pch_refclk(struct drm_device *dev)
9007{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009008 struct intel_encoder *encoder;
9009 bool has_vga = false;
9010
Damien Lespiaub2784e12014-08-05 11:29:37 +01009011 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009012 switch (encoder->type) {
9013 case INTEL_OUTPUT_ANALOG:
9014 has_vga = true;
9015 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009016 default:
9017 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009018 }
9019 }
9020
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009021 if (has_vga) {
9022 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009023 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009024 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03009025 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009026 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009027}
9028
Paulo Zanonidde86e22012-12-01 12:04:25 -02009029/*
9030 * Initialize reference clocks when the driver loads
9031 */
9032void intel_init_pch_refclk(struct drm_device *dev)
9033{
9034 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9035 ironlake_init_pch_refclk(dev);
9036 else if (HAS_PCH_LPT(dev))
9037 lpt_init_pch_refclk(dev);
9038}
9039
Daniel Vetter6ff93602013-04-19 11:24:36 +02009040static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009041{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009042 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9044 int pipe = intel_crtc->pipe;
9045 uint32_t val;
9046
Daniel Vetter78114072013-06-13 00:54:57 +02009047 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009048
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009049 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009050 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009051 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009052 break;
9053 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009054 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009055 break;
9056 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009057 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009058 break;
9059 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009060 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009061 break;
9062 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009063 /* Case prevented by intel_choose_pipe_bpp_dither. */
9064 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009065 }
9066
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009067 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009068 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9069
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009070 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009071 val |= PIPECONF_INTERLACED_ILK;
9072 else
9073 val |= PIPECONF_PROGRESSIVE;
9074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009075 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009076 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009077
Paulo Zanonic8203562012-09-12 10:06:29 -03009078 I915_WRITE(PIPECONF(pipe), val);
9079 POSTING_READ(PIPECONF(pipe));
9080}
9081
Daniel Vetter6ff93602013-04-19 11:24:36 +02009082static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009083{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009084 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009086 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009087 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009088
Jani Nikula391bf042016-03-18 17:05:40 +02009089 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009090 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009092 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009093 val |= PIPECONF_INTERLACED_ILK;
9094 else
9095 val |= PIPECONF_PROGRESSIVE;
9096
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009097 I915_WRITE(PIPECONF(cpu_transcoder), val);
9098 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009099}
9100
Jani Nikula391bf042016-03-18 17:05:40 +02009101static void haswell_set_pipemisc(struct drm_crtc *crtc)
9102{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009103 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9105
9106 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9107 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009108
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009109 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009110 case 18:
9111 val |= PIPEMISC_DITHER_6_BPC;
9112 break;
9113 case 24:
9114 val |= PIPEMISC_DITHER_8_BPC;
9115 break;
9116 case 30:
9117 val |= PIPEMISC_DITHER_10_BPC;
9118 break;
9119 case 36:
9120 val |= PIPEMISC_DITHER_12_BPC;
9121 break;
9122 default:
9123 /* Case prevented by pipe_config_set_bpp. */
9124 BUG();
9125 }
9126
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009127 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009128 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9129
Jani Nikula391bf042016-03-18 17:05:40 +02009130 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009131 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009132}
9133
Paulo Zanonid4b19312012-11-29 11:29:32 -02009134int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9135{
9136 /*
9137 * Account for spread spectrum to avoid
9138 * oversubscribing the link. Max center spread
9139 * is 2.5%; use 5% for safety's sake.
9140 */
9141 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009142 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009143}
9144
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009145static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009146{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009147 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009148}
9149
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009150static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9151 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009152 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009153{
9154 struct drm_crtc *crtc = &intel_crtc->base;
9155 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009156 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009157 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009158 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009159
Chris Wilsonc1858122010-12-03 21:35:48 +00009160 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009161 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009162 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009163 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009164 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02009165 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009166 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009167 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009168 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009169
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009170 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009171
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009172 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9173 fp |= FP_CB_TUNE;
9174
9175 if (reduced_clock) {
9176 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9177
9178 if (reduced_clock->m < factor * reduced_clock->n)
9179 fp2 |= FP_CB_TUNE;
9180 } else {
9181 fp2 = fp;
9182 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009183
Chris Wilson5eddb702010-09-11 13:48:45 +01009184 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009185
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009186 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009187 dpll |= DPLLB_MODE_LVDS;
9188 else
9189 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009190
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009191 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009192 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009193
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009194 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9195 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009196 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009197
Ville Syrjälä37a56502016-06-22 21:57:04 +03009198 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009199 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009200
Eric Anholta07d6782011-03-30 13:01:08 -07009201 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009202 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009203 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009204 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009205
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009206 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009207 case 5:
9208 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9209 break;
9210 case 7:
9211 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9212 break;
9213 case 10:
9214 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9215 break;
9216 case 14:
9217 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9218 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009219 }
9220
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009221 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9222 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009223 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009224 else
9225 dpll |= PLL_REF_INPUT_DREFCLK;
9226
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009227 dpll |= DPLL_VCO_ENABLE;
9228
9229 crtc_state->dpll_hw_state.dpll = dpll;
9230 crtc_state->dpll_hw_state.fp0 = fp;
9231 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009232}
9233
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009234static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9235 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009236{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009237 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009238 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009239 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009240 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009241 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009242 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009243 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009244
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009245 memset(&crtc_state->dpll_hw_state, 0,
9246 sizeof(crtc_state->dpll_hw_state));
9247
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009248 crtc->lowfreq_avail = false;
9249
9250 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9251 if (!crtc_state->has_pch_encoder)
9252 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009253
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009254 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009255 if (intel_panel_use_ssc(dev_priv)) {
9256 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9257 dev_priv->vbt.lvds_ssc_freq);
9258 refclk = dev_priv->vbt.lvds_ssc_freq;
9259 }
9260
9261 if (intel_is_dual_link_lvds(dev)) {
9262 if (refclk == 100000)
9263 limit = &intel_limits_ironlake_dual_lvds_100m;
9264 else
9265 limit = &intel_limits_ironlake_dual_lvds;
9266 } else {
9267 if (refclk == 100000)
9268 limit = &intel_limits_ironlake_single_lvds_100m;
9269 else
9270 limit = &intel_limits_ironlake_single_lvds;
9271 }
9272 } else {
9273 limit = &intel_limits_ironlake_dac;
9274 }
9275
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009276 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009277 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9278 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009279 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9280 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009281 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009282
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009283 ironlake_compute_dpll(crtc, crtc_state,
9284 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009285
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009286 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9287 if (pll == NULL) {
9288 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9289 pipe_name(crtc->pipe));
9290 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009291 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009292
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009293 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009294 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009295 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009296
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009297 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009298}
9299
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009300static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9301 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009302{
9303 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009304 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009305 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009306
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009307 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9308 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9309 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9310 & ~TU_SIZE_MASK;
9311 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9312 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9313 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9314}
9315
9316static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9317 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009318 struct intel_link_m_n *m_n,
9319 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009320{
9321 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009322 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009323 enum pipe pipe = crtc->pipe;
9324
9325 if (INTEL_INFO(dev)->gen >= 5) {
9326 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9327 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9328 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9329 & ~TU_SIZE_MASK;
9330 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9331 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9332 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009333 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9334 * gen < 8) and if DRRS is supported (to make sure the
9335 * registers are not unnecessarily read).
9336 */
9337 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009338 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009339 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9340 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9341 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9342 & ~TU_SIZE_MASK;
9343 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9344 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9345 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9346 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009347 } else {
9348 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9349 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9350 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9351 & ~TU_SIZE_MASK;
9352 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9353 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9354 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9355 }
9356}
9357
9358void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009359 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009360{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009361 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009362 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9363 else
9364 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009365 &pipe_config->dp_m_n,
9366 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009367}
9368
Daniel Vetter72419202013-04-04 13:28:53 +02009369static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009370 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009371{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009372 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009373 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009374}
9375
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009376static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009377 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009378{
9379 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009380 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009381 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9382 uint32_t ps_ctrl = 0;
9383 int id = -1;
9384 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009385
Chandra Kondurua1b22782015-04-07 15:28:45 -07009386 /* find scaler attached to this pipe */
9387 for (i = 0; i < crtc->num_scalers; i++) {
9388 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9389 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9390 id = i;
9391 pipe_config->pch_pfit.enabled = true;
9392 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9393 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9394 break;
9395 }
9396 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009397
Chandra Kondurua1b22782015-04-07 15:28:45 -07009398 scaler_state->scaler_id = id;
9399 if (id >= 0) {
9400 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9401 } else {
9402 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009403 }
9404}
9405
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009406static void
9407skylake_get_initial_plane_config(struct intel_crtc *crtc,
9408 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009409{
9410 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009411 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009412 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009413 int pipe = crtc->pipe;
9414 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009415 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009416 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009417 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009418
Damien Lespiaud9806c92015-01-21 14:07:19 +00009419 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009420 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009421 DRM_DEBUG_KMS("failed to alloc fb\n");
9422 return;
9423 }
9424
Damien Lespiau1b842c82015-01-21 13:50:54 +00009425 fb = &intel_fb->base;
9426
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009427 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009428 if (!(val & PLANE_CTL_ENABLE))
9429 goto error;
9430
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009431 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9432 fourcc = skl_format_to_fourcc(pixel_format,
9433 val & PLANE_CTL_ORDER_RGBX,
9434 val & PLANE_CTL_ALPHA_MASK);
9435 fb->pixel_format = fourcc;
9436 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9437
Damien Lespiau40f46282015-02-27 11:15:21 +00009438 tiling = val & PLANE_CTL_TILED_MASK;
9439 switch (tiling) {
9440 case PLANE_CTL_TILED_LINEAR:
9441 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9442 break;
9443 case PLANE_CTL_TILED_X:
9444 plane_config->tiling = I915_TILING_X;
9445 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9446 break;
9447 case PLANE_CTL_TILED_Y:
9448 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9449 break;
9450 case PLANE_CTL_TILED_YF:
9451 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9452 break;
9453 default:
9454 MISSING_CASE(tiling);
9455 goto error;
9456 }
9457
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009458 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9459 plane_config->base = base;
9460
9461 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9462
9463 val = I915_READ(PLANE_SIZE(pipe, 0));
9464 fb->height = ((val >> 16) & 0xfff) + 1;
9465 fb->width = ((val >> 0) & 0x1fff) + 1;
9466
9467 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009468 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009469 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009470 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9471
9472 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009473 fb->pixel_format,
9474 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009475
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009476 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009477
9478 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9479 pipe_name(pipe), fb->width, fb->height,
9480 fb->bits_per_pixel, base, fb->pitches[0],
9481 plane_config->size);
9482
Damien Lespiau2d140302015-02-05 17:22:18 +00009483 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009484 return;
9485
9486error:
9487 kfree(fb);
9488}
9489
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009490static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009491 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009492{
9493 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009494 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009495 uint32_t tmp;
9496
9497 tmp = I915_READ(PF_CTL(crtc->pipe));
9498
9499 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009500 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009501 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9502 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009503
9504 /* We currently do not free assignements of panel fitters on
9505 * ivb/hsw (since we don't use the higher upscaling modes which
9506 * differentiates them) so just WARN about this case for now. */
9507 if (IS_GEN7(dev)) {
9508 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9509 PF_PIPE_SEL_IVB(crtc->pipe));
9510 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009511 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009512}
9513
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009514static void
9515ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9516 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009517{
9518 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009519 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009520 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009521 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009522 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009523 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009524 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009525 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009526
Damien Lespiau42a7b082015-02-05 19:35:13 +00009527 val = I915_READ(DSPCNTR(pipe));
9528 if (!(val & DISPLAY_PLANE_ENABLE))
9529 return;
9530
Damien Lespiaud9806c92015-01-21 14:07:19 +00009531 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009532 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009533 DRM_DEBUG_KMS("failed to alloc fb\n");
9534 return;
9535 }
9536
Damien Lespiau1b842c82015-01-21 13:50:54 +00009537 fb = &intel_fb->base;
9538
Daniel Vetter18c52472015-02-10 17:16:09 +00009539 if (INTEL_INFO(dev)->gen >= 4) {
9540 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009541 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009542 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9543 }
9544 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009545
9546 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009547 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009548 fb->pixel_format = fourcc;
9549 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009550
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009551 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009552 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009553 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009554 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009555 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009556 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009557 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009558 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009559 }
9560 plane_config->base = base;
9561
9562 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009563 fb->width = ((val >> 16) & 0xfff) + 1;
9564 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009565
9566 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009567 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009568
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009569 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009570 fb->pixel_format,
9571 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009572
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009573 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009574
Damien Lespiau2844a922015-01-20 12:51:48 +00009575 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9576 pipe_name(pipe), fb->width, fb->height,
9577 fb->bits_per_pixel, base, fb->pitches[0],
9578 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009579
Damien Lespiau2d140302015-02-05 17:22:18 +00009580 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009581}
9582
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009583static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009584 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009585{
9586 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009587 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009588 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009589 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009590 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009591
Imre Deak17290502016-02-12 18:55:11 +02009592 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9593 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009594 return false;
9595
Daniel Vettere143a212013-07-04 12:01:15 +02009596 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009597 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009598
Imre Deak17290502016-02-12 18:55:11 +02009599 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009600 tmp = I915_READ(PIPECONF(crtc->pipe));
9601 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009602 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009603
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009604 switch (tmp & PIPECONF_BPC_MASK) {
9605 case PIPECONF_6BPC:
9606 pipe_config->pipe_bpp = 18;
9607 break;
9608 case PIPECONF_8BPC:
9609 pipe_config->pipe_bpp = 24;
9610 break;
9611 case PIPECONF_10BPC:
9612 pipe_config->pipe_bpp = 30;
9613 break;
9614 case PIPECONF_12BPC:
9615 pipe_config->pipe_bpp = 36;
9616 break;
9617 default:
9618 break;
9619 }
9620
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009621 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9622 pipe_config->limited_color_range = true;
9623
Daniel Vetterab9412b2013-05-03 11:49:46 +02009624 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009625 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009626 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009627
Daniel Vetter88adfff2013-03-28 10:42:01 +01009628 pipe_config->has_pch_encoder = true;
9629
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009630 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9631 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9632 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009633
9634 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009635
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009636 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009637 /*
9638 * The pipe->pch transcoder and pch transcoder->pll
9639 * mapping is fixed.
9640 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009641 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009642 } else {
9643 tmp = I915_READ(PCH_DPLL_SEL);
9644 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009645 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009646 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009647 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009648 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009649
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009650 pipe_config->shared_dpll =
9651 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9652 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009653
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009654 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9655 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009656
9657 tmp = pipe_config->dpll_hw_state.dpll;
9658 pipe_config->pixel_multiplier =
9659 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9660 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009661
9662 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009663 } else {
9664 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009665 }
9666
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009667 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009668 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009669
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009670 ironlake_get_pfit_config(crtc, pipe_config);
9671
Imre Deak17290502016-02-12 18:55:11 +02009672 ret = true;
9673
9674out:
9675 intel_display_power_put(dev_priv, power_domain);
9676
9677 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009678}
9679
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009680static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9681{
Chris Wilson91c8a322016-07-05 10:40:23 +01009682 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009683 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009684
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009685 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009686 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009687 pipe_name(crtc->pipe));
9688
Rob Clarke2c719b2014-12-15 13:56:32 -05009689 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9690 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009691 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9692 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03009693 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009694 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009695 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009696 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009697 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009698 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009699 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009700 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009701 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009702 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009703 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009704
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009705 /*
9706 * In theory we can still leave IRQs enabled, as long as only the HPD
9707 * interrupts remain enabled. We used to check for that, but since it's
9708 * gen-specific and since we only disable LCPLL after we fully disable
9709 * the interrupts, the check below should be enough.
9710 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009711 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009712}
9713
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009714static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9715{
Chris Wilson91c8a322016-07-05 10:40:23 +01009716 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009717
9718 if (IS_HASWELL(dev))
9719 return I915_READ(D_COMP_HSW);
9720 else
9721 return I915_READ(D_COMP_BDW);
9722}
9723
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009724static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9725{
Chris Wilson91c8a322016-07-05 10:40:23 +01009726 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009727
9728 if (IS_HASWELL(dev)) {
9729 mutex_lock(&dev_priv->rps.hw_lock);
9730 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9731 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009732 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009733 mutex_unlock(&dev_priv->rps.hw_lock);
9734 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009735 I915_WRITE(D_COMP_BDW, val);
9736 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009737 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009738}
9739
9740/*
9741 * This function implements pieces of two sequences from BSpec:
9742 * - Sequence for display software to disable LCPLL
9743 * - Sequence for display software to allow package C8+
9744 * The steps implemented here are just the steps that actually touch the LCPLL
9745 * register. Callers should take care of disabling all the display engine
9746 * functions, doing the mode unset, fixing interrupts, etc.
9747 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009748static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9749 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009750{
9751 uint32_t val;
9752
9753 assert_can_disable_lcpll(dev_priv);
9754
9755 val = I915_READ(LCPLL_CTL);
9756
9757 if (switch_to_fclk) {
9758 val |= LCPLL_CD_SOURCE_FCLK;
9759 I915_WRITE(LCPLL_CTL, val);
9760
Imre Deakf53dd632016-06-28 13:37:32 +03009761 if (wait_for_us(I915_READ(LCPLL_CTL) &
9762 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009763 DRM_ERROR("Switching to FCLK failed\n");
9764
9765 val = I915_READ(LCPLL_CTL);
9766 }
9767
9768 val |= LCPLL_PLL_DISABLE;
9769 I915_WRITE(LCPLL_CTL, val);
9770 POSTING_READ(LCPLL_CTL);
9771
Chris Wilson24d84412016-06-30 15:33:07 +01009772 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009773 DRM_ERROR("LCPLL still locked\n");
9774
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009775 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009776 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009777 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009778 ndelay(100);
9779
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009780 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9781 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009782 DRM_ERROR("D_COMP RCOMP still in progress\n");
9783
9784 if (allow_power_down) {
9785 val = I915_READ(LCPLL_CTL);
9786 val |= LCPLL_POWER_DOWN_ALLOW;
9787 I915_WRITE(LCPLL_CTL, val);
9788 POSTING_READ(LCPLL_CTL);
9789 }
9790}
9791
9792/*
9793 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9794 * source.
9795 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009796static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009797{
9798 uint32_t val;
9799
9800 val = I915_READ(LCPLL_CTL);
9801
9802 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9803 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9804 return;
9805
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009806 /*
9807 * Make sure we're not on PC8 state before disabling PC8, otherwise
9808 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009809 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009810 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009811
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009812 if (val & LCPLL_POWER_DOWN_ALLOW) {
9813 val &= ~LCPLL_POWER_DOWN_ALLOW;
9814 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009815 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009816 }
9817
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009818 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009819 val |= D_COMP_COMP_FORCE;
9820 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009821 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009822
9823 val = I915_READ(LCPLL_CTL);
9824 val &= ~LCPLL_PLL_DISABLE;
9825 I915_WRITE(LCPLL_CTL, val);
9826
Chris Wilson93220c02016-06-30 15:33:08 +01009827 if (intel_wait_for_register(dev_priv,
9828 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
9829 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009830 DRM_ERROR("LCPLL not locked yet\n");
9831
9832 if (val & LCPLL_CD_SOURCE_FCLK) {
9833 val = I915_READ(LCPLL_CTL);
9834 val &= ~LCPLL_CD_SOURCE_FCLK;
9835 I915_WRITE(LCPLL_CTL, val);
9836
Imre Deakf53dd632016-06-28 13:37:32 +03009837 if (wait_for_us((I915_READ(LCPLL_CTL) &
9838 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009839 DRM_ERROR("Switching back to LCPLL failed\n");
9840 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009841
Mika Kuoppala59bad942015-01-16 11:34:40 +02009842 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson91c8a322016-07-05 10:40:23 +01009843 intel_update_cdclk(&dev_priv->drm);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009844}
9845
Paulo Zanoni765dab672014-03-07 20:08:18 -03009846/*
9847 * Package states C8 and deeper are really deep PC states that can only be
9848 * reached when all the devices on the system allow it, so even if the graphics
9849 * device allows PC8+, it doesn't mean the system will actually get to these
9850 * states. Our driver only allows PC8+ when going into runtime PM.
9851 *
9852 * The requirements for PC8+ are that all the outputs are disabled, the power
9853 * well is disabled and most interrupts are disabled, and these are also
9854 * requirements for runtime PM. When these conditions are met, we manually do
9855 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9856 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9857 * hang the machine.
9858 *
9859 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9860 * the state of some registers, so when we come back from PC8+ we need to
9861 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9862 * need to take care of the registers kept by RC6. Notice that this happens even
9863 * if we don't put the device in PCI D3 state (which is what currently happens
9864 * because of the runtime PM support).
9865 *
9866 * For more, read "Display Sequences for Package C8" on the hardware
9867 * documentation.
9868 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009869void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009870{
Chris Wilson91c8a322016-07-05 10:40:23 +01009871 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -03009872 uint32_t val;
9873
Paulo Zanonic67a4702013-08-19 13:18:09 -03009874 DRM_DEBUG_KMS("Enabling package C8+\n");
9875
Ville Syrjäläc2699522015-08-27 23:55:59 +03009876 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009877 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9878 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9879 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9880 }
9881
9882 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009883 hsw_disable_lcpll(dev_priv, true, true);
9884}
9885
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009886void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009887{
Chris Wilson91c8a322016-07-05 10:40:23 +01009888 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -03009889 uint32_t val;
9890
Paulo Zanonic67a4702013-08-19 13:18:09 -03009891 DRM_DEBUG_KMS("Disabling package C8+\n");
9892
9893 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009894 lpt_init_pch_refclk(dev);
9895
Ville Syrjäläc2699522015-08-27 23:55:59 +03009896 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009897 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9898 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9899 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9900 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009901}
9902
Imre Deak324513c2016-06-13 16:44:36 +03009903static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309904{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009905 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009906 struct intel_atomic_state *old_intel_state =
9907 to_intel_atomic_state(old_state);
9908 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309909
Imre Deak324513c2016-06-13 16:44:36 +03009910 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309911}
9912
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009913/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009914static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009915{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009916 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01009917 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009918 struct drm_crtc *crtc;
9919 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009920 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009921 unsigned max_pixel_rate = 0, i;
9922 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009923
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009924 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9925 sizeof(intel_state->min_pixclk));
9926
9927 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009928 int pixel_rate;
9929
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009930 crtc_state = to_intel_crtc_state(cstate);
9931 if (!crtc_state->base.enable) {
9932 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009933 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009934 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009935
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009936 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009937
9938 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009939 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009940 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9941
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009942 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009943 }
9944
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009945 for_each_pipe(dev_priv, pipe)
9946 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9947
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009948 return max_pixel_rate;
9949}
9950
9951static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9952{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009953 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009954 uint32_t val, data;
9955 int ret;
9956
9957 if (WARN((I915_READ(LCPLL_CTL) &
9958 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9959 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9960 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9961 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9962 "trying to change cdclk frequency with cdclk not enabled\n"))
9963 return;
9964
9965 mutex_lock(&dev_priv->rps.hw_lock);
9966 ret = sandybridge_pcode_write(dev_priv,
9967 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9968 mutex_unlock(&dev_priv->rps.hw_lock);
9969 if (ret) {
9970 DRM_ERROR("failed to inform pcode about cdclk change\n");
9971 return;
9972 }
9973
9974 val = I915_READ(LCPLL_CTL);
9975 val |= LCPLL_CD_SOURCE_FCLK;
9976 I915_WRITE(LCPLL_CTL, val);
9977
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009978 if (wait_for_us(I915_READ(LCPLL_CTL) &
9979 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009980 DRM_ERROR("Switching to FCLK failed\n");
9981
9982 val = I915_READ(LCPLL_CTL);
9983 val &= ~LCPLL_CLK_FREQ_MASK;
9984
9985 switch (cdclk) {
9986 case 450000:
9987 val |= LCPLL_CLK_FREQ_450;
9988 data = 0;
9989 break;
9990 case 540000:
9991 val |= LCPLL_CLK_FREQ_54O_BDW;
9992 data = 1;
9993 break;
9994 case 337500:
9995 val |= LCPLL_CLK_FREQ_337_5_BDW;
9996 data = 2;
9997 break;
9998 case 675000:
9999 val |= LCPLL_CLK_FREQ_675_BDW;
10000 data = 3;
10001 break;
10002 default:
10003 WARN(1, "invalid cdclk frequency\n");
10004 return;
10005 }
10006
10007 I915_WRITE(LCPLL_CTL, val);
10008
10009 val = I915_READ(LCPLL_CTL);
10010 val &= ~LCPLL_CD_SOURCE_FCLK;
10011 I915_WRITE(LCPLL_CTL, val);
10012
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010013 if (wait_for_us((I915_READ(LCPLL_CTL) &
10014 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010015 DRM_ERROR("Switching back to LCPLL failed\n");
10016
10017 mutex_lock(&dev_priv->rps.hw_lock);
10018 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10019 mutex_unlock(&dev_priv->rps.hw_lock);
10020
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010021 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10022
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010023 intel_update_cdclk(dev);
10024
10025 WARN(cdclk != dev_priv->cdclk_freq,
10026 "cdclk requested %d kHz but got %d kHz\n",
10027 cdclk, dev_priv->cdclk_freq);
10028}
10029
Ville Syrjälä587c7912016-05-11 22:44:41 +030010030static int broadwell_calc_cdclk(int max_pixclk)
10031{
10032 if (max_pixclk > 540000)
10033 return 675000;
10034 else if (max_pixclk > 450000)
10035 return 540000;
10036 else if (max_pixclk > 337500)
10037 return 450000;
10038 else
10039 return 337500;
10040}
10041
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010042static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010043{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010044 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010045 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010046 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010047 int cdclk;
10048
10049 /*
10050 * FIXME should also account for plane ratio
10051 * once 64bpp pixel formats are supported.
10052 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010053 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010054
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010055 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010056 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10057 cdclk, dev_priv->max_cdclk_freq);
10058 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010059 }
10060
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010061 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10062 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010063 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010064
10065 return 0;
10066}
10067
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010068static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010069{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010070 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010071 struct intel_atomic_state *old_intel_state =
10072 to_intel_atomic_state(old_state);
10073 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010074
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010075 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010076}
10077
Clint Taylorc89e39f2016-05-13 23:41:21 +030010078static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10079{
10080 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10081 struct drm_i915_private *dev_priv = to_i915(state->dev);
10082 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010083 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010084 int cdclk;
10085
10086 /*
10087 * FIXME should also account for plane ratio
10088 * once 64bpp pixel formats are supported.
10089 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010090 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010091
10092 /*
10093 * FIXME move the cdclk caclulation to
10094 * compute_config() so we can fail gracegully.
10095 */
10096 if (cdclk > dev_priv->max_cdclk_freq) {
10097 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10098 cdclk, dev_priv->max_cdclk_freq);
10099 cdclk = dev_priv->max_cdclk_freq;
10100 }
10101
10102 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10103 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010104 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010105
10106 return 0;
10107}
10108
10109static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10110{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010111 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10112 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10113 unsigned int req_cdclk = intel_state->dev_cdclk;
10114 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010115
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010116 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010117}
10118
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010119static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10120 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010121{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010122 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010123 if (!intel_ddi_pll_select(crtc, crtc_state))
10124 return -EINVAL;
10125 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010126
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010127 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010128
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010129 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010130}
10131
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010132static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10133 enum port port,
10134 struct intel_crtc_state *pipe_config)
10135{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010136 enum intel_dpll_id id;
10137
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010138 switch (port) {
10139 case PORT_A:
10140 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +020010141 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010142 break;
10143 case PORT_B:
10144 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +020010145 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010146 break;
10147 case PORT_C:
10148 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +020010149 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010150 break;
10151 default:
10152 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010153 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010154 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010155
10156 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010157}
10158
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010159static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10160 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010161 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010162{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010163 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010164 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010165
10166 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
10167 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
10168
10169 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +000010170 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010171 id = DPLL_ID_SKL_DPLL0;
10172 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010173 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010174 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010175 break;
10176 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010177 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010178 break;
10179 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010180 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010181 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010182 default:
10183 MISSING_CASE(pipe_config->ddi_pll_sel);
10184 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010185 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010186
10187 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010188}
10189
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010190static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10191 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010192 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010193{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010194 enum intel_dpll_id id;
10195
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010196 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
10197
10198 switch (pipe_config->ddi_pll_sel) {
10199 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010200 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010201 break;
10202 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010203 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010204 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010205 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010206 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010207 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010208 case PORT_CLK_SEL_LCPLL_810:
10209 id = DPLL_ID_LCPLL_810;
10210 break;
10211 case PORT_CLK_SEL_LCPLL_1350:
10212 id = DPLL_ID_LCPLL_1350;
10213 break;
10214 case PORT_CLK_SEL_LCPLL_2700:
10215 id = DPLL_ID_LCPLL_2700;
10216 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010217 default:
10218 MISSING_CASE(pipe_config->ddi_pll_sel);
10219 /* fall through */
10220 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010221 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010222 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010223
10224 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010225}
10226
Jani Nikulacf304292016-03-18 17:05:41 +020010227static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10228 struct intel_crtc_state *pipe_config,
10229 unsigned long *power_domain_mask)
10230{
10231 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010232 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010233 enum intel_display_power_domain power_domain;
10234 u32 tmp;
10235
Imre Deakd9a7bc62016-05-12 16:18:50 +030010236 /*
10237 * The pipe->transcoder mapping is fixed with the exception of the eDP
10238 * transcoder handled below.
10239 */
Jani Nikulacf304292016-03-18 17:05:41 +020010240 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10241
10242 /*
10243 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10244 * consistency and less surprising code; it's in always on power).
10245 */
10246 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10247 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10248 enum pipe trans_edp_pipe;
10249 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10250 default:
10251 WARN(1, "unknown pipe linked to edp transcoder\n");
10252 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10253 case TRANS_DDI_EDP_INPUT_A_ON:
10254 trans_edp_pipe = PIPE_A;
10255 break;
10256 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10257 trans_edp_pipe = PIPE_B;
10258 break;
10259 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10260 trans_edp_pipe = PIPE_C;
10261 break;
10262 }
10263
10264 if (trans_edp_pipe == crtc->pipe)
10265 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10266 }
10267
10268 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10269 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10270 return false;
10271 *power_domain_mask |= BIT(power_domain);
10272
10273 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10274
10275 return tmp & PIPECONF_ENABLE;
10276}
10277
Jani Nikula4d1de972016-03-18 17:05:42 +020010278static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10279 struct intel_crtc_state *pipe_config,
10280 unsigned long *power_domain_mask)
10281{
10282 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010283 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010284 enum intel_display_power_domain power_domain;
10285 enum port port;
10286 enum transcoder cpu_transcoder;
10287 u32 tmp;
10288
Jani Nikula4d1de972016-03-18 17:05:42 +020010289 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10290 if (port == PORT_A)
10291 cpu_transcoder = TRANSCODER_DSI_A;
10292 else
10293 cpu_transcoder = TRANSCODER_DSI_C;
10294
10295 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10296 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10297 continue;
10298 *power_domain_mask |= BIT(power_domain);
10299
Imre Deakdb18b6a2016-03-24 12:41:40 +020010300 /*
10301 * The PLL needs to be enabled with a valid divider
10302 * configuration, otherwise accessing DSI registers will hang
10303 * the machine. See BSpec North Display Engine
10304 * registers/MIPI[BXT]. We can break out here early, since we
10305 * need the same DSI PLL to be enabled for both DSI ports.
10306 */
10307 if (!intel_dsi_pll_is_enabled(dev_priv))
10308 break;
10309
Jani Nikula4d1de972016-03-18 17:05:42 +020010310 /* XXX: this works for video mode only */
10311 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10312 if (!(tmp & DPI_ENABLE))
10313 continue;
10314
10315 tmp = I915_READ(MIPI_CTRL(port));
10316 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10317 continue;
10318
10319 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010320 break;
10321 }
10322
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010323 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010324}
10325
Daniel Vetter26804af2014-06-25 22:01:55 +030010326static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010327 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010328{
10329 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010330 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010331 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010332 enum port port;
10333 uint32_t tmp;
10334
10335 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10336
10337 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10338
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070010339 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010340 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010341 else if (IS_BROXTON(dev))
10342 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010343 else
10344 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010345
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010346 pll = pipe_config->shared_dpll;
10347 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010348 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10349 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010350 }
10351
Daniel Vetter26804af2014-06-25 22:01:55 +030010352 /*
10353 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10354 * DDI E. So just check whether this pipe is wired to DDI E and whether
10355 * the PCH transcoder is on.
10356 */
Damien Lespiauca370452013-12-03 13:56:24 +000010357 if (INTEL_INFO(dev)->gen < 9 &&
10358 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010359 pipe_config->has_pch_encoder = true;
10360
10361 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10362 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10363 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10364
10365 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10366 }
10367}
10368
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010369static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010370 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010371{
10372 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010373 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +020010374 enum intel_display_power_domain power_domain;
10375 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010376 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010377
Imre Deak17290502016-02-12 18:55:11 +020010378 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10379 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010380 return false;
Imre Deak17290502016-02-12 18:55:11 +020010381 power_domain_mask = BIT(power_domain);
10382
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010383 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010384
Jani Nikulacf304292016-03-18 17:05:41 +020010385 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010386
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010387 if (IS_BROXTON(dev_priv) &&
10388 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10389 WARN_ON(active);
10390 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010391 }
10392
Jani Nikulacf304292016-03-18 17:05:41 +020010393 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010394 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010395
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010396 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010397 haswell_get_ddi_port_state(crtc, pipe_config);
10398 intel_get_pipe_timings(crtc, pipe_config);
10399 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010400
Jani Nikulabc58be62016-03-18 17:05:39 +020010401 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010402
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010403 pipe_config->gamma_mode =
10404 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10405
Chandra Kondurua1b22782015-04-07 15:28:45 -070010406 if (INTEL_INFO(dev)->gen >= 9) {
10407 skl_init_scalers(dev, crtc, pipe_config);
10408 }
10409
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010410 if (INTEL_INFO(dev)->gen >= 9) {
10411 pipe_config->scaler_state.scaler_id = -1;
10412 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10413 }
10414
Imre Deak17290502016-02-12 18:55:11 +020010415 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10416 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10417 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010418 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010419 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010420 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010421 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010422 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010423
Jesse Barnese59150d2014-01-07 13:30:45 -080010424 if (IS_HASWELL(dev))
10425 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10426 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010427
Jani Nikula4d1de972016-03-18 17:05:42 +020010428 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10429 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010430 pipe_config->pixel_multiplier =
10431 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10432 } else {
10433 pipe_config->pixel_multiplier = 1;
10434 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010435
Imre Deak17290502016-02-12 18:55:11 +020010436out:
10437 for_each_power_domain(power_domain, power_domain_mask)
10438 intel_display_power_put(dev_priv, power_domain);
10439
Jani Nikulacf304292016-03-18 17:05:41 +020010440 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010441}
10442
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010443static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10444 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010445{
10446 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010447 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010449 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010450
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010451 if (plane_state && plane_state->visible) {
10452 unsigned int width = plane_state->base.crtc_w;
10453 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010454 unsigned int stride = roundup_pow_of_two(width) * 4;
10455
10456 switch (stride) {
10457 default:
10458 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10459 width, stride);
10460 stride = 256;
10461 /* fallthrough */
10462 case 256:
10463 case 512:
10464 case 1024:
10465 case 2048:
10466 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010467 }
10468
Ville Syrjälädc41c152014-08-13 11:57:05 +030010469 cntl |= CURSOR_ENABLE |
10470 CURSOR_GAMMA_ENABLE |
10471 CURSOR_FORMAT_ARGB |
10472 CURSOR_STRIDE(stride);
10473
10474 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010475 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010476
Ville Syrjälädc41c152014-08-13 11:57:05 +030010477 if (intel_crtc->cursor_cntl != 0 &&
10478 (intel_crtc->cursor_base != base ||
10479 intel_crtc->cursor_size != size ||
10480 intel_crtc->cursor_cntl != cntl)) {
10481 /* On these chipsets we can only modify the base/size/stride
10482 * whilst the cursor is disabled.
10483 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010484 I915_WRITE(CURCNTR(PIPE_A), 0);
10485 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010486 intel_crtc->cursor_cntl = 0;
10487 }
10488
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010489 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010490 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010491 intel_crtc->cursor_base = base;
10492 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010493
10494 if (intel_crtc->cursor_size != size) {
10495 I915_WRITE(CURSIZE, size);
10496 intel_crtc->cursor_size = size;
10497 }
10498
Chris Wilson4b0e3332014-05-30 16:35:26 +030010499 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010500 I915_WRITE(CURCNTR(PIPE_A), cntl);
10501 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010502 intel_crtc->cursor_cntl = cntl;
10503 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010504}
10505
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010506static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10507 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010508{
10509 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010510 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10512 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010513 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010514
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010515 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010516 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010517 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010518 case 64:
10519 cntl |= CURSOR_MODE_64_ARGB_AX;
10520 break;
10521 case 128:
10522 cntl |= CURSOR_MODE_128_ARGB_AX;
10523 break;
10524 case 256:
10525 cntl |= CURSOR_MODE_256_ARGB_AX;
10526 break;
10527 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010528 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010529 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010530 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010531 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010532
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010533 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010534 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010535
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010536 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10537 cntl |= CURSOR_ROTATE_180;
10538 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010539
Chris Wilson4b0e3332014-05-30 16:35:26 +030010540 if (intel_crtc->cursor_cntl != cntl) {
10541 I915_WRITE(CURCNTR(pipe), cntl);
10542 POSTING_READ(CURCNTR(pipe));
10543 intel_crtc->cursor_cntl = cntl;
10544 }
10545
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010546 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010547 I915_WRITE(CURBASE(pipe), base);
10548 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010549
10550 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010551}
10552
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010553/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010554static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010555 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010556{
10557 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010558 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10560 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010561 u32 base = intel_crtc->cursor_addr;
10562 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010563
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010564 if (plane_state) {
10565 int x = plane_state->base.crtc_x;
10566 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010567
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010568 if (x < 0) {
10569 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10570 x = -x;
10571 }
10572 pos |= x << CURSOR_X_SHIFT;
10573
10574 if (y < 0) {
10575 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10576 y = -y;
10577 }
10578 pos |= y << CURSOR_Y_SHIFT;
10579
10580 /* ILK+ do this automagically */
10581 if (HAS_GMCH_DISPLAY(dev) &&
10582 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10583 base += (plane_state->base.crtc_h *
10584 plane_state->base.crtc_w - 1) * 4;
10585 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010586 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010587
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010588 I915_WRITE(CURPOS(pipe), pos);
10589
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010590 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010591 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010592 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010593 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010594}
10595
Ville Syrjälädc41c152014-08-13 11:57:05 +030010596static bool cursor_size_ok(struct drm_device *dev,
10597 uint32_t width, uint32_t height)
10598{
10599 if (width == 0 || height == 0)
10600 return false;
10601
10602 /*
10603 * 845g/865g are special in that they are only limited by
10604 * the width of their cursors, the height is arbitrary up to
10605 * the precision of the register. Everything else requires
10606 * square cursors, limited to a few power-of-two sizes.
10607 */
10608 if (IS_845G(dev) || IS_I865G(dev)) {
10609 if ((width & 63) != 0)
10610 return false;
10611
10612 if (width > (IS_845G(dev) ? 64 : 512))
10613 return false;
10614
10615 if (height > 1023)
10616 return false;
10617 } else {
10618 switch (width | height) {
10619 case 256:
10620 case 128:
10621 if (IS_GEN2(dev))
10622 return false;
10623 case 64:
10624 break;
10625 default:
10626 return false;
10627 }
10628 }
10629
10630 return true;
10631}
10632
Jesse Barnes79e53942008-11-07 14:24:08 -080010633/* VESA 640x480x72Hz mode to set on the pipe */
10634static struct drm_display_mode load_detect_mode = {
10635 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10636 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10637};
10638
Daniel Vettera8bb6812014-02-10 18:00:39 +010010639struct drm_framebuffer *
10640__intel_framebuffer_create(struct drm_device *dev,
10641 struct drm_mode_fb_cmd2 *mode_cmd,
10642 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010643{
10644 struct intel_framebuffer *intel_fb;
10645 int ret;
10646
10647 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010648 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010649 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010650
10651 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010652 if (ret)
10653 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010654
10655 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010656
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010657err:
10658 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010659 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010660}
10661
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010662static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010663intel_framebuffer_create(struct drm_device *dev,
10664 struct drm_mode_fb_cmd2 *mode_cmd,
10665 struct drm_i915_gem_object *obj)
10666{
10667 struct drm_framebuffer *fb;
10668 int ret;
10669
10670 ret = i915_mutex_lock_interruptible(dev);
10671 if (ret)
10672 return ERR_PTR(ret);
10673 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10674 mutex_unlock(&dev->struct_mutex);
10675
10676 return fb;
10677}
10678
Chris Wilsond2dff872011-04-19 08:36:26 +010010679static u32
10680intel_framebuffer_pitch_for_width(int width, int bpp)
10681{
10682 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10683 return ALIGN(pitch, 64);
10684}
10685
10686static u32
10687intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10688{
10689 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010690 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010691}
10692
10693static struct drm_framebuffer *
10694intel_framebuffer_create_for_mode(struct drm_device *dev,
10695 struct drm_display_mode *mode,
10696 int depth, int bpp)
10697{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010698 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010699 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010700 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010701
Dave Gordond37cd8a2016-04-22 19:14:32 +010010702 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010703 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010704 if (IS_ERR(obj))
10705 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010706
10707 mode_cmd.width = mode->hdisplay;
10708 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010709 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10710 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010711 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010712
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010713 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10714 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010010715 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010716
10717 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010718}
10719
10720static struct drm_framebuffer *
10721mode_fits_in_fbdev(struct drm_device *dev,
10722 struct drm_display_mode *mode)
10723{
Daniel Vetter06957262015-08-10 13:34:08 +020010724#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010010725 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010010726 struct drm_i915_gem_object *obj;
10727 struct drm_framebuffer *fb;
10728
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010729 if (!dev_priv->fbdev)
10730 return NULL;
10731
10732 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010733 return NULL;
10734
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010735 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010736 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010737
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010738 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010739 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10740 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010741 return NULL;
10742
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010743 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010744 return NULL;
10745
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010746 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010747 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010748#else
10749 return NULL;
10750#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010751}
10752
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010753static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10754 struct drm_crtc *crtc,
10755 struct drm_display_mode *mode,
10756 struct drm_framebuffer *fb,
10757 int x, int y)
10758{
10759 struct drm_plane_state *plane_state;
10760 int hdisplay, vdisplay;
10761 int ret;
10762
10763 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10764 if (IS_ERR(plane_state))
10765 return PTR_ERR(plane_state);
10766
10767 if (mode)
10768 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10769 else
10770 hdisplay = vdisplay = 0;
10771
10772 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10773 if (ret)
10774 return ret;
10775 drm_atomic_set_fb_for_plane(plane_state, fb);
10776 plane_state->crtc_x = 0;
10777 plane_state->crtc_y = 0;
10778 plane_state->crtc_w = hdisplay;
10779 plane_state->crtc_h = vdisplay;
10780 plane_state->src_x = x << 16;
10781 plane_state->src_y = y << 16;
10782 plane_state->src_w = hdisplay << 16;
10783 plane_state->src_h = vdisplay << 16;
10784
10785 return 0;
10786}
10787
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010788bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010789 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010790 struct intel_load_detect_pipe *old,
10791 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010792{
10793 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010794 struct intel_encoder *intel_encoder =
10795 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010796 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010797 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010798 struct drm_crtc *crtc = NULL;
10799 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010800 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010801 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010802 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010803 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010804 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010805 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010806
Chris Wilsond2dff872011-04-19 08:36:26 +010010807 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010808 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010809 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010810
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010811 old->restore_state = NULL;
10812
Rob Clark51fd3712013-11-19 12:10:12 -050010813retry:
10814 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10815 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010816 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010817
Jesse Barnes79e53942008-11-07 14:24:08 -080010818 /*
10819 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010820 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010821 * - if the connector already has an assigned crtc, use it (but make
10822 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010823 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010824 * - try to find the first unused crtc that can drive this connector,
10825 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010826 */
10827
10828 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010829 if (connector->state->crtc) {
10830 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010831
Rob Clark51fd3712013-11-19 12:10:12 -050010832 ret = drm_modeset_lock(&crtc->mutex, ctx);
10833 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010834 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010835
10836 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010837 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010838 }
10839
10840 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010841 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010842 i++;
10843 if (!(encoder->possible_crtcs & (1 << i)))
10844 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010845
10846 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10847 if (ret)
10848 goto fail;
10849
10850 if (possible_crtc->state->enable) {
10851 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010852 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010853 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010854
10855 crtc = possible_crtc;
10856 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010857 }
10858
10859 /*
10860 * If we didn't find an unused CRTC, don't use any.
10861 */
10862 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010863 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010864 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010865 }
10866
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010867found:
10868 intel_crtc = to_intel_crtc(crtc);
10869
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010870 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10871 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010872 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010873
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010874 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010875 restore_state = drm_atomic_state_alloc(dev);
10876 if (!state || !restore_state) {
10877 ret = -ENOMEM;
10878 goto fail;
10879 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010880
10881 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010882 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010883
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010884 connector_state = drm_atomic_get_connector_state(state, connector);
10885 if (IS_ERR(connector_state)) {
10886 ret = PTR_ERR(connector_state);
10887 goto fail;
10888 }
10889
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010890 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10891 if (ret)
10892 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010893
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010894 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10895 if (IS_ERR(crtc_state)) {
10896 ret = PTR_ERR(crtc_state);
10897 goto fail;
10898 }
10899
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010900 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010901
Chris Wilson64927112011-04-20 07:25:26 +010010902 if (!mode)
10903 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010904
Chris Wilsond2dff872011-04-19 08:36:26 +010010905 /* We need a framebuffer large enough to accommodate all accesses
10906 * that the plane may generate whilst we perform load detection.
10907 * We can not rely on the fbcon either being present (we get called
10908 * during its initialisation to detect all boot displays, or it may
10909 * not even exist) or that it is large enough to satisfy the
10910 * requested mode.
10911 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010912 fb = mode_fits_in_fbdev(dev, mode);
10913 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010914 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010915 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010916 } else
10917 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010918 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010919 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010920 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010921 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010922
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010923 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10924 if (ret)
10925 goto fail;
10926
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010927 drm_framebuffer_unreference(fb);
10928
10929 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10930 if (ret)
10931 goto fail;
10932
10933 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10934 if (!ret)
10935 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10936 if (!ret)
10937 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10938 if (ret) {
10939 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10940 goto fail;
10941 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010942
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010943 ret = drm_atomic_commit(state);
10944 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010945 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010946 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010947 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010948
10949 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010950
Jesse Barnes79e53942008-11-07 14:24:08 -080010951 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010952 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010953 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010954
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010955fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010956 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010957 drm_atomic_state_free(restore_state);
10958 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010959
Rob Clark51fd3712013-11-19 12:10:12 -050010960 if (ret == -EDEADLK) {
10961 drm_modeset_backoff(ctx);
10962 goto retry;
10963 }
10964
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010965 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010966}
10967
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010968void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010969 struct intel_load_detect_pipe *old,
10970 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010971{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010972 struct intel_encoder *intel_encoder =
10973 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010974 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010975 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010976 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010977
Chris Wilsond2dff872011-04-19 08:36:26 +010010978 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010979 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010980 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010981
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010982 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010983 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010984
10985 ret = drm_atomic_commit(state);
10986 if (ret) {
10987 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10988 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010989 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010990}
10991
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010992static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010993 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010994{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010995 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010996 u32 dpll = pipe_config->dpll_hw_state.dpll;
10997
10998 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010999 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011000 else if (HAS_PCH_SPLIT(dev))
11001 return 120000;
11002 else if (!IS_GEN2(dev))
11003 return 96000;
11004 else
11005 return 48000;
11006}
11007
Jesse Barnes79e53942008-11-07 14:24:08 -080011008/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011009static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011010 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011011{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011012 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011013 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011014 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011015 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011016 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011017 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011018 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011019 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011020
11021 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011022 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011023 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011024 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011025
11026 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011027 if (IS_PINEVIEW(dev)) {
11028 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11029 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011030 } else {
11031 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11032 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11033 }
11034
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011035 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011036 if (IS_PINEVIEW(dev))
11037 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11038 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011039 else
11040 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011041 DPLL_FPA01_P1_POST_DIV_SHIFT);
11042
11043 switch (dpll & DPLL_MODE_MASK) {
11044 case DPLLB_MODE_DAC_SERIAL:
11045 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11046 5 : 10;
11047 break;
11048 case DPLLB_MODE_LVDS:
11049 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11050 7 : 14;
11051 break;
11052 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011053 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011054 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011055 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011056 }
11057
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011058 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030011059 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011060 else
Imre Deakdccbea32015-06-22 23:35:51 +030011061 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011062 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020011063 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011064 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011065
11066 if (is_lvds) {
11067 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11068 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011069
11070 if (lvds & LVDS_CLKB_POWER_UP)
11071 clock.p2 = 7;
11072 else
11073 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011074 } else {
11075 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11076 clock.p1 = 2;
11077 else {
11078 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11079 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11080 }
11081 if (dpll & PLL_P2_DIVIDE_BY_4)
11082 clock.p2 = 4;
11083 else
11084 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011085 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011086
Imre Deakdccbea32015-06-22 23:35:51 +030011087 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011088 }
11089
Ville Syrjälä18442d02013-09-13 16:00:08 +030011090 /*
11091 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011092 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011093 * encoder's get_config() function.
11094 */
Imre Deakdccbea32015-06-22 23:35:51 +030011095 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011096}
11097
Ville Syrjälä6878da02013-09-13 15:59:11 +030011098int intel_dotclock_calculate(int link_freq,
11099 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011100{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011101 /*
11102 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011103 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011104 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011105 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011106 *
11107 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011108 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011109 */
11110
Ville Syrjälä6878da02013-09-13 15:59:11 +030011111 if (!m_n->link_n)
11112 return 0;
11113
11114 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11115}
11116
Ville Syrjälä18442d02013-09-13 16:00:08 +030011117static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011118 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011119{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011120 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011121
11122 /* read out port_clock from the DPLL */
11123 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011124
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011125 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011126 * In case there is an active pipe without active ports,
11127 * we may need some idea for the dotclock anyway.
11128 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011129 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011130 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011131 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011132 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011133}
11134
11135/** Returns the currently programmed mode of the given pipe. */
11136struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11137 struct drm_crtc *crtc)
11138{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011139 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011141 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011142 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011143 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011144 int htot = I915_READ(HTOTAL(cpu_transcoder));
11145 int hsync = I915_READ(HSYNC(cpu_transcoder));
11146 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11147 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011148 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011149
11150 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11151 if (!mode)
11152 return NULL;
11153
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011154 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11155 if (!pipe_config) {
11156 kfree(mode);
11157 return NULL;
11158 }
11159
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011160 /*
11161 * Construct a pipe_config sufficient for getting the clock info
11162 * back out of crtc_clock_get.
11163 *
11164 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11165 * to use a real value here instead.
11166 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011167 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11168 pipe_config->pixel_multiplier = 1;
11169 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11170 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11171 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11172 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011173
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011174 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011175 mode->hdisplay = (htot & 0xffff) + 1;
11176 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11177 mode->hsync_start = (hsync & 0xffff) + 1;
11178 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11179 mode->vdisplay = (vtot & 0xffff) + 1;
11180 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11181 mode->vsync_start = (vsync & 0xffff) + 1;
11182 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11183
11184 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011185
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011186 kfree(pipe_config);
11187
Jesse Barnes79e53942008-11-07 14:24:08 -080011188 return mode;
11189}
11190
11191static void intel_crtc_destroy(struct drm_crtc *crtc)
11192{
11193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011194 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011195 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011196
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011197 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011198 work = intel_crtc->flip_work;
11199 intel_crtc->flip_work = NULL;
11200 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011201
Daniel Vetter5a21b662016-05-24 17:13:53 +020011202 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011203 cancel_work_sync(&work->mmio_work);
11204 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011205 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011206 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011207
11208 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011209
Jesse Barnes79e53942008-11-07 14:24:08 -080011210 kfree(intel_crtc);
11211}
11212
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011213static void intel_unpin_work_fn(struct work_struct *__work)
11214{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011215 struct intel_flip_work *work =
11216 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011217 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11218 struct drm_device *dev = crtc->base.dev;
11219 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011220
Daniel Vetter5a21b662016-05-24 17:13:53 +020011221 if (is_mmio_work(work))
11222 flush_work(&work->mmio_work);
11223
11224 mutex_lock(&dev->struct_mutex);
11225 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011226 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011227 mutex_unlock(&dev->struct_mutex);
11228
Chris Wilsone8a261e2016-07-20 13:31:49 +010011229 i915_gem_request_put(work->flip_queued_req);
11230
Chris Wilson5748b6a2016-08-04 16:32:38 +010011231 intel_frontbuffer_flip_complete(to_i915(dev),
11232 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011233 intel_fbc_post_update(crtc);
11234 drm_framebuffer_unreference(work->old_fb);
11235
11236 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11237 atomic_dec(&crtc->unpin_work_count);
11238
11239 kfree(work);
11240}
11241
11242/* Is 'a' after or equal to 'b'? */
11243static bool g4x_flip_count_after_eq(u32 a, u32 b)
11244{
11245 return !((a - b) & 0x80000000);
11246}
11247
11248static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11249 struct intel_flip_work *work)
11250{
11251 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011252 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011253 unsigned reset_counter;
11254
11255 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11256 if (crtc->reset_counter != reset_counter)
11257 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011258
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011259 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011260 * The relevant registers doen't exist on pre-ctg.
11261 * As the flip done interrupt doesn't trigger for mmio
11262 * flips on gmch platforms, a flip count check isn't
11263 * really needed there. But since ctg has the registers,
11264 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011265 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011266 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11267 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011268
Daniel Vetter5a21b662016-05-24 17:13:53 +020011269 /*
11270 * BDW signals flip done immediately if the plane
11271 * is disabled, even if the plane enable is already
11272 * armed to occur at the next vblank :(
11273 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011274
Daniel Vetter5a21b662016-05-24 17:13:53 +020011275 /*
11276 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11277 * used the same base address. In that case the mmio flip might
11278 * have completed, but the CS hasn't even executed the flip yet.
11279 *
11280 * A flip count check isn't enough as the CS might have updated
11281 * the base address just after start of vblank, but before we
11282 * managed to process the interrupt. This means we'd complete the
11283 * CS flip too soon.
11284 *
11285 * Combining both checks should get us a good enough result. It may
11286 * still happen that the CS flip has been executed, but has not
11287 * yet actually completed. But in case the base address is the same
11288 * anyway, we don't really care.
11289 */
11290 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11291 crtc->flip_work->gtt_offset &&
11292 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11293 crtc->flip_work->flip_count);
11294}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011295
Daniel Vetter5a21b662016-05-24 17:13:53 +020011296static bool
11297__pageflip_finished_mmio(struct intel_crtc *crtc,
11298 struct intel_flip_work *work)
11299{
11300 /*
11301 * MMIO work completes when vblank is different from
11302 * flip_queued_vblank.
11303 *
11304 * Reset counter value doesn't matter, this is handled by
11305 * i915_wait_request finishing early, so no need to handle
11306 * reset here.
11307 */
11308 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011309}
11310
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011311
11312static bool pageflip_finished(struct intel_crtc *crtc,
11313 struct intel_flip_work *work)
11314{
11315 if (!atomic_read(&work->pending))
11316 return false;
11317
11318 smp_rmb();
11319
Daniel Vetter5a21b662016-05-24 17:13:53 +020011320 if (is_mmio_work(work))
11321 return __pageflip_finished_mmio(crtc, work);
11322 else
11323 return __pageflip_finished_cs(crtc, work);
11324}
11325
11326void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11327{
Chris Wilson91c8a322016-07-05 10:40:23 +010011328 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011329 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11331 struct intel_flip_work *work;
11332 unsigned long flags;
11333
11334 /* Ignore early vblank irqs */
11335 if (!crtc)
11336 return;
11337
Daniel Vetterf3260382014-09-15 14:55:23 +020011338 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011339 * This is called both by irq handlers and the reset code (to complete
11340 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011341 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011342 spin_lock_irqsave(&dev->event_lock, flags);
11343 work = intel_crtc->flip_work;
11344
11345 if (work != NULL &&
11346 !is_mmio_work(work) &&
11347 pageflip_finished(intel_crtc, work))
11348 page_flip_completed(intel_crtc);
11349
11350 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011351}
11352
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011353void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011354{
Chris Wilson91c8a322016-07-05 10:40:23 +010011355 struct drm_device *dev = &dev_priv->drm;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011356 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11358 struct intel_flip_work *work;
11359 unsigned long flags;
11360
11361 /* Ignore early vblank irqs */
11362 if (!crtc)
11363 return;
11364
11365 /*
11366 * This is called both by irq handlers and the reset code (to complete
11367 * lost pageflips) so needs the full irqsave spinlocks.
11368 */
11369 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011370 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011371
Daniel Vetter5a21b662016-05-24 17:13:53 +020011372 if (work != NULL &&
11373 is_mmio_work(work) &&
11374 pageflip_finished(intel_crtc, work))
11375 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011376
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011377 spin_unlock_irqrestore(&dev->event_lock, flags);
11378}
11379
Daniel Vetter5a21b662016-05-24 17:13:53 +020011380static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11381 struct intel_flip_work *work)
11382{
11383 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11384
11385 /* Ensure that the work item is consistent when activating it ... */
11386 smp_mb__before_atomic();
11387 atomic_set(&work->pending, 1);
11388}
11389
11390static int intel_gen2_queue_flip(struct drm_device *dev,
11391 struct drm_crtc *crtc,
11392 struct drm_framebuffer *fb,
11393 struct drm_i915_gem_object *obj,
11394 struct drm_i915_gem_request *req,
11395 uint32_t flags)
11396{
Chris Wilson7e37f882016-08-02 22:50:21 +010011397 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11399 u32 flip_mask;
11400 int ret;
11401
11402 ret = intel_ring_begin(req, 6);
11403 if (ret)
11404 return ret;
11405
11406 /* Can't queue multiple flips, so wait for the previous
11407 * one to finish before executing the next.
11408 */
11409 if (intel_crtc->plane)
11410 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11411 else
11412 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011413 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11414 intel_ring_emit(ring, MI_NOOP);
11415 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011416 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011417 intel_ring_emit(ring, fb->pitches[0]);
11418 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11419 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011420
11421 return 0;
11422}
11423
11424static int intel_gen3_queue_flip(struct drm_device *dev,
11425 struct drm_crtc *crtc,
11426 struct drm_framebuffer *fb,
11427 struct drm_i915_gem_object *obj,
11428 struct drm_i915_gem_request *req,
11429 uint32_t flags)
11430{
Chris Wilson7e37f882016-08-02 22:50:21 +010011431 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11433 u32 flip_mask;
11434 int ret;
11435
11436 ret = intel_ring_begin(req, 6);
11437 if (ret)
11438 return ret;
11439
11440 if (intel_crtc->plane)
11441 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11442 else
11443 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011444 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11445 intel_ring_emit(ring, MI_NOOP);
11446 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011447 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011448 intel_ring_emit(ring, fb->pitches[0]);
11449 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11450 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011451
11452 return 0;
11453}
11454
11455static int intel_gen4_queue_flip(struct drm_device *dev,
11456 struct drm_crtc *crtc,
11457 struct drm_framebuffer *fb,
11458 struct drm_i915_gem_object *obj,
11459 struct drm_i915_gem_request *req,
11460 uint32_t flags)
11461{
Chris Wilson7e37f882016-08-02 22:50:21 +010011462 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011463 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11465 uint32_t pf, pipesrc;
11466 int ret;
11467
11468 ret = intel_ring_begin(req, 4);
11469 if (ret)
11470 return ret;
11471
11472 /* i965+ uses the linear or tiled offsets from the
11473 * Display Registers (which do not change across a page-flip)
11474 * so we need only reprogram the base address.
11475 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011476 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011477 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011478 intel_ring_emit(ring, fb->pitches[0]);
11479 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011480 intel_fb_modifier_to_tiling(fb->modifier[0]));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011481
11482 /* XXX Enabling the panel-fitter across page-flip is so far
11483 * untested on non-native modes, so ignore it for now.
11484 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11485 */
11486 pf = 0;
11487 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011488 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011489
11490 return 0;
11491}
11492
11493static int intel_gen6_queue_flip(struct drm_device *dev,
11494 struct drm_crtc *crtc,
11495 struct drm_framebuffer *fb,
11496 struct drm_i915_gem_object *obj,
11497 struct drm_i915_gem_request *req,
11498 uint32_t flags)
11499{
Chris Wilson7e37f882016-08-02 22:50:21 +010011500 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011501 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11503 uint32_t pf, pipesrc;
11504 int ret;
11505
11506 ret = intel_ring_begin(req, 4);
11507 if (ret)
11508 return ret;
11509
Chris Wilsonb5321f32016-08-02 22:50:18 +010011510 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011511 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011512 intel_ring_emit(ring, fb->pitches[0] |
11513 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011514 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011515
11516 /* Contrary to the suggestions in the documentation,
11517 * "Enable Panel Fitter" does not seem to be required when page
11518 * flipping with a non-native mode, and worse causes a normal
11519 * modeset to fail.
11520 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11521 */
11522 pf = 0;
11523 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011524 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011525
11526 return 0;
11527}
11528
11529static int intel_gen7_queue_flip(struct drm_device *dev,
11530 struct drm_crtc *crtc,
11531 struct drm_framebuffer *fb,
11532 struct drm_i915_gem_object *obj,
11533 struct drm_i915_gem_request *req,
11534 uint32_t flags)
11535{
Chris Wilson7e37f882016-08-02 22:50:21 +010011536 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11538 uint32_t plane_bit = 0;
11539 int len, ret;
11540
11541 switch (intel_crtc->plane) {
11542 case PLANE_A:
11543 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11544 break;
11545 case PLANE_B:
11546 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11547 break;
11548 case PLANE_C:
11549 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11550 break;
11551 default:
11552 WARN_ONCE(1, "unknown plane in flip command\n");
11553 return -ENODEV;
11554 }
11555
11556 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011557 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011558 len += 6;
11559 /*
11560 * On Gen 8, SRM is now taking an extra dword to accommodate
11561 * 48bits addresses, and we need a NOOP for the batch size to
11562 * stay even.
11563 */
11564 if (IS_GEN8(dev))
11565 len += 2;
11566 }
11567
11568 /*
11569 * BSpec MI_DISPLAY_FLIP for IVB:
11570 * "The full packet must be contained within the same cache line."
11571 *
11572 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11573 * cacheline, if we ever start emitting more commands before
11574 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11575 * then do the cacheline alignment, and finally emit the
11576 * MI_DISPLAY_FLIP.
11577 */
11578 ret = intel_ring_cacheline_align(req);
11579 if (ret)
11580 return ret;
11581
11582 ret = intel_ring_begin(req, len);
11583 if (ret)
11584 return ret;
11585
11586 /* Unmask the flip-done completion message. Note that the bspec says that
11587 * we should do this for both the BCS and RCS, and that we must not unmask
11588 * more than one flip event at any time (or ensure that one flip message
11589 * can be sent by waiting for flip-done prior to queueing new flips).
11590 * Experimentation says that BCS works despite DERRMR masking all
11591 * flip-done completion events and that unmasking all planes at once
11592 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11593 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11594 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011595 if (req->engine->id == RCS) {
11596 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11597 intel_ring_emit_reg(ring, DERRMR);
11598 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011599 DERRMR_PIPEB_PRI_FLIP_DONE |
11600 DERRMR_PIPEC_PRI_FLIP_DONE));
11601 if (IS_GEN8(dev))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011602 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011603 MI_SRM_LRM_GLOBAL_GTT);
11604 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011605 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011606 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011607 intel_ring_emit_reg(ring, DERRMR);
11608 intel_ring_emit(ring, req->engine->scratch.gtt_offset + 256);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011609 if (IS_GEN8(dev)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011610 intel_ring_emit(ring, 0);
11611 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011612 }
11613 }
11614
Chris Wilsonb5321f32016-08-02 22:50:18 +010011615 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011616 intel_ring_emit(ring, fb->pitches[0] |
11617 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011618 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11619 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011620
11621 return 0;
11622}
11623
11624static bool use_mmio_flip(struct intel_engine_cs *engine,
11625 struct drm_i915_gem_object *obj)
11626{
Chris Wilsonc37efb92016-06-17 08:28:47 +010011627 struct reservation_object *resv;
11628
Daniel Vetter5a21b662016-05-24 17:13:53 +020011629 /*
11630 * This is not being used for older platforms, because
11631 * non-availability of flip done interrupt forces us to use
11632 * CS flips. Older platforms derive flip done using some clever
11633 * tricks involving the flip_pending status bits and vblank irqs.
11634 * So using MMIO flips there would disrupt this mechanism.
11635 */
11636
11637 if (engine == NULL)
11638 return true;
11639
11640 if (INTEL_GEN(engine->i915) < 5)
11641 return false;
11642
11643 if (i915.use_mmio_flip < 0)
11644 return false;
11645 else if (i915.use_mmio_flip > 0)
11646 return true;
11647 else if (i915.enable_execlists)
11648 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011649
11650 resv = i915_gem_object_get_dmabuf_resv(obj);
11651 if (resv && !reservation_object_test_signaled_rcu(resv, false))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011652 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011653
Chris Wilsond72d9082016-08-04 07:52:31 +010011654 return engine != i915_gem_active_get_engine(&obj->last_write,
11655 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011656}
11657
11658static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11659 unsigned int rotation,
11660 struct intel_flip_work *work)
11661{
11662 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011663 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011664 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11665 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020011666 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011667
11668 ctl = I915_READ(PLANE_CTL(pipe, 0));
11669 ctl &= ~PLANE_CTL_TILED_MASK;
11670 switch (fb->modifier[0]) {
11671 case DRM_FORMAT_MOD_NONE:
11672 break;
11673 case I915_FORMAT_MOD_X_TILED:
11674 ctl |= PLANE_CTL_TILED_X;
11675 break;
11676 case I915_FORMAT_MOD_Y_TILED:
11677 ctl |= PLANE_CTL_TILED_Y;
11678 break;
11679 case I915_FORMAT_MOD_Yf_TILED:
11680 ctl |= PLANE_CTL_TILED_YF;
11681 break;
11682 default:
11683 MISSING_CASE(fb->modifier[0]);
11684 }
11685
11686 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011687 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11688 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11689 */
11690 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11691 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11692
11693 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
11694 POSTING_READ(PLANE_SURF(pipe, 0));
11695}
11696
11697static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11698 struct intel_flip_work *work)
11699{
11700 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011701 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011702 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011703 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
11704 u32 dspcntr;
11705
11706 dspcntr = I915_READ(reg);
11707
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011708 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020011709 dspcntr |= DISPPLANE_TILED;
11710 else
11711 dspcntr &= ~DISPPLANE_TILED;
11712
11713 I915_WRITE(reg, dspcntr);
11714
11715 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
11716 POSTING_READ(DSPSURF(intel_crtc->plane));
11717}
11718
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011719static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000011720{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011721 struct intel_flip_work *work =
11722 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011723 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11724 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
11725 struct intel_framebuffer *intel_fb =
11726 to_intel_framebuffer(crtc->base.primary->fb);
11727 struct drm_i915_gem_object *obj = intel_fb->obj;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011728 struct reservation_object *resv;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011729
11730 if (work->flip_queued_req)
Chris Wilson776f3232016-08-04 07:52:40 +010011731 WARN_ON(i915_wait_request(work->flip_queued_req,
11732 false, NULL,
11733 NO_WAITBOOST));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011734
11735 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010011736 resv = i915_gem_object_get_dmabuf_resv(obj);
11737 if (resv)
11738 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
Daniel Vetter5a21b662016-05-24 17:13:53 +020011739 MAX_SCHEDULE_TIMEOUT) < 0);
11740
11741 intel_pipe_update_start(crtc);
11742
11743 if (INTEL_GEN(dev_priv) >= 9)
11744 skl_do_mmio_flip(crtc, work->rotation, work);
11745 else
11746 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11747 ilk_do_mmio_flip(crtc, work);
11748
11749 intel_pipe_update_end(crtc, work);
11750}
11751
11752static int intel_default_queue_flip(struct drm_device *dev,
11753 struct drm_crtc *crtc,
11754 struct drm_framebuffer *fb,
11755 struct drm_i915_gem_object *obj,
11756 struct drm_i915_gem_request *req,
11757 uint32_t flags)
11758{
11759 return -ENODEV;
11760}
11761
11762static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
11763 struct intel_crtc *intel_crtc,
11764 struct intel_flip_work *work)
11765{
11766 u32 addr, vblank;
11767
11768 if (!atomic_read(&work->pending))
11769 return false;
11770
11771 smp_rmb();
11772
11773 vblank = intel_crtc_get_vblank_counter(intel_crtc);
11774 if (work->flip_ready_vblank == 0) {
11775 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010011776 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011777 return false;
11778
11779 work->flip_ready_vblank = vblank;
11780 }
11781
11782 if (vblank - work->flip_ready_vblank < 3)
11783 return false;
11784
11785 /* Potential stall - if we see that the flip has happened,
11786 * assume a missed interrupt. */
11787 if (INTEL_GEN(dev_priv) >= 4)
11788 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11789 else
11790 addr = I915_READ(DSPADDR(intel_crtc->plane));
11791
11792 /* There is a potential issue here with a false positive after a flip
11793 * to the same address. We could address this by checking for a
11794 * non-incrementing frame counter.
11795 */
11796 return addr == work->gtt_offset;
11797}
11798
11799void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
11800{
Chris Wilson91c8a322016-07-05 10:40:23 +010011801 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011802 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011804 struct intel_flip_work *work;
11805
11806 WARN_ON(!in_interrupt());
11807
11808 if (crtc == NULL)
11809 return;
11810
11811 spin_lock(&dev->event_lock);
11812 work = intel_crtc->flip_work;
11813
11814 if (work != NULL && !is_mmio_work(work) &&
11815 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
11816 WARN_ONCE(1,
11817 "Kicking stuck page flip: queued at %d, now %d\n",
11818 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
11819 page_flip_completed(intel_crtc);
11820 work = NULL;
11821 }
11822
11823 if (work != NULL && !is_mmio_work(work) &&
11824 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
11825 intel_queue_rps_boost_for_request(work->flip_queued_req);
11826 spin_unlock(&dev->event_lock);
11827}
11828
11829static int intel_crtc_page_flip(struct drm_crtc *crtc,
11830 struct drm_framebuffer *fb,
11831 struct drm_pending_vblank_event *event,
11832 uint32_t page_flip_flags)
11833{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011834 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011835 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011836 struct drm_framebuffer *old_fb = crtc->primary->fb;
11837 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11839 struct drm_plane *primary = crtc->primary;
11840 enum pipe pipe = intel_crtc->pipe;
11841 struct intel_flip_work *work;
11842 struct intel_engine_cs *engine;
11843 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010011844 struct drm_i915_gem_request *request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011845 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011846
Daniel Vetter5a21b662016-05-24 17:13:53 +020011847 /*
11848 * drm_mode_page_flip_ioctl() should already catch this, but double
11849 * check to be safe. In the future we may enable pageflipping from
11850 * a disabled primary plane.
11851 */
11852 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11853 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011854
Daniel Vetter5a21b662016-05-24 17:13:53 +020011855 /* Can't change pixel format via MI display flips. */
11856 if (fb->pixel_format != crtc->primary->fb->pixel_format)
11857 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011858
Daniel Vetter5a21b662016-05-24 17:13:53 +020011859 /*
11860 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11861 * Note that pitch changes could also affect these register.
11862 */
11863 if (INTEL_INFO(dev)->gen > 3 &&
11864 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11865 fb->pitches[0] != crtc->primary->fb->pitches[0]))
11866 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011867
Daniel Vetter5a21b662016-05-24 17:13:53 +020011868 if (i915_terminally_wedged(&dev_priv->gpu_error))
11869 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011870
Daniel Vetter5a21b662016-05-24 17:13:53 +020011871 work = kzalloc(sizeof(*work), GFP_KERNEL);
11872 if (work == NULL)
11873 return -ENOMEM;
11874
11875 work->event = event;
11876 work->crtc = crtc;
11877 work->old_fb = old_fb;
11878 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011879
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011880 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011881 if (ret)
11882 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011883
Daniel Vetter5a21b662016-05-24 17:13:53 +020011884 /* We borrow the event spin lock for protecting flip_work */
11885 spin_lock_irq(&dev->event_lock);
11886 if (intel_crtc->flip_work) {
11887 /* Before declaring the flip queue wedged, check if
11888 * the hardware completed the operation behind our backs.
11889 */
11890 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
11891 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11892 page_flip_completed(intel_crtc);
11893 } else {
11894 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
11895 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011896
Daniel Vetter5a21b662016-05-24 17:13:53 +020011897 drm_crtc_vblank_put(crtc);
11898 kfree(work);
11899 return -EBUSY;
11900 }
11901 }
11902 intel_crtc->flip_work = work;
11903 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011904
Daniel Vetter5a21b662016-05-24 17:13:53 +020011905 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11906 flush_workqueue(dev_priv->wq);
11907
11908 /* Reference the objects for the scheduled work. */
11909 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011910
11911 crtc->primary->fb = fb;
11912 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020011913
11914 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
11915 to_intel_plane_state(primary->state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011916
Chris Wilson25dc5562016-07-20 13:31:52 +010011917 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011918
11919 ret = i915_mutex_lock_interruptible(dev);
11920 if (ret)
11921 goto cleanup;
11922
11923 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11924 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11925 ret = -EIO;
11926 goto cleanup;
11927 }
11928
11929 atomic_inc(&intel_crtc->unpin_work_count);
11930
11931 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
11932 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
11933
11934 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
11935 engine = &dev_priv->engine[BCS];
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011936 if (fb->modifier[0] != old_fb->modifier[0])
Daniel Vetter5a21b662016-05-24 17:13:53 +020011937 /* vlv: DISPLAY_FLIP fails to change tiling */
11938 engine = NULL;
11939 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
11940 engine = &dev_priv->engine[BCS];
11941 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsond72d9082016-08-04 07:52:31 +010011942 engine = i915_gem_active_get_engine(&obj->last_write,
11943 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011944 if (engine == NULL || engine->id != RCS)
11945 engine = &dev_priv->engine[BCS];
11946 } else {
11947 engine = &dev_priv->engine[RCS];
11948 }
11949
11950 mmio_flip = use_mmio_flip(engine, obj);
11951
Daniel Vetter5a21b662016-05-24 17:13:53 +020011952 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
11953 if (ret)
11954 goto cleanup_pending;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011955
Ville Syrjälä6687c902015-09-15 13:16:41 +030011956 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011957 work->gtt_offset += intel_crtc->dspaddr_offset;
11958 work->rotation = crtc->primary->state->rotation;
11959
11960 if (mmio_flip) {
11961 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
11962
Chris Wilsond72d9082016-08-04 07:52:31 +010011963 work->flip_queued_req = i915_gem_active_get(&obj->last_write,
11964 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011965 schedule_work(&work->mmio_work);
11966 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010011967 request = i915_gem_request_alloc(engine, engine->last_context);
11968 if (IS_ERR(request)) {
11969 ret = PTR_ERR(request);
11970 goto cleanup_unpin;
11971 }
11972
11973 ret = i915_gem_object_sync(obj, request);
11974 if (ret)
11975 goto cleanup_request;
11976
Daniel Vetter5a21b662016-05-24 17:13:53 +020011977 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
11978 page_flip_flags);
11979 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010011980 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011981
11982 intel_mark_page_flip_active(intel_crtc, work);
11983
Chris Wilson8e637172016-08-02 22:50:26 +010011984 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011985 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011986 }
11987
Daniel Vetter5a21b662016-05-24 17:13:53 +020011988 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
11989 to_intel_plane(primary)->frontbuffer_bit);
11990 mutex_unlock(&dev->struct_mutex);
11991
Chris Wilson5748b6a2016-08-04 16:32:38 +010011992 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020011993 to_intel_plane(primary)->frontbuffer_bit);
11994
11995 trace_i915_flip_request(intel_crtc->plane, obj);
11996
11997 return 0;
11998
Chris Wilson8e637172016-08-02 22:50:26 +010011999cleanup_request:
12000 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012001cleanup_unpin:
12002 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12003cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012004 atomic_dec(&intel_crtc->unpin_work_count);
12005 mutex_unlock(&dev->struct_mutex);
12006cleanup:
12007 crtc->primary->fb = old_fb;
12008 update_state_fb(crtc->primary);
12009
Chris Wilson34911fd2016-07-20 13:31:54 +010012010 i915_gem_object_put_unlocked(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012011 drm_framebuffer_unreference(work->old_fb);
12012
12013 spin_lock_irq(&dev->event_lock);
12014 intel_crtc->flip_work = NULL;
12015 spin_unlock_irq(&dev->event_lock);
12016
12017 drm_crtc_vblank_put(crtc);
12018free_work:
12019 kfree(work);
12020
12021 if (ret == -EIO) {
12022 struct drm_atomic_state *state;
12023 struct drm_plane_state *plane_state;
12024
12025out_hang:
12026 state = drm_atomic_state_alloc(dev);
12027 if (!state)
12028 return -ENOMEM;
12029 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12030
12031retry:
12032 plane_state = drm_atomic_get_plane_state(state, primary);
12033 ret = PTR_ERR_OR_ZERO(plane_state);
12034 if (!ret) {
12035 drm_atomic_set_fb_for_plane(plane_state, fb);
12036
12037 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12038 if (!ret)
12039 ret = drm_atomic_commit(state);
12040 }
12041
12042 if (ret == -EDEADLK) {
12043 drm_modeset_backoff(state->acquire_ctx);
12044 drm_atomic_state_clear(state);
12045 goto retry;
12046 }
12047
12048 if (ret)
12049 drm_atomic_state_free(state);
12050
12051 if (ret == 0 && event) {
12052 spin_lock_irq(&dev->event_lock);
12053 drm_crtc_send_vblank_event(crtc, event);
12054 spin_unlock_irq(&dev->event_lock);
12055 }
12056 }
12057 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012058}
12059
Daniel Vetter5a21b662016-05-24 17:13:53 +020012060
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012061/**
12062 * intel_wm_need_update - Check whether watermarks need updating
12063 * @plane: drm plane
12064 * @state: new plane state
12065 *
12066 * Check current plane state versus the new one to determine whether
12067 * watermarks need to be recalculated.
12068 *
12069 * Returns true or false.
12070 */
12071static bool intel_wm_need_update(struct drm_plane *plane,
12072 struct drm_plane_state *state)
12073{
Matt Roperd21fbe82015-09-24 15:53:12 -070012074 struct intel_plane_state *new = to_intel_plane_state(state);
12075 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12076
12077 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012078 if (new->visible != cur->visible)
12079 return true;
12080
12081 if (!cur->base.fb || !new->base.fb)
12082 return false;
12083
12084 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12085 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070012086 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
12087 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
12088 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
12089 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012090 return true;
12091
12092 return false;
12093}
12094
Matt Roperd21fbe82015-09-24 15:53:12 -070012095static bool needs_scaling(struct intel_plane_state *state)
12096{
12097 int src_w = drm_rect_width(&state->src) >> 16;
12098 int src_h = drm_rect_height(&state->src) >> 16;
12099 int dst_w = drm_rect_width(&state->dst);
12100 int dst_h = drm_rect_height(&state->dst);
12101
12102 return (src_w != dst_w || src_h != dst_h);
12103}
12104
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012105int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12106 struct drm_plane_state *plane_state)
12107{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012108 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012109 struct drm_crtc *crtc = crtc_state->crtc;
12110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12111 struct drm_plane *plane = plane_state->plane;
12112 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012113 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012114 struct intel_plane_state *old_plane_state =
12115 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012116 bool mode_changed = needs_modeset(crtc_state);
12117 bool was_crtc_enabled = crtc->state->active;
12118 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012119 bool turn_off, turn_on, visible, was_visible;
12120 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012121 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012122
Chris Wilson84114992016-07-02 15:36:06 +010012123 if (INTEL_GEN(dev) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012124 ret = skl_update_scaler_plane(
12125 to_intel_crtc_state(crtc_state),
12126 to_intel_plane_state(plane_state));
12127 if (ret)
12128 return ret;
12129 }
12130
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012131 was_visible = old_plane_state->visible;
12132 visible = to_intel_plane_state(plane_state)->visible;
12133
12134 if (!was_crtc_enabled && WARN_ON(was_visible))
12135 was_visible = false;
12136
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012137 /*
12138 * Visibility is calculated as if the crtc was on, but
12139 * after scaler setup everything depends on it being off
12140 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012141 *
12142 * FIXME this is wrong for watermarks. Watermarks should also
12143 * be computed as if the pipe would be active. Perhaps move
12144 * per-plane wm computation to the .check_plane() hook, and
12145 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012146 */
12147 if (!is_crtc_enabled)
12148 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012149
12150 if (!was_visible && !visible)
12151 return 0;
12152
Maarten Lankhorste8861672016-02-24 11:24:26 +010012153 if (fb != old_plane_state->base.fb)
12154 pipe_config->fb_changed = true;
12155
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012156 turn_off = was_visible && (!visible || mode_changed);
12157 turn_on = visible && (!was_visible || mode_changed);
12158
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012159 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012160 intel_crtc->base.base.id,
12161 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012162 plane->base.id, plane->name,
12163 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012164
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012165 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12166 plane->base.id, plane->name,
12167 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012168 turn_off, turn_on, mode_changed);
12169
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012170 if (turn_on) {
12171 pipe_config->update_wm_pre = true;
12172
12173 /* must disable cxsr around plane enable/disable */
12174 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12175 pipe_config->disable_cxsr = true;
12176 } else if (turn_off) {
12177 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012178
Ville Syrjälä852eb002015-06-24 22:00:07 +030012179 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012180 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012181 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012182 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012183 /* FIXME bollocks */
12184 pipe_config->update_wm_pre = true;
12185 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012186 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012187
Matt Ropered4a6a72016-02-23 17:20:13 -080012188 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012189 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12190 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012191 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12192
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012193 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012194 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012195
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012196 /*
12197 * WaCxSRDisabledForSpriteScaling:ivb
12198 *
12199 * cstate->update_wm was already set above, so this flag will
12200 * take effect when we commit and program watermarks.
12201 */
12202 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
12203 needs_scaling(to_intel_plane_state(plane_state)) &&
12204 !needs_scaling(old_plane_state))
12205 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012206
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012207 return 0;
12208}
12209
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012210static bool encoders_cloneable(const struct intel_encoder *a,
12211 const struct intel_encoder *b)
12212{
12213 /* masks could be asymmetric, so check both ways */
12214 return a == b || (a->cloneable & (1 << b->type) &&
12215 b->cloneable & (1 << a->type));
12216}
12217
12218static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12219 struct intel_crtc *crtc,
12220 struct intel_encoder *encoder)
12221{
12222 struct intel_encoder *source_encoder;
12223 struct drm_connector *connector;
12224 struct drm_connector_state *connector_state;
12225 int i;
12226
12227 for_each_connector_in_state(state, connector, connector_state, i) {
12228 if (connector_state->crtc != &crtc->base)
12229 continue;
12230
12231 source_encoder =
12232 to_intel_encoder(connector_state->best_encoder);
12233 if (!encoders_cloneable(encoder, source_encoder))
12234 return false;
12235 }
12236
12237 return true;
12238}
12239
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012240static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12241 struct drm_crtc_state *crtc_state)
12242{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012243 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012244 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012246 struct intel_crtc_state *pipe_config =
12247 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012248 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012249 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012250 bool mode_changed = needs_modeset(crtc_state);
12251
Ville Syrjälä852eb002015-06-24 22:00:07 +030012252 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012253 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012254
Maarten Lankhorstad421372015-06-15 12:33:42 +020012255 if (mode_changed && crtc_state->enable &&
12256 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012257 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012258 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12259 pipe_config);
12260 if (ret)
12261 return ret;
12262 }
12263
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012264 if (crtc_state->color_mgmt_changed) {
12265 ret = intel_color_check(crtc, crtc_state);
12266 if (ret)
12267 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012268
12269 /*
12270 * Changing color management on Intel hardware is
12271 * handled as part of planes update.
12272 */
12273 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012274 }
12275
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012276 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012277 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012278 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012279 if (ret) {
12280 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012281 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012282 }
12283 }
12284
12285 if (dev_priv->display.compute_intermediate_wm &&
12286 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12287 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12288 return 0;
12289
12290 /*
12291 * Calculate 'intermediate' watermarks that satisfy both the
12292 * old state and the new state. We can program these
12293 * immediately.
12294 */
12295 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12296 intel_crtc,
12297 pipe_config);
12298 if (ret) {
12299 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12300 return ret;
12301 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012302 } else if (dev_priv->display.compute_intermediate_wm) {
12303 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12304 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012305 }
12306
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012307 if (INTEL_INFO(dev)->gen >= 9) {
12308 if (mode_changed)
12309 ret = skl_update_scaler_crtc(pipe_config);
12310
12311 if (!ret)
12312 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12313 pipe_config);
12314 }
12315
12316 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012317}
12318
Jani Nikula65b38e02015-04-13 11:26:56 +030012319static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012320 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012321 .atomic_begin = intel_begin_crtc_commit,
12322 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012323 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012324};
12325
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012326static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12327{
12328 struct intel_connector *connector;
12329
12330 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012331 if (connector->base.state->crtc)
12332 drm_connector_unreference(&connector->base);
12333
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012334 if (connector->base.encoder) {
12335 connector->base.state->best_encoder =
12336 connector->base.encoder;
12337 connector->base.state->crtc =
12338 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012339
12340 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012341 } else {
12342 connector->base.state->best_encoder = NULL;
12343 connector->base.state->crtc = NULL;
12344 }
12345 }
12346}
12347
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012348static void
Robin Schroereba905b2014-05-18 02:24:50 +020012349connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012350 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012351{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012352 int bpp = pipe_config->pipe_bpp;
12353
12354 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12355 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012356 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012357
12358 /* Don't use an invalid EDID bpc value */
12359 if (connector->base.display_info.bpc &&
12360 connector->base.display_info.bpc * 3 < bpp) {
12361 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12362 bpp, connector->base.display_info.bpc*3);
12363 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12364 }
12365
Jani Nikula013dd9e2016-01-13 16:35:20 +020012366 /* Clamp bpp to default limit on screens without EDID 1.4 */
12367 if (connector->base.display_info.bpc == 0) {
12368 int type = connector->base.connector_type;
12369 int clamp_bpp = 24;
12370
12371 /* Fall back to 18 bpp when DP sink capability is unknown. */
12372 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12373 type == DRM_MODE_CONNECTOR_eDP)
12374 clamp_bpp = 18;
12375
12376 if (bpp > clamp_bpp) {
12377 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12378 bpp, clamp_bpp);
12379 pipe_config->pipe_bpp = clamp_bpp;
12380 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012381 }
12382}
12383
12384static int
12385compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012386 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012387{
12388 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012389 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012390 struct drm_connector *connector;
12391 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012392 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012393
Wayne Boyer666a4532015-12-09 12:29:35 -080012394 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012395 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012396 else if (INTEL_INFO(dev)->gen >= 5)
12397 bpp = 12*3;
12398 else
12399 bpp = 8*3;
12400
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012401
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012402 pipe_config->pipe_bpp = bpp;
12403
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012404 state = pipe_config->base.state;
12405
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012406 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012407 for_each_connector_in_state(state, connector, connector_state, i) {
12408 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012409 continue;
12410
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012411 connected_sink_compute_bpp(to_intel_connector(connector),
12412 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012413 }
12414
12415 return bpp;
12416}
12417
Daniel Vetter644db712013-09-19 14:53:58 +020012418static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12419{
12420 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12421 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012422 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012423 mode->crtc_hdisplay, mode->crtc_hsync_start,
12424 mode->crtc_hsync_end, mode->crtc_htotal,
12425 mode->crtc_vdisplay, mode->crtc_vsync_start,
12426 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12427}
12428
Daniel Vetterc0b03412013-05-28 12:05:54 +020012429static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012430 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012431 const char *context)
12432{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012433 struct drm_device *dev = crtc->base.dev;
12434 struct drm_plane *plane;
12435 struct intel_plane *intel_plane;
12436 struct intel_plane_state *state;
12437 struct drm_framebuffer *fb;
12438
Ville Syrjälä78108b72016-05-27 20:59:19 +030012439 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12440 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012441 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012442
Jani Nikulada205632016-03-15 21:51:10 +020012443 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012444 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12445 pipe_config->pipe_bpp, pipe_config->dither);
12446 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12447 pipe_config->has_pch_encoder,
12448 pipe_config->fdi_lanes,
12449 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12450 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12451 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012452 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012453 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012454 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012455 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12456 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12457 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012458
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012459 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012460 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012461 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012462 pipe_config->dp_m2_n2.gmch_m,
12463 pipe_config->dp_m2_n2.gmch_n,
12464 pipe_config->dp_m2_n2.link_m,
12465 pipe_config->dp_m2_n2.link_n,
12466 pipe_config->dp_m2_n2.tu);
12467
Daniel Vetter55072d12014-11-20 16:10:28 +010012468 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12469 pipe_config->has_audio,
12470 pipe_config->has_infoframe);
12471
Daniel Vetterc0b03412013-05-28 12:05:54 +020012472 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012473 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012474 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012475 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12476 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012477 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012478 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12479 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012480 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12481 crtc->num_scalers,
12482 pipe_config->scaler_state.scaler_users,
12483 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012484 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12485 pipe_config->gmch_pfit.control,
12486 pipe_config->gmch_pfit.pgm_ratios,
12487 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012488 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012489 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012490 pipe_config->pch_pfit.size,
12491 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012492 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012493 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012494
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012495 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012496 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012497 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012498 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012499 pipe_config->ddi_pll_sel,
12500 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012501 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012502 pipe_config->dpll_hw_state.pll0,
12503 pipe_config->dpll_hw_state.pll1,
12504 pipe_config->dpll_hw_state.pll2,
12505 pipe_config->dpll_hw_state.pll3,
12506 pipe_config->dpll_hw_state.pll6,
12507 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012508 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012509 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012510 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012511 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012512 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12513 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12514 pipe_config->ddi_pll_sel,
12515 pipe_config->dpll_hw_state.ctrl1,
12516 pipe_config->dpll_hw_state.cfgcr1,
12517 pipe_config->dpll_hw_state.cfgcr2);
12518 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012519 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012520 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012521 pipe_config->dpll_hw_state.wrpll,
12522 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012523 } else {
12524 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12525 "fp0: 0x%x, fp1: 0x%x\n",
12526 pipe_config->dpll_hw_state.dpll,
12527 pipe_config->dpll_hw_state.dpll_md,
12528 pipe_config->dpll_hw_state.fp0,
12529 pipe_config->dpll_hw_state.fp1);
12530 }
12531
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012532 DRM_DEBUG_KMS("planes on this crtc\n");
12533 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12534 intel_plane = to_intel_plane(plane);
12535 if (intel_plane->pipe != crtc->pipe)
12536 continue;
12537
12538 state = to_intel_plane_state(plane->state);
12539 fb = state->base.fb;
12540 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012541 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12542 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012543 continue;
12544 }
12545
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012546 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12547 plane->base.id, plane->name);
12548 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
12549 fb->base.id, fb->width, fb->height,
12550 drm_get_format_name(fb->pixel_format));
12551 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12552 state->scaler_id,
12553 state->src.x1 >> 16, state->src.y1 >> 16,
12554 drm_rect_width(&state->src) >> 16,
12555 drm_rect_height(&state->src) >> 16,
12556 state->dst.x1, state->dst.y1,
12557 drm_rect_width(&state->dst),
12558 drm_rect_height(&state->dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012559 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012560}
12561
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012562static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012563{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012564 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012565 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012566 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012567 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012568
12569 /*
12570 * Walk the connector list instead of the encoder
12571 * list to detect the problem on ddi platforms
12572 * where there's just one encoder per digital port.
12573 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012574 drm_for_each_connector(connector, dev) {
12575 struct drm_connector_state *connector_state;
12576 struct intel_encoder *encoder;
12577
12578 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12579 if (!connector_state)
12580 connector_state = connector->state;
12581
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012582 if (!connector_state->best_encoder)
12583 continue;
12584
12585 encoder = to_intel_encoder(connector_state->best_encoder);
12586
12587 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012588
12589 switch (encoder->type) {
12590 unsigned int port_mask;
12591 case INTEL_OUTPUT_UNKNOWN:
12592 if (WARN_ON(!HAS_DDI(dev)))
12593 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012594 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012595 case INTEL_OUTPUT_HDMI:
12596 case INTEL_OUTPUT_EDP:
12597 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12598
12599 /* the same port mustn't appear more than once */
12600 if (used_ports & port_mask)
12601 return false;
12602
12603 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012604 break;
12605 case INTEL_OUTPUT_DP_MST:
12606 used_mst_ports |=
12607 1 << enc_to_mst(&encoder->base)->primary->port;
12608 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012609 default:
12610 break;
12611 }
12612 }
12613
Ville Syrjälä477321e2016-07-28 17:50:40 +030012614 /* can't mix MST and SST/HDMI on the same port */
12615 if (used_ports & used_mst_ports)
12616 return false;
12617
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012618 return true;
12619}
12620
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012621static void
12622clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12623{
12624 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012625 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012626 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012627 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012628 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012629 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012630
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012631 /* FIXME: before the switch to atomic started, a new pipe_config was
12632 * kzalloc'd. Code that depends on any field being zero should be
12633 * fixed, so that the crtc_state can be safely duplicated. For now,
12634 * only fields that are know to not cause problems are preserved. */
12635
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012636 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012637 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012638 shared_dpll = crtc_state->shared_dpll;
12639 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012640 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012641 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012642
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012643 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012644
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012645 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012646 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012647 crtc_state->shared_dpll = shared_dpll;
12648 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012649 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012650 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012651}
12652
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012653static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012654intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012655 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012656{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012657 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012658 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012659 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012660 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012661 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012662 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012663 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012664
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012665 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012666
Daniel Vettere143a212013-07-04 12:01:15 +020012667 pipe_config->cpu_transcoder =
12668 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012669
Imre Deak2960bc92013-07-30 13:36:32 +030012670 /*
12671 * Sanitize sync polarity flags based on requested ones. If neither
12672 * positive or negative polarity is requested, treat this as meaning
12673 * negative polarity.
12674 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012675 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012676 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012677 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012678
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012679 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012680 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012681 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012682
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012683 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12684 pipe_config);
12685 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012686 goto fail;
12687
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012688 /*
12689 * Determine the real pipe dimensions. Note that stereo modes can
12690 * increase the actual pipe size due to the frame doubling and
12691 * insertion of additional space for blanks between the frame. This
12692 * is stored in the crtc timings. We use the requested mode to do this
12693 * computation to clearly distinguish it from the adjusted mode, which
12694 * can be changed by the connectors in the below retry loop.
12695 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012696 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012697 &pipe_config->pipe_src_w,
12698 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012699
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012700 for_each_connector_in_state(state, connector, connector_state, i) {
12701 if (connector_state->crtc != crtc)
12702 continue;
12703
12704 encoder = to_intel_encoder(connector_state->best_encoder);
12705
Ville Syrjäläe25148d2016-06-22 21:57:09 +030012706 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
12707 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12708 goto fail;
12709 }
12710
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012711 /*
12712 * Determine output_types before calling the .compute_config()
12713 * hooks so that the hooks can use this information safely.
12714 */
12715 pipe_config->output_types |= 1 << encoder->type;
12716 }
12717
Daniel Vettere29c22c2013-02-21 00:00:16 +010012718encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012719 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012720 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012721 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012722
Daniel Vetter135c81b2013-07-21 21:37:09 +020012723 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012724 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12725 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012726
Daniel Vetter7758a112012-07-08 19:40:39 +020012727 /* Pass our mode to the connectors and the CRTC to give them a chance to
12728 * adjust it according to limitations or connector properties, and also
12729 * a chance to reject the mode entirely.
12730 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012731 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012732 if (connector_state->crtc != crtc)
12733 continue;
12734
12735 encoder = to_intel_encoder(connector_state->best_encoder);
12736
Daniel Vetterefea6e82013-07-21 21:36:59 +020012737 if (!(encoder->compute_config(encoder, pipe_config))) {
12738 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012739 goto fail;
12740 }
12741 }
12742
Daniel Vetterff9a6752013-06-01 17:16:21 +020012743 /* Set default port clock if not overwritten by the encoder. Needs to be
12744 * done afterwards in case the encoder adjusts the mode. */
12745 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012746 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012747 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012748
Daniel Vettera43f6e02013-06-07 23:10:32 +020012749 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012750 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012751 DRM_DEBUG_KMS("CRTC fixup failed\n");
12752 goto fail;
12753 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012754
12755 if (ret == RETRY) {
12756 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12757 ret = -EINVAL;
12758 goto fail;
12759 }
12760
12761 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12762 retry = false;
12763 goto encoder_retry;
12764 }
12765
Daniel Vettere8fa4272015-08-12 11:43:34 +020012766 /* Dithering seems to not pass-through bits correctly when it should, so
12767 * only enable it on 6bpc panels. */
12768 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012769 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012770 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012771
Daniel Vetter7758a112012-07-08 19:40:39 +020012772fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012773 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012774}
12775
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012776static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012777intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012778{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012779 struct drm_crtc *crtc;
12780 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012781 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012782
Ville Syrjälä76688512014-01-10 11:28:06 +020012783 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012784 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012785 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012786
12787 /* Update hwmode for vblank functions */
12788 if (crtc->state->active)
12789 crtc->hwmode = crtc->state->adjusted_mode;
12790 else
12791 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012792
12793 /*
12794 * Update legacy state to satisfy fbc code. This can
12795 * be removed when fbc uses the atomic state.
12796 */
12797 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12798 struct drm_plane_state *plane_state = crtc->primary->state;
12799
12800 crtc->primary->fb = plane_state->fb;
12801 crtc->x = plane_state->src_x >> 16;
12802 crtc->y = plane_state->src_y >> 16;
12803 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012804 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012805}
12806
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012807static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012808{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012809 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012810
12811 if (clock1 == clock2)
12812 return true;
12813
12814 if (!clock1 || !clock2)
12815 return false;
12816
12817 diff = abs(clock1 - clock2);
12818
12819 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12820 return true;
12821
12822 return false;
12823}
12824
Daniel Vetter25c5b262012-07-08 22:08:04 +020012825#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12826 list_for_each_entry((intel_crtc), \
12827 &(dev)->mode_config.crtc_list, \
12828 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012829 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012830
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012831static bool
12832intel_compare_m_n(unsigned int m, unsigned int n,
12833 unsigned int m2, unsigned int n2,
12834 bool exact)
12835{
12836 if (m == m2 && n == n2)
12837 return true;
12838
12839 if (exact || !m || !n || !m2 || !n2)
12840 return false;
12841
12842 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12843
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012844 if (n > n2) {
12845 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012846 m2 <<= 1;
12847 n2 <<= 1;
12848 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012849 } else if (n < n2) {
12850 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012851 m <<= 1;
12852 n <<= 1;
12853 }
12854 }
12855
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012856 if (n != n2)
12857 return false;
12858
12859 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012860}
12861
12862static bool
12863intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12864 struct intel_link_m_n *m2_n2,
12865 bool adjust)
12866{
12867 if (m_n->tu == m2_n2->tu &&
12868 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12869 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12870 intel_compare_m_n(m_n->link_m, m_n->link_n,
12871 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12872 if (adjust)
12873 *m2_n2 = *m_n;
12874
12875 return true;
12876 }
12877
12878 return false;
12879}
12880
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012881static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012882intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012883 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012884 struct intel_crtc_state *pipe_config,
12885 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012886{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012887 bool ret = true;
12888
12889#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12890 do { \
12891 if (!adjust) \
12892 DRM_ERROR(fmt, ##__VA_ARGS__); \
12893 else \
12894 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12895 } while (0)
12896
Daniel Vetter66e985c2013-06-05 13:34:20 +020012897#define PIPE_CONF_CHECK_X(name) \
12898 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012899 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012900 "(expected 0x%08x, found 0x%08x)\n", \
12901 current_config->name, \
12902 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012903 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012904 }
12905
Daniel Vetter08a24032013-04-19 11:25:34 +020012906#define PIPE_CONF_CHECK_I(name) \
12907 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012908 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012909 "(expected %i, found %i)\n", \
12910 current_config->name, \
12911 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012912 ret = false; \
12913 }
12914
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012915#define PIPE_CONF_CHECK_P(name) \
12916 if (current_config->name != pipe_config->name) { \
12917 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12918 "(expected %p, found %p)\n", \
12919 current_config->name, \
12920 pipe_config->name); \
12921 ret = false; \
12922 }
12923
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012924#define PIPE_CONF_CHECK_M_N(name) \
12925 if (!intel_compare_link_m_n(&current_config->name, \
12926 &pipe_config->name,\
12927 adjust)) { \
12928 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12929 "(expected tu %i gmch %i/%i link %i/%i, " \
12930 "found tu %i, gmch %i/%i link %i/%i)\n", \
12931 current_config->name.tu, \
12932 current_config->name.gmch_m, \
12933 current_config->name.gmch_n, \
12934 current_config->name.link_m, \
12935 current_config->name.link_n, \
12936 pipe_config->name.tu, \
12937 pipe_config->name.gmch_m, \
12938 pipe_config->name.gmch_n, \
12939 pipe_config->name.link_m, \
12940 pipe_config->name.link_n); \
12941 ret = false; \
12942 }
12943
Daniel Vetter55c561a2016-03-30 11:34:36 +020012944/* This is required for BDW+ where there is only one set of registers for
12945 * switching between high and low RR.
12946 * This macro can be used whenever a comparison has to be made between one
12947 * hw state and multiple sw state variables.
12948 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012949#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12950 if (!intel_compare_link_m_n(&current_config->name, \
12951 &pipe_config->name, adjust) && \
12952 !intel_compare_link_m_n(&current_config->alt_name, \
12953 &pipe_config->name, adjust)) { \
12954 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12955 "(expected tu %i gmch %i/%i link %i/%i, " \
12956 "or tu %i gmch %i/%i link %i/%i, " \
12957 "found tu %i, gmch %i/%i link %i/%i)\n", \
12958 current_config->name.tu, \
12959 current_config->name.gmch_m, \
12960 current_config->name.gmch_n, \
12961 current_config->name.link_m, \
12962 current_config->name.link_n, \
12963 current_config->alt_name.tu, \
12964 current_config->alt_name.gmch_m, \
12965 current_config->alt_name.gmch_n, \
12966 current_config->alt_name.link_m, \
12967 current_config->alt_name.link_n, \
12968 pipe_config->name.tu, \
12969 pipe_config->name.gmch_m, \
12970 pipe_config->name.gmch_n, \
12971 pipe_config->name.link_m, \
12972 pipe_config->name.link_n); \
12973 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012974 }
12975
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012976#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12977 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012978 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012979 "(expected %i, found %i)\n", \
12980 current_config->name & (mask), \
12981 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012982 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012983 }
12984
Ville Syrjälä5e550652013-09-06 23:29:07 +030012985#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12986 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012987 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012988 "(expected %i, found %i)\n", \
12989 current_config->name, \
12990 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012991 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012992 }
12993
Daniel Vetterbb760062013-06-06 14:55:52 +020012994#define PIPE_CONF_QUIRK(quirk) \
12995 ((current_config->quirks | pipe_config->quirks) & (quirk))
12996
Daniel Vettereccb1402013-05-22 00:50:22 +020012997 PIPE_CONF_CHECK_I(cpu_transcoder);
12998
Daniel Vetter08a24032013-04-19 11:25:34 +020012999 PIPE_CONF_CHECK_I(has_pch_encoder);
13000 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013001 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013002
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013003 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013004 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013005
13006 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013007 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013008
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013009 if (current_config->has_drrs)
13010 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13011 } else
13012 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013013
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013014 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013015
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013016 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13017 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13018 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13019 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13020 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13021 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013022
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013023 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13024 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13025 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13026 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13027 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13028 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013029
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013030 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013031 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013032 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080013033 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013034 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013035 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013036
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013037 PIPE_CONF_CHECK_I(has_audio);
13038
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013039 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013040 DRM_MODE_FLAG_INTERLACE);
13041
Daniel Vetterbb760062013-06-06 14:55:52 +020013042 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013043 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013044 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013045 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013046 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013047 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013048 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013049 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013050 DRM_MODE_FLAG_NVSYNC);
13051 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013052
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013053 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013054 /* pfit ratios are autocomputed by the hw on gen4+ */
13055 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013056 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013057 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013058
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013059 if (!adjust) {
13060 PIPE_CONF_CHECK_I(pipe_src_w);
13061 PIPE_CONF_CHECK_I(pipe_src_h);
13062
13063 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13064 if (current_config->pch_pfit.enabled) {
13065 PIPE_CONF_CHECK_X(pch_pfit.pos);
13066 PIPE_CONF_CHECK_X(pch_pfit.size);
13067 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013068
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013069 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13070 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013071
Jesse Barnese59150d2014-01-07 13:30:45 -080013072 /* BDW+ don't expose a synchronous way to read the state */
13073 if (IS_HASWELL(dev))
13074 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013075
Ville Syrjälä282740f2013-09-04 18:30:03 +030013076 PIPE_CONF_CHECK_I(double_wide);
13077
Daniel Vetter26804af2014-06-25 22:01:55 +030013078 PIPE_CONF_CHECK_X(ddi_pll_sel);
13079
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013080 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013081 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013082 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013083 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13084 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013085 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013086 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013087 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13088 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13089 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013090
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013091 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13092 PIPE_CONF_CHECK_X(dsi_pll.div);
13093
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013094 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
13095 PIPE_CONF_CHECK_I(pipe_bpp);
13096
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013097 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013098 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013099
Daniel Vetter66e985c2013-06-05 13:34:20 +020013100#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013101#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013102#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013103#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013104#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013105#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013106#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013107
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013108 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013109}
13110
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013111static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13112 const struct intel_crtc_state *pipe_config)
13113{
13114 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013115 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013116 &pipe_config->fdi_m_n);
13117 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13118
13119 /*
13120 * FDI already provided one idea for the dotclock.
13121 * Yell if the encoder disagrees.
13122 */
13123 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13124 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13125 fdi_dotclock, dotclock);
13126 }
13127}
13128
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013129static void verify_wm_state(struct drm_crtc *crtc,
13130 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013131{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013132 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013133 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013134 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013135 struct skl_ddb_entry *hw_entry, *sw_entry;
13136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13137 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000013138 int plane;
13139
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013140 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013141 return;
13142
13143 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13144 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13145
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013146 /* planes */
13147 for_each_plane(dev_priv, pipe, plane) {
13148 hw_entry = &hw_ddb.plane[pipe][plane];
13149 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013150
13151 if (skl_ddb_entry_equal(hw_entry, sw_entry))
13152 continue;
13153
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013154 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
13155 "(expected (%u,%u), found (%u,%u))\n",
13156 pipe_name(pipe), plane + 1,
13157 sw_entry->start, sw_entry->end,
13158 hw_entry->start, hw_entry->end);
13159 }
13160
13161 /* cursor */
13162 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13163 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13164
13165 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000013166 DRM_ERROR("mismatch in DDB state pipe %c cursor "
13167 "(expected (%u,%u), found (%u,%u))\n",
13168 pipe_name(pipe),
13169 sw_entry->start, sw_entry->end,
13170 hw_entry->start, hw_entry->end);
13171 }
13172}
13173
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013174static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013175verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013176{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013177 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013178
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013179 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013180 struct drm_encoder *encoder = connector->encoder;
13181 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013182
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013183 if (state->crtc != crtc)
13184 continue;
13185
Daniel Vetter5a21b662016-05-24 17:13:53 +020013186 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013187
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013188 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013189 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013190 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013191}
13192
13193static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013194verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013195{
13196 struct intel_encoder *encoder;
13197 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013198
Damien Lespiaub2784e12014-08-05 11:29:37 +010013199 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013200 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013201 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013202
13203 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13204 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013205 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013206
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013207 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013208 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013209 continue;
13210 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013211
13212 I915_STATE_WARN(connector->base.state->crtc !=
13213 encoder->base.crtc,
13214 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013215 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013216
Rob Clarke2c719b2014-12-15 13:56:32 -050013217 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013218 "encoder's enabled state mismatch "
13219 "(expected %i, found %i)\n",
13220 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013221
13222 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013223 bool active;
13224
13225 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013226 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013227 "encoder detached but still enabled on pipe %c.\n",
13228 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013229 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013230 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013231}
13232
13233static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013234verify_crtc_state(struct drm_crtc *crtc,
13235 struct drm_crtc_state *old_crtc_state,
13236 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013237{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013238 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013239 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013240 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13242 struct intel_crtc_state *pipe_config, *sw_config;
13243 struct drm_atomic_state *old_state;
13244 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013245
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013246 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013247 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013248 pipe_config = to_intel_crtc_state(old_crtc_state);
13249 memset(pipe_config, 0, sizeof(*pipe_config));
13250 pipe_config->base.crtc = crtc;
13251 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013252
Ville Syrjälä78108b72016-05-27 20:59:19 +030013253 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013254
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013255 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013256
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013257 /* hw state is inconsistent with the pipe quirk */
13258 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13259 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13260 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013261
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013262 I915_STATE_WARN(new_crtc_state->active != active,
13263 "crtc active state doesn't match with hw state "
13264 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013265
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013266 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13267 "transitional active state does not match atomic hw state "
13268 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013269
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013270 for_each_encoder_on_crtc(dev, crtc, encoder) {
13271 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013272
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013273 active = encoder->get_hw_state(encoder, &pipe);
13274 I915_STATE_WARN(active != new_crtc_state->active,
13275 "[ENCODER:%i] active %i with crtc active %i\n",
13276 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013277
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013278 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13279 "Encoder connected to wrong pipe %c\n",
13280 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013281
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013282 if (active) {
13283 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013284 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013285 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013286 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013287
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013288 if (!new_crtc_state->active)
13289 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013290
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013291 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013292
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013293 sw_config = to_intel_crtc_state(crtc->state);
13294 if (!intel_pipe_config_compare(dev, sw_config,
13295 pipe_config, false)) {
13296 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13297 intel_dump_pipe_config(intel_crtc, pipe_config,
13298 "[hw state]");
13299 intel_dump_pipe_config(intel_crtc, sw_config,
13300 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013301 }
13302}
13303
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013304static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013305verify_single_dpll_state(struct drm_i915_private *dev_priv,
13306 struct intel_shared_dpll *pll,
13307 struct drm_crtc *crtc,
13308 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013309{
13310 struct intel_dpll_hw_state dpll_hw_state;
13311 unsigned crtc_mask;
13312 bool active;
13313
13314 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13315
13316 DRM_DEBUG_KMS("%s\n", pll->name);
13317
13318 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13319
13320 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13321 I915_STATE_WARN(!pll->on && pll->active_mask,
13322 "pll in active use but not on in sw tracking\n");
13323 I915_STATE_WARN(pll->on && !pll->active_mask,
13324 "pll is on but not used by any active crtc\n");
13325 I915_STATE_WARN(pll->on != active,
13326 "pll on state mismatch (expected %i, found %i)\n",
13327 pll->on, active);
13328 }
13329
13330 if (!crtc) {
13331 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13332 "more active pll users than references: %x vs %x\n",
13333 pll->active_mask, pll->config.crtc_mask);
13334
13335 return;
13336 }
13337
13338 crtc_mask = 1 << drm_crtc_index(crtc);
13339
13340 if (new_state->active)
13341 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13342 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13343 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13344 else
13345 I915_STATE_WARN(pll->active_mask & crtc_mask,
13346 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13347 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13348
13349 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13350 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13351 crtc_mask, pll->config.crtc_mask);
13352
13353 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13354 &dpll_hw_state,
13355 sizeof(dpll_hw_state)),
13356 "pll hw state mismatch\n");
13357}
13358
13359static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013360verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13361 struct drm_crtc_state *old_crtc_state,
13362 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013363{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013364 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013365 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13366 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13367
13368 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013369 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013370
13371 if (old_state->shared_dpll &&
13372 old_state->shared_dpll != new_state->shared_dpll) {
13373 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13374 struct intel_shared_dpll *pll = old_state->shared_dpll;
13375
13376 I915_STATE_WARN(pll->active_mask & crtc_mask,
13377 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13378 pipe_name(drm_crtc_index(crtc)));
13379 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13380 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13381 pipe_name(drm_crtc_index(crtc)));
13382 }
13383}
13384
13385static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013386intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013387 struct drm_crtc_state *old_state,
13388 struct drm_crtc_state *new_state)
13389{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013390 if (!needs_modeset(new_state) &&
13391 !to_intel_crtc_state(new_state)->update_pipe)
13392 return;
13393
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013394 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013395 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013396 verify_crtc_state(crtc, old_state, new_state);
13397 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013398}
13399
13400static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013401verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013402{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013403 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013404 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013405
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013406 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013407 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013408}
Daniel Vetter53589012013-06-05 13:34:16 +020013409
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013410static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013411intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013412{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013413 verify_encoder_state(dev);
13414 verify_connector_state(dev, NULL);
13415 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013416}
13417
Ville Syrjälä80715b22014-05-15 20:23:23 +030013418static void update_scanline_offset(struct intel_crtc *crtc)
13419{
13420 struct drm_device *dev = crtc->base.dev;
13421
13422 /*
13423 * The scanline counter increments at the leading edge of hsync.
13424 *
13425 * On most platforms it starts counting from vtotal-1 on the
13426 * first active line. That means the scanline counter value is
13427 * always one less than what we would expect. Ie. just after
13428 * start of vblank, which also occurs at start of hsync (on the
13429 * last active line), the scanline counter will read vblank_start-1.
13430 *
13431 * On gen2 the scanline counter starts counting from 1 instead
13432 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13433 * to keep the value positive), instead of adding one.
13434 *
13435 * On HSW+ the behaviour of the scanline counter depends on the output
13436 * type. For DP ports it behaves like most other platforms, but on HDMI
13437 * there's an extra 1 line difference. So we need to add two instead of
13438 * one to the value.
13439 */
13440 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013441 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013442 int vtotal;
13443
Ville Syrjälä124abe02015-09-08 13:40:45 +030013444 vtotal = adjusted_mode->crtc_vtotal;
13445 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013446 vtotal /= 2;
13447
13448 crtc->scanline_offset = vtotal - 1;
13449 } else if (HAS_DDI(dev) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013450 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013451 crtc->scanline_offset = 2;
13452 } else
13453 crtc->scanline_offset = 1;
13454}
13455
Maarten Lankhorstad421372015-06-15 12:33:42 +020013456static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013457{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013458 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013459 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013460 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013461 struct drm_crtc *crtc;
13462 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013463 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013464
13465 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013466 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013467
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013468 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013470 struct intel_shared_dpll *old_dpll =
13471 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013472
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013473 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013474 continue;
13475
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013476 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013477
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013478 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013479 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013480
Maarten Lankhorstad421372015-06-15 12:33:42 +020013481 if (!shared_dpll)
13482 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13483
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013484 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013485 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013486}
13487
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013488/*
13489 * This implements the workaround described in the "notes" section of the mode
13490 * set sequence documentation. When going from no pipes or single pipe to
13491 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13492 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13493 */
13494static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13495{
13496 struct drm_crtc_state *crtc_state;
13497 struct intel_crtc *intel_crtc;
13498 struct drm_crtc *crtc;
13499 struct intel_crtc_state *first_crtc_state = NULL;
13500 struct intel_crtc_state *other_crtc_state = NULL;
13501 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13502 int i;
13503
13504 /* look at all crtc's that are going to be enabled in during modeset */
13505 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13506 intel_crtc = to_intel_crtc(crtc);
13507
13508 if (!crtc_state->active || !needs_modeset(crtc_state))
13509 continue;
13510
13511 if (first_crtc_state) {
13512 other_crtc_state = to_intel_crtc_state(crtc_state);
13513 break;
13514 } else {
13515 first_crtc_state = to_intel_crtc_state(crtc_state);
13516 first_pipe = intel_crtc->pipe;
13517 }
13518 }
13519
13520 /* No workaround needed? */
13521 if (!first_crtc_state)
13522 return 0;
13523
13524 /* w/a possibly needed, check how many crtc's are already enabled. */
13525 for_each_intel_crtc(state->dev, intel_crtc) {
13526 struct intel_crtc_state *pipe_config;
13527
13528 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13529 if (IS_ERR(pipe_config))
13530 return PTR_ERR(pipe_config);
13531
13532 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13533
13534 if (!pipe_config->base.active ||
13535 needs_modeset(&pipe_config->base))
13536 continue;
13537
13538 /* 2 or more enabled crtcs means no need for w/a */
13539 if (enabled_pipe != INVALID_PIPE)
13540 return 0;
13541
13542 enabled_pipe = intel_crtc->pipe;
13543 }
13544
13545 if (enabled_pipe != INVALID_PIPE)
13546 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13547 else if (other_crtc_state)
13548 other_crtc_state->hsw_workaround_pipe = first_pipe;
13549
13550 return 0;
13551}
13552
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013553static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13554{
13555 struct drm_crtc *crtc;
13556 struct drm_crtc_state *crtc_state;
13557 int ret = 0;
13558
13559 /* add all active pipes to the state */
13560 for_each_crtc(state->dev, crtc) {
13561 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13562 if (IS_ERR(crtc_state))
13563 return PTR_ERR(crtc_state);
13564
13565 if (!crtc_state->active || needs_modeset(crtc_state))
13566 continue;
13567
13568 crtc_state->mode_changed = true;
13569
13570 ret = drm_atomic_add_affected_connectors(state, crtc);
13571 if (ret)
13572 break;
13573
13574 ret = drm_atomic_add_affected_planes(state, crtc);
13575 if (ret)
13576 break;
13577 }
13578
13579 return ret;
13580}
13581
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013582static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013583{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013584 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013585 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013586 struct drm_crtc *crtc;
13587 struct drm_crtc_state *crtc_state;
13588 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013589
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013590 if (!check_digital_port_conflicts(state)) {
13591 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13592 return -EINVAL;
13593 }
13594
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013595 intel_state->modeset = true;
13596 intel_state->active_crtcs = dev_priv->active_crtcs;
13597
13598 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13599 if (crtc_state->active)
13600 intel_state->active_crtcs |= 1 << i;
13601 else
13602 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013603
13604 if (crtc_state->active != crtc->state->active)
13605 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013606 }
13607
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013608 /*
13609 * See if the config requires any additional preparation, e.g.
13610 * to adjust global state with pipes off. We need to do this
13611 * here so we can get the modeset_pipe updated config for the new
13612 * mode set on this crtc. For other crtcs we need to use the
13613 * adjusted_mode bits in the crtc directly.
13614 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013615 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030013616 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030013617 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030013618 if (!intel_state->cdclk_pll_vco)
13619 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013620
Clint Taylorc89e39f2016-05-13 23:41:21 +030013621 ret = dev_priv->display.modeset_calc_cdclk(state);
13622 if (ret < 0)
13623 return ret;
13624
13625 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013626 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013627 ret = intel_modeset_all_pipes(state);
13628
13629 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013630 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013631
13632 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13633 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013634 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013635 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013636
Maarten Lankhorstad421372015-06-15 12:33:42 +020013637 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013638
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013639 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013640 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013641
Maarten Lankhorstad421372015-06-15 12:33:42 +020013642 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013643}
13644
Matt Roperaa363132015-09-24 15:53:18 -070013645/*
13646 * Handle calculation of various watermark data at the end of the atomic check
13647 * phase. The code here should be run after the per-crtc and per-plane 'check'
13648 * handlers to ensure that all derived state has been updated.
13649 */
Matt Roper55994c22016-05-12 07:06:08 -070013650static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070013651{
13652 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070013653 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070013654
13655 /* Is there platform-specific watermark information to calculate? */
13656 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070013657 return dev_priv->display.compute_global_watermarks(state);
13658
13659 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070013660}
13661
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013662/**
13663 * intel_atomic_check - validate state object
13664 * @dev: drm device
13665 * @state: state to validate
13666 */
13667static int intel_atomic_check(struct drm_device *dev,
13668 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013669{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013670 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013671 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013672 struct drm_crtc *crtc;
13673 struct drm_crtc_state *crtc_state;
13674 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013675 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013676
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013677 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013678 if (ret)
13679 return ret;
13680
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013681 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013682 struct intel_crtc_state *pipe_config =
13683 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013684
13685 /* Catch I915_MODE_FLAG_INHERITED */
13686 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13687 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013688
Daniel Vetter26495482015-07-15 14:15:52 +020013689 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013690 continue;
13691
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013692 if (!crtc_state->enable) {
13693 any_ms = true;
13694 continue;
13695 }
13696
Daniel Vetter26495482015-07-15 14:15:52 +020013697 /* FIXME: For only active_changed we shouldn't need to do any
13698 * state recomputation at all. */
13699
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013700 ret = drm_atomic_add_affected_connectors(state, crtc);
13701 if (ret)
13702 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013703
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013704 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013705 if (ret) {
13706 intel_dump_pipe_config(to_intel_crtc(crtc),
13707 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013708 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013709 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013710
Jani Nikula73831232015-11-19 10:26:30 +020013711 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013712 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013713 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013714 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013715 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013716 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013717 }
13718
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013719 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020013720 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013721
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013722 ret = drm_atomic_add_affected_planes(state, crtc);
13723 if (ret)
13724 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013725
Daniel Vetter26495482015-07-15 14:15:52 +020013726 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13727 needs_modeset(crtc_state) ?
13728 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013729 }
13730
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013731 if (any_ms) {
13732 ret = intel_modeset_checks(state);
13733
13734 if (ret)
13735 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013736 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013737 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013738
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013739 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013740 if (ret)
13741 return ret;
13742
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013743 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070013744 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013745}
13746
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013747static int intel_atomic_prepare_commit(struct drm_device *dev,
13748 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013749 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013750{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013751 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013752 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013753 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013754 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013755 struct drm_crtc *crtc;
13756 int i, ret;
13757
Daniel Vetter5a21b662016-05-24 17:13:53 +020013758 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13759 if (state->legacy_cursor_update)
13760 continue;
13761
13762 ret = intel_crtc_wait_for_pending_flips(crtc);
13763 if (ret)
13764 return ret;
13765
13766 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13767 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013768 }
13769
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013770 ret = mutex_lock_interruptible(&dev->struct_mutex);
13771 if (ret)
13772 return ret;
13773
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013774 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013775 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013776
Dave Airlie21daaee2016-05-05 09:56:30 +100013777 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013778 for_each_plane_in_state(state, plane, plane_state, i) {
13779 struct intel_plane_state *intel_plane_state =
13780 to_intel_plane_state(plane_state);
13781
13782 if (!intel_plane_state->wait_req)
13783 continue;
13784
Chris Wilson776f3232016-08-04 07:52:40 +010013785 ret = i915_wait_request(intel_plane_state->wait_req,
13786 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013787 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013788 /* Any hang should be swallowed by the wait */
13789 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013790 mutex_lock(&dev->struct_mutex);
13791 drm_atomic_helper_cleanup_planes(dev, state);
13792 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013793 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010013794 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013795 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013796 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013797
13798 return ret;
13799}
13800
Maarten Lankhorsta2991412016-05-17 15:07:48 +020013801u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
13802{
13803 struct drm_device *dev = crtc->base.dev;
13804
13805 if (!dev->max_vblank_count)
13806 return drm_accurate_vblank_count(&crtc->base);
13807
13808 return dev->driver->get_vblank_counter(dev, crtc->pipe);
13809}
13810
Daniel Vetter5a21b662016-05-24 17:13:53 +020013811static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13812 struct drm_i915_private *dev_priv,
13813 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013814{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013815 unsigned last_vblank_count[I915_MAX_PIPES];
13816 enum pipe pipe;
13817 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013818
Daniel Vetter5a21b662016-05-24 17:13:53 +020013819 if (!crtc_mask)
13820 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013821
Daniel Vetter5a21b662016-05-24 17:13:53 +020013822 for_each_pipe(dev_priv, pipe) {
13823 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010013824
Daniel Vetter5a21b662016-05-24 17:13:53 +020013825 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010013826 continue;
13827
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013828 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013829 if (WARN_ON(ret != 0)) {
13830 crtc_mask &= ~(1 << pipe);
13831 continue;
13832 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013833
Daniel Vetter5a21b662016-05-24 17:13:53 +020013834 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13835 }
13836
13837 for_each_pipe(dev_priv, pipe) {
13838 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13839 long lret;
13840
13841 if (!((1 << pipe) & crtc_mask))
13842 continue;
13843
13844 lret = wait_event_timeout(dev->vblank[pipe].queue,
13845 last_vblank_count[pipe] !=
13846 drm_crtc_vblank_count(crtc),
13847 msecs_to_jiffies(50));
13848
13849 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
13850
13851 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013852 }
13853}
13854
Daniel Vetter5a21b662016-05-24 17:13:53 +020013855static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013856{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013857 /* fb updated, need to unpin old fb */
13858 if (crtc_state->fb_changed)
13859 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013860
Daniel Vetter5a21b662016-05-24 17:13:53 +020013861 /* wm changes, need vblank before final wm's */
13862 if (crtc_state->update_wm_post)
13863 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013864
Daniel Vetter5a21b662016-05-24 17:13:53 +020013865 /*
13866 * cxsr is re-enabled after vblank.
13867 * This is already handled by crtc_state->update_wm_post,
13868 * but added for clarity.
13869 */
13870 if (crtc_state->disable_cxsr)
13871 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013872
Daniel Vetter5a21b662016-05-24 17:13:53 +020013873 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013874}
13875
Daniel Vetter94f05022016-06-14 18:01:00 +020013876static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013877{
Daniel Vetter94f05022016-06-14 18:01:00 +020013878 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013879 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013880 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013881 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013882 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013883 struct intel_crtc_state *intel_cstate;
Daniel Vetter94f05022016-06-14 18:01:00 +020013884 struct drm_plane *plane;
13885 struct drm_plane_state *plane_state;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013886 bool hw_check = intel_state->modeset;
13887 unsigned long put_domains[I915_MAX_PIPES] = {};
13888 unsigned crtc_vblank_mask = 0;
Daniel Vetter94f05022016-06-14 18:01:00 +020013889 int i, ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020013890
Daniel Vetter94f05022016-06-14 18:01:00 +020013891 for_each_plane_in_state(state, plane, plane_state, i) {
13892 struct intel_plane_state *intel_plane_state =
13893 to_intel_plane_state(plane_state);
Daniel Vetterea0000f2016-06-13 16:13:46 +020013894
Daniel Vetter94f05022016-06-14 18:01:00 +020013895 if (!intel_plane_state->wait_req)
13896 continue;
13897
Chris Wilson776f3232016-08-04 07:52:40 +010013898 ret = i915_wait_request(intel_plane_state->wait_req,
13899 true, NULL, NULL);
Daniel Vetter94f05022016-06-14 18:01:00 +020013900 /* EIO should be eaten, and we can't get interrupted in the
13901 * worker, and blocking commits have waited already. */
13902 WARN_ON(ret);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013903 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013904
Daniel Vetterea0000f2016-06-13 16:13:46 +020013905 drm_atomic_helper_wait_for_dependencies(state);
13906
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013907 if (intel_state->modeset) {
13908 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13909 sizeof(intel_state->min_pixclk));
13910 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013911 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013912
13913 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013914 }
13915
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013916 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13918
Daniel Vetter5a21b662016-05-24 17:13:53 +020013919 if (needs_modeset(crtc->state) ||
13920 to_intel_crtc_state(crtc->state)->update_pipe) {
13921 hw_check = true;
13922
13923 put_domains[to_intel_crtc(crtc)->pipe] =
13924 modeset_get_crtc_power_domains(crtc,
13925 to_intel_crtc_state(crtc->state));
13926 }
13927
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013928 if (!needs_modeset(crtc->state))
13929 continue;
13930
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013931 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013932
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013933 if (old_crtc_state->active) {
13934 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013935 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013936 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013937 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013938 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013939
13940 /*
13941 * Underruns don't always raise
13942 * interrupts, so check manually.
13943 */
13944 intel_check_cpu_fifo_underruns(dev_priv);
13945 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013946
13947 if (!crtc->state->active)
13948 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013949 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013950 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013951
Daniel Vetterea9d7582012-07-10 10:42:52 +020013952 /* Only after disabling all output pipelines that will be changed can we
13953 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013954 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013955
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013956 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013957 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013958
13959 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030013960 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013961 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013962 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013963
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013964 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013965 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013966
Daniel Vettera6778b32012-07-02 09:56:42 +020013967 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013968 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13970 bool modeset = needs_modeset(crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013971 struct intel_crtc_state *pipe_config =
13972 to_intel_crtc_state(crtc->state);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013973
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013974 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013975 update_scanline_offset(to_intel_crtc(crtc));
13976 dev_priv->display.crtc_enable(crtc);
13977 }
13978
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013979 /* Complete events for now disable pipes here. */
13980 if (modeset && !crtc->state->active && crtc->state->event) {
13981 spin_lock_irq(&dev->event_lock);
13982 drm_crtc_send_vblank_event(crtc, crtc->state->event);
13983 spin_unlock_irq(&dev->event_lock);
13984
13985 crtc->state->event = NULL;
13986 }
13987
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013988 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013989 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013990
Daniel Vetter5a21b662016-05-24 17:13:53 +020013991 if (crtc->state->active &&
13992 drm_atomic_get_existing_plane_state(state, crtc->primary))
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020013993 intel_fbc_enable(intel_crtc, pipe_config, to_intel_plane_state(crtc->primary->state));
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013994
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013995 if (crtc->state->active)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013996 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013997
Daniel Vetter5a21b662016-05-24 17:13:53 +020013998 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13999 crtc_vblank_mask |= 1 << i;
Matt Ropered4a6a72016-02-23 17:20:13 -080014000 }
14001
Daniel Vetter94f05022016-06-14 18:01:00 +020014002 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14003 * already, but still need the state for the delayed optimization. To
14004 * fix this:
14005 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14006 * - schedule that vblank worker _before_ calling hw_done
14007 * - at the start of commit_tail, cancel it _synchrously
14008 * - switch over to the vblank wait helper in the core after that since
14009 * we don't need out special handling any more.
14010 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014011 if (!state->legacy_cursor_update)
14012 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14013
14014 /*
14015 * Now that the vblank has passed, we can go ahead and program the
14016 * optimal watermarks on platforms that need two-step watermark
14017 * programming.
14018 *
14019 * TODO: Move this (and other cleanup) to an async worker eventually.
14020 */
14021 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14022 intel_cstate = to_intel_crtc_state(crtc->state);
14023
14024 if (dev_priv->display.optimize_watermarks)
14025 dev_priv->display.optimize_watermarks(intel_cstate);
14026 }
14027
14028 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14029 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14030
14031 if (put_domains[i])
14032 modeset_put_power_domains(dev_priv, put_domains[i]);
14033
14034 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
14035 }
14036
Daniel Vetter94f05022016-06-14 18:01:00 +020014037 drm_atomic_helper_commit_hw_done(state);
14038
Daniel Vetter5a21b662016-05-24 17:13:53 +020014039 if (intel_state->modeset)
14040 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14041
14042 mutex_lock(&dev->struct_mutex);
14043 drm_atomic_helper_cleanup_planes(dev, state);
14044 mutex_unlock(&dev->struct_mutex);
14045
Daniel Vetterea0000f2016-06-13 16:13:46 +020014046 drm_atomic_helper_commit_cleanup_done(state);
14047
Maarten Lankhorstee165b12015-08-05 12:37:00 +020014048 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014049
Mika Kuoppala75714942015-12-16 09:26:48 +020014050 /* As one of the primary mmio accessors, KMS has a high likelihood
14051 * of triggering bugs in unclaimed access. After we finish
14052 * modesetting, see if an error has been flagged, and if so
14053 * enable debugging for the next modeset - and hope we catch
14054 * the culprit.
14055 *
14056 * XXX note that we assume display power is on at this point.
14057 * This might hold true now but we need to add pm helper to check
14058 * unclaimed only when the hardware is on, as atomic commits
14059 * can happen also when the device is completely off.
14060 */
14061 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014062}
14063
14064static void intel_atomic_commit_work(struct work_struct *work)
14065{
14066 struct drm_atomic_state *state = container_of(work,
14067 struct drm_atomic_state,
14068 commit_work);
14069 intel_atomic_commit_tail(state);
14070}
14071
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014072static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14073{
14074 struct drm_plane_state *old_plane_state;
14075 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014076 int i;
14077
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014078 for_each_plane_in_state(state, plane, old_plane_state, i)
14079 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14080 intel_fb_obj(plane->state->fb),
14081 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014082}
14083
Daniel Vetter94f05022016-06-14 18:01:00 +020014084/**
14085 * intel_atomic_commit - commit validated state object
14086 * @dev: DRM device
14087 * @state: the top-level driver state object
14088 * @nonblock: nonblocking commit
14089 *
14090 * This function commits a top-level state object that has been validated
14091 * with drm_atomic_helper_check().
14092 *
14093 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14094 * nonblocking commits are only safe for pure plane updates. Everything else
14095 * should work though.
14096 *
14097 * RETURNS
14098 * Zero for success or -errno.
14099 */
14100static int intel_atomic_commit(struct drm_device *dev,
14101 struct drm_atomic_state *state,
14102 bool nonblock)
14103{
14104 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014105 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014106 int ret = 0;
14107
14108 if (intel_state->modeset && nonblock) {
14109 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14110 return -EINVAL;
14111 }
14112
14113 ret = drm_atomic_helper_setup_commit(state, nonblock);
14114 if (ret)
14115 return ret;
14116
14117 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
14118
14119 ret = intel_atomic_prepare_commit(dev, state, nonblock);
14120 if (ret) {
14121 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
14122 return ret;
14123 }
14124
14125 drm_atomic_helper_swap_state(state, true);
14126 dev_priv->wm.distrust_bios_wm = false;
14127 dev_priv->wm.skl_results = intel_state->wm_results;
14128 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014129 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014130
14131 if (nonblock)
14132 queue_work(system_unbound_wq, &state->commit_work);
14133 else
14134 intel_atomic_commit_tail(state);
Mika Kuoppala75714942015-12-16 09:26:48 +020014135
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014136 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014137}
14138
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014139void intel_crtc_restore_mode(struct drm_crtc *crtc)
14140{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014141 struct drm_device *dev = crtc->dev;
14142 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014143 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014144 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014145
14146 state = drm_atomic_state_alloc(dev);
14147 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014148 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14149 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014150 return;
14151 }
14152
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014153 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014154
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014155retry:
14156 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14157 ret = PTR_ERR_OR_ZERO(crtc_state);
14158 if (!ret) {
14159 if (!crtc_state->active)
14160 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014161
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014162 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014163 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014164 }
14165
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014166 if (ret == -EDEADLK) {
14167 drm_atomic_state_clear(state);
14168 drm_modeset_backoff(state->acquire_ctx);
14169 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014170 }
14171
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014172 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014173out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014174 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014175}
14176
Daniel Vetter25c5b262012-07-08 22:08:04 +020014177#undef for_each_intel_crtc_masked
14178
Bob Paauwea8784872016-07-15 14:59:02 +010014179/*
14180 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14181 * drm_atomic_helper_legacy_gamma_set() directly.
14182 */
14183static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14184 u16 *red, u16 *green, u16 *blue,
14185 uint32_t size)
14186{
14187 struct drm_device *dev = crtc->dev;
14188 struct drm_mode_config *config = &dev->mode_config;
14189 struct drm_crtc_state *state;
14190 int ret;
14191
14192 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14193 if (ret)
14194 return ret;
14195
14196 /*
14197 * Make sure we update the legacy properties so this works when
14198 * atomic is not enabled.
14199 */
14200
14201 state = crtc->state;
14202
14203 drm_object_property_set_value(&crtc->base,
14204 config->degamma_lut_property,
14205 (state->degamma_lut) ?
14206 state->degamma_lut->base.id : 0);
14207
14208 drm_object_property_set_value(&crtc->base,
14209 config->ctm_property,
14210 (state->ctm) ?
14211 state->ctm->base.id : 0);
14212
14213 drm_object_property_set_value(&crtc->base,
14214 config->gamma_lut_property,
14215 (state->gamma_lut) ?
14216 state->gamma_lut->base.id : 0);
14217
14218 return 0;
14219}
14220
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014221static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014222 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014223 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014224 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014225 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014226 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014227 .atomic_duplicate_state = intel_crtc_duplicate_state,
14228 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014229};
14230
Matt Roper6beb8c232014-12-01 15:40:14 -080014231/**
14232 * intel_prepare_plane_fb - Prepare fb for usage on plane
14233 * @plane: drm plane to prepare for
14234 * @fb: framebuffer to prepare for presentation
14235 *
14236 * Prepares a framebuffer for usage on a display plane. Generally this
14237 * involves pinning the underlying object and updating the frontbuffer tracking
14238 * bits. Some older platforms need special physical address handling for
14239 * cursor planes.
14240 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014241 * Must be called with struct_mutex held.
14242 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014243 * Returns 0 on success, negative error code on failure.
14244 */
14245int
14246intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014247 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014248{
14249 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014250 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014251 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014252 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc37efb92016-06-17 08:28:47 +010014253 struct reservation_object *resv;
Matt Roper6beb8c232014-12-01 15:40:14 -080014254 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070014255
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014256 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014257 return 0;
14258
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014259 if (old_obj) {
14260 struct drm_crtc_state *crtc_state =
14261 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14262
14263 /* Big Hammer, we also need to ensure that any pending
14264 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14265 * current scanout is retired before unpinning the old
14266 * framebuffer. Note that we rely on userspace rendering
14267 * into the buffer attached to the pipe they are waiting
14268 * on. If not, userspace generates a GPU hang with IPEHR
14269 * point to the MI_WAIT_FOR_EVENT.
14270 *
14271 * This should only fail upon a hung GPU, in which case we
14272 * can safely continue.
14273 */
14274 if (needs_modeset(crtc_state))
14275 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014276 if (ret) {
14277 /* GPU hangs should have been swallowed by the wait */
14278 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014279 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014280 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014281 }
14282
Chris Wilsonc37efb92016-06-17 08:28:47 +010014283 if (!obj)
14284 return 0;
14285
Daniel Vetter5a21b662016-05-24 17:13:53 +020014286 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010014287 resv = i915_gem_object_get_dmabuf_resv(obj);
14288 if (resv) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014289 long lret;
14290
Chris Wilsonc37efb92016-06-17 08:28:47 +010014291 lret = reservation_object_wait_timeout_rcu(resv, false, true,
Daniel Vetter5a21b662016-05-24 17:13:53 +020014292 MAX_SCHEDULE_TIMEOUT);
14293 if (lret == -ERESTARTSYS)
14294 return lret;
14295
14296 WARN(lret < 0, "waiting returns %li\n", lret);
14297 }
14298
Chris Wilsonc37efb92016-06-17 08:28:47 +010014299 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014300 INTEL_INFO(dev)->cursor_needs_physical) {
14301 int align = IS_I830(dev) ? 16 * 1024 : 256;
14302 ret = i915_gem_object_attach_phys(obj, align);
14303 if (ret)
14304 DRM_DEBUG_KMS("failed to attach phys object\n");
14305 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020014306 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080014307 }
14308
Chris Wilsonc37efb92016-06-17 08:28:47 +010014309 if (ret == 0) {
Chris Wilson27c01aa2016-08-04 07:52:30 +010014310 to_intel_plane_state(new_state)->wait_req =
Chris Wilsond72d9082016-08-04 07:52:31 +010014311 i915_gem_active_get(&obj->last_write,
14312 &obj->base.dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014313 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014314
Matt Roper6beb8c232014-12-01 15:40:14 -080014315 return ret;
14316}
14317
Matt Roper38f3ce32014-12-02 07:45:25 -080014318/**
14319 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14320 * @plane: drm plane to clean up for
14321 * @fb: old framebuffer that was on plane
14322 *
14323 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014324 *
14325 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014326 */
14327void
14328intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014329 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014330{
14331 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014332 struct intel_plane_state *old_intel_state;
Keith Packard84978252016-07-31 00:54:51 -070014333 struct intel_plane_state *intel_state = to_intel_plane_state(plane->state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014334 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14335 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014336
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014337 old_intel_state = to_intel_plane_state(old_state);
14338
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014339 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014340 return;
14341
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014342 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14343 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014344 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014345
Keith Packard84978252016-07-31 00:54:51 -070014346 i915_gem_request_assign(&intel_state->wait_req, NULL);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014347 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014348}
14349
Chandra Konduru6156a452015-04-27 13:48:39 -070014350int
14351skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14352{
14353 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014354 int crtc_clock, cdclk;
14355
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014356 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014357 return DRM_PLANE_HELPER_NO_SCALING;
14358
Chandra Konduru6156a452015-04-27 13:48:39 -070014359 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014360 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014361
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014362 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014363 return DRM_PLANE_HELPER_NO_SCALING;
14364
14365 /*
14366 * skl max scale is lower of:
14367 * close to 3 but not 3, -1 is for that purpose
14368 * or
14369 * cdclk/crtc_clock
14370 */
14371 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14372
14373 return max_scale;
14374}
14375
Matt Roper465c1202014-05-29 08:06:54 -070014376static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014377intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014378 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014379 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014380{
Matt Roper2b875c22014-12-01 15:40:13 -080014381 struct drm_crtc *crtc = state->base.crtc;
14382 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070014383 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014384 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14385 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014386
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014387 if (INTEL_INFO(plane->dev)->gen >= 9) {
14388 /* use scaler when colorkey is not required */
14389 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14390 min_scale = 1;
14391 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14392 }
Sonika Jindald8106362015-04-10 14:37:28 +053014393 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014394 }
Sonika Jindald8106362015-04-10 14:37:28 +053014395
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014396 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14397 &state->dst, &state->clip,
Ville Syrjälä9b8b0132016-06-17 17:13:10 +030014398 state->base.rotation,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014399 min_scale, max_scale,
14400 can_position, true,
14401 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070014402}
14403
Daniel Vetter5a21b662016-05-24 17:13:53 +020014404static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14405 struct drm_crtc_state *old_crtc_state)
14406{
14407 struct drm_device *dev = crtc->dev;
14408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14409 struct intel_crtc_state *old_intel_state =
14410 to_intel_crtc_state(old_crtc_state);
14411 bool modeset = needs_modeset(crtc->state);
14412
14413 /* Perform vblank evasion around commit operation */
14414 intel_pipe_update_start(intel_crtc);
14415
14416 if (modeset)
14417 return;
14418
14419 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14420 intel_color_set_csc(crtc->state);
14421 intel_color_load_luts(crtc->state);
14422 }
14423
14424 if (to_intel_crtc_state(crtc->state)->update_pipe)
14425 intel_update_pipe_config(intel_crtc, old_intel_state);
14426 else if (INTEL_INFO(dev)->gen >= 9)
14427 skl_detach_scalers(intel_crtc);
14428}
14429
14430static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14431 struct drm_crtc_state *old_crtc_state)
14432{
14433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14434
14435 intel_pipe_update_end(intel_crtc, NULL);
14436}
14437
Matt Ropercf4c7c12014-12-04 10:27:42 -080014438/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014439 * intel_plane_destroy - destroy a plane
14440 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014441 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014442 * Common destruction function for all types of planes (primary, cursor,
14443 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014444 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014445void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014446{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014447 if (!plane)
14448 return;
14449
Matt Roper465c1202014-05-29 08:06:54 -070014450 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014451 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014452}
14453
Matt Roper65a3fea2015-01-21 16:35:42 -080014454const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014455 .update_plane = drm_atomic_helper_update_plane,
14456 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014457 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014458 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014459 .atomic_get_property = intel_plane_atomic_get_property,
14460 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014461 .atomic_duplicate_state = intel_plane_duplicate_state,
14462 .atomic_destroy_state = intel_plane_destroy_state,
14463
Matt Roper465c1202014-05-29 08:06:54 -070014464};
14465
14466static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14467 int pipe)
14468{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014469 struct intel_plane *primary = NULL;
14470 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014471 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014472 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014473 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014474
14475 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014476 if (!primary)
14477 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014478
Matt Roper8e7d6882015-01-21 16:35:41 -080014479 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014480 if (!state)
14481 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014482 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014483
Matt Roper465c1202014-05-29 08:06:54 -070014484 primary->can_scale = false;
14485 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014486 if (INTEL_INFO(dev)->gen >= 9) {
14487 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014488 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014489 }
Matt Roper465c1202014-05-29 08:06:54 -070014490 primary->pipe = pipe;
14491 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014492 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014493 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014494 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14495 primary->plane = !pipe;
14496
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014497 if (INTEL_INFO(dev)->gen >= 9) {
14498 intel_primary_formats = skl_primary_formats;
14499 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014500
14501 primary->update_plane = skylake_update_primary_plane;
14502 primary->disable_plane = skylake_disable_primary_plane;
14503 } else if (HAS_PCH_SPLIT(dev)) {
14504 intel_primary_formats = i965_primary_formats;
14505 num_formats = ARRAY_SIZE(i965_primary_formats);
14506
14507 primary->update_plane = ironlake_update_primary_plane;
14508 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014509 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014510 intel_primary_formats = i965_primary_formats;
14511 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014512
14513 primary->update_plane = i9xx_update_primary_plane;
14514 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014515 } else {
14516 intel_primary_formats = i8xx_primary_formats;
14517 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014518
14519 primary->update_plane = i9xx_update_primary_plane;
14520 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014521 }
14522
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014523 if (INTEL_INFO(dev)->gen >= 9)
14524 ret = drm_universal_plane_init(dev, &primary->base, 0,
14525 &intel_plane_funcs,
14526 intel_primary_formats, num_formats,
14527 DRM_PLANE_TYPE_PRIMARY,
14528 "plane 1%c", pipe_name(pipe));
14529 else if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14530 ret = drm_universal_plane_init(dev, &primary->base, 0,
14531 &intel_plane_funcs,
14532 intel_primary_formats, num_formats,
14533 DRM_PLANE_TYPE_PRIMARY,
14534 "primary %c", pipe_name(pipe));
14535 else
14536 ret = drm_universal_plane_init(dev, &primary->base, 0,
14537 &intel_plane_funcs,
14538 intel_primary_formats, num_formats,
14539 DRM_PLANE_TYPE_PRIMARY,
14540 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014541 if (ret)
14542 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014543
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014544 if (INTEL_INFO(dev)->gen >= 4)
14545 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014546
Matt Roperea2c67b2014-12-23 10:41:52 -080014547 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14548
Matt Roper465c1202014-05-29 08:06:54 -070014549 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014550
14551fail:
14552 kfree(state);
14553 kfree(primary);
14554
14555 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014556}
14557
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014558void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14559{
14560 if (!dev->mode_config.rotation_property) {
14561 unsigned long flags = BIT(DRM_ROTATE_0) |
14562 BIT(DRM_ROTATE_180);
14563
14564 if (INTEL_INFO(dev)->gen >= 9)
14565 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14566
14567 dev->mode_config.rotation_property =
14568 drm_mode_create_rotation_property(dev, flags);
14569 }
14570 if (dev->mode_config.rotation_property)
14571 drm_object_attach_property(&plane->base.base,
14572 dev->mode_config.rotation_property,
14573 plane->base.state->rotation);
14574}
14575
Matt Roper3d7d6512014-06-10 08:28:13 -070014576static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014577intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014578 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014579 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014580{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014581 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014582 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014583 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014584 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014585 unsigned stride;
14586 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014587
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014588 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14589 &state->dst, &state->clip,
Ville Syrjälä9b8b0132016-06-17 17:13:10 +030014590 state->base.rotation,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014591 DRM_PLANE_HELPER_NO_SCALING,
14592 DRM_PLANE_HELPER_NO_SCALING,
14593 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014594 if (ret)
14595 return ret;
14596
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014597 /* if we want to turn off the cursor ignore width and height */
14598 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014599 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014600
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014601 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014602 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014603 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14604 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014605 return -EINVAL;
14606 }
14607
Matt Roperea2c67b2014-12-23 10:41:52 -080014608 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14609 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014610 DRM_DEBUG_KMS("buffer is too small\n");
14611 return -ENOMEM;
14612 }
14613
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014614 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014615 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014616 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014617 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014618
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014619 /*
14620 * There's something wrong with the cursor on CHV pipe C.
14621 * If it straddles the left edge of the screen then
14622 * moving it away from the edge or disabling it often
14623 * results in a pipe underrun, and often that can lead to
14624 * dead pipe (constant underrun reported, and it scans
14625 * out just a solid color). To recover from that, the
14626 * display power well must be turned off and on again.
14627 * Refuse the put the cursor into that compromised position.
14628 */
14629 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14630 state->visible && state->base.crtc_x < 0) {
14631 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14632 return -EINVAL;
14633 }
14634
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014635 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014636}
14637
Matt Roperf4a2cf22014-12-01 15:40:12 -080014638static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014639intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014640 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014641{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14643
14644 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014645 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014646}
14647
14648static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014649intel_update_cursor_plane(struct drm_plane *plane,
14650 const struct intel_crtc_state *crtc_state,
14651 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014652{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014653 struct drm_crtc *crtc = crtc_state->base.crtc;
14654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014655 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014656 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014657 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014658
Matt Roperf4a2cf22014-12-01 15:40:12 -080014659 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014660 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014661 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014662 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014663 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014664 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014665
Gustavo Padovana912f122014-12-01 15:40:10 -080014666 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014667 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014668}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014669
Matt Roper3d7d6512014-06-10 08:28:13 -070014670static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14671 int pipe)
14672{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014673 struct intel_plane *cursor = NULL;
14674 struct intel_plane_state *state = NULL;
14675 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070014676
14677 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014678 if (!cursor)
14679 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070014680
Matt Roper8e7d6882015-01-21 16:35:41 -080014681 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014682 if (!state)
14683 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014684 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014685
Matt Roper3d7d6512014-06-10 08:28:13 -070014686 cursor->can_scale = false;
14687 cursor->max_downscale = 1;
14688 cursor->pipe = pipe;
14689 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014690 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014691 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014692 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014693 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014694
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014695 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14696 &intel_plane_funcs,
14697 intel_cursor_formats,
14698 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014699 DRM_PLANE_TYPE_CURSOR,
14700 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014701 if (ret)
14702 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014703
14704 if (INTEL_INFO(dev)->gen >= 4) {
14705 if (!dev->mode_config.rotation_property)
14706 dev->mode_config.rotation_property =
14707 drm_mode_create_rotation_property(dev,
14708 BIT(DRM_ROTATE_0) |
14709 BIT(DRM_ROTATE_180));
14710 if (dev->mode_config.rotation_property)
14711 drm_object_attach_property(&cursor->base.base,
14712 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014713 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014714 }
14715
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014716 if (INTEL_INFO(dev)->gen >=9)
14717 state->scaler_id = -1;
14718
Matt Roperea2c67b2014-12-23 10:41:52 -080014719 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14720
Matt Roper3d7d6512014-06-10 08:28:13 -070014721 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014722
14723fail:
14724 kfree(state);
14725 kfree(cursor);
14726
14727 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014728}
14729
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014730static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14731 struct intel_crtc_state *crtc_state)
14732{
14733 int i;
14734 struct intel_scaler *intel_scaler;
14735 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14736
14737 for (i = 0; i < intel_crtc->num_scalers; i++) {
14738 intel_scaler = &scaler_state->scalers[i];
14739 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014740 intel_scaler->mode = PS_SCALER_MODE_DYN;
14741 }
14742
14743 scaler_state->scaler_id = -1;
14744}
14745
Hannes Ederb358d0a2008-12-18 21:18:47 +010014746static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014747{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014748 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014749 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014750 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014751 struct drm_plane *primary = NULL;
14752 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014753 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014754
Daniel Vetter955382f2013-09-19 14:05:45 +020014755 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014756 if (intel_crtc == NULL)
14757 return;
14758
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014759 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14760 if (!crtc_state)
14761 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014762 intel_crtc->config = crtc_state;
14763 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014764 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014765
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014766 /* initialize shared scalers */
14767 if (INTEL_INFO(dev)->gen >= 9) {
14768 if (pipe == PIPE_C)
14769 intel_crtc->num_scalers = 1;
14770 else
14771 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14772
14773 skl_init_scalers(dev, intel_crtc, crtc_state);
14774 }
14775
Matt Roper465c1202014-05-29 08:06:54 -070014776 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014777 if (!primary)
14778 goto fail;
14779
14780 cursor = intel_cursor_plane_create(dev, pipe);
14781 if (!cursor)
14782 goto fail;
14783
Matt Roper465c1202014-05-29 08:06:54 -070014784 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030014785 cursor, &intel_crtc_funcs,
14786 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070014787 if (ret)
14788 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014789
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014790 /*
14791 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014792 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014793 */
Jesse Barnes80824002009-09-10 15:28:06 -070014794 intel_crtc->pipe = pipe;
14795 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014796 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014797 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014798 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014799 }
14800
Chris Wilson4b0e3332014-05-30 16:35:26 +030014801 intel_crtc->cursor_base = ~0;
14802 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014803 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014804
Ville Syrjälä852eb002015-06-24 22:00:07 +030014805 intel_crtc->wm.cxsr_allowed = true;
14806
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014807 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14808 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14809 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14810 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14811
Jesse Barnes79e53942008-11-07 14:24:08 -080014812 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014813
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014814 intel_color_init(&intel_crtc->base);
14815
Daniel Vetter87b6b102014-05-15 15:33:46 +020014816 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014817 return;
14818
14819fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014820 intel_plane_destroy(primary);
14821 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014822 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014823 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014824}
14825
Jesse Barnes752aa882013-10-31 18:55:49 +020014826enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14827{
14828 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014829 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014830
Rob Clark51fd3712013-11-19 12:10:12 -050014831 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014832
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014833 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014834 return INVALID_PIPE;
14835
14836 return to_intel_crtc(encoder->crtc)->pipe;
14837}
14838
Carl Worth08d7b3d2009-04-29 14:43:54 -070014839int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014840 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014841{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014842 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014843 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014844 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014845
Rob Clark7707e652014-07-17 23:30:04 -040014846 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014847 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014848 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014849
Rob Clark7707e652014-07-17 23:30:04 -040014850 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014851 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014852
Daniel Vetterc05422d2009-08-11 16:05:30 +020014853 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014854}
14855
Daniel Vetter66a92782012-07-12 20:08:18 +020014856static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014857{
Daniel Vetter66a92782012-07-12 20:08:18 +020014858 struct drm_device *dev = encoder->base.dev;
14859 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014860 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014861 int entry = 0;
14862
Damien Lespiaub2784e12014-08-05 11:29:37 +010014863 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014864 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014865 index_mask |= (1 << entry);
14866
Jesse Barnes79e53942008-11-07 14:24:08 -080014867 entry++;
14868 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014869
Jesse Barnes79e53942008-11-07 14:24:08 -080014870 return index_mask;
14871}
14872
Chris Wilson4d302442010-12-14 19:21:29 +000014873static bool has_edp_a(struct drm_device *dev)
14874{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014875 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4d302442010-12-14 19:21:29 +000014876
14877 if (!IS_MOBILE(dev))
14878 return false;
14879
14880 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14881 return false;
14882
Damien Lespiaue3589902014-02-07 19:12:50 +000014883 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014884 return false;
14885
14886 return true;
14887}
14888
Jesse Barnes84b4e042014-06-25 08:24:29 -070014889static bool intel_crt_present(struct drm_device *dev)
14890{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014891 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes84b4e042014-06-25 08:24:29 -070014892
Damien Lespiau884497e2013-12-03 13:56:23 +000014893 if (INTEL_INFO(dev)->gen >= 9)
14894 return false;
14895
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014896 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014897 return false;
14898
14899 if (IS_CHERRYVIEW(dev))
14900 return false;
14901
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014902 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14903 return false;
14904
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014905 /* DDI E can't be used if DDI A requires 4 lanes */
14906 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14907 return false;
14908
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014909 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014910 return false;
14911
14912 return true;
14913}
14914
Imre Deak8090ba82016-08-10 14:07:33 +030014915void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14916{
14917 int pps_num;
14918 int pps_idx;
14919
14920 if (HAS_DDI(dev_priv))
14921 return;
14922 /*
14923 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14924 * everywhere where registers can be write protected.
14925 */
14926 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14927 pps_num = 2;
14928 else
14929 pps_num = 1;
14930
14931 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14932 u32 val = I915_READ(PP_CONTROL(pps_idx));
14933
14934 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14935 I915_WRITE(PP_CONTROL(pps_idx), val);
14936 }
14937}
14938
Imre Deak44cb7342016-08-10 14:07:29 +030014939static void intel_pps_init(struct drm_i915_private *dev_priv)
14940{
14941 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
14942 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14943 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14944 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14945 else
14946 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014947
14948 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014949}
14950
Jesse Barnes79e53942008-11-07 14:24:08 -080014951static void intel_setup_outputs(struct drm_device *dev)
14952{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014953 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4ef69c72010-09-09 15:14:28 +010014954 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014955 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014956
Imre Deak44cb7342016-08-10 14:07:29 +030014957 intel_pps_init(dev_priv);
14958
Imre Deak97a824e12016-06-21 11:51:47 +030014959 /*
14960 * intel_edp_init_connector() depends on this completing first, to
14961 * prevent the registeration of both eDP and LVDS and the incorrect
14962 * sharing of the PPS.
14963 */
Daniel Vetterc9093352013-06-06 22:22:47 +020014964 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014965
Jesse Barnes84b4e042014-06-25 08:24:29 -070014966 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014967 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014968
Vandana Kannanc776eb22014-08-19 12:05:01 +053014969 if (IS_BROXTON(dev)) {
14970 /*
14971 * FIXME: Broxton doesn't support port detection via the
14972 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14973 * detect the ports.
14974 */
14975 intel_ddi_init(dev, PORT_A);
14976 intel_ddi_init(dev, PORT_B);
14977 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014978
14979 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053014980 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014981 int found;
14982
Jesse Barnesde31fac2015-03-06 15:53:32 -080014983 /*
14984 * Haswell uses DDI functions to detect digital outputs.
14985 * On SKL pre-D0 the strap isn't connected, so we assume
14986 * it's there.
14987 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014988 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014989 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014990 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014991 intel_ddi_init(dev, PORT_A);
14992
14993 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14994 * register */
14995 found = I915_READ(SFUSE_STRAP);
14996
14997 if (found & SFUSE_STRAP_DDIB_DETECTED)
14998 intel_ddi_init(dev, PORT_B);
14999 if (found & SFUSE_STRAP_DDIC_DETECTED)
15000 intel_ddi_init(dev, PORT_C);
15001 if (found & SFUSE_STRAP_DDID_DETECTED)
15002 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015003 /*
15004 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15005 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015006 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015007 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15008 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15009 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15010 intel_ddi_init(dev, PORT_E);
15011
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015012 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015013 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020015014 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015015
15016 if (has_edp_a(dev))
15017 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015018
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015019 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015020 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015021 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015022 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015023 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015024 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015025 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015026 }
15027
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015028 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015029 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015030
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015031 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015032 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015033
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015034 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015035 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015036
Daniel Vetter270b3042012-10-27 15:52:05 +020015037 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015038 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080015039 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015040 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015041
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015042 /*
15043 * The DP_DETECTED bit is the latched state of the DDC
15044 * SDA pin at boot. However since eDP doesn't require DDC
15045 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15046 * eDP ports may have been muxed to an alternate function.
15047 * Thus we can't rely on the DP_DETECTED bit alone to detect
15048 * eDP ports. Consult the VBT as well as DP_DETECTED to
15049 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015050 *
15051 * Sadly the straps seem to be missing sometimes even for HDMI
15052 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15053 * and VBT for the presence of the port. Additionally we can't
15054 * trust the port type the VBT declares as we've seen at least
15055 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015056 */
Chris Wilson457c52d2016-06-01 08:27:50 +010015057 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015058 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15059 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015060 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015061 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015062 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015063
Chris Wilson457c52d2016-06-01 08:27:50 +010015064 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015065 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15066 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015067 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015068 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015069 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015070
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015071 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015072 /*
15073 * eDP not supported on port D,
15074 * so no need to worry about it
15075 */
15076 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15077 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015078 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015079 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15080 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015081 }
15082
Jani Nikula3cfca972013-08-27 15:12:26 +030015083 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020015084 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015085 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015086
Paulo Zanonie2debe92013-02-18 19:00:27 -030015087 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015088 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015089 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015090 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015091 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015092 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015093 }
Ma Ling27185ae2009-08-24 13:50:23 +080015094
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015095 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015096 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015097 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015098
15099 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015100
Paulo Zanonie2debe92013-02-18 19:00:27 -030015101 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015102 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015103 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015104 }
Ma Ling27185ae2009-08-24 13:50:23 +080015105
Paulo Zanonie2debe92013-02-18 19:00:27 -030015106 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015107
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015108 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015109 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015110 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015111 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015112 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015113 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015114 }
Ma Ling27185ae2009-08-24 13:50:23 +080015115
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015116 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030015117 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015118 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070015119 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015120 intel_dvo_init(dev);
15121
Zhenyu Wang103a1962009-11-27 11:44:36 +080015122 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015123 intel_tv_init(dev);
15124
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080015125 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015126
Damien Lespiaub2784e12014-08-05 11:29:37 +010015127 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015128 encoder->base.possible_crtcs = encoder->crtc_mask;
15129 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015130 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015131 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015132
Paulo Zanonidde86e22012-12-01 12:04:25 -020015133 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020015134
15135 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015136}
15137
15138static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15139{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015140 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015141 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015142
Daniel Vetteref2d6332014-02-10 18:00:38 +010015143 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015144 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015145 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015146 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015147 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015148 kfree(intel_fb);
15149}
15150
15151static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015152 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015153 unsigned int *handle)
15154{
15155 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015156 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015157
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015158 if (obj->userptr.mm) {
15159 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15160 return -EINVAL;
15161 }
15162
Chris Wilson05394f32010-11-08 19:18:58 +000015163 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015164}
15165
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015166static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15167 struct drm_file *file,
15168 unsigned flags, unsigned color,
15169 struct drm_clip_rect *clips,
15170 unsigned num_clips)
15171{
15172 struct drm_device *dev = fb->dev;
15173 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15174 struct drm_i915_gem_object *obj = intel_fb->obj;
15175
15176 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015177 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015178 mutex_unlock(&dev->struct_mutex);
15179
15180 return 0;
15181}
15182
Jesse Barnes79e53942008-11-07 14:24:08 -080015183static const struct drm_framebuffer_funcs intel_fb_funcs = {
15184 .destroy = intel_user_framebuffer_destroy,
15185 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015186 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015187};
15188
Damien Lespiaub3218032015-02-27 11:15:18 +000015189static
15190u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
15191 uint32_t pixel_format)
15192{
15193 u32 gen = INTEL_INFO(dev)->gen;
15194
15195 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015196 int cpp = drm_format_plane_cpp(pixel_format, 0);
15197
Damien Lespiaub3218032015-02-27 11:15:18 +000015198 /* "The stride in bytes must not exceed the of the size of 8K
15199 * pixels and 32K bytes."
15200 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015201 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080015202 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015203 return 32*1024;
15204 } else if (gen >= 4) {
15205 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15206 return 16*1024;
15207 else
15208 return 32*1024;
15209 } else if (gen >= 3) {
15210 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15211 return 8*1024;
15212 else
15213 return 16*1024;
15214 } else {
15215 /* XXX DSPC is limited to 4k tiled */
15216 return 8*1024;
15217 }
15218}
15219
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015220static int intel_framebuffer_init(struct drm_device *dev,
15221 struct intel_framebuffer *intel_fb,
15222 struct drm_mode_fb_cmd2 *mode_cmd,
15223 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015224{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015225 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015226 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015227 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015228 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080015229
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015230 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15231
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015232 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015233 /*
15234 * If there's a fence, enforce that
15235 * the fb modifier and tiling mode match.
15236 */
15237 if (tiling != I915_TILING_NONE &&
15238 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015239 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15240 return -EINVAL;
15241 }
15242 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015243 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015244 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015245 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015246 DRM_DEBUG("No Y tiling for legacy addfb\n");
15247 return -EINVAL;
15248 }
15249 }
15250
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015251 /* Passed in modifier sanity checking. */
15252 switch (mode_cmd->modifier[0]) {
15253 case I915_FORMAT_MOD_Y_TILED:
15254 case I915_FORMAT_MOD_Yf_TILED:
15255 if (INTEL_INFO(dev)->gen < 9) {
15256 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15257 mode_cmd->modifier[0]);
15258 return -EINVAL;
15259 }
15260 case DRM_FORMAT_MOD_NONE:
15261 case I915_FORMAT_MOD_X_TILED:
15262 break;
15263 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015264 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15265 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015266 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015267 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015268
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015269 /*
15270 * gen2/3 display engine uses the fence if present,
15271 * so the tiling mode must match the fb modifier exactly.
15272 */
15273 if (INTEL_INFO(dev_priv)->gen < 4 &&
15274 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15275 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15276 return -EINVAL;
15277 }
15278
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015279 stride_alignment = intel_fb_stride_alignment(dev_priv,
15280 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015281 mode_cmd->pixel_format);
15282 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15283 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15284 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015285 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015286 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015287
Damien Lespiaub3218032015-02-27 11:15:18 +000015288 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
15289 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015290 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015291 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15292 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015293 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015294 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015295 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015296 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015297
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015298 /*
15299 * If there's a fence, enforce that
15300 * the fb pitch and fence stride match.
15301 */
15302 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015303 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015304 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015305 mode_cmd->pitches[0],
15306 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015307 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015308 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015309
Ville Syrjälä57779d02012-10-31 17:50:14 +020015310 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015311 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015312 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015313 case DRM_FORMAT_RGB565:
15314 case DRM_FORMAT_XRGB8888:
15315 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015316 break;
15317 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015318 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015319 DRM_DEBUG("unsupported pixel format: %s\n",
15320 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015321 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015322 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015323 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015324 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080015325 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
15326 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015327 DRM_DEBUG("unsupported pixel format: %s\n",
15328 drm_get_format_name(mode_cmd->pixel_format));
15329 return -EINVAL;
15330 }
15331 break;
15332 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015333 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015334 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015335 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015336 DRM_DEBUG("unsupported pixel format: %s\n",
15337 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015338 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015339 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015340 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015341 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080015342 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010015343 DRM_DEBUG("unsupported pixel format: %s\n",
15344 drm_get_format_name(mode_cmd->pixel_format));
15345 return -EINVAL;
15346 }
15347 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015348 case DRM_FORMAT_YUYV:
15349 case DRM_FORMAT_UYVY:
15350 case DRM_FORMAT_YVYU:
15351 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015352 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015353 DRM_DEBUG("unsupported pixel format: %s\n",
15354 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015355 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015356 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015357 break;
15358 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015359 DRM_DEBUG("unsupported pixel format: %s\n",
15360 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010015361 return -EINVAL;
15362 }
15363
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015364 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15365 if (mode_cmd->offsets[0] != 0)
15366 return -EINVAL;
15367
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015368 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15369 intel_fb->obj = obj;
15370
Ville Syrjälä6687c902015-09-15 13:16:41 +030015371 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15372 if (ret)
15373 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015374
Jesse Barnes79e53942008-11-07 14:24:08 -080015375 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15376 if (ret) {
15377 DRM_ERROR("framebuffer init failed %d\n", ret);
15378 return ret;
15379 }
15380
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015381 intel_fb->obj->framebuffer_references++;
15382
Jesse Barnes79e53942008-11-07 14:24:08 -080015383 return 0;
15384}
15385
Jesse Barnes79e53942008-11-07 14:24:08 -080015386static struct drm_framebuffer *
15387intel_user_framebuffer_create(struct drm_device *dev,
15388 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020015389 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015390{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015391 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015392 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015393 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015394
Chris Wilson03ac0642016-07-20 13:31:51 +010015395 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15396 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015397 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015398
Daniel Vetter92907cb2015-11-23 09:04:05 +010015399 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015400 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010015401 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015402
15403 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015404}
15405
Daniel Vetter06957262015-08-10 13:34:08 +020015406#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020015407static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020015408{
15409}
15410#endif
15411
Jesse Barnes79e53942008-11-07 14:24:08 -080015412static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015413 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015414 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015415 .atomic_check = intel_atomic_check,
15416 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015417 .atomic_state_alloc = intel_atomic_state_alloc,
15418 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015419};
15420
Imre Deak88212942016-03-16 13:38:53 +020015421/**
15422 * intel_init_display_hooks - initialize the display modesetting hooks
15423 * @dev_priv: device private
15424 */
15425void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015426{
Imre Deak88212942016-03-16 13:38:53 +020015427 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015428 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015429 dev_priv->display.get_initial_plane_config =
15430 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015431 dev_priv->display.crtc_compute_clock =
15432 haswell_crtc_compute_clock;
15433 dev_priv->display.crtc_enable = haswell_crtc_enable;
15434 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015435 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015436 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015437 dev_priv->display.get_initial_plane_config =
15438 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015439 dev_priv->display.crtc_compute_clock =
15440 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015441 dev_priv->display.crtc_enable = haswell_crtc_enable;
15442 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015443 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015444 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015445 dev_priv->display.get_initial_plane_config =
15446 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015447 dev_priv->display.crtc_compute_clock =
15448 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015449 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15450 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015451 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015452 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015453 dev_priv->display.get_initial_plane_config =
15454 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015455 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15456 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15457 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15458 } else if (IS_VALLEYVIEW(dev_priv)) {
15459 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15460 dev_priv->display.get_initial_plane_config =
15461 i9xx_get_initial_plane_config;
15462 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015463 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15464 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015465 } else if (IS_G4X(dev_priv)) {
15466 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15467 dev_priv->display.get_initial_plane_config =
15468 i9xx_get_initial_plane_config;
15469 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15470 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15471 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015472 } else if (IS_PINEVIEW(dev_priv)) {
15473 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15474 dev_priv->display.get_initial_plane_config =
15475 i9xx_get_initial_plane_config;
15476 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15477 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15478 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015479 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015480 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015481 dev_priv->display.get_initial_plane_config =
15482 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015483 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015484 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15485 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015486 } else {
15487 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15488 dev_priv->display.get_initial_plane_config =
15489 i9xx_get_initial_plane_config;
15490 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15491 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15492 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015493 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015494
Jesse Barnese70236a2009-09-21 10:42:27 -070015495 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020015496 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015497 dev_priv->display.get_display_clock_speed =
15498 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015499 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015500 dev_priv->display.get_display_clock_speed =
15501 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015502 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015503 dev_priv->display.get_display_clock_speed =
15504 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015505 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015506 dev_priv->display.get_display_clock_speed =
15507 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015508 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015509 dev_priv->display.get_display_clock_speed =
15510 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015511 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015512 dev_priv->display.get_display_clock_speed =
15513 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015514 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15515 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015516 dev_priv->display.get_display_clock_speed =
15517 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015518 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015519 dev_priv->display.get_display_clock_speed =
15520 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015521 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015522 dev_priv->display.get_display_clock_speed =
15523 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015524 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015525 dev_priv->display.get_display_clock_speed =
15526 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015527 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015528 dev_priv->display.get_display_clock_speed =
15529 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015530 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015531 dev_priv->display.get_display_clock_speed =
15532 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015533 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015534 dev_priv->display.get_display_clock_speed =
15535 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015536 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015537 dev_priv->display.get_display_clock_speed =
15538 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015539 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015540 dev_priv->display.get_display_clock_speed =
15541 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015542 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015543 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015544 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015545 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015546 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015547 dev_priv->display.get_display_clock_speed =
15548 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015549 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015550
Imre Deak88212942016-03-16 13:38:53 +020015551 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015552 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015553 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015554 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015555 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015556 /* FIXME: detect B0+ stepping and use auto training */
15557 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015558 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015559 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030015560 }
15561
15562 if (IS_BROADWELL(dev_priv)) {
15563 dev_priv->display.modeset_commit_cdclk =
15564 broadwell_modeset_commit_cdclk;
15565 dev_priv->display.modeset_calc_cdclk =
15566 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015567 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015568 dev_priv->display.modeset_commit_cdclk =
15569 valleyview_modeset_commit_cdclk;
15570 dev_priv->display.modeset_calc_cdclk =
15571 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015572 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015573 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030015574 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015575 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030015576 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030015577 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
15578 dev_priv->display.modeset_commit_cdclk =
15579 skl_modeset_commit_cdclk;
15580 dev_priv->display.modeset_calc_cdclk =
15581 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015582 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020015583
15584 switch (INTEL_INFO(dev_priv)->gen) {
15585 case 2:
15586 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15587 break;
15588
15589 case 3:
15590 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15591 break;
15592
15593 case 4:
15594 case 5:
15595 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15596 break;
15597
15598 case 6:
15599 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15600 break;
15601 case 7:
15602 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
15603 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15604 break;
15605 case 9:
15606 /* Drop through - unsupported since execlist only. */
15607 default:
15608 /* Default just returns -ENODEV to indicate unsupported */
15609 dev_priv->display.queue_flip = intel_default_queue_flip;
15610 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015611}
15612
Jesse Barnesb690e962010-07-19 13:53:12 -070015613/*
15614 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15615 * resume, or other times. This quirk makes sure that's the case for
15616 * affected systems.
15617 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015618static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015619{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015620 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070015621
15622 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015623 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015624}
15625
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015626static void quirk_pipeb_force(struct drm_device *dev)
15627{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015628 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015629
15630 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15631 DRM_INFO("applying pipe b force quirk\n");
15632}
15633
Keith Packard435793d2011-07-12 14:56:22 -070015634/*
15635 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15636 */
15637static void quirk_ssc_force_disable(struct drm_device *dev)
15638{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015639 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070015640 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015641 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015642}
15643
Carsten Emde4dca20e2012-03-15 15:56:26 +010015644/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015645 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15646 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015647 */
15648static void quirk_invert_brightness(struct drm_device *dev)
15649{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015650 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010015651 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015652 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015653}
15654
Scot Doyle9c72cc62014-07-03 23:27:50 +000015655/* Some VBT's incorrectly indicate no backlight is present */
15656static void quirk_backlight_present(struct drm_device *dev)
15657{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015658 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000015659 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15660 DRM_INFO("applying backlight present quirk\n");
15661}
15662
Jesse Barnesb690e962010-07-19 13:53:12 -070015663struct intel_quirk {
15664 int device;
15665 int subsystem_vendor;
15666 int subsystem_device;
15667 void (*hook)(struct drm_device *dev);
15668};
15669
Egbert Eich5f85f172012-10-14 15:46:38 +020015670/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15671struct intel_dmi_quirk {
15672 void (*hook)(struct drm_device *dev);
15673 const struct dmi_system_id (*dmi_id_list)[];
15674};
15675
15676static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15677{
15678 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15679 return 1;
15680}
15681
15682static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15683 {
15684 .dmi_id_list = &(const struct dmi_system_id[]) {
15685 {
15686 .callback = intel_dmi_reverse_brightness,
15687 .ident = "NCR Corporation",
15688 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15689 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15690 },
15691 },
15692 { } /* terminating entry */
15693 },
15694 .hook = quirk_invert_brightness,
15695 },
15696};
15697
Ben Widawskyc43b5632012-04-16 14:07:40 -070015698static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015699 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15700 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15701
Jesse Barnesb690e962010-07-19 13:53:12 -070015702 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15703 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15704
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015705 /* 830 needs to leave pipe A & dpll A up */
15706 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15707
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015708 /* 830 needs to leave pipe B & dpll B up */
15709 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15710
Keith Packard435793d2011-07-12 14:56:22 -070015711 /* Lenovo U160 cannot use SSC on LVDS */
15712 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015713
15714 /* Sony Vaio Y cannot use SSC on LVDS */
15715 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015716
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015717 /* Acer Aspire 5734Z must invert backlight brightness */
15718 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15719
15720 /* Acer/eMachines G725 */
15721 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15722
15723 /* Acer/eMachines e725 */
15724 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15725
15726 /* Acer/Packard Bell NCL20 */
15727 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15728
15729 /* Acer Aspire 4736Z */
15730 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015731
15732 /* Acer Aspire 5336 */
15733 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015734
15735 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15736 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015737
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015738 /* Acer C720 Chromebook (Core i3 4005U) */
15739 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15740
jens steinb2a96012014-10-28 20:25:53 +010015741 /* Apple Macbook 2,1 (Core 2 T7400) */
15742 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15743
Jani Nikula1b9448b02015-11-05 11:49:59 +020015744 /* Apple Macbook 4,1 */
15745 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15746
Scot Doyled4967d82014-07-03 23:27:52 +000015747 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15748 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015749
15750 /* HP Chromebook 14 (Celeron 2955U) */
15751 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015752
15753 /* Dell Chromebook 11 */
15754 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015755
15756 /* Dell Chromebook 11 (2015 version) */
15757 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015758};
15759
15760static void intel_init_quirks(struct drm_device *dev)
15761{
15762 struct pci_dev *d = dev->pdev;
15763 int i;
15764
15765 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15766 struct intel_quirk *q = &intel_quirks[i];
15767
15768 if (d->device == q->device &&
15769 (d->subsystem_vendor == q->subsystem_vendor ||
15770 q->subsystem_vendor == PCI_ANY_ID) &&
15771 (d->subsystem_device == q->subsystem_device ||
15772 q->subsystem_device == PCI_ANY_ID))
15773 q->hook(dev);
15774 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015775 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15776 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15777 intel_dmi_quirks[i].hook(dev);
15778 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015779}
15780
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015781/* Disable the VGA plane that we never use */
15782static void i915_disable_vga(struct drm_device *dev)
15783{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015784 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015785 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015786 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015787
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015788 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015789 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015790 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015791 sr1 = inb(VGA_SR_DATA);
15792 outb(sr1 | 1<<5, VGA_SR_DATA);
15793 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15794 udelay(300);
15795
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015796 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015797 POSTING_READ(vga_reg);
15798}
15799
Daniel Vetterf8175862012-04-10 15:50:11 +020015800void intel_modeset_init_hw(struct drm_device *dev)
15801{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015802 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015803
Ville Syrjäläb6283052015-06-03 15:45:07 +030015804 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015805
15806 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15807
Daniel Vetterf8175862012-04-10 15:50:11 +020015808 intel_init_clock_gating(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015809}
15810
Matt Roperd93c0372015-12-03 11:37:41 -080015811/*
15812 * Calculate what we think the watermarks should be for the state we've read
15813 * out of the hardware and then immediately program those watermarks so that
15814 * we ensure the hardware settings match our internal state.
15815 *
15816 * We can calculate what we think WM's should be by creating a duplicate of the
15817 * current state (which was constructed during hardware readout) and running it
15818 * through the atomic check code to calculate new watermark values in the
15819 * state object.
15820 */
15821static void sanitize_watermarks(struct drm_device *dev)
15822{
15823 struct drm_i915_private *dev_priv = to_i915(dev);
15824 struct drm_atomic_state *state;
15825 struct drm_crtc *crtc;
15826 struct drm_crtc_state *cstate;
15827 struct drm_modeset_acquire_ctx ctx;
15828 int ret;
15829 int i;
15830
15831 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015832 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015833 return;
15834
15835 /*
15836 * We need to hold connection_mutex before calling duplicate_state so
15837 * that the connector loop is protected.
15838 */
15839 drm_modeset_acquire_init(&ctx, 0);
15840retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015841 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015842 if (ret == -EDEADLK) {
15843 drm_modeset_backoff(&ctx);
15844 goto retry;
15845 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015846 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015847 }
15848
15849 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15850 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015851 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015852
Matt Ropered4a6a72016-02-23 17:20:13 -080015853 /*
15854 * Hardware readout is the only time we don't want to calculate
15855 * intermediate watermarks (since we don't trust the current
15856 * watermarks).
15857 */
15858 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15859
Matt Roperd93c0372015-12-03 11:37:41 -080015860 ret = intel_atomic_check(dev, state);
15861 if (ret) {
15862 /*
15863 * If we fail here, it means that the hardware appears to be
15864 * programmed in a way that shouldn't be possible, given our
15865 * understanding of watermark requirements. This might mean a
15866 * mistake in the hardware readout code or a mistake in the
15867 * watermark calculations for a given platform. Raise a WARN
15868 * so that this is noticeable.
15869 *
15870 * If this actually happens, we'll have to just leave the
15871 * BIOS-programmed watermarks untouched and hope for the best.
15872 */
15873 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015874 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015875 }
15876
15877 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080015878 for_each_crtc_in_state(state, crtc, cstate, i) {
15879 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15880
Matt Ropered4a6a72016-02-23 17:20:13 -080015881 cs->wm.need_postvbl_update = true;
15882 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015883 }
15884
15885 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015886fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015887 drm_modeset_drop_locks(&ctx);
15888 drm_modeset_acquire_fini(&ctx);
15889}
15890
Jesse Barnes79e53942008-11-07 14:24:08 -080015891void intel_modeset_init(struct drm_device *dev)
15892{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015893 struct drm_i915_private *dev_priv = to_i915(dev);
15894 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015895 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015896 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015897 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015898
15899 drm_mode_config_init(dev);
15900
15901 dev->mode_config.min_width = 0;
15902 dev->mode_config.min_height = 0;
15903
Dave Airlie019d96c2011-09-29 16:20:42 +010015904 dev->mode_config.preferred_depth = 24;
15905 dev->mode_config.prefer_shadow = 1;
15906
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015907 dev->mode_config.allow_fb_modifiers = true;
15908
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015909 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015910
Jesse Barnesb690e962010-07-19 13:53:12 -070015911 intel_init_quirks(dev);
15912
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015913 intel_init_pm(dev);
15914
Ben Widawskye3c74752013-04-05 13:12:39 -070015915 if (INTEL_INFO(dev)->num_pipes == 0)
15916 return;
15917
Lukas Wunner69f92f62015-07-15 13:57:35 +020015918 /*
15919 * There may be no VBT; and if the BIOS enabled SSC we can
15920 * just keep using it to avoid unnecessary flicker. Whereas if the
15921 * BIOS isn't using it, don't assume it will work even if the VBT
15922 * indicates as much.
15923 */
15924 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15925 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15926 DREF_SSC1_ENABLE);
15927
15928 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15929 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15930 bios_lvds_use_ssc ? "en" : "dis",
15931 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15932 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15933 }
15934 }
15935
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015936 if (IS_GEN2(dev)) {
15937 dev->mode_config.max_width = 2048;
15938 dev->mode_config.max_height = 2048;
15939 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015940 dev->mode_config.max_width = 4096;
15941 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015942 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015943 dev->mode_config.max_width = 8192;
15944 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015945 }
Damien Lespiau068be562014-03-28 14:17:49 +000015946
Ville Syrjälädc41c152014-08-13 11:57:05 +030015947 if (IS_845G(dev) || IS_I865G(dev)) {
15948 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15949 dev->mode_config.cursor_height = 1023;
15950 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015951 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15952 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15953 } else {
15954 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15955 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15956 }
15957
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015958 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015959
Zhao Yakui28c97732009-10-09 11:39:41 +080015960 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015961 INTEL_INFO(dev)->num_pipes,
15962 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015963
Damien Lespiau055e3932014-08-18 13:49:10 +010015964 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015965 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015966 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015967 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015968 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015969 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015970 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015971 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015972 }
15973
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015974 intel_update_czclk(dev_priv);
15975 intel_update_cdclk(dev);
15976
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015977 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015978
Ville Syrjäläb2045352016-05-13 23:41:27 +030015979 if (dev_priv->max_cdclk_freq == 0)
15980 intel_update_max_cdclk(dev);
15981
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015982 /* Just disable it once at startup */
15983 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015984 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015985
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015986 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015987 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015988 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015989
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015990 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015991 struct intel_initial_plane_config plane_config = {};
15992
Jesse Barnes46f297f2014-03-07 08:57:48 -080015993 if (!crtc->active)
15994 continue;
15995
Jesse Barnes46f297f2014-03-07 08:57:48 -080015996 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015997 * Note that reserving the BIOS fb up front prevents us
15998 * from stuffing other stolen allocations like the ring
15999 * on top. This prevents some ugliness at boot time, and
16000 * can even allow for smooth boot transitions if the BIOS
16001 * fb is large enough for the active pipe configuration.
16002 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016003 dev_priv->display.get_initial_plane_config(crtc,
16004 &plane_config);
16005
16006 /*
16007 * If the fb is shared between multiple heads, we'll
16008 * just get the first one.
16009 */
16010 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016011 }
Matt Roperd93c0372015-12-03 11:37:41 -080016012
16013 /*
16014 * Make sure hardware watermarks really match the state we read out.
16015 * Note that we need to do this after reconstructing the BIOS fb's
16016 * since the watermark calculation done here will use pstate->fb.
16017 */
16018 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016019}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016020
Daniel Vetter7fad7982012-07-04 17:51:47 +020016021static void intel_enable_pipe_a(struct drm_device *dev)
16022{
16023 struct intel_connector *connector;
16024 struct drm_connector *crt = NULL;
16025 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016026 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016027
16028 /* We can't just switch on the pipe A, we need to set things up with a
16029 * proper mode and output configuration. As a gross hack, enable pipe A
16030 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016031 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016032 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16033 crt = &connector->base;
16034 break;
16035 }
16036 }
16037
16038 if (!crt)
16039 return;
16040
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016041 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016042 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016043}
16044
Daniel Vetterfa555832012-10-10 23:14:00 +020016045static bool
16046intel_check_plane_mapping(struct intel_crtc *crtc)
16047{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016048 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016049 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016050 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016051
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016052 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016053 return true;
16054
Ville Syrjälä649636e2015-09-22 19:50:01 +030016055 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016056
16057 if ((val & DISPLAY_PLANE_ENABLE) &&
16058 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16059 return false;
16060
16061 return true;
16062}
16063
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016064static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16065{
16066 struct drm_device *dev = crtc->base.dev;
16067 struct intel_encoder *encoder;
16068
16069 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16070 return true;
16071
16072 return false;
16073}
16074
Ville Syrjälädd756192016-02-17 21:28:45 +020016075static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
16076{
16077 struct drm_device *dev = encoder->base.dev;
16078 struct intel_connector *connector;
16079
16080 for_each_connector_on_encoder(dev, &encoder->base, connector)
16081 return true;
16082
16083 return false;
16084}
16085
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016086static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16087 enum transcoder pch_transcoder)
16088{
16089 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16090 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16091}
16092
Daniel Vetter24929352012-07-02 20:28:59 +020016093static void intel_sanitize_crtc(struct intel_crtc *crtc)
16094{
16095 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016096 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016097 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016098
Daniel Vetter24929352012-07-02 20:28:59 +020016099 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016100 if (!transcoder_is_dsi(cpu_transcoder)) {
16101 i915_reg_t reg = PIPECONF(cpu_transcoder);
16102
16103 I915_WRITE(reg,
16104 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16105 }
Daniel Vetter24929352012-07-02 20:28:59 +020016106
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016107 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016108 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016109 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016110 struct intel_plane *plane;
16111
Daniel Vetter96256042015-02-13 21:03:42 +010016112 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016113
16114 /* Disable everything but the primary plane */
16115 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16116 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16117 continue;
16118
16119 plane->disable_plane(&plane->base, &crtc->base);
16120 }
Daniel Vetter96256042015-02-13 21:03:42 +010016121 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016122
Daniel Vetter24929352012-07-02 20:28:59 +020016123 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016124 * disable the crtc (and hence change the state) if it is wrong. Note
16125 * that gen4+ has a fixed plane -> pipe mapping. */
16126 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016127 bool plane;
16128
Ville Syrjälä78108b72016-05-27 20:59:19 +030016129 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16130 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016131
16132 /* Pipe has the wrong plane attached and the plane is active.
16133 * Temporarily change the plane mapping and disable everything
16134 * ... */
16135 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016136 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016137 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016138 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016139 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016140 }
Daniel Vetter24929352012-07-02 20:28:59 +020016141
Daniel Vetter7fad7982012-07-04 17:51:47 +020016142 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16143 crtc->pipe == PIPE_A && !crtc->active) {
16144 /* BIOS forgot to enable pipe A, this mostly happens after
16145 * resume. Force-enable the pipe to fix this, the update_dpms
16146 * call below we restore the pipe to the right state, but leave
16147 * the required bits on. */
16148 intel_enable_pipe_a(dev);
16149 }
16150
Daniel Vetter24929352012-07-02 20:28:59 +020016151 /* Adjust the state of the output pipe according to whether we
16152 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016153 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016154 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016155
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030016156 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016157 /*
16158 * We start out with underrun reporting disabled to avoid races.
16159 * For correct bookkeeping mark this on active crtcs.
16160 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016161 * Also on gmch platforms we dont have any hardware bits to
16162 * disable the underrun reporting. Which means we need to start
16163 * out with underrun reporting disabled also on inactive pipes,
16164 * since otherwise we'll complain about the garbage we read when
16165 * e.g. coming up after runtime pm.
16166 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016167 * No protection against concurrent access is required - at
16168 * worst a fifo underrun happens which also sets this to false.
16169 */
16170 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016171 /*
16172 * We track the PCH trancoder underrun reporting state
16173 * within the crtc. With crtc for pipe A housing the underrun
16174 * reporting state for PCH transcoder A, crtc for pipe B housing
16175 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16176 * and marking underrun reporting as disabled for the non-existing
16177 * PCH transcoders B and C would prevent enabling the south
16178 * error interrupt (see cpt_can_enable_serr_int()).
16179 */
16180 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16181 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016182 }
Daniel Vetter24929352012-07-02 20:28:59 +020016183}
16184
16185static void intel_sanitize_encoder(struct intel_encoder *encoder)
16186{
16187 struct intel_connector *connector;
16188 struct drm_device *dev = encoder->base.dev;
16189
16190 /* We need to check both for a crtc link (meaning that the
16191 * encoder is active and trying to read from a pipe) and the
16192 * pipe itself being active. */
16193 bool has_active_crtc = encoder->base.crtc &&
16194 to_intel_crtc(encoder->base.crtc)->active;
16195
Ville Syrjälädd756192016-02-17 21:28:45 +020016196 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016197 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16198 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016199 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016200
16201 /* Connector is active, but has no active pipe. This is
16202 * fallout from our resume register restoring. Disable
16203 * the encoder manually again. */
16204 if (encoder->base.crtc) {
16205 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16206 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016207 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016208 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016209 if (encoder->post_disable)
16210 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020016211 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016212 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016213
16214 /* Inconsistent output/port/pipe state happens presumably due to
16215 * a bug in one of the get_hw_state functions. Or someplace else
16216 * in our code, like the register restore mess on resume. Clamp
16217 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016218 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016219 if (connector->encoder != encoder)
16220 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020016221 connector->base.dpms = DRM_MODE_DPMS_OFF;
16222 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016223 }
16224 }
16225 /* Enabled encoders without active connectors will be fixed in
16226 * the crtc fixup. */
16227}
16228
Imre Deak04098752014-02-18 00:02:16 +020016229void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016230{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016231 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020016232 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016233
Imre Deak04098752014-02-18 00:02:16 +020016234 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16235 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16236 i915_disable_vga(dev);
16237 }
16238}
16239
16240void i915_redisable_vga(struct drm_device *dev)
16241{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016242 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak04098752014-02-18 00:02:16 +020016243
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016244 /* This function can be called both from intel_modeset_setup_hw_state or
16245 * at a very early point in our resume sequence, where the power well
16246 * structures are not yet restored. Since this function is at a very
16247 * paranoid "someone might have enabled VGA while we were not looking"
16248 * level, just check if the power well is enabled instead of trying to
16249 * follow the "don't touch the power well if we don't need it" policy
16250 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016251 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016252 return;
16253
Imre Deak04098752014-02-18 00:02:16 +020016254 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020016255
16256 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016257}
16258
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016259static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016260{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016261 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016262
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016263 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016264}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016265
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016266/* FIXME read out full plane state for all planes */
16267static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016268{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016269 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016270 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016271 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016272
Matt Roper19b8d382015-09-24 15:53:17 -070016273 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016274 primary_get_hw_state(to_intel_plane(primary));
16275
16276 if (plane_state->visible)
16277 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016278}
16279
Daniel Vetter30e984d2013-06-05 13:34:17 +020016280static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016281{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016282 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016283 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016284 struct intel_crtc *crtc;
16285 struct intel_encoder *encoder;
16286 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016287 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016288
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016289 dev_priv->active_crtcs = 0;
16290
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016291 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016292 struct intel_crtc_state *crtc_state = crtc->config;
16293 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016294
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016295 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016296 memset(crtc_state, 0, sizeof(*crtc_state));
16297 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016298
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016299 crtc_state->base.active = crtc_state->base.enable =
16300 dev_priv->display.get_pipe_config(crtc, crtc_state);
16301
16302 crtc->base.enabled = crtc_state->base.enable;
16303 crtc->active = crtc_state->base.active;
16304
16305 if (crtc_state->base.active) {
16306 dev_priv->active_crtcs |= 1 << crtc->pipe;
16307
Clint Taylorc89e39f2016-05-13 23:41:21 +030016308 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016309 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016310 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016311 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16312 else
16313 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016314
16315 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16316 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16317 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016318 }
16319
16320 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016321
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016322 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016323
Ville Syrjälä78108b72016-05-27 20:59:19 +030016324 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16325 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016326 crtc->active ? "enabled" : "disabled");
16327 }
16328
Daniel Vetter53589012013-06-05 13:34:16 +020016329 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16330 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16331
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016332 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16333 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016334 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016335 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016336 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016337 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016338 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016339 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016340
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016341 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016342 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016343 }
16344
Damien Lespiaub2784e12014-08-05 11:29:37 +010016345 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016346 pipe = 0;
16347
16348 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016349 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16350 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016351 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016352 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016353 } else {
16354 encoder->base.crtc = NULL;
16355 }
16356
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016357 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016358 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016359 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016360 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016361 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016362 }
16363
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016364 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016365 if (connector->get_hw_state(connector)) {
16366 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016367
16368 encoder = connector->encoder;
16369 connector->base.encoder = &encoder->base;
16370
16371 if (encoder->base.crtc &&
16372 encoder->base.crtc->state->active) {
16373 /*
16374 * This has to be done during hardware readout
16375 * because anything calling .crtc_disable may
16376 * rely on the connector_mask being accurate.
16377 */
16378 encoder->base.crtc->state->connector_mask |=
16379 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016380 encoder->base.crtc->state->encoder_mask |=
16381 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016382 }
16383
Daniel Vetter24929352012-07-02 20:28:59 +020016384 } else {
16385 connector->base.dpms = DRM_MODE_DPMS_OFF;
16386 connector->base.encoder = NULL;
16387 }
16388 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16389 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016390 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016391 connector->base.encoder ? "enabled" : "disabled");
16392 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016393
16394 for_each_intel_crtc(dev, crtc) {
16395 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16396
16397 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16398 if (crtc->base.state->active) {
16399 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16400 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16401 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16402
16403 /*
16404 * The initial mode needs to be set in order to keep
16405 * the atomic core happy. It wants a valid mode if the
16406 * crtc's enabled, so we do the above call.
16407 *
16408 * At this point some state updated by the connectors
16409 * in their ->detect() callback has not run yet, so
16410 * no recalculation can be done yet.
16411 *
16412 * Even if we could do a recalculation and modeset
16413 * right now it would cause a double modeset if
16414 * fbdev or userspace chooses a different initial mode.
16415 *
16416 * If that happens, someone indicated they wanted a
16417 * mode change, which means it's safe to do a full
16418 * recalculation.
16419 */
16420 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016421
16422 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16423 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016424 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016425
16426 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016427 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016428}
16429
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016430/* Scan out the current hw modeset state,
16431 * and sanitizes it to the current state
16432 */
16433static void
16434intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016435{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016436 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016437 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016438 struct intel_crtc *crtc;
16439 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016440 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016441
16442 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016443
16444 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016445 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016446 intel_sanitize_encoder(encoder);
16447 }
16448
Damien Lespiau055e3932014-08-18 13:49:10 +010016449 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016450 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16451 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016452 intel_dump_pipe_config(crtc, crtc->config,
16453 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016454 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016455
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016456 intel_modeset_update_connector_atomic_state(dev);
16457
Daniel Vetter35c95372013-07-17 06:55:04 +020016458 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16459 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16460
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016461 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016462 continue;
16463
16464 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16465
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016466 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016467 pll->on = false;
16468 }
16469
Wayne Boyer666a4532015-12-09 12:29:35 -080016470 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016471 vlv_wm_get_hw_state(dev);
16472 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016473 skl_wm_get_hw_state(dev);
16474 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016475 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016476
16477 for_each_intel_crtc(dev, crtc) {
16478 unsigned long put_domains;
16479
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016480 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016481 if (WARN_ON(put_domains))
16482 modeset_put_power_domains(dev_priv, put_domains);
16483 }
16484 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016485
16486 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016487}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016488
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016489void intel_display_resume(struct drm_device *dev)
16490{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016491 struct drm_i915_private *dev_priv = to_i915(dev);
16492 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16493 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016494 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020016495
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016496 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030016497 if (state)
16498 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016499
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016500 /*
16501 * This is a cludge because with real atomic modeset mode_config.mutex
16502 * won't be taken. Unfortunately some probed state like
16503 * audio_codec_enable is still protected by mode_config.mutex, so lock
16504 * it here for now.
16505 */
16506 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016507 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016508
Maarten Lankhorst73974892016-08-05 23:28:27 +030016509 while (1) {
16510 ret = drm_modeset_lock_all_ctx(dev, &ctx);
16511 if (ret != -EDEADLK)
16512 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016513
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016514 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016515 }
16516
Maarten Lankhorst73974892016-08-05 23:28:27 +030016517 if (!ret)
16518 ret = __intel_display_resume(dev, state);
16519
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016520 drm_modeset_drop_locks(&ctx);
16521 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016522 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016523
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016524 if (ret) {
16525 DRM_ERROR("Restoring old state failed with %i\n", ret);
16526 drm_atomic_state_free(state);
16527 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016528}
16529
16530void intel_modeset_gem_init(struct drm_device *dev)
16531{
Chris Wilsondc979972016-05-10 14:10:04 +010016532 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016533 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016534 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016535 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016536
Chris Wilsondc979972016-05-10 14:10:04 +010016537 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016538
Chris Wilson1833b132012-05-09 11:56:28 +010016539 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016540
Chris Wilson1ee8da62016-05-12 12:43:23 +010016541 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016542
16543 /*
16544 * Make sure any fbs we allocated at startup are properly
16545 * pinned & fenced. When we do the allocation it's too early
16546 * for this.
16547 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016548 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016549 obj = intel_fb_obj(c->primary->fb);
16550 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016551 continue;
16552
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016553 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020016554 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16555 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016556 mutex_unlock(&dev->struct_mutex);
16557 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016558 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16559 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016560 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020016561 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016562 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020016563 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016564 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016565 }
16566 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016567}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016568
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016569int intel_connector_register(struct drm_connector *connector)
16570{
16571 struct intel_connector *intel_connector = to_intel_connector(connector);
16572 int ret;
16573
16574 ret = intel_backlight_device_register(intel_connector);
16575 if (ret)
16576 goto err;
16577
16578 return 0;
16579
16580err:
16581 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080016582}
16583
Chris Wilsonc191eca2016-06-17 11:40:33 +010016584void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020016585{
Chris Wilsone63d87c2016-06-17 11:40:34 +010016586 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016587
Chris Wilsone63d87c2016-06-17 11:40:34 +010016588 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016589 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016590}
16591
Jesse Barnes79e53942008-11-07 14:24:08 -080016592void intel_modeset_cleanup(struct drm_device *dev)
16593{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016594 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070016595
Chris Wilsondc979972016-05-10 14:10:04 +010016596 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020016597
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016598 /*
16599 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016600 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016601 * experience fancy races otherwise.
16602 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016603 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016604
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016605 /*
16606 * Due to the hpd irq storm handling the hotplug work can re-arm the
16607 * poll handlers. Hence disable polling after hpd handling is shut down.
16608 */
Keith Packardf87ea762010-10-03 19:36:26 -070016609 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016610
Jesse Barnes723bfd72010-10-07 16:01:13 -070016611 intel_unregister_dsm_handler();
16612
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016613 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016614
Chris Wilson1630fe72011-07-08 12:22:42 +010016615 /* flush any delayed tasks or pending work */
16616 flush_scheduled_work();
16617
Jesse Barnes79e53942008-11-07 14:24:08 -080016618 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016619
Chris Wilson1ee8da62016-05-12 12:43:23 +010016620 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016621
Chris Wilsondc979972016-05-10 14:10:04 +010016622 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010016623
16624 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016625}
16626
Chris Wilsondf0e9242010-09-09 16:20:55 +010016627void intel_connector_attach_encoder(struct intel_connector *connector,
16628 struct intel_encoder *encoder)
16629{
16630 connector->encoder = encoder;
16631 drm_mode_connector_attach_encoder(&connector->base,
16632 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016633}
Dave Airlie28d52042009-09-21 14:33:58 +100016634
16635/*
16636 * set vga decode state - true == enable VGA decode
16637 */
16638int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16639{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016640 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona885b3c2013-12-17 14:34:50 +000016641 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016642 u16 gmch_ctrl;
16643
Chris Wilson75fa0412014-02-07 18:37:02 -020016644 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16645 DRM_ERROR("failed to read control word\n");
16646 return -EIO;
16647 }
16648
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016649 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16650 return 0;
16651
Dave Airlie28d52042009-09-21 14:33:58 +100016652 if (state)
16653 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16654 else
16655 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016656
16657 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16658 DRM_ERROR("failed to write control word\n");
16659 return -EIO;
16660 }
16661
Dave Airlie28d52042009-09-21 14:33:58 +100016662 return 0;
16663}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016664
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016665struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016666
16667 u32 power_well_driver;
16668
Chris Wilson63b66e52013-08-08 15:12:06 +020016669 int num_transcoders;
16670
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016671 struct intel_cursor_error_state {
16672 u32 control;
16673 u32 position;
16674 u32 base;
16675 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016676 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016677
16678 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016679 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016680 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030016681 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016682 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016683
16684 struct intel_plane_error_state {
16685 u32 control;
16686 u32 stride;
16687 u32 size;
16688 u32 pos;
16689 u32 addr;
16690 u32 surface;
16691 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016692 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016693
16694 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016695 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016696 enum transcoder cpu_transcoder;
16697
16698 u32 conf;
16699
16700 u32 htotal;
16701 u32 hblank;
16702 u32 hsync;
16703 u32 vtotal;
16704 u32 vblank;
16705 u32 vsync;
16706 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016707};
16708
16709struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016710intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016711{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016712 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016713 int transcoders[] = {
16714 TRANSCODER_A,
16715 TRANSCODER_B,
16716 TRANSCODER_C,
16717 TRANSCODER_EDP,
16718 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016719 int i;
16720
Chris Wilsonc0336662016-05-06 15:40:21 +010016721 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020016722 return NULL;
16723
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016724 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016725 if (error == NULL)
16726 return NULL;
16727
Chris Wilsonc0336662016-05-06 15:40:21 +010016728 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016729 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16730
Damien Lespiau055e3932014-08-18 13:49:10 +010016731 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016732 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016733 __intel_display_power_is_enabled(dev_priv,
16734 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016735 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016736 continue;
16737
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016738 error->cursor[i].control = I915_READ(CURCNTR(i));
16739 error->cursor[i].position = I915_READ(CURPOS(i));
16740 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016741
16742 error->plane[i].control = I915_READ(DSPCNTR(i));
16743 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016744 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016745 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016746 error->plane[i].pos = I915_READ(DSPPOS(i));
16747 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016748 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016749 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016750 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016751 error->plane[i].surface = I915_READ(DSPSURF(i));
16752 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16753 }
16754
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016755 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030016756
Chris Wilsonc0336662016-05-06 15:40:21 +010016757 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030016758 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016759 }
16760
Jani Nikula4d1de972016-03-18 17:05:42 +020016761 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016762 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016763 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016764 error->num_transcoders++; /* Account for eDP. */
16765
16766 for (i = 0; i < error->num_transcoders; i++) {
16767 enum transcoder cpu_transcoder = transcoders[i];
16768
Imre Deakddf9c532013-11-27 22:02:02 +020016769 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016770 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016771 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016772 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016773 continue;
16774
Chris Wilson63b66e52013-08-08 15:12:06 +020016775 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16776
16777 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16778 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16779 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16780 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16781 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16782 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16783 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016784 }
16785
16786 return error;
16787}
16788
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016789#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16790
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016791void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016792intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016793 struct drm_device *dev,
16794 struct intel_display_error_state *error)
16795{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016796 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016797 int i;
16798
Chris Wilson63b66e52013-08-08 15:12:06 +020016799 if (!error)
16800 return;
16801
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016802 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016803 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016804 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016805 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016806 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016807 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016808 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016809 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016810 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030016811 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016812
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016813 err_printf(m, "Plane [%d]:\n", i);
16814 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16815 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016816 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016817 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16818 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016819 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016820 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016821 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016822 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016823 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16824 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016825 }
16826
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016827 err_printf(m, "Cursor [%d]:\n", i);
16828 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16829 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16830 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016831 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016832
16833 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016834 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016835 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016836 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016837 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016838 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16839 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16840 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16841 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16842 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16843 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16844 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16845 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016846}