blob: 18fdbb7f6c28df5a70875af804e392243fc54374 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilsonc37efb92016-06-17 08:28:47 +010040#include "i915_gem_dmabuf.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Jesse Barneseb1bfe82014-02-12 12:26:25 -0800100static int intel_framebuffer_init(struct drm_device *dev,
101 struct intel_framebuffer *ifb,
102 struct drm_mode_fb_cmd2 *mode_cmd,
103 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200104static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
105static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200106static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700108 struct intel_link_m_n *m_n,
109 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200110static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200111static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200112static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200113static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200114 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200115static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200116 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200117static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
118static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700119static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Chris Wilson1b894b52010-12-14 20:04:54 +0000603static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Wayne Boyer666a4532015-12-09 12:29:35 -0800616 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
617 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Wayne Boyer666a4532015-12-09 12:29:35 -0800621 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300622 if (clock->p < limit->p.min || limit->p.max < clock->p)
623 INTELPllInvalid("p out of range\n");
624 if (clock->m < limit->m.min || limit->m.max < clock->m)
625 INTELPllInvalid("m out of range\n");
626 }
627
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400629 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
631 * connector, etc., rather than just a single range.
632 */
633 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635
636 return true;
637}
638
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300639static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300640i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300641 const struct intel_crtc_state *crtc_state,
642 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800643{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300644 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300646 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100648 * For LVDS just rely on its current settings for dual-channel.
649 * We haven't figured out how to reliably set up different
650 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100652 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300653 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300655 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 } else {
657 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300658 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662}
663
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200664/*
665 * Returns a set of divisors for the desired target clock with the given
666 * refclk, or FALSE. The returned values represent the clock equation:
667 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
668 *
669 * Target and reference clocks are specified in kHz.
670 *
671 * If match_clock is provided, then best_clock P divider must match the P
672 * divider from @match_clock used for LVDS downclocking.
673 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300674static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300675i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300677 int target, int refclk, struct dpll *match_clock,
678 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679{
680 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300681 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300682 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800683
Akshay Joshi0206e352011-08-16 15:34:10 -0400684 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800685
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
687
Zhao Yakui42158662009-11-20 11:24:18 +0800688 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
689 clock.m1++) {
690 for (clock.m2 = limit->m2.min;
691 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200692 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800693 break;
694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 int this_err;
699
Imre Deakdccbea32015-06-22 23:35:51 +0300700 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800703 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200721/*
722 * Returns a set of divisors for the desired target clock with the given
723 * refclk, or FALSE. The returned values represent the clock equation:
724 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
725 *
726 * Target and reference clocks are specified in kHz.
727 *
728 * If match_clock is provided, then best_clock P divider must match the P
729 * divider from @match_clock used for LVDS downclocking.
730 */
Ma Lingd4906092009-03-18 20:13:27 +0800731static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300732pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200733 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300734 int target, int refclk, struct dpll *match_clock,
735 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200736{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300737 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300738 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 int err = target;
740
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 memset(best_clock, 0, sizeof(*best_clock));
742
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
744
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200745 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
746 clock.m1++) {
747 for (clock.m2 = limit->m2.min;
748 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200749 for (clock.n = limit->n.min;
750 clock.n <= limit->n.max; clock.n++) {
751 for (clock.p1 = limit->p1.min;
752 clock.p1 <= limit->p1.max; clock.p1++) {
753 int this_err;
754
Imre Deakdccbea32015-06-22 23:35:51 +0300755 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 if (!intel_PLL_is_valid(dev, limit,
757 &clock))
758 continue;
759 if (match_clock &&
760 clock.p != match_clock->p)
761 continue;
762
763 this_err = abs(clock.dot - target);
764 if (this_err < err) {
765 *best_clock = clock;
766 err = this_err;
767 }
768 }
769 }
770 }
771 }
772
773 return (err != target);
774}
775
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200776/*
777 * Returns a set of divisors for the desired target clock with the given
778 * refclk, or FALSE. The returned values represent the clock equation:
779 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200780 *
781 * Target and reference clocks are specified in kHz.
782 *
783 * If match_clock is provided, then best_clock P divider must match the P
784 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200785 */
Ma Lingd4906092009-03-18 20:13:27 +0800786static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300787g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200788 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300789 int target, int refclk, struct dpll *match_clock,
790 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800791{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300792 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300793 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800794 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400796 /* approximately equals target * 0.00585 */
797 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800798
799 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300800
801 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
802
Ma Lingd4906092009-03-18 20:13:27 +0800803 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200804 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800805 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200806 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800807 for (clock.m1 = limit->m1.max;
808 clock.m1 >= limit->m1.min; clock.m1--) {
809 for (clock.m2 = limit->m2.max;
810 clock.m2 >= limit->m2.min; clock.m2--) {
811 for (clock.p1 = limit->p1.max;
812 clock.p1 >= limit->p1.min; clock.p1--) {
813 int this_err;
814
Imre Deakdccbea32015-06-22 23:35:51 +0300815 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000816 if (!intel_PLL_is_valid(dev, limit,
817 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800818 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000819
820 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800821 if (this_err < err_most) {
822 *best_clock = clock;
823 err_most = this_err;
824 max_n = clock.n;
825 found = true;
826 }
827 }
828 }
829 }
830 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800831 return found;
832}
Ma Lingd4906092009-03-18 20:13:27 +0800833
Imre Deakd5dd62b2015-03-17 11:40:03 +0200834/*
835 * Check if the calculated PLL configuration is more optimal compared to the
836 * best configuration and error found so far. Return the calculated error.
837 */
838static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300839 const struct dpll *calculated_clock,
840 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200841 unsigned int best_error_ppm,
842 unsigned int *error_ppm)
843{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200844 /*
845 * For CHV ignore the error and consider only the P value.
846 * Prefer a bigger P value based on HW requirements.
847 */
848 if (IS_CHERRYVIEW(dev)) {
849 *error_ppm = 0;
850
851 return calculated_clock->p > best_clock->p;
852 }
853
Imre Deak24be4e42015-03-17 11:40:04 +0200854 if (WARN_ON_ONCE(!target_freq))
855 return false;
856
Imre Deakd5dd62b2015-03-17 11:40:03 +0200857 *error_ppm = div_u64(1000000ULL *
858 abs(target_freq - calculated_clock->dot),
859 target_freq);
860 /*
861 * Prefer a better P value over a better (smaller) error if the error
862 * is small. Ensure this preference for future configurations too by
863 * setting the error to 0.
864 */
865 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
866 *error_ppm = 0;
867
868 return true;
869 }
870
871 return *error_ppm + 10 < best_error_ppm;
872}
873
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200874/*
875 * Returns a set of divisors for the desired target clock with the given
876 * refclk, or FALSE. The returned values represent the clock equation:
877 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
878 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800879static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300880vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200881 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300882 int target, int refclk, struct dpll *match_clock,
883 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700884{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300886 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300887 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300888 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300889 /* min update 19.2 MHz */
890 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300891 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700892
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300893 target *= 5; /* fast clock */
894
895 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
897 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300898 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300899 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300900 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300901 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300902 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300904 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200905 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300906
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
908 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300909
Imre Deakdccbea32015-06-22 23:35:51 +0300910 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300912 if (!intel_PLL_is_valid(dev, limit,
913 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300914 continue;
915
Imre Deakd5dd62b2015-03-17 11:40:03 +0200916 if (!vlv_PLL_is_optimal(dev, target,
917 &clock,
918 best_clock,
919 bestppm, &ppm))
920 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300921
Imre Deakd5dd62b2015-03-17 11:40:03 +0200922 *best_clock = clock;
923 bestppm = ppm;
924 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700925 }
926 }
927 }
928 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700929
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300930 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700931}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700932
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200933/*
934 * Returns a set of divisors for the desired target clock with the given
935 * refclk, or FALSE. The returned values represent the clock equation:
936 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
937 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300938static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300939chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200940 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300941 int target, int refclk, struct dpll *match_clock,
942 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200944 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300945 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200946 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300947 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948 uint64_t m2;
949 int found = false;
950
951 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200952 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953
954 /*
955 * Based on hardware doc, the n always set to 1, and m1 always
956 * set to 2. If requires to support 200Mhz refclk, we need to
957 * revisit this because n may not 1 anymore.
958 */
959 clock.n = 1, clock.m1 = 2;
960 target *= 5; /* fast clock */
961
962 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
963 for (clock.p2 = limit->p2.p2_fast;
964 clock.p2 >= limit->p2.p2_slow;
965 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200966 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300967
968 clock.p = clock.p1 * clock.p2;
969
970 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
971 clock.n) << 22, refclk * clock.m1);
972
973 if (m2 > INT_MAX/clock.m1)
974 continue;
975
976 clock.m2 = m2;
977
Imre Deakdccbea32015-06-22 23:35:51 +0300978 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300979
980 if (!intel_PLL_is_valid(dev, limit, &clock))
981 continue;
982
Imre Deak9ca3ba02015-03-17 11:40:05 +0200983 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
984 best_error_ppm, &error_ppm))
985 continue;
986
987 *best_clock = clock;
988 best_error_ppm = error_ppm;
989 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300990 }
991 }
992
993 return found;
994}
995
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200996bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300997 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200998{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200999 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001000 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001002 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003 target_clock, refclk, NULL, best_clock);
1004}
1005
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001006bool intel_crtc_active(struct drm_crtc *crtc)
1007{
1008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1009
1010 /* Be paranoid as we can arrive here with only partial
1011 * state retrieved from the hardware during setup.
1012 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001013 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001014 * as Haswell has gained clock readout/fastboot support.
1015 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001016 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001018 *
1019 * FIXME: The intel_crtc->active here should be switched to
1020 * crtc->state->active once we have proper CRTC states wired up
1021 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001022 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001023 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001024 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025}
1026
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001027enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1028 enum pipe pipe)
1029{
1030 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001033 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034}
1035
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001036static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1037{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001038 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001039 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001040 u32 line1, line2;
1041 u32 line_mask;
1042
1043 if (IS_GEN2(dev))
1044 line_mask = DSL_LINEMASK_GEN2;
1045 else
1046 line_mask = DSL_LINEMASK_GEN3;
1047
1048 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001049 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001050 line2 = I915_READ(reg) & line_mask;
1051
1052 return line1 == line2;
1053}
1054
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055/*
1056 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001057 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001058 *
1059 * After disabling a pipe, we can't wait for vblank in the usual way,
1060 * spinning on the vblank interrupt status bit, since we won't actually
1061 * see an interrupt when the pipe is disabled.
1062 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001063 * On Gen4 and above:
1064 * wait for the pipe register state bit to turn off
1065 *
1066 * Otherwise:
1067 * wait for the display line value to settle (it usually
1068 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001069 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001071static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001073 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001074 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077
Keith Packardab7ad7f2010-10-03 00:33:06 -07001078 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001080
Keith Packardab7ad7f2010-10-03 00:33:06 -07001081 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001085 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001088 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001089 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001091}
1092
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Jani Nikula23538ef2013-08-27 15:12:22 +03001107/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001109{
1110 u32 val;
1111 bool cur_state;
1112
Ville Syrjäläa5805162015-05-26 20:42:30 +03001113 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116
1117 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001121}
Jani Nikula23538ef2013-08-27 15:12:22 +03001122
Jesse Barnes040484a2011-01-03 12:14:26 -08001123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001130 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001131 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001135 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001138 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001140 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
1149 bool cur_state;
1150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001166 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001170 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001181 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001182
Ville Syrjälä649636e2015-09-22 19:50:01 +03001183 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001187 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001188}
1189
Daniel Vetterb680c372014-09-19 18:27:27 +02001190void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1191 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192{
Chris Wilson91c8a322016-07-05 10:40:23 +01001193 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001194 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195 u32 val;
1196 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001197 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198
Jani Nikulabedd4db2014-08-22 15:04:13 +03001199 if (WARN_ON(HAS_DDI(dev)))
1200 return;
1201
1202 if (HAS_PCH_SPLIT(dev)) {
1203 u32 port_sel;
1204
Imre Deak44cb7342016-08-10 14:07:29 +03001205 pp_reg = PP_CONTROL(0);
1206 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001207
1208 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1209 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001212 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001214 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001215 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001217 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001218 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1219 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001220 }
1221
1222 val = I915_READ(pp_reg);
1223 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001224 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001225 locked = false;
1226
Rob Clarke2c719b2014-12-15 13:56:32 -05001227 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001232static void assert_cursor(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
1234{
Chris Wilson91c8a322016-07-05 10:40:23 +01001235 struct drm_device *dev = &dev_priv->drm;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001236 bool cur_state;
1237
Paulo Zanonid9d82082014-02-27 16:30:56 -03001238 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001239 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001240 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001241 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001242
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001246}
1247#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1248#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1249
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001250void assert_pipe(struct drm_i915_private *dev_priv,
1251 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001253 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001254 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1255 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001256 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001258 /* if we need the pipe quirk it must be always on */
1259 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1260 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001261 state = true;
1262
Imre Deak4feed0e2016-02-12 18:55:14 +02001263 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1264 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001265 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001266 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001267
1268 intel_display_power_put(dev_priv, power_domain);
1269 } else {
1270 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001271 }
1272
Rob Clarke2c719b2014-12-15 13:56:32 -05001273 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001274 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001275 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278static void assert_plane(struct drm_i915_private *dev_priv,
1279 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001282 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283
Ville Syrjälä649636e2015-09-22 19:50:01 +03001284 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001285 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001287 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001288 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289}
1290
Chris Wilson931872f2012-01-16 23:01:13 +00001291#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1292#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1293
Jesse Barnesb24e7172011-01-04 15:09:30 -08001294static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
Chris Wilson91c8a322016-07-05 10:40:23 +01001297 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001298 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299
Ville Syrjälä653e1022013-06-04 13:49:05 +03001300 /* Primary planes are fixed to pipes on gen4+ */
1301 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001302 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001303 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001304 "plane %c assertion failure, should be disabled but not\n",
1305 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001306 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001307 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001308
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001310 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001311 u32 val = I915_READ(DSPCNTR(i));
1312 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001315 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1316 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317 }
1318}
1319
Jesse Barnes19332d72013-03-28 09:55:38 -07001320static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe)
1322{
Chris Wilson91c8a322016-07-05 10:40:23 +01001323 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001324 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001325
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001326 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001327 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001328 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001329 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001330 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1331 sprite, pipe_name(pipe));
1332 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001333 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001334 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001335 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001336 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001337 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001338 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 }
1340 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001341 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001344 plane_name(pipe), pipe_name(pipe));
1345 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001346 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001348 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1349 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001350 }
1351}
1352
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001353static void assert_vblank_disabled(struct drm_crtc *crtc)
1354{
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001356 drm_crtc_vblank_put(crtc);
1357}
1358
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001359void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001361{
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 u32 val;
1363 bool enabled;
1364
Ville Syrjälä649636e2015-09-22 19:50:01 +03001365 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001366 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001367 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1369 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001370}
1371
Keith Packard4e634382011-08-06 10:39:45 -07001372static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001374{
1375 if ((val & DP_PORT_EN) == 0)
1376 return false;
1377
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001378 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001379 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001380 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1381 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001382 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001383 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1384 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001385 } else {
1386 if ((val & DP_PIPE_MASK) != (pipe << 30))
1387 return false;
1388 }
1389 return true;
1390}
1391
Keith Packard1519b992011-08-06 10:35:34 -07001392static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1393 enum pipe pipe, u32 val)
1394{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001395 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001396 return false;
1397
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001398 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001399 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001400 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001401 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001402 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1403 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001404 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001405 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001406 return false;
1407 }
1408 return true;
1409}
1410
1411static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe, u32 val)
1413{
1414 if ((val & LVDS_PORT_EN) == 0)
1415 return false;
1416
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001417 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001418 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1419 return false;
1420 } else {
1421 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1422 return false;
1423 }
1424 return true;
1425}
1426
1427static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1428 enum pipe pipe, u32 val)
1429{
1430 if ((val & ADPA_DAC_ENABLE) == 0)
1431 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001432 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001433 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1434 return false;
1435 } else {
1436 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1437 return false;
1438 }
1439 return true;
1440}
1441
Jesse Barnes291906f2011-02-02 12:28:03 -08001442static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001443 enum pipe pipe, i915_reg_t reg,
1444 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001445{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001446 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001447 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001448 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001449 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001451 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001452 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001453 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001454}
1455
1456static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001457 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001458{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001459 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001461 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001462 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001464 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001465 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001466 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001467}
1468
1469static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe)
1471{
Jesse Barnes291906f2011-02-02 12:28:03 -08001472 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001473
Keith Packardf0575e92011-07-25 22:12:43 -07001474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
Ville Syrjälä649636e2015-09-22 19:50:01 +03001478 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001479 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001482
Ville Syrjälä649636e2015-09-22 19:50:01 +03001483 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001484 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001493static void _vlv_enable_pll(struct intel_crtc *crtc,
1494 const struct intel_crtc_state *pipe_config)
1495{
1496 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1497 enum pipe pipe = crtc->pipe;
1498
1499 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1500 POSTING_READ(DPLL(pipe));
1501 udelay(150);
1502
Chris Wilson2c30b432016-06-30 15:32:54 +01001503 if (intel_wait_for_register(dev_priv,
1504 DPLL(pipe),
1505 DPLL_LOCK_VLV,
1506 DPLL_LOCK_VLV,
1507 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001508 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1509}
1510
Ville Syrjäläd288f652014-10-28 13:20:22 +02001511static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001512 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001513{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001514 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001515 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001516
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001517 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001518
Daniel Vetter87442f72013-06-06 00:52:17 +02001519 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001520 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001521
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001522 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1523 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001524
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001525 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1526 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001527}
1528
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001529
1530static void _chv_enable_pll(struct intel_crtc *crtc,
1531 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001533 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001534 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001535 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001536 u32 tmp;
1537
Ville Syrjäläa5805162015-05-26 20:42:30 +03001538 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001539
1540 /* Enable back the 10bit clock to display controller */
1541 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1542 tmp |= DPIO_DCLKP_EN;
1543 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1544
Ville Syrjälä54433e92015-05-26 20:42:31 +03001545 mutex_unlock(&dev_priv->sb_lock);
1546
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001547 /*
1548 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1549 */
1550 udelay(1);
1551
1552 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001553 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554
1555 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001556 if (intel_wait_for_register(dev_priv,
1557 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1558 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001559 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001560}
1561
1562static void chv_enable_pll(struct intel_crtc *crtc,
1563 const struct intel_crtc_state *pipe_config)
1564{
1565 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1566 enum pipe pipe = crtc->pipe;
1567
1568 assert_pipe_disabled(dev_priv, pipe);
1569
1570 /* PLL is protected by panel, make sure we can write it */
1571 assert_panel_unlocked(dev_priv, pipe);
1572
1573 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1574 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001575
Ville Syrjäläc2317752016-03-15 16:39:56 +02001576 if (pipe != PIPE_A) {
1577 /*
1578 * WaPixelRepeatModeFixForC0:chv
1579 *
1580 * DPLLCMD is AWOL. Use chicken bits to propagate
1581 * the value from DPLLBMD to either pipe B or C.
1582 */
1583 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1584 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1585 I915_WRITE(CBR4_VLV, 0);
1586 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1587
1588 /*
1589 * DPLLB VGA mode also seems to cause problems.
1590 * We should always have it disabled.
1591 */
1592 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1593 } else {
1594 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1595 POSTING_READ(DPLL_MD(pipe));
1596 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001597}
1598
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001599static int intel_num_dvo_pipes(struct drm_device *dev)
1600{
1601 struct intel_crtc *crtc;
1602 int count = 0;
1603
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001604 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001605 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001606 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1607 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001608
1609 return count;
1610}
1611
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001613{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001615 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001616 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001617 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001618
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001619 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001620
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001621 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001622 if (IS_MOBILE(dev) && !IS_I830(dev))
1623 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001624
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001625 /* Enable DVO 2x clock on both PLLs if necessary */
1626 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1627 /*
1628 * It appears to be important that we don't enable this
1629 * for the current pipe before otherwise configuring the
1630 * PLL. No idea how this should be handled if multiple
1631 * DVO outputs are enabled simultaneosly.
1632 */
1633 dpll |= DPLL_DVO_2X_MODE;
1634 I915_WRITE(DPLL(!crtc->pipe),
1635 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1636 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001637
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001638 /*
1639 * Apparently we need to have VGA mode enabled prior to changing
1640 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1641 * dividers, even though the register value does change.
1642 */
1643 I915_WRITE(reg, 0);
1644
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001645 I915_WRITE(reg, dpll);
1646
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 /* Wait for the clocks to stabilize. */
1648 POSTING_READ(reg);
1649 udelay(150);
1650
1651 if (INTEL_INFO(dev)->gen >= 4) {
1652 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001653 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001654 } else {
1655 /* The pixel multiplier can only be updated once the
1656 * DPLL is enabled and the clocks are stable.
1657 *
1658 * So write it again.
1659 */
1660 I915_WRITE(reg, dpll);
1661 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662
1663 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001664 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001667 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668 POSTING_READ(reg);
1669 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001670 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671 POSTING_READ(reg);
1672 udelay(150); /* wait for warmup */
1673}
1674
1675/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001676 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001677 * @dev_priv: i915 private structure
1678 * @pipe: pipe PLL to disable
1679 *
1680 * Disable the PLL for @pipe, making sure the pipe is off first.
1681 *
1682 * Note! This is for pre-ILK only.
1683 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001684static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001687 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001688 enum pipe pipe = crtc->pipe;
1689
1690 /* Disable DVO 2x clock on both PLLs if necessary */
1691 if (IS_I830(dev) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001692 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001693 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694 I915_WRITE(DPLL(PIPE_B),
1695 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1696 I915_WRITE(DPLL(PIPE_A),
1697 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1698 }
1699
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001700 /* Don't disable pipe or pipe PLLs if needed */
1701 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1702 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703 return;
1704
1705 /* Make sure the pipe isn't still relying on us */
1706 assert_pipe_disabled(dev_priv, pipe);
1707
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001708 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001709 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001710}
1711
Jesse Barnesf6071162013-10-01 10:41:38 -07001712static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001714 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001715
1716 /* Make sure the pipe isn't still relying on us */
1717 assert_pipe_disabled(dev_priv, pipe);
1718
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001719 val = DPLL_INTEGRATED_REF_CLK_VLV |
1720 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1721 if (pipe != PIPE_A)
1722 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1723
Jesse Barnesf6071162013-10-01 10:41:38 -07001724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001726}
1727
1728static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1729{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001730 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001731 u32 val;
1732
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001733 /* Make sure the pipe isn't still relying on us */
1734 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001735
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001736 val = DPLL_SSC_REF_CLK_CHV |
1737 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001738 if (pipe != PIPE_A)
1739 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001740
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001741 I915_WRITE(DPLL(pipe), val);
1742 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001743
Ville Syrjäläa5805162015-05-26 20:42:30 +03001744 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745
1746 /* Disable 10bit clock to display controller */
1747 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1748 val &= ~DPIO_DCLKP_EN;
1749 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1750
Ville Syrjäläa5805162015-05-26 20:42:30 +03001751 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001752}
1753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001755 struct intel_digital_port *dport,
1756 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757{
1758 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001759 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001761 switch (dport->port) {
1762 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001763 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001764 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001765 break;
1766 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001768 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001769 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 break;
1771 case PORT_D:
1772 port_mask = DPLL_PORTD_READY_MASK;
1773 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001774 break;
1775 default:
1776 BUG();
1777 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001778
Chris Wilson370004d2016-06-30 15:32:56 +01001779 if (intel_wait_for_register(dev_priv,
1780 dpll_reg, port_mask, expected_mask,
1781 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001782 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1783 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001784}
1785
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001786static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1787 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001788{
Chris Wilson91c8a322016-07-05 10:40:23 +01001789 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001790 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001792 i915_reg_t reg;
1793 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001794
Jesse Barnes040484a2011-01-03 12:14:26 -08001795 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001796 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001797
1798 /* FDI must be feeding us bits for PCH ports */
1799 assert_fdi_tx_enabled(dev_priv, pipe);
1800 assert_fdi_rx_enabled(dev_priv, pipe);
1801
Daniel Vetter23670b322012-11-01 09:15:30 +01001802 if (HAS_PCH_CPT(dev)) {
1803 /* Workaround: Set the timing override bit before enabling the
1804 * pch transcoder. */
1805 reg = TRANS_CHICKEN2(pipe);
1806 val = I915_READ(reg);
1807 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1808 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001809 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001810
Daniel Vetterab9412b2013-05-03 11:49:46 +02001811 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001812 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001813 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001814
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001815 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001816 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001817 * Make the BPC in transcoder be consistent with
1818 * that in pipeconf reg. For HDMI we must use 8bpc
1819 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001820 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001821 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001822 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001823 val |= PIPECONF_8BPC;
1824 else
1825 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001826 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001827
1828 val &= ~TRANS_INTERLACE_MASK;
1829 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001830 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001831 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001832 val |= TRANS_LEGACY_INTERLACED_ILK;
1833 else
1834 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001835 else
1836 val |= TRANS_PROGRESSIVE;
1837
Jesse Barnes040484a2011-01-03 12:14:26 -08001838 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001839 if (intel_wait_for_register(dev_priv,
1840 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1841 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001842 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001843}
1844
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001845static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001846 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001847{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001849
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001850 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001851 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001852 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001853
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001854 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001858
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001859 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001860 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001861
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001862 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1863 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001864 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001865 else
1866 val |= TRANS_PROGRESSIVE;
1867
Daniel Vetterab9412b2013-05-03 11:49:46 +02001868 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001869 if (intel_wait_for_register(dev_priv,
1870 LPT_TRANSCONF,
1871 TRANS_STATE_ENABLE,
1872 TRANS_STATE_ENABLE,
1873 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001874 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001875}
1876
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001877static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1878 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001879{
Chris Wilson91c8a322016-07-05 10:40:23 +01001880 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
1882 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001883
1884 /* FDI relies on the transcoder */
1885 assert_fdi_tx_disabled(dev_priv, pipe);
1886 assert_fdi_rx_disabled(dev_priv, pipe);
1887
Jesse Barnes291906f2011-02-02 12:28:03 -08001888 /* Ports must be off as well */
1889 assert_pch_ports_disabled(dev_priv, pipe);
1890
Daniel Vetterab9412b2013-05-03 11:49:46 +02001891 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001892 val = I915_READ(reg);
1893 val &= ~TRANS_ENABLE;
1894 I915_WRITE(reg, val);
1895 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001896 if (intel_wait_for_register(dev_priv,
1897 reg, TRANS_STATE_ENABLE, 0,
1898 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001899 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001900
Ville Syrjäläc4656132015-10-29 21:25:56 +02001901 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001902 /* Workaround: Clear the timing override chicken bit again. */
1903 reg = TRANS_CHICKEN2(pipe);
1904 val = I915_READ(reg);
1905 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1906 I915_WRITE(reg, val);
1907 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001908}
1909
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001910void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001911{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912 u32 val;
1913
Daniel Vetterab9412b2013-05-03 11:49:46 +02001914 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001915 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001916 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001917 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001918 if (intel_wait_for_register(dev_priv,
1919 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1920 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001921 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001922
1923 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001924 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001926 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001927}
1928
1929/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001930 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001931 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001932 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001933 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001936static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937{
Paulo Zanoni03722642014-01-17 13:51:09 -02001938 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001939 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001941 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001942 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001943 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 u32 val;
1945
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001946 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1947
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001948 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001949 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001950 assert_sprites_disabled(dev_priv, pipe);
1951
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001952 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001953 pch_transcoder = TRANSCODER_A;
1954 else
1955 pch_transcoder = pipe;
1956
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957 /*
1958 * A pipe without a PLL won't actually be able to drive bits from
1959 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1960 * need the check.
1961 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001962 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001963 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001964 assert_dsi_pll_enabled(dev_priv);
1965 else
1966 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001967 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001968 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001970 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001971 assert_fdi_tx_pll_enabled(dev_priv,
1972 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001973 }
1974 /* FIXME: assert CPU port conditions for SNB+ */
1975 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001977 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001979 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001980 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1981 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001982 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001983 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001984
1985 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001986 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001987
1988 /*
1989 * Until the pipe starts DSL will read as 0, which would cause
1990 * an apparent vblank timestamp jump, which messes up also the
1991 * frame count when it's derived from the timestamps. So let's
1992 * wait for the pipe to start properly before we call
1993 * drm_crtc_vblank_on()
1994 */
1995 if (dev->max_vblank_count == 0 &&
1996 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1997 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998}
1999
2000/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002001 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002002 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002003 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002004 * Disable the pipe of @crtc, making sure that various hardware
2005 * specific requirements are met, if applicable, e.g. plane
2006 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 *
2008 * Will wait until the pipe has shut down before returning.
2009 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002010static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002012 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002013 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002014 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002015 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 u32 val;
2017
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002018 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2019
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020 /*
2021 * Make sure planes won't keep trying to pump pixels to us,
2022 * or we might hang the display.
2023 */
2024 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002025 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002026 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002028 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002030 if ((val & PIPECONF_ENABLE) == 0)
2031 return;
2032
Ville Syrjälä67adc642014-08-15 01:21:57 +03002033 /*
2034 * Double wide has implications for planes
2035 * so best keep it disabled when not needed.
2036 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002037 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002038 val &= ~PIPECONF_DOUBLE_WIDE;
2039
2040 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002041 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2042 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002043 val &= ~PIPECONF_ENABLE;
2044
2045 I915_WRITE(reg, val);
2046 if ((val & PIPECONF_ENABLE) == 0)
2047 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048}
2049
Ville Syrjälä832be822016-01-12 21:08:33 +02002050static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2051{
2052 return IS_GEN2(dev_priv) ? 2048 : 4096;
2053}
2054
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002055static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2056 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002057{
2058 switch (fb_modifier) {
2059 case DRM_FORMAT_MOD_NONE:
2060 return cpp;
2061 case I915_FORMAT_MOD_X_TILED:
2062 if (IS_GEN2(dev_priv))
2063 return 128;
2064 else
2065 return 512;
2066 case I915_FORMAT_MOD_Y_TILED:
2067 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2068 return 128;
2069 else
2070 return 512;
2071 case I915_FORMAT_MOD_Yf_TILED:
2072 switch (cpp) {
2073 case 1:
2074 return 64;
2075 case 2:
2076 case 4:
2077 return 128;
2078 case 8:
2079 case 16:
2080 return 256;
2081 default:
2082 MISSING_CASE(cpp);
2083 return cpp;
2084 }
2085 break;
2086 default:
2087 MISSING_CASE(fb_modifier);
2088 return cpp;
2089 }
2090}
2091
Ville Syrjälä832be822016-01-12 21:08:33 +02002092unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2093 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002094{
Ville Syrjälä832be822016-01-12 21:08:33 +02002095 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2096 return 1;
2097 else
2098 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002099 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002100}
2101
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002102/* Return the tile dimensions in pixel units */
2103static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2104 unsigned int *tile_width,
2105 unsigned int *tile_height,
2106 uint64_t fb_modifier,
2107 unsigned int cpp)
2108{
2109 unsigned int tile_width_bytes =
2110 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2111
2112 *tile_width = tile_width_bytes / cpp;
2113 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2114}
2115
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002116unsigned int
2117intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002118 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002119{
Ville Syrjälä832be822016-01-12 21:08:33 +02002120 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2121 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2122
2123 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002124}
2125
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002126unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2127{
2128 unsigned int size = 0;
2129 int i;
2130
2131 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2132 size += rot_info->plane[i].width * rot_info->plane[i].height;
2133
2134 return size;
2135}
2136
Daniel Vetter75c82a52015-10-14 16:51:04 +02002137static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002138intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2139 const struct drm_framebuffer *fb,
2140 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002141{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002142 if (intel_rotation_90_or_270(rotation)) {
2143 *view = i915_ggtt_view_rotated;
2144 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2145 } else {
2146 *view = i915_ggtt_view_normal;
2147 }
2148}
2149
Ville Syrjälä603525d2016-01-12 21:08:37 +02002150static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002151{
2152 if (INTEL_INFO(dev_priv)->gen >= 9)
2153 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002154 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002155 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002156 return 128 * 1024;
2157 else if (INTEL_INFO(dev_priv)->gen >= 4)
2158 return 4 * 1024;
2159 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002160 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002161}
2162
Ville Syrjälä603525d2016-01-12 21:08:37 +02002163static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2164 uint64_t fb_modifier)
2165{
2166 switch (fb_modifier) {
2167 case DRM_FORMAT_MOD_NONE:
2168 return intel_linear_alignment(dev_priv);
2169 case I915_FORMAT_MOD_X_TILED:
2170 if (INTEL_INFO(dev_priv)->gen >= 9)
2171 return 256 * 1024;
2172 return 0;
2173 case I915_FORMAT_MOD_Y_TILED:
2174 case I915_FORMAT_MOD_Yf_TILED:
2175 return 1 * 1024 * 1024;
2176 default:
2177 MISSING_CASE(fb_modifier);
2178 return 0;
2179 }
2180}
2181
Chris Wilson058d88c2016-08-15 10:49:06 +01002182struct i915_vma *
2183intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002184{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002185 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002186 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002187 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002188 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002189 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002190 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002191
Matt Roperebcdd392014-07-09 16:22:11 -07002192 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2193
Ville Syrjälä603525d2016-01-12 21:08:37 +02002194 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195
Ville Syrjälä3465c582016-02-15 22:54:43 +02002196 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002197
Chris Wilson693db182013-03-05 14:52:39 +00002198 /* Note that the w/a also requires 64 PTE of padding following the
2199 * bo. We currently fill all unused PTE with the shadow page and so
2200 * we should always have valid PTE following the scanout preventing
2201 * the VT-d warning.
2202 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002203 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002204 alignment = 256 * 1024;
2205
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002206 /*
2207 * Global gtt pte registers are special registers which actually forward
2208 * writes to a chunk of system memory. Which means that there is no risk
2209 * that the register values disappear as soon as we call
2210 * intel_runtime_pm_put(), so it is correct to wrap only the
2211 * pin/unpin/fence and not more.
2212 */
2213 intel_runtime_pm_get(dev_priv);
2214
Chris Wilson058d88c2016-08-15 10:49:06 +01002215 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002216 if (IS_ERR(vma))
2217 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002218
Chris Wilson05a20d02016-08-18 17:16:55 +01002219 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002220 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2221 * fence, whereas 965+ only requires a fence if using
2222 * framebuffer compression. For simplicity, we always, when
2223 * possible, install a fence as the cost is not that onerous.
2224 *
2225 * If we fail to fence the tiled scanout, then either the
2226 * modeset will reject the change (which is highly unlikely as
2227 * the affected systems, all but one, do not have unmappable
2228 * space) or we will not be able to enable full powersaving
2229 * techniques (also likely not to apply due to various limits
2230 * FBC and the like impose on the size of the buffer, which
2231 * presumably we violated anyway with this unmappable buffer).
2232 * Anyway, it is presumably better to stumble onwards with
2233 * something and try to run the system in a "less than optimal"
2234 * mode that matches the user configuration.
2235 */
2236 if (i915_vma_get_fence(vma) == 0)
2237 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002238 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002239
Chris Wilson49ef5292016-08-18 17:17:00 +01002240err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002241 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002242 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243}
2244
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002245void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002246{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002247 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002248 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002249 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002250
Matt Roperebcdd392014-07-09 16:22:11 -07002251 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2252
Ville Syrjälä3465c582016-02-15 22:54:43 +02002253 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002254 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002255
Chris Wilson49ef5292016-08-18 17:17:00 +01002256 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002257 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002258}
2259
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002260static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2261 unsigned int rotation)
2262{
2263 if (intel_rotation_90_or_270(rotation))
2264 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2265 else
2266 return fb->pitches[plane];
2267}
2268
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002269/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002270 * Convert the x/y offsets into a linear offset.
2271 * Only valid with 0/180 degree rotation, which is fine since linear
2272 * offset is only used with linear buffers on pre-hsw and tiled buffers
2273 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2274 */
2275u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002276 const struct intel_plane_state *state,
2277 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002278{
Ville Syrjälä29490562016-01-20 18:02:50 +02002279 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002280 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2281 unsigned int pitch = fb->pitches[plane];
2282
2283 return y * pitch + x * cpp;
2284}
2285
2286/*
2287 * Add the x/y offsets derived from fb->offsets[] to the user
2288 * specified plane src x/y offsets. The resulting x/y offsets
2289 * specify the start of scanout from the beginning of the gtt mapping.
2290 */
2291void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002292 const struct intel_plane_state *state,
2293 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002294
2295{
Ville Syrjälä29490562016-01-20 18:02:50 +02002296 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2297 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002298
2299 if (intel_rotation_90_or_270(rotation)) {
2300 *x += intel_fb->rotated[plane].x;
2301 *y += intel_fb->rotated[plane].y;
2302 } else {
2303 *x += intel_fb->normal[plane].x;
2304 *y += intel_fb->normal[plane].y;
2305 }
2306}
2307
2308/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002309 * Input tile dimensions and pitch must already be
2310 * rotated to match x and y, and in pixel units.
2311 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002312static u32 _intel_adjust_tile_offset(int *x, int *y,
2313 unsigned int tile_width,
2314 unsigned int tile_height,
2315 unsigned int tile_size,
2316 unsigned int pitch_tiles,
2317 u32 old_offset,
2318 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002319{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002320 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002321 unsigned int tiles;
2322
2323 WARN_ON(old_offset & (tile_size - 1));
2324 WARN_ON(new_offset & (tile_size - 1));
2325 WARN_ON(new_offset > old_offset);
2326
2327 tiles = (old_offset - new_offset) / tile_size;
2328
2329 *y += tiles / pitch_tiles * tile_height;
2330 *x += tiles % pitch_tiles * tile_width;
2331
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002332 /* minimize x in case it got needlessly big */
2333 *y += *x / pitch_pixels * tile_height;
2334 *x %= pitch_pixels;
2335
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002336 return new_offset;
2337}
2338
2339/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002340 * Adjust the tile offset by moving the difference into
2341 * the x/y offsets.
2342 */
2343static u32 intel_adjust_tile_offset(int *x, int *y,
2344 const struct intel_plane_state *state, int plane,
2345 u32 old_offset, u32 new_offset)
2346{
2347 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2348 const struct drm_framebuffer *fb = state->base.fb;
2349 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2350 unsigned int rotation = state->base.rotation;
2351 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2352
2353 WARN_ON(new_offset > old_offset);
2354
2355 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2356 unsigned int tile_size, tile_width, tile_height;
2357 unsigned int pitch_tiles;
2358
2359 tile_size = intel_tile_size(dev_priv);
2360 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2361 fb->modifier[plane], cpp);
2362
2363 if (intel_rotation_90_or_270(rotation)) {
2364 pitch_tiles = pitch / tile_height;
2365 swap(tile_width, tile_height);
2366 } else {
2367 pitch_tiles = pitch / (tile_width * cpp);
2368 }
2369
2370 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2371 tile_size, pitch_tiles,
2372 old_offset, new_offset);
2373 } else {
2374 old_offset += *y * pitch + *x * cpp;
2375
2376 *y = (old_offset - new_offset) / pitch;
2377 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2378 }
2379
2380 return new_offset;
2381}
2382
2383/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002384 * Computes the linear offset to the base tile and adjusts
2385 * x, y. bytes per pixel is assumed to be a power-of-two.
2386 *
2387 * In the 90/270 rotated case, x and y are assumed
2388 * to be already rotated to match the rotated GTT view, and
2389 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002390 *
2391 * This function is used when computing the derived information
2392 * under intel_framebuffer, so using any of that information
2393 * here is not allowed. Anything under drm_framebuffer can be
2394 * used. This is why the user has to pass in the pitch since it
2395 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002396 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002397static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2398 int *x, int *y,
2399 const struct drm_framebuffer *fb, int plane,
2400 unsigned int pitch,
2401 unsigned int rotation,
2402 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002403{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002404 uint64_t fb_modifier = fb->modifier[plane];
2405 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002406 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002407
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002408 if (alignment)
2409 alignment--;
2410
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002411 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002412 unsigned int tile_size, tile_width, tile_height;
2413 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002414
Ville Syrjäläd8433102016-01-12 21:08:35 +02002415 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002416 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2417 fb_modifier, cpp);
2418
2419 if (intel_rotation_90_or_270(rotation)) {
2420 pitch_tiles = pitch / tile_height;
2421 swap(tile_width, tile_height);
2422 } else {
2423 pitch_tiles = pitch / (tile_width * cpp);
2424 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002425
Ville Syrjäläd8433102016-01-12 21:08:35 +02002426 tile_rows = *y / tile_height;
2427 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002428
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002429 tiles = *x / tile_width;
2430 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002431
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002432 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2433 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002434
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002435 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2436 tile_size, pitch_tiles,
2437 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002438 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002439 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002440 offset_aligned = offset & ~alignment;
2441
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002442 *y = (offset & alignment) / pitch;
2443 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002444 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002445
2446 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447}
2448
Ville Syrjälä6687c902015-09-15 13:16:41 +03002449u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002450 const struct intel_plane_state *state,
2451 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002452{
Ville Syrjälä29490562016-01-20 18:02:50 +02002453 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2454 const struct drm_framebuffer *fb = state->base.fb;
2455 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002456 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002457 u32 alignment;
2458
2459 /* AUX_DIST needs only 4K alignment */
2460 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2461 alignment = 4096;
2462 else
2463 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002464
2465 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2466 rotation, alignment);
2467}
2468
2469/* Convert the fb->offset[] linear offset into x/y offsets */
2470static void intel_fb_offset_to_xy(int *x, int *y,
2471 const struct drm_framebuffer *fb, int plane)
2472{
2473 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2474 unsigned int pitch = fb->pitches[plane];
2475 u32 linear_offset = fb->offsets[plane];
2476
2477 *y = linear_offset / pitch;
2478 *x = linear_offset % pitch / cpp;
2479}
2480
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002481static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2482{
2483 switch (fb_modifier) {
2484 case I915_FORMAT_MOD_X_TILED:
2485 return I915_TILING_X;
2486 case I915_FORMAT_MOD_Y_TILED:
2487 return I915_TILING_Y;
2488 default:
2489 return I915_TILING_NONE;
2490 }
2491}
2492
Ville Syrjälä6687c902015-09-15 13:16:41 +03002493static int
2494intel_fill_fb_info(struct drm_i915_private *dev_priv,
2495 struct drm_framebuffer *fb)
2496{
2497 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2498 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2499 u32 gtt_offset_rotated = 0;
2500 unsigned int max_size = 0;
2501 uint32_t format = fb->pixel_format;
2502 int i, num_planes = drm_format_num_planes(format);
2503 unsigned int tile_size = intel_tile_size(dev_priv);
2504
2505 for (i = 0; i < num_planes; i++) {
2506 unsigned int width, height;
2507 unsigned int cpp, size;
2508 u32 offset;
2509 int x, y;
2510
2511 cpp = drm_format_plane_cpp(format, i);
2512 width = drm_format_plane_width(fb->width, format, i);
2513 height = drm_format_plane_height(fb->height, format, i);
2514
2515 intel_fb_offset_to_xy(&x, &y, fb, i);
2516
2517 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002518 * The fence (if used) is aligned to the start of the object
2519 * so having the framebuffer wrap around across the edge of the
2520 * fenced region doesn't really work. We have no API to configure
2521 * the fence start offset within the object (nor could we probably
2522 * on gen2/3). So it's just easier if we just require that the
2523 * fb layout agrees with the fence layout. We already check that the
2524 * fb stride matches the fence stride elsewhere.
2525 */
2526 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2527 (x + width) * cpp > fb->pitches[i]) {
2528 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2529 i, fb->offsets[i]);
2530 return -EINVAL;
2531 }
2532
2533 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002534 * First pixel of the framebuffer from
2535 * the start of the normal gtt mapping.
2536 */
2537 intel_fb->normal[i].x = x;
2538 intel_fb->normal[i].y = y;
2539
2540 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2541 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002542 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 offset /= tile_size;
2544
2545 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2546 unsigned int tile_width, tile_height;
2547 unsigned int pitch_tiles;
2548 struct drm_rect r;
2549
2550 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2551 fb->modifier[i], cpp);
2552
2553 rot_info->plane[i].offset = offset;
2554 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2555 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2556 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2557
2558 intel_fb->rotated[i].pitch =
2559 rot_info->plane[i].height * tile_height;
2560
2561 /* how many tiles does this plane need */
2562 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2563 /*
2564 * If the plane isn't horizontally tile aligned,
2565 * we need one more tile.
2566 */
2567 if (x != 0)
2568 size++;
2569
2570 /* rotate the x/y offsets to match the GTT view */
2571 r.x1 = x;
2572 r.y1 = y;
2573 r.x2 = x + width;
2574 r.y2 = y + height;
2575 drm_rect_rotate(&r,
2576 rot_info->plane[i].width * tile_width,
2577 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002578 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002579 x = r.x1;
2580 y = r.y1;
2581
2582 /* rotate the tile dimensions to match the GTT view */
2583 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2584 swap(tile_width, tile_height);
2585
2586 /*
2587 * We only keep the x/y offsets, so push all of the
2588 * gtt offset into the x/y offsets.
2589 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002590 _intel_adjust_tile_offset(&x, &y, tile_size,
2591 tile_width, tile_height, pitch_tiles,
2592 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002593
2594 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2595
2596 /*
2597 * First pixel of the framebuffer from
2598 * the start of the rotated gtt mapping.
2599 */
2600 intel_fb->rotated[i].x = x;
2601 intel_fb->rotated[i].y = y;
2602 } else {
2603 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2604 x * cpp, tile_size);
2605 }
2606
2607 /* how many tiles in total needed in the bo */
2608 max_size = max(max_size, offset + size);
2609 }
2610
2611 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2612 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2613 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2614 return -EINVAL;
2615 }
2616
2617 return 0;
2618}
2619
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002620static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002621{
2622 switch (format) {
2623 case DISPPLANE_8BPP:
2624 return DRM_FORMAT_C8;
2625 case DISPPLANE_BGRX555:
2626 return DRM_FORMAT_XRGB1555;
2627 case DISPPLANE_BGRX565:
2628 return DRM_FORMAT_RGB565;
2629 default:
2630 case DISPPLANE_BGRX888:
2631 return DRM_FORMAT_XRGB8888;
2632 case DISPPLANE_RGBX888:
2633 return DRM_FORMAT_XBGR8888;
2634 case DISPPLANE_BGRX101010:
2635 return DRM_FORMAT_XRGB2101010;
2636 case DISPPLANE_RGBX101010:
2637 return DRM_FORMAT_XBGR2101010;
2638 }
2639}
2640
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002641static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2642{
2643 switch (format) {
2644 case PLANE_CTL_FORMAT_RGB_565:
2645 return DRM_FORMAT_RGB565;
2646 default:
2647 case PLANE_CTL_FORMAT_XRGB_8888:
2648 if (rgb_order) {
2649 if (alpha)
2650 return DRM_FORMAT_ABGR8888;
2651 else
2652 return DRM_FORMAT_XBGR8888;
2653 } else {
2654 if (alpha)
2655 return DRM_FORMAT_ARGB8888;
2656 else
2657 return DRM_FORMAT_XRGB8888;
2658 }
2659 case PLANE_CTL_FORMAT_XRGB_2101010:
2660 if (rgb_order)
2661 return DRM_FORMAT_XBGR2101010;
2662 else
2663 return DRM_FORMAT_XRGB2101010;
2664 }
2665}
2666
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002667static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002668intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2669 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002670{
2671 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002672 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002673 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002674 struct drm_i915_gem_object *obj = NULL;
2675 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002676 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002677 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2678 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2679 PAGE_SIZE);
2680
2681 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002682
Chris Wilsonff2652e2014-03-10 08:07:02 +00002683 if (plane_config->size == 0)
2684 return false;
2685
Paulo Zanoni3badb492015-09-23 12:52:23 -03002686 /* If the FB is too big, just don't use it since fbdev is not very
2687 * important and we should probably use that space with FBC or other
2688 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002689 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002690 return false;
2691
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002692 mutex_lock(&dev->struct_mutex);
2693
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002694 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2695 base_aligned,
2696 base_aligned,
2697 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002698 if (!obj) {
2699 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002700 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002701 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002702
Chris Wilson3e510a82016-08-05 10:14:23 +01002703 if (plane_config->tiling == I915_TILING_X)
2704 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002705
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002706 mode_cmd.pixel_format = fb->pixel_format;
2707 mode_cmd.width = fb->width;
2708 mode_cmd.height = fb->height;
2709 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002710 mode_cmd.modifier[0] = fb->modifier[0];
2711 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002712
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002713 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002714 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002715 DRM_DEBUG_KMS("intel fb init failed\n");
2716 goto out_unref_obj;
2717 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002718
Jesse Barnes46f297f2014-03-07 08:57:48 -08002719 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002720
Daniel Vetterf6936e22015-03-26 12:17:05 +01002721 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002722 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002723
2724out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002725 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002726 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002727 return false;
2728}
2729
Daniel Vetter5a21b662016-05-24 17:13:53 +02002730/* Update plane->state->fb to match plane->fb after driver-internal updates */
2731static void
2732update_state_fb(struct drm_plane *plane)
2733{
2734 if (plane->fb == plane->state->fb)
2735 return;
2736
2737 if (plane->state->fb)
2738 drm_framebuffer_unreference(plane->state->fb);
2739 plane->state->fb = plane->fb;
2740 if (plane->state->fb)
2741 drm_framebuffer_reference(plane->state->fb);
2742}
2743
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002744static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002745intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2746 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002747{
2748 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002749 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750 struct drm_crtc *c;
2751 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002752 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002753 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002754 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002755 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2756 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002757 struct intel_plane_state *intel_state =
2758 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002759 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002760
Damien Lespiau2d140302015-02-05 17:22:18 +00002761 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002762 return;
2763
Daniel Vetterf6936e22015-03-26 12:17:05 +01002764 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002765 fb = &plane_config->fb->base;
2766 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002767 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002768
Damien Lespiau2d140302015-02-05 17:22:18 +00002769 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002770
2771 /*
2772 * Failed to alloc the obj, check to see if we should share
2773 * an fb with another CRTC instead
2774 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002775 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002776 i = to_intel_crtc(c);
2777
2778 if (c == &intel_crtc->base)
2779 continue;
2780
Matt Roper2ff8fde2014-07-08 07:50:07 -07002781 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002782 continue;
2783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 fb = c->primary->fb;
2785 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002786 continue;
2787
Daniel Vetter88595ac2015-03-26 12:42:24 +01002788 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002789 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002790 drm_framebuffer_reference(fb);
2791 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002792 }
2793 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002794
Matt Roper200757f2015-12-03 11:37:36 -08002795 /*
2796 * We've failed to reconstruct the BIOS FB. Current display state
2797 * indicates that the primary plane is visible, but has a NULL FB,
2798 * which will lead to problems later if we don't fix it up. The
2799 * simplest solution is to just disable the primary plane now and
2800 * pretend the BIOS never had it enabled.
2801 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002802 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002803 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002804 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002805 intel_plane->disable_plane(primary, &intel_crtc->base);
2806
Daniel Vetter88595ac2015-03-26 12:42:24 +01002807 return;
2808
2809valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002810 plane_state->src_x = 0;
2811 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002812 plane_state->src_w = fb->width << 16;
2813 plane_state->src_h = fb->height << 16;
2814
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002815 plane_state->crtc_x = 0;
2816 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002817 plane_state->crtc_w = fb->width;
2818 plane_state->crtc_h = fb->height;
2819
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002820 intel_state->base.src.x1 = plane_state->src_x;
2821 intel_state->base.src.y1 = plane_state->src_y;
2822 intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w;
2823 intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h;
2824 intel_state->base.dst.x1 = plane_state->crtc_x;
2825 intel_state->base.dst.y1 = plane_state->crtc_y;
2826 intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2827 intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
Matt Roper0a8d8a82015-12-03 11:37:38 -08002828
Daniel Vetter88595ac2015-03-26 12:42:24 +01002829 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002830 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002831 dev_priv->preserve_bios_swizzle = true;
2832
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002833 drm_framebuffer_reference(fb);
2834 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002835 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002836 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002837 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2838 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002839}
2840
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002841static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2842 unsigned int rotation)
2843{
2844 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2845
2846 switch (fb->modifier[plane]) {
2847 case DRM_FORMAT_MOD_NONE:
2848 case I915_FORMAT_MOD_X_TILED:
2849 switch (cpp) {
2850 case 8:
2851 return 4096;
2852 case 4:
2853 case 2:
2854 case 1:
2855 return 8192;
2856 default:
2857 MISSING_CASE(cpp);
2858 break;
2859 }
2860 break;
2861 case I915_FORMAT_MOD_Y_TILED:
2862 case I915_FORMAT_MOD_Yf_TILED:
2863 switch (cpp) {
2864 case 8:
2865 return 2048;
2866 case 4:
2867 return 4096;
2868 case 2:
2869 case 1:
2870 return 8192;
2871 default:
2872 MISSING_CASE(cpp);
2873 break;
2874 }
2875 break;
2876 default:
2877 MISSING_CASE(fb->modifier[plane]);
2878 }
2879
2880 return 2048;
2881}
2882
2883static int skl_check_main_surface(struct intel_plane_state *plane_state)
2884{
2885 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2886 const struct drm_framebuffer *fb = plane_state->base.fb;
2887 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002888 int x = plane_state->base.src.x1 >> 16;
2889 int y = plane_state->base.src.y1 >> 16;
2890 int w = drm_rect_width(&plane_state->base.src) >> 16;
2891 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002892 int max_width = skl_max_plane_width(fb, 0, rotation);
2893 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002894 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002895
2896 if (w > max_width || h > max_height) {
2897 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2898 w, h, max_width, max_height);
2899 return -EINVAL;
2900 }
2901
2902 intel_add_fb_offsets(&x, &y, plane_state, 0);
2903 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2904
2905 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2906
2907 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002908 * AUX surface offset is specified as the distance from the
2909 * main surface offset, and it must be non-negative. Make
2910 * sure that is what we will get.
2911 */
2912 if (offset > aux_offset)
2913 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2914 offset, aux_offset & ~(alignment - 1));
2915
2916 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002917 * When using an X-tiled surface, the plane blows up
2918 * if the x offset + width exceed the stride.
2919 *
2920 * TODO: linear and Y-tiled seem fine, Yf untested,
2921 */
2922 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2923 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2924
2925 while ((x + w) * cpp > fb->pitches[0]) {
2926 if (offset == 0) {
2927 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2928 return -EINVAL;
2929 }
2930
2931 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2932 offset, offset - alignment);
2933 }
2934 }
2935
2936 plane_state->main.offset = offset;
2937 plane_state->main.x = x;
2938 plane_state->main.y = y;
2939
2940 return 0;
2941}
2942
Ville Syrjälä8d970652016-01-28 16:30:28 +02002943static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2944{
2945 const struct drm_framebuffer *fb = plane_state->base.fb;
2946 unsigned int rotation = plane_state->base.rotation;
2947 int max_width = skl_max_plane_width(fb, 1, rotation);
2948 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002949 int x = plane_state->base.src.x1 >> 17;
2950 int y = plane_state->base.src.y1 >> 17;
2951 int w = drm_rect_width(&plane_state->base.src) >> 17;
2952 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002953 u32 offset;
2954
2955 intel_add_fb_offsets(&x, &y, plane_state, 1);
2956 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2957
2958 /* FIXME not quite sure how/if these apply to the chroma plane */
2959 if (w > max_width || h > max_height) {
2960 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2961 w, h, max_width, max_height);
2962 return -EINVAL;
2963 }
2964
2965 plane_state->aux.offset = offset;
2966 plane_state->aux.x = x;
2967 plane_state->aux.y = y;
2968
2969 return 0;
2970}
2971
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002972int skl_check_plane_surface(struct intel_plane_state *plane_state)
2973{
2974 const struct drm_framebuffer *fb = plane_state->base.fb;
2975 unsigned int rotation = plane_state->base.rotation;
2976 int ret;
2977
2978 /* Rotate src coordinates to match rotated GTT view */
2979 if (intel_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002980 drm_rect_rotate(&plane_state->base.src,
2981 fb->width, fb->height, DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002982
Ville Syrjälä8d970652016-01-28 16:30:28 +02002983 /*
2984 * Handle the AUX surface first since
2985 * the main surface setup depends on it.
2986 */
2987 if (fb->pixel_format == DRM_FORMAT_NV12) {
2988 ret = skl_check_nv12_aux_surface(plane_state);
2989 if (ret)
2990 return ret;
2991 } else {
2992 plane_state->aux.offset = ~0xfff;
2993 plane_state->aux.x = 0;
2994 plane_state->aux.y = 0;
2995 }
2996
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002997 ret = skl_check_main_surface(plane_state);
2998 if (ret)
2999 return ret;
3000
3001 return 0;
3002}
3003
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003004static void i9xx_update_primary_plane(struct drm_plane *primary,
3005 const struct intel_crtc_state *crtc_state,
3006 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003007{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003008 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003009 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3011 struct drm_framebuffer *fb = plane_state->base.fb;
3012 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07003013 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003014 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003015 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003016 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003017 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003018 int x = plane_state->base.src.x1 >> 16;
3019 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003020
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003021 dspcntr = DISPPLANE_GAMMA_ENABLE;
3022
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003023 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003024
3025 if (INTEL_INFO(dev)->gen < 4) {
3026 if (intel_crtc->pipe == PIPE_B)
3027 dspcntr |= DISPPLANE_SEL_PIPE_B;
3028
3029 /* pipesrc and dspsize control the size that is scaled from,
3030 * which should always be the user's requested size.
3031 */
3032 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003033 ((crtc_state->pipe_src_h - 1) << 16) |
3034 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003035 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003036 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
3037 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003038 ((crtc_state->pipe_src_h - 1) << 16) |
3039 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003040 I915_WRITE(PRIMPOS(plane), 0);
3041 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003042 }
3043
Ville Syrjälä57779d02012-10-31 17:50:14 +02003044 switch (fb->pixel_format) {
3045 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003046 dspcntr |= DISPPLANE_8BPP;
3047 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003048 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003049 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003050 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003051 case DRM_FORMAT_RGB565:
3052 dspcntr |= DISPPLANE_BGRX565;
3053 break;
3054 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003055 dspcntr |= DISPPLANE_BGRX888;
3056 break;
3057 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003058 dspcntr |= DISPPLANE_RGBX888;
3059 break;
3060 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003061 dspcntr |= DISPPLANE_BGRX101010;
3062 break;
3063 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003064 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003065 break;
3066 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003067 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003068 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003069
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003070 if (INTEL_GEN(dev_priv) >= 4 &&
3071 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003072 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003073
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003074 if (IS_G4X(dev))
3075 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3076
Ville Syrjälä29490562016-01-20 18:02:50 +02003077 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003078
Ville Syrjälä6687c902015-09-15 13:16:41 +03003079 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003080 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003081 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003082
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003083 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303084 dspcntr |= DISPPLANE_ROTATE_180;
3085
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003086 x += (crtc_state->pipe_src_w - 1);
3087 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303088 }
3089
Ville Syrjälä29490562016-01-20 18:02:50 +02003090 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003091
3092 if (INTEL_INFO(dev)->gen < 4)
3093 intel_crtc->dspaddr_offset = linear_offset;
3094
Paulo Zanoni2db33662015-09-14 15:20:03 -03003095 intel_crtc->adjusted_x = x;
3096 intel_crtc->adjusted_y = y;
3097
Sonika Jindal48404c12014-08-22 14:06:04 +05303098 I915_WRITE(reg, dspcntr);
3099
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003100 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003101 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003102 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003103 intel_fb_gtt_offset(fb, rotation) +
3104 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003106 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01003108 I915_WRITE(DSPADDR(plane), i915_gem_object_ggtt_offset(obj, NULL) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003110}
3111
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003112static void i9xx_disable_primary_plane(struct drm_plane *primary,
3113 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003114{
3115 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003116 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003118 int plane = intel_crtc->plane;
3119
3120 I915_WRITE(DSPCNTR(plane), 0);
3121 if (INTEL_INFO(dev_priv)->gen >= 4)
3122 I915_WRITE(DSPSURF(plane), 0);
3123 else
3124 I915_WRITE(DSPADDR(plane), 0);
3125 POSTING_READ(DSPCNTR(plane));
3126}
3127
3128static void ironlake_update_primary_plane(struct drm_plane *primary,
3129 const struct intel_crtc_state *crtc_state,
3130 const struct intel_plane_state *plane_state)
3131{
3132 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003133 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3135 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003136 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003137 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003139 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003140 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003141 int x = plane_state->base.src.x1 >> 16;
3142 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003143
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003144 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003145 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003146
3147 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
3148 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3149
Ville Syrjälä57779d02012-10-31 17:50:14 +02003150 switch (fb->pixel_format) {
3151 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003152 dspcntr |= DISPPLANE_8BPP;
3153 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003154 case DRM_FORMAT_RGB565:
3155 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003156 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003157 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003158 dspcntr |= DISPPLANE_BGRX888;
3159 break;
3160 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003161 dspcntr |= DISPPLANE_RGBX888;
3162 break;
3163 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003164 dspcntr |= DISPPLANE_BGRX101010;
3165 break;
3166 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003167 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003168 break;
3169 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003170 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171 }
3172
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003173 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003174 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003175
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003176 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003177 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Ville Syrjälä29490562016-01-20 18:02:50 +02003179 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003180
Daniel Vetterc2c75132012-07-05 12:17:30 +02003181 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003182 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003183
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003184 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303185 dspcntr |= DISPPLANE_ROTATE_180;
3186
3187 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003188 x += (crtc_state->pipe_src_w - 1);
3189 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303190 }
3191 }
3192
Ville Syrjälä29490562016-01-20 18:02:50 +02003193 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003194
Paulo Zanoni2db33662015-09-14 15:20:03 -03003195 intel_crtc->adjusted_x = x;
3196 intel_crtc->adjusted_y = y;
3197
Sonika Jindal48404c12014-08-22 14:06:04 +05303198 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003199
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003200 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003201 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003202 intel_fb_gtt_offset(fb, rotation) +
3203 intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07003204 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003205 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3206 } else {
3207 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3208 I915_WRITE(DSPLINOFF(plane), linear_offset);
3209 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003210 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003211}
3212
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003213u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3214 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003215{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003216 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3217 return 64;
3218 } else {
3219 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003220
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003221 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003222 }
3223}
3224
Ville Syrjälä6687c902015-09-15 13:16:41 +03003225u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3226 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003227{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003228 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003229 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003230 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003231
Ville Syrjälä6687c902015-09-15 13:16:41 +03003232 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003233
Chris Wilson058d88c2016-08-15 10:49:06 +01003234 vma = i915_gem_object_to_ggtt(obj, &view);
3235 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3236 view.type))
3237 return -1;
3238
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003239 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003240}
3241
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003242static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3243{
3244 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003245 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003246
3247 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3248 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3249 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003250}
3251
Chandra Kondurua1b22782015-04-07 15:28:45 -07003252/*
3253 * This function detaches (aka. unbinds) unused scalers in hardware
3254 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003255static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003256{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003257 struct intel_crtc_scaler_state *scaler_state;
3258 int i;
3259
Chandra Kondurua1b22782015-04-07 15:28:45 -07003260 scaler_state = &intel_crtc->config->scaler_state;
3261
3262 /* loop through and disable scalers that aren't in use */
3263 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003264 if (!scaler_state->scalers[i].in_use)
3265 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003266 }
3267}
3268
Ville Syrjäläd2196772016-01-28 18:33:11 +02003269u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3270 unsigned int rotation)
3271{
3272 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3273 u32 stride = intel_fb_pitch(fb, plane, rotation);
3274
3275 /*
3276 * The stride is either expressed as a multiple of 64 bytes chunks for
3277 * linear buffers or in number of tiles for tiled buffers.
3278 */
3279 if (intel_rotation_90_or_270(rotation)) {
3280 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3281
3282 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3283 } else {
3284 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3285 fb->pixel_format);
3286 }
3287
3288 return stride;
3289}
3290
Chandra Konduru6156a452015-04-27 13:48:39 -07003291u32 skl_plane_ctl_format(uint32_t pixel_format)
3292{
Chandra Konduru6156a452015-04-27 13:48:39 -07003293 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003294 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003295 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003296 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003297 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003298 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003299 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003300 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003301 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003302 /*
3303 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3304 * to be already pre-multiplied. We need to add a knob (or a different
3305 * DRM_FORMAT) for user-space to configure that.
3306 */
3307 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003308 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003309 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003310 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003311 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003312 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003313 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003314 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003315 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003318 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003319 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003320 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003321 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003322 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003323 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003324 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003325 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003326 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003327 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003328
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003329 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003330}
3331
3332u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3333{
Chandra Konduru6156a452015-04-27 13:48:39 -07003334 switch (fb_modifier) {
3335 case DRM_FORMAT_MOD_NONE:
3336 break;
3337 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003338 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003339 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003340 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003341 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003342 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003343 default:
3344 MISSING_CASE(fb_modifier);
3345 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003346
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003347 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003348}
3349
3350u32 skl_plane_ctl_rotation(unsigned int rotation)
3351{
Chandra Konduru6156a452015-04-27 13:48:39 -07003352 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003353 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003354 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303355 /*
3356 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3357 * while i915 HW rotation is clockwise, thats why this swapping.
3358 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003359 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303360 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003361 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003362 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003363 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303364 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003365 default:
3366 MISSING_CASE(rotation);
3367 }
3368
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003369 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003370}
3371
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003372static void skylake_update_primary_plane(struct drm_plane *plane,
3373 const struct intel_crtc_state *crtc_state,
3374 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003375{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003376 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003377 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3379 struct drm_framebuffer *fb = plane_state->base.fb;
Lyude62e0fb82016-08-22 12:50:08 -04003380 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003381 int pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003382 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003383 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003384 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003385 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003386 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003387 int src_x = plane_state->main.x;
3388 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003389 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3390 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3391 int dst_x = plane_state->base.dst.x1;
3392 int dst_y = plane_state->base.dst.y1;
3393 int dst_w = drm_rect_width(&plane_state->base.dst);
3394 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003395
3396 plane_ctl = PLANE_CTL_ENABLE |
3397 PLANE_CTL_PIPE_GAMMA_ENABLE |
3398 PLANE_CTL_PIPE_CSC_ENABLE;
3399
Chandra Konduru6156a452015-04-27 13:48:39 -07003400 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3401 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003402 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003403 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003404
Ville Syrjälä6687c902015-09-15 13:16:41 +03003405 /* Sizes are 0 based */
3406 src_w--;
3407 src_h--;
3408 dst_w--;
3409 dst_h--;
3410
3411 intel_crtc->adjusted_x = src_x;
3412 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003413
Lyude62e0fb82016-08-22 12:50:08 -04003414 if (wm->dirty_pipes & drm_crtc_mask(&intel_crtc->base))
3415 skl_write_plane_wm(intel_crtc, wm, 0);
3416
Damien Lespiau70d21f02013-07-03 21:06:04 +01003417 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003418 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +03003419 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003420 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003421
3422 if (scaler_id >= 0) {
3423 uint32_t ps_ctrl = 0;
3424
3425 WARN_ON(!dst_w || !dst_h);
3426 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3427 crtc_state->scaler_state.scalers[scaler_id].mode;
3428 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3429 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3430 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3431 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3432 I915_WRITE(PLANE_POS(pipe, 0), 0);
3433 } else {
3434 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3435 }
3436
Ville Syrjälä6687c902015-09-15 13:16:41 +03003437 I915_WRITE(PLANE_SURF(pipe, 0),
3438 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003439
3440 POSTING_READ(PLANE_SURF(pipe, 0));
3441}
3442
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003443static void skylake_disable_primary_plane(struct drm_plane *primary,
3444 struct drm_crtc *crtc)
3445{
3446 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003447 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude62e0fb82016-08-22 12:50:08 -04003448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3449 int pipe = intel_crtc->pipe;
3450
Lyudeccebc232016-08-29 12:31:27 -04003451 /*
3452 * We only populate skl_results on watermark updates, and if the
3453 * plane's visiblity isn't actually changing neither is its watermarks.
3454 */
3455 if (!crtc->primary->state->visible)
3456 skl_write_plane_wm(intel_crtc, &dev_priv->wm.skl_results, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003457
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003458 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3459 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3460 POSTING_READ(PLANE_SURF(pipe, 0));
3461}
3462
Jesse Barnes17638cd2011-06-24 12:19:23 -07003463/* Assume fb object is pinned & idle & fenced and just update base pointers */
3464static int
3465intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3466 int x, int y, enum mode_set_atomic state)
3467{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003468 /* Support for kgdboc is disabled, this needs a major rework. */
3469 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003470
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003471 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003472}
3473
Daniel Vetter5a21b662016-05-24 17:13:53 +02003474static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3475{
3476 struct intel_crtc *crtc;
3477
Chris Wilson91c8a322016-07-05 10:40:23 +01003478 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003479 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3480}
3481
Ville Syrjälä75147472014-11-24 18:28:11 +02003482static void intel_update_primary_planes(struct drm_device *dev)
3483{
Ville Syrjälä75147472014-11-24 18:28:11 +02003484 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003485
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003486 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003487 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003488 struct intel_plane_state *plane_state =
3489 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003490
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003491 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003492 plane->update_plane(&plane->base,
3493 to_intel_crtc_state(crtc->state),
3494 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003495 }
3496}
3497
Maarten Lankhorst73974892016-08-05 23:28:27 +03003498static int
3499__intel_display_resume(struct drm_device *dev,
3500 struct drm_atomic_state *state)
3501{
3502 struct drm_crtc_state *crtc_state;
3503 struct drm_crtc *crtc;
3504 int i, ret;
3505
3506 intel_modeset_setup_hw_state(dev);
3507 i915_redisable_vga(dev);
3508
3509 if (!state)
3510 return 0;
3511
3512 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3513 /*
3514 * Force recalculation even if we restore
3515 * current state. With fast modeset this may not result
3516 * in a modeset when the state is compatible.
3517 */
3518 crtc_state->mode_changed = true;
3519 }
3520
3521 /* ignore any reset values/BIOS leftovers in the WM registers */
3522 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3523
3524 ret = drm_atomic_commit(state);
3525
3526 WARN_ON(ret == -EDEADLK);
3527 return ret;
3528}
3529
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003530static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3531{
Ville Syrjäläae981042016-08-05 23:28:30 +03003532 return intel_has_gpu_reset(dev_priv) &&
3533 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003534}
3535
Chris Wilsonc0336662016-05-06 15:40:21 +01003536void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003537{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003538 struct drm_device *dev = &dev_priv->drm;
3539 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3540 struct drm_atomic_state *state;
3541 int ret;
3542
Maarten Lankhorst73974892016-08-05 23:28:27 +03003543 /*
3544 * Need mode_config.mutex so that we don't
3545 * trample ongoing ->detect() and whatnot.
3546 */
3547 mutex_lock(&dev->mode_config.mutex);
3548 drm_modeset_acquire_init(ctx, 0);
3549 while (1) {
3550 ret = drm_modeset_lock_all_ctx(dev, ctx);
3551 if (ret != -EDEADLK)
3552 break;
3553
3554 drm_modeset_backoff(ctx);
3555 }
3556
3557 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003558 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003559 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003560 return;
3561
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003562 /*
3563 * Disabling the crtcs gracefully seems nicer. Also the
3564 * g33 docs say we should at least disable all the planes.
3565 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003566 state = drm_atomic_helper_duplicate_state(dev, ctx);
3567 if (IS_ERR(state)) {
3568 ret = PTR_ERR(state);
3569 state = NULL;
3570 DRM_ERROR("Duplicating state failed with %i\n", ret);
3571 goto err;
3572 }
3573
3574 ret = drm_atomic_helper_disable_all(dev, ctx);
3575 if (ret) {
3576 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3577 goto err;
3578 }
3579
3580 dev_priv->modeset_restore_state = state;
3581 state->acquire_ctx = ctx;
3582 return;
3583
3584err:
3585 drm_atomic_state_free(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003586}
3587
Chris Wilsonc0336662016-05-06 15:40:21 +01003588void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003589{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003590 struct drm_device *dev = &dev_priv->drm;
3591 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3592 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3593 int ret;
3594
Daniel Vetter5a21b662016-05-24 17:13:53 +02003595 /*
3596 * Flips in the rings will be nuked by the reset,
3597 * so complete all pending flips so that user space
3598 * will get its events and not get stuck.
3599 */
3600 intel_complete_page_flips(dev_priv);
3601
Maarten Lankhorst73974892016-08-05 23:28:27 +03003602 dev_priv->modeset_restore_state = NULL;
3603
Ville Syrjälä75147472014-11-24 18:28:11 +02003604 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003605 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003606 if (!state) {
3607 /*
3608 * Flips in the rings have been nuked by the reset,
3609 * so update the base address of all primary
3610 * planes to the the last fb to make sure we're
3611 * showing the correct fb after a reset.
3612 *
3613 * FIXME: Atomic will make this obsolete since we won't schedule
3614 * CS-based flips (which might get lost in gpu resets) any more.
3615 */
3616 intel_update_primary_planes(dev);
3617 } else {
3618 ret = __intel_display_resume(dev, state);
3619 if (ret)
3620 DRM_ERROR("Restoring old state failed with %i\n", ret);
3621 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003622 } else {
3623 /*
3624 * The display has been reset as well,
3625 * so need a full re-initialization.
3626 */
3627 intel_runtime_pm_disable_interrupts(dev_priv);
3628 intel_runtime_pm_enable_interrupts(dev_priv);
3629
Imre Deak51f59202016-09-14 13:04:13 +03003630 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003631 intel_modeset_init_hw(dev);
3632
3633 spin_lock_irq(&dev_priv->irq_lock);
3634 if (dev_priv->display.hpd_irq_setup)
3635 dev_priv->display.hpd_irq_setup(dev_priv);
3636 spin_unlock_irq(&dev_priv->irq_lock);
3637
3638 ret = __intel_display_resume(dev, state);
3639 if (ret)
3640 DRM_ERROR("Restoring old state failed with %i\n", ret);
3641
3642 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003643 }
3644
Maarten Lankhorst73974892016-08-05 23:28:27 +03003645 drm_modeset_drop_locks(ctx);
3646 drm_modeset_acquire_fini(ctx);
3647 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003648}
3649
Chris Wilson8af29b02016-09-09 14:11:47 +01003650static bool abort_flip_on_reset(struct intel_crtc *crtc)
3651{
3652 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3653
3654 if (i915_reset_in_progress(error))
3655 return true;
3656
3657 if (crtc->reset_count != i915_reset_count(error))
3658 return true;
3659
3660 return false;
3661}
3662
Chris Wilson7d5e3792014-03-04 13:15:08 +00003663static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3664{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003665 struct drm_device *dev = crtc->dev;
3666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003667 bool pending;
3668
Chris Wilson8af29b02016-09-09 14:11:47 +01003669 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003670 return false;
3671
3672 spin_lock_irq(&dev->event_lock);
3673 pending = to_intel_crtc(crtc)->flip_work != NULL;
3674 spin_unlock_irq(&dev->event_lock);
3675
3676 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003677}
3678
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003679static void intel_update_pipe_config(struct intel_crtc *crtc,
3680 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003681{
3682 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003683 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003684 struct intel_crtc_state *pipe_config =
3685 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003686
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003687 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3688 crtc->base.mode = crtc->base.state->mode;
3689
3690 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3691 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3692 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003693
3694 /*
3695 * Update pipe size and adjust fitter if needed: the reason for this is
3696 * that in compute_mode_changes we check the native mode (not the pfit
3697 * mode) to see if we can flip rather than do a full mode set. In the
3698 * fastboot case, we'll flip, but if we don't update the pipesrc and
3699 * pfit state, we'll end up with a big fb scanned out into the wrong
3700 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003701 */
3702
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003703 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003704 ((pipe_config->pipe_src_w - 1) << 16) |
3705 (pipe_config->pipe_src_h - 1));
3706
3707 /* on skylake this is done by detaching scalers */
3708 if (INTEL_INFO(dev)->gen >= 9) {
3709 skl_detach_scalers(crtc);
3710
3711 if (pipe_config->pch_pfit.enabled)
3712 skylake_pfit_enable(crtc);
3713 } else if (HAS_PCH_SPLIT(dev)) {
3714 if (pipe_config->pch_pfit.enabled)
3715 ironlake_pfit_enable(crtc);
3716 else if (old_crtc_state->pch_pfit.enabled)
3717 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003718 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003719}
3720
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003721static void intel_fdi_normal_train(struct drm_crtc *crtc)
3722{
3723 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003724 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3726 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003727 i915_reg_t reg;
3728 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003729
3730 /* enable normal train */
3731 reg = FDI_TX_CTL(pipe);
3732 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003733 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003734 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3735 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003736 } else {
3737 temp &= ~FDI_LINK_TRAIN_NONE;
3738 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003739 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003740 I915_WRITE(reg, temp);
3741
3742 reg = FDI_RX_CTL(pipe);
3743 temp = I915_READ(reg);
3744 if (HAS_PCH_CPT(dev)) {
3745 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3746 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3747 } else {
3748 temp &= ~FDI_LINK_TRAIN_NONE;
3749 temp |= FDI_LINK_TRAIN_NONE;
3750 }
3751 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3752
3753 /* wait one idle pattern time */
3754 POSTING_READ(reg);
3755 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003756
3757 /* IVB wants error correction enabled */
3758 if (IS_IVYBRIDGE(dev))
3759 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3760 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003761}
3762
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003763/* The FDI link training functions for ILK/Ibexpeak. */
3764static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3765{
3766 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003767 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3769 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003770 i915_reg_t reg;
3771 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003772
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003773 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003774 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003775
Adam Jacksone1a44742010-06-25 15:32:14 -04003776 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3777 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 reg = FDI_RX_IMR(pipe);
3779 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003780 temp &= ~FDI_RX_SYMBOL_LOCK;
3781 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003782 I915_WRITE(reg, temp);
3783 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003784 udelay(150);
3785
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003786 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 reg = FDI_TX_CTL(pipe);
3788 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003789 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003790 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003791 temp &= ~FDI_LINK_TRAIN_NONE;
3792 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003794
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 reg = FDI_RX_CTL(pipe);
3796 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003797 temp &= ~FDI_LINK_TRAIN_NONE;
3798 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003799 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3800
3801 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003802 udelay(150);
3803
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003804 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003805 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3806 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3807 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003808
Chris Wilson5eddb702010-09-11 13:48:45 +01003809 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003810 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003811 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3813
3814 if ((temp & FDI_RX_BIT_LOCK)) {
3815 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003816 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003817 break;
3818 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003819 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003820 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003821 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003822
3823 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003824 reg = FDI_TX_CTL(pipe);
3825 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003826 temp &= ~FDI_LINK_TRAIN_NONE;
3827 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003828 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003829
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 reg = FDI_RX_CTL(pipe);
3831 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003832 temp &= ~FDI_LINK_TRAIN_NONE;
3833 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 I915_WRITE(reg, temp);
3835
3836 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003837 udelay(150);
3838
Chris Wilson5eddb702010-09-11 13:48:45 +01003839 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003840 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003841 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003842 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3843
3844 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003845 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003846 DRM_DEBUG_KMS("FDI train 2 done.\n");
3847 break;
3848 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003849 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003850 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003851 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003852
3853 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003854
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003855}
3856
Akshay Joshi0206e352011-08-16 15:34:10 -04003857static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003858 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3859 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3860 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3861 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3862};
3863
3864/* The FDI link training functions for SNB/Cougarpoint. */
3865static void gen6_fdi_link_train(struct drm_crtc *crtc)
3866{
3867 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003868 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3870 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003871 i915_reg_t reg;
3872 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003873
Adam Jacksone1a44742010-06-25 15:32:14 -04003874 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3875 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003876 reg = FDI_RX_IMR(pipe);
3877 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003878 temp &= ~FDI_RX_SYMBOL_LOCK;
3879 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003880 I915_WRITE(reg, temp);
3881
3882 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003883 udelay(150);
3884
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003885 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003886 reg = FDI_TX_CTL(pipe);
3887 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003888 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003889 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003890 temp &= ~FDI_LINK_TRAIN_NONE;
3891 temp |= FDI_LINK_TRAIN_PATTERN_1;
3892 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3893 /* SNB-B */
3894 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003896
Daniel Vetterd74cf322012-10-26 10:58:13 +02003897 I915_WRITE(FDI_RX_MISC(pipe),
3898 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3899
Chris Wilson5eddb702010-09-11 13:48:45 +01003900 reg = FDI_RX_CTL(pipe);
3901 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003902 if (HAS_PCH_CPT(dev)) {
3903 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3904 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3905 } else {
3906 temp &= ~FDI_LINK_TRAIN_NONE;
3907 temp |= FDI_LINK_TRAIN_PATTERN_1;
3908 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003909 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3910
3911 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003912 udelay(150);
3913
Akshay Joshi0206e352011-08-16 15:34:10 -04003914 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003915 reg = FDI_TX_CTL(pipe);
3916 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3918 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003919 I915_WRITE(reg, temp);
3920
3921 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003922 udelay(500);
3923
Sean Paulfa37d392012-03-02 12:53:39 -05003924 for (retry = 0; retry < 5; retry++) {
3925 reg = FDI_RX_IIR(pipe);
3926 temp = I915_READ(reg);
3927 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3928 if (temp & FDI_RX_BIT_LOCK) {
3929 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3930 DRM_DEBUG_KMS("FDI train 1 done.\n");
3931 break;
3932 }
3933 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003934 }
Sean Paulfa37d392012-03-02 12:53:39 -05003935 if (retry < 5)
3936 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003937 }
3938 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003939 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003940
3941 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003942 reg = FDI_TX_CTL(pipe);
3943 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003944 temp &= ~FDI_LINK_TRAIN_NONE;
3945 temp |= FDI_LINK_TRAIN_PATTERN_2;
3946 if (IS_GEN6(dev)) {
3947 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3948 /* SNB-B */
3949 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3950 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003952
Chris Wilson5eddb702010-09-11 13:48:45 +01003953 reg = FDI_RX_CTL(pipe);
3954 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003955 if (HAS_PCH_CPT(dev)) {
3956 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3957 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3958 } else {
3959 temp &= ~FDI_LINK_TRAIN_NONE;
3960 temp |= FDI_LINK_TRAIN_PATTERN_2;
3961 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003962 I915_WRITE(reg, temp);
3963
3964 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003965 udelay(150);
3966
Akshay Joshi0206e352011-08-16 15:34:10 -04003967 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003968 reg = FDI_TX_CTL(pipe);
3969 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003970 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3971 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003972 I915_WRITE(reg, temp);
3973
3974 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003975 udelay(500);
3976
Sean Paulfa37d392012-03-02 12:53:39 -05003977 for (retry = 0; retry < 5; retry++) {
3978 reg = FDI_RX_IIR(pipe);
3979 temp = I915_READ(reg);
3980 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3981 if (temp & FDI_RX_SYMBOL_LOCK) {
3982 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3983 DRM_DEBUG_KMS("FDI train 2 done.\n");
3984 break;
3985 }
3986 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003987 }
Sean Paulfa37d392012-03-02 12:53:39 -05003988 if (retry < 5)
3989 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003990 }
3991 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003992 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003993
3994 DRM_DEBUG_KMS("FDI train done.\n");
3995}
3996
Jesse Barnes357555c2011-04-28 15:09:55 -07003997/* Manual link training for Ivy Bridge A0 parts */
3998static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3999{
4000 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004001 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07004002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4003 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004004 i915_reg_t reg;
4005 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004006
4007 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4008 for train result */
4009 reg = FDI_RX_IMR(pipe);
4010 temp = I915_READ(reg);
4011 temp &= ~FDI_RX_SYMBOL_LOCK;
4012 temp &= ~FDI_RX_BIT_LOCK;
4013 I915_WRITE(reg, temp);
4014
4015 POSTING_READ(reg);
4016 udelay(150);
4017
Daniel Vetter01a415f2012-10-27 15:58:40 +02004018 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4019 I915_READ(FDI_RX_IIR(pipe)));
4020
Jesse Barnes139ccd32013-08-19 11:04:55 -07004021 /* Try each vswing and preemphasis setting twice before moving on */
4022 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4023 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004024 reg = FDI_TX_CTL(pipe);
4025 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004026 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4027 temp &= ~FDI_TX_ENABLE;
4028 I915_WRITE(reg, temp);
4029
4030 reg = FDI_RX_CTL(pipe);
4031 temp = I915_READ(reg);
4032 temp &= ~FDI_LINK_TRAIN_AUTO;
4033 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4034 temp &= ~FDI_RX_ENABLE;
4035 I915_WRITE(reg, temp);
4036
4037 /* enable CPU FDI TX and PCH FDI RX */
4038 reg = FDI_TX_CTL(pipe);
4039 temp = I915_READ(reg);
4040 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004041 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004042 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004043 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004044 temp |= snb_b_fdi_train_param[j/2];
4045 temp |= FDI_COMPOSITE_SYNC;
4046 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4047
4048 I915_WRITE(FDI_RX_MISC(pipe),
4049 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4050
4051 reg = FDI_RX_CTL(pipe);
4052 temp = I915_READ(reg);
4053 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4054 temp |= FDI_COMPOSITE_SYNC;
4055 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4056
4057 POSTING_READ(reg);
4058 udelay(1); /* should be 0.5us */
4059
4060 for (i = 0; i < 4; i++) {
4061 reg = FDI_RX_IIR(pipe);
4062 temp = I915_READ(reg);
4063 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4064
4065 if (temp & FDI_RX_BIT_LOCK ||
4066 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4067 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4068 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4069 i);
4070 break;
4071 }
4072 udelay(1); /* should be 0.5us */
4073 }
4074 if (i == 4) {
4075 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4076 continue;
4077 }
4078
4079 /* Train 2 */
4080 reg = FDI_TX_CTL(pipe);
4081 temp = I915_READ(reg);
4082 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4083 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4084 I915_WRITE(reg, temp);
4085
4086 reg = FDI_RX_CTL(pipe);
4087 temp = I915_READ(reg);
4088 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4089 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004090 I915_WRITE(reg, temp);
4091
4092 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004093 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004094
Jesse Barnes139ccd32013-08-19 11:04:55 -07004095 for (i = 0; i < 4; i++) {
4096 reg = FDI_RX_IIR(pipe);
4097 temp = I915_READ(reg);
4098 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004099
Jesse Barnes139ccd32013-08-19 11:04:55 -07004100 if (temp & FDI_RX_SYMBOL_LOCK ||
4101 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4102 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4103 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4104 i);
4105 goto train_done;
4106 }
4107 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004108 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004109 if (i == 4)
4110 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004111 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004112
Jesse Barnes139ccd32013-08-19 11:04:55 -07004113train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004114 DRM_DEBUG_KMS("FDI train done.\n");
4115}
4116
Daniel Vetter88cefb62012-08-12 19:27:14 +02004117static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004118{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004119 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004120 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004121 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004122 i915_reg_t reg;
4123 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004124
Jesse Barnes0e23b992010-09-10 11:10:00 -07004125 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004126 reg = FDI_RX_CTL(pipe);
4127 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004128 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004129 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004130 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004131 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4132
4133 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004134 udelay(200);
4135
4136 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004137 temp = I915_READ(reg);
4138 I915_WRITE(reg, temp | FDI_PCDCLK);
4139
4140 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004141 udelay(200);
4142
Paulo Zanoni20749732012-11-23 15:30:38 -02004143 /* Enable CPU FDI TX PLL, always on for Ironlake */
4144 reg = FDI_TX_CTL(pipe);
4145 temp = I915_READ(reg);
4146 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4147 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004148
Paulo Zanoni20749732012-11-23 15:30:38 -02004149 POSTING_READ(reg);
4150 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004151 }
4152}
4153
Daniel Vetter88cefb62012-08-12 19:27:14 +02004154static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4155{
4156 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004157 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004158 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004159 i915_reg_t reg;
4160 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004161
4162 /* Switch from PCDclk to Rawclk */
4163 reg = FDI_RX_CTL(pipe);
4164 temp = I915_READ(reg);
4165 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4166
4167 /* Disable CPU FDI TX PLL */
4168 reg = FDI_TX_CTL(pipe);
4169 temp = I915_READ(reg);
4170 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4171
4172 POSTING_READ(reg);
4173 udelay(100);
4174
4175 reg = FDI_RX_CTL(pipe);
4176 temp = I915_READ(reg);
4177 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4178
4179 /* Wait for the clocks to turn off. */
4180 POSTING_READ(reg);
4181 udelay(100);
4182}
4183
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004184static void ironlake_fdi_disable(struct drm_crtc *crtc)
4185{
4186 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004187 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4189 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004190 i915_reg_t reg;
4191 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004192
4193 /* disable CPU FDI tx and PCH FDI rx */
4194 reg = FDI_TX_CTL(pipe);
4195 temp = I915_READ(reg);
4196 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4197 POSTING_READ(reg);
4198
4199 reg = FDI_RX_CTL(pipe);
4200 temp = I915_READ(reg);
4201 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004202 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004203 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4204
4205 POSTING_READ(reg);
4206 udelay(100);
4207
4208 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02004209 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004210 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004211
4212 /* still set train pattern 1 */
4213 reg = FDI_TX_CTL(pipe);
4214 temp = I915_READ(reg);
4215 temp &= ~FDI_LINK_TRAIN_NONE;
4216 temp |= FDI_LINK_TRAIN_PATTERN_1;
4217 I915_WRITE(reg, temp);
4218
4219 reg = FDI_RX_CTL(pipe);
4220 temp = I915_READ(reg);
4221 if (HAS_PCH_CPT(dev)) {
4222 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4223 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4224 } else {
4225 temp &= ~FDI_LINK_TRAIN_NONE;
4226 temp |= FDI_LINK_TRAIN_PATTERN_1;
4227 }
4228 /* BPC in FDI rx is consistent with that in PIPECONF */
4229 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004230 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004231 I915_WRITE(reg, temp);
4232
4233 POSTING_READ(reg);
4234 udelay(100);
4235}
4236
Chris Wilson5dce5b932014-01-20 10:17:36 +00004237bool intel_has_pending_fb_unpin(struct drm_device *dev)
4238{
4239 struct intel_crtc *crtc;
4240
4241 /* Note that we don't need to be called with mode_config.lock here
4242 * as our list of CRTC objects is static for the lifetime of the
4243 * device and so cannot disappear as we iterate. Similarly, we can
4244 * happily treat the predicates as racy, atomic checks as userspace
4245 * cannot claim and pin a new fb without at least acquring the
4246 * struct_mutex and so serialising with us.
4247 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004248 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004249 if (atomic_read(&crtc->unpin_work_count) == 0)
4250 continue;
4251
Daniel Vetter5a21b662016-05-24 17:13:53 +02004252 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004253 intel_wait_for_vblank(dev, crtc->pipe);
4254
4255 return true;
4256 }
4257
4258 return false;
4259}
4260
Daniel Vetter5a21b662016-05-24 17:13:53 +02004261static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004262{
4263 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004264 struct intel_flip_work *work = intel_crtc->flip_work;
4265
4266 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004267
4268 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004269 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004270
4271 drm_crtc_vblank_put(&intel_crtc->base);
4272
Daniel Vetter5a21b662016-05-24 17:13:53 +02004273 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004274 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004275
4276 trace_i915_flip_complete(intel_crtc->plane,
4277 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004278}
4279
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004280static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004281{
Chris Wilson0f911282012-04-17 10:05:38 +01004282 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004283 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004284 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004285
Daniel Vetter2c10d572012-12-20 21:24:07 +01004286 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004287
4288 ret = wait_event_interruptible_timeout(
4289 dev_priv->pending_flip_queue,
4290 !intel_crtc_has_pending_flip(crtc),
4291 60*HZ);
4292
4293 if (ret < 0)
4294 return ret;
4295
Daniel Vetter5a21b662016-05-24 17:13:53 +02004296 if (ret == 0) {
4297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4298 struct intel_flip_work *work;
4299
4300 spin_lock_irq(&dev->event_lock);
4301 work = intel_crtc->flip_work;
4302 if (work && !is_mmio_work(work)) {
4303 WARN_ONCE(1, "Removing stuck page flip\n");
4304 page_flip_completed(intel_crtc);
4305 }
4306 spin_unlock_irq(&dev->event_lock);
4307 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004308
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004309 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004310}
4311
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004312void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004313{
4314 u32 temp;
4315
4316 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4317
4318 mutex_lock(&dev_priv->sb_lock);
4319
4320 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4321 temp |= SBI_SSCCTL_DISABLE;
4322 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4323
4324 mutex_unlock(&dev_priv->sb_lock);
4325}
4326
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004327/* Program iCLKIP clock to the desired frequency */
4328static void lpt_program_iclkip(struct drm_crtc *crtc)
4329{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004330 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004331 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004332 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4333 u32 temp;
4334
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004335 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004336
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004337 /* The iCLK virtual clock root frequency is in MHz,
4338 * but the adjusted_mode->crtc_clock in in KHz. To get the
4339 * divisors, it is necessary to divide one by another, so we
4340 * convert the virtual clock precision to KHz here for higher
4341 * precision.
4342 */
4343 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004344 u32 iclk_virtual_root_freq = 172800 * 1000;
4345 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004346 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004347
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004348 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4349 clock << auxdiv);
4350 divsel = (desired_divisor / iclk_pi_range) - 2;
4351 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004352
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004353 /*
4354 * Near 20MHz is a corner case which is
4355 * out of range for the 7-bit divisor
4356 */
4357 if (divsel <= 0x7f)
4358 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004359 }
4360
4361 /* This should not happen with any sane values */
4362 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4363 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4364 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4365 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4366
4367 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004368 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004369 auxdiv,
4370 divsel,
4371 phasedir,
4372 phaseinc);
4373
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004374 mutex_lock(&dev_priv->sb_lock);
4375
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004376 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004377 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004378 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4379 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4380 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4381 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4382 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4383 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004384 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004385
4386 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004387 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004388 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4389 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004390 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004391
4392 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004393 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004394 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004395 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004396
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004397 mutex_unlock(&dev_priv->sb_lock);
4398
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004399 /* Wait for initialization time */
4400 udelay(24);
4401
4402 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4403}
4404
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004405int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4406{
4407 u32 divsel, phaseinc, auxdiv;
4408 u32 iclk_virtual_root_freq = 172800 * 1000;
4409 u32 iclk_pi_range = 64;
4410 u32 desired_divisor;
4411 u32 temp;
4412
4413 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4414 return 0;
4415
4416 mutex_lock(&dev_priv->sb_lock);
4417
4418 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4419 if (temp & SBI_SSCCTL_DISABLE) {
4420 mutex_unlock(&dev_priv->sb_lock);
4421 return 0;
4422 }
4423
4424 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4425 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4426 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4427 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4428 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4429
4430 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4431 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4432 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4433
4434 mutex_unlock(&dev_priv->sb_lock);
4435
4436 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4437
4438 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4439 desired_divisor << auxdiv);
4440}
4441
Daniel Vetter275f01b22013-05-03 11:49:47 +02004442static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4443 enum pipe pch_transcoder)
4444{
4445 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004446 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004447 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004448
4449 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4450 I915_READ(HTOTAL(cpu_transcoder)));
4451 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4452 I915_READ(HBLANK(cpu_transcoder)));
4453 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4454 I915_READ(HSYNC(cpu_transcoder)));
4455
4456 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4457 I915_READ(VTOTAL(cpu_transcoder)));
4458 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4459 I915_READ(VBLANK(cpu_transcoder)));
4460 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4461 I915_READ(VSYNC(cpu_transcoder)));
4462 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4463 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4464}
4465
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004466static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004467{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004468 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004469 uint32_t temp;
4470
4471 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004472 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004473 return;
4474
4475 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4476 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4477
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004478 temp &= ~FDI_BC_BIFURCATION_SELECT;
4479 if (enable)
4480 temp |= FDI_BC_BIFURCATION_SELECT;
4481
4482 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004483 I915_WRITE(SOUTH_CHICKEN1, temp);
4484 POSTING_READ(SOUTH_CHICKEN1);
4485}
4486
4487static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4488{
4489 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004490
4491 switch (intel_crtc->pipe) {
4492 case PIPE_A:
4493 break;
4494 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004495 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004496 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004497 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004498 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004499
4500 break;
4501 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004502 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004503
4504 break;
4505 default:
4506 BUG();
4507 }
4508}
4509
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004510/* Return which DP Port should be selected for Transcoder DP control */
4511static enum port
4512intel_trans_dp_port_sel(struct drm_crtc *crtc)
4513{
4514 struct drm_device *dev = crtc->dev;
4515 struct intel_encoder *encoder;
4516
4517 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004518 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004519 encoder->type == INTEL_OUTPUT_EDP)
4520 return enc_to_dig_port(&encoder->base)->port;
4521 }
4522
4523 return -1;
4524}
4525
Jesse Barnesf67a5592011-01-05 10:31:48 -08004526/*
4527 * Enable PCH resources required for PCH ports:
4528 * - PCH PLLs
4529 * - FDI training & RX/TX
4530 * - update transcoder timings
4531 * - DP transcoding bits
4532 * - transcoder
4533 */
4534static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004535{
4536 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004537 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4539 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004540 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004541
Daniel Vetterab9412b2013-05-03 11:49:46 +02004542 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004543
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004544 if (IS_IVYBRIDGE(dev))
4545 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4546
Daniel Vettercd986ab2012-10-26 10:58:12 +02004547 /* Write the TU size bits before fdi link training, so that error
4548 * detection works. */
4549 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4550 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4551
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004552 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004553 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004554
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004555 /* We need to program the right clock selection before writing the pixel
4556 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004557 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004558 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004559
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004560 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004561 temp |= TRANS_DPLL_ENABLE(pipe);
4562 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004563 if (intel_crtc->config->shared_dpll ==
4564 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004565 temp |= sel;
4566 else
4567 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004568 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004569 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004570
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004571 /* XXX: pch pll's can be enabled any time before we enable the PCH
4572 * transcoder, and we actually should do this to not upset any PCH
4573 * transcoder that already use the clock when we share it.
4574 *
4575 * Note that enable_shared_dpll tries to do the right thing, but
4576 * get_shared_dpll unconditionally resets the pll - we need that to have
4577 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004578 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004579
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004580 /* set transcoder timing, panel must allow it */
4581 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004582 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004583
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004584 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004585
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004586 /* For PCH DP, enable TRANS_DP_CTL */
Ville Syrjälä37a56502016-06-22 21:57:04 +03004587 if (HAS_PCH_CPT(dev) && intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004588 const struct drm_display_mode *adjusted_mode =
4589 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004590 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004591 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004592 temp = I915_READ(reg);
4593 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004594 TRANS_DP_SYNC_MASK |
4595 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004596 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004597 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004598
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004599 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004600 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004601 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004602 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004603
4604 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004605 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004606 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004607 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004608 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004609 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004610 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004611 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004612 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004613 break;
4614 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004615 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004616 }
4617
Chris Wilson5eddb702010-09-11 13:48:45 +01004618 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004619 }
4620
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004621 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004622}
4623
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004624static void lpt_pch_enable(struct drm_crtc *crtc)
4625{
4626 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004627 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004629 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004630
Daniel Vetterab9412b2013-05-03 11:49:46 +02004631 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004632
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004633 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004634
Paulo Zanoni0540e482012-10-31 18:12:40 -02004635 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004636 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004637
Paulo Zanoni937bb612012-10-31 18:12:47 -02004638 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004639}
4640
Daniel Vettera1520312013-05-03 11:49:50 +02004641static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004642{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004643 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004644 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004645 u32 temp;
4646
4647 temp = I915_READ(dslreg);
4648 udelay(500);
4649 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004650 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004651 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004652 }
4653}
4654
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004655static int
4656skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4657 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4658 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004659{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004660 struct intel_crtc_scaler_state *scaler_state =
4661 &crtc_state->scaler_state;
4662 struct intel_crtc *intel_crtc =
4663 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004664 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004665
4666 need_scaling = intel_rotation_90_or_270(rotation) ?
4667 (src_h != dst_w || src_w != dst_h):
4668 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004669
4670 /*
4671 * if plane is being disabled or scaler is no more required or force detach
4672 * - free scaler binded to this plane/crtc
4673 * - in order to do this, update crtc->scaler_usage
4674 *
4675 * Here scaler state in crtc_state is set free so that
4676 * scaler can be assigned to other user. Actual register
4677 * update to free the scaler is done in plane/panel-fit programming.
4678 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4679 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004680 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004681 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004682 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004683 scaler_state->scalers[*scaler_id].in_use = 0;
4684
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004685 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4686 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4687 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004688 scaler_state->scaler_users);
4689 *scaler_id = -1;
4690 }
4691 return 0;
4692 }
4693
4694 /* range checks */
4695 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4696 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4697
4698 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4699 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004700 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004701 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004702 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004703 return -EINVAL;
4704 }
4705
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004706 /* mark this plane as a scaler user in crtc_state */
4707 scaler_state->scaler_users |= (1 << scaler_user);
4708 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4709 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4710 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4711 scaler_state->scaler_users);
4712
4713 return 0;
4714}
4715
4716/**
4717 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4718 *
4719 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004720 *
4721 * Return
4722 * 0 - scaler_usage updated successfully
4723 * error - requested scaling cannot be supported or other error condition
4724 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004725int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004726{
4727 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004728 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004729
Ville Syrjälä78108b72016-05-27 20:59:19 +03004730 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4731 intel_crtc->base.base.id, intel_crtc->base.name,
4732 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004733
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004734 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004735 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004736 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004737 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004738}
4739
4740/**
4741 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4742 *
4743 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004744 * @plane_state: atomic plane state to update
4745 *
4746 * Return
4747 * 0 - scaler_usage updated successfully
4748 * error - requested scaling cannot be supported or other error condition
4749 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004750static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4751 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004752{
4753
4754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004755 struct intel_plane *intel_plane =
4756 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004757 struct drm_framebuffer *fb = plane_state->base.fb;
4758 int ret;
4759
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004760 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004761
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004762 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4763 intel_plane->base.base.id, intel_plane->base.name,
4764 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004765
4766 ret = skl_update_scaler(crtc_state, force_detach,
4767 drm_plane_index(&intel_plane->base),
4768 &plane_state->scaler_id,
4769 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004770 drm_rect_width(&plane_state->base.src) >> 16,
4771 drm_rect_height(&plane_state->base.src) >> 16,
4772 drm_rect_width(&plane_state->base.dst),
4773 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004774
4775 if (ret || plane_state->scaler_id < 0)
4776 return ret;
4777
Chandra Kondurua1b22782015-04-07 15:28:45 -07004778 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004779 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004780 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4781 intel_plane->base.base.id,
4782 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004783 return -EINVAL;
4784 }
4785
4786 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004787 switch (fb->pixel_format) {
4788 case DRM_FORMAT_RGB565:
4789 case DRM_FORMAT_XBGR8888:
4790 case DRM_FORMAT_XRGB8888:
4791 case DRM_FORMAT_ABGR8888:
4792 case DRM_FORMAT_ARGB8888:
4793 case DRM_FORMAT_XRGB2101010:
4794 case DRM_FORMAT_XBGR2101010:
4795 case DRM_FORMAT_YUYV:
4796 case DRM_FORMAT_YVYU:
4797 case DRM_FORMAT_UYVY:
4798 case DRM_FORMAT_VYUY:
4799 break;
4800 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004801 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4802 intel_plane->base.base.id, intel_plane->base.name,
4803 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004804 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004805 }
4806
Chandra Kondurua1b22782015-04-07 15:28:45 -07004807 return 0;
4808}
4809
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004810static void skylake_scaler_disable(struct intel_crtc *crtc)
4811{
4812 int i;
4813
4814 for (i = 0; i < crtc->num_scalers; i++)
4815 skl_detach_scaler(crtc, i);
4816}
4817
4818static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004819{
4820 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004821 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004822 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004823 struct intel_crtc_scaler_state *scaler_state =
4824 &crtc->config->scaler_state;
4825
4826 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4827
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004828 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004829 int id;
4830
4831 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4832 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4833 return;
4834 }
4835
4836 id = scaler_state->scaler_id;
4837 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4838 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4839 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4840 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4841
4842 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004843 }
4844}
4845
Jesse Barnesb074cec2013-04-25 12:55:02 -07004846static void ironlake_pfit_enable(struct intel_crtc *crtc)
4847{
4848 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004849 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004850 int pipe = crtc->pipe;
4851
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004852 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004853 /* Force use of hard-coded filter coefficients
4854 * as some pre-programmed values are broken,
4855 * e.g. x201.
4856 */
4857 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4858 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4859 PF_PIPE_SEL_IVB(pipe));
4860 else
4861 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4863 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004864 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865}
4866
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004867void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004868{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004869 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004870 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004871
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004872 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004873 return;
4874
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004875 /*
4876 * We can only enable IPS after we enable a plane and wait for a vblank
4877 * This function is called from post_plane_update, which is run after
4878 * a vblank wait.
4879 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004880
Paulo Zanonid77e4532013-09-24 13:52:55 -03004881 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004882 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004883 mutex_lock(&dev_priv->rps.hw_lock);
4884 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4885 mutex_unlock(&dev_priv->rps.hw_lock);
4886 /* Quoting Art Runyan: "its not safe to expect any particular
4887 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004888 * mailbox." Moreover, the mailbox may return a bogus state,
4889 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004890 */
4891 } else {
4892 I915_WRITE(IPS_CTL, IPS_ENABLE);
4893 /* The bit only becomes 1 in the next vblank, so this wait here
4894 * is essentially intel_wait_for_vblank. If we don't have this
4895 * and don't wait for vblanks until the end of crtc_enable, then
4896 * the HW state readout code will complain that the expected
4897 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004898 if (intel_wait_for_register(dev_priv,
4899 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4900 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004901 DRM_ERROR("Timed out waiting for IPS enable\n");
4902 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004903}
4904
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004905void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004906{
4907 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004908 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004910 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004911 return;
4912
4913 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004914 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004915 mutex_lock(&dev_priv->rps.hw_lock);
4916 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4917 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004918 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004919 if (intel_wait_for_register(dev_priv,
4920 IPS_CTL, IPS_ENABLE, 0,
4921 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004922 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004923 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004924 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004925 POSTING_READ(IPS_CTL);
4926 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004927
4928 /* We need to wait for a vblank before we can disable the plane. */
4929 intel_wait_for_vblank(dev, crtc->pipe);
4930}
4931
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004932static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004933{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004934 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004935 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004936 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004937
4938 mutex_lock(&dev->struct_mutex);
4939 dev_priv->mm.interruptible = false;
4940 (void) intel_overlay_switch_off(intel_crtc->overlay);
4941 dev_priv->mm.interruptible = true;
4942 mutex_unlock(&dev->struct_mutex);
4943 }
4944
4945 /* Let userspace switch the overlay on again. In most cases userspace
4946 * has to recompute where to put it anyway.
4947 */
4948}
4949
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004950/**
4951 * intel_post_enable_primary - Perform operations after enabling primary plane
4952 * @crtc: the CRTC whose primary plane was just enabled
4953 *
4954 * Performs potentially sleeping operations that must be done after the primary
4955 * plane is enabled, such as updating FBC and IPS. Note that this may be
4956 * called due to an explicit primary plane update, or due to an implicit
4957 * re-enable that is caused when a sprite plane is updated to no longer
4958 * completely hide the primary plane.
4959 */
4960static void
4961intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004962{
4963 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004964 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4966 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004967
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004968 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004969 * FIXME IPS should be fine as long as one plane is
4970 * enabled, but in practice it seems to have problems
4971 * when going from primary only to sprite only and vice
4972 * versa.
4973 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004974 hsw_enable_ips(intel_crtc);
4975
Daniel Vetterf99d7062014-06-19 16:01:59 +02004976 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004977 * Gen2 reports pipe underruns whenever all planes are disabled.
4978 * So don't enable underrun reporting before at least some planes
4979 * are enabled.
4980 * FIXME: Need to fix the logic to work when we turn off all planes
4981 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004982 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004983 if (IS_GEN2(dev))
4984 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4985
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004986 /* Underruns don't always raise interrupts, so check manually. */
4987 intel_check_cpu_fifo_underruns(dev_priv);
4988 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004989}
4990
Ville Syrjälä2622a082016-03-09 19:07:26 +02004991/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004992static void
4993intel_pre_disable_primary(struct drm_crtc *crtc)
4994{
4995 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004996 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4998 int pipe = intel_crtc->pipe;
4999
5000 /*
5001 * Gen2 reports pipe underruns whenever all planes are disabled.
5002 * So diasble underrun reporting before all the planes get disabled.
5003 * FIXME: Need to fix the logic to work when we turn off all planes
5004 * but leave the pipe running.
5005 */
5006 if (IS_GEN2(dev))
5007 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5008
5009 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005010 * FIXME IPS should be fine as long as one plane is
5011 * enabled, but in practice it seems to have problems
5012 * when going from primary only to sprite only and vice
5013 * versa.
5014 */
5015 hsw_disable_ips(intel_crtc);
5016}
5017
5018/* FIXME get rid of this and use pre_plane_update */
5019static void
5020intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5021{
5022 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005023 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5025 int pipe = intel_crtc->pipe;
5026
5027 intel_pre_disable_primary(crtc);
5028
5029 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005030 * Vblank time updates from the shadow to live plane control register
5031 * are blocked if the memory self-refresh mode is active at that
5032 * moment. So to make sure the plane gets truly disabled, disable
5033 * first the self-refresh mode. The self-refresh enable bit in turn
5034 * will be checked/applied by the HW only at the next frame start
5035 * event which is after the vblank start event, so we need to have a
5036 * wait-for-vblank between disabling the plane and the pipe.
5037 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005038 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005039 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005040 dev_priv->wm.vlv.cxsr = false;
5041 intel_wait_for_vblank(dev, pipe);
5042 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005043}
5044
Daniel Vetter5a21b662016-05-24 17:13:53 +02005045static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5046{
5047 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5048 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5049 struct intel_crtc_state *pipe_config =
5050 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005051 struct drm_plane *primary = crtc->base.primary;
5052 struct drm_plane_state *old_pri_state =
5053 drm_atomic_get_existing_plane_state(old_state, primary);
5054
Chris Wilson5748b6a2016-08-04 16:32:38 +01005055 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005056
5057 crtc->wm.cxsr_allowed = true;
5058
5059 if (pipe_config->update_wm_post && pipe_config->base.active)
5060 intel_update_watermarks(&crtc->base);
5061
5062 if (old_pri_state) {
5063 struct intel_plane_state *primary_state =
5064 to_intel_plane_state(primary->state);
5065 struct intel_plane_state *old_primary_state =
5066 to_intel_plane_state(old_pri_state);
5067
5068 intel_fbc_post_update(crtc);
5069
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005070 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005071 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005072 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005073 intel_post_enable_primary(&crtc->base);
5074 }
5075}
5076
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005077static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005078{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005079 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005080 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005081 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005082 struct intel_crtc_state *pipe_config =
5083 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005084 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5085 struct drm_plane *primary = crtc->base.primary;
5086 struct drm_plane_state *old_pri_state =
5087 drm_atomic_get_existing_plane_state(old_state, primary);
5088 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005089
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005090 if (old_pri_state) {
5091 struct intel_plane_state *primary_state =
5092 to_intel_plane_state(primary->state);
5093 struct intel_plane_state *old_primary_state =
5094 to_intel_plane_state(old_pri_state);
5095
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005096 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005097
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005098 if (old_primary_state->base.visible &&
5099 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005100 intel_pre_disable_primary(&crtc->base);
5101 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005102
David Weinehalla4015f92016-05-19 15:50:36 +03005103 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005104 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005105
Ville Syrjälä2622a082016-03-09 19:07:26 +02005106 /*
5107 * Vblank time updates from the shadow to live plane control register
5108 * are blocked if the memory self-refresh mode is active at that
5109 * moment. So to make sure the plane gets truly disabled, disable
5110 * first the self-refresh mode. The self-refresh enable bit in turn
5111 * will be checked/applied by the HW only at the next frame start
5112 * event which is after the vblank start event, so we need to have a
5113 * wait-for-vblank between disabling the plane and the pipe.
5114 */
5115 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005116 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005117 dev_priv->wm.vlv.cxsr = false;
5118 intel_wait_for_vblank(dev, crtc->pipe);
5119 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005120 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005121
Matt Ropered4a6a72016-02-23 17:20:13 -08005122 /*
5123 * IVB workaround: must disable low power watermarks for at least
5124 * one frame before enabling scaling. LP watermarks can be re-enabled
5125 * when scaling is disabled.
5126 *
5127 * WaCxSRDisabledForSpriteScaling:ivb
5128 */
5129 if (pipe_config->disable_lp_wm) {
5130 ilk_disable_lp_wm(dev);
5131 intel_wait_for_vblank(dev, crtc->pipe);
5132 }
5133
5134 /*
5135 * If we're doing a modeset, we're done. No need to do any pre-vblank
5136 * watermark programming here.
5137 */
5138 if (needs_modeset(&pipe_config->base))
5139 return;
5140
5141 /*
5142 * For platforms that support atomic watermarks, program the
5143 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5144 * will be the intermediate values that are safe for both pre- and
5145 * post- vblank; when vblank happens, the 'active' values will be set
5146 * to the final 'target' values and we'll do this again to get the
5147 * optimal watermarks. For gen9+ platforms, the values we program here
5148 * will be the final target values which will get automatically latched
5149 * at vblank time; no further programming will be necessary.
5150 *
5151 * If a platform hasn't been transitioned to atomic watermarks yet,
5152 * we'll continue to update watermarks the old way, if flags tell
5153 * us to.
5154 */
5155 if (dev_priv->display.initial_watermarks != NULL)
5156 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005157 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005158 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005159}
5160
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005161static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005162{
5163 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005165 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005166 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005167
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005168 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005169
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005170 drm_for_each_plane_mask(p, dev, plane_mask)
5171 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005172
Daniel Vetterf99d7062014-06-19 16:01:59 +02005173 /*
5174 * FIXME: Once we grow proper nuclear flip support out of this we need
5175 * to compute the mask of flip planes precisely. For the time being
5176 * consider this a flip to a NULL plane.
5177 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005178 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005179}
5180
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005181static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005182 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005183 struct drm_atomic_state *old_state)
5184{
5185 struct drm_connector_state *old_conn_state;
5186 struct drm_connector *conn;
5187 int i;
5188
5189 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5190 struct drm_connector_state *conn_state = conn->state;
5191 struct intel_encoder *encoder =
5192 to_intel_encoder(conn_state->best_encoder);
5193
5194 if (conn_state->crtc != crtc)
5195 continue;
5196
5197 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005198 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005199 }
5200}
5201
5202static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005203 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005204 struct drm_atomic_state *old_state)
5205{
5206 struct drm_connector_state *old_conn_state;
5207 struct drm_connector *conn;
5208 int i;
5209
5210 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5211 struct drm_connector_state *conn_state = conn->state;
5212 struct intel_encoder *encoder =
5213 to_intel_encoder(conn_state->best_encoder);
5214
5215 if (conn_state->crtc != crtc)
5216 continue;
5217
5218 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005219 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005220 }
5221}
5222
5223static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005224 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005225 struct drm_atomic_state *old_state)
5226{
5227 struct drm_connector_state *old_conn_state;
5228 struct drm_connector *conn;
5229 int i;
5230
5231 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5232 struct drm_connector_state *conn_state = conn->state;
5233 struct intel_encoder *encoder =
5234 to_intel_encoder(conn_state->best_encoder);
5235
5236 if (conn_state->crtc != crtc)
5237 continue;
5238
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005239 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005240 intel_opregion_notify_encoder(encoder, true);
5241 }
5242}
5243
5244static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005245 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005246 struct drm_atomic_state *old_state)
5247{
5248 struct drm_connector_state *old_conn_state;
5249 struct drm_connector *conn;
5250 int i;
5251
5252 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5253 struct intel_encoder *encoder =
5254 to_intel_encoder(old_conn_state->best_encoder);
5255
5256 if (old_conn_state->crtc != crtc)
5257 continue;
5258
5259 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005260 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005261 }
5262}
5263
5264static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005265 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005266 struct drm_atomic_state *old_state)
5267{
5268 struct drm_connector_state *old_conn_state;
5269 struct drm_connector *conn;
5270 int i;
5271
5272 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5273 struct intel_encoder *encoder =
5274 to_intel_encoder(old_conn_state->best_encoder);
5275
5276 if (old_conn_state->crtc != crtc)
5277 continue;
5278
5279 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005280 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005281 }
5282}
5283
5284static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005285 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005286 struct drm_atomic_state *old_state)
5287{
5288 struct drm_connector_state *old_conn_state;
5289 struct drm_connector *conn;
5290 int i;
5291
5292 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5293 struct intel_encoder *encoder =
5294 to_intel_encoder(old_conn_state->best_encoder);
5295
5296 if (old_conn_state->crtc != crtc)
5297 continue;
5298
5299 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005300 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005301 }
5302}
5303
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005304static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5305 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005306{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005307 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005308 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005309 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5311 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005312
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005313 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005314 return;
5315
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005316 /*
5317 * Sometimes spurious CPU pipe underruns happen during FDI
5318 * training, at least with VGA+HDMI cloning. Suppress them.
5319 *
5320 * On ILK we get an occasional spurious CPU pipe underruns
5321 * between eDP port A enable and vdd enable. Also PCH port
5322 * enable seems to result in the occasional CPU pipe underrun.
5323 *
5324 * Spurious PCH underruns also occur during PCH enabling.
5325 */
5326 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5327 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005328 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005329 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5330
5331 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005332 intel_prepare_shared_dpll(intel_crtc);
5333
Ville Syrjälä37a56502016-06-22 21:57:04 +03005334 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305335 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005336
5337 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005338 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005339
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005340 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005341 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005342 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005343 }
5344
5345 ironlake_set_pipeconf(crtc);
5346
Jesse Barnesf67a5592011-01-05 10:31:48 -08005347 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005348
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005349 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005350
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005351 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005352 /* Note: FDI PLL enabling _must_ be done before we enable the
5353 * cpu pipes, hence this is separate from all the other fdi/pch
5354 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005355 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005356 } else {
5357 assert_fdi_tx_disabled(dev_priv, pipe);
5358 assert_fdi_rx_disabled(dev_priv, pipe);
5359 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005360
Jesse Barnesb074cec2013-04-25 12:55:02 -07005361 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005362
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005363 /*
5364 * On ILK+ LUT must be loaded before the pipe is running but with
5365 * clocks enabled
5366 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005367 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005368
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005369 if (dev_priv->display.initial_watermarks != NULL)
5370 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005371 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005372
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005373 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005374 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005375
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005376 assert_vblank_disabled(crtc);
5377 drm_crtc_vblank_on(crtc);
5378
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005379 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005380
5381 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02005382 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005383
5384 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5385 if (intel_crtc->config->has_pch_encoder)
5386 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005387 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005388 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005389}
5390
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005391/* IPS only exists on ULT machines and is tied to pipe A. */
5392static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5393{
Damien Lespiauf5adf942013-06-24 18:29:34 +01005394 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005395}
5396
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005397static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5398 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005399{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005400 struct drm_crtc *crtc = pipe_config->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005401 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005402 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005404 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005405 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005406
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005407 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005408 return;
5409
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005410 if (intel_crtc->config->has_pch_encoder)
5411 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5412 false);
5413
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005414 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005415
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005416 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005417 intel_enable_shared_dpll(intel_crtc);
5418
Ville Syrjälä37a56502016-06-22 21:57:04 +03005419 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305420 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005421
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005422 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005423 intel_set_pipe_timings(intel_crtc);
5424
Jani Nikulabc58be62016-03-18 17:05:39 +02005425 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005426
Jani Nikula4d1de972016-03-18 17:05:42 +02005427 if (cpu_transcoder != TRANSCODER_EDP &&
5428 !transcoder_is_dsi(cpu_transcoder)) {
5429 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005430 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005431 }
5432
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005433 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005434 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005435 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005436 }
5437
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005438 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005439 haswell_set_pipeconf(crtc);
5440
Jani Nikula391bf042016-03-18 17:05:40 +02005441 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005442
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005443 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005444
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005445 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005446
Daniel Vetter6b698512015-11-28 11:05:39 +01005447 if (intel_crtc->config->has_pch_encoder)
5448 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5449 else
5450 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5451
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005452 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005453
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005454 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005455 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005456
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005457 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305458 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005459
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005460 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005461 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005462 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005463 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005464
5465 /*
5466 * On ILK+ LUT must be loaded before the pipe is running but with
5467 * clocks enabled
5468 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005469 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005470
Paulo Zanoni1f544382012-10-24 11:32:00 -02005471 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005472 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305473 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005474
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005475 if (dev_priv->display.initial_watermarks != NULL)
5476 dev_priv->display.initial_watermarks(pipe_config);
5477 else
5478 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005479
5480 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005481 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005482 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005483
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005484 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005485 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005486
Jani Nikulaa65347b2015-11-27 12:21:46 +02005487 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005488 intel_ddi_set_vc_payload_alloc(crtc, true);
5489
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005490 assert_vblank_disabled(crtc);
5491 drm_crtc_vblank_on(crtc);
5492
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005493 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005494
Daniel Vetter6b698512015-11-28 11:05:39 +01005495 if (intel_crtc->config->has_pch_encoder) {
5496 intel_wait_for_vblank(dev, pipe);
5497 intel_wait_for_vblank(dev, pipe);
5498 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005499 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5500 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005501 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005502
Paulo Zanonie4916942013-09-20 16:21:19 -03005503 /* If we change the relative order between pipe/planes enabling, we need
5504 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005505 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5506 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5507 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5508 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5509 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005510}
5511
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005512static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005513{
5514 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005515 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005516 int pipe = crtc->pipe;
5517
5518 /* To avoid upsetting the power well on haswell only disable the pfit if
5519 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005520 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005521 I915_WRITE(PF_CTL(pipe), 0);
5522 I915_WRITE(PF_WIN_POS(pipe), 0);
5523 I915_WRITE(PF_WIN_SZ(pipe), 0);
5524 }
5525}
5526
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005527static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5528 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005529{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005530 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005531 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005532 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5534 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005535
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005536 /*
5537 * Sometimes spurious CPU pipe underruns happen when the
5538 * pipe is already disabled, but FDI RX/TX is still enabled.
5539 * Happens at least with VGA+HDMI cloning. Suppress them.
5540 */
5541 if (intel_crtc->config->has_pch_encoder) {
5542 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005543 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005544 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005545
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005546 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005547
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005548 drm_crtc_vblank_off(crtc);
5549 assert_vblank_disabled(crtc);
5550
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005551 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005552
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005553 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005554
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005555 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005556 ironlake_fdi_disable(crtc);
5557
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005558 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005559
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005560 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005561 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005562
Daniel Vetterd925c592013-06-05 13:34:04 +02005563 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005564 i915_reg_t reg;
5565 u32 temp;
5566
Daniel Vetterd925c592013-06-05 13:34:04 +02005567 /* disable TRANS_DP_CTL */
5568 reg = TRANS_DP_CTL(pipe);
5569 temp = I915_READ(reg);
5570 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5571 TRANS_DP_PORT_SEL_MASK);
5572 temp |= TRANS_DP_PORT_SEL_NONE;
5573 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005574
Daniel Vetterd925c592013-06-05 13:34:04 +02005575 /* disable DPLL_SEL */
5576 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005577 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005578 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005579 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005580
Daniel Vetterd925c592013-06-05 13:34:04 +02005581 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005582 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005583
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005584 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005585 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005586}
5587
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005588static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5589 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005590{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005591 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005592 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005593 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005595 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005596
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005597 if (intel_crtc->config->has_pch_encoder)
5598 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5599 false);
5600
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005601 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005602
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005603 drm_crtc_vblank_off(crtc);
5604 assert_vblank_disabled(crtc);
5605
Jani Nikula4d1de972016-03-18 17:05:42 +02005606 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005607 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005608 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005609
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005610 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005611 intel_ddi_set_vc_payload_alloc(crtc, false);
5612
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005613 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305614 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005615
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005616 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005617 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005618 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005619 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005620
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005621 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305622 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005623
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005624 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005625
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005626 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005627 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5628 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005629}
5630
Jesse Barnes2dd24552013-04-25 12:55:01 -07005631static void i9xx_pfit_enable(struct intel_crtc *crtc)
5632{
5633 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005634 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005635 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005636
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005637 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005638 return;
5639
Daniel Vetterc0b03412013-05-28 12:05:54 +02005640 /*
5641 * The panel fitter should only be adjusted whilst the pipe is disabled,
5642 * according to register description and PRM.
5643 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005644 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5645 assert_pipe_disabled(dev_priv, crtc->pipe);
5646
Jesse Barnesb074cec2013-04-25 12:55:02 -07005647 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5648 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005649
5650 /* Border color in case we don't scale up to the full screen. Black by
5651 * default, change to something else for debugging. */
5652 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005653}
5654
Dave Airlied05410f2014-06-05 13:22:59 +10005655static enum intel_display_power_domain port_to_power_domain(enum port port)
5656{
5657 switch (port) {
5658 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005659 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005660 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005661 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005662 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005663 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005664 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005665 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005666 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005667 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005668 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005669 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005670 return POWER_DOMAIN_PORT_OTHER;
5671 }
5672}
5673
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005674static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5675{
5676 switch (port) {
5677 case PORT_A:
5678 return POWER_DOMAIN_AUX_A;
5679 case PORT_B:
5680 return POWER_DOMAIN_AUX_B;
5681 case PORT_C:
5682 return POWER_DOMAIN_AUX_C;
5683 case PORT_D:
5684 return POWER_DOMAIN_AUX_D;
5685 case PORT_E:
5686 /* FIXME: Check VBT for actual wiring of PORT E */
5687 return POWER_DOMAIN_AUX_D;
5688 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005689 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005690 return POWER_DOMAIN_AUX_A;
5691 }
5692}
5693
Imre Deak319be8a2014-03-04 19:22:57 +02005694enum intel_display_power_domain
5695intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005696{
Imre Deak319be8a2014-03-04 19:22:57 +02005697 struct drm_device *dev = intel_encoder->base.dev;
5698 struct intel_digital_port *intel_dig_port;
5699
5700 switch (intel_encoder->type) {
5701 case INTEL_OUTPUT_UNKNOWN:
5702 /* Only DDI platforms should ever use this output type */
5703 WARN_ON_ONCE(!HAS_DDI(dev));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005704 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005705 case INTEL_OUTPUT_HDMI:
5706 case INTEL_OUTPUT_EDP:
5707 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005708 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005709 case INTEL_OUTPUT_DP_MST:
5710 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5711 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005712 case INTEL_OUTPUT_ANALOG:
5713 return POWER_DOMAIN_PORT_CRT;
5714 case INTEL_OUTPUT_DSI:
5715 return POWER_DOMAIN_PORT_DSI;
5716 default:
5717 return POWER_DOMAIN_PORT_OTHER;
5718 }
5719}
5720
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005721enum intel_display_power_domain
5722intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5723{
5724 struct drm_device *dev = intel_encoder->base.dev;
5725 struct intel_digital_port *intel_dig_port;
5726
5727 switch (intel_encoder->type) {
5728 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005729 case INTEL_OUTPUT_HDMI:
5730 /*
5731 * Only DDI platforms should ever use these output types.
5732 * We can get here after the HDMI detect code has already set
5733 * the type of the shared encoder. Since we can't be sure
5734 * what's the status of the given connectors, play safe and
5735 * run the DP detection too.
5736 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005737 WARN_ON_ONCE(!HAS_DDI(dev));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005738 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005739 case INTEL_OUTPUT_EDP:
5740 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5741 return port_to_aux_power_domain(intel_dig_port->port);
5742 case INTEL_OUTPUT_DP_MST:
5743 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5744 return port_to_aux_power_domain(intel_dig_port->port);
5745 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005746 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005747 return POWER_DOMAIN_AUX_A;
5748 }
5749}
5750
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005751static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5752 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005753{
5754 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005755 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5757 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005758 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005759 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005760
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005761 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005762 return 0;
5763
Imre Deak77d22dc2014-03-05 16:20:52 +02005764 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5765 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005766 if (crtc_state->pch_pfit.enabled ||
5767 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005768 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5769
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005770 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5771 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5772
Imre Deak319be8a2014-03-04 19:22:57 +02005773 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005774 }
Imre Deak319be8a2014-03-04 19:22:57 +02005775
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005776 if (crtc_state->shared_dpll)
5777 mask |= BIT(POWER_DOMAIN_PLLS);
5778
Imre Deak77d22dc2014-03-05 16:20:52 +02005779 return mask;
5780}
5781
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005782static unsigned long
5783modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5784 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005785{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005786 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5788 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005789 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005790
5791 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005792 intel_crtc->enabled_power_domains = new_domains =
5793 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005794
Daniel Vetter5a21b662016-05-24 17:13:53 +02005795 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005796
5797 for_each_power_domain(domain, domains)
5798 intel_display_power_get(dev_priv, domain);
5799
Daniel Vetter5a21b662016-05-24 17:13:53 +02005800 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005801}
5802
5803static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5804 unsigned long domains)
5805{
5806 enum intel_display_power_domain domain;
5807
5808 for_each_power_domain(domain, domains)
5809 intel_display_power_put(dev_priv, domain);
5810}
5811
Mika Kaholaadafdc62015-08-18 14:36:59 +03005812static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5813{
5814 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5815
5816 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5817 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5818 return max_cdclk_freq;
5819 else if (IS_CHERRYVIEW(dev_priv))
5820 return max_cdclk_freq*95/100;
5821 else if (INTEL_INFO(dev_priv)->gen < 4)
5822 return 2*max_cdclk_freq*90/100;
5823 else
5824 return max_cdclk_freq*90/100;
5825}
5826
Ville Syrjäläb2045352016-05-13 23:41:27 +03005827static int skl_calc_cdclk(int max_pixclk, int vco);
5828
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005829static void intel_update_max_cdclk(struct drm_device *dev)
5830{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005831 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005832
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005833 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005834 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005835 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005836
Ville Syrjäläb2045352016-05-13 23:41:27 +03005837 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005838 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005839
5840 /*
5841 * Use the lower (vco 8640) cdclk values as a
5842 * first guess. skl_calc_cdclk() will correct it
5843 * if the preferred vco is 8100 instead.
5844 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005845 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005846 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005847 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005848 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005849 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005850 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005851 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005852 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005853
5854 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Matt Roper281c1142016-04-05 14:37:19 -07005855 } else if (IS_BROXTON(dev)) {
5856 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005857 } else if (IS_BROADWELL(dev)) {
5858 /*
5859 * FIXME with extra cooling we can allow
5860 * 540 MHz for ULX and 675 Mhz for ULT.
5861 * How can we know if extra cooling is
5862 * available? PCI ID, VTB, something else?
5863 */
5864 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5865 dev_priv->max_cdclk_freq = 450000;
5866 else if (IS_BDW_ULX(dev))
5867 dev_priv->max_cdclk_freq = 450000;
5868 else if (IS_BDW_ULT(dev))
5869 dev_priv->max_cdclk_freq = 540000;
5870 else
5871 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005872 } else if (IS_CHERRYVIEW(dev)) {
5873 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005874 } else if (IS_VALLEYVIEW(dev)) {
5875 dev_priv->max_cdclk_freq = 400000;
5876 } else {
5877 /* otherwise assume cdclk is fixed */
5878 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5879 }
5880
Mika Kaholaadafdc62015-08-18 14:36:59 +03005881 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5882
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005883 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5884 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005885
5886 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5887 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005888}
5889
5890static void intel_update_cdclk(struct drm_device *dev)
5891{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005892 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005893
5894 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005895
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005896 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005897 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5898 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5899 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005900 else
5901 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5902 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005903
5904 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005905 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5906 * Programmng [sic] note: bit[9:2] should be programmed to the number
5907 * of cdclk that generates 4MHz reference clock freq which is used to
5908 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005909 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005910 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005911 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005912}
5913
Ville Syrjälä92891e42016-05-11 22:44:45 +03005914/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5915static int skl_cdclk_decimal(int cdclk)
5916{
5917 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5918}
5919
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005920static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5921{
5922 int ratio;
5923
5924 if (cdclk == dev_priv->cdclk_pll.ref)
5925 return 0;
5926
5927 switch (cdclk) {
5928 default:
5929 MISSING_CASE(cdclk);
5930 case 144000:
5931 case 288000:
5932 case 384000:
5933 case 576000:
5934 ratio = 60;
5935 break;
5936 case 624000:
5937 ratio = 65;
5938 break;
5939 }
5940
5941 return dev_priv->cdclk_pll.ref * ratio;
5942}
5943
Ville Syrjälä2b730012016-05-13 23:41:34 +03005944static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5945{
5946 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5947
5948 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005949 if (intel_wait_for_register(dev_priv,
5950 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5951 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005952 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005953
5954 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005955}
5956
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005957static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005958{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005959 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005960 u32 val;
5961
5962 val = I915_READ(BXT_DE_PLL_CTL);
5963 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005964 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005965 I915_WRITE(BXT_DE_PLL_CTL, val);
5966
5967 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5968
5969 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005970 if (intel_wait_for_register(dev_priv,
5971 BXT_DE_PLL_ENABLE,
5972 BXT_DE_PLL_LOCK,
5973 BXT_DE_PLL_LOCK,
5974 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005975 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005976
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005977 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005978}
5979
Imre Deak324513c2016-06-13 16:44:36 +03005980static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305981{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005982 u32 val, divider;
5983 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305984
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005985 vco = bxt_de_pll_vco(dev_priv, cdclk);
5986
5987 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5988
5989 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5990 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5991 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305992 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305993 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005994 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305995 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305996 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005997 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305998 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006000 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306001 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306002 break;
6003 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006004 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6005 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306006
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006007 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6008 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306009 }
6010
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306011 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006012 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6014 0x80000000);
6015 mutex_unlock(&dev_priv->rps.hw_lock);
6016
6017 if (ret) {
6018 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006019 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306020 return;
6021 }
6022
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006023 if (dev_priv->cdclk_pll.vco != 0 &&
6024 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006025 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306026
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006027 if (dev_priv->cdclk_pll.vco != vco)
6028 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306029
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006030 val = divider | skl_cdclk_decimal(cdclk);
6031 /*
6032 * FIXME if only the cd2x divider needs changing, it could be done
6033 * without shutting off the pipe (if only one pipe is active).
6034 */
6035 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6036 /*
6037 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6038 * enable otherwise.
6039 */
6040 if (cdclk >= 500000)
6041 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6042 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306043
6044 mutex_lock(&dev_priv->rps.hw_lock);
6045 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006046 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306047 mutex_unlock(&dev_priv->rps.hw_lock);
6048
6049 if (ret) {
6050 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006051 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306052 return;
6053 }
6054
Chris Wilson91c8a322016-07-05 10:40:23 +01006055 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306056}
6057
Imre Deakd66a2192016-05-24 15:38:33 +03006058static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306059{
Imre Deakd66a2192016-05-24 15:38:33 +03006060 u32 cdctl, expected;
6061
Chris Wilson91c8a322016-07-05 10:40:23 +01006062 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306063
Imre Deakd66a2192016-05-24 15:38:33 +03006064 if (dev_priv->cdclk_pll.vco == 0 ||
6065 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6066 goto sanitize;
6067
6068 /* DPLL okay; verify the cdclock
6069 *
6070 * Some BIOS versions leave an incorrect decimal frequency value and
6071 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6072 * so sanitize this register.
6073 */
6074 cdctl = I915_READ(CDCLK_CTL);
6075 /*
6076 * Let's ignore the pipe field, since BIOS could have configured the
6077 * dividers both synching to an active pipe, or asynchronously
6078 * (PIPE_NONE).
6079 */
6080 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6081
6082 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6083 skl_cdclk_decimal(dev_priv->cdclk_freq);
6084 /*
6085 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6086 * enable otherwise.
6087 */
6088 if (dev_priv->cdclk_freq >= 500000)
6089 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6090
6091 if (cdctl == expected)
6092 /* All well; nothing to sanitize */
6093 return;
6094
6095sanitize:
6096 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6097
6098 /* force cdclk programming */
6099 dev_priv->cdclk_freq = 0;
6100
6101 /* force full PLL disable + enable */
6102 dev_priv->cdclk_pll.vco = -1;
6103}
6104
Imre Deak324513c2016-06-13 16:44:36 +03006105void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006106{
6107 bxt_sanitize_cdclk(dev_priv);
6108
6109 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006110 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006111
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306112 /*
6113 * FIXME:
6114 * - The initial CDCLK needs to be read from VBT.
6115 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306116 */
Imre Deak324513c2016-06-13 16:44:36 +03006117 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306118}
6119
Imre Deak324513c2016-06-13 16:44:36 +03006120void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306121{
Imre Deak324513c2016-06-13 16:44:36 +03006122 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306123}
6124
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006125static int skl_calc_cdclk(int max_pixclk, int vco)
6126{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006127 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006128 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006129 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006130 else if (max_pixclk > 432000)
6131 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006132 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006133 return 432000;
6134 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006135 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006136 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006137 if (max_pixclk > 540000)
6138 return 675000;
6139 else if (max_pixclk > 450000)
6140 return 540000;
6141 else if (max_pixclk > 337500)
6142 return 450000;
6143 else
6144 return 337500;
6145 }
6146}
6147
Ville Syrjäläea617912016-05-13 23:41:24 +03006148static void
6149skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006150{
Ville Syrjäläea617912016-05-13 23:41:24 +03006151 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006152
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006153 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006154 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006155
Ville Syrjäläea617912016-05-13 23:41:24 +03006156 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006157 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006158 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006159
Imre Deak1c3f7702016-05-24 15:38:32 +03006160 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6161 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006162
Ville Syrjäläea617912016-05-13 23:41:24 +03006163 val = I915_READ(DPLL_CTRL1);
6164
Imre Deak1c3f7702016-05-24 15:38:32 +03006165 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6166 DPLL_CTRL1_SSC(SKL_DPLL0) |
6167 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6168 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6169 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006170
Ville Syrjäläea617912016-05-13 23:41:24 +03006171 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6172 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6173 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6174 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6175 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006176 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006177 break;
6178 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6179 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006180 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006181 break;
6182 default:
6183 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006184 break;
6185 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006186}
6187
Ville Syrjäläb2045352016-05-13 23:41:27 +03006188void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6189{
6190 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6191
6192 dev_priv->skl_preferred_vco_freq = vco;
6193
6194 if (changed)
Chris Wilson91c8a322016-07-05 10:40:23 +01006195 intel_update_max_cdclk(&dev_priv->drm);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006196}
6197
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006198static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006199skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006200{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006201 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006202 u32 val;
6203
Ville Syrjälä63911d72016-05-13 23:41:32 +03006204 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006205
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006206 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006207 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006208 I915_WRITE(CDCLK_CTL, val);
6209 POSTING_READ(CDCLK_CTL);
6210
6211 /*
6212 * We always enable DPLL0 with the lowest link rate possible, but still
6213 * taking into account the VCO required to operate the eDP panel at the
6214 * desired frequency. The usual DP link rates operate with a VCO of
6215 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6216 * The modeset code is responsible for the selection of the exact link
6217 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006218 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006219 */
6220 val = I915_READ(DPLL_CTRL1);
6221
6222 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6223 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6224 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006225 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006226 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6227 SKL_DPLL0);
6228 else
6229 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6230 SKL_DPLL0);
6231
6232 I915_WRITE(DPLL_CTRL1, val);
6233 POSTING_READ(DPLL_CTRL1);
6234
6235 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6236
Chris Wilsone24ca052016-06-30 15:33:05 +01006237 if (intel_wait_for_register(dev_priv,
6238 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6239 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006240 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006241
Ville Syrjälä63911d72016-05-13 23:41:32 +03006242 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006243
6244 /* We'll want to keep using the current vco from now on. */
6245 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006246}
6247
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006248static void
6249skl_dpll0_disable(struct drm_i915_private *dev_priv)
6250{
6251 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006252 if (intel_wait_for_register(dev_priv,
6253 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6254 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006255 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006256
Ville Syrjälä63911d72016-05-13 23:41:32 +03006257 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006258}
6259
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006260static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6261{
6262 int ret;
6263 u32 val;
6264
6265 /* inform PCU we want to change CDCLK */
6266 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6267 mutex_lock(&dev_priv->rps.hw_lock);
6268 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6269 mutex_unlock(&dev_priv->rps.hw_lock);
6270
6271 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6272}
6273
6274static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6275{
Ville Syrjälä848496e2016-07-13 16:32:03 +03006276 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006277}
6278
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006279static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006280{
Chris Wilson91c8a322016-07-05 10:40:23 +01006281 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006282 u32 freq_select, pcu_ack;
6283
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006284 WARN_ON((cdclk == 24000) != (vco == 0));
6285
Ville Syrjälä63911d72016-05-13 23:41:32 +03006286 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006287
6288 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6289 DRM_ERROR("failed to inform PCU about cdclk change\n");
6290 return;
6291 }
6292
6293 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006294 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006295 case 450000:
6296 case 432000:
6297 freq_select = CDCLK_FREQ_450_432;
6298 pcu_ack = 1;
6299 break;
6300 case 540000:
6301 freq_select = CDCLK_FREQ_540;
6302 pcu_ack = 2;
6303 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006304 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006305 case 337500:
6306 default:
6307 freq_select = CDCLK_FREQ_337_308;
6308 pcu_ack = 0;
6309 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006310 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006311 case 675000:
6312 freq_select = CDCLK_FREQ_675_617;
6313 pcu_ack = 3;
6314 break;
6315 }
6316
Ville Syrjälä63911d72016-05-13 23:41:32 +03006317 if (dev_priv->cdclk_pll.vco != 0 &&
6318 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006319 skl_dpll0_disable(dev_priv);
6320
Ville Syrjälä63911d72016-05-13 23:41:32 +03006321 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006322 skl_dpll0_enable(dev_priv, vco);
6323
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006324 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006325 POSTING_READ(CDCLK_CTL);
6326
6327 /* inform PCU of the change */
6328 mutex_lock(&dev_priv->rps.hw_lock);
6329 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6330 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006331
6332 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006333}
6334
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006335static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6336
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006337void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6338{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006339 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006340}
6341
6342void skl_init_cdclk(struct drm_i915_private *dev_priv)
6343{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006344 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006345
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006346 skl_sanitize_cdclk(dev_priv);
6347
Ville Syrjälä63911d72016-05-13 23:41:32 +03006348 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006349 /*
6350 * Use the current vco as our initial
6351 * guess as to what the preferred vco is.
6352 */
6353 if (dev_priv->skl_preferred_vco_freq == 0)
6354 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006355 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006356 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006357 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006358
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006359 vco = dev_priv->skl_preferred_vco_freq;
6360 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006361 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006362 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006363
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006364 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006365}
6366
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006367static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306368{
Ville Syrjälä09492492016-05-13 23:41:28 +03006369 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306370
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306371 /*
6372 * check if the pre-os intialized the display
6373 * There is SWF18 scratchpad register defined which is set by the
6374 * pre-os which can be used by the OS drivers to check the status
6375 */
6376 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6377 goto sanitize;
6378
Chris Wilson91c8a322016-07-05 10:40:23 +01006379 intel_update_cdclk(&dev_priv->drm);
Imre Deak1c3f7702016-05-24 15:38:32 +03006380 /* Is PLL enabled and locked ? */
6381 if (dev_priv->cdclk_pll.vco == 0 ||
6382 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6383 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006384
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306385 /* DPLL okay; verify the cdclock
6386 *
6387 * Noticed in some instances that the freq selection is correct but
6388 * decimal part is programmed wrong from BIOS where pre-os does not
6389 * enable display. Verify the same as well.
6390 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006391 cdctl = I915_READ(CDCLK_CTL);
6392 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6393 skl_cdclk_decimal(dev_priv->cdclk_freq);
6394 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306395 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006396 return;
6397
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306398sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006399 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006400
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006401 /* force cdclk programming */
6402 dev_priv->cdclk_freq = 0;
6403 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006404 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306405}
6406
Jesse Barnes30a970c2013-11-04 13:48:12 -08006407/* Adjust CDclk dividers to allow high res or save power if possible */
6408static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6409{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006410 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006411 u32 val, cmd;
6412
Vandana Kannan164dfd22014-11-24 13:37:41 +05306413 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6414 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006415
Ville Syrjälädfcab172014-06-13 13:37:47 +03006416 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006417 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006418 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006419 cmd = 1;
6420 else
6421 cmd = 0;
6422
6423 mutex_lock(&dev_priv->rps.hw_lock);
6424 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6425 val &= ~DSPFREQGUAR_MASK;
6426 val |= (cmd << DSPFREQGUAR_SHIFT);
6427 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6428 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6429 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6430 50)) {
6431 DRM_ERROR("timed out waiting for CDclk change\n");
6432 }
6433 mutex_unlock(&dev_priv->rps.hw_lock);
6434
Ville Syrjälä54433e92015-05-26 20:42:31 +03006435 mutex_lock(&dev_priv->sb_lock);
6436
Ville Syrjälädfcab172014-06-13 13:37:47 +03006437 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006438 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006439
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006440 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006441
Jesse Barnes30a970c2013-11-04 13:48:12 -08006442 /* adjust cdclk divider */
6443 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006444 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006445 val |= divider;
6446 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006447
6448 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006449 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006450 50))
6451 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006452 }
6453
Jesse Barnes30a970c2013-11-04 13:48:12 -08006454 /* adjust self-refresh exit latency value */
6455 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6456 val &= ~0x7f;
6457
6458 /*
6459 * For high bandwidth configs, we set a higher latency in the bunit
6460 * so that the core display fetch happens in time to avoid underruns.
6461 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006462 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006463 val |= 4500 / 250; /* 4.5 usec */
6464 else
6465 val |= 3000 / 250; /* 3.0 usec */
6466 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006467
Ville Syrjäläa5805162015-05-26 20:42:30 +03006468 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006469
Ville Syrjäläb6283052015-06-03 15:45:07 +03006470 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006471}
6472
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006473static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6474{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006475 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006476 u32 val, cmd;
6477
Vandana Kannan164dfd22014-11-24 13:37:41 +05306478 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6479 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006480
6481 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006482 case 333333:
6483 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006484 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006485 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006486 break;
6487 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006488 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006489 return;
6490 }
6491
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006492 /*
6493 * Specs are full of misinformation, but testing on actual
6494 * hardware has shown that we just need to write the desired
6495 * CCK divider into the Punit register.
6496 */
6497 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6498
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006499 mutex_lock(&dev_priv->rps.hw_lock);
6500 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6501 val &= ~DSPFREQGUAR_MASK_CHV;
6502 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6503 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6504 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6505 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6506 50)) {
6507 DRM_ERROR("timed out waiting for CDclk change\n");
6508 }
6509 mutex_unlock(&dev_priv->rps.hw_lock);
6510
Ville Syrjäläb6283052015-06-03 15:45:07 +03006511 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006512}
6513
Jesse Barnes30a970c2013-11-04 13:48:12 -08006514static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6515 int max_pixclk)
6516{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006517 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006518 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006519
Jesse Barnes30a970c2013-11-04 13:48:12 -08006520 /*
6521 * Really only a few cases to deal with, as only 4 CDclks are supported:
6522 * 200MHz
6523 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006524 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006525 * 400MHz (VLV only)
6526 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6527 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006528 *
6529 * We seem to get an unstable or solid color picture at 200MHz.
6530 * Not sure what's wrong. For now use 200MHz only when all pipes
6531 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006532 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006533 if (!IS_CHERRYVIEW(dev_priv) &&
6534 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006535 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006536 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006537 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006538 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006539 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006540 else
6541 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006542}
6543
Imre Deak324513c2016-06-13 16:44:36 +03006544static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006545{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006546 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306547 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006548 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306549 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006550 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306551 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006552 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306553 return 288000;
6554 else
6555 return 144000;
6556}
6557
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006558/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006559static int intel_mode_max_pixclk(struct drm_device *dev,
6560 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006561{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006562 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006563 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006564 struct drm_crtc *crtc;
6565 struct drm_crtc_state *crtc_state;
6566 unsigned max_pixclk = 0, i;
6567 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006568
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006569 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6570 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006571
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006572 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6573 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006574
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006575 if (crtc_state->enable)
6576 pixclk = crtc_state->adjusted_mode.crtc_clock;
6577
6578 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006579 }
6580
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006581 for_each_pipe(dev_priv, pipe)
6582 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6583
Jesse Barnes30a970c2013-11-04 13:48:12 -08006584 return max_pixclk;
6585}
6586
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006587static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006588{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006589 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006590 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006591 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006592 struct intel_atomic_state *intel_state =
6593 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006594
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006595 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006596 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306597
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006598 if (!intel_state->active_crtcs)
6599 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6600
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006601 return 0;
6602}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006603
Imre Deak324513c2016-06-13 16:44:36 +03006604static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006605{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006606 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006607 struct intel_atomic_state *intel_state =
6608 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006609
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006610 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006611 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006612
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006613 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006614 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006615
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006616 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006617}
6618
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006619static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6620{
6621 unsigned int credits, default_credits;
6622
6623 if (IS_CHERRYVIEW(dev_priv))
6624 default_credits = PFI_CREDIT(12);
6625 else
6626 default_credits = PFI_CREDIT(8);
6627
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006628 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006629 /* CHV suggested value is 31 or 63 */
6630 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006631 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006632 else
6633 credits = PFI_CREDIT(15);
6634 } else {
6635 credits = default_credits;
6636 }
6637
6638 /*
6639 * WA - write default credits before re-programming
6640 * FIXME: should we also set the resend bit here?
6641 */
6642 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6643 default_credits);
6644
6645 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6646 credits | PFI_CREDIT_RESEND);
6647
6648 /*
6649 * FIXME is this guaranteed to clear
6650 * immediately or should we poll for it?
6651 */
6652 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6653}
6654
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006655static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006656{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006657 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006658 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006659 struct intel_atomic_state *old_intel_state =
6660 to_intel_atomic_state(old_state);
6661 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006662
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006663 /*
6664 * FIXME: We can end up here with all power domains off, yet
6665 * with a CDCLK frequency other than the minimum. To account
6666 * for this take the PIPE-A power domain, which covers the HW
6667 * blocks needed for the following programming. This can be
6668 * removed once it's guaranteed that we get here either with
6669 * the minimum CDCLK set, or the required power domains
6670 * enabled.
6671 */
6672 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006673
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006674 if (IS_CHERRYVIEW(dev))
6675 cherryview_set_cdclk(dev, req_cdclk);
6676 else
6677 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006678
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006679 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006680
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006681 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006682}
6683
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006684static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6685 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006686{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006687 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006688 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006689 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006691 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006692
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006693 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006694 return;
6695
Ville Syrjälä37a56502016-06-22 21:57:04 +03006696 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306697 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006698
6699 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006700 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006701
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006702 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006703 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006704
6705 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6706 I915_WRITE(CHV_CANVAS(pipe), 0);
6707 }
6708
Daniel Vetter5b18e572014-04-24 23:55:06 +02006709 i9xx_set_pipeconf(intel_crtc);
6710
Jesse Barnes89b667f2013-04-18 14:51:36 -07006711 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006712
Daniel Vettera72e4c92014-09-30 10:56:47 +02006713 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006714
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006715 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006716
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006717 if (IS_CHERRYVIEW(dev)) {
6718 chv_prepare_pll(intel_crtc, intel_crtc->config);
6719 chv_enable_pll(intel_crtc, intel_crtc->config);
6720 } else {
6721 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6722 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006723 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006724
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006725 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006726
Jesse Barnes2dd24552013-04-25 12:55:01 -07006727 i9xx_pfit_enable(intel_crtc);
6728
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006729 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006730
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006731 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006732 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006733
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006734 assert_vblank_disabled(crtc);
6735 drm_crtc_vblank_on(crtc);
6736
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006737 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006738}
6739
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006740static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6741{
6742 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006743 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006744
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006745 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6746 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006747}
6748
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006749static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6750 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006751{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006752 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006753 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006754 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006756 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006757
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006758 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006759 return;
6760
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006761 i9xx_set_pll_dividers(intel_crtc);
6762
Ville Syrjälä37a56502016-06-22 21:57:04 +03006763 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306764 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006765
6766 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006767 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006768
Daniel Vetter5b18e572014-04-24 23:55:06 +02006769 i9xx_set_pipeconf(intel_crtc);
6770
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006771 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006772
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006773 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006774 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006775
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006776 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006777
Daniel Vetterf6736a12013-06-05 13:34:30 +02006778 i9xx_enable_pll(intel_crtc);
6779
Jesse Barnes2dd24552013-04-25 12:55:01 -07006780 i9xx_pfit_enable(intel_crtc);
6781
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006782 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006783
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006784 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006785 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006786
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006787 assert_vblank_disabled(crtc);
6788 drm_crtc_vblank_on(crtc);
6789
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006790 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006791}
6792
Daniel Vetter87476d62013-04-11 16:29:06 +02006793static void i9xx_pfit_disable(struct intel_crtc *crtc)
6794{
6795 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006796 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006797
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006798 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006799 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006800
6801 assert_pipe_disabled(dev_priv, crtc->pipe);
6802
Daniel Vetter328d8e82013-05-08 10:36:31 +02006803 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6804 I915_READ(PFIT_CONTROL));
6805 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006806}
6807
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006808static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6809 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006810{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006811 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006812 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006813 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6815 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006816
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006817 /*
6818 * On gen2 planes are double buffered but the pipe isn't, so we must
6819 * wait for planes to fully turn off before disabling the pipe.
6820 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006821 if (IS_GEN2(dev))
6822 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006823
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006824 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006825
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006826 drm_crtc_vblank_off(crtc);
6827 assert_vblank_disabled(crtc);
6828
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006829 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006830
Daniel Vetter87476d62013-04-11 16:29:06 +02006831 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006832
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006833 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006834
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006835 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006836 if (IS_CHERRYVIEW(dev))
6837 chv_disable_pll(dev_priv, pipe);
6838 else if (IS_VALLEYVIEW(dev))
6839 vlv_disable_pll(dev_priv, pipe);
6840 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006841 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006842 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006843
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006844 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006845
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006846 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006847 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006848}
6849
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006850static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006851{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006852 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006854 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006855 enum intel_display_power_domain domain;
6856 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006857 struct drm_atomic_state *state;
6858 struct intel_crtc_state *crtc_state;
6859 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006860
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006861 if (!intel_crtc->active)
6862 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006863
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006864 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006865 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006866
Ville Syrjälä2622a082016-03-09 19:07:26 +02006867 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006868
6869 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006870 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006871 }
6872
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006873 state = drm_atomic_state_alloc(crtc->dev);
6874 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6875
6876 /* Everything's already locked, -EDEADLK can't happen. */
6877 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6878 ret = drm_atomic_add_affected_connectors(state, crtc);
6879
6880 WARN_ON(IS_ERR(crtc_state) || ret);
6881
6882 dev_priv->display.crtc_disable(crtc_state, state);
6883
6884 drm_atomic_state_free(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006885
Ville Syrjälä78108b72016-05-27 20:59:19 +03006886 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6887 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006888
6889 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6890 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006891 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006892 crtc->enabled = false;
6893 crtc->state->connector_mask = 0;
6894 crtc->state->encoder_mask = 0;
6895
6896 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6897 encoder->base.crtc = NULL;
6898
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006899 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006900 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006901 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006902
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006903 domains = intel_crtc->enabled_power_domains;
6904 for_each_power_domain(domain, domains)
6905 intel_display_power_put(dev_priv, domain);
6906 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006907
6908 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6909 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006910}
6911
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006912/*
6913 * turn all crtc's off, but do not adjust state
6914 * This has to be paired with a call to intel_modeset_setup_hw_state.
6915 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006916int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006917{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006918 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006919 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006920 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006921
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006922 state = drm_atomic_helper_suspend(dev);
6923 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006924 if (ret)
6925 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006926 else
6927 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006928 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006929}
6930
Chris Wilsonea5b2132010-08-04 13:50:23 +01006931void intel_encoder_destroy(struct drm_encoder *encoder)
6932{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006933 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006934
Chris Wilsonea5b2132010-08-04 13:50:23 +01006935 drm_encoder_cleanup(encoder);
6936 kfree(intel_encoder);
6937}
6938
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006939/* Cross check the actual hw state with our own modeset state tracking (and it's
6940 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006941static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006942{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006943 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006944
6945 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6946 connector->base.base.id,
6947 connector->base.name);
6948
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006949 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006950 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006951 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006952
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006953 I915_STATE_WARN(!crtc,
6954 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006955
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006956 if (!crtc)
6957 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006958
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006959 I915_STATE_WARN(!crtc->state->active,
6960 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006961
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006962 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006963 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006964
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006965 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006966 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006967
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006968 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006969 "attached encoder crtc differs from connector crtc\n");
6970 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006971 I915_STATE_WARN(crtc && crtc->state->active,
6972 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006973 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006974 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006975 }
6976}
6977
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006978int intel_connector_init(struct intel_connector *connector)
6979{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006980 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006981
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006982 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006983 return -ENOMEM;
6984
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006985 return 0;
6986}
6987
6988struct intel_connector *intel_connector_alloc(void)
6989{
6990 struct intel_connector *connector;
6991
6992 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6993 if (!connector)
6994 return NULL;
6995
6996 if (intel_connector_init(connector) < 0) {
6997 kfree(connector);
6998 return NULL;
6999 }
7000
7001 return connector;
7002}
7003
Daniel Vetterf0947c32012-07-02 13:10:34 +02007004/* Simple connector->get_hw_state implementation for encoders that support only
7005 * one connector and no cloning and hence the encoder state determines the state
7006 * of the connector. */
7007bool intel_connector_get_hw_state(struct intel_connector *connector)
7008{
Daniel Vetter24929352012-07-02 20:28:59 +02007009 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007010 struct intel_encoder *encoder = connector->encoder;
7011
7012 return encoder->get_hw_state(encoder, &pipe);
7013}
7014
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007015static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007016{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007017 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7018 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007019
7020 return 0;
7021}
7022
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007023static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007024 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007025{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007026 struct drm_atomic_state *state = pipe_config->base.state;
7027 struct intel_crtc *other_crtc;
7028 struct intel_crtc_state *other_crtc_state;
7029
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007030 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7031 pipe_name(pipe), pipe_config->fdi_lanes);
7032 if (pipe_config->fdi_lanes > 4) {
7033 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7034 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007035 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007036 }
7037
Paulo Zanonibafb6552013-11-02 21:07:44 -07007038 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007039 if (pipe_config->fdi_lanes > 2) {
7040 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7041 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007042 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007043 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007044 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007045 }
7046 }
7047
7048 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007049 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007050
7051 /* Ivybridge 3 pipe is really complicated */
7052 switch (pipe) {
7053 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007054 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007055 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007056 if (pipe_config->fdi_lanes <= 2)
7057 return 0;
7058
7059 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
7060 other_crtc_state =
7061 intel_atomic_get_crtc_state(state, other_crtc);
7062 if (IS_ERR(other_crtc_state))
7063 return PTR_ERR(other_crtc_state);
7064
7065 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007066 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7067 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007068 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007069 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007070 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007071 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007072 if (pipe_config->fdi_lanes > 2) {
7073 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7074 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007075 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007076 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007077
7078 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
7079 other_crtc_state =
7080 intel_atomic_get_crtc_state(state, other_crtc);
7081 if (IS_ERR(other_crtc_state))
7082 return PTR_ERR(other_crtc_state);
7083
7084 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007085 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007086 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007087 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007088 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007089 default:
7090 BUG();
7091 }
7092}
7093
Daniel Vettere29c22c2013-02-21 00:00:16 +01007094#define RETRY 1
7095static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007096 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007097{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007098 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007099 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007100 int lane, link_bw, fdi_dotclock, ret;
7101 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007102
Daniel Vettere29c22c2013-02-21 00:00:16 +01007103retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007104 /* FDI is a binary signal running at ~2.7GHz, encoding
7105 * each output octet as 10 bits. The actual frequency
7106 * is stored as a divider into a 100MHz clock, and the
7107 * mode pixel clock is stored in units of 1KHz.
7108 * Hence the bw of each lane in terms of the mode signal
7109 * is:
7110 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007111 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007112
Damien Lespiau241bfc32013-09-25 16:45:37 +01007113 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007114
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007115 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007116 pipe_config->pipe_bpp);
7117
7118 pipe_config->fdi_lanes = lane;
7119
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007120 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007121 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007122
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007123 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007124 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007125 pipe_config->pipe_bpp -= 2*3;
7126 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7127 pipe_config->pipe_bpp);
7128 needs_recompute = true;
7129 pipe_config->bw_constrained = true;
7130
7131 goto retry;
7132 }
7133
7134 if (needs_recompute)
7135 return RETRY;
7136
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007137 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007138}
7139
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007140static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7141 struct intel_crtc_state *pipe_config)
7142{
7143 if (pipe_config->pipe_bpp > 24)
7144 return false;
7145
7146 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007147 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007148 return true;
7149
7150 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007151 * We compare against max which means we must take
7152 * the increased cdclk requirement into account when
7153 * calculating the new cdclk.
7154 *
7155 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007156 */
7157 return ilk_pipe_pixel_rate(pipe_config) <=
7158 dev_priv->max_cdclk_freq * 95 / 100;
7159}
7160
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007161static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007162 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007163{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007164 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007165 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007166
Jani Nikulad330a952014-01-21 11:24:25 +02007167 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007168 hsw_crtc_supports_ips(crtc) &&
7169 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007170}
7171
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007172static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7173{
7174 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7175
7176 /* GDG double wide on either pipe, otherwise pipe A only */
7177 return INTEL_INFO(dev_priv)->gen < 4 &&
7178 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7179}
7180
Daniel Vettera43f6e02013-06-07 23:10:32 +02007181static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007182 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007183{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007184 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007185 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007186 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007187 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007188
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007189 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007190 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007191
7192 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007193 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007194 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007195 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007196 if (intel_crtc_supports_double_wide(crtc) &&
7197 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007198 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007199 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007200 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007201 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007202
Ville Syrjäläf3261152016-05-24 21:34:18 +03007203 if (adjusted_mode->crtc_clock > clock_limit) {
7204 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7205 adjusted_mode->crtc_clock, clock_limit,
7206 yesno(pipe_config->double_wide));
7207 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007208 }
Chris Wilson89749352010-09-12 18:25:19 +01007209
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007210 /*
7211 * Pipe horizontal size must be even in:
7212 * - DVO ganged mode
7213 * - LVDS dual channel mode
7214 * - Double wide pipe
7215 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007216 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007217 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7218 pipe_config->pipe_src_w &= ~1;
7219
Damien Lespiau8693a822013-05-03 18:48:11 +01007220 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7221 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007222 */
7223 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007224 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007225 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007226
Damien Lespiauf5adf942013-06-24 18:29:34 +01007227 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007228 hsw_compute_ips_config(crtc, pipe_config);
7229
Daniel Vetter877d48d2013-04-19 11:24:43 +02007230 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007231 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007232
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007233 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007234}
7235
Ville Syrjälä1652d192015-03-31 14:12:01 +03007236static int skylake_get_display_clock_speed(struct drm_device *dev)
7237{
7238 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03007239 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007240
Ville Syrjäläea617912016-05-13 23:41:24 +03007241 skl_dpll0_update(dev_priv);
7242
Ville Syrjälä63911d72016-05-13 23:41:32 +03007243 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007244 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007245
Ville Syrjäläea617912016-05-13 23:41:24 +03007246 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007247
Ville Syrjälä63911d72016-05-13 23:41:32 +03007248 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007249 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7250 case CDCLK_FREQ_450_432:
7251 return 432000;
7252 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007253 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007254 case CDCLK_FREQ_540:
7255 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007256 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007257 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007258 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007259 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007260 }
7261 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007262 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7263 case CDCLK_FREQ_450_432:
7264 return 450000;
7265 case CDCLK_FREQ_337_308:
7266 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007267 case CDCLK_FREQ_540:
7268 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007269 case CDCLK_FREQ_675_617:
7270 return 675000;
7271 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007272 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007273 }
7274 }
7275
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007276 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007277}
7278
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007279static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7280{
7281 u32 val;
7282
7283 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007284 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007285
7286 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007287 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007288 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007289
Imre Deak1c3f7702016-05-24 15:38:32 +03007290 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7291 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007292
7293 val = I915_READ(BXT_DE_PLL_CTL);
7294 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7295 dev_priv->cdclk_pll.ref;
7296}
7297
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007298static int broxton_get_display_clock_speed(struct drm_device *dev)
7299{
7300 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03007301 u32 divider;
7302 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007303
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007304 bxt_de_pll_update(dev_priv);
7305
Ville Syrjäläf5986242016-05-13 23:41:37 +03007306 vco = dev_priv->cdclk_pll.vco;
7307 if (vco == 0)
7308 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007309
Ville Syrjäläf5986242016-05-13 23:41:37 +03007310 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007311
Ville Syrjäläf5986242016-05-13 23:41:37 +03007312 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007313 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007314 div = 2;
7315 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007316 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007317 div = 3;
7318 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007319 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007320 div = 4;
7321 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007322 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007323 div = 8;
7324 break;
7325 default:
7326 MISSING_CASE(divider);
7327 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007328 }
7329
Ville Syrjäläf5986242016-05-13 23:41:37 +03007330 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007331}
7332
Ville Syrjälä1652d192015-03-31 14:12:01 +03007333static int broadwell_get_display_clock_speed(struct drm_device *dev)
7334{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007335 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007336 uint32_t lcpll = I915_READ(LCPLL_CTL);
7337 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7338
7339 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7340 return 800000;
7341 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7342 return 450000;
7343 else if (freq == LCPLL_CLK_FREQ_450)
7344 return 450000;
7345 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7346 return 540000;
7347 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7348 return 337500;
7349 else
7350 return 675000;
7351}
7352
7353static int haswell_get_display_clock_speed(struct drm_device *dev)
7354{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007355 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007356 uint32_t lcpll = I915_READ(LCPLL_CTL);
7357 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7358
7359 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7360 return 800000;
7361 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7362 return 450000;
7363 else if (freq == LCPLL_CLK_FREQ_450)
7364 return 450000;
7365 else if (IS_HSW_ULT(dev))
7366 return 337500;
7367 else
7368 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007369}
7370
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007371static int valleyview_get_display_clock_speed(struct drm_device *dev)
7372{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007373 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
7374 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007375}
7376
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007377static int ilk_get_display_clock_speed(struct drm_device *dev)
7378{
7379 return 450000;
7380}
7381
Jesse Barnese70236a2009-09-21 10:42:27 -07007382static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08007383{
Jesse Barnese70236a2009-09-21 10:42:27 -07007384 return 400000;
7385}
Jesse Barnes79e53942008-11-07 14:24:08 -08007386
Jesse Barnese70236a2009-09-21 10:42:27 -07007387static int i915_get_display_clock_speed(struct drm_device *dev)
7388{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007389 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007390}
Jesse Barnes79e53942008-11-07 14:24:08 -08007391
Jesse Barnese70236a2009-09-21 10:42:27 -07007392static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
7393{
7394 return 200000;
7395}
Jesse Barnes79e53942008-11-07 14:24:08 -08007396
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007397static int pnv_get_display_clock_speed(struct drm_device *dev)
7398{
David Weinehall52a05c32016-08-22 13:32:44 +03007399 struct pci_dev *pdev = dev->pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007400 u16 gcfgc = 0;
7401
David Weinehall52a05c32016-08-22 13:32:44 +03007402 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007403
7404 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7405 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007406 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007407 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007408 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007409 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007410 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007411 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7412 return 200000;
7413 default:
7414 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7415 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007416 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007417 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007418 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007419 }
7420}
7421
Jesse Barnese70236a2009-09-21 10:42:27 -07007422static int i915gm_get_display_clock_speed(struct drm_device *dev)
7423{
David Weinehall52a05c32016-08-22 13:32:44 +03007424 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007425 u16 gcfgc = 0;
7426
David Weinehall52a05c32016-08-22 13:32:44 +03007427 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007428
7429 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007430 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007431 else {
7432 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7433 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007434 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007435 default:
7436 case GC_DISPLAY_CLOCK_190_200_MHZ:
7437 return 190000;
7438 }
7439 }
7440}
Jesse Barnes79e53942008-11-07 14:24:08 -08007441
Jesse Barnese70236a2009-09-21 10:42:27 -07007442static int i865_get_display_clock_speed(struct drm_device *dev)
7443{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007444 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007445}
7446
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007447static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07007448{
David Weinehall52a05c32016-08-22 13:32:44 +03007449 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007450 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007451
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007452 /*
7453 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7454 * encoding is different :(
7455 * FIXME is this the right way to detect 852GM/852GMV?
7456 */
David Weinehall52a05c32016-08-22 13:32:44 +03007457 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007458 return 133333;
7459
David Weinehall52a05c32016-08-22 13:32:44 +03007460 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007461 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7462
Jesse Barnese70236a2009-09-21 10:42:27 -07007463 /* Assume that the hardware is in the high speed state. This
7464 * should be the default.
7465 */
7466 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7467 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007468 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007469 case GC_CLOCK_100_200:
7470 return 200000;
7471 case GC_CLOCK_166_250:
7472 return 250000;
7473 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007474 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007475 case GC_CLOCK_133_266:
7476 case GC_CLOCK_133_266_2:
7477 case GC_CLOCK_166_266:
7478 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007479 }
7480
7481 /* Shouldn't happen */
7482 return 0;
7483}
7484
7485static int i830_get_display_clock_speed(struct drm_device *dev)
7486{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007487 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007488}
7489
Ville Syrjälä34edce22015-05-22 11:22:33 +03007490static unsigned int intel_hpll_vco(struct drm_device *dev)
7491{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007492 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007493 static const unsigned int blb_vco[8] = {
7494 [0] = 3200000,
7495 [1] = 4000000,
7496 [2] = 5333333,
7497 [3] = 4800000,
7498 [4] = 6400000,
7499 };
7500 static const unsigned int pnv_vco[8] = {
7501 [0] = 3200000,
7502 [1] = 4000000,
7503 [2] = 5333333,
7504 [3] = 4800000,
7505 [4] = 2666667,
7506 };
7507 static const unsigned int cl_vco[8] = {
7508 [0] = 3200000,
7509 [1] = 4000000,
7510 [2] = 5333333,
7511 [3] = 6400000,
7512 [4] = 3333333,
7513 [5] = 3566667,
7514 [6] = 4266667,
7515 };
7516 static const unsigned int elk_vco[8] = {
7517 [0] = 3200000,
7518 [1] = 4000000,
7519 [2] = 5333333,
7520 [3] = 4800000,
7521 };
7522 static const unsigned int ctg_vco[8] = {
7523 [0] = 3200000,
7524 [1] = 4000000,
7525 [2] = 5333333,
7526 [3] = 6400000,
7527 [4] = 2666667,
7528 [5] = 4266667,
7529 };
7530 const unsigned int *vco_table;
7531 unsigned int vco;
7532 uint8_t tmp = 0;
7533
7534 /* FIXME other chipsets? */
7535 if (IS_GM45(dev))
7536 vco_table = ctg_vco;
7537 else if (IS_G4X(dev))
7538 vco_table = elk_vco;
7539 else if (IS_CRESTLINE(dev))
7540 vco_table = cl_vco;
7541 else if (IS_PINEVIEW(dev))
7542 vco_table = pnv_vco;
7543 else if (IS_G33(dev))
7544 vco_table = blb_vco;
7545 else
7546 return 0;
7547
7548 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7549
7550 vco = vco_table[tmp & 0x7];
7551 if (vco == 0)
7552 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7553 else
7554 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7555
7556 return vco;
7557}
7558
7559static int gm45_get_display_clock_speed(struct drm_device *dev)
7560{
David Weinehall52a05c32016-08-22 13:32:44 +03007561 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007562 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7563 uint16_t tmp = 0;
7564
David Weinehall52a05c32016-08-22 13:32:44 +03007565 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007566
7567 cdclk_sel = (tmp >> 12) & 0x1;
7568
7569 switch (vco) {
7570 case 2666667:
7571 case 4000000:
7572 case 5333333:
7573 return cdclk_sel ? 333333 : 222222;
7574 case 3200000:
7575 return cdclk_sel ? 320000 : 228571;
7576 default:
7577 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7578 return 222222;
7579 }
7580}
7581
7582static int i965gm_get_display_clock_speed(struct drm_device *dev)
7583{
David Weinehall52a05c32016-08-22 13:32:44 +03007584 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007585 static const uint8_t div_3200[] = { 16, 10, 8 };
7586 static const uint8_t div_4000[] = { 20, 12, 10 };
7587 static const uint8_t div_5333[] = { 24, 16, 14 };
7588 const uint8_t *div_table;
7589 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7590 uint16_t tmp = 0;
7591
David Weinehall52a05c32016-08-22 13:32:44 +03007592 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007593
7594 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7595
7596 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7597 goto fail;
7598
7599 switch (vco) {
7600 case 3200000:
7601 div_table = div_3200;
7602 break;
7603 case 4000000:
7604 div_table = div_4000;
7605 break;
7606 case 5333333:
7607 div_table = div_5333;
7608 break;
7609 default:
7610 goto fail;
7611 }
7612
7613 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7614
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007615fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007616 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7617 return 200000;
7618}
7619
7620static int g33_get_display_clock_speed(struct drm_device *dev)
7621{
David Weinehall52a05c32016-08-22 13:32:44 +03007622 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007623 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7624 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7625 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7626 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7627 const uint8_t *div_table;
7628 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7629 uint16_t tmp = 0;
7630
David Weinehall52a05c32016-08-22 13:32:44 +03007631 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007632
7633 cdclk_sel = (tmp >> 4) & 0x7;
7634
7635 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7636 goto fail;
7637
7638 switch (vco) {
7639 case 3200000:
7640 div_table = div_3200;
7641 break;
7642 case 4000000:
7643 div_table = div_4000;
7644 break;
7645 case 4800000:
7646 div_table = div_4800;
7647 break;
7648 case 5333333:
7649 div_table = div_5333;
7650 break;
7651 default:
7652 goto fail;
7653 }
7654
7655 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7656
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007657fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007658 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7659 return 190476;
7660}
7661
Zhenyu Wang2c072452009-06-05 15:38:42 +08007662static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007663intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007664{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007665 while (*num > DATA_LINK_M_N_MASK ||
7666 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007667 *num >>= 1;
7668 *den >>= 1;
7669 }
7670}
7671
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007672static void compute_m_n(unsigned int m, unsigned int n,
7673 uint32_t *ret_m, uint32_t *ret_n)
7674{
7675 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7676 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7677 intel_reduce_m_n_ratio(ret_m, ret_n);
7678}
7679
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007680void
7681intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7682 int pixel_clock, int link_clock,
7683 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007684{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007685 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007686
7687 compute_m_n(bits_per_pixel * pixel_clock,
7688 link_clock * nlanes * 8,
7689 &m_n->gmch_m, &m_n->gmch_n);
7690
7691 compute_m_n(pixel_clock, link_clock,
7692 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007693}
7694
Chris Wilsona7615032011-01-12 17:04:08 +00007695static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7696{
Jani Nikulad330a952014-01-21 11:24:25 +02007697 if (i915.panel_use_ssc >= 0)
7698 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007699 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007700 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007701}
7702
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007703static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007704{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007705 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007706}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007707
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007708static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7709{
7710 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007711}
7712
Daniel Vetterf47709a2013-03-28 10:42:02 +01007713static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007714 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007715 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007716{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007717 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007718 u32 fp, fp2 = 0;
7719
7720 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007721 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007722 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007723 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007724 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007725 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007726 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007727 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007728 }
7729
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007730 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007731
Daniel Vetterf47709a2013-03-28 10:42:02 +01007732 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007733 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007734 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007735 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007736 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007737 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007738 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007739 }
7740}
7741
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007742static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7743 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007744{
7745 u32 reg_val;
7746
7747 /*
7748 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7749 * and set it to a reasonable value instead.
7750 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007751 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007752 reg_val &= 0xffffff00;
7753 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007754 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007755
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007756 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007757 reg_val &= 0x8cffffff;
7758 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007759 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007760
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007761 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007762 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007763 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007764
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007765 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007766 reg_val &= 0x00ffffff;
7767 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007768 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007769}
7770
Daniel Vetterb5518422013-05-03 11:49:48 +02007771static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7772 struct intel_link_m_n *m_n)
7773{
7774 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007775 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007776 int pipe = crtc->pipe;
7777
Daniel Vettere3b95f12013-05-03 11:49:49 +02007778 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7779 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7780 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7781 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007782}
7783
7784static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007785 struct intel_link_m_n *m_n,
7786 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007787{
7788 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007789 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007790 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007791 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007792
7793 if (INTEL_INFO(dev)->gen >= 5) {
7794 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7795 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7796 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7797 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007798 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7799 * for gen < 8) and if DRRS is supported (to make sure the
7800 * registers are not unnecessarily accessed).
7801 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307802 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007803 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007804 I915_WRITE(PIPE_DATA_M2(transcoder),
7805 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7806 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7807 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7808 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7809 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007810 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007811 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7812 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7813 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7814 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007815 }
7816}
7817
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307818void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007819{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307820 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7821
7822 if (m_n == M1_N1) {
7823 dp_m_n = &crtc->config->dp_m_n;
7824 dp_m2_n2 = &crtc->config->dp_m2_n2;
7825 } else if (m_n == M2_N2) {
7826
7827 /*
7828 * M2_N2 registers are not supported. Hence m2_n2 divider value
7829 * needs to be programmed into M1_N1.
7830 */
7831 dp_m_n = &crtc->config->dp_m2_n2;
7832 } else {
7833 DRM_ERROR("Unsupported divider value\n");
7834 return;
7835 }
7836
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007837 if (crtc->config->has_pch_encoder)
7838 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007839 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307840 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007841}
7842
Daniel Vetter251ac862015-06-18 10:30:24 +02007843static void vlv_compute_dpll(struct intel_crtc *crtc,
7844 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007845{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007846 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007847 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007848 if (crtc->pipe != PIPE_A)
7849 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007850
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007851 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007852 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007853 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7854 DPLL_EXT_BUFFER_ENABLE_VLV;
7855
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007856 pipe_config->dpll_hw_state.dpll_md =
7857 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7858}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007859
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007860static void chv_compute_dpll(struct intel_crtc *crtc,
7861 struct intel_crtc_state *pipe_config)
7862{
7863 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007864 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007865 if (crtc->pipe != PIPE_A)
7866 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7867
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007868 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007869 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007870 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7871
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007872 pipe_config->dpll_hw_state.dpll_md =
7873 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007874}
7875
Ville Syrjäläd288f652014-10-28 13:20:22 +02007876static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007877 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007878{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007879 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007880 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007881 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007882 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007883 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007884 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007885
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007886 /* Enable Refclk */
7887 I915_WRITE(DPLL(pipe),
7888 pipe_config->dpll_hw_state.dpll &
7889 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7890
7891 /* No need to actually set up the DPLL with DSI */
7892 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7893 return;
7894
Ville Syrjäläa5805162015-05-26 20:42:30 +03007895 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007896
Ville Syrjäläd288f652014-10-28 13:20:22 +02007897 bestn = pipe_config->dpll.n;
7898 bestm1 = pipe_config->dpll.m1;
7899 bestm2 = pipe_config->dpll.m2;
7900 bestp1 = pipe_config->dpll.p1;
7901 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007902
Jesse Barnes89b667f2013-04-18 14:51:36 -07007903 /* See eDP HDMI DPIO driver vbios notes doc */
7904
7905 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007906 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007907 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007908
7909 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007910 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007911
7912 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007913 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007914 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007915 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007916
7917 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007918 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007919
7920 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007921 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7922 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7923 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007924 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007925
7926 /*
7927 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7928 * but we don't support that).
7929 * Note: don't use the DAC post divider as it seems unstable.
7930 */
7931 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007932 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007933
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007934 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007935 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007936
Jesse Barnes89b667f2013-04-18 14:51:36 -07007937 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007938 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007939 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7940 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007941 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007942 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007943 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007944 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007945 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007946
Ville Syrjälä37a56502016-06-22 21:57:04 +03007947 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007948 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007949 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007951 0x0df40000);
7952 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007954 0x0df70000);
7955 } else { /* HDMI or VGA */
7956 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007957 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007958 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007959 0x0df70000);
7960 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007961 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007962 0x0df40000);
7963 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007964
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007965 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007966 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007967 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007968 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007969 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007970
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007972 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007973}
7974
Ville Syrjäläd288f652014-10-28 13:20:22 +02007975static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007976 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007977{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007978 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007979 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007980 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007981 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307982 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007983 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307984 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307985 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007986
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007987 /* Enable Refclk and SSC */
7988 I915_WRITE(DPLL(pipe),
7989 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7990
7991 /* No need to actually set up the DPLL with DSI */
7992 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7993 return;
7994
Ville Syrjäläd288f652014-10-28 13:20:22 +02007995 bestn = pipe_config->dpll.n;
7996 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7997 bestm1 = pipe_config->dpll.m1;
7998 bestm2 = pipe_config->dpll.m2 >> 22;
7999 bestp1 = pipe_config->dpll.p1;
8000 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308001 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308002 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308003 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008004
Ville Syrjäläa5805162015-05-26 20:42:30 +03008005 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008006
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008007 /* p1 and p2 divider */
8008 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8009 5 << DPIO_CHV_S1_DIV_SHIFT |
8010 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8011 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8012 1 << DPIO_CHV_K_DIV_SHIFT);
8013
8014 /* Feedback post-divider - m2 */
8015 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8016
8017 /* Feedback refclk divider - n and m1 */
8018 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8019 DPIO_CHV_M1_DIV_BY_2 |
8020 1 << DPIO_CHV_N_DIV_SHIFT);
8021
8022 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008023 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008024
8025 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308026 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8027 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8028 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8029 if (bestm2_frac)
8030 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8031 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008032
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308033 /* Program digital lock detect threshold */
8034 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8035 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8036 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8037 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8038 if (!bestm2_frac)
8039 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8040 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8041
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008042 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308043 if (vco == 5400000) {
8044 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8045 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8046 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8047 tribuf_calcntr = 0x9;
8048 } else if (vco <= 6200000) {
8049 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8050 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8051 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8052 tribuf_calcntr = 0x9;
8053 } else if (vco <= 6480000) {
8054 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8055 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8056 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8057 tribuf_calcntr = 0x8;
8058 } else {
8059 /* Not supported. Apply the same limits as in the max case */
8060 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8061 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8062 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8063 tribuf_calcntr = 0;
8064 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008065 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8066
Ville Syrjälä968040b2015-03-11 22:52:08 +02008067 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308068 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8069 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8070 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8071
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008072 /* AFC Recal */
8073 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8074 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8075 DPIO_AFC_RECAL);
8076
Ville Syrjäläa5805162015-05-26 20:42:30 +03008077 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008078}
8079
Ville Syrjäläd288f652014-10-28 13:20:22 +02008080/**
8081 * vlv_force_pll_on - forcibly enable just the PLL
8082 * @dev_priv: i915 private structure
8083 * @pipe: pipe PLL to enable
8084 * @dpll: PLL configuration
8085 *
8086 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8087 * in cases where we need the PLL enabled even when @pipe is not going to
8088 * be enabled.
8089 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008090int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
8091 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008092{
8093 struct intel_crtc *crtc =
8094 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008095 struct intel_crtc_state *pipe_config;
8096
8097 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8098 if (!pipe_config)
8099 return -ENOMEM;
8100
8101 pipe_config->base.crtc = &crtc->base;
8102 pipe_config->pixel_multiplier = 1;
8103 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008104
8105 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008106 chv_compute_dpll(crtc, pipe_config);
8107 chv_prepare_pll(crtc, pipe_config);
8108 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008109 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008110 vlv_compute_dpll(crtc, pipe_config);
8111 vlv_prepare_pll(crtc, pipe_config);
8112 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008113 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008114
8115 kfree(pipe_config);
8116
8117 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008118}
8119
8120/**
8121 * vlv_force_pll_off - forcibly disable just the PLL
8122 * @dev_priv: i915 private structure
8123 * @pipe: pipe PLL to disable
8124 *
8125 * Disable the PLL for @pipe. To be used in cases where we need
8126 * the PLL enabled even when @pipe is not going to be enabled.
8127 */
8128void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
8129{
8130 if (IS_CHERRYVIEW(dev))
8131 chv_disable_pll(to_i915(dev), pipe);
8132 else
8133 vlv_disable_pll(to_i915(dev), pipe);
8134}
8135
Daniel Vetter251ac862015-06-18 10:30:24 +02008136static void i9xx_compute_dpll(struct intel_crtc *crtc,
8137 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008138 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008139{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008140 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008141 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008142 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008143 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008144
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008145 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308146
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008147 dpll = DPLL_VGA_MODE_DIS;
8148
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008149 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008150 dpll |= DPLLB_MODE_LVDS;
8151 else
8152 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008153
Daniel Vetteref1b4602013-06-01 17:17:04 +02008154 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008155 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008156 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008157 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008158
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008159 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8160 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008161 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008162
Ville Syrjälä37a56502016-06-22 21:57:04 +03008163 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008164 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008165
8166 /* compute bitmask from p1 value */
8167 if (IS_PINEVIEW(dev))
8168 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8169 else {
8170 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8171 if (IS_G4X(dev) && reduced_clock)
8172 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8173 }
8174 switch (clock->p2) {
8175 case 5:
8176 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8177 break;
8178 case 7:
8179 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8180 break;
8181 case 10:
8182 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8183 break;
8184 case 14:
8185 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8186 break;
8187 }
8188 if (INTEL_INFO(dev)->gen >= 4)
8189 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8190
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008191 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008192 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008193 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008194 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008195 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8196 else
8197 dpll |= PLL_REF_INPUT_DREFCLK;
8198
8199 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008200 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008201
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008202 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008203 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008204 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008205 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008206 }
8207}
8208
Daniel Vetter251ac862015-06-18 10:30:24 +02008209static void i8xx_compute_dpll(struct intel_crtc *crtc,
8210 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008211 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008212{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008213 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008214 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008215 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008216 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008217
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008218 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308219
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008220 dpll = DPLL_VGA_MODE_DIS;
8221
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008222 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008223 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8224 } else {
8225 if (clock->p1 == 2)
8226 dpll |= PLL_P1_DIVIDE_BY_TWO;
8227 else
8228 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8229 if (clock->p2 == 4)
8230 dpll |= PLL_P2_DIVIDE_BY_4;
8231 }
8232
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008233 if (!IS_I830(dev) && intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008234 dpll |= DPLL_DVO_2X_MODE;
8235
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008236 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008237 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008238 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8239 else
8240 dpll |= PLL_REF_INPUT_DREFCLK;
8241
8242 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008243 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008244}
8245
Daniel Vetter8a654f32013-06-01 17:16:22 +02008246static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008247{
8248 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008249 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008250 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008251 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008252 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008253 uint32_t crtc_vtotal, crtc_vblank_end;
8254 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008255
8256 /* We need to be careful not to changed the adjusted mode, for otherwise
8257 * the hw state checker will get angry at the mismatch. */
8258 crtc_vtotal = adjusted_mode->crtc_vtotal;
8259 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008260
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008261 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008262 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008263 crtc_vtotal -= 1;
8264 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008265
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008266 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008267 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8268 else
8269 vsyncshift = adjusted_mode->crtc_hsync_start -
8270 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008271 if (vsyncshift < 0)
8272 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008273 }
8274
8275 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008276 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008277
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008278 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008279 (adjusted_mode->crtc_hdisplay - 1) |
8280 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008281 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008282 (adjusted_mode->crtc_hblank_start - 1) |
8283 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008284 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008285 (adjusted_mode->crtc_hsync_start - 1) |
8286 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8287
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008288 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008289 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008290 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008291 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008292 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008293 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008294 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008295 (adjusted_mode->crtc_vsync_start - 1) |
8296 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8297
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008298 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8299 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8300 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8301 * bits. */
8302 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
8303 (pipe == PIPE_B || pipe == PIPE_C))
8304 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8305
Jani Nikulabc58be62016-03-18 17:05:39 +02008306}
8307
8308static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8309{
8310 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008311 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008312 enum pipe pipe = intel_crtc->pipe;
8313
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008314 /* pipesrc controls the size that is scaled from, which should
8315 * always be the user's requested size.
8316 */
8317 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008318 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8319 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008320}
8321
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008322static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008323 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008324{
8325 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008326 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008327 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8328 uint32_t tmp;
8329
8330 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008331 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8332 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008333 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008334 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8335 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008336 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008337 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8338 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008339
8340 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008341 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8342 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008343 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008344 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8345 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008346 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008347 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8348 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008349
8350 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008351 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8352 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8353 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008354 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008355}
8356
8357static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8358 struct intel_crtc_state *pipe_config)
8359{
8360 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008361 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008362 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008363
8364 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008365 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8366 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8367
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008368 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8369 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008370}
8371
Daniel Vetterf6a83282014-02-11 15:28:57 -08008372void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008373 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008374{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008375 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8376 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8377 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8378 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008379
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008380 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8381 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8382 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8383 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008384
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008385 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008386 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008387
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008388 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8389 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008390
8391 mode->hsync = drm_mode_hsync(mode);
8392 mode->vrefresh = drm_mode_vrefresh(mode);
8393 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008394}
8395
Daniel Vetter84b046f2013-02-19 18:48:54 +01008396static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8397{
8398 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008399 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008400 uint32_t pipeconf;
8401
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008402 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008403
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008404 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8405 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8406 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008407
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008408 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008409 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008410
Daniel Vetterff9ce462013-04-24 14:57:17 +02008411 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08008412 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008413 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008414 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008415 pipeconf |= PIPECONF_DITHER_EN |
8416 PIPECONF_DITHER_TYPE_SP;
8417
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008418 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008419 case 18:
8420 pipeconf |= PIPECONF_6BPC;
8421 break;
8422 case 24:
8423 pipeconf |= PIPECONF_8BPC;
8424 break;
8425 case 30:
8426 pipeconf |= PIPECONF_10BPC;
8427 break;
8428 default:
8429 /* Case prevented by intel_choose_pipe_bpp_dither. */
8430 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008431 }
8432 }
8433
8434 if (HAS_PIPE_CXSR(dev)) {
8435 if (intel_crtc->lowfreq_avail) {
8436 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8437 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8438 } else {
8439 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008440 }
8441 }
8442
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008443 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008444 if (INTEL_INFO(dev)->gen < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008445 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008446 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8447 else
8448 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8449 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008450 pipeconf |= PIPECONF_PROGRESSIVE;
8451
Wayne Boyer666a4532015-12-09 12:29:35 -08008452 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8453 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008454 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008455
Daniel Vetter84b046f2013-02-19 18:48:54 +01008456 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8457 POSTING_READ(PIPECONF(intel_crtc->pipe));
8458}
8459
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008460static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8461 struct intel_crtc_state *crtc_state)
8462{
8463 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008464 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008465 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008466 int refclk = 48000;
8467
8468 memset(&crtc_state->dpll_hw_state, 0,
8469 sizeof(crtc_state->dpll_hw_state));
8470
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008471 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008472 if (intel_panel_use_ssc(dev_priv)) {
8473 refclk = dev_priv->vbt.lvds_ssc_freq;
8474 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8475 }
8476
8477 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008478 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008479 limit = &intel_limits_i8xx_dvo;
8480 } else {
8481 limit = &intel_limits_i8xx_dac;
8482 }
8483
8484 if (!crtc_state->clock_set &&
8485 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8486 refclk, NULL, &crtc_state->dpll)) {
8487 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8488 return -EINVAL;
8489 }
8490
8491 i8xx_compute_dpll(crtc, crtc_state, NULL);
8492
8493 return 0;
8494}
8495
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008496static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8497 struct intel_crtc_state *crtc_state)
8498{
8499 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008500 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008501 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008502 int refclk = 96000;
8503
8504 memset(&crtc_state->dpll_hw_state, 0,
8505 sizeof(crtc_state->dpll_hw_state));
8506
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008507 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008508 if (intel_panel_use_ssc(dev_priv)) {
8509 refclk = dev_priv->vbt.lvds_ssc_freq;
8510 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8511 }
8512
8513 if (intel_is_dual_link_lvds(dev))
8514 limit = &intel_limits_g4x_dual_channel_lvds;
8515 else
8516 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008517 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8518 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008519 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008520 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008521 limit = &intel_limits_g4x_sdvo;
8522 } else {
8523 /* The option is for other outputs */
8524 limit = &intel_limits_i9xx_sdvo;
8525 }
8526
8527 if (!crtc_state->clock_set &&
8528 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8529 refclk, NULL, &crtc_state->dpll)) {
8530 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8531 return -EINVAL;
8532 }
8533
8534 i9xx_compute_dpll(crtc, crtc_state, NULL);
8535
8536 return 0;
8537}
8538
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008539static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8540 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008541{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008542 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008543 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008544 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008545 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008546
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008547 memset(&crtc_state->dpll_hw_state, 0,
8548 sizeof(crtc_state->dpll_hw_state));
8549
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008550 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008551 if (intel_panel_use_ssc(dev_priv)) {
8552 refclk = dev_priv->vbt.lvds_ssc_freq;
8553 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8554 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008555
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008556 limit = &intel_limits_pineview_lvds;
8557 } else {
8558 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008559 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008560
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008561 if (!crtc_state->clock_set &&
8562 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8563 refclk, NULL, &crtc_state->dpll)) {
8564 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8565 return -EINVAL;
8566 }
8567
8568 i9xx_compute_dpll(crtc, crtc_state, NULL);
8569
8570 return 0;
8571}
8572
8573static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8574 struct intel_crtc_state *crtc_state)
8575{
8576 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008577 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008578 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008579 int refclk = 96000;
8580
8581 memset(&crtc_state->dpll_hw_state, 0,
8582 sizeof(crtc_state->dpll_hw_state));
8583
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008584 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008585 if (intel_panel_use_ssc(dev_priv)) {
8586 refclk = dev_priv->vbt.lvds_ssc_freq;
8587 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008588 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008589
8590 limit = &intel_limits_i9xx_lvds;
8591 } else {
8592 limit = &intel_limits_i9xx_sdvo;
8593 }
8594
8595 if (!crtc_state->clock_set &&
8596 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8597 refclk, NULL, &crtc_state->dpll)) {
8598 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8599 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008600 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008601
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008602 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008603
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008604 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008605}
8606
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008607static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8608 struct intel_crtc_state *crtc_state)
8609{
8610 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008611 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008612
8613 memset(&crtc_state->dpll_hw_state, 0,
8614 sizeof(crtc_state->dpll_hw_state));
8615
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008616 if (!crtc_state->clock_set &&
8617 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8618 refclk, NULL, &crtc_state->dpll)) {
8619 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8620 return -EINVAL;
8621 }
8622
8623 chv_compute_dpll(crtc, crtc_state);
8624
8625 return 0;
8626}
8627
8628static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8629 struct intel_crtc_state *crtc_state)
8630{
8631 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008632 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008633
8634 memset(&crtc_state->dpll_hw_state, 0,
8635 sizeof(crtc_state->dpll_hw_state));
8636
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008637 if (!crtc_state->clock_set &&
8638 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8639 refclk, NULL, &crtc_state->dpll)) {
8640 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8641 return -EINVAL;
8642 }
8643
8644 vlv_compute_dpll(crtc, crtc_state);
8645
8646 return 0;
8647}
8648
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008649static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008650 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008651{
8652 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008653 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008654 uint32_t tmp;
8655
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008656 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8657 return;
8658
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008659 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008660 if (!(tmp & PFIT_ENABLE))
8661 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008662
Daniel Vetter06922822013-07-11 13:35:40 +02008663 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008664 if (INTEL_INFO(dev)->gen < 4) {
8665 if (crtc->pipe != PIPE_B)
8666 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008667 } else {
8668 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8669 return;
8670 }
8671
Daniel Vetter06922822013-07-11 13:35:40 +02008672 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008673 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008674}
8675
Jesse Barnesacbec812013-09-20 11:29:32 -07008676static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008677 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008678{
8679 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008680 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008681 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008682 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008683 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008684 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008685
Ville Syrjäläb5219732016-03-15 16:40:01 +02008686 /* In case of DSI, DPLL will not be used */
8687 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308688 return;
8689
Ville Syrjäläa5805162015-05-26 20:42:30 +03008690 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008691 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008692 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008693
8694 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8695 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8696 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8697 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8698 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8699
Imre Deakdccbea32015-06-22 23:35:51 +03008700 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008701}
8702
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008703static void
8704i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8705 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008706{
8707 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008708 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008709 u32 val, base, offset;
8710 int pipe = crtc->pipe, plane = crtc->plane;
8711 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008712 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008713 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008714 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008715
Damien Lespiau42a7b082015-02-05 19:35:13 +00008716 val = I915_READ(DSPCNTR(plane));
8717 if (!(val & DISPLAY_PLANE_ENABLE))
8718 return;
8719
Damien Lespiaud9806c92015-01-21 14:07:19 +00008720 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008721 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008722 DRM_DEBUG_KMS("failed to alloc fb\n");
8723 return;
8724 }
8725
Damien Lespiau1b842c82015-01-21 13:50:54 +00008726 fb = &intel_fb->base;
8727
Daniel Vetter18c52472015-02-10 17:16:09 +00008728 if (INTEL_INFO(dev)->gen >= 4) {
8729 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008730 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008731 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8732 }
8733 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008734
8735 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008736 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008737 fb->pixel_format = fourcc;
8738 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008739
8740 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008741 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008742 offset = I915_READ(DSPTILEOFF(plane));
8743 else
8744 offset = I915_READ(DSPLINOFF(plane));
8745 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8746 } else {
8747 base = I915_READ(DSPADDR(plane));
8748 }
8749 plane_config->base = base;
8750
8751 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008752 fb->width = ((val >> 16) & 0xfff) + 1;
8753 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008754
8755 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008756 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008757
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008758 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008759 fb->pixel_format,
8760 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008761
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008762 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008763
Damien Lespiau2844a922015-01-20 12:51:48 +00008764 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8765 pipe_name(pipe), plane, fb->width, fb->height,
8766 fb->bits_per_pixel, base, fb->pitches[0],
8767 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008768
Damien Lespiau2d140302015-02-05 17:22:18 +00008769 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008770}
8771
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008772static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008773 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008774{
8775 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008776 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008777 int pipe = pipe_config->cpu_transcoder;
8778 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008779 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008780 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008781 int refclk = 100000;
8782
Ville Syrjäläb5219732016-03-15 16:40:01 +02008783 /* In case of DSI, DPLL will not be used */
8784 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8785 return;
8786
Ville Syrjäläa5805162015-05-26 20:42:30 +03008787 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008788 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8789 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8790 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8791 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008792 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008793 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008794
8795 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008796 clock.m2 = (pll_dw0 & 0xff) << 22;
8797 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8798 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008799 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8800 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8801 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8802
Imre Deakdccbea32015-06-22 23:35:51 +03008803 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008804}
8805
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008806static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008807 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008808{
8809 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008810 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008811 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008812 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008813 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008814
Imre Deak17290502016-02-12 18:55:11 +02008815 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8816 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008817 return false;
8818
Daniel Vettere143a212013-07-04 12:01:15 +02008819 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008820 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008821
Imre Deak17290502016-02-12 18:55:11 +02008822 ret = false;
8823
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008824 tmp = I915_READ(PIPECONF(crtc->pipe));
8825 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008826 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008827
Wayne Boyer666a4532015-12-09 12:29:35 -08008828 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008829 switch (tmp & PIPECONF_BPC_MASK) {
8830 case PIPECONF_6BPC:
8831 pipe_config->pipe_bpp = 18;
8832 break;
8833 case PIPECONF_8BPC:
8834 pipe_config->pipe_bpp = 24;
8835 break;
8836 case PIPECONF_10BPC:
8837 pipe_config->pipe_bpp = 30;
8838 break;
8839 default:
8840 break;
8841 }
8842 }
8843
Wayne Boyer666a4532015-12-09 12:29:35 -08008844 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8845 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008846 pipe_config->limited_color_range = true;
8847
Ville Syrjälä282740f2013-09-04 18:30:03 +03008848 if (INTEL_INFO(dev)->gen < 4)
8849 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8850
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008851 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008852 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008853
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008854 i9xx_get_pfit_config(crtc, pipe_config);
8855
Daniel Vetter6c49f242013-06-06 12:45:25 +02008856 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008857 /* No way to read it out on pipes B and C */
8858 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8859 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8860 else
8861 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008862 pipe_config->pixel_multiplier =
8863 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8864 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008865 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008866 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8867 tmp = I915_READ(DPLL(crtc->pipe));
8868 pipe_config->pixel_multiplier =
8869 ((tmp & SDVO_MULTIPLIER_MASK)
8870 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8871 } else {
8872 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8873 * port and will be fixed up in the encoder->get_config
8874 * function. */
8875 pipe_config->pixel_multiplier = 1;
8876 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008877 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008878 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008879 /*
8880 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8881 * on 830. Filter it out here so that we don't
8882 * report errors due to that.
8883 */
8884 if (IS_I830(dev))
8885 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8886
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008887 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8888 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008889 } else {
8890 /* Mask out read-only status bits. */
8891 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8892 DPLL_PORTC_READY_MASK |
8893 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008894 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008895
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008896 if (IS_CHERRYVIEW(dev))
8897 chv_crtc_clock_get(crtc, pipe_config);
8898 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008899 vlv_crtc_clock_get(crtc, pipe_config);
8900 else
8901 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008902
Ville Syrjälä0f646142015-08-26 19:39:18 +03008903 /*
8904 * Normally the dotclock is filled in by the encoder .get_config()
8905 * but in case the pipe is enabled w/o any ports we need a sane
8906 * default.
8907 */
8908 pipe_config->base.adjusted_mode.crtc_clock =
8909 pipe_config->port_clock / pipe_config->pixel_multiplier;
8910
Imre Deak17290502016-02-12 18:55:11 +02008911 ret = true;
8912
8913out:
8914 intel_display_power_put(dev_priv, power_domain);
8915
8916 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008917}
8918
Paulo Zanonidde86e22012-12-01 12:04:25 -02008919static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008920{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008921 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008922 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008923 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008924 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008925 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008926 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008927 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008928 bool has_ck505 = false;
8929 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008930 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008931
8932 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008933 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008934 switch (encoder->type) {
8935 case INTEL_OUTPUT_LVDS:
8936 has_panel = true;
8937 has_lvds = true;
8938 break;
8939 case INTEL_OUTPUT_EDP:
8940 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008941 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008942 has_cpu_edp = true;
8943 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008944 default:
8945 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008946 }
8947 }
8948
Keith Packard99eb6a02011-09-26 14:29:12 -07008949 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008950 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008951 can_ssc = has_ck505;
8952 } else {
8953 has_ck505 = false;
8954 can_ssc = true;
8955 }
8956
Lyude1c1a24d2016-06-14 11:04:09 -04008957 /* Check if any DPLLs are using the SSC source */
8958 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8959 u32 temp = I915_READ(PCH_DPLL(i));
8960
8961 if (!(temp & DPLL_VCO_ENABLE))
8962 continue;
8963
8964 if ((temp & PLL_REF_INPUT_MASK) ==
8965 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8966 using_ssc_source = true;
8967 break;
8968 }
8969 }
8970
8971 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8972 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008973
8974 /* Ironlake: try to setup display ref clock before DPLL
8975 * enabling. This is only under driver's control after
8976 * PCH B stepping, previous chipset stepping should be
8977 * ignoring this setting.
8978 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008979 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008980
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008981 /* As we must carefully and slowly disable/enable each source in turn,
8982 * compute the final state we want first and check if we need to
8983 * make any changes at all.
8984 */
8985 final = val;
8986 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008987 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008988 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008989 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008990 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8991
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008992 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008993 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008994 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008995
Keith Packard199e5d72011-09-22 12:01:57 -07008996 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008997 final |= DREF_SSC_SOURCE_ENABLE;
8998
8999 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9000 final |= DREF_SSC1_ENABLE;
9001
9002 if (has_cpu_edp) {
9003 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9004 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9005 else
9006 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9007 } else
9008 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009009 } else if (using_ssc_source) {
9010 final |= DREF_SSC_SOURCE_ENABLE;
9011 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009012 }
9013
9014 if (final == val)
9015 return;
9016
9017 /* Always enable nonspread source */
9018 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9019
9020 if (has_ck505)
9021 val |= DREF_NONSPREAD_CK505_ENABLE;
9022 else
9023 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9024
9025 if (has_panel) {
9026 val &= ~DREF_SSC_SOURCE_MASK;
9027 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009028
Keith Packard199e5d72011-09-22 12:01:57 -07009029 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009030 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009031 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009032 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009033 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009034 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009035
9036 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009037 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009038 POSTING_READ(PCH_DREF_CONTROL);
9039 udelay(200);
9040
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009041 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009042
9043 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009044 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009045 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009046 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009047 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009048 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009049 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009050 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009051 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009052
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009053 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009054 POSTING_READ(PCH_DREF_CONTROL);
9055 udelay(200);
9056 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009057 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009058
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009059 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009060
9061 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009062 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009063
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009064 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009065 POSTING_READ(PCH_DREF_CONTROL);
9066 udelay(200);
9067
Lyude1c1a24d2016-06-14 11:04:09 -04009068 if (!using_ssc_source) {
9069 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009070
Lyude1c1a24d2016-06-14 11:04:09 -04009071 /* Turn off the SSC source */
9072 val &= ~DREF_SSC_SOURCE_MASK;
9073 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009074
Lyude1c1a24d2016-06-14 11:04:09 -04009075 /* Turn off SSC1 */
9076 val &= ~DREF_SSC1_ENABLE;
9077
9078 I915_WRITE(PCH_DREF_CONTROL, val);
9079 POSTING_READ(PCH_DREF_CONTROL);
9080 udelay(200);
9081 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009082 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009083
9084 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009085}
9086
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009087static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009088{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009089 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009090
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009091 tmp = I915_READ(SOUTH_CHICKEN2);
9092 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9093 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009094
Imre Deakcf3598c2016-06-28 13:37:31 +03009095 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9096 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009097 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009098
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009099 tmp = I915_READ(SOUTH_CHICKEN2);
9100 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9101 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009102
Imre Deakcf3598c2016-06-28 13:37:31 +03009103 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9104 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009105 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009106}
9107
9108/* WaMPhyProgramming:hsw */
9109static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9110{
9111 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009112
9113 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9114 tmp &= ~(0xFF << 24);
9115 tmp |= (0x12 << 24);
9116 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9117
Paulo Zanonidde86e22012-12-01 12:04:25 -02009118 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9119 tmp |= (1 << 11);
9120 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9121
9122 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9123 tmp |= (1 << 11);
9124 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9125
Paulo Zanonidde86e22012-12-01 12:04:25 -02009126 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9127 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9128 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9129
9130 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9131 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9132 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9133
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009134 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9135 tmp &= ~(7 << 13);
9136 tmp |= (5 << 13);
9137 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009138
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009139 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9140 tmp &= ~(7 << 13);
9141 tmp |= (5 << 13);
9142 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009143
9144 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9145 tmp &= ~0xFF;
9146 tmp |= 0x1C;
9147 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9148
9149 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9150 tmp &= ~0xFF;
9151 tmp |= 0x1C;
9152 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9153
9154 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9155 tmp &= ~(0xFF << 16);
9156 tmp |= (0x1C << 16);
9157 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9158
9159 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9160 tmp &= ~(0xFF << 16);
9161 tmp |= (0x1C << 16);
9162 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9163
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009164 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9165 tmp |= (1 << 27);
9166 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009167
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009168 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9169 tmp |= (1 << 27);
9170 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009171
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009172 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9173 tmp &= ~(0xF << 28);
9174 tmp |= (4 << 28);
9175 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009176
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009177 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9178 tmp &= ~(0xF << 28);
9179 tmp |= (4 << 28);
9180 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009181}
9182
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009183/* Implements 3 different sequences from BSpec chapter "Display iCLK
9184 * Programming" based on the parameters passed:
9185 * - Sequence to enable CLKOUT_DP
9186 * - Sequence to enable CLKOUT_DP without spread
9187 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9188 */
9189static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9190 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009191{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009192 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009193 uint32_t reg, tmp;
9194
9195 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9196 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03009197 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009198 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009199
Ville Syrjäläa5805162015-05-26 20:42:30 +03009200 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009201
9202 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9203 tmp &= ~SBI_SSCCTL_DISABLE;
9204 tmp |= SBI_SSCCTL_PATHALT;
9205 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9206
9207 udelay(24);
9208
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009209 if (with_spread) {
9210 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9211 tmp &= ~SBI_SSCCTL_PATHALT;
9212 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009213
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009214 if (with_fdi) {
9215 lpt_reset_fdi_mphy(dev_priv);
9216 lpt_program_fdi_mphy(dev_priv);
9217 }
9218 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009219
Ville Syrjäläc2699522015-08-27 23:55:59 +03009220 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009221 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9222 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9223 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009224
Ville Syrjäläa5805162015-05-26 20:42:30 +03009225 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009226}
9227
Paulo Zanoni47701c32013-07-23 11:19:25 -03009228/* Sequence to disable CLKOUT_DP */
9229static void lpt_disable_clkout_dp(struct drm_device *dev)
9230{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009231 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009232 uint32_t reg, tmp;
9233
Ville Syrjäläa5805162015-05-26 20:42:30 +03009234 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009235
Ville Syrjäläc2699522015-08-27 23:55:59 +03009236 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009237 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9238 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9239 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9240
9241 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9242 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9243 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9244 tmp |= SBI_SSCCTL_PATHALT;
9245 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9246 udelay(32);
9247 }
9248 tmp |= SBI_SSCCTL_DISABLE;
9249 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9250 }
9251
Ville Syrjäläa5805162015-05-26 20:42:30 +03009252 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009253}
9254
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009255#define BEND_IDX(steps) ((50 + (steps)) / 5)
9256
9257static const uint16_t sscdivintphase[] = {
9258 [BEND_IDX( 50)] = 0x3B23,
9259 [BEND_IDX( 45)] = 0x3B23,
9260 [BEND_IDX( 40)] = 0x3C23,
9261 [BEND_IDX( 35)] = 0x3C23,
9262 [BEND_IDX( 30)] = 0x3D23,
9263 [BEND_IDX( 25)] = 0x3D23,
9264 [BEND_IDX( 20)] = 0x3E23,
9265 [BEND_IDX( 15)] = 0x3E23,
9266 [BEND_IDX( 10)] = 0x3F23,
9267 [BEND_IDX( 5)] = 0x3F23,
9268 [BEND_IDX( 0)] = 0x0025,
9269 [BEND_IDX( -5)] = 0x0025,
9270 [BEND_IDX(-10)] = 0x0125,
9271 [BEND_IDX(-15)] = 0x0125,
9272 [BEND_IDX(-20)] = 0x0225,
9273 [BEND_IDX(-25)] = 0x0225,
9274 [BEND_IDX(-30)] = 0x0325,
9275 [BEND_IDX(-35)] = 0x0325,
9276 [BEND_IDX(-40)] = 0x0425,
9277 [BEND_IDX(-45)] = 0x0425,
9278 [BEND_IDX(-50)] = 0x0525,
9279};
9280
9281/*
9282 * Bend CLKOUT_DP
9283 * steps -50 to 50 inclusive, in steps of 5
9284 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9285 * change in clock period = -(steps / 10) * 5.787 ps
9286 */
9287static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9288{
9289 uint32_t tmp;
9290 int idx = BEND_IDX(steps);
9291
9292 if (WARN_ON(steps % 5 != 0))
9293 return;
9294
9295 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9296 return;
9297
9298 mutex_lock(&dev_priv->sb_lock);
9299
9300 if (steps % 10 != 0)
9301 tmp = 0xAAAAAAAB;
9302 else
9303 tmp = 0x00000000;
9304 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9305
9306 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9307 tmp &= 0xffff0000;
9308 tmp |= sscdivintphase[idx];
9309 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9310
9311 mutex_unlock(&dev_priv->sb_lock);
9312}
9313
9314#undef BEND_IDX
9315
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009316static void lpt_init_pch_refclk(struct drm_device *dev)
9317{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009318 struct intel_encoder *encoder;
9319 bool has_vga = false;
9320
Damien Lespiaub2784e12014-08-05 11:29:37 +01009321 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009322 switch (encoder->type) {
9323 case INTEL_OUTPUT_ANALOG:
9324 has_vga = true;
9325 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009326 default:
9327 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009328 }
9329 }
9330
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009331 if (has_vga) {
9332 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009333 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009334 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03009335 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009336 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009337}
9338
Paulo Zanonidde86e22012-12-01 12:04:25 -02009339/*
9340 * Initialize reference clocks when the driver loads
9341 */
9342void intel_init_pch_refclk(struct drm_device *dev)
9343{
9344 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9345 ironlake_init_pch_refclk(dev);
9346 else if (HAS_PCH_LPT(dev))
9347 lpt_init_pch_refclk(dev);
9348}
9349
Daniel Vetter6ff93602013-04-19 11:24:36 +02009350static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009351{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009352 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9354 int pipe = intel_crtc->pipe;
9355 uint32_t val;
9356
Daniel Vetter78114072013-06-13 00:54:57 +02009357 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009358
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009359 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009360 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009361 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009362 break;
9363 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009364 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009365 break;
9366 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009367 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009368 break;
9369 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009370 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009371 break;
9372 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009373 /* Case prevented by intel_choose_pipe_bpp_dither. */
9374 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009375 }
9376
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009377 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009378 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9379
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009380 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009381 val |= PIPECONF_INTERLACED_ILK;
9382 else
9383 val |= PIPECONF_PROGRESSIVE;
9384
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009385 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009386 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009387
Paulo Zanonic8203562012-09-12 10:06:29 -03009388 I915_WRITE(PIPECONF(pipe), val);
9389 POSTING_READ(PIPECONF(pipe));
9390}
9391
Daniel Vetter6ff93602013-04-19 11:24:36 +02009392static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009393{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009394 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009396 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009397 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009398
Jani Nikula391bf042016-03-18 17:05:40 +02009399 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009400 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9401
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009402 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009403 val |= PIPECONF_INTERLACED_ILK;
9404 else
9405 val |= PIPECONF_PROGRESSIVE;
9406
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009407 I915_WRITE(PIPECONF(cpu_transcoder), val);
9408 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009409}
9410
Jani Nikula391bf042016-03-18 17:05:40 +02009411static void haswell_set_pipemisc(struct drm_crtc *crtc)
9412{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009413 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9415
9416 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9417 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009418
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009419 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009420 case 18:
9421 val |= PIPEMISC_DITHER_6_BPC;
9422 break;
9423 case 24:
9424 val |= PIPEMISC_DITHER_8_BPC;
9425 break;
9426 case 30:
9427 val |= PIPEMISC_DITHER_10_BPC;
9428 break;
9429 case 36:
9430 val |= PIPEMISC_DITHER_12_BPC;
9431 break;
9432 default:
9433 /* Case prevented by pipe_config_set_bpp. */
9434 BUG();
9435 }
9436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009437 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009438 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9439
Jani Nikula391bf042016-03-18 17:05:40 +02009440 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009441 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009442}
9443
Paulo Zanonid4b19312012-11-29 11:29:32 -02009444int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9445{
9446 /*
9447 * Account for spread spectrum to avoid
9448 * oversubscribing the link. Max center spread
9449 * is 2.5%; use 5% for safety's sake.
9450 */
9451 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009452 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009453}
9454
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009455static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009456{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009457 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009458}
9459
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009460static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9461 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009462 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009463{
9464 struct drm_crtc *crtc = &intel_crtc->base;
9465 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009466 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009467 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009468 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009469
Chris Wilsonc1858122010-12-03 21:35:48 +00009470 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009471 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009472 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009473 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009474 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02009475 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009476 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009477 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009478 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009479
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009480 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009481
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009482 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9483 fp |= FP_CB_TUNE;
9484
9485 if (reduced_clock) {
9486 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9487
9488 if (reduced_clock->m < factor * reduced_clock->n)
9489 fp2 |= FP_CB_TUNE;
9490 } else {
9491 fp2 = fp;
9492 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009493
Chris Wilson5eddb702010-09-11 13:48:45 +01009494 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009495
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009496 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009497 dpll |= DPLLB_MODE_LVDS;
9498 else
9499 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009500
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009501 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009502 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009503
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009504 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9505 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009506 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009507
Ville Syrjälä37a56502016-06-22 21:57:04 +03009508 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009509 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009510
Eric Anholta07d6782011-03-30 13:01:08 -07009511 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009512 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009513 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009514 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009515
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009516 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009517 case 5:
9518 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9519 break;
9520 case 7:
9521 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9522 break;
9523 case 10:
9524 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9525 break;
9526 case 14:
9527 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9528 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009529 }
9530
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009531 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9532 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009533 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009534 else
9535 dpll |= PLL_REF_INPUT_DREFCLK;
9536
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009537 dpll |= DPLL_VCO_ENABLE;
9538
9539 crtc_state->dpll_hw_state.dpll = dpll;
9540 crtc_state->dpll_hw_state.fp0 = fp;
9541 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009542}
9543
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009544static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9545 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009546{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009547 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009548 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009549 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009550 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009551 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009552 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009553 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009554
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009555 memset(&crtc_state->dpll_hw_state, 0,
9556 sizeof(crtc_state->dpll_hw_state));
9557
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009558 crtc->lowfreq_avail = false;
9559
9560 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9561 if (!crtc_state->has_pch_encoder)
9562 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009563
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009564 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009565 if (intel_panel_use_ssc(dev_priv)) {
9566 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9567 dev_priv->vbt.lvds_ssc_freq);
9568 refclk = dev_priv->vbt.lvds_ssc_freq;
9569 }
9570
9571 if (intel_is_dual_link_lvds(dev)) {
9572 if (refclk == 100000)
9573 limit = &intel_limits_ironlake_dual_lvds_100m;
9574 else
9575 limit = &intel_limits_ironlake_dual_lvds;
9576 } else {
9577 if (refclk == 100000)
9578 limit = &intel_limits_ironlake_single_lvds_100m;
9579 else
9580 limit = &intel_limits_ironlake_single_lvds;
9581 }
9582 } else {
9583 limit = &intel_limits_ironlake_dac;
9584 }
9585
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009586 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009587 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9588 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009589 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9590 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009591 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009592
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009593 ironlake_compute_dpll(crtc, crtc_state,
9594 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009595
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009596 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9597 if (pll == NULL) {
9598 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9599 pipe_name(crtc->pipe));
9600 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009601 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009602
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009603 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009604 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009605 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009606
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009607 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009608}
9609
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009610static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9611 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009612{
9613 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009614 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009615 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009616
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009617 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9618 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9619 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9620 & ~TU_SIZE_MASK;
9621 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9622 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9623 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9624}
9625
9626static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9627 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009628 struct intel_link_m_n *m_n,
9629 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009630{
9631 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009632 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009633 enum pipe pipe = crtc->pipe;
9634
9635 if (INTEL_INFO(dev)->gen >= 5) {
9636 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9637 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9638 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9639 & ~TU_SIZE_MASK;
9640 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9641 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9642 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009643 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9644 * gen < 8) and if DRRS is supported (to make sure the
9645 * registers are not unnecessarily read).
9646 */
9647 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009648 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009649 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9650 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9651 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9652 & ~TU_SIZE_MASK;
9653 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9654 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9655 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9656 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009657 } else {
9658 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9659 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9660 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9661 & ~TU_SIZE_MASK;
9662 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9663 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9664 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9665 }
9666}
9667
9668void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009669 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009670{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009671 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009672 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9673 else
9674 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009675 &pipe_config->dp_m_n,
9676 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009677}
9678
Daniel Vetter72419202013-04-04 13:28:53 +02009679static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009680 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009681{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009682 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009683 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009684}
9685
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009686static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009687 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009688{
9689 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009690 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009691 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9692 uint32_t ps_ctrl = 0;
9693 int id = -1;
9694 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009695
Chandra Kondurua1b22782015-04-07 15:28:45 -07009696 /* find scaler attached to this pipe */
9697 for (i = 0; i < crtc->num_scalers; i++) {
9698 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9699 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9700 id = i;
9701 pipe_config->pch_pfit.enabled = true;
9702 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9703 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9704 break;
9705 }
9706 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009707
Chandra Kondurua1b22782015-04-07 15:28:45 -07009708 scaler_state->scaler_id = id;
9709 if (id >= 0) {
9710 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9711 } else {
9712 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009713 }
9714}
9715
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009716static void
9717skylake_get_initial_plane_config(struct intel_crtc *crtc,
9718 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009719{
9720 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009721 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009722 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009723 int pipe = crtc->pipe;
9724 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009725 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009726 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009727 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009728
Damien Lespiaud9806c92015-01-21 14:07:19 +00009729 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009730 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009731 DRM_DEBUG_KMS("failed to alloc fb\n");
9732 return;
9733 }
9734
Damien Lespiau1b842c82015-01-21 13:50:54 +00009735 fb = &intel_fb->base;
9736
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009737 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009738 if (!(val & PLANE_CTL_ENABLE))
9739 goto error;
9740
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009741 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9742 fourcc = skl_format_to_fourcc(pixel_format,
9743 val & PLANE_CTL_ORDER_RGBX,
9744 val & PLANE_CTL_ALPHA_MASK);
9745 fb->pixel_format = fourcc;
9746 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9747
Damien Lespiau40f46282015-02-27 11:15:21 +00009748 tiling = val & PLANE_CTL_TILED_MASK;
9749 switch (tiling) {
9750 case PLANE_CTL_TILED_LINEAR:
9751 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9752 break;
9753 case PLANE_CTL_TILED_X:
9754 plane_config->tiling = I915_TILING_X;
9755 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9756 break;
9757 case PLANE_CTL_TILED_Y:
9758 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9759 break;
9760 case PLANE_CTL_TILED_YF:
9761 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9762 break;
9763 default:
9764 MISSING_CASE(tiling);
9765 goto error;
9766 }
9767
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009768 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9769 plane_config->base = base;
9770
9771 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9772
9773 val = I915_READ(PLANE_SIZE(pipe, 0));
9774 fb->height = ((val >> 16) & 0xfff) + 1;
9775 fb->width = ((val >> 0) & 0x1fff) + 1;
9776
9777 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009778 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009779 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009780 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9781
9782 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009783 fb->pixel_format,
9784 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009785
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009786 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009787
9788 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9789 pipe_name(pipe), fb->width, fb->height,
9790 fb->bits_per_pixel, base, fb->pitches[0],
9791 plane_config->size);
9792
Damien Lespiau2d140302015-02-05 17:22:18 +00009793 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009794 return;
9795
9796error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009797 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009798}
9799
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009800static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009801 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009802{
9803 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009804 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009805 uint32_t tmp;
9806
9807 tmp = I915_READ(PF_CTL(crtc->pipe));
9808
9809 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009810 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009811 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9812 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009813
9814 /* We currently do not free assignements of panel fitters on
9815 * ivb/hsw (since we don't use the higher upscaling modes which
9816 * differentiates them) so just WARN about this case for now. */
9817 if (IS_GEN7(dev)) {
9818 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9819 PF_PIPE_SEL_IVB(crtc->pipe));
9820 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009821 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009822}
9823
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009824static void
9825ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9826 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009827{
9828 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009829 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009830 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009831 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009832 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009833 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009834 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009835 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009836
Damien Lespiau42a7b082015-02-05 19:35:13 +00009837 val = I915_READ(DSPCNTR(pipe));
9838 if (!(val & DISPLAY_PLANE_ENABLE))
9839 return;
9840
Damien Lespiaud9806c92015-01-21 14:07:19 +00009841 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009842 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009843 DRM_DEBUG_KMS("failed to alloc fb\n");
9844 return;
9845 }
9846
Damien Lespiau1b842c82015-01-21 13:50:54 +00009847 fb = &intel_fb->base;
9848
Daniel Vetter18c52472015-02-10 17:16:09 +00009849 if (INTEL_INFO(dev)->gen >= 4) {
9850 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009851 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009852 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9853 }
9854 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009855
9856 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009857 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009858 fb->pixel_format = fourcc;
9859 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009860
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009861 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009862 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009863 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009864 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009865 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009866 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009867 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009868 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009869 }
9870 plane_config->base = base;
9871
9872 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009873 fb->width = ((val >> 16) & 0xfff) + 1;
9874 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009875
9876 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009877 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009878
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009879 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009880 fb->pixel_format,
9881 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009882
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009883 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009884
Damien Lespiau2844a922015-01-20 12:51:48 +00009885 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9886 pipe_name(pipe), fb->width, fb->height,
9887 fb->bits_per_pixel, base, fb->pitches[0],
9888 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009889
Damien Lespiau2d140302015-02-05 17:22:18 +00009890 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009891}
9892
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009893static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009894 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009895{
9896 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009897 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009898 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009899 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009900 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009901
Imre Deak17290502016-02-12 18:55:11 +02009902 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9903 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009904 return false;
9905
Daniel Vettere143a212013-07-04 12:01:15 +02009906 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009907 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009908
Imre Deak17290502016-02-12 18:55:11 +02009909 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009910 tmp = I915_READ(PIPECONF(crtc->pipe));
9911 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009912 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009913
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009914 switch (tmp & PIPECONF_BPC_MASK) {
9915 case PIPECONF_6BPC:
9916 pipe_config->pipe_bpp = 18;
9917 break;
9918 case PIPECONF_8BPC:
9919 pipe_config->pipe_bpp = 24;
9920 break;
9921 case PIPECONF_10BPC:
9922 pipe_config->pipe_bpp = 30;
9923 break;
9924 case PIPECONF_12BPC:
9925 pipe_config->pipe_bpp = 36;
9926 break;
9927 default:
9928 break;
9929 }
9930
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009931 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9932 pipe_config->limited_color_range = true;
9933
Daniel Vetterab9412b2013-05-03 11:49:46 +02009934 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009935 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009936 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009937
Daniel Vetter88adfff2013-03-28 10:42:01 +01009938 pipe_config->has_pch_encoder = true;
9939
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009940 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9941 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9942 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009943
9944 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009945
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009946 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009947 /*
9948 * The pipe->pch transcoder and pch transcoder->pll
9949 * mapping is fixed.
9950 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009951 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009952 } else {
9953 tmp = I915_READ(PCH_DPLL_SEL);
9954 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009955 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009956 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009957 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009958 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009959
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009960 pipe_config->shared_dpll =
9961 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9962 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009963
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009964 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9965 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009966
9967 tmp = pipe_config->dpll_hw_state.dpll;
9968 pipe_config->pixel_multiplier =
9969 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9970 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009971
9972 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009973 } else {
9974 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009975 }
9976
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009977 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009978 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009979
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009980 ironlake_get_pfit_config(crtc, pipe_config);
9981
Imre Deak17290502016-02-12 18:55:11 +02009982 ret = true;
9983
9984out:
9985 intel_display_power_put(dev_priv, power_domain);
9986
9987 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009988}
9989
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009990static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9991{
Chris Wilson91c8a322016-07-05 10:40:23 +01009992 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009993 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009994
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009995 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009996 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009997 pipe_name(crtc->pipe));
9998
Rob Clarke2c719b2014-12-15 13:56:32 -05009999 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10000 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010001 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10002 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010003 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010004 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010005 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -030010006 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -050010007 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010008 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010009 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010010 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010011 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010012 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010013 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010014
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010015 /*
10016 * In theory we can still leave IRQs enabled, as long as only the HPD
10017 * interrupts remain enabled. We used to check for that, but since it's
10018 * gen-specific and since we only disable LCPLL after we fully disable
10019 * the interrupts, the check below should be enough.
10020 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010021 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010022}
10023
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010024static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10025{
Chris Wilson91c8a322016-07-05 10:40:23 +010010026 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010027
10028 if (IS_HASWELL(dev))
10029 return I915_READ(D_COMP_HSW);
10030 else
10031 return I915_READ(D_COMP_BDW);
10032}
10033
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010034static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10035{
Chris Wilson91c8a322016-07-05 10:40:23 +010010036 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010037
10038 if (IS_HASWELL(dev)) {
10039 mutex_lock(&dev_priv->rps.hw_lock);
10040 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10041 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010042 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010043 mutex_unlock(&dev_priv->rps.hw_lock);
10044 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010045 I915_WRITE(D_COMP_BDW, val);
10046 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010047 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010048}
10049
10050/*
10051 * This function implements pieces of two sequences from BSpec:
10052 * - Sequence for display software to disable LCPLL
10053 * - Sequence for display software to allow package C8+
10054 * The steps implemented here are just the steps that actually touch the LCPLL
10055 * register. Callers should take care of disabling all the display engine
10056 * functions, doing the mode unset, fixing interrupts, etc.
10057 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010058static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10059 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010060{
10061 uint32_t val;
10062
10063 assert_can_disable_lcpll(dev_priv);
10064
10065 val = I915_READ(LCPLL_CTL);
10066
10067 if (switch_to_fclk) {
10068 val |= LCPLL_CD_SOURCE_FCLK;
10069 I915_WRITE(LCPLL_CTL, val);
10070
Imre Deakf53dd632016-06-28 13:37:32 +030010071 if (wait_for_us(I915_READ(LCPLL_CTL) &
10072 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010073 DRM_ERROR("Switching to FCLK failed\n");
10074
10075 val = I915_READ(LCPLL_CTL);
10076 }
10077
10078 val |= LCPLL_PLL_DISABLE;
10079 I915_WRITE(LCPLL_CTL, val);
10080 POSTING_READ(LCPLL_CTL);
10081
Chris Wilson24d84412016-06-30 15:33:07 +010010082 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010083 DRM_ERROR("LCPLL still locked\n");
10084
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010085 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010086 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010087 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010088 ndelay(100);
10089
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010090 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10091 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010092 DRM_ERROR("D_COMP RCOMP still in progress\n");
10093
10094 if (allow_power_down) {
10095 val = I915_READ(LCPLL_CTL);
10096 val |= LCPLL_POWER_DOWN_ALLOW;
10097 I915_WRITE(LCPLL_CTL, val);
10098 POSTING_READ(LCPLL_CTL);
10099 }
10100}
10101
10102/*
10103 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10104 * source.
10105 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010106static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010107{
10108 uint32_t val;
10109
10110 val = I915_READ(LCPLL_CTL);
10111
10112 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10113 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10114 return;
10115
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010116 /*
10117 * Make sure we're not on PC8 state before disabling PC8, otherwise
10118 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010119 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010120 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010121
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010122 if (val & LCPLL_POWER_DOWN_ALLOW) {
10123 val &= ~LCPLL_POWER_DOWN_ALLOW;
10124 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010125 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010126 }
10127
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010128 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010129 val |= D_COMP_COMP_FORCE;
10130 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010131 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010132
10133 val = I915_READ(LCPLL_CTL);
10134 val &= ~LCPLL_PLL_DISABLE;
10135 I915_WRITE(LCPLL_CTL, val);
10136
Chris Wilson93220c02016-06-30 15:33:08 +010010137 if (intel_wait_for_register(dev_priv,
10138 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10139 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010140 DRM_ERROR("LCPLL not locked yet\n");
10141
10142 if (val & LCPLL_CD_SOURCE_FCLK) {
10143 val = I915_READ(LCPLL_CTL);
10144 val &= ~LCPLL_CD_SOURCE_FCLK;
10145 I915_WRITE(LCPLL_CTL, val);
10146
Imre Deakf53dd632016-06-28 13:37:32 +030010147 if (wait_for_us((I915_READ(LCPLL_CTL) &
10148 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010149 DRM_ERROR("Switching back to LCPLL failed\n");
10150 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010151
Mika Kuoppala59bad942015-01-16 11:34:40 +020010152 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson91c8a322016-07-05 10:40:23 +010010153 intel_update_cdclk(&dev_priv->drm);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010154}
10155
Paulo Zanoni765dab672014-03-07 20:08:18 -030010156/*
10157 * Package states C8 and deeper are really deep PC states that can only be
10158 * reached when all the devices on the system allow it, so even if the graphics
10159 * device allows PC8+, it doesn't mean the system will actually get to these
10160 * states. Our driver only allows PC8+ when going into runtime PM.
10161 *
10162 * The requirements for PC8+ are that all the outputs are disabled, the power
10163 * well is disabled and most interrupts are disabled, and these are also
10164 * requirements for runtime PM. When these conditions are met, we manually do
10165 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10166 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10167 * hang the machine.
10168 *
10169 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10170 * the state of some registers, so when we come back from PC8+ we need to
10171 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10172 * need to take care of the registers kept by RC6. Notice that this happens even
10173 * if we don't put the device in PCI D3 state (which is what currently happens
10174 * because of the runtime PM support).
10175 *
10176 * For more, read "Display Sequences for Package C8" on the hardware
10177 * documentation.
10178 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010179void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010180{
Chris Wilson91c8a322016-07-05 10:40:23 +010010181 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010182 uint32_t val;
10183
Paulo Zanonic67a4702013-08-19 13:18:09 -030010184 DRM_DEBUG_KMS("Enabling package C8+\n");
10185
Ville Syrjäläc2699522015-08-27 23:55:59 +030010186 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010187 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10188 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10189 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10190 }
10191
10192 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010193 hsw_disable_lcpll(dev_priv, true, true);
10194}
10195
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010196void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010197{
Chris Wilson91c8a322016-07-05 10:40:23 +010010198 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010199 uint32_t val;
10200
Paulo Zanonic67a4702013-08-19 13:18:09 -030010201 DRM_DEBUG_KMS("Disabling package C8+\n");
10202
10203 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010204 lpt_init_pch_refclk(dev);
10205
Ville Syrjäläc2699522015-08-27 23:55:59 +030010206 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010207 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10208 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10209 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10210 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010211}
10212
Imre Deak324513c2016-06-13 16:44:36 +030010213static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010214{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010215 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010216 struct intel_atomic_state *old_intel_state =
10217 to_intel_atomic_state(old_state);
10218 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010219
Imre Deak324513c2016-06-13 16:44:36 +030010220 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010221}
10222
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010223/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010224static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010225{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010226 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010227 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010228 struct drm_crtc *crtc;
10229 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010230 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010231 unsigned max_pixel_rate = 0, i;
10232 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010233
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010234 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10235 sizeof(intel_state->min_pixclk));
10236
10237 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010238 int pixel_rate;
10239
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010240 crtc_state = to_intel_crtc_state(cstate);
10241 if (!crtc_state->base.enable) {
10242 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010243 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010244 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010245
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010246 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010247
10248 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010249 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010250 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10251
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010252 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010253 }
10254
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010255 for_each_pipe(dev_priv, pipe)
10256 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10257
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010258 return max_pixel_rate;
10259}
10260
10261static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10262{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010263 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010264 uint32_t val, data;
10265 int ret;
10266
10267 if (WARN((I915_READ(LCPLL_CTL) &
10268 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10269 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10270 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10271 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10272 "trying to change cdclk frequency with cdclk not enabled\n"))
10273 return;
10274
10275 mutex_lock(&dev_priv->rps.hw_lock);
10276 ret = sandybridge_pcode_write(dev_priv,
10277 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10278 mutex_unlock(&dev_priv->rps.hw_lock);
10279 if (ret) {
10280 DRM_ERROR("failed to inform pcode about cdclk change\n");
10281 return;
10282 }
10283
10284 val = I915_READ(LCPLL_CTL);
10285 val |= LCPLL_CD_SOURCE_FCLK;
10286 I915_WRITE(LCPLL_CTL, val);
10287
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010288 if (wait_for_us(I915_READ(LCPLL_CTL) &
10289 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010290 DRM_ERROR("Switching to FCLK failed\n");
10291
10292 val = I915_READ(LCPLL_CTL);
10293 val &= ~LCPLL_CLK_FREQ_MASK;
10294
10295 switch (cdclk) {
10296 case 450000:
10297 val |= LCPLL_CLK_FREQ_450;
10298 data = 0;
10299 break;
10300 case 540000:
10301 val |= LCPLL_CLK_FREQ_54O_BDW;
10302 data = 1;
10303 break;
10304 case 337500:
10305 val |= LCPLL_CLK_FREQ_337_5_BDW;
10306 data = 2;
10307 break;
10308 case 675000:
10309 val |= LCPLL_CLK_FREQ_675_BDW;
10310 data = 3;
10311 break;
10312 default:
10313 WARN(1, "invalid cdclk frequency\n");
10314 return;
10315 }
10316
10317 I915_WRITE(LCPLL_CTL, val);
10318
10319 val = I915_READ(LCPLL_CTL);
10320 val &= ~LCPLL_CD_SOURCE_FCLK;
10321 I915_WRITE(LCPLL_CTL, val);
10322
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010323 if (wait_for_us((I915_READ(LCPLL_CTL) &
10324 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010325 DRM_ERROR("Switching back to LCPLL failed\n");
10326
10327 mutex_lock(&dev_priv->rps.hw_lock);
10328 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10329 mutex_unlock(&dev_priv->rps.hw_lock);
10330
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010331 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10332
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010333 intel_update_cdclk(dev);
10334
10335 WARN(cdclk != dev_priv->cdclk_freq,
10336 "cdclk requested %d kHz but got %d kHz\n",
10337 cdclk, dev_priv->cdclk_freq);
10338}
10339
Ville Syrjälä587c7912016-05-11 22:44:41 +030010340static int broadwell_calc_cdclk(int max_pixclk)
10341{
10342 if (max_pixclk > 540000)
10343 return 675000;
10344 else if (max_pixclk > 450000)
10345 return 540000;
10346 else if (max_pixclk > 337500)
10347 return 450000;
10348 else
10349 return 337500;
10350}
10351
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010352static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010353{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010354 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010355 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010356 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010357 int cdclk;
10358
10359 /*
10360 * FIXME should also account for plane ratio
10361 * once 64bpp pixel formats are supported.
10362 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010363 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010364
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010365 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010366 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10367 cdclk, dev_priv->max_cdclk_freq);
10368 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010369 }
10370
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010371 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10372 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010373 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010374
10375 return 0;
10376}
10377
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010378static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010379{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010380 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010381 struct intel_atomic_state *old_intel_state =
10382 to_intel_atomic_state(old_state);
10383 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010384
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010385 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010386}
10387
Clint Taylorc89e39f2016-05-13 23:41:21 +030010388static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10389{
10390 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10391 struct drm_i915_private *dev_priv = to_i915(state->dev);
10392 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010393 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010394 int cdclk;
10395
10396 /*
10397 * FIXME should also account for plane ratio
10398 * once 64bpp pixel formats are supported.
10399 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010400 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010401
10402 /*
10403 * FIXME move the cdclk caclulation to
10404 * compute_config() so we can fail gracegully.
10405 */
10406 if (cdclk > dev_priv->max_cdclk_freq) {
10407 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10408 cdclk, dev_priv->max_cdclk_freq);
10409 cdclk = dev_priv->max_cdclk_freq;
10410 }
10411
10412 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10413 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010414 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010415
10416 return 0;
10417}
10418
10419static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10420{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010421 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10422 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10423 unsigned int req_cdclk = intel_state->dev_cdclk;
10424 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010425
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010426 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010427}
10428
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010429static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10430 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010431{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010432 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010433 if (!intel_ddi_pll_select(crtc, crtc_state))
10434 return -EINVAL;
10435 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010436
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010437 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010438
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010439 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010440}
10441
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010442static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10443 enum port port,
10444 struct intel_crtc_state *pipe_config)
10445{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010446 enum intel_dpll_id id;
10447
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010448 switch (port) {
10449 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010450 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010451 break;
10452 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010453 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010454 break;
10455 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010456 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010457 break;
10458 default:
10459 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010460 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010461 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010462
10463 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010464}
10465
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010466static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10467 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010468 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010469{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010470 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010471 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010472
10473 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010474 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010475
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010476 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010477 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010478
10479 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010480}
10481
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010482static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10483 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010484 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010485{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010486 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010487 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010488
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010489 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010490 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010491 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010492 break;
10493 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010494 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010495 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010496 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010497 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010498 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010499 case PORT_CLK_SEL_LCPLL_810:
10500 id = DPLL_ID_LCPLL_810;
10501 break;
10502 case PORT_CLK_SEL_LCPLL_1350:
10503 id = DPLL_ID_LCPLL_1350;
10504 break;
10505 case PORT_CLK_SEL_LCPLL_2700:
10506 id = DPLL_ID_LCPLL_2700;
10507 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010508 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010509 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010510 /* fall through */
10511 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010512 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010513 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010514
10515 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010516}
10517
Jani Nikulacf304292016-03-18 17:05:41 +020010518static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10519 struct intel_crtc_state *pipe_config,
10520 unsigned long *power_domain_mask)
10521{
10522 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010523 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010524 enum intel_display_power_domain power_domain;
10525 u32 tmp;
10526
Imre Deakd9a7bc62016-05-12 16:18:50 +030010527 /*
10528 * The pipe->transcoder mapping is fixed with the exception of the eDP
10529 * transcoder handled below.
10530 */
Jani Nikulacf304292016-03-18 17:05:41 +020010531 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10532
10533 /*
10534 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10535 * consistency and less surprising code; it's in always on power).
10536 */
10537 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10538 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10539 enum pipe trans_edp_pipe;
10540 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10541 default:
10542 WARN(1, "unknown pipe linked to edp transcoder\n");
10543 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10544 case TRANS_DDI_EDP_INPUT_A_ON:
10545 trans_edp_pipe = PIPE_A;
10546 break;
10547 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10548 trans_edp_pipe = PIPE_B;
10549 break;
10550 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10551 trans_edp_pipe = PIPE_C;
10552 break;
10553 }
10554
10555 if (trans_edp_pipe == crtc->pipe)
10556 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10557 }
10558
10559 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10560 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10561 return false;
10562 *power_domain_mask |= BIT(power_domain);
10563
10564 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10565
10566 return tmp & PIPECONF_ENABLE;
10567}
10568
Jani Nikula4d1de972016-03-18 17:05:42 +020010569static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10570 struct intel_crtc_state *pipe_config,
10571 unsigned long *power_domain_mask)
10572{
10573 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010574 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010575 enum intel_display_power_domain power_domain;
10576 enum port port;
10577 enum transcoder cpu_transcoder;
10578 u32 tmp;
10579
Jani Nikula4d1de972016-03-18 17:05:42 +020010580 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10581 if (port == PORT_A)
10582 cpu_transcoder = TRANSCODER_DSI_A;
10583 else
10584 cpu_transcoder = TRANSCODER_DSI_C;
10585
10586 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10587 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10588 continue;
10589 *power_domain_mask |= BIT(power_domain);
10590
Imre Deakdb18b6a2016-03-24 12:41:40 +020010591 /*
10592 * The PLL needs to be enabled with a valid divider
10593 * configuration, otherwise accessing DSI registers will hang
10594 * the machine. See BSpec North Display Engine
10595 * registers/MIPI[BXT]. We can break out here early, since we
10596 * need the same DSI PLL to be enabled for both DSI ports.
10597 */
10598 if (!intel_dsi_pll_is_enabled(dev_priv))
10599 break;
10600
Jani Nikula4d1de972016-03-18 17:05:42 +020010601 /* XXX: this works for video mode only */
10602 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10603 if (!(tmp & DPI_ENABLE))
10604 continue;
10605
10606 tmp = I915_READ(MIPI_CTRL(port));
10607 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10608 continue;
10609
10610 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010611 break;
10612 }
10613
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010614 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010615}
10616
Daniel Vetter26804af2014-06-25 22:01:55 +030010617static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010618 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010619{
10620 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010621 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010622 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010623 enum port port;
10624 uint32_t tmp;
10625
10626 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10627
10628 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10629
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070010630 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010631 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010632 else if (IS_BROXTON(dev))
10633 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010634 else
10635 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010636
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010637 pll = pipe_config->shared_dpll;
10638 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010639 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10640 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010641 }
10642
Daniel Vetter26804af2014-06-25 22:01:55 +030010643 /*
10644 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10645 * DDI E. So just check whether this pipe is wired to DDI E and whether
10646 * the PCH transcoder is on.
10647 */
Damien Lespiauca370452013-12-03 13:56:24 +000010648 if (INTEL_INFO(dev)->gen < 9 &&
10649 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010650 pipe_config->has_pch_encoder = true;
10651
10652 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10653 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10654 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10655
10656 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10657 }
10658}
10659
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010660static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010661 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010662{
10663 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010664 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +020010665 enum intel_display_power_domain power_domain;
10666 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010667 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010668
Imre Deak17290502016-02-12 18:55:11 +020010669 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10670 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010671 return false;
Imre Deak17290502016-02-12 18:55:11 +020010672 power_domain_mask = BIT(power_domain);
10673
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010674 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010675
Jani Nikulacf304292016-03-18 17:05:41 +020010676 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010677
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010678 if (IS_BROXTON(dev_priv) &&
10679 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10680 WARN_ON(active);
10681 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010682 }
10683
Jani Nikulacf304292016-03-18 17:05:41 +020010684 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010685 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010686
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010687 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010688 haswell_get_ddi_port_state(crtc, pipe_config);
10689 intel_get_pipe_timings(crtc, pipe_config);
10690 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010691
Jani Nikulabc58be62016-03-18 17:05:39 +020010692 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010693
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010694 pipe_config->gamma_mode =
10695 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10696
Chandra Kondurua1b22782015-04-07 15:28:45 -070010697 if (INTEL_INFO(dev)->gen >= 9) {
10698 skl_init_scalers(dev, crtc, pipe_config);
10699 }
10700
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010701 if (INTEL_INFO(dev)->gen >= 9) {
10702 pipe_config->scaler_state.scaler_id = -1;
10703 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10704 }
10705
Imre Deak17290502016-02-12 18:55:11 +020010706 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10707 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10708 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010709 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010710 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010711 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010712 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010713 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010714
Jesse Barnese59150d2014-01-07 13:30:45 -080010715 if (IS_HASWELL(dev))
10716 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10717 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010718
Jani Nikula4d1de972016-03-18 17:05:42 +020010719 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10720 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010721 pipe_config->pixel_multiplier =
10722 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10723 } else {
10724 pipe_config->pixel_multiplier = 1;
10725 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010726
Imre Deak17290502016-02-12 18:55:11 +020010727out:
10728 for_each_power_domain(power_domain, power_domain_mask)
10729 intel_display_power_put(dev_priv, power_domain);
10730
Jani Nikulacf304292016-03-18 17:05:41 +020010731 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010732}
10733
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010734static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10735 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010736{
10737 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010738 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010740 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010741
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010742 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010743 unsigned int width = plane_state->base.crtc_w;
10744 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010745 unsigned int stride = roundup_pow_of_two(width) * 4;
10746
10747 switch (stride) {
10748 default:
10749 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10750 width, stride);
10751 stride = 256;
10752 /* fallthrough */
10753 case 256:
10754 case 512:
10755 case 1024:
10756 case 2048:
10757 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010758 }
10759
Ville Syrjälädc41c152014-08-13 11:57:05 +030010760 cntl |= CURSOR_ENABLE |
10761 CURSOR_GAMMA_ENABLE |
10762 CURSOR_FORMAT_ARGB |
10763 CURSOR_STRIDE(stride);
10764
10765 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010766 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010767
Ville Syrjälädc41c152014-08-13 11:57:05 +030010768 if (intel_crtc->cursor_cntl != 0 &&
10769 (intel_crtc->cursor_base != base ||
10770 intel_crtc->cursor_size != size ||
10771 intel_crtc->cursor_cntl != cntl)) {
10772 /* On these chipsets we can only modify the base/size/stride
10773 * whilst the cursor is disabled.
10774 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010775 I915_WRITE(CURCNTR(PIPE_A), 0);
10776 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010777 intel_crtc->cursor_cntl = 0;
10778 }
10779
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010780 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010781 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010782 intel_crtc->cursor_base = base;
10783 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010784
10785 if (intel_crtc->cursor_size != size) {
10786 I915_WRITE(CURSIZE, size);
10787 intel_crtc->cursor_size = size;
10788 }
10789
Chris Wilson4b0e3332014-05-30 16:35:26 +030010790 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010791 I915_WRITE(CURCNTR(PIPE_A), cntl);
10792 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010793 intel_crtc->cursor_cntl = cntl;
10794 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010795}
10796
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010797static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10798 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010799{
10800 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010801 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyude62e0fb82016-08-22 12:50:08 -040010803 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
Chris Wilson560b85b2010-08-07 11:01:38 +010010804 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010805 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010806
Lyude62e0fb82016-08-22 12:50:08 -040010807 if (INTEL_GEN(dev_priv) >= 9 && wm->dirty_pipes & drm_crtc_mask(crtc))
10808 skl_write_cursor_wm(intel_crtc, wm);
10809
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010810 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010811 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010812 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010813 case 64:
10814 cntl |= CURSOR_MODE_64_ARGB_AX;
10815 break;
10816 case 128:
10817 cntl |= CURSOR_MODE_128_ARGB_AX;
10818 break;
10819 case 256:
10820 cntl |= CURSOR_MODE_256_ARGB_AX;
10821 break;
10822 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010823 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010824 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010825 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010826 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010827
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010828 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010829 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010830
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010831 if (plane_state->base.rotation == DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010832 cntl |= CURSOR_ROTATE_180;
10833 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010834
Chris Wilson4b0e3332014-05-30 16:35:26 +030010835 if (intel_crtc->cursor_cntl != cntl) {
10836 I915_WRITE(CURCNTR(pipe), cntl);
10837 POSTING_READ(CURCNTR(pipe));
10838 intel_crtc->cursor_cntl = cntl;
10839 }
10840
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010841 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010842 I915_WRITE(CURBASE(pipe), base);
10843 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010844
10845 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010846}
10847
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010848/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010849static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010850 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010851{
10852 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010853 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10855 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010856 u32 base = intel_crtc->cursor_addr;
10857 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010858
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010859 if (plane_state) {
10860 int x = plane_state->base.crtc_x;
10861 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010862
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010863 if (x < 0) {
10864 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10865 x = -x;
10866 }
10867 pos |= x << CURSOR_X_SHIFT;
10868
10869 if (y < 0) {
10870 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10871 y = -y;
10872 }
10873 pos |= y << CURSOR_Y_SHIFT;
10874
10875 /* ILK+ do this automagically */
10876 if (HAS_GMCH_DISPLAY(dev) &&
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010877 plane_state->base.rotation == DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010878 base += (plane_state->base.crtc_h *
10879 plane_state->base.crtc_w - 1) * 4;
10880 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010881 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010882
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010883 I915_WRITE(CURPOS(pipe), pos);
10884
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010885 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010886 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010887 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010888 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010889}
10890
Ville Syrjälädc41c152014-08-13 11:57:05 +030010891static bool cursor_size_ok(struct drm_device *dev,
10892 uint32_t width, uint32_t height)
10893{
10894 if (width == 0 || height == 0)
10895 return false;
10896
10897 /*
10898 * 845g/865g are special in that they are only limited by
10899 * the width of their cursors, the height is arbitrary up to
10900 * the precision of the register. Everything else requires
10901 * square cursors, limited to a few power-of-two sizes.
10902 */
10903 if (IS_845G(dev) || IS_I865G(dev)) {
10904 if ((width & 63) != 0)
10905 return false;
10906
10907 if (width > (IS_845G(dev) ? 64 : 512))
10908 return false;
10909
10910 if (height > 1023)
10911 return false;
10912 } else {
10913 switch (width | height) {
10914 case 256:
10915 case 128:
10916 if (IS_GEN2(dev))
10917 return false;
10918 case 64:
10919 break;
10920 default:
10921 return false;
10922 }
10923 }
10924
10925 return true;
10926}
10927
Jesse Barnes79e53942008-11-07 14:24:08 -080010928/* VESA 640x480x72Hz mode to set on the pipe */
10929static struct drm_display_mode load_detect_mode = {
10930 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10931 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10932};
10933
Daniel Vettera8bb6812014-02-10 18:00:39 +010010934struct drm_framebuffer *
10935__intel_framebuffer_create(struct drm_device *dev,
10936 struct drm_mode_fb_cmd2 *mode_cmd,
10937 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010938{
10939 struct intel_framebuffer *intel_fb;
10940 int ret;
10941
10942 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010943 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010944 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010945
10946 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010947 if (ret)
10948 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010949
10950 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010951
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010952err:
10953 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010954 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010955}
10956
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010957static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010958intel_framebuffer_create(struct drm_device *dev,
10959 struct drm_mode_fb_cmd2 *mode_cmd,
10960 struct drm_i915_gem_object *obj)
10961{
10962 struct drm_framebuffer *fb;
10963 int ret;
10964
10965 ret = i915_mutex_lock_interruptible(dev);
10966 if (ret)
10967 return ERR_PTR(ret);
10968 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10969 mutex_unlock(&dev->struct_mutex);
10970
10971 return fb;
10972}
10973
Chris Wilsond2dff872011-04-19 08:36:26 +010010974static u32
10975intel_framebuffer_pitch_for_width(int width, int bpp)
10976{
10977 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10978 return ALIGN(pitch, 64);
10979}
10980
10981static u32
10982intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10983{
10984 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010985 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010986}
10987
10988static struct drm_framebuffer *
10989intel_framebuffer_create_for_mode(struct drm_device *dev,
10990 struct drm_display_mode *mode,
10991 int depth, int bpp)
10992{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010993 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010994 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010995 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010996
Dave Gordond37cd8a2016-04-22 19:14:32 +010010997 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010998 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010999 if (IS_ERR(obj))
11000 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011001
11002 mode_cmd.width = mode->hdisplay;
11003 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011004 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11005 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011006 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011007
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011008 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11009 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010011010 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011011
11012 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011013}
11014
11015static struct drm_framebuffer *
11016mode_fits_in_fbdev(struct drm_device *dev,
11017 struct drm_display_mode *mode)
11018{
Daniel Vetter06957262015-08-10 13:34:08 +020011019#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011020 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011021 struct drm_i915_gem_object *obj;
11022 struct drm_framebuffer *fb;
11023
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011024 if (!dev_priv->fbdev)
11025 return NULL;
11026
11027 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011028 return NULL;
11029
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011030 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011031 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011032
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011033 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011034 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11035 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011036 return NULL;
11037
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011038 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011039 return NULL;
11040
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011041 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011042 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011043#else
11044 return NULL;
11045#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011046}
11047
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011048static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11049 struct drm_crtc *crtc,
11050 struct drm_display_mode *mode,
11051 struct drm_framebuffer *fb,
11052 int x, int y)
11053{
11054 struct drm_plane_state *plane_state;
11055 int hdisplay, vdisplay;
11056 int ret;
11057
11058 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11059 if (IS_ERR(plane_state))
11060 return PTR_ERR(plane_state);
11061
11062 if (mode)
11063 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11064 else
11065 hdisplay = vdisplay = 0;
11066
11067 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11068 if (ret)
11069 return ret;
11070 drm_atomic_set_fb_for_plane(plane_state, fb);
11071 plane_state->crtc_x = 0;
11072 plane_state->crtc_y = 0;
11073 plane_state->crtc_w = hdisplay;
11074 plane_state->crtc_h = vdisplay;
11075 plane_state->src_x = x << 16;
11076 plane_state->src_y = y << 16;
11077 plane_state->src_w = hdisplay << 16;
11078 plane_state->src_h = vdisplay << 16;
11079
11080 return 0;
11081}
11082
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011083bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011084 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011085 struct intel_load_detect_pipe *old,
11086 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011087{
11088 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011089 struct intel_encoder *intel_encoder =
11090 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011091 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011092 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011093 struct drm_crtc *crtc = NULL;
11094 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020011095 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011096 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011097 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011098 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011099 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011100 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011101
Chris Wilsond2dff872011-04-19 08:36:26 +010011102 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011103 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011104 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011105
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011106 old->restore_state = NULL;
11107
Rob Clark51fd3712013-11-19 12:10:12 -050011108retry:
11109 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11110 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011111 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011112
Jesse Barnes79e53942008-11-07 14:24:08 -080011113 /*
11114 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011115 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011116 * - if the connector already has an assigned crtc, use it (but make
11117 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011118 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011119 * - try to find the first unused crtc that can drive this connector,
11120 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011121 */
11122
11123 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011124 if (connector->state->crtc) {
11125 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011126
Rob Clark51fd3712013-11-19 12:10:12 -050011127 ret = drm_modeset_lock(&crtc->mutex, ctx);
11128 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011129 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011130
11131 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011132 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011133 }
11134
11135 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011136 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011137 i++;
11138 if (!(encoder->possible_crtcs & (1 << i)))
11139 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011140
11141 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11142 if (ret)
11143 goto fail;
11144
11145 if (possible_crtc->state->enable) {
11146 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011147 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011148 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011149
11150 crtc = possible_crtc;
11151 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011152 }
11153
11154 /*
11155 * If we didn't find an unused CRTC, don't use any.
11156 */
11157 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011158 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011159 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011160 }
11161
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011162found:
11163 intel_crtc = to_intel_crtc(crtc);
11164
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011165 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11166 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011167 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011168
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011169 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011170 restore_state = drm_atomic_state_alloc(dev);
11171 if (!state || !restore_state) {
11172 ret = -ENOMEM;
11173 goto fail;
11174 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011175
11176 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011177 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011178
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011179 connector_state = drm_atomic_get_connector_state(state, connector);
11180 if (IS_ERR(connector_state)) {
11181 ret = PTR_ERR(connector_state);
11182 goto fail;
11183 }
11184
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011185 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11186 if (ret)
11187 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011188
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011189 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11190 if (IS_ERR(crtc_state)) {
11191 ret = PTR_ERR(crtc_state);
11192 goto fail;
11193 }
11194
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011195 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011196
Chris Wilson64927112011-04-20 07:25:26 +010011197 if (!mode)
11198 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011199
Chris Wilsond2dff872011-04-19 08:36:26 +010011200 /* We need a framebuffer large enough to accommodate all accesses
11201 * that the plane may generate whilst we perform load detection.
11202 * We can not rely on the fbcon either being present (we get called
11203 * during its initialisation to detect all boot displays, or it may
11204 * not even exist) or that it is large enough to satisfy the
11205 * requested mode.
11206 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011207 fb = mode_fits_in_fbdev(dev, mode);
11208 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011209 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011210 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011211 } else
11212 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011213 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011214 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011215 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011216 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011217
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011218 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11219 if (ret)
11220 goto fail;
11221
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011222 drm_framebuffer_unreference(fb);
11223
11224 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11225 if (ret)
11226 goto fail;
11227
11228 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11229 if (!ret)
11230 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11231 if (!ret)
11232 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11233 if (ret) {
11234 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11235 goto fail;
11236 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011237
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011238 ret = drm_atomic_commit(state);
11239 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011240 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011241 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011242 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011243
11244 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011245
Jesse Barnes79e53942008-11-07 14:24:08 -080011246 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070011247 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011248 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011249
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011250fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030011251 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011252 drm_atomic_state_free(restore_state);
11253 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011254
Rob Clark51fd3712013-11-19 12:10:12 -050011255 if (ret == -EDEADLK) {
11256 drm_modeset_backoff(ctx);
11257 goto retry;
11258 }
11259
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011260 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011261}
11262
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011263void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011264 struct intel_load_detect_pipe *old,
11265 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011266{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011267 struct intel_encoder *intel_encoder =
11268 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011269 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011270 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011271 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011272
Chris Wilsond2dff872011-04-19 08:36:26 +010011273 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011274 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011275 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011276
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011277 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011278 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011279
11280 ret = drm_atomic_commit(state);
11281 if (ret) {
11282 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
11283 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011284 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011285}
11286
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011287static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011288 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011289{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011290 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011291 u32 dpll = pipe_config->dpll_hw_state.dpll;
11292
11293 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011294 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011295 else if (HAS_PCH_SPLIT(dev))
11296 return 120000;
11297 else if (!IS_GEN2(dev))
11298 return 96000;
11299 else
11300 return 48000;
11301}
11302
Jesse Barnes79e53942008-11-07 14:24:08 -080011303/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011304static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011305 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011306{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011307 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011308 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011309 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011310 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011311 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011312 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011313 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011314 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011315
11316 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011317 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011318 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011319 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011320
11321 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011322 if (IS_PINEVIEW(dev)) {
11323 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11324 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011325 } else {
11326 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11327 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11328 }
11329
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011330 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011331 if (IS_PINEVIEW(dev))
11332 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11333 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011334 else
11335 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011336 DPLL_FPA01_P1_POST_DIV_SHIFT);
11337
11338 switch (dpll & DPLL_MODE_MASK) {
11339 case DPLLB_MODE_DAC_SERIAL:
11340 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11341 5 : 10;
11342 break;
11343 case DPLLB_MODE_LVDS:
11344 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11345 7 : 14;
11346 break;
11347 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011348 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011349 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011350 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011351 }
11352
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011353 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030011354 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011355 else
Imre Deakdccbea32015-06-22 23:35:51 +030011356 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011357 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020011358 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011359 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011360
11361 if (is_lvds) {
11362 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11363 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011364
11365 if (lvds & LVDS_CLKB_POWER_UP)
11366 clock.p2 = 7;
11367 else
11368 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011369 } else {
11370 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11371 clock.p1 = 2;
11372 else {
11373 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11374 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11375 }
11376 if (dpll & PLL_P2_DIVIDE_BY_4)
11377 clock.p2 = 4;
11378 else
11379 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011380 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011381
Imre Deakdccbea32015-06-22 23:35:51 +030011382 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011383 }
11384
Ville Syrjälä18442d02013-09-13 16:00:08 +030011385 /*
11386 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011387 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011388 * encoder's get_config() function.
11389 */
Imre Deakdccbea32015-06-22 23:35:51 +030011390 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011391}
11392
Ville Syrjälä6878da02013-09-13 15:59:11 +030011393int intel_dotclock_calculate(int link_freq,
11394 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011395{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011396 /*
11397 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011398 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011399 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011400 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011401 *
11402 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011403 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011404 */
11405
Ville Syrjälä6878da02013-09-13 15:59:11 +030011406 if (!m_n->link_n)
11407 return 0;
11408
11409 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11410}
11411
Ville Syrjälä18442d02013-09-13 16:00:08 +030011412static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011413 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011414{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011415 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011416
11417 /* read out port_clock from the DPLL */
11418 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011419
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011420 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011421 * In case there is an active pipe without active ports,
11422 * we may need some idea for the dotclock anyway.
11423 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011424 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011425 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011426 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011427 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011428}
11429
11430/** Returns the currently programmed mode of the given pipe. */
11431struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11432 struct drm_crtc *crtc)
11433{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011434 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011436 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011437 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011438 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011439 int htot = I915_READ(HTOTAL(cpu_transcoder));
11440 int hsync = I915_READ(HSYNC(cpu_transcoder));
11441 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11442 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011443 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011444
11445 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11446 if (!mode)
11447 return NULL;
11448
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011449 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11450 if (!pipe_config) {
11451 kfree(mode);
11452 return NULL;
11453 }
11454
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011455 /*
11456 * Construct a pipe_config sufficient for getting the clock info
11457 * back out of crtc_clock_get.
11458 *
11459 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11460 * to use a real value here instead.
11461 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011462 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11463 pipe_config->pixel_multiplier = 1;
11464 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11465 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11466 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11467 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011468
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011469 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011470 mode->hdisplay = (htot & 0xffff) + 1;
11471 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11472 mode->hsync_start = (hsync & 0xffff) + 1;
11473 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11474 mode->vdisplay = (vtot & 0xffff) + 1;
11475 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11476 mode->vsync_start = (vsync & 0xffff) + 1;
11477 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11478
11479 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011480
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011481 kfree(pipe_config);
11482
Jesse Barnes79e53942008-11-07 14:24:08 -080011483 return mode;
11484}
11485
11486static void intel_crtc_destroy(struct drm_crtc *crtc)
11487{
11488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011489 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011490 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011491
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011492 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011493 work = intel_crtc->flip_work;
11494 intel_crtc->flip_work = NULL;
11495 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011496
Daniel Vetter5a21b662016-05-24 17:13:53 +020011497 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011498 cancel_work_sync(&work->mmio_work);
11499 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011500 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011501 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011502
11503 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011504
Jesse Barnes79e53942008-11-07 14:24:08 -080011505 kfree(intel_crtc);
11506}
11507
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011508static void intel_unpin_work_fn(struct work_struct *__work)
11509{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011510 struct intel_flip_work *work =
11511 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011512 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11513 struct drm_device *dev = crtc->base.dev;
11514 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011515
Daniel Vetter5a21b662016-05-24 17:13:53 +020011516 if (is_mmio_work(work))
11517 flush_work(&work->mmio_work);
11518
11519 mutex_lock(&dev->struct_mutex);
11520 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011521 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011522 mutex_unlock(&dev->struct_mutex);
11523
Chris Wilsone8a261e2016-07-20 13:31:49 +010011524 i915_gem_request_put(work->flip_queued_req);
11525
Chris Wilson5748b6a2016-08-04 16:32:38 +010011526 intel_frontbuffer_flip_complete(to_i915(dev),
11527 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011528 intel_fbc_post_update(crtc);
11529 drm_framebuffer_unreference(work->old_fb);
11530
11531 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11532 atomic_dec(&crtc->unpin_work_count);
11533
11534 kfree(work);
11535}
11536
11537/* Is 'a' after or equal to 'b'? */
11538static bool g4x_flip_count_after_eq(u32 a, u32 b)
11539{
11540 return !((a - b) & 0x80000000);
11541}
11542
11543static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11544 struct intel_flip_work *work)
11545{
11546 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011547 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011548
Chris Wilson8af29b02016-09-09 14:11:47 +010011549 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011550 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011551
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011552 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011553 * The relevant registers doen't exist on pre-ctg.
11554 * As the flip done interrupt doesn't trigger for mmio
11555 * flips on gmch platforms, a flip count check isn't
11556 * really needed there. But since ctg has the registers,
11557 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011558 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011559 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11560 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011561
Daniel Vetter5a21b662016-05-24 17:13:53 +020011562 /*
11563 * BDW signals flip done immediately if the plane
11564 * is disabled, even if the plane enable is already
11565 * armed to occur at the next vblank :(
11566 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011567
Daniel Vetter5a21b662016-05-24 17:13:53 +020011568 /*
11569 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11570 * used the same base address. In that case the mmio flip might
11571 * have completed, but the CS hasn't even executed the flip yet.
11572 *
11573 * A flip count check isn't enough as the CS might have updated
11574 * the base address just after start of vblank, but before we
11575 * managed to process the interrupt. This means we'd complete the
11576 * CS flip too soon.
11577 *
11578 * Combining both checks should get us a good enough result. It may
11579 * still happen that the CS flip has been executed, but has not
11580 * yet actually completed. But in case the base address is the same
11581 * anyway, we don't really care.
11582 */
11583 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11584 crtc->flip_work->gtt_offset &&
11585 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11586 crtc->flip_work->flip_count);
11587}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011588
Daniel Vetter5a21b662016-05-24 17:13:53 +020011589static bool
11590__pageflip_finished_mmio(struct intel_crtc *crtc,
11591 struct intel_flip_work *work)
11592{
11593 /*
11594 * MMIO work completes when vblank is different from
11595 * flip_queued_vblank.
11596 *
11597 * Reset counter value doesn't matter, this is handled by
11598 * i915_wait_request finishing early, so no need to handle
11599 * reset here.
11600 */
11601 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011602}
11603
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011604
11605static bool pageflip_finished(struct intel_crtc *crtc,
11606 struct intel_flip_work *work)
11607{
11608 if (!atomic_read(&work->pending))
11609 return false;
11610
11611 smp_rmb();
11612
Daniel Vetter5a21b662016-05-24 17:13:53 +020011613 if (is_mmio_work(work))
11614 return __pageflip_finished_mmio(crtc, work);
11615 else
11616 return __pageflip_finished_cs(crtc, work);
11617}
11618
11619void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11620{
Chris Wilson91c8a322016-07-05 10:40:23 +010011621 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011622 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11624 struct intel_flip_work *work;
11625 unsigned long flags;
11626
11627 /* Ignore early vblank irqs */
11628 if (!crtc)
11629 return;
11630
Daniel Vetterf3260382014-09-15 14:55:23 +020011631 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011632 * This is called both by irq handlers and the reset code (to complete
11633 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011634 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011635 spin_lock_irqsave(&dev->event_lock, flags);
11636 work = intel_crtc->flip_work;
11637
11638 if (work != NULL &&
11639 !is_mmio_work(work) &&
11640 pageflip_finished(intel_crtc, work))
11641 page_flip_completed(intel_crtc);
11642
11643 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011644}
11645
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011646void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011647{
Chris Wilson91c8a322016-07-05 10:40:23 +010011648 struct drm_device *dev = &dev_priv->drm;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011649 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11651 struct intel_flip_work *work;
11652 unsigned long flags;
11653
11654 /* Ignore early vblank irqs */
11655 if (!crtc)
11656 return;
11657
11658 /*
11659 * This is called both by irq handlers and the reset code (to complete
11660 * lost pageflips) so needs the full irqsave spinlocks.
11661 */
11662 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011663 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011664
Daniel Vetter5a21b662016-05-24 17:13:53 +020011665 if (work != NULL &&
11666 is_mmio_work(work) &&
11667 pageflip_finished(intel_crtc, work))
11668 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011669
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011670 spin_unlock_irqrestore(&dev->event_lock, flags);
11671}
11672
Daniel Vetter5a21b662016-05-24 17:13:53 +020011673static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11674 struct intel_flip_work *work)
11675{
11676 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11677
11678 /* Ensure that the work item is consistent when activating it ... */
11679 smp_mb__before_atomic();
11680 atomic_set(&work->pending, 1);
11681}
11682
11683static int intel_gen2_queue_flip(struct drm_device *dev,
11684 struct drm_crtc *crtc,
11685 struct drm_framebuffer *fb,
11686 struct drm_i915_gem_object *obj,
11687 struct drm_i915_gem_request *req,
11688 uint32_t flags)
11689{
Chris Wilson7e37f882016-08-02 22:50:21 +010011690 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11692 u32 flip_mask;
11693 int ret;
11694
11695 ret = intel_ring_begin(req, 6);
11696 if (ret)
11697 return ret;
11698
11699 /* Can't queue multiple flips, so wait for the previous
11700 * one to finish before executing the next.
11701 */
11702 if (intel_crtc->plane)
11703 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11704 else
11705 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011706 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11707 intel_ring_emit(ring, MI_NOOP);
11708 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011709 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011710 intel_ring_emit(ring, fb->pitches[0]);
11711 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11712 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011713
11714 return 0;
11715}
11716
11717static int intel_gen3_queue_flip(struct drm_device *dev,
11718 struct drm_crtc *crtc,
11719 struct drm_framebuffer *fb,
11720 struct drm_i915_gem_object *obj,
11721 struct drm_i915_gem_request *req,
11722 uint32_t flags)
11723{
Chris Wilson7e37f882016-08-02 22:50:21 +010011724 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11726 u32 flip_mask;
11727 int ret;
11728
11729 ret = intel_ring_begin(req, 6);
11730 if (ret)
11731 return ret;
11732
11733 if (intel_crtc->plane)
11734 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11735 else
11736 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011737 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11738 intel_ring_emit(ring, MI_NOOP);
11739 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011740 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011741 intel_ring_emit(ring, fb->pitches[0]);
11742 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11743 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011744
11745 return 0;
11746}
11747
11748static int intel_gen4_queue_flip(struct drm_device *dev,
11749 struct drm_crtc *crtc,
11750 struct drm_framebuffer *fb,
11751 struct drm_i915_gem_object *obj,
11752 struct drm_i915_gem_request *req,
11753 uint32_t flags)
11754{
Chris Wilson7e37f882016-08-02 22:50:21 +010011755 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011756 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11758 uint32_t pf, pipesrc;
11759 int ret;
11760
11761 ret = intel_ring_begin(req, 4);
11762 if (ret)
11763 return ret;
11764
11765 /* i965+ uses the linear or tiled offsets from the
11766 * Display Registers (which do not change across a page-flip)
11767 * so we need only reprogram the base address.
11768 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011769 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011770 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011771 intel_ring_emit(ring, fb->pitches[0]);
11772 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011773 intel_fb_modifier_to_tiling(fb->modifier[0]));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011774
11775 /* XXX Enabling the panel-fitter across page-flip is so far
11776 * untested on non-native modes, so ignore it for now.
11777 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11778 */
11779 pf = 0;
11780 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011781 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011782
11783 return 0;
11784}
11785
11786static int intel_gen6_queue_flip(struct drm_device *dev,
11787 struct drm_crtc *crtc,
11788 struct drm_framebuffer *fb,
11789 struct drm_i915_gem_object *obj,
11790 struct drm_i915_gem_request *req,
11791 uint32_t flags)
11792{
Chris Wilson7e37f882016-08-02 22:50:21 +010011793 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011794 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011795 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11796 uint32_t pf, pipesrc;
11797 int ret;
11798
11799 ret = intel_ring_begin(req, 4);
11800 if (ret)
11801 return ret;
11802
Chris Wilsonb5321f32016-08-02 22:50:18 +010011803 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011804 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011805 intel_ring_emit(ring, fb->pitches[0] |
11806 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011807 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011808
11809 /* Contrary to the suggestions in the documentation,
11810 * "Enable Panel Fitter" does not seem to be required when page
11811 * flipping with a non-native mode, and worse causes a normal
11812 * modeset to fail.
11813 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11814 */
11815 pf = 0;
11816 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011817 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011818
11819 return 0;
11820}
11821
11822static int intel_gen7_queue_flip(struct drm_device *dev,
11823 struct drm_crtc *crtc,
11824 struct drm_framebuffer *fb,
11825 struct drm_i915_gem_object *obj,
11826 struct drm_i915_gem_request *req,
11827 uint32_t flags)
11828{
Chris Wilson7e37f882016-08-02 22:50:21 +010011829 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11831 uint32_t plane_bit = 0;
11832 int len, ret;
11833
11834 switch (intel_crtc->plane) {
11835 case PLANE_A:
11836 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11837 break;
11838 case PLANE_B:
11839 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11840 break;
11841 case PLANE_C:
11842 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11843 break;
11844 default:
11845 WARN_ONCE(1, "unknown plane in flip command\n");
11846 return -ENODEV;
11847 }
11848
11849 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011850 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011851 len += 6;
11852 /*
11853 * On Gen 8, SRM is now taking an extra dword to accommodate
11854 * 48bits addresses, and we need a NOOP for the batch size to
11855 * stay even.
11856 */
11857 if (IS_GEN8(dev))
11858 len += 2;
11859 }
11860
11861 /*
11862 * BSpec MI_DISPLAY_FLIP for IVB:
11863 * "The full packet must be contained within the same cache line."
11864 *
11865 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11866 * cacheline, if we ever start emitting more commands before
11867 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11868 * then do the cacheline alignment, and finally emit the
11869 * MI_DISPLAY_FLIP.
11870 */
11871 ret = intel_ring_cacheline_align(req);
11872 if (ret)
11873 return ret;
11874
11875 ret = intel_ring_begin(req, len);
11876 if (ret)
11877 return ret;
11878
11879 /* Unmask the flip-done completion message. Note that the bspec says that
11880 * we should do this for both the BCS and RCS, and that we must not unmask
11881 * more than one flip event at any time (or ensure that one flip message
11882 * can be sent by waiting for flip-done prior to queueing new flips).
11883 * Experimentation says that BCS works despite DERRMR masking all
11884 * flip-done completion events and that unmasking all planes at once
11885 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11886 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11887 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011888 if (req->engine->id == RCS) {
11889 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11890 intel_ring_emit_reg(ring, DERRMR);
11891 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011892 DERRMR_PIPEB_PRI_FLIP_DONE |
11893 DERRMR_PIPEC_PRI_FLIP_DONE));
11894 if (IS_GEN8(dev))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011895 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011896 MI_SRM_LRM_GLOBAL_GTT);
11897 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011898 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011899 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011900 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011901 intel_ring_emit(ring,
11902 i915_ggtt_offset(req->engine->scratch) + 256);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011903 if (IS_GEN8(dev)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011904 intel_ring_emit(ring, 0);
11905 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011906 }
11907 }
11908
Chris Wilsonb5321f32016-08-02 22:50:18 +010011909 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011910 intel_ring_emit(ring, fb->pitches[0] |
11911 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011912 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11913 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011914
11915 return 0;
11916}
11917
11918static bool use_mmio_flip(struct intel_engine_cs *engine,
11919 struct drm_i915_gem_object *obj)
11920{
Chris Wilsonc37efb92016-06-17 08:28:47 +010011921 struct reservation_object *resv;
11922
Daniel Vetter5a21b662016-05-24 17:13:53 +020011923 /*
11924 * This is not being used for older platforms, because
11925 * non-availability of flip done interrupt forces us to use
11926 * CS flips. Older platforms derive flip done using some clever
11927 * tricks involving the flip_pending status bits and vblank irqs.
11928 * So using MMIO flips there would disrupt this mechanism.
11929 */
11930
11931 if (engine == NULL)
11932 return true;
11933
11934 if (INTEL_GEN(engine->i915) < 5)
11935 return false;
11936
11937 if (i915.use_mmio_flip < 0)
11938 return false;
11939 else if (i915.use_mmio_flip > 0)
11940 return true;
11941 else if (i915.enable_execlists)
11942 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011943
11944 resv = i915_gem_object_get_dmabuf_resv(obj);
11945 if (resv && !reservation_object_test_signaled_rcu(resv, false))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011946 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011947
Chris Wilsond72d9082016-08-04 07:52:31 +010011948 return engine != i915_gem_active_get_engine(&obj->last_write,
11949 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011950}
11951
11952static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11953 unsigned int rotation,
11954 struct intel_flip_work *work)
11955{
11956 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011957 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011958 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11959 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020011960 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011961
11962 ctl = I915_READ(PLANE_CTL(pipe, 0));
11963 ctl &= ~PLANE_CTL_TILED_MASK;
11964 switch (fb->modifier[0]) {
11965 case DRM_FORMAT_MOD_NONE:
11966 break;
11967 case I915_FORMAT_MOD_X_TILED:
11968 ctl |= PLANE_CTL_TILED_X;
11969 break;
11970 case I915_FORMAT_MOD_Y_TILED:
11971 ctl |= PLANE_CTL_TILED_Y;
11972 break;
11973 case I915_FORMAT_MOD_Yf_TILED:
11974 ctl |= PLANE_CTL_TILED_YF;
11975 break;
11976 default:
11977 MISSING_CASE(fb->modifier[0]);
11978 }
11979
11980 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011981 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11982 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11983 */
11984 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11985 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11986
11987 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
11988 POSTING_READ(PLANE_SURF(pipe, 0));
11989}
11990
11991static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11992 struct intel_flip_work *work)
11993{
11994 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011995 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011996 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011997 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
11998 u32 dspcntr;
11999
12000 dspcntr = I915_READ(reg);
12001
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012002 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012003 dspcntr |= DISPPLANE_TILED;
12004 else
12005 dspcntr &= ~DISPPLANE_TILED;
12006
12007 I915_WRITE(reg, dspcntr);
12008
12009 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12010 POSTING_READ(DSPSURF(intel_crtc->plane));
12011}
12012
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012013static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012014{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012015 struct intel_flip_work *work =
12016 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012017 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12018 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12019 struct intel_framebuffer *intel_fb =
12020 to_intel_framebuffer(crtc->base.primary->fb);
12021 struct drm_i915_gem_object *obj = intel_fb->obj;
Chris Wilsonc37efb92016-06-17 08:28:47 +010012022 struct reservation_object *resv;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012023
12024 if (work->flip_queued_req)
Chris Wilson776f3232016-08-04 07:52:40 +010012025 WARN_ON(i915_wait_request(work->flip_queued_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010012026 0, NULL, NO_WAITBOOST));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012027
12028 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010012029 resv = i915_gem_object_get_dmabuf_resv(obj);
12030 if (resv)
12031 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012032 MAX_SCHEDULE_TIMEOUT) < 0);
12033
12034 intel_pipe_update_start(crtc);
12035
12036 if (INTEL_GEN(dev_priv) >= 9)
12037 skl_do_mmio_flip(crtc, work->rotation, work);
12038 else
12039 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12040 ilk_do_mmio_flip(crtc, work);
12041
12042 intel_pipe_update_end(crtc, work);
12043}
12044
12045static int intel_default_queue_flip(struct drm_device *dev,
12046 struct drm_crtc *crtc,
12047 struct drm_framebuffer *fb,
12048 struct drm_i915_gem_object *obj,
12049 struct drm_i915_gem_request *req,
12050 uint32_t flags)
12051{
12052 return -ENODEV;
12053}
12054
12055static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12056 struct intel_crtc *intel_crtc,
12057 struct intel_flip_work *work)
12058{
12059 u32 addr, vblank;
12060
12061 if (!atomic_read(&work->pending))
12062 return false;
12063
12064 smp_rmb();
12065
12066 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12067 if (work->flip_ready_vblank == 0) {
12068 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012069 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012070 return false;
12071
12072 work->flip_ready_vblank = vblank;
12073 }
12074
12075 if (vblank - work->flip_ready_vblank < 3)
12076 return false;
12077
12078 /* Potential stall - if we see that the flip has happened,
12079 * assume a missed interrupt. */
12080 if (INTEL_GEN(dev_priv) >= 4)
12081 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12082 else
12083 addr = I915_READ(DSPADDR(intel_crtc->plane));
12084
12085 /* There is a potential issue here with a false positive after a flip
12086 * to the same address. We could address this by checking for a
12087 * non-incrementing frame counter.
12088 */
12089 return addr == work->gtt_offset;
12090}
12091
12092void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12093{
Chris Wilson91c8a322016-07-05 10:40:23 +010012094 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012095 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012097 struct intel_flip_work *work;
12098
12099 WARN_ON(!in_interrupt());
12100
12101 if (crtc == NULL)
12102 return;
12103
12104 spin_lock(&dev->event_lock);
12105 work = intel_crtc->flip_work;
12106
12107 if (work != NULL && !is_mmio_work(work) &&
12108 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
12109 WARN_ONCE(1,
12110 "Kicking stuck page flip: queued at %d, now %d\n",
12111 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
12112 page_flip_completed(intel_crtc);
12113 work = NULL;
12114 }
12115
12116 if (work != NULL && !is_mmio_work(work) &&
12117 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
12118 intel_queue_rps_boost_for_request(work->flip_queued_req);
12119 spin_unlock(&dev->event_lock);
12120}
12121
12122static int intel_crtc_page_flip(struct drm_crtc *crtc,
12123 struct drm_framebuffer *fb,
12124 struct drm_pending_vblank_event *event,
12125 uint32_t page_flip_flags)
12126{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012127 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012128 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012129 struct drm_framebuffer *old_fb = crtc->primary->fb;
12130 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12132 struct drm_plane *primary = crtc->primary;
12133 enum pipe pipe = intel_crtc->pipe;
12134 struct intel_flip_work *work;
12135 struct intel_engine_cs *engine;
12136 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012137 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012138 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012139 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012140
Daniel Vetter5a21b662016-05-24 17:13:53 +020012141 /*
12142 * drm_mode_page_flip_ioctl() should already catch this, but double
12143 * check to be safe. In the future we may enable pageflipping from
12144 * a disabled primary plane.
12145 */
12146 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12147 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012148
Daniel Vetter5a21b662016-05-24 17:13:53 +020012149 /* Can't change pixel format via MI display flips. */
12150 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12151 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012152
Daniel Vetter5a21b662016-05-24 17:13:53 +020012153 /*
12154 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12155 * Note that pitch changes could also affect these register.
12156 */
12157 if (INTEL_INFO(dev)->gen > 3 &&
12158 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12159 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12160 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012161
Daniel Vetter5a21b662016-05-24 17:13:53 +020012162 if (i915_terminally_wedged(&dev_priv->gpu_error))
12163 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012164
Daniel Vetter5a21b662016-05-24 17:13:53 +020012165 work = kzalloc(sizeof(*work), GFP_KERNEL);
12166 if (work == NULL)
12167 return -ENOMEM;
12168
12169 work->event = event;
12170 work->crtc = crtc;
12171 work->old_fb = old_fb;
12172 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012173
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012174 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012175 if (ret)
12176 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012177
Daniel Vetter5a21b662016-05-24 17:13:53 +020012178 /* We borrow the event spin lock for protecting flip_work */
12179 spin_lock_irq(&dev->event_lock);
12180 if (intel_crtc->flip_work) {
12181 /* Before declaring the flip queue wedged, check if
12182 * the hardware completed the operation behind our backs.
12183 */
12184 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12185 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12186 page_flip_completed(intel_crtc);
12187 } else {
12188 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12189 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012190
Daniel Vetter5a21b662016-05-24 17:13:53 +020012191 drm_crtc_vblank_put(crtc);
12192 kfree(work);
12193 return -EBUSY;
12194 }
12195 }
12196 intel_crtc->flip_work = work;
12197 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012198
Daniel Vetter5a21b662016-05-24 17:13:53 +020012199 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12200 flush_workqueue(dev_priv->wq);
12201
12202 /* Reference the objects for the scheduled work. */
12203 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012204
12205 crtc->primary->fb = fb;
12206 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012207
Chris Wilson25dc5562016-07-20 13:31:52 +010012208 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012209
12210 ret = i915_mutex_lock_interruptible(dev);
12211 if (ret)
12212 goto cleanup;
12213
Chris Wilson8af29b02016-09-09 14:11:47 +010012214 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12215 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012216 ret = -EIO;
12217 goto cleanup;
12218 }
12219
12220 atomic_inc(&intel_crtc->unpin_work_count);
12221
12222 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
12223 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12224
12225 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
12226 engine = &dev_priv->engine[BCS];
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012227 if (fb->modifier[0] != old_fb->modifier[0])
Daniel Vetter5a21b662016-05-24 17:13:53 +020012228 /* vlv: DISPLAY_FLIP fails to change tiling */
12229 engine = NULL;
12230 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
12231 engine = &dev_priv->engine[BCS];
12232 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsond72d9082016-08-04 07:52:31 +010012233 engine = i915_gem_active_get_engine(&obj->last_write,
12234 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012235 if (engine == NULL || engine->id != RCS)
12236 engine = &dev_priv->engine[BCS];
12237 } else {
12238 engine = &dev_priv->engine[RCS];
12239 }
12240
12241 mmio_flip = use_mmio_flip(engine, obj);
12242
Chris Wilson058d88c2016-08-15 10:49:06 +010012243 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12244 if (IS_ERR(vma)) {
12245 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012246 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012247 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012248
Ville Syrjälä6687c902015-09-15 13:16:41 +030012249 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012250 work->gtt_offset += intel_crtc->dspaddr_offset;
12251 work->rotation = crtc->primary->state->rotation;
12252
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012253 /*
12254 * There's the potential that the next frame will not be compatible with
12255 * FBC, so we want to call pre_update() before the actual page flip.
12256 * The problem is that pre_update() caches some information about the fb
12257 * object, so we want to do this only after the object is pinned. Let's
12258 * be on the safe side and do this immediately before scheduling the
12259 * flip.
12260 */
12261 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12262 to_intel_plane_state(primary->state));
12263
Daniel Vetter5a21b662016-05-24 17:13:53 +020012264 if (mmio_flip) {
12265 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
12266
Chris Wilsond72d9082016-08-04 07:52:31 +010012267 work->flip_queued_req = i915_gem_active_get(&obj->last_write,
12268 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012269 schedule_work(&work->mmio_work);
12270 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010012271 request = i915_gem_request_alloc(engine, engine->last_context);
12272 if (IS_ERR(request)) {
12273 ret = PTR_ERR(request);
12274 goto cleanup_unpin;
12275 }
12276
Chris Wilsona2bc4692016-09-09 14:11:56 +010012277 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012278 if (ret)
12279 goto cleanup_request;
12280
Daniel Vetter5a21b662016-05-24 17:13:53 +020012281 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12282 page_flip_flags);
12283 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012284 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012285
12286 intel_mark_page_flip_active(intel_crtc, work);
12287
Chris Wilson8e637172016-08-02 22:50:26 +010012288 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012289 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012290 }
12291
Daniel Vetter5a21b662016-05-24 17:13:53 +020012292 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12293 to_intel_plane(primary)->frontbuffer_bit);
12294 mutex_unlock(&dev->struct_mutex);
12295
Chris Wilson5748b6a2016-08-04 16:32:38 +010012296 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012297 to_intel_plane(primary)->frontbuffer_bit);
12298
12299 trace_i915_flip_request(intel_crtc->plane, obj);
12300
12301 return 0;
12302
Chris Wilson8e637172016-08-02 22:50:26 +010012303cleanup_request:
12304 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012305cleanup_unpin:
12306 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12307cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012308 atomic_dec(&intel_crtc->unpin_work_count);
12309 mutex_unlock(&dev->struct_mutex);
12310cleanup:
12311 crtc->primary->fb = old_fb;
12312 update_state_fb(crtc->primary);
12313
Chris Wilson34911fd2016-07-20 13:31:54 +010012314 i915_gem_object_put_unlocked(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012315 drm_framebuffer_unreference(work->old_fb);
12316
12317 spin_lock_irq(&dev->event_lock);
12318 intel_crtc->flip_work = NULL;
12319 spin_unlock_irq(&dev->event_lock);
12320
12321 drm_crtc_vblank_put(crtc);
12322free_work:
12323 kfree(work);
12324
12325 if (ret == -EIO) {
12326 struct drm_atomic_state *state;
12327 struct drm_plane_state *plane_state;
12328
12329out_hang:
12330 state = drm_atomic_state_alloc(dev);
12331 if (!state)
12332 return -ENOMEM;
12333 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12334
12335retry:
12336 plane_state = drm_atomic_get_plane_state(state, primary);
12337 ret = PTR_ERR_OR_ZERO(plane_state);
12338 if (!ret) {
12339 drm_atomic_set_fb_for_plane(plane_state, fb);
12340
12341 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12342 if (!ret)
12343 ret = drm_atomic_commit(state);
12344 }
12345
12346 if (ret == -EDEADLK) {
12347 drm_modeset_backoff(state->acquire_ctx);
12348 drm_atomic_state_clear(state);
12349 goto retry;
12350 }
12351
12352 if (ret)
12353 drm_atomic_state_free(state);
12354
12355 if (ret == 0 && event) {
12356 spin_lock_irq(&dev->event_lock);
12357 drm_crtc_send_vblank_event(crtc, event);
12358 spin_unlock_irq(&dev->event_lock);
12359 }
12360 }
12361 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012362}
12363
Daniel Vetter5a21b662016-05-24 17:13:53 +020012364
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012365/**
12366 * intel_wm_need_update - Check whether watermarks need updating
12367 * @plane: drm plane
12368 * @state: new plane state
12369 *
12370 * Check current plane state versus the new one to determine whether
12371 * watermarks need to be recalculated.
12372 *
12373 * Returns true or false.
12374 */
12375static bool intel_wm_need_update(struct drm_plane *plane,
12376 struct drm_plane_state *state)
12377{
Matt Roperd21fbe82015-09-24 15:53:12 -070012378 struct intel_plane_state *new = to_intel_plane_state(state);
12379 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12380
12381 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012382 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012383 return true;
12384
12385 if (!cur->base.fb || !new->base.fb)
12386 return false;
12387
12388 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12389 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012390 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12391 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12392 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12393 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012394 return true;
12395
12396 return false;
12397}
12398
Matt Roperd21fbe82015-09-24 15:53:12 -070012399static bool needs_scaling(struct intel_plane_state *state)
12400{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012401 int src_w = drm_rect_width(&state->base.src) >> 16;
12402 int src_h = drm_rect_height(&state->base.src) >> 16;
12403 int dst_w = drm_rect_width(&state->base.dst);
12404 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012405
12406 return (src_w != dst_w || src_h != dst_h);
12407}
12408
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012409int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12410 struct drm_plane_state *plane_state)
12411{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012412 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012413 struct drm_crtc *crtc = crtc_state->crtc;
12414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12415 struct drm_plane *plane = plane_state->plane;
12416 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012417 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012418 struct intel_plane_state *old_plane_state =
12419 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012420 bool mode_changed = needs_modeset(crtc_state);
12421 bool was_crtc_enabled = crtc->state->active;
12422 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012423 bool turn_off, turn_on, visible, was_visible;
12424 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012425 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012426
Chris Wilson84114992016-07-02 15:36:06 +010012427 if (INTEL_GEN(dev) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012428 ret = skl_update_scaler_plane(
12429 to_intel_crtc_state(crtc_state),
12430 to_intel_plane_state(plane_state));
12431 if (ret)
12432 return ret;
12433 }
12434
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012435 was_visible = old_plane_state->base.visible;
12436 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012437
12438 if (!was_crtc_enabled && WARN_ON(was_visible))
12439 was_visible = false;
12440
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012441 /*
12442 * Visibility is calculated as if the crtc was on, but
12443 * after scaler setup everything depends on it being off
12444 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012445 *
12446 * FIXME this is wrong for watermarks. Watermarks should also
12447 * be computed as if the pipe would be active. Perhaps move
12448 * per-plane wm computation to the .check_plane() hook, and
12449 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012450 */
12451 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012452 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012453
12454 if (!was_visible && !visible)
12455 return 0;
12456
Maarten Lankhorste8861672016-02-24 11:24:26 +010012457 if (fb != old_plane_state->base.fb)
12458 pipe_config->fb_changed = true;
12459
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012460 turn_off = was_visible && (!visible || mode_changed);
12461 turn_on = visible && (!was_visible || mode_changed);
12462
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012463 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012464 intel_crtc->base.base.id,
12465 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012466 plane->base.id, plane->name,
12467 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012468
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012469 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12470 plane->base.id, plane->name,
12471 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012472 turn_off, turn_on, mode_changed);
12473
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012474 if (turn_on) {
12475 pipe_config->update_wm_pre = true;
12476
12477 /* must disable cxsr around plane enable/disable */
12478 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12479 pipe_config->disable_cxsr = true;
12480 } else if (turn_off) {
12481 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012482
Ville Syrjälä852eb002015-06-24 22:00:07 +030012483 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012484 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012485 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012486 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012487 /* FIXME bollocks */
12488 pipe_config->update_wm_pre = true;
12489 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012490 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012491
Matt Ropered4a6a72016-02-23 17:20:13 -080012492 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012493 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12494 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012495 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12496
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012497 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012498 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012499
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012500 /*
12501 * WaCxSRDisabledForSpriteScaling:ivb
12502 *
12503 * cstate->update_wm was already set above, so this flag will
12504 * take effect when we commit and program watermarks.
12505 */
12506 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
12507 needs_scaling(to_intel_plane_state(plane_state)) &&
12508 !needs_scaling(old_plane_state))
12509 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012510
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012511 return 0;
12512}
12513
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012514static bool encoders_cloneable(const struct intel_encoder *a,
12515 const struct intel_encoder *b)
12516{
12517 /* masks could be asymmetric, so check both ways */
12518 return a == b || (a->cloneable & (1 << b->type) &&
12519 b->cloneable & (1 << a->type));
12520}
12521
12522static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12523 struct intel_crtc *crtc,
12524 struct intel_encoder *encoder)
12525{
12526 struct intel_encoder *source_encoder;
12527 struct drm_connector *connector;
12528 struct drm_connector_state *connector_state;
12529 int i;
12530
12531 for_each_connector_in_state(state, connector, connector_state, i) {
12532 if (connector_state->crtc != &crtc->base)
12533 continue;
12534
12535 source_encoder =
12536 to_intel_encoder(connector_state->best_encoder);
12537 if (!encoders_cloneable(encoder, source_encoder))
12538 return false;
12539 }
12540
12541 return true;
12542}
12543
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012544static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12545 struct drm_crtc_state *crtc_state)
12546{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012547 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012548 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012550 struct intel_crtc_state *pipe_config =
12551 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012552 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012553 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012554 bool mode_changed = needs_modeset(crtc_state);
12555
Ville Syrjälä852eb002015-06-24 22:00:07 +030012556 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012557 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012558
Maarten Lankhorstad421372015-06-15 12:33:42 +020012559 if (mode_changed && crtc_state->enable &&
12560 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012561 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012562 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12563 pipe_config);
12564 if (ret)
12565 return ret;
12566 }
12567
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012568 if (crtc_state->color_mgmt_changed) {
12569 ret = intel_color_check(crtc, crtc_state);
12570 if (ret)
12571 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012572
12573 /*
12574 * Changing color management on Intel hardware is
12575 * handled as part of planes update.
12576 */
12577 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012578 }
12579
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012580 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012581 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012582 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012583 if (ret) {
12584 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012585 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012586 }
12587 }
12588
12589 if (dev_priv->display.compute_intermediate_wm &&
12590 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12591 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12592 return 0;
12593
12594 /*
12595 * Calculate 'intermediate' watermarks that satisfy both the
12596 * old state and the new state. We can program these
12597 * immediately.
12598 */
12599 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12600 intel_crtc,
12601 pipe_config);
12602 if (ret) {
12603 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12604 return ret;
12605 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012606 } else if (dev_priv->display.compute_intermediate_wm) {
12607 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12608 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012609 }
12610
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012611 if (INTEL_INFO(dev)->gen >= 9) {
12612 if (mode_changed)
12613 ret = skl_update_scaler_crtc(pipe_config);
12614
12615 if (!ret)
12616 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12617 pipe_config);
12618 }
12619
12620 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012621}
12622
Jani Nikula65b38e02015-04-13 11:26:56 +030012623static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012624 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012625 .atomic_begin = intel_begin_crtc_commit,
12626 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012627 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012628};
12629
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012630static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12631{
12632 struct intel_connector *connector;
12633
12634 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012635 if (connector->base.state->crtc)
12636 drm_connector_unreference(&connector->base);
12637
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012638 if (connector->base.encoder) {
12639 connector->base.state->best_encoder =
12640 connector->base.encoder;
12641 connector->base.state->crtc =
12642 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012643
12644 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012645 } else {
12646 connector->base.state->best_encoder = NULL;
12647 connector->base.state->crtc = NULL;
12648 }
12649 }
12650}
12651
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012652static void
Robin Schroereba905b2014-05-18 02:24:50 +020012653connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012654 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012655{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012656 int bpp = pipe_config->pipe_bpp;
12657
12658 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12659 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012660 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012661
12662 /* Don't use an invalid EDID bpc value */
12663 if (connector->base.display_info.bpc &&
12664 connector->base.display_info.bpc * 3 < bpp) {
12665 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12666 bpp, connector->base.display_info.bpc*3);
12667 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12668 }
12669
Mario Kleiner196f9542016-07-06 12:05:45 +020012670 /* Clamp bpp to 8 on screens without EDID 1.4 */
12671 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12672 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12673 bpp);
12674 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012675 }
12676}
12677
12678static int
12679compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012680 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012681{
12682 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012683 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012684 struct drm_connector *connector;
12685 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012686 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012687
Wayne Boyer666a4532015-12-09 12:29:35 -080012688 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012689 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012690 else if (INTEL_INFO(dev)->gen >= 5)
12691 bpp = 12*3;
12692 else
12693 bpp = 8*3;
12694
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012695
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012696 pipe_config->pipe_bpp = bpp;
12697
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012698 state = pipe_config->base.state;
12699
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012700 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012701 for_each_connector_in_state(state, connector, connector_state, i) {
12702 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012703 continue;
12704
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012705 connected_sink_compute_bpp(to_intel_connector(connector),
12706 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012707 }
12708
12709 return bpp;
12710}
12711
Daniel Vetter644db712013-09-19 14:53:58 +020012712static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12713{
12714 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12715 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012716 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012717 mode->crtc_hdisplay, mode->crtc_hsync_start,
12718 mode->crtc_hsync_end, mode->crtc_htotal,
12719 mode->crtc_vdisplay, mode->crtc_vsync_start,
12720 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12721}
12722
Daniel Vetterc0b03412013-05-28 12:05:54 +020012723static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012724 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012725 const char *context)
12726{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012727 struct drm_device *dev = crtc->base.dev;
12728 struct drm_plane *plane;
12729 struct intel_plane *intel_plane;
12730 struct intel_plane_state *state;
12731 struct drm_framebuffer *fb;
12732
Ville Syrjälä78108b72016-05-27 20:59:19 +030012733 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12734 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012735 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012736
Jani Nikulada205632016-03-15 21:51:10 +020012737 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012738 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12739 pipe_config->pipe_bpp, pipe_config->dither);
12740 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12741 pipe_config->has_pch_encoder,
12742 pipe_config->fdi_lanes,
12743 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12744 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12745 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012746 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012747 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012748 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012749 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12750 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12751 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012752
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012753 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012754 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012755 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012756 pipe_config->dp_m2_n2.gmch_m,
12757 pipe_config->dp_m2_n2.gmch_n,
12758 pipe_config->dp_m2_n2.link_m,
12759 pipe_config->dp_m2_n2.link_n,
12760 pipe_config->dp_m2_n2.tu);
12761
Daniel Vetter55072d12014-11-20 16:10:28 +010012762 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12763 pipe_config->has_audio,
12764 pipe_config->has_infoframe);
12765
Daniel Vetterc0b03412013-05-28 12:05:54 +020012766 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012767 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012768 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012769 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12770 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012771 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012772 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12773 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012774 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12775 crtc->num_scalers,
12776 pipe_config->scaler_state.scaler_users,
12777 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012778 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12779 pipe_config->gmch_pfit.control,
12780 pipe_config->gmch_pfit.pgm_ratios,
12781 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012782 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012783 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012784 pipe_config->pch_pfit.size,
12785 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012786 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012787 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012788
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012789 if (IS_BROXTON(dev)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012790 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012791 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012792 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012793 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012794 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012795 pipe_config->dpll_hw_state.pll0,
12796 pipe_config->dpll_hw_state.pll1,
12797 pipe_config->dpll_hw_state.pll2,
12798 pipe_config->dpll_hw_state.pll3,
12799 pipe_config->dpll_hw_state.pll6,
12800 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012801 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012802 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012803 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012804 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012805 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012806 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012807 pipe_config->dpll_hw_state.ctrl1,
12808 pipe_config->dpll_hw_state.cfgcr1,
12809 pipe_config->dpll_hw_state.cfgcr2);
12810 } else if (HAS_DDI(dev)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012811 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012812 pipe_config->dpll_hw_state.wrpll,
12813 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012814 } else {
12815 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12816 "fp0: 0x%x, fp1: 0x%x\n",
12817 pipe_config->dpll_hw_state.dpll,
12818 pipe_config->dpll_hw_state.dpll_md,
12819 pipe_config->dpll_hw_state.fp0,
12820 pipe_config->dpll_hw_state.fp1);
12821 }
12822
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012823 DRM_DEBUG_KMS("planes on this crtc\n");
12824 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12825 intel_plane = to_intel_plane(plane);
12826 if (intel_plane->pipe != crtc->pipe)
12827 continue;
12828
12829 state = to_intel_plane_state(plane->state);
12830 fb = state->base.fb;
12831 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012832 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12833 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012834 continue;
12835 }
12836
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012837 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12838 plane->base.id, plane->name);
12839 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
12840 fb->base.id, fb->width, fb->height,
12841 drm_get_format_name(fb->pixel_format));
12842 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12843 state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012844 state->base.src.x1 >> 16,
12845 state->base.src.y1 >> 16,
12846 drm_rect_width(&state->base.src) >> 16,
12847 drm_rect_height(&state->base.src) >> 16,
12848 state->base.dst.x1, state->base.dst.y1,
12849 drm_rect_width(&state->base.dst),
12850 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012851 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012852}
12853
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012854static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012855{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012856 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012857 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012858 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012859 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012860
12861 /*
12862 * Walk the connector list instead of the encoder
12863 * list to detect the problem on ddi platforms
12864 * where there's just one encoder per digital port.
12865 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012866 drm_for_each_connector(connector, dev) {
12867 struct drm_connector_state *connector_state;
12868 struct intel_encoder *encoder;
12869
12870 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12871 if (!connector_state)
12872 connector_state = connector->state;
12873
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012874 if (!connector_state->best_encoder)
12875 continue;
12876
12877 encoder = to_intel_encoder(connector_state->best_encoder);
12878
12879 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012880
12881 switch (encoder->type) {
12882 unsigned int port_mask;
12883 case INTEL_OUTPUT_UNKNOWN:
12884 if (WARN_ON(!HAS_DDI(dev)))
12885 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012886 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012887 case INTEL_OUTPUT_HDMI:
12888 case INTEL_OUTPUT_EDP:
12889 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12890
12891 /* the same port mustn't appear more than once */
12892 if (used_ports & port_mask)
12893 return false;
12894
12895 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012896 break;
12897 case INTEL_OUTPUT_DP_MST:
12898 used_mst_ports |=
12899 1 << enc_to_mst(&encoder->base)->primary->port;
12900 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012901 default:
12902 break;
12903 }
12904 }
12905
Ville Syrjälä477321e2016-07-28 17:50:40 +030012906 /* can't mix MST and SST/HDMI on the same port */
12907 if (used_ports & used_mst_ports)
12908 return false;
12909
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012910 return true;
12911}
12912
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012913static void
12914clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12915{
12916 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012917 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012918 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012919 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012920 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012921
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012922 /* FIXME: before the switch to atomic started, a new pipe_config was
12923 * kzalloc'd. Code that depends on any field being zero should be
12924 * fixed, so that the crtc_state can be safely duplicated. For now,
12925 * only fields that are know to not cause problems are preserved. */
12926
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012927 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012928 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012929 shared_dpll = crtc_state->shared_dpll;
12930 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012931 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012932
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012933 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012934
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012935 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012936 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012937 crtc_state->shared_dpll = shared_dpll;
12938 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012939 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012940}
12941
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012942static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012943intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012944 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012945{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012946 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012947 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012948 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012949 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012950 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012951 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012952 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012953
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012954 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012955
Daniel Vettere143a212013-07-04 12:01:15 +020012956 pipe_config->cpu_transcoder =
12957 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012958
Imre Deak2960bc92013-07-30 13:36:32 +030012959 /*
12960 * Sanitize sync polarity flags based on requested ones. If neither
12961 * positive or negative polarity is requested, treat this as meaning
12962 * negative polarity.
12963 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012964 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012965 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012966 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012967
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012968 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012969 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012970 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012971
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012972 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12973 pipe_config);
12974 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012975 goto fail;
12976
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012977 /*
12978 * Determine the real pipe dimensions. Note that stereo modes can
12979 * increase the actual pipe size due to the frame doubling and
12980 * insertion of additional space for blanks between the frame. This
12981 * is stored in the crtc timings. We use the requested mode to do this
12982 * computation to clearly distinguish it from the adjusted mode, which
12983 * can be changed by the connectors in the below retry loop.
12984 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012985 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012986 &pipe_config->pipe_src_w,
12987 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012988
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012989 for_each_connector_in_state(state, connector, connector_state, i) {
12990 if (connector_state->crtc != crtc)
12991 continue;
12992
12993 encoder = to_intel_encoder(connector_state->best_encoder);
12994
Ville Syrjäläe25148d2016-06-22 21:57:09 +030012995 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
12996 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12997 goto fail;
12998 }
12999
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013000 /*
13001 * Determine output_types before calling the .compute_config()
13002 * hooks so that the hooks can use this information safely.
13003 */
13004 pipe_config->output_types |= 1 << encoder->type;
13005 }
13006
Daniel Vettere29c22c2013-02-21 00:00:16 +010013007encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013008 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013009 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013010 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013011
Daniel Vetter135c81b2013-07-21 21:37:09 +020013012 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013013 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13014 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013015
Daniel Vetter7758a112012-07-08 19:40:39 +020013016 /* Pass our mode to the connectors and the CRTC to give them a chance to
13017 * adjust it according to limitations or connector properties, and also
13018 * a chance to reject the mode entirely.
13019 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013020 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013021 if (connector_state->crtc != crtc)
13022 continue;
13023
13024 encoder = to_intel_encoder(connector_state->best_encoder);
13025
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013026 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013027 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013028 goto fail;
13029 }
13030 }
13031
Daniel Vetterff9a6752013-06-01 17:16:21 +020013032 /* Set default port clock if not overwritten by the encoder. Needs to be
13033 * done afterwards in case the encoder adjusts the mode. */
13034 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013035 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013036 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013037
Daniel Vettera43f6e02013-06-07 23:10:32 +020013038 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013039 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013040 DRM_DEBUG_KMS("CRTC fixup failed\n");
13041 goto fail;
13042 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013043
13044 if (ret == RETRY) {
13045 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13046 ret = -EINVAL;
13047 goto fail;
13048 }
13049
13050 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13051 retry = false;
13052 goto encoder_retry;
13053 }
13054
Daniel Vettere8fa4272015-08-12 11:43:34 +020013055 /* Dithering seems to not pass-through bits correctly when it should, so
13056 * only enable it on 6bpc panels. */
13057 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013058 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013059 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013060
Daniel Vetter7758a112012-07-08 19:40:39 +020013061fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013062 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013063}
13064
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013065static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013066intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013067{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013068 struct drm_crtc *crtc;
13069 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013070 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013071
Ville Syrjälä76688512014-01-10 11:28:06 +020013072 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013073 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013074 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013075
13076 /* Update hwmode for vblank functions */
13077 if (crtc->state->active)
13078 crtc->hwmode = crtc->state->adjusted_mode;
13079 else
13080 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013081
13082 /*
13083 * Update legacy state to satisfy fbc code. This can
13084 * be removed when fbc uses the atomic state.
13085 */
13086 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13087 struct drm_plane_state *plane_state = crtc->primary->state;
13088
13089 crtc->primary->fb = plane_state->fb;
13090 crtc->x = plane_state->src_x >> 16;
13091 crtc->y = plane_state->src_y >> 16;
13092 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013093 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013094}
13095
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013096static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013097{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013098 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013099
13100 if (clock1 == clock2)
13101 return true;
13102
13103 if (!clock1 || !clock2)
13104 return false;
13105
13106 diff = abs(clock1 - clock2);
13107
13108 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13109 return true;
13110
13111 return false;
13112}
13113
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013114static bool
13115intel_compare_m_n(unsigned int m, unsigned int n,
13116 unsigned int m2, unsigned int n2,
13117 bool exact)
13118{
13119 if (m == m2 && n == n2)
13120 return true;
13121
13122 if (exact || !m || !n || !m2 || !n2)
13123 return false;
13124
13125 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13126
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013127 if (n > n2) {
13128 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013129 m2 <<= 1;
13130 n2 <<= 1;
13131 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013132 } else if (n < n2) {
13133 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013134 m <<= 1;
13135 n <<= 1;
13136 }
13137 }
13138
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013139 if (n != n2)
13140 return false;
13141
13142 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013143}
13144
13145static bool
13146intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13147 struct intel_link_m_n *m2_n2,
13148 bool adjust)
13149{
13150 if (m_n->tu == m2_n2->tu &&
13151 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13152 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13153 intel_compare_m_n(m_n->link_m, m_n->link_n,
13154 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13155 if (adjust)
13156 *m2_n2 = *m_n;
13157
13158 return true;
13159 }
13160
13161 return false;
13162}
13163
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013164static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013165intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013166 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013167 struct intel_crtc_state *pipe_config,
13168 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013169{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013170 bool ret = true;
13171
13172#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13173 do { \
13174 if (!adjust) \
13175 DRM_ERROR(fmt, ##__VA_ARGS__); \
13176 else \
13177 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13178 } while (0)
13179
Daniel Vetter66e985c2013-06-05 13:34:20 +020013180#define PIPE_CONF_CHECK_X(name) \
13181 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013182 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013183 "(expected 0x%08x, found 0x%08x)\n", \
13184 current_config->name, \
13185 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013186 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013187 }
13188
Daniel Vetter08a24032013-04-19 11:25:34 +020013189#define PIPE_CONF_CHECK_I(name) \
13190 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013191 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020013192 "(expected %i, found %i)\n", \
13193 current_config->name, \
13194 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013195 ret = false; \
13196 }
13197
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013198#define PIPE_CONF_CHECK_P(name) \
13199 if (current_config->name != pipe_config->name) { \
13200 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13201 "(expected %p, found %p)\n", \
13202 current_config->name, \
13203 pipe_config->name); \
13204 ret = false; \
13205 }
13206
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013207#define PIPE_CONF_CHECK_M_N(name) \
13208 if (!intel_compare_link_m_n(&current_config->name, \
13209 &pipe_config->name,\
13210 adjust)) { \
13211 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13212 "(expected tu %i gmch %i/%i link %i/%i, " \
13213 "found tu %i, gmch %i/%i link %i/%i)\n", \
13214 current_config->name.tu, \
13215 current_config->name.gmch_m, \
13216 current_config->name.gmch_n, \
13217 current_config->name.link_m, \
13218 current_config->name.link_n, \
13219 pipe_config->name.tu, \
13220 pipe_config->name.gmch_m, \
13221 pipe_config->name.gmch_n, \
13222 pipe_config->name.link_m, \
13223 pipe_config->name.link_n); \
13224 ret = false; \
13225 }
13226
Daniel Vetter55c561a2016-03-30 11:34:36 +020013227/* This is required for BDW+ where there is only one set of registers for
13228 * switching between high and low RR.
13229 * This macro can be used whenever a comparison has to be made between one
13230 * hw state and multiple sw state variables.
13231 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013232#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13233 if (!intel_compare_link_m_n(&current_config->name, \
13234 &pipe_config->name, adjust) && \
13235 !intel_compare_link_m_n(&current_config->alt_name, \
13236 &pipe_config->name, adjust)) { \
13237 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13238 "(expected tu %i gmch %i/%i link %i/%i, " \
13239 "or tu %i gmch %i/%i link %i/%i, " \
13240 "found tu %i, gmch %i/%i link %i/%i)\n", \
13241 current_config->name.tu, \
13242 current_config->name.gmch_m, \
13243 current_config->name.gmch_n, \
13244 current_config->name.link_m, \
13245 current_config->name.link_n, \
13246 current_config->alt_name.tu, \
13247 current_config->alt_name.gmch_m, \
13248 current_config->alt_name.gmch_n, \
13249 current_config->alt_name.link_m, \
13250 current_config->alt_name.link_n, \
13251 pipe_config->name.tu, \
13252 pipe_config->name.gmch_m, \
13253 pipe_config->name.gmch_n, \
13254 pipe_config->name.link_m, \
13255 pipe_config->name.link_n); \
13256 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013257 }
13258
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013259#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13260 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013261 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013262 "(expected %i, found %i)\n", \
13263 current_config->name & (mask), \
13264 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013265 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013266 }
13267
Ville Syrjälä5e550652013-09-06 23:29:07 +030013268#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13269 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013270 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013271 "(expected %i, found %i)\n", \
13272 current_config->name, \
13273 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013274 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013275 }
13276
Daniel Vetterbb760062013-06-06 14:55:52 +020013277#define PIPE_CONF_QUIRK(quirk) \
13278 ((current_config->quirks | pipe_config->quirks) & (quirk))
13279
Daniel Vettereccb1402013-05-22 00:50:22 +020013280 PIPE_CONF_CHECK_I(cpu_transcoder);
13281
Daniel Vetter08a24032013-04-19 11:25:34 +020013282 PIPE_CONF_CHECK_I(has_pch_encoder);
13283 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013284 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013285
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013286 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013287 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013288
13289 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013290 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013291
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013292 if (current_config->has_drrs)
13293 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13294 } else
13295 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013296
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013297 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013298
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013299 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13300 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13301 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13302 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13303 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13304 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013305
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013306 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13307 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13308 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13309 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13310 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13311 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013312
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013313 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013314 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013315 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080013316 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013317 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013318 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013319
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013320 PIPE_CONF_CHECK_I(has_audio);
13321
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013322 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013323 DRM_MODE_FLAG_INTERLACE);
13324
Daniel Vetterbb760062013-06-06 14:55:52 +020013325 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013326 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013327 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013328 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013329 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013330 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013331 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013332 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013333 DRM_MODE_FLAG_NVSYNC);
13334 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013335
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013336 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013337 /* pfit ratios are autocomputed by the hw on gen4+ */
13338 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013339 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013340 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013341
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013342 if (!adjust) {
13343 PIPE_CONF_CHECK_I(pipe_src_w);
13344 PIPE_CONF_CHECK_I(pipe_src_h);
13345
13346 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13347 if (current_config->pch_pfit.enabled) {
13348 PIPE_CONF_CHECK_X(pch_pfit.pos);
13349 PIPE_CONF_CHECK_X(pch_pfit.size);
13350 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013351
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013352 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13353 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013354
Jesse Barnese59150d2014-01-07 13:30:45 -080013355 /* BDW+ don't expose a synchronous way to read the state */
13356 if (IS_HASWELL(dev))
13357 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013358
Ville Syrjälä282740f2013-09-04 18:30:03 +030013359 PIPE_CONF_CHECK_I(double_wide);
13360
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013361 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013362 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013363 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013364 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13365 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013366 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013367 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013368 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13369 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13370 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013371
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013372 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13373 PIPE_CONF_CHECK_X(dsi_pll.div);
13374
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013375 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
13376 PIPE_CONF_CHECK_I(pipe_bpp);
13377
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013378 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013379 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013380
Daniel Vetter66e985c2013-06-05 13:34:20 +020013381#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013382#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013383#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013384#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013385#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013386#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013387#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013388
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013389 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013390}
13391
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013392static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13393 const struct intel_crtc_state *pipe_config)
13394{
13395 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013396 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013397 &pipe_config->fdi_m_n);
13398 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13399
13400 /*
13401 * FDI already provided one idea for the dotclock.
13402 * Yell if the encoder disagrees.
13403 */
13404 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13405 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13406 fdi_dotclock, dotclock);
13407 }
13408}
13409
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013410static void verify_wm_state(struct drm_crtc *crtc,
13411 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013412{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013413 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013414 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013415 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013416 struct skl_ddb_entry *hw_entry, *sw_entry;
13417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13418 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000013419 int plane;
13420
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013421 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013422 return;
13423
13424 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13425 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13426
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013427 /* planes */
13428 for_each_plane(dev_priv, pipe, plane) {
13429 hw_entry = &hw_ddb.plane[pipe][plane];
13430 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013431
13432 if (skl_ddb_entry_equal(hw_entry, sw_entry))
13433 continue;
13434
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013435 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
13436 "(expected (%u,%u), found (%u,%u))\n",
13437 pipe_name(pipe), plane + 1,
13438 sw_entry->start, sw_entry->end,
13439 hw_entry->start, hw_entry->end);
13440 }
13441
Lyude27082492016-08-24 07:48:10 +020013442 /*
13443 * cursor
13444 * If the cursor plane isn't active, we may not have updated it's ddb
13445 * allocation. In that case since the ddb allocation will be updated
13446 * once the plane becomes visible, we can skip this check
13447 */
13448 if (intel_crtc->cursor_addr) {
13449 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13450 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013451
Lyude27082492016-08-24 07:48:10 +020013452 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
13453 DRM_ERROR("mismatch in DDB state pipe %c cursor "
13454 "(expected (%u,%u), found (%u,%u))\n",
13455 pipe_name(pipe),
13456 sw_entry->start, sw_entry->end,
13457 hw_entry->start, hw_entry->end);
13458 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013459 }
13460}
13461
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013462static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013463verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013464{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013465 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013466
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013467 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013468 struct drm_encoder *encoder = connector->encoder;
13469 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013470
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013471 if (state->crtc != crtc)
13472 continue;
13473
Daniel Vetter5a21b662016-05-24 17:13:53 +020013474 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013475
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013476 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013477 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013478 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013479}
13480
13481static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013482verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013483{
13484 struct intel_encoder *encoder;
13485 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013486
Damien Lespiaub2784e12014-08-05 11:29:37 +010013487 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013488 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013489 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013490
13491 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13492 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013493 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013494
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013495 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013496 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013497 continue;
13498 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013499
13500 I915_STATE_WARN(connector->base.state->crtc !=
13501 encoder->base.crtc,
13502 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013503 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013504
Rob Clarke2c719b2014-12-15 13:56:32 -050013505 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013506 "encoder's enabled state mismatch "
13507 "(expected %i, found %i)\n",
13508 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013509
13510 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013511 bool active;
13512
13513 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013514 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013515 "encoder detached but still enabled on pipe %c.\n",
13516 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013517 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013518 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013519}
13520
13521static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013522verify_crtc_state(struct drm_crtc *crtc,
13523 struct drm_crtc_state *old_crtc_state,
13524 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013525{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013526 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013527 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013528 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13530 struct intel_crtc_state *pipe_config, *sw_config;
13531 struct drm_atomic_state *old_state;
13532 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013533
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013534 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013535 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013536 pipe_config = to_intel_crtc_state(old_crtc_state);
13537 memset(pipe_config, 0, sizeof(*pipe_config));
13538 pipe_config->base.crtc = crtc;
13539 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013540
Ville Syrjälä78108b72016-05-27 20:59:19 +030013541 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013542
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013543 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013544
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013545 /* hw state is inconsistent with the pipe quirk */
13546 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13547 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13548 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013549
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013550 I915_STATE_WARN(new_crtc_state->active != active,
13551 "crtc active state doesn't match with hw state "
13552 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013553
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013554 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13555 "transitional active state does not match atomic hw state "
13556 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013557
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013558 for_each_encoder_on_crtc(dev, crtc, encoder) {
13559 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013560
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013561 active = encoder->get_hw_state(encoder, &pipe);
13562 I915_STATE_WARN(active != new_crtc_state->active,
13563 "[ENCODER:%i] active %i with crtc active %i\n",
13564 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013565
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013566 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13567 "Encoder connected to wrong pipe %c\n",
13568 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013569
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013570 if (active) {
13571 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013572 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013573 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013574 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013575
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013576 if (!new_crtc_state->active)
13577 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013578
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013579 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013580
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013581 sw_config = to_intel_crtc_state(crtc->state);
13582 if (!intel_pipe_config_compare(dev, sw_config,
13583 pipe_config, false)) {
13584 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13585 intel_dump_pipe_config(intel_crtc, pipe_config,
13586 "[hw state]");
13587 intel_dump_pipe_config(intel_crtc, sw_config,
13588 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013589 }
13590}
13591
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013592static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013593verify_single_dpll_state(struct drm_i915_private *dev_priv,
13594 struct intel_shared_dpll *pll,
13595 struct drm_crtc *crtc,
13596 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013597{
13598 struct intel_dpll_hw_state dpll_hw_state;
13599 unsigned crtc_mask;
13600 bool active;
13601
13602 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13603
13604 DRM_DEBUG_KMS("%s\n", pll->name);
13605
13606 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13607
13608 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13609 I915_STATE_WARN(!pll->on && pll->active_mask,
13610 "pll in active use but not on in sw tracking\n");
13611 I915_STATE_WARN(pll->on && !pll->active_mask,
13612 "pll is on but not used by any active crtc\n");
13613 I915_STATE_WARN(pll->on != active,
13614 "pll on state mismatch (expected %i, found %i)\n",
13615 pll->on, active);
13616 }
13617
13618 if (!crtc) {
13619 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13620 "more active pll users than references: %x vs %x\n",
13621 pll->active_mask, pll->config.crtc_mask);
13622
13623 return;
13624 }
13625
13626 crtc_mask = 1 << drm_crtc_index(crtc);
13627
13628 if (new_state->active)
13629 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13630 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13631 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13632 else
13633 I915_STATE_WARN(pll->active_mask & crtc_mask,
13634 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13635 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13636
13637 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13638 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13639 crtc_mask, pll->config.crtc_mask);
13640
13641 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13642 &dpll_hw_state,
13643 sizeof(dpll_hw_state)),
13644 "pll hw state mismatch\n");
13645}
13646
13647static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013648verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13649 struct drm_crtc_state *old_crtc_state,
13650 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013651{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013652 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013653 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13654 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13655
13656 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013657 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013658
13659 if (old_state->shared_dpll &&
13660 old_state->shared_dpll != new_state->shared_dpll) {
13661 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13662 struct intel_shared_dpll *pll = old_state->shared_dpll;
13663
13664 I915_STATE_WARN(pll->active_mask & crtc_mask,
13665 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13666 pipe_name(drm_crtc_index(crtc)));
13667 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13668 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13669 pipe_name(drm_crtc_index(crtc)));
13670 }
13671}
13672
13673static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013674intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013675 struct drm_crtc_state *old_state,
13676 struct drm_crtc_state *new_state)
13677{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013678 if (!needs_modeset(new_state) &&
13679 !to_intel_crtc_state(new_state)->update_pipe)
13680 return;
13681
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013682 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013683 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013684 verify_crtc_state(crtc, old_state, new_state);
13685 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013686}
13687
13688static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013689verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013690{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013691 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013692 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013693
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013694 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013695 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013696}
Daniel Vetter53589012013-06-05 13:34:16 +020013697
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013698static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013699intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013700{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013701 verify_encoder_state(dev);
13702 verify_connector_state(dev, NULL);
13703 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013704}
13705
Ville Syrjälä80715b22014-05-15 20:23:23 +030013706static void update_scanline_offset(struct intel_crtc *crtc)
13707{
13708 struct drm_device *dev = crtc->base.dev;
13709
13710 /*
13711 * The scanline counter increments at the leading edge of hsync.
13712 *
13713 * On most platforms it starts counting from vtotal-1 on the
13714 * first active line. That means the scanline counter value is
13715 * always one less than what we would expect. Ie. just after
13716 * start of vblank, which also occurs at start of hsync (on the
13717 * last active line), the scanline counter will read vblank_start-1.
13718 *
13719 * On gen2 the scanline counter starts counting from 1 instead
13720 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13721 * to keep the value positive), instead of adding one.
13722 *
13723 * On HSW+ the behaviour of the scanline counter depends on the output
13724 * type. For DP ports it behaves like most other platforms, but on HDMI
13725 * there's an extra 1 line difference. So we need to add two instead of
13726 * one to the value.
13727 */
13728 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013729 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013730 int vtotal;
13731
Ville Syrjälä124abe02015-09-08 13:40:45 +030013732 vtotal = adjusted_mode->crtc_vtotal;
13733 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013734 vtotal /= 2;
13735
13736 crtc->scanline_offset = vtotal - 1;
13737 } else if (HAS_DDI(dev) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013738 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013739 crtc->scanline_offset = 2;
13740 } else
13741 crtc->scanline_offset = 1;
13742}
13743
Maarten Lankhorstad421372015-06-15 12:33:42 +020013744static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013745{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013746 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013747 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013748 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013749 struct drm_crtc *crtc;
13750 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013751 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013752
13753 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013754 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013755
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013756 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013758 struct intel_shared_dpll *old_dpll =
13759 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013760
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013761 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013762 continue;
13763
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013764 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013765
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013766 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013767 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013768
Maarten Lankhorstad421372015-06-15 12:33:42 +020013769 if (!shared_dpll)
13770 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13771
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013772 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013773 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013774}
13775
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013776/*
13777 * This implements the workaround described in the "notes" section of the mode
13778 * set sequence documentation. When going from no pipes or single pipe to
13779 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13780 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13781 */
13782static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13783{
13784 struct drm_crtc_state *crtc_state;
13785 struct intel_crtc *intel_crtc;
13786 struct drm_crtc *crtc;
13787 struct intel_crtc_state *first_crtc_state = NULL;
13788 struct intel_crtc_state *other_crtc_state = NULL;
13789 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13790 int i;
13791
13792 /* look at all crtc's that are going to be enabled in during modeset */
13793 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13794 intel_crtc = to_intel_crtc(crtc);
13795
13796 if (!crtc_state->active || !needs_modeset(crtc_state))
13797 continue;
13798
13799 if (first_crtc_state) {
13800 other_crtc_state = to_intel_crtc_state(crtc_state);
13801 break;
13802 } else {
13803 first_crtc_state = to_intel_crtc_state(crtc_state);
13804 first_pipe = intel_crtc->pipe;
13805 }
13806 }
13807
13808 /* No workaround needed? */
13809 if (!first_crtc_state)
13810 return 0;
13811
13812 /* w/a possibly needed, check how many crtc's are already enabled. */
13813 for_each_intel_crtc(state->dev, intel_crtc) {
13814 struct intel_crtc_state *pipe_config;
13815
13816 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13817 if (IS_ERR(pipe_config))
13818 return PTR_ERR(pipe_config);
13819
13820 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13821
13822 if (!pipe_config->base.active ||
13823 needs_modeset(&pipe_config->base))
13824 continue;
13825
13826 /* 2 or more enabled crtcs means no need for w/a */
13827 if (enabled_pipe != INVALID_PIPE)
13828 return 0;
13829
13830 enabled_pipe = intel_crtc->pipe;
13831 }
13832
13833 if (enabled_pipe != INVALID_PIPE)
13834 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13835 else if (other_crtc_state)
13836 other_crtc_state->hsw_workaround_pipe = first_pipe;
13837
13838 return 0;
13839}
13840
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013841static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13842{
13843 struct drm_crtc *crtc;
13844 struct drm_crtc_state *crtc_state;
13845 int ret = 0;
13846
13847 /* add all active pipes to the state */
13848 for_each_crtc(state->dev, crtc) {
13849 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13850 if (IS_ERR(crtc_state))
13851 return PTR_ERR(crtc_state);
13852
13853 if (!crtc_state->active || needs_modeset(crtc_state))
13854 continue;
13855
13856 crtc_state->mode_changed = true;
13857
13858 ret = drm_atomic_add_affected_connectors(state, crtc);
13859 if (ret)
13860 break;
13861
13862 ret = drm_atomic_add_affected_planes(state, crtc);
13863 if (ret)
13864 break;
13865 }
13866
13867 return ret;
13868}
13869
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013870static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013871{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013872 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013873 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013874 struct drm_crtc *crtc;
13875 struct drm_crtc_state *crtc_state;
13876 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013877
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013878 if (!check_digital_port_conflicts(state)) {
13879 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13880 return -EINVAL;
13881 }
13882
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013883 intel_state->modeset = true;
13884 intel_state->active_crtcs = dev_priv->active_crtcs;
13885
13886 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13887 if (crtc_state->active)
13888 intel_state->active_crtcs |= 1 << i;
13889 else
13890 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013891
13892 if (crtc_state->active != crtc->state->active)
13893 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013894 }
13895
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013896 /*
13897 * See if the config requires any additional preparation, e.g.
13898 * to adjust global state with pipes off. We need to do this
13899 * here so we can get the modeset_pipe updated config for the new
13900 * mode set on this crtc. For other crtcs we need to use the
13901 * adjusted_mode bits in the crtc directly.
13902 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013903 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030013904 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030013905 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030013906 if (!intel_state->cdclk_pll_vco)
13907 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013908
Clint Taylorc89e39f2016-05-13 23:41:21 +030013909 ret = dev_priv->display.modeset_calc_cdclk(state);
13910 if (ret < 0)
13911 return ret;
13912
13913 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013914 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013915 ret = intel_modeset_all_pipes(state);
13916
13917 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013918 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013919
13920 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13921 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013922 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013923 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013924
Maarten Lankhorstad421372015-06-15 12:33:42 +020013925 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013926
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013927 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013928 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013929
Maarten Lankhorstad421372015-06-15 12:33:42 +020013930 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013931}
13932
Matt Roperaa363132015-09-24 15:53:18 -070013933/*
13934 * Handle calculation of various watermark data at the end of the atomic check
13935 * phase. The code here should be run after the per-crtc and per-plane 'check'
13936 * handlers to ensure that all derived state has been updated.
13937 */
Matt Roper55994c22016-05-12 07:06:08 -070013938static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070013939{
13940 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070013941 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070013942
13943 /* Is there platform-specific watermark information to calculate? */
13944 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070013945 return dev_priv->display.compute_global_watermarks(state);
13946
13947 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070013948}
13949
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013950/**
13951 * intel_atomic_check - validate state object
13952 * @dev: drm device
13953 * @state: state to validate
13954 */
13955static int intel_atomic_check(struct drm_device *dev,
13956 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013957{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013958 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013959 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013960 struct drm_crtc *crtc;
13961 struct drm_crtc_state *crtc_state;
13962 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013963 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013964
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013965 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013966 if (ret)
13967 return ret;
13968
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013969 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013970 struct intel_crtc_state *pipe_config =
13971 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013972
13973 /* Catch I915_MODE_FLAG_INHERITED */
13974 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13975 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013976
Daniel Vetter26495482015-07-15 14:15:52 +020013977 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013978 continue;
13979
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013980 if (!crtc_state->enable) {
13981 any_ms = true;
13982 continue;
13983 }
13984
Daniel Vetter26495482015-07-15 14:15:52 +020013985 /* FIXME: For only active_changed we shouldn't need to do any
13986 * state recomputation at all. */
13987
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013988 ret = drm_atomic_add_affected_connectors(state, crtc);
13989 if (ret)
13990 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013991
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013992 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013993 if (ret) {
13994 intel_dump_pipe_config(to_intel_crtc(crtc),
13995 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013996 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013997 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013998
Jani Nikula73831232015-11-19 10:26:30 +020013999 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014000 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014001 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014002 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014003 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014004 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014005 }
14006
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014007 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014008 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014009
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014010 ret = drm_atomic_add_affected_planes(state, crtc);
14011 if (ret)
14012 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014013
Daniel Vetter26495482015-07-15 14:15:52 +020014014 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14015 needs_modeset(crtc_state) ?
14016 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014017 }
14018
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014019 if (any_ms) {
14020 ret = intel_modeset_checks(state);
14021
14022 if (ret)
14023 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014024 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014025 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014026
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014027 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014028 if (ret)
14029 return ret;
14030
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014031 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014032 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014033}
14034
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014035static int intel_atomic_prepare_commit(struct drm_device *dev,
14036 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020014037 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014038{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014039 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014040 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014041 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014042 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014043 struct drm_crtc *crtc;
14044 int i, ret;
14045
Daniel Vetter5a21b662016-05-24 17:13:53 +020014046 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14047 if (state->legacy_cursor_update)
14048 continue;
14049
14050 ret = intel_crtc_wait_for_pending_flips(crtc);
14051 if (ret)
14052 return ret;
14053
14054 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14055 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014056 }
14057
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014058 ret = mutex_lock_interruptible(&dev->struct_mutex);
14059 if (ret)
14060 return ret;
14061
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014062 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014063 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014064
Dave Airlie21daaee2016-05-05 09:56:30 +100014065 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014066 for_each_plane_in_state(state, plane, plane_state, i) {
14067 struct intel_plane_state *intel_plane_state =
14068 to_intel_plane_state(plane_state);
14069
14070 if (!intel_plane_state->wait_req)
14071 continue;
14072
Chris Wilson776f3232016-08-04 07:52:40 +010014073 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014074 I915_WAIT_INTERRUPTIBLE,
14075 NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014076 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014077 /* Any hang should be swallowed by the wait */
14078 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014079 mutex_lock(&dev->struct_mutex);
14080 drm_atomic_helper_cleanup_planes(dev, state);
14081 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014082 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010014083 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014084 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014085 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014086
14087 return ret;
14088}
14089
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014090u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14091{
14092 struct drm_device *dev = crtc->base.dev;
14093
14094 if (!dev->max_vblank_count)
14095 return drm_accurate_vblank_count(&crtc->base);
14096
14097 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14098}
14099
Daniel Vetter5a21b662016-05-24 17:13:53 +020014100static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14101 struct drm_i915_private *dev_priv,
14102 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014103{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014104 unsigned last_vblank_count[I915_MAX_PIPES];
14105 enum pipe pipe;
14106 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014107
Daniel Vetter5a21b662016-05-24 17:13:53 +020014108 if (!crtc_mask)
14109 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014110
Daniel Vetter5a21b662016-05-24 17:13:53 +020014111 for_each_pipe(dev_priv, pipe) {
14112 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010014113
Daniel Vetter5a21b662016-05-24 17:13:53 +020014114 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014115 continue;
14116
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014117 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014118 if (WARN_ON(ret != 0)) {
14119 crtc_mask &= ~(1 << pipe);
14120 continue;
14121 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014122
Daniel Vetter5a21b662016-05-24 17:13:53 +020014123 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
14124 }
14125
14126 for_each_pipe(dev_priv, pipe) {
14127 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
14128 long lret;
14129
14130 if (!((1 << pipe) & crtc_mask))
14131 continue;
14132
14133 lret = wait_event_timeout(dev->vblank[pipe].queue,
14134 last_vblank_count[pipe] !=
14135 drm_crtc_vblank_count(crtc),
14136 msecs_to_jiffies(50));
14137
14138 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14139
14140 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014141 }
14142}
14143
Daniel Vetter5a21b662016-05-24 17:13:53 +020014144static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014145{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014146 /* fb updated, need to unpin old fb */
14147 if (crtc_state->fb_changed)
14148 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014149
Daniel Vetter5a21b662016-05-24 17:13:53 +020014150 /* wm changes, need vblank before final wm's */
14151 if (crtc_state->update_wm_post)
14152 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014153
Daniel Vetter5a21b662016-05-24 17:13:53 +020014154 /*
14155 * cxsr is re-enabled after vblank.
14156 * This is already handled by crtc_state->update_wm_post,
14157 * but added for clarity.
14158 */
14159 if (crtc_state->disable_cxsr)
14160 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014161
Daniel Vetter5a21b662016-05-24 17:13:53 +020014162 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014163}
14164
Lyude896e5bb2016-08-24 07:48:09 +020014165static void intel_update_crtc(struct drm_crtc *crtc,
14166 struct drm_atomic_state *state,
14167 struct drm_crtc_state *old_crtc_state,
14168 unsigned int *crtc_vblank_mask)
14169{
14170 struct drm_device *dev = crtc->dev;
14171 struct drm_i915_private *dev_priv = to_i915(dev);
14172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14173 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14174 bool modeset = needs_modeset(crtc->state);
14175
14176 if (modeset) {
14177 update_scanline_offset(intel_crtc);
14178 dev_priv->display.crtc_enable(pipe_config, state);
14179 } else {
14180 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14181 }
14182
14183 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14184 intel_fbc_enable(
14185 intel_crtc, pipe_config,
14186 to_intel_plane_state(crtc->primary->state));
14187 }
14188
14189 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14190
14191 if (needs_vblank_wait(pipe_config))
14192 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14193}
14194
14195static void intel_update_crtcs(struct drm_atomic_state *state,
14196 unsigned int *crtc_vblank_mask)
14197{
14198 struct drm_crtc *crtc;
14199 struct drm_crtc_state *old_crtc_state;
14200 int i;
14201
14202 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14203 if (!crtc->state->active)
14204 continue;
14205
14206 intel_update_crtc(crtc, state, old_crtc_state,
14207 crtc_vblank_mask);
14208 }
14209}
14210
Lyude27082492016-08-24 07:48:10 +020014211static void skl_update_crtcs(struct drm_atomic_state *state,
14212 unsigned int *crtc_vblank_mask)
14213{
14214 struct drm_device *dev = state->dev;
14215 struct drm_i915_private *dev_priv = to_i915(dev);
14216 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14217 struct drm_crtc *crtc;
14218 struct drm_crtc_state *old_crtc_state;
14219 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
14220 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
14221 unsigned int updated = 0;
14222 bool progress;
14223 enum pipe pipe;
14224
14225 /*
14226 * Whenever the number of active pipes changes, we need to make sure we
14227 * update the pipes in the right order so that their ddb allocations
14228 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14229 * cause pipe underruns and other bad stuff.
14230 */
14231 do {
14232 int i;
14233 progress = false;
14234
14235 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14236 bool vbl_wait = false;
14237 unsigned int cmask = drm_crtc_mask(crtc);
14238 pipe = to_intel_crtc(crtc)->pipe;
14239
14240 if (updated & cmask || !crtc->state->active)
14241 continue;
14242 if (skl_ddb_allocation_overlaps(state, cur_ddb, new_ddb,
14243 pipe))
14244 continue;
14245
14246 updated |= cmask;
14247
14248 /*
14249 * If this is an already active pipe, it's DDB changed,
14250 * and this isn't the last pipe that needs updating
14251 * then we need to wait for a vblank to pass for the
14252 * new ddb allocation to take effect.
14253 */
14254 if (!skl_ddb_allocation_equals(cur_ddb, new_ddb, pipe) &&
14255 !crtc->state->active_changed &&
14256 intel_state->wm_results.dirty_pipes != updated)
14257 vbl_wait = true;
14258
14259 intel_update_crtc(crtc, state, old_crtc_state,
14260 crtc_vblank_mask);
14261
14262 if (vbl_wait)
14263 intel_wait_for_vblank(dev, pipe);
14264
14265 progress = true;
14266 }
14267 } while (progress);
14268}
14269
Daniel Vetter94f05022016-06-14 18:01:00 +020014270static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014271{
Daniel Vetter94f05022016-06-14 18:01:00 +020014272 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014273 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014274 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014275 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014276 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014277 struct intel_crtc_state *intel_cstate;
Daniel Vetter94f05022016-06-14 18:01:00 +020014278 struct drm_plane *plane;
14279 struct drm_plane_state *plane_state;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014280 bool hw_check = intel_state->modeset;
14281 unsigned long put_domains[I915_MAX_PIPES] = {};
14282 unsigned crtc_vblank_mask = 0;
Daniel Vetter94f05022016-06-14 18:01:00 +020014283 int i, ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020014284
Daniel Vetter94f05022016-06-14 18:01:00 +020014285 for_each_plane_in_state(state, plane, plane_state, i) {
14286 struct intel_plane_state *intel_plane_state =
14287 to_intel_plane_state(plane_state);
Daniel Vetterea0000f2016-06-13 16:13:46 +020014288
Daniel Vetter94f05022016-06-14 18:01:00 +020014289 if (!intel_plane_state->wait_req)
14290 continue;
14291
Chris Wilson776f3232016-08-04 07:52:40 +010014292 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014293 0, NULL, NULL);
Daniel Vetter94f05022016-06-14 18:01:00 +020014294 /* EIO should be eaten, and we can't get interrupted in the
14295 * worker, and blocking commits have waited already. */
14296 WARN_ON(ret);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014297 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030014298
Daniel Vetterea0000f2016-06-13 16:13:46 +020014299 drm_atomic_helper_wait_for_dependencies(state);
14300
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014301 if (intel_state->modeset) {
14302 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14303 sizeof(intel_state->min_pixclk));
14304 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014305 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014306
14307 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014308 }
14309
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014310 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14312
Daniel Vetter5a21b662016-05-24 17:13:53 +020014313 if (needs_modeset(crtc->state) ||
14314 to_intel_crtc_state(crtc->state)->update_pipe) {
14315 hw_check = true;
14316
14317 put_domains[to_intel_crtc(crtc)->pipe] =
14318 modeset_get_crtc_power_domains(crtc,
14319 to_intel_crtc_state(crtc->state));
14320 }
14321
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014322 if (!needs_modeset(crtc->state))
14323 continue;
14324
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014325 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014326
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014327 if (old_crtc_state->active) {
14328 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014329 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014330 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014331 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014332 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014333
14334 /*
14335 * Underruns don't always raise
14336 * interrupts, so check manually.
14337 */
14338 intel_check_cpu_fifo_underruns(dev_priv);
14339 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014340
14341 if (!crtc->state->active)
14342 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014343 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014344 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014345
Daniel Vetterea9d7582012-07-10 10:42:52 +020014346 /* Only after disabling all output pipelines that will be changed can we
14347 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014348 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014349
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014350 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014351 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014352
14353 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014354 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014355 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014356 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014357
Lyude656d1b82016-08-17 15:55:54 -040014358 /*
14359 * SKL workaround: bspec recommends we disable the SAGV when we
14360 * have more then one pipe enabled
14361 */
14362 if (IS_SKYLAKE(dev_priv) && !skl_can_enable_sagv(state))
14363 skl_disable_sagv(dev_priv);
14364
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020014365 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014366 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014367
Lyude896e5bb2016-08-24 07:48:09 +020014368 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014369 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014370 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014371
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014372 /* Complete events for now disable pipes here. */
14373 if (modeset && !crtc->state->active && crtc->state->event) {
14374 spin_lock_irq(&dev->event_lock);
14375 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14376 spin_unlock_irq(&dev->event_lock);
14377
14378 crtc->state->event = NULL;
14379 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014380 }
14381
Lyude896e5bb2016-08-24 07:48:09 +020014382 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14383 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14384
Daniel Vetter94f05022016-06-14 18:01:00 +020014385 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14386 * already, but still need the state for the delayed optimization. To
14387 * fix this:
14388 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14389 * - schedule that vblank worker _before_ calling hw_done
14390 * - at the start of commit_tail, cancel it _synchrously
14391 * - switch over to the vblank wait helper in the core after that since
14392 * we don't need out special handling any more.
14393 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014394 if (!state->legacy_cursor_update)
14395 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14396
14397 /*
14398 * Now that the vblank has passed, we can go ahead and program the
14399 * optimal watermarks on platforms that need two-step watermark
14400 * programming.
14401 *
14402 * TODO: Move this (and other cleanup) to an async worker eventually.
14403 */
14404 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14405 intel_cstate = to_intel_crtc_state(crtc->state);
14406
14407 if (dev_priv->display.optimize_watermarks)
14408 dev_priv->display.optimize_watermarks(intel_cstate);
14409 }
14410
14411 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14412 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14413
14414 if (put_domains[i])
14415 modeset_put_power_domains(dev_priv, put_domains[i]);
14416
14417 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
14418 }
14419
Lyude656d1b82016-08-17 15:55:54 -040014420 if (IS_SKYLAKE(dev_priv) && intel_state->modeset &&
14421 skl_can_enable_sagv(state))
14422 skl_enable_sagv(dev_priv);
14423
Daniel Vetter94f05022016-06-14 18:01:00 +020014424 drm_atomic_helper_commit_hw_done(state);
14425
Daniel Vetter5a21b662016-05-24 17:13:53 +020014426 if (intel_state->modeset)
14427 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14428
14429 mutex_lock(&dev->struct_mutex);
14430 drm_atomic_helper_cleanup_planes(dev, state);
14431 mutex_unlock(&dev->struct_mutex);
14432
Daniel Vetterea0000f2016-06-13 16:13:46 +020014433 drm_atomic_helper_commit_cleanup_done(state);
14434
Maarten Lankhorstee165b12015-08-05 12:37:00 +020014435 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014436
Mika Kuoppala75714942015-12-16 09:26:48 +020014437 /* As one of the primary mmio accessors, KMS has a high likelihood
14438 * of triggering bugs in unclaimed access. After we finish
14439 * modesetting, see if an error has been flagged, and if so
14440 * enable debugging for the next modeset - and hope we catch
14441 * the culprit.
14442 *
14443 * XXX note that we assume display power is on at this point.
14444 * This might hold true now but we need to add pm helper to check
14445 * unclaimed only when the hardware is on, as atomic commits
14446 * can happen also when the device is completely off.
14447 */
14448 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014449}
14450
14451static void intel_atomic_commit_work(struct work_struct *work)
14452{
14453 struct drm_atomic_state *state = container_of(work,
14454 struct drm_atomic_state,
14455 commit_work);
14456 intel_atomic_commit_tail(state);
14457}
14458
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014459static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14460{
14461 struct drm_plane_state *old_plane_state;
14462 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014463 int i;
14464
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014465 for_each_plane_in_state(state, plane, old_plane_state, i)
14466 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14467 intel_fb_obj(plane->state->fb),
14468 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014469}
14470
Daniel Vetter94f05022016-06-14 18:01:00 +020014471/**
14472 * intel_atomic_commit - commit validated state object
14473 * @dev: DRM device
14474 * @state: the top-level driver state object
14475 * @nonblock: nonblocking commit
14476 *
14477 * This function commits a top-level state object that has been validated
14478 * with drm_atomic_helper_check().
14479 *
14480 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14481 * nonblocking commits are only safe for pure plane updates. Everything else
14482 * should work though.
14483 *
14484 * RETURNS
14485 * Zero for success or -errno.
14486 */
14487static int intel_atomic_commit(struct drm_device *dev,
14488 struct drm_atomic_state *state,
14489 bool nonblock)
14490{
14491 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014492 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014493 int ret = 0;
14494
14495 if (intel_state->modeset && nonblock) {
14496 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14497 return -EINVAL;
14498 }
14499
14500 ret = drm_atomic_helper_setup_commit(state, nonblock);
14501 if (ret)
14502 return ret;
14503
14504 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
14505
14506 ret = intel_atomic_prepare_commit(dev, state, nonblock);
14507 if (ret) {
14508 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
14509 return ret;
14510 }
14511
14512 drm_atomic_helper_swap_state(state, true);
14513 dev_priv->wm.distrust_bios_wm = false;
14514 dev_priv->wm.skl_results = intel_state->wm_results;
14515 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014516 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014517
14518 if (nonblock)
14519 queue_work(system_unbound_wq, &state->commit_work);
14520 else
14521 intel_atomic_commit_tail(state);
Mika Kuoppala75714942015-12-16 09:26:48 +020014522
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014523 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014524}
14525
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014526void intel_crtc_restore_mode(struct drm_crtc *crtc)
14527{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014528 struct drm_device *dev = crtc->dev;
14529 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014530 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014531 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014532
14533 state = drm_atomic_state_alloc(dev);
14534 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014535 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14536 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014537 return;
14538 }
14539
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014540 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014541
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014542retry:
14543 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14544 ret = PTR_ERR_OR_ZERO(crtc_state);
14545 if (!ret) {
14546 if (!crtc_state->active)
14547 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014548
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014549 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014550 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014551 }
14552
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014553 if (ret == -EDEADLK) {
14554 drm_atomic_state_clear(state);
14555 drm_modeset_backoff(state->acquire_ctx);
14556 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014557 }
14558
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014559 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014560out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014561 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014562}
14563
Bob Paauwea8784872016-07-15 14:59:02 +010014564/*
14565 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14566 * drm_atomic_helper_legacy_gamma_set() directly.
14567 */
14568static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14569 u16 *red, u16 *green, u16 *blue,
14570 uint32_t size)
14571{
14572 struct drm_device *dev = crtc->dev;
14573 struct drm_mode_config *config = &dev->mode_config;
14574 struct drm_crtc_state *state;
14575 int ret;
14576
14577 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14578 if (ret)
14579 return ret;
14580
14581 /*
14582 * Make sure we update the legacy properties so this works when
14583 * atomic is not enabled.
14584 */
14585
14586 state = crtc->state;
14587
14588 drm_object_property_set_value(&crtc->base,
14589 config->degamma_lut_property,
14590 (state->degamma_lut) ?
14591 state->degamma_lut->base.id : 0);
14592
14593 drm_object_property_set_value(&crtc->base,
14594 config->ctm_property,
14595 (state->ctm) ?
14596 state->ctm->base.id : 0);
14597
14598 drm_object_property_set_value(&crtc->base,
14599 config->gamma_lut_property,
14600 (state->gamma_lut) ?
14601 state->gamma_lut->base.id : 0);
14602
14603 return 0;
14604}
14605
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014606static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014607 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014608 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014609 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014610 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014611 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014612 .atomic_duplicate_state = intel_crtc_duplicate_state,
14613 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014614};
14615
Matt Roper6beb8c232014-12-01 15:40:14 -080014616/**
14617 * intel_prepare_plane_fb - Prepare fb for usage on plane
14618 * @plane: drm plane to prepare for
14619 * @fb: framebuffer to prepare for presentation
14620 *
14621 * Prepares a framebuffer for usage on a display plane. Generally this
14622 * involves pinning the underlying object and updating the frontbuffer tracking
14623 * bits. Some older platforms need special physical address handling for
14624 * cursor planes.
14625 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014626 * Must be called with struct_mutex held.
14627 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014628 * Returns 0 on success, negative error code on failure.
14629 */
14630int
14631intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014632 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014633{
14634 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014635 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014636 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014637 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc37efb92016-06-17 08:28:47 +010014638 struct reservation_object *resv;
Matt Roper6beb8c232014-12-01 15:40:14 -080014639 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070014640
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014641 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014642 return 0;
14643
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014644 if (old_obj) {
14645 struct drm_crtc_state *crtc_state =
14646 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14647
14648 /* Big Hammer, we also need to ensure that any pending
14649 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14650 * current scanout is retired before unpinning the old
14651 * framebuffer. Note that we rely on userspace rendering
14652 * into the buffer attached to the pipe they are waiting
14653 * on. If not, userspace generates a GPU hang with IPEHR
14654 * point to the MI_WAIT_FOR_EVENT.
14655 *
14656 * This should only fail upon a hung GPU, in which case we
14657 * can safely continue.
14658 */
14659 if (needs_modeset(crtc_state))
14660 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014661 if (ret) {
14662 /* GPU hangs should have been swallowed by the wait */
14663 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014664 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014665 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014666 }
14667
Chris Wilsonc37efb92016-06-17 08:28:47 +010014668 if (!obj)
14669 return 0;
14670
Daniel Vetter5a21b662016-05-24 17:13:53 +020014671 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010014672 resv = i915_gem_object_get_dmabuf_resv(obj);
14673 if (resv) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014674 long lret;
14675
Chris Wilsonc37efb92016-06-17 08:28:47 +010014676 lret = reservation_object_wait_timeout_rcu(resv, false, true,
Daniel Vetter5a21b662016-05-24 17:13:53 +020014677 MAX_SCHEDULE_TIMEOUT);
14678 if (lret == -ERESTARTSYS)
14679 return lret;
14680
14681 WARN(lret < 0, "waiting returns %li\n", lret);
14682 }
14683
Chris Wilsonc37efb92016-06-17 08:28:47 +010014684 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014685 INTEL_INFO(dev)->cursor_needs_physical) {
14686 int align = IS_I830(dev) ? 16 * 1024 : 256;
14687 ret = i915_gem_object_attach_phys(obj, align);
14688 if (ret)
14689 DRM_DEBUG_KMS("failed to attach phys object\n");
14690 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014691 struct i915_vma *vma;
14692
14693 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
14694 if (IS_ERR(vma))
14695 ret = PTR_ERR(vma);
Matt Roper6beb8c232014-12-01 15:40:14 -080014696 }
14697
Chris Wilsonc37efb92016-06-17 08:28:47 +010014698 if (ret == 0) {
Chris Wilson27c01aa2016-08-04 07:52:30 +010014699 to_intel_plane_state(new_state)->wait_req =
Chris Wilsond72d9082016-08-04 07:52:31 +010014700 i915_gem_active_get(&obj->last_write,
14701 &obj->base.dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014702 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014703
Matt Roper6beb8c232014-12-01 15:40:14 -080014704 return ret;
14705}
14706
Matt Roper38f3ce32014-12-02 07:45:25 -080014707/**
14708 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14709 * @plane: drm plane to clean up for
14710 * @fb: old framebuffer that was on plane
14711 *
14712 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014713 *
14714 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014715 */
14716void
14717intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014718 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014719{
14720 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014721 struct intel_plane_state *old_intel_state;
Keith Packard84978252016-07-31 00:54:51 -070014722 struct intel_plane_state *intel_state = to_intel_plane_state(plane->state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014723 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14724 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014725
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014726 old_intel_state = to_intel_plane_state(old_state);
14727
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014728 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014729 return;
14730
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014731 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14732 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014733 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014734
Keith Packard84978252016-07-31 00:54:51 -070014735 i915_gem_request_assign(&intel_state->wait_req, NULL);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014736 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014737}
14738
Chandra Konduru6156a452015-04-27 13:48:39 -070014739int
14740skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14741{
14742 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014743 int crtc_clock, cdclk;
14744
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014745 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014746 return DRM_PLANE_HELPER_NO_SCALING;
14747
Chandra Konduru6156a452015-04-27 13:48:39 -070014748 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014749 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014750
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014751 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014752 return DRM_PLANE_HELPER_NO_SCALING;
14753
14754 /*
14755 * skl max scale is lower of:
14756 * close to 3 but not 3, -1 is for that purpose
14757 * or
14758 * cdclk/crtc_clock
14759 */
14760 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14761
14762 return max_scale;
14763}
14764
Matt Roper465c1202014-05-29 08:06:54 -070014765static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014766intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014767 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014768 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014769{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014770 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014771 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014772 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014773 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14774 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014775 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014776
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014777 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014778 /* use scaler when colorkey is not required */
14779 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14780 min_scale = 1;
14781 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14782 }
Sonika Jindald8106362015-04-10 14:37:28 +053014783 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014784 }
Sonika Jindald8106362015-04-10 14:37:28 +053014785
Daniel Vettercc926382016-08-15 10:41:47 +020014786 ret = drm_plane_helper_check_state(&state->base,
14787 &state->clip,
14788 min_scale, max_scale,
14789 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014790 if (ret)
14791 return ret;
14792
Daniel Vettercc926382016-08-15 10:41:47 +020014793 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014794 return 0;
14795
14796 if (INTEL_GEN(dev_priv) >= 9) {
14797 ret = skl_check_plane_surface(state);
14798 if (ret)
14799 return ret;
14800 }
14801
14802 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014803}
14804
Daniel Vetter5a21b662016-05-24 17:13:53 +020014805static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14806 struct drm_crtc_state *old_crtc_state)
14807{
14808 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014809 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14811 struct intel_crtc_state *old_intel_state =
14812 to_intel_crtc_state(old_crtc_state);
14813 bool modeset = needs_modeset(crtc->state);
Lyude62e0fb82016-08-22 12:50:08 -040014814 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014815
14816 /* Perform vblank evasion around commit operation */
14817 intel_pipe_update_start(intel_crtc);
14818
14819 if (modeset)
14820 return;
14821
14822 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14823 intel_color_set_csc(crtc->state);
14824 intel_color_load_luts(crtc->state);
14825 }
14826
14827 if (to_intel_crtc_state(crtc->state)->update_pipe)
14828 intel_update_pipe_config(intel_crtc, old_intel_state);
Lyude62e0fb82016-08-22 12:50:08 -040014829 else if (INTEL_GEN(dev_priv) >= 9) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014830 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014831
14832 I915_WRITE(PIPE_WM_LINETIME(pipe),
14833 dev_priv->wm.skl_hw.wm_linetime[pipe]);
14834 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014835}
14836
14837static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14838 struct drm_crtc_state *old_crtc_state)
14839{
14840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14841
14842 intel_pipe_update_end(intel_crtc, NULL);
14843}
14844
Matt Ropercf4c7c12014-12-04 10:27:42 -080014845/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014846 * intel_plane_destroy - destroy a plane
14847 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014848 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014849 * Common destruction function for all types of planes (primary, cursor,
14850 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014851 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014852void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014853{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014854 if (!plane)
14855 return;
14856
Matt Roper465c1202014-05-29 08:06:54 -070014857 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014858 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014859}
14860
Matt Roper65a3fea2015-01-21 16:35:42 -080014861const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014862 .update_plane = drm_atomic_helper_update_plane,
14863 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014864 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014865 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014866 .atomic_get_property = intel_plane_atomic_get_property,
14867 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014868 .atomic_duplicate_state = intel_plane_duplicate_state,
14869 .atomic_destroy_state = intel_plane_destroy_state,
14870
Matt Roper465c1202014-05-29 08:06:54 -070014871};
14872
14873static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14874 int pipe)
14875{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014876 struct intel_plane *primary = NULL;
14877 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014878 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014879 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014880 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014881
14882 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014883 if (!primary)
14884 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014885
Matt Roper8e7d6882015-01-21 16:35:41 -080014886 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014887 if (!state)
14888 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014889 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014890
Matt Roper465c1202014-05-29 08:06:54 -070014891 primary->can_scale = false;
14892 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014893 if (INTEL_INFO(dev)->gen >= 9) {
14894 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014895 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014896 }
Matt Roper465c1202014-05-29 08:06:54 -070014897 primary->pipe = pipe;
14898 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014899 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014900 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014901 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14902 primary->plane = !pipe;
14903
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014904 if (INTEL_INFO(dev)->gen >= 9) {
14905 intel_primary_formats = skl_primary_formats;
14906 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014907
14908 primary->update_plane = skylake_update_primary_plane;
14909 primary->disable_plane = skylake_disable_primary_plane;
14910 } else if (HAS_PCH_SPLIT(dev)) {
14911 intel_primary_formats = i965_primary_formats;
14912 num_formats = ARRAY_SIZE(i965_primary_formats);
14913
14914 primary->update_plane = ironlake_update_primary_plane;
14915 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014916 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014917 intel_primary_formats = i965_primary_formats;
14918 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014919
14920 primary->update_plane = i9xx_update_primary_plane;
14921 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014922 } else {
14923 intel_primary_formats = i8xx_primary_formats;
14924 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014925
14926 primary->update_plane = i9xx_update_primary_plane;
14927 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014928 }
14929
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014930 if (INTEL_INFO(dev)->gen >= 9)
14931 ret = drm_universal_plane_init(dev, &primary->base, 0,
14932 &intel_plane_funcs,
14933 intel_primary_formats, num_formats,
14934 DRM_PLANE_TYPE_PRIMARY,
14935 "plane 1%c", pipe_name(pipe));
14936 else if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14937 ret = drm_universal_plane_init(dev, &primary->base, 0,
14938 &intel_plane_funcs,
14939 intel_primary_formats, num_formats,
14940 DRM_PLANE_TYPE_PRIMARY,
14941 "primary %c", pipe_name(pipe));
14942 else
14943 ret = drm_universal_plane_init(dev, &primary->base, 0,
14944 &intel_plane_funcs,
14945 intel_primary_formats, num_formats,
14946 DRM_PLANE_TYPE_PRIMARY,
14947 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014948 if (ret)
14949 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014950
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014951 if (INTEL_INFO(dev)->gen >= 4)
14952 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014953
Matt Roperea2c67b2014-12-23 10:41:52 -080014954 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14955
Matt Roper465c1202014-05-29 08:06:54 -070014956 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014957
14958fail:
14959 kfree(state);
14960 kfree(primary);
14961
14962 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014963}
14964
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014965void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14966{
14967 if (!dev->mode_config.rotation_property) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030014968 unsigned long flags = DRM_ROTATE_0 |
14969 DRM_ROTATE_180;
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014970
14971 if (INTEL_INFO(dev)->gen >= 9)
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030014972 flags |= DRM_ROTATE_90 | DRM_ROTATE_270;
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014973
14974 dev->mode_config.rotation_property =
14975 drm_mode_create_rotation_property(dev, flags);
14976 }
14977 if (dev->mode_config.rotation_property)
14978 drm_object_attach_property(&plane->base.base,
14979 dev->mode_config.rotation_property,
14980 plane->base.state->rotation);
14981}
14982
Matt Roper3d7d6512014-06-10 08:28:13 -070014983static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014984intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014985 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014986 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014987{
Matt Roper2b875c22014-12-01 15:40:13 -080014988 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014989 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014990 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014991 unsigned stride;
14992 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014993
Ville Syrjäläf8856a42016-07-26 19:07:00 +030014994 ret = drm_plane_helper_check_state(&state->base,
14995 &state->clip,
14996 DRM_PLANE_HELPER_NO_SCALING,
14997 DRM_PLANE_HELPER_NO_SCALING,
14998 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014999 if (ret)
15000 return ret;
15001
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015002 /* if we want to turn off the cursor ignore width and height */
15003 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015004 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015005
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015006 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015007 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015008 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15009 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015010 return -EINVAL;
15011 }
15012
Matt Roperea2c67b2014-12-23 10:41:52 -080015013 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15014 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015015 DRM_DEBUG_KMS("buffer is too small\n");
15016 return -ENOMEM;
15017 }
15018
Ville Syrjälä3a656b52015-03-09 21:08:37 +020015019 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015020 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015021 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015022 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015023
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015024 /*
15025 * There's something wrong with the cursor on CHV pipe C.
15026 * If it straddles the left edge of the screen then
15027 * moving it away from the edge or disabling it often
15028 * results in a pipe underrun, and often that can lead to
15029 * dead pipe (constant underrun reported, and it scans
15030 * out just a solid color). To recover from that, the
15031 * display power well must be turned off and on again.
15032 * Refuse the put the cursor into that compromised position.
15033 */
15034 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015035 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015036 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15037 return -EINVAL;
15038 }
15039
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015040 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015041}
15042
Matt Roperf4a2cf22014-12-01 15:40:12 -080015043static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015044intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015045 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015046{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15048
15049 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015050 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015051}
15052
15053static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015054intel_update_cursor_plane(struct drm_plane *plane,
15055 const struct intel_crtc_state *crtc_state,
15056 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015057{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015058 struct drm_crtc *crtc = crtc_state->base.crtc;
15059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080015060 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080015061 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015062 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015063
Matt Roperf4a2cf22014-12-01 15:40:12 -080015064 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015065 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080015066 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015067 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015068 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015069 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015070
Gustavo Padovana912f122014-12-01 15:40:10 -080015071 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015072 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015073}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015074
Matt Roper3d7d6512014-06-10 08:28:13 -070015075static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
15076 int pipe)
15077{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015078 struct intel_plane *cursor = NULL;
15079 struct intel_plane_state *state = NULL;
15080 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015081
15082 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015083 if (!cursor)
15084 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070015085
Matt Roper8e7d6882015-01-21 16:35:41 -080015086 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015087 if (!state)
15088 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080015089 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015090
Matt Roper3d7d6512014-06-10 08:28:13 -070015091 cursor->can_scale = false;
15092 cursor->max_downscale = 1;
15093 cursor->pipe = pipe;
15094 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015095 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015096 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015097 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015098 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015099
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015100 ret = drm_universal_plane_init(dev, &cursor->base, 0,
15101 &intel_plane_funcs,
15102 intel_cursor_formats,
15103 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015104 DRM_PLANE_TYPE_CURSOR,
15105 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015106 if (ret)
15107 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015108
15109 if (INTEL_INFO(dev)->gen >= 4) {
15110 if (!dev->mode_config.rotation_property)
15111 dev->mode_config.rotation_property =
15112 drm_mode_create_rotation_property(dev,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030015113 DRM_ROTATE_0 |
15114 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015115 if (dev->mode_config.rotation_property)
15116 drm_object_attach_property(&cursor->base.base,
15117 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080015118 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015119 }
15120
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015121 if (INTEL_INFO(dev)->gen >=9)
15122 state->scaler_id = -1;
15123
Matt Roperea2c67b2014-12-23 10:41:52 -080015124 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15125
Matt Roper3d7d6512014-06-10 08:28:13 -070015126 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015127
15128fail:
15129 kfree(state);
15130 kfree(cursor);
15131
15132 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015133}
15134
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015135static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
15136 struct intel_crtc_state *crtc_state)
15137{
15138 int i;
15139 struct intel_scaler *intel_scaler;
15140 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
15141
15142 for (i = 0; i < intel_crtc->num_scalers; i++) {
15143 intel_scaler = &scaler_state->scalers[i];
15144 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015145 intel_scaler->mode = PS_SCALER_MODE_DYN;
15146 }
15147
15148 scaler_state->scaler_id = -1;
15149}
15150
Hannes Ederb358d0a2008-12-18 21:18:47 +010015151static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015152{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015153 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015154 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015155 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015156 struct drm_plane *primary = NULL;
15157 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015158 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015159
Daniel Vetter955382f2013-09-19 14:05:45 +020015160 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080015161 if (intel_crtc == NULL)
15162 return;
15163
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015164 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
15165 if (!crtc_state)
15166 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015167 intel_crtc->config = crtc_state;
15168 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015169 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015170
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015171 /* initialize shared scalers */
15172 if (INTEL_INFO(dev)->gen >= 9) {
15173 if (pipe == PIPE_C)
15174 intel_crtc->num_scalers = 1;
15175 else
15176 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15177
15178 skl_init_scalers(dev, intel_crtc, crtc_state);
15179 }
15180
Matt Roper465c1202014-05-29 08:06:54 -070015181 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015182 if (!primary)
15183 goto fail;
15184
15185 cursor = intel_cursor_plane_create(dev, pipe);
15186 if (!cursor)
15187 goto fail;
15188
Matt Roper465c1202014-05-29 08:06:54 -070015189 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015190 cursor, &intel_crtc_funcs,
15191 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015192 if (ret)
15193 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015194
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015195 /*
15196 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020015197 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015198 */
Jesse Barnes80824002009-09-10 15:28:06 -070015199 intel_crtc->pipe = pipe;
15200 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010015201 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080015202 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010015203 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070015204 }
15205
Chris Wilson4b0e3332014-05-30 16:35:26 +030015206 intel_crtc->cursor_base = ~0;
15207 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015208 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015209
Ville Syrjälä852eb002015-06-24 22:00:07 +030015210 intel_crtc->wm.cxsr_allowed = true;
15211
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015212 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15213 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
15214 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
15215 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
15216
Jesse Barnes79e53942008-11-07 14:24:08 -080015217 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015218
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015219 intel_color_init(&intel_crtc->base);
15220
Daniel Vetter87b6b102014-05-15 15:33:46 +020015221 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015222 return;
15223
15224fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030015225 intel_plane_destroy(primary);
15226 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015227 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015228 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080015229}
15230
Jesse Barnes752aa882013-10-31 18:55:49 +020015231enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15232{
15233 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015234 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015235
Rob Clark51fd3712013-11-19 12:10:12 -050015236 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015237
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015238 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015239 return INVALID_PIPE;
15240
15241 return to_intel_crtc(encoder->crtc)->pipe;
15242}
15243
Carl Worth08d7b3d2009-04-29 14:43:54 -070015244int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015245 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015246{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015247 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015248 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015249 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015250
Rob Clark7707e652014-07-17 23:30:04 -040015251 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015252 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015253 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015254
Rob Clark7707e652014-07-17 23:30:04 -040015255 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015256 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015257
Daniel Vetterc05422d2009-08-11 16:05:30 +020015258 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015259}
15260
Daniel Vetter66a92782012-07-12 20:08:18 +020015261static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015262{
Daniel Vetter66a92782012-07-12 20:08:18 +020015263 struct drm_device *dev = encoder->base.dev;
15264 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015265 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015266 int entry = 0;
15267
Damien Lespiaub2784e12014-08-05 11:29:37 +010015268 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015269 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015270 index_mask |= (1 << entry);
15271
Jesse Barnes79e53942008-11-07 14:24:08 -080015272 entry++;
15273 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015274
Jesse Barnes79e53942008-11-07 14:24:08 -080015275 return index_mask;
15276}
15277
Chris Wilson4d302442010-12-14 19:21:29 +000015278static bool has_edp_a(struct drm_device *dev)
15279{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015280 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4d302442010-12-14 19:21:29 +000015281
15282 if (!IS_MOBILE(dev))
15283 return false;
15284
15285 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15286 return false;
15287
Damien Lespiaue3589902014-02-07 19:12:50 +000015288 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015289 return false;
15290
15291 return true;
15292}
15293
Jesse Barnes84b4e042014-06-25 08:24:29 -070015294static bool intel_crt_present(struct drm_device *dev)
15295{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015296 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes84b4e042014-06-25 08:24:29 -070015297
Damien Lespiau884497e2013-12-03 13:56:23 +000015298 if (INTEL_INFO(dev)->gen >= 9)
15299 return false;
15300
Damien Lespiaucf404ce2014-10-01 20:04:15 +010015301 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015302 return false;
15303
15304 if (IS_CHERRYVIEW(dev))
15305 return false;
15306
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015307 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
15308 return false;
15309
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015310 /* DDI E can't be used if DDI A requires 4 lanes */
15311 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
15312 return false;
15313
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015314 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015315 return false;
15316
15317 return true;
15318}
15319
Imre Deak8090ba82016-08-10 14:07:33 +030015320void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15321{
15322 int pps_num;
15323 int pps_idx;
15324
15325 if (HAS_DDI(dev_priv))
15326 return;
15327 /*
15328 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15329 * everywhere where registers can be write protected.
15330 */
15331 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15332 pps_num = 2;
15333 else
15334 pps_num = 1;
15335
15336 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15337 u32 val = I915_READ(PP_CONTROL(pps_idx));
15338
15339 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15340 I915_WRITE(PP_CONTROL(pps_idx), val);
15341 }
15342}
15343
Imre Deak44cb7342016-08-10 14:07:29 +030015344static void intel_pps_init(struct drm_i915_private *dev_priv)
15345{
15346 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15347 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15348 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15349 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15350 else
15351 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015352
15353 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015354}
15355
Jesse Barnes79e53942008-11-07 14:24:08 -080015356static void intel_setup_outputs(struct drm_device *dev)
15357{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015358 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4ef69c72010-09-09 15:14:28 +010015359 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015360 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015361
Imre Deak44cb7342016-08-10 14:07:29 +030015362 intel_pps_init(dev_priv);
15363
Imre Deak97a824e12016-06-21 11:51:47 +030015364 /*
15365 * intel_edp_init_connector() depends on this completing first, to
15366 * prevent the registeration of both eDP and LVDS and the incorrect
15367 * sharing of the PPS.
15368 */
Daniel Vetterc9093352013-06-06 22:22:47 +020015369 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015370
Jesse Barnes84b4e042014-06-25 08:24:29 -070015371 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020015372 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015373
Vandana Kannanc776eb22014-08-19 12:05:01 +053015374 if (IS_BROXTON(dev)) {
15375 /*
15376 * FIXME: Broxton doesn't support port detection via the
15377 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15378 * detect the ports.
15379 */
15380 intel_ddi_init(dev, PORT_A);
15381 intel_ddi_init(dev, PORT_B);
15382 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015383
15384 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053015385 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015386 int found;
15387
Jesse Barnesde31fac2015-03-06 15:53:32 -080015388 /*
15389 * Haswell uses DDI functions to detect digital outputs.
15390 * On SKL pre-D0 the strap isn't connected, so we assume
15391 * it's there.
15392 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015393 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015394 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015395 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015396 intel_ddi_init(dev, PORT_A);
15397
15398 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15399 * register */
15400 found = I915_READ(SFUSE_STRAP);
15401
15402 if (found & SFUSE_STRAP_DDIB_DETECTED)
15403 intel_ddi_init(dev, PORT_B);
15404 if (found & SFUSE_STRAP_DDIC_DETECTED)
15405 intel_ddi_init(dev, PORT_C);
15406 if (found & SFUSE_STRAP_DDID_DETECTED)
15407 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015408 /*
15409 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15410 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015411 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015412 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15413 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15414 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15415 intel_ddi_init(dev, PORT_E);
15416
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015417 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015418 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020015419 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015420
15421 if (has_edp_a(dev))
15422 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015423
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015424 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015425 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015426 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015427 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015428 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015429 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015430 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015431 }
15432
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015433 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015434 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015435
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015436 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015437 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015438
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015439 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015440 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015441
Daniel Vetter270b3042012-10-27 15:52:05 +020015442 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015443 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080015444 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015445 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015446
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015447 /*
15448 * The DP_DETECTED bit is the latched state of the DDC
15449 * SDA pin at boot. However since eDP doesn't require DDC
15450 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15451 * eDP ports may have been muxed to an alternate function.
15452 * Thus we can't rely on the DP_DETECTED bit alone to detect
15453 * eDP ports. Consult the VBT as well as DP_DETECTED to
15454 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015455 *
15456 * Sadly the straps seem to be missing sometimes even for HDMI
15457 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15458 * and VBT for the presence of the port. Additionally we can't
15459 * trust the port type the VBT declares as we've seen at least
15460 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015461 */
Chris Wilson457c52d2016-06-01 08:27:50 +010015462 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015463 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15464 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015465 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015466 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015467 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015468
Chris Wilson457c52d2016-06-01 08:27:50 +010015469 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015470 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15471 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015472 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015473 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015474 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015475
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015476 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015477 /*
15478 * eDP not supported on port D,
15479 * so no need to worry about it
15480 */
15481 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15482 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015483 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015484 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15485 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015486 }
15487
Jani Nikula3cfca972013-08-27 15:12:26 +030015488 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020015489 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015490 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015491
Paulo Zanonie2debe92013-02-18 19:00:27 -030015492 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015493 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015494 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015495 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015496 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015497 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015498 }
Ma Ling27185ae2009-08-24 13:50:23 +080015499
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015500 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015501 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015502 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015503
15504 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015505
Paulo Zanonie2debe92013-02-18 19:00:27 -030015506 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015507 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015508 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015509 }
Ma Ling27185ae2009-08-24 13:50:23 +080015510
Paulo Zanonie2debe92013-02-18 19:00:27 -030015511 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015512
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015513 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015514 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015515 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015516 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015517 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015518 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015519 }
Ma Ling27185ae2009-08-24 13:50:23 +080015520
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015521 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030015522 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015523 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070015524 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015525 intel_dvo_init(dev);
15526
Zhenyu Wang103a1962009-11-27 11:44:36 +080015527 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015528 intel_tv_init(dev);
15529
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080015530 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015531
Damien Lespiaub2784e12014-08-05 11:29:37 +010015532 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015533 encoder->base.possible_crtcs = encoder->crtc_mask;
15534 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015535 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015536 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015537
Paulo Zanonidde86e22012-12-01 12:04:25 -020015538 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020015539
15540 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015541}
15542
15543static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15544{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015545 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015546 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015547
Daniel Vetteref2d6332014-02-10 18:00:38 +010015548 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015549 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015550 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015551 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015552 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015553 kfree(intel_fb);
15554}
15555
15556static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015557 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015558 unsigned int *handle)
15559{
15560 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015561 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015562
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015563 if (obj->userptr.mm) {
15564 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15565 return -EINVAL;
15566 }
15567
Chris Wilson05394f32010-11-08 19:18:58 +000015568 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015569}
15570
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015571static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15572 struct drm_file *file,
15573 unsigned flags, unsigned color,
15574 struct drm_clip_rect *clips,
15575 unsigned num_clips)
15576{
15577 struct drm_device *dev = fb->dev;
15578 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15579 struct drm_i915_gem_object *obj = intel_fb->obj;
15580
15581 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015582 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015583 mutex_unlock(&dev->struct_mutex);
15584
15585 return 0;
15586}
15587
Jesse Barnes79e53942008-11-07 14:24:08 -080015588static const struct drm_framebuffer_funcs intel_fb_funcs = {
15589 .destroy = intel_user_framebuffer_destroy,
15590 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015591 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015592};
15593
Damien Lespiaub3218032015-02-27 11:15:18 +000015594static
15595u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
15596 uint32_t pixel_format)
15597{
15598 u32 gen = INTEL_INFO(dev)->gen;
15599
15600 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015601 int cpp = drm_format_plane_cpp(pixel_format, 0);
15602
Damien Lespiaub3218032015-02-27 11:15:18 +000015603 /* "The stride in bytes must not exceed the of the size of 8K
15604 * pixels and 32K bytes."
15605 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015606 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080015607 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015608 return 32*1024;
15609 } else if (gen >= 4) {
15610 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15611 return 16*1024;
15612 else
15613 return 32*1024;
15614 } else if (gen >= 3) {
15615 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15616 return 8*1024;
15617 else
15618 return 16*1024;
15619 } else {
15620 /* XXX DSPC is limited to 4k tiled */
15621 return 8*1024;
15622 }
15623}
15624
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015625static int intel_framebuffer_init(struct drm_device *dev,
15626 struct intel_framebuffer *intel_fb,
15627 struct drm_mode_fb_cmd2 *mode_cmd,
15628 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015629{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015630 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015631 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015632 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015633 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080015634
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015635 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15636
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015637 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015638 /*
15639 * If there's a fence, enforce that
15640 * the fb modifier and tiling mode match.
15641 */
15642 if (tiling != I915_TILING_NONE &&
15643 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015644 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15645 return -EINVAL;
15646 }
15647 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015648 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015649 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015650 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015651 DRM_DEBUG("No Y tiling for legacy addfb\n");
15652 return -EINVAL;
15653 }
15654 }
15655
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015656 /* Passed in modifier sanity checking. */
15657 switch (mode_cmd->modifier[0]) {
15658 case I915_FORMAT_MOD_Y_TILED:
15659 case I915_FORMAT_MOD_Yf_TILED:
15660 if (INTEL_INFO(dev)->gen < 9) {
15661 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15662 mode_cmd->modifier[0]);
15663 return -EINVAL;
15664 }
15665 case DRM_FORMAT_MOD_NONE:
15666 case I915_FORMAT_MOD_X_TILED:
15667 break;
15668 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015669 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15670 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015671 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015672 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015673
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015674 /*
15675 * gen2/3 display engine uses the fence if present,
15676 * so the tiling mode must match the fb modifier exactly.
15677 */
15678 if (INTEL_INFO(dev_priv)->gen < 4 &&
15679 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15680 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15681 return -EINVAL;
15682 }
15683
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015684 stride_alignment = intel_fb_stride_alignment(dev_priv,
15685 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015686 mode_cmd->pixel_format);
15687 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15688 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15689 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015690 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015691 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015692
Damien Lespiaub3218032015-02-27 11:15:18 +000015693 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
15694 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015695 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015696 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15697 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015698 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015699 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015700 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015701 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015702
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015703 /*
15704 * If there's a fence, enforce that
15705 * the fb pitch and fence stride match.
15706 */
15707 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015708 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015709 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015710 mode_cmd->pitches[0],
15711 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015712 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015713 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015714
Ville Syrjälä57779d02012-10-31 17:50:14 +020015715 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015716 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015717 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015718 case DRM_FORMAT_RGB565:
15719 case DRM_FORMAT_XRGB8888:
15720 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015721 break;
15722 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015723 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015724 DRM_DEBUG("unsupported pixel format: %s\n",
15725 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015726 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015727 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015728 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015729 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080015730 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
15731 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015732 DRM_DEBUG("unsupported pixel format: %s\n",
15733 drm_get_format_name(mode_cmd->pixel_format));
15734 return -EINVAL;
15735 }
15736 break;
15737 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015738 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015739 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015740 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015741 DRM_DEBUG("unsupported pixel format: %s\n",
15742 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015743 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015744 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015745 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015746 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080015747 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010015748 DRM_DEBUG("unsupported pixel format: %s\n",
15749 drm_get_format_name(mode_cmd->pixel_format));
15750 return -EINVAL;
15751 }
15752 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015753 case DRM_FORMAT_YUYV:
15754 case DRM_FORMAT_UYVY:
15755 case DRM_FORMAT_YVYU:
15756 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015757 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015758 DRM_DEBUG("unsupported pixel format: %s\n",
15759 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015760 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015761 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015762 break;
15763 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015764 DRM_DEBUG("unsupported pixel format: %s\n",
15765 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010015766 return -EINVAL;
15767 }
15768
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015769 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15770 if (mode_cmd->offsets[0] != 0)
15771 return -EINVAL;
15772
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015773 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15774 intel_fb->obj = obj;
15775
Ville Syrjälä6687c902015-09-15 13:16:41 +030015776 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15777 if (ret)
15778 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015779
Jesse Barnes79e53942008-11-07 14:24:08 -080015780 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15781 if (ret) {
15782 DRM_ERROR("framebuffer init failed %d\n", ret);
15783 return ret;
15784 }
15785
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015786 intel_fb->obj->framebuffer_references++;
15787
Jesse Barnes79e53942008-11-07 14:24:08 -080015788 return 0;
15789}
15790
Jesse Barnes79e53942008-11-07 14:24:08 -080015791static struct drm_framebuffer *
15792intel_user_framebuffer_create(struct drm_device *dev,
15793 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020015794 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015795{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015796 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015797 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015798 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015799
Chris Wilson03ac0642016-07-20 13:31:51 +010015800 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15801 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015802 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015803
Daniel Vetter92907cb2015-11-23 09:04:05 +010015804 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015805 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010015806 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015807
15808 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015809}
15810
Daniel Vetter06957262015-08-10 13:34:08 +020015811#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020015812static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020015813{
15814}
15815#endif
15816
Jesse Barnes79e53942008-11-07 14:24:08 -080015817static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015818 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015819 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015820 .atomic_check = intel_atomic_check,
15821 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015822 .atomic_state_alloc = intel_atomic_state_alloc,
15823 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015824};
15825
Imre Deak88212942016-03-16 13:38:53 +020015826/**
15827 * intel_init_display_hooks - initialize the display modesetting hooks
15828 * @dev_priv: device private
15829 */
15830void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015831{
Imre Deak88212942016-03-16 13:38:53 +020015832 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015833 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015834 dev_priv->display.get_initial_plane_config =
15835 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015836 dev_priv->display.crtc_compute_clock =
15837 haswell_crtc_compute_clock;
15838 dev_priv->display.crtc_enable = haswell_crtc_enable;
15839 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015840 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015841 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015842 dev_priv->display.get_initial_plane_config =
15843 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015844 dev_priv->display.crtc_compute_clock =
15845 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015846 dev_priv->display.crtc_enable = haswell_crtc_enable;
15847 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015848 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015849 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015850 dev_priv->display.get_initial_plane_config =
15851 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015852 dev_priv->display.crtc_compute_clock =
15853 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015854 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15855 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015856 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015857 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015858 dev_priv->display.get_initial_plane_config =
15859 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015860 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15861 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15862 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15863 } else if (IS_VALLEYVIEW(dev_priv)) {
15864 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15865 dev_priv->display.get_initial_plane_config =
15866 i9xx_get_initial_plane_config;
15867 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015868 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15869 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015870 } else if (IS_G4X(dev_priv)) {
15871 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15872 dev_priv->display.get_initial_plane_config =
15873 i9xx_get_initial_plane_config;
15874 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15875 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15876 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015877 } else if (IS_PINEVIEW(dev_priv)) {
15878 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15879 dev_priv->display.get_initial_plane_config =
15880 i9xx_get_initial_plane_config;
15881 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15882 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15883 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015884 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015885 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015886 dev_priv->display.get_initial_plane_config =
15887 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015888 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015889 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15890 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015891 } else {
15892 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15893 dev_priv->display.get_initial_plane_config =
15894 i9xx_get_initial_plane_config;
15895 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15896 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15897 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015898 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015899
Jesse Barnese70236a2009-09-21 10:42:27 -070015900 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020015901 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015902 dev_priv->display.get_display_clock_speed =
15903 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015904 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015905 dev_priv->display.get_display_clock_speed =
15906 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015907 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015908 dev_priv->display.get_display_clock_speed =
15909 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015910 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015911 dev_priv->display.get_display_clock_speed =
15912 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015913 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015914 dev_priv->display.get_display_clock_speed =
15915 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015916 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015917 dev_priv->display.get_display_clock_speed =
15918 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015919 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15920 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015921 dev_priv->display.get_display_clock_speed =
15922 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015923 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015924 dev_priv->display.get_display_clock_speed =
15925 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015926 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015927 dev_priv->display.get_display_clock_speed =
15928 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015929 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015930 dev_priv->display.get_display_clock_speed =
15931 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015932 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015933 dev_priv->display.get_display_clock_speed =
15934 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015935 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015936 dev_priv->display.get_display_clock_speed =
15937 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015938 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015939 dev_priv->display.get_display_clock_speed =
15940 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015941 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015942 dev_priv->display.get_display_clock_speed =
15943 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015944 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015945 dev_priv->display.get_display_clock_speed =
15946 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015947 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015948 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015949 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015950 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015951 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015952 dev_priv->display.get_display_clock_speed =
15953 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015954 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015955
Imre Deak88212942016-03-16 13:38:53 +020015956 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015957 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015958 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015959 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015960 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015961 /* FIXME: detect B0+ stepping and use auto training */
15962 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015963 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015964 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030015965 }
15966
15967 if (IS_BROADWELL(dev_priv)) {
15968 dev_priv->display.modeset_commit_cdclk =
15969 broadwell_modeset_commit_cdclk;
15970 dev_priv->display.modeset_calc_cdclk =
15971 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015972 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015973 dev_priv->display.modeset_commit_cdclk =
15974 valleyview_modeset_commit_cdclk;
15975 dev_priv->display.modeset_calc_cdclk =
15976 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015977 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015978 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030015979 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015980 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030015981 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030015982 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
15983 dev_priv->display.modeset_commit_cdclk =
15984 skl_modeset_commit_cdclk;
15985 dev_priv->display.modeset_calc_cdclk =
15986 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015987 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020015988
Lyude27082492016-08-24 07:48:10 +020015989 if (dev_priv->info.gen >= 9)
15990 dev_priv->display.update_crtcs = skl_update_crtcs;
15991 else
15992 dev_priv->display.update_crtcs = intel_update_crtcs;
15993
Daniel Vetter5a21b662016-05-24 17:13:53 +020015994 switch (INTEL_INFO(dev_priv)->gen) {
15995 case 2:
15996 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15997 break;
15998
15999 case 3:
16000 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16001 break;
16002
16003 case 4:
16004 case 5:
16005 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16006 break;
16007
16008 case 6:
16009 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16010 break;
16011 case 7:
16012 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16013 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16014 break;
16015 case 9:
16016 /* Drop through - unsupported since execlist only. */
16017 default:
16018 /* Default just returns -ENODEV to indicate unsupported */
16019 dev_priv->display.queue_flip = intel_default_queue_flip;
16020 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016021}
16022
Jesse Barnesb690e962010-07-19 13:53:12 -070016023/*
16024 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16025 * resume, or other times. This quirk makes sure that's the case for
16026 * affected systems.
16027 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016028static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016029{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016030 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016031
16032 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016033 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016034}
16035
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016036static void quirk_pipeb_force(struct drm_device *dev)
16037{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016038 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016039
16040 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16041 DRM_INFO("applying pipe b force quirk\n");
16042}
16043
Keith Packard435793d2011-07-12 14:56:22 -070016044/*
16045 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16046 */
16047static void quirk_ssc_force_disable(struct drm_device *dev)
16048{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016049 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016050 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016051 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016052}
16053
Carsten Emde4dca20e2012-03-15 15:56:26 +010016054/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016055 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16056 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016057 */
16058static void quirk_invert_brightness(struct drm_device *dev)
16059{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016060 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016061 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016062 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016063}
16064
Scot Doyle9c72cc62014-07-03 23:27:50 +000016065/* Some VBT's incorrectly indicate no backlight is present */
16066static void quirk_backlight_present(struct drm_device *dev)
16067{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016068 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016069 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16070 DRM_INFO("applying backlight present quirk\n");
16071}
16072
Jesse Barnesb690e962010-07-19 13:53:12 -070016073struct intel_quirk {
16074 int device;
16075 int subsystem_vendor;
16076 int subsystem_device;
16077 void (*hook)(struct drm_device *dev);
16078};
16079
Egbert Eich5f85f172012-10-14 15:46:38 +020016080/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16081struct intel_dmi_quirk {
16082 void (*hook)(struct drm_device *dev);
16083 const struct dmi_system_id (*dmi_id_list)[];
16084};
16085
16086static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16087{
16088 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16089 return 1;
16090}
16091
16092static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16093 {
16094 .dmi_id_list = &(const struct dmi_system_id[]) {
16095 {
16096 .callback = intel_dmi_reverse_brightness,
16097 .ident = "NCR Corporation",
16098 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16099 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16100 },
16101 },
16102 { } /* terminating entry */
16103 },
16104 .hook = quirk_invert_brightness,
16105 },
16106};
16107
Ben Widawskyc43b5632012-04-16 14:07:40 -070016108static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016109 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16110 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16111
Jesse Barnesb690e962010-07-19 13:53:12 -070016112 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16113 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16114
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016115 /* 830 needs to leave pipe A & dpll A up */
16116 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16117
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016118 /* 830 needs to leave pipe B & dpll B up */
16119 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16120
Keith Packard435793d2011-07-12 14:56:22 -070016121 /* Lenovo U160 cannot use SSC on LVDS */
16122 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016123
16124 /* Sony Vaio Y cannot use SSC on LVDS */
16125 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016126
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016127 /* Acer Aspire 5734Z must invert backlight brightness */
16128 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16129
16130 /* Acer/eMachines G725 */
16131 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16132
16133 /* Acer/eMachines e725 */
16134 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16135
16136 /* Acer/Packard Bell NCL20 */
16137 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16138
16139 /* Acer Aspire 4736Z */
16140 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016141
16142 /* Acer Aspire 5336 */
16143 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016144
16145 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16146 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016147
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016148 /* Acer C720 Chromebook (Core i3 4005U) */
16149 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16150
jens steinb2a96012014-10-28 20:25:53 +010016151 /* Apple Macbook 2,1 (Core 2 T7400) */
16152 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16153
Jani Nikula1b9448b02015-11-05 11:49:59 +020016154 /* Apple Macbook 4,1 */
16155 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16156
Scot Doyled4967d82014-07-03 23:27:52 +000016157 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16158 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016159
16160 /* HP Chromebook 14 (Celeron 2955U) */
16161 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016162
16163 /* Dell Chromebook 11 */
16164 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016165
16166 /* Dell Chromebook 11 (2015 version) */
16167 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016168};
16169
16170static void intel_init_quirks(struct drm_device *dev)
16171{
16172 struct pci_dev *d = dev->pdev;
16173 int i;
16174
16175 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16176 struct intel_quirk *q = &intel_quirks[i];
16177
16178 if (d->device == q->device &&
16179 (d->subsystem_vendor == q->subsystem_vendor ||
16180 q->subsystem_vendor == PCI_ANY_ID) &&
16181 (d->subsystem_device == q->subsystem_device ||
16182 q->subsystem_device == PCI_ANY_ID))
16183 q->hook(dev);
16184 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016185 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16186 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16187 intel_dmi_quirks[i].hook(dev);
16188 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016189}
16190
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016191/* Disable the VGA plane that we never use */
16192static void i915_disable_vga(struct drm_device *dev)
16193{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016194 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +030016195 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016196 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020016197 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016198
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016199 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016200 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016201 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016202 sr1 = inb(VGA_SR_DATA);
16203 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016204 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016205 udelay(300);
16206
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016207 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016208 POSTING_READ(vga_reg);
16209}
16210
Daniel Vetterf8175862012-04-10 15:50:11 +020016211void intel_modeset_init_hw(struct drm_device *dev)
16212{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016213 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016214
Ville Syrjäläb6283052015-06-03 15:45:07 +030016215 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016216
16217 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16218
Daniel Vetterf8175862012-04-10 15:50:11 +020016219 intel_init_clock_gating(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020016220}
16221
Matt Roperd93c0372015-12-03 11:37:41 -080016222/*
16223 * Calculate what we think the watermarks should be for the state we've read
16224 * out of the hardware and then immediately program those watermarks so that
16225 * we ensure the hardware settings match our internal state.
16226 *
16227 * We can calculate what we think WM's should be by creating a duplicate of the
16228 * current state (which was constructed during hardware readout) and running it
16229 * through the atomic check code to calculate new watermark values in the
16230 * state object.
16231 */
16232static void sanitize_watermarks(struct drm_device *dev)
16233{
16234 struct drm_i915_private *dev_priv = to_i915(dev);
16235 struct drm_atomic_state *state;
16236 struct drm_crtc *crtc;
16237 struct drm_crtc_state *cstate;
16238 struct drm_modeset_acquire_ctx ctx;
16239 int ret;
16240 int i;
16241
16242 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016243 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016244 return;
16245
16246 /*
16247 * We need to hold connection_mutex before calling duplicate_state so
16248 * that the connector loop is protected.
16249 */
16250 drm_modeset_acquire_init(&ctx, 0);
16251retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016252 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016253 if (ret == -EDEADLK) {
16254 drm_modeset_backoff(&ctx);
16255 goto retry;
16256 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016257 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016258 }
16259
16260 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16261 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016262 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016263
Matt Ropered4a6a72016-02-23 17:20:13 -080016264 /*
16265 * Hardware readout is the only time we don't want to calculate
16266 * intermediate watermarks (since we don't trust the current
16267 * watermarks).
16268 */
16269 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16270
Matt Roperd93c0372015-12-03 11:37:41 -080016271 ret = intel_atomic_check(dev, state);
16272 if (ret) {
16273 /*
16274 * If we fail here, it means that the hardware appears to be
16275 * programmed in a way that shouldn't be possible, given our
16276 * understanding of watermark requirements. This might mean a
16277 * mistake in the hardware readout code or a mistake in the
16278 * watermark calculations for a given platform. Raise a WARN
16279 * so that this is noticeable.
16280 *
16281 * If this actually happens, we'll have to just leave the
16282 * BIOS-programmed watermarks untouched and hope for the best.
16283 */
16284 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080016285 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016286 }
16287
16288 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016289 for_each_crtc_in_state(state, crtc, cstate, i) {
16290 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16291
Matt Ropered4a6a72016-02-23 17:20:13 -080016292 cs->wm.need_postvbl_update = true;
16293 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016294 }
16295
16296 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016297fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016298 drm_modeset_drop_locks(&ctx);
16299 drm_modeset_acquire_fini(&ctx);
16300}
16301
Jesse Barnes79e53942008-11-07 14:24:08 -080016302void intel_modeset_init(struct drm_device *dev)
16303{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016304 struct drm_i915_private *dev_priv = to_i915(dev);
16305 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000016306 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016307 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016308 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016309
16310 drm_mode_config_init(dev);
16311
16312 dev->mode_config.min_width = 0;
16313 dev->mode_config.min_height = 0;
16314
Dave Airlie019d96c2011-09-29 16:20:42 +010016315 dev->mode_config.preferred_depth = 24;
16316 dev->mode_config.prefer_shadow = 1;
16317
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016318 dev->mode_config.allow_fb_modifiers = true;
16319
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016320 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016321
Jesse Barnesb690e962010-07-19 13:53:12 -070016322 intel_init_quirks(dev);
16323
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016324 intel_init_pm(dev);
16325
Ben Widawskye3c74752013-04-05 13:12:39 -070016326 if (INTEL_INFO(dev)->num_pipes == 0)
16327 return;
16328
Lukas Wunner69f92f62015-07-15 13:57:35 +020016329 /*
16330 * There may be no VBT; and if the BIOS enabled SSC we can
16331 * just keep using it to avoid unnecessary flicker. Whereas if the
16332 * BIOS isn't using it, don't assume it will work even if the VBT
16333 * indicates as much.
16334 */
16335 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
16336 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16337 DREF_SSC1_ENABLE);
16338
16339 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16340 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16341 bios_lvds_use_ssc ? "en" : "dis",
16342 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16343 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16344 }
16345 }
16346
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016347 if (IS_GEN2(dev)) {
16348 dev->mode_config.max_width = 2048;
16349 dev->mode_config.max_height = 2048;
16350 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016351 dev->mode_config.max_width = 4096;
16352 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016353 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016354 dev->mode_config.max_width = 8192;
16355 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016356 }
Damien Lespiau068be562014-03-28 14:17:49 +000016357
Ville Syrjälädc41c152014-08-13 11:57:05 +030016358 if (IS_845G(dev) || IS_I865G(dev)) {
16359 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
16360 dev->mode_config.cursor_height = 1023;
16361 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016362 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16363 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16364 } else {
16365 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16366 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16367 }
16368
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016369 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016370
Zhao Yakui28c97732009-10-09 11:39:41 +080016371 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016372 INTEL_INFO(dev)->num_pipes,
16373 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016374
Damien Lespiau055e3932014-08-18 13:49:10 +010016375 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016376 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000016377 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000016378 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016379 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030016380 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000016381 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016382 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016383 }
16384
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016385 intel_update_czclk(dev_priv);
16386 intel_update_cdclk(dev);
16387
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016388 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016389
Ville Syrjäläb2045352016-05-13 23:41:27 +030016390 if (dev_priv->max_cdclk_freq == 0)
16391 intel_update_max_cdclk(dev);
16392
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016393 /* Just disable it once at startup */
16394 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016395 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000016396
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016397 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016398 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016399 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016400
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016401 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016402 struct intel_initial_plane_config plane_config = {};
16403
Jesse Barnes46f297f2014-03-07 08:57:48 -080016404 if (!crtc->active)
16405 continue;
16406
Jesse Barnes46f297f2014-03-07 08:57:48 -080016407 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016408 * Note that reserving the BIOS fb up front prevents us
16409 * from stuffing other stolen allocations like the ring
16410 * on top. This prevents some ugliness at boot time, and
16411 * can even allow for smooth boot transitions if the BIOS
16412 * fb is large enough for the active pipe configuration.
16413 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016414 dev_priv->display.get_initial_plane_config(crtc,
16415 &plane_config);
16416
16417 /*
16418 * If the fb is shared between multiple heads, we'll
16419 * just get the first one.
16420 */
16421 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016422 }
Matt Roperd93c0372015-12-03 11:37:41 -080016423
16424 /*
16425 * Make sure hardware watermarks really match the state we read out.
16426 * Note that we need to do this after reconstructing the BIOS fb's
16427 * since the watermark calculation done here will use pstate->fb.
16428 */
16429 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016430}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016431
Daniel Vetter7fad7982012-07-04 17:51:47 +020016432static void intel_enable_pipe_a(struct drm_device *dev)
16433{
16434 struct intel_connector *connector;
16435 struct drm_connector *crt = NULL;
16436 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016437 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016438
16439 /* We can't just switch on the pipe A, we need to set things up with a
16440 * proper mode and output configuration. As a gross hack, enable pipe A
16441 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016442 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016443 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16444 crt = &connector->base;
16445 break;
16446 }
16447 }
16448
16449 if (!crt)
16450 return;
16451
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016452 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016453 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016454}
16455
Daniel Vetterfa555832012-10-10 23:14:00 +020016456static bool
16457intel_check_plane_mapping(struct intel_crtc *crtc)
16458{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016459 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016460 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016461 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016462
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016463 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016464 return true;
16465
Ville Syrjälä649636e2015-09-22 19:50:01 +030016466 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016467
16468 if ((val & DISPLAY_PLANE_ENABLE) &&
16469 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16470 return false;
16471
16472 return true;
16473}
16474
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016475static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16476{
16477 struct drm_device *dev = crtc->base.dev;
16478 struct intel_encoder *encoder;
16479
16480 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16481 return true;
16482
16483 return false;
16484}
16485
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016486static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16487{
16488 struct drm_device *dev = encoder->base.dev;
16489 struct intel_connector *connector;
16490
16491 for_each_connector_on_encoder(dev, &encoder->base, connector)
16492 return connector;
16493
16494 return NULL;
16495}
16496
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016497static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16498 enum transcoder pch_transcoder)
16499{
16500 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16501 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16502}
16503
Daniel Vetter24929352012-07-02 20:28:59 +020016504static void intel_sanitize_crtc(struct intel_crtc *crtc)
16505{
16506 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016507 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016508 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016509
Daniel Vetter24929352012-07-02 20:28:59 +020016510 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016511 if (!transcoder_is_dsi(cpu_transcoder)) {
16512 i915_reg_t reg = PIPECONF(cpu_transcoder);
16513
16514 I915_WRITE(reg,
16515 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16516 }
Daniel Vetter24929352012-07-02 20:28:59 +020016517
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016518 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016519 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016520 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016521 struct intel_plane *plane;
16522
Daniel Vetter96256042015-02-13 21:03:42 +010016523 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016524
16525 /* Disable everything but the primary plane */
16526 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16527 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16528 continue;
16529
16530 plane->disable_plane(&plane->base, &crtc->base);
16531 }
Daniel Vetter96256042015-02-13 21:03:42 +010016532 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016533
Daniel Vetter24929352012-07-02 20:28:59 +020016534 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016535 * disable the crtc (and hence change the state) if it is wrong. Note
16536 * that gen4+ has a fixed plane -> pipe mapping. */
16537 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016538 bool plane;
16539
Ville Syrjälä78108b72016-05-27 20:59:19 +030016540 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16541 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016542
16543 /* Pipe has the wrong plane attached and the plane is active.
16544 * Temporarily change the plane mapping and disable everything
16545 * ... */
16546 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016547 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016548 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016549 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016550 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016551 }
Daniel Vetter24929352012-07-02 20:28:59 +020016552
Daniel Vetter7fad7982012-07-04 17:51:47 +020016553 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16554 crtc->pipe == PIPE_A && !crtc->active) {
16555 /* BIOS forgot to enable pipe A, this mostly happens after
16556 * resume. Force-enable the pipe to fix this, the update_dpms
16557 * call below we restore the pipe to the right state, but leave
16558 * the required bits on. */
16559 intel_enable_pipe_a(dev);
16560 }
16561
Daniel Vetter24929352012-07-02 20:28:59 +020016562 /* Adjust the state of the output pipe according to whether we
16563 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016564 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016565 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016566
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030016567 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016568 /*
16569 * We start out with underrun reporting disabled to avoid races.
16570 * For correct bookkeeping mark this on active crtcs.
16571 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016572 * Also on gmch platforms we dont have any hardware bits to
16573 * disable the underrun reporting. Which means we need to start
16574 * out with underrun reporting disabled also on inactive pipes,
16575 * since otherwise we'll complain about the garbage we read when
16576 * e.g. coming up after runtime pm.
16577 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016578 * No protection against concurrent access is required - at
16579 * worst a fifo underrun happens which also sets this to false.
16580 */
16581 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016582 /*
16583 * We track the PCH trancoder underrun reporting state
16584 * within the crtc. With crtc for pipe A housing the underrun
16585 * reporting state for PCH transcoder A, crtc for pipe B housing
16586 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16587 * and marking underrun reporting as disabled for the non-existing
16588 * PCH transcoders B and C would prevent enabling the south
16589 * error interrupt (see cpt_can_enable_serr_int()).
16590 */
16591 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16592 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016593 }
Daniel Vetter24929352012-07-02 20:28:59 +020016594}
16595
16596static void intel_sanitize_encoder(struct intel_encoder *encoder)
16597{
16598 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016599
16600 /* We need to check both for a crtc link (meaning that the
16601 * encoder is active and trying to read from a pipe) and the
16602 * pipe itself being active. */
16603 bool has_active_crtc = encoder->base.crtc &&
16604 to_intel_crtc(encoder->base.crtc)->active;
16605
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016606 connector = intel_encoder_find_connector(encoder);
16607 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016608 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16609 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016610 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016611
16612 /* Connector is active, but has no active pipe. This is
16613 * fallout from our resume register restoring. Disable
16614 * the encoder manually again. */
16615 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016616 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16617
Daniel Vetter24929352012-07-02 20:28:59 +020016618 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16619 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016620 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016621 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016622 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016623 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016624 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016625 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016626
16627 /* Inconsistent output/port/pipe state happens presumably due to
16628 * a bug in one of the get_hw_state functions. Or someplace else
16629 * in our code, like the register restore mess on resume. Clamp
16630 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016631
16632 connector->base.dpms = DRM_MODE_DPMS_OFF;
16633 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016634 }
16635 /* Enabled encoders without active connectors will be fixed in
16636 * the crtc fixup. */
16637}
16638
Imre Deak04098752014-02-18 00:02:16 +020016639void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016640{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016641 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020016642 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016643
Imre Deak04098752014-02-18 00:02:16 +020016644 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16645 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16646 i915_disable_vga(dev);
16647 }
16648}
16649
16650void i915_redisable_vga(struct drm_device *dev)
16651{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016652 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak04098752014-02-18 00:02:16 +020016653
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016654 /* This function can be called both from intel_modeset_setup_hw_state or
16655 * at a very early point in our resume sequence, where the power well
16656 * structures are not yet restored. Since this function is at a very
16657 * paranoid "someone might have enabled VGA while we were not looking"
16658 * level, just check if the power well is enabled instead of trying to
16659 * follow the "don't touch the power well if we don't need it" policy
16660 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016661 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016662 return;
16663
Imre Deak04098752014-02-18 00:02:16 +020016664 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020016665
16666 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016667}
16668
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016669static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016670{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016671 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016672
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016673 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016674}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016675
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016676/* FIXME read out full plane state for all planes */
16677static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016678{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016679 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016680 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016681 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016682
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016683 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016684 primary_get_hw_state(to_intel_plane(primary));
16685
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016686 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016687 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016688}
16689
Daniel Vetter30e984d2013-06-05 13:34:17 +020016690static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016691{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016692 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016693 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016694 struct intel_crtc *crtc;
16695 struct intel_encoder *encoder;
16696 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016697 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016698
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016699 dev_priv->active_crtcs = 0;
16700
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016701 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016702 struct intel_crtc_state *crtc_state = crtc->config;
16703 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016704
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016705 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016706 memset(crtc_state, 0, sizeof(*crtc_state));
16707 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016708
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016709 crtc_state->base.active = crtc_state->base.enable =
16710 dev_priv->display.get_pipe_config(crtc, crtc_state);
16711
16712 crtc->base.enabled = crtc_state->base.enable;
16713 crtc->active = crtc_state->base.active;
16714
16715 if (crtc_state->base.active) {
16716 dev_priv->active_crtcs |= 1 << crtc->pipe;
16717
Clint Taylorc89e39f2016-05-13 23:41:21 +030016718 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016719 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016720 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016721 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16722 else
16723 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016724
16725 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16726 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16727 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016728 }
16729
16730 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016731
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016732 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016733
Ville Syrjälä78108b72016-05-27 20:59:19 +030016734 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16735 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016736 crtc->active ? "enabled" : "disabled");
16737 }
16738
Daniel Vetter53589012013-06-05 13:34:16 +020016739 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16740 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16741
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016742 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16743 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016744 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016745 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016746 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016747 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016748 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016749 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016750
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016751 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016752 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016753 }
16754
Damien Lespiaub2784e12014-08-05 11:29:37 +010016755 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016756 pipe = 0;
16757
16758 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016759 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16760 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016761 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016762 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016763 } else {
16764 encoder->base.crtc = NULL;
16765 }
16766
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016767 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016768 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016769 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016770 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016771 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016772 }
16773
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016774 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016775 if (connector->get_hw_state(connector)) {
16776 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016777
16778 encoder = connector->encoder;
16779 connector->base.encoder = &encoder->base;
16780
16781 if (encoder->base.crtc &&
16782 encoder->base.crtc->state->active) {
16783 /*
16784 * This has to be done during hardware readout
16785 * because anything calling .crtc_disable may
16786 * rely on the connector_mask being accurate.
16787 */
16788 encoder->base.crtc->state->connector_mask |=
16789 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016790 encoder->base.crtc->state->encoder_mask |=
16791 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016792 }
16793
Daniel Vetter24929352012-07-02 20:28:59 +020016794 } else {
16795 connector->base.dpms = DRM_MODE_DPMS_OFF;
16796 connector->base.encoder = NULL;
16797 }
16798 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16799 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016800 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016801 connector->base.encoder ? "enabled" : "disabled");
16802 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016803
16804 for_each_intel_crtc(dev, crtc) {
16805 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16806
16807 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16808 if (crtc->base.state->active) {
16809 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16810 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16811 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16812
16813 /*
16814 * The initial mode needs to be set in order to keep
16815 * the atomic core happy. It wants a valid mode if the
16816 * crtc's enabled, so we do the above call.
16817 *
16818 * At this point some state updated by the connectors
16819 * in their ->detect() callback has not run yet, so
16820 * no recalculation can be done yet.
16821 *
16822 * Even if we could do a recalculation and modeset
16823 * right now it would cause a double modeset if
16824 * fbdev or userspace chooses a different initial mode.
16825 *
16826 * If that happens, someone indicated they wanted a
16827 * mode change, which means it's safe to do a full
16828 * recalculation.
16829 */
16830 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016831
16832 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16833 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016834 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016835
16836 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016837 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016838}
16839
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016840/* Scan out the current hw modeset state,
16841 * and sanitizes it to the current state
16842 */
16843static void
16844intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016845{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016846 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016847 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016848 struct intel_crtc *crtc;
16849 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016850 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016851
16852 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016853
16854 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016855 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016856 intel_sanitize_encoder(encoder);
16857 }
16858
Damien Lespiau055e3932014-08-18 13:49:10 +010016859 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016860 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16861 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016862 intel_dump_pipe_config(crtc, crtc->config,
16863 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016864 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016865
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016866 intel_modeset_update_connector_atomic_state(dev);
16867
Daniel Vetter35c95372013-07-17 06:55:04 +020016868 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16869 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16870
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016871 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016872 continue;
16873
16874 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16875
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016876 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016877 pll->on = false;
16878 }
16879
Wayne Boyer666a4532015-12-09 12:29:35 -080016880 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016881 vlv_wm_get_hw_state(dev);
16882 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016883 skl_wm_get_hw_state(dev);
16884 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016885 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016886
16887 for_each_intel_crtc(dev, crtc) {
16888 unsigned long put_domains;
16889
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016890 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016891 if (WARN_ON(put_domains))
16892 modeset_put_power_domains(dev_priv, put_domains);
16893 }
16894 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016895
16896 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016897}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016898
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016899void intel_display_resume(struct drm_device *dev)
16900{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016901 struct drm_i915_private *dev_priv = to_i915(dev);
16902 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16903 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016904 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020016905
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016906 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030016907 if (state)
16908 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016909
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016910 /*
16911 * This is a cludge because with real atomic modeset mode_config.mutex
16912 * won't be taken. Unfortunately some probed state like
16913 * audio_codec_enable is still protected by mode_config.mutex, so lock
16914 * it here for now.
16915 */
16916 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016917 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016918
Maarten Lankhorst73974892016-08-05 23:28:27 +030016919 while (1) {
16920 ret = drm_modeset_lock_all_ctx(dev, &ctx);
16921 if (ret != -EDEADLK)
16922 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016923
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016924 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016925 }
16926
Maarten Lankhorst73974892016-08-05 23:28:27 +030016927 if (!ret)
16928 ret = __intel_display_resume(dev, state);
16929
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016930 drm_modeset_drop_locks(&ctx);
16931 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016932 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016933
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016934 if (ret) {
16935 DRM_ERROR("Restoring old state failed with %i\n", ret);
16936 drm_atomic_state_free(state);
16937 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016938}
16939
16940void intel_modeset_gem_init(struct drm_device *dev)
16941{
Chris Wilsondc979972016-05-10 14:10:04 +010016942 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016943 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016944 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016945
Chris Wilsondc979972016-05-10 14:10:04 +010016946 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016947
Chris Wilson1833b132012-05-09 11:56:28 +010016948 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016949
Chris Wilson1ee8da62016-05-12 12:43:23 +010016950 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016951
16952 /*
16953 * Make sure any fbs we allocated at startup are properly
16954 * pinned & fenced. When we do the allocation it's too early
16955 * for this.
16956 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016957 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010016958 struct i915_vma *vma;
16959
Matt Roper2ff8fde2014-07-08 07:50:07 -070016960 obj = intel_fb_obj(c->primary->fb);
16961 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016962 continue;
16963
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016964 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010016965 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020016966 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016967 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010016968 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016969 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16970 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016971 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020016972 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016973 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020016974 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016975 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016976 }
16977 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016978}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016979
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016980int intel_connector_register(struct drm_connector *connector)
16981{
16982 struct intel_connector *intel_connector = to_intel_connector(connector);
16983 int ret;
16984
16985 ret = intel_backlight_device_register(intel_connector);
16986 if (ret)
16987 goto err;
16988
16989 return 0;
16990
16991err:
16992 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080016993}
16994
Chris Wilsonc191eca2016-06-17 11:40:33 +010016995void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020016996{
Chris Wilsone63d87c2016-06-17 11:40:34 +010016997 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016998
Chris Wilsone63d87c2016-06-17 11:40:34 +010016999 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017000 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017001}
17002
Jesse Barnes79e53942008-11-07 14:24:08 -080017003void intel_modeset_cleanup(struct drm_device *dev)
17004{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017005 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017006
Chris Wilsondc979972016-05-10 14:10:04 +010017007 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017008
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017009 /*
17010 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017011 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017012 * experience fancy races otherwise.
17013 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017014 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017015
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017016 /*
17017 * Due to the hpd irq storm handling the hotplug work can re-arm the
17018 * poll handlers. Hence disable polling after hpd handling is shut down.
17019 */
Keith Packardf87ea762010-10-03 19:36:26 -070017020 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017021
Jesse Barnes723bfd72010-10-07 16:01:13 -070017022 intel_unregister_dsm_handler();
17023
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017024 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017025
Chris Wilson1630fe72011-07-08 12:22:42 +010017026 /* flush any delayed tasks or pending work */
17027 flush_scheduled_work();
17028
Jesse Barnes79e53942008-11-07 14:24:08 -080017029 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017030
Chris Wilson1ee8da62016-05-12 12:43:23 +010017031 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017032
Chris Wilsondc979972016-05-10 14:10:04 +010017033 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017034
17035 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080017036}
17037
Chris Wilsondf0e9242010-09-09 16:20:55 +010017038void intel_connector_attach_encoder(struct intel_connector *connector,
17039 struct intel_encoder *encoder)
17040{
17041 connector->encoder = encoder;
17042 drm_mode_connector_attach_encoder(&connector->base,
17043 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017044}
Dave Airlie28d52042009-09-21 14:33:58 +100017045
17046/*
17047 * set vga decode state - true == enable VGA decode
17048 */
17049int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17050{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017051 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona885b3c2013-12-17 14:34:50 +000017052 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017053 u16 gmch_ctrl;
17054
Chris Wilson75fa0412014-02-07 18:37:02 -020017055 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17056 DRM_ERROR("failed to read control word\n");
17057 return -EIO;
17058 }
17059
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017060 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17061 return 0;
17062
Dave Airlie28d52042009-09-21 14:33:58 +100017063 if (state)
17064 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17065 else
17066 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017067
17068 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17069 DRM_ERROR("failed to write control word\n");
17070 return -EIO;
17071 }
17072
Dave Airlie28d52042009-09-21 14:33:58 +100017073 return 0;
17074}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017075
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017076struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017077
17078 u32 power_well_driver;
17079
Chris Wilson63b66e52013-08-08 15:12:06 +020017080 int num_transcoders;
17081
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017082 struct intel_cursor_error_state {
17083 u32 control;
17084 u32 position;
17085 u32 base;
17086 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017087 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017088
17089 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017090 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017091 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030017092 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017093 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017094
17095 struct intel_plane_error_state {
17096 u32 control;
17097 u32 stride;
17098 u32 size;
17099 u32 pos;
17100 u32 addr;
17101 u32 surface;
17102 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017103 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017104
17105 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017106 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017107 enum transcoder cpu_transcoder;
17108
17109 u32 conf;
17110
17111 u32 htotal;
17112 u32 hblank;
17113 u32 hsync;
17114 u32 vtotal;
17115 u32 vblank;
17116 u32 vsync;
17117 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017118};
17119
17120struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017121intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017122{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017123 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017124 int transcoders[] = {
17125 TRANSCODER_A,
17126 TRANSCODER_B,
17127 TRANSCODER_C,
17128 TRANSCODER_EDP,
17129 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017130 int i;
17131
Chris Wilsonc0336662016-05-06 15:40:21 +010017132 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017133 return NULL;
17134
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017135 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017136 if (error == NULL)
17137 return NULL;
17138
Chris Wilsonc0336662016-05-06 15:40:21 +010017139 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017140 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17141
Damien Lespiau055e3932014-08-18 13:49:10 +010017142 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017143 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017144 __intel_display_power_is_enabled(dev_priv,
17145 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017146 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017147 continue;
17148
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017149 error->cursor[i].control = I915_READ(CURCNTR(i));
17150 error->cursor[i].position = I915_READ(CURPOS(i));
17151 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017152
17153 error->plane[i].control = I915_READ(DSPCNTR(i));
17154 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017155 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017156 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017157 error->plane[i].pos = I915_READ(DSPPOS(i));
17158 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017159 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017160 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017161 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017162 error->plane[i].surface = I915_READ(DSPSURF(i));
17163 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17164 }
17165
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017166 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030017167
Chris Wilsonc0336662016-05-06 15:40:21 +010017168 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030017169 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017170 }
17171
Jani Nikula4d1de972016-03-18 17:05:42 +020017172 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017173 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017174 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017175 error->num_transcoders++; /* Account for eDP. */
17176
17177 for (i = 0; i < error->num_transcoders; i++) {
17178 enum transcoder cpu_transcoder = transcoders[i];
17179
Imre Deakddf9c532013-11-27 22:02:02 +020017180 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017181 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017182 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017183 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017184 continue;
17185
Chris Wilson63b66e52013-08-08 15:12:06 +020017186 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17187
17188 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17189 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17190 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17191 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17192 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17193 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17194 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017195 }
17196
17197 return error;
17198}
17199
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017200#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17201
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017202void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017203intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017204 struct drm_device *dev,
17205 struct intel_display_error_state *error)
17206{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017207 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017208 int i;
17209
Chris Wilson63b66e52013-08-08 15:12:06 +020017210 if (!error)
17211 return;
17212
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017213 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020017214 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017215 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017216 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017217 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017218 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017219 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017220 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017221 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030017222 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017223
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017224 err_printf(m, "Plane [%d]:\n", i);
17225 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17226 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017227 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017228 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17229 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017230 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030017231 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017232 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017233 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017234 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17235 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017236 }
17237
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017238 err_printf(m, "Cursor [%d]:\n", i);
17239 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17240 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17241 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017242 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017243
17244 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017245 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017246 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017247 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017248 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017249 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17250 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17251 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17252 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17253 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17254 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17255 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17256 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017257}