blob: 30d99017f6cca0e65421083ae31d771f8c4e4325 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020079 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800101static void intel_begin_crtc_commit(struct drm_crtc *crtc);
102static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Dave Airlie0e32b392014-05-02 14:02:48 +1000104static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
105{
106 if (!connector->mst_port)
107 return connector->encoder;
108 else
109 return &connector->mst_port->mst_encoders[pipe]->base;
110}
111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800114} intel_range_t;
115
116typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 int dot_limit;
118 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800119} intel_p2_t;
120
Ma Lingd4906092009-03-18 20:13:27 +0800121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 intel_range_t dot, vco, n, m, m1, m2, p, p1;
124 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800125};
Jesse Barnes79e53942008-11-07 14:24:08 -0800126
Daniel Vetterd2acd212012-10-20 20:57:43 +0200127int
128intel_pch_rawclk(struct drm_device *dev)
129{
130 struct drm_i915_private *dev_priv = dev->dev_private;
131
132 WARN_ON(!HAS_PCH_SPLIT(dev));
133
134 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
135}
136
Chris Wilson021357a2010-09-07 20:54:59 +0100137static inline u32 /* units of 100MHz */
138intel_fdi_link_freq(struct drm_device *dev)
139{
Chris Wilson8b99e682010-10-13 09:59:17 +0100140 if (IS_GEN5(dev)) {
141 struct drm_i915_private *dev_priv = dev->dev_private;
142 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
143 } else
144 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100145}
146
Daniel Vetter5d536e22013-07-06 12:52:06 +0200147static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200149 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200150 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .m = { .min = 96, .max = 140 },
152 .m1 = { .min = 18, .max = 26 },
153 .m2 = { .min = 6, .max = 16 },
154 .p = { .min = 4, .max = 128 },
155 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 165000,
157 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700158};
159
Daniel Vetter5d536e22013-07-06 12:52:06 +0200160static const intel_limit_t intel_limits_i8xx_dvo = {
161 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200162 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200163 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200164 .m = { .min = 96, .max = 140 },
165 .m1 = { .min = 18, .max = 26 },
166 .m2 = { .min = 6, .max = 16 },
167 .p = { .min = 4, .max = 128 },
168 .p1 = { .min = 2, .max = 33 },
169 .p2 = { .dot_limit = 165000,
170 .p2_slow = 4, .p2_fast = 4 },
171};
172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400174 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200175 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200176 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400177 .m = { .min = 96, .max = 140 },
178 .m1 = { .min = 18, .max = 26 },
179 .m2 = { .min = 6, .max = 16 },
180 .p = { .min = 4, .max = 128 },
181 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
Eric Anholt273e27c2011-03-30 13:01:10 -0700185
Keith Packarde4b36692009-06-05 19:22:17 -0700186static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400187 .dot = { .min = 20000, .max = 400000 },
188 .vco = { .min = 1400000, .max = 2800000 },
189 .n = { .min = 1, .max = 6 },
190 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100191 .m1 = { .min = 8, .max = 18 },
192 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400193 .p = { .min = 5, .max = 80 },
194 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700195 .p2 = { .dot_limit = 200000,
196 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .dot = { .min = 20000, .max = 400000 },
201 .vco = { .min = 1400000, .max = 2800000 },
202 .n = { .min = 1, .max = 6 },
203 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100204 .m1 = { .min = 8, .max = 18 },
205 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 .p = { .min = 7, .max = 98 },
207 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700208 .p2 = { .dot_limit = 112000,
209 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700210};
211
Eric Anholt273e27c2011-03-30 13:01:10 -0700212
Keith Packarde4b36692009-06-05 19:22:17 -0700213static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 25000, .max = 270000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 10, .max = 30 },
221 .p1 = { .min = 1, .max = 3},
222 .p2 = { .dot_limit = 270000,
223 .p2_slow = 10,
224 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 22000, .max = 400000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 4 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 16, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 5, .max = 80 },
236 .p1 = { .min = 1, .max = 8},
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 .dot = { .min = 20000, .max = 115000 },
243 .vco = { .min = 1750000, .max = 3500000 },
244 .n = { .min = 1, .max = 3 },
245 .m = { .min = 104, .max = 138 },
246 .m1 = { .min = 17, .max = 23 },
247 .m2 = { .min = 5, .max = 11 },
248 .p = { .min = 28, .max = 112 },
249 .p1 = { .min = 2, .max = 8 },
250 .p2 = { .dot_limit = 0,
251 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800252 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
255static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 80000, .max = 224000 },
257 .vco = { .min = 1750000, .max = 3500000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 104, .max = 138 },
260 .m1 = { .min = 17, .max = 23 },
261 .m2 = { .min = 5, .max = 11 },
262 .p = { .min = 14, .max = 42 },
263 .p1 = { .min = 2, .max = 6 },
264 .p2 = { .dot_limit = 0,
265 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800266 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500269static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400270 .dot = { .min = 20000, .max = 400000},
271 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400273 .n = { .min = 3, .max = 6 },
274 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 200000,
281 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500284static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .dot = { .min = 20000, .max = 400000 },
286 .vco = { .min = 1700000, .max = 3500000 },
287 .n = { .min = 3, .max = 6 },
288 .m = { .min = 2, .max = 256 },
289 .m1 = { .min = 0, .max = 0 },
290 .m2 = { .min = 0, .max = 254 },
291 .p = { .min = 7, .max = 112 },
292 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .p2 = { .dot_limit = 112000,
294 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Eric Anholt273e27c2011-03-30 13:01:10 -0700297/* Ironlake / Sandybridge
298 *
299 * We calculate clock using (register_value + 2) for N/M1/M2, so here
300 * the range value for them is (actual_value - 2).
301 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 5 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 3 },
319 .m = { .min = 79, .max = 118 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2, .max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 127 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 56 },
336 .p1 = { .min = 2, .max = 8 },
337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339};
340
Eric Anholt273e27c2011-03-30 13:01:10 -0700341/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .dot = { .min = 25000, .max = 350000 },
344 .vco = { .min = 1760000, .max = 3510000 },
345 .n = { .min = 1, .max = 2 },
346 .m = { .min = 79, .max = 126 },
347 .m1 = { .min = 12, .max = 22 },
348 .m2 = { .min = 5, .max = 9 },
349 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .p2 = { .dot_limit = 225000,
352 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353};
354
355static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .dot = { .min = 25000, .max = 350000 },
357 .vco = { .min = 1760000, .max = 3510000 },
358 .n = { .min = 1, .max = 3 },
359 .m = { .min = 79, .max = 126 },
360 .m1 = { .min = 12, .max = 22 },
361 .m2 = { .min = 5, .max = 9 },
362 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .p2 = { .dot_limit = 225000,
365 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800366};
367
Ville Syrjälädc730512013-09-24 21:26:30 +0300368static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300369 /*
370 * These are the data rate limits (measured in fast clocks)
371 * since those are the strictest limits we have. The fast
372 * clock and actual rate limits are more relaxed, so checking
373 * them would make no difference.
374 */
375 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200376 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700377 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .m1 = { .min = 2, .max = 3 },
379 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300380 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300381 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700382};
383
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300384static const intel_limit_t intel_limits_chv = {
385 /*
386 * These are the data rate limits (measured in fast clocks)
387 * since those are the strictest limits we have. The fast
388 * clock and actual rate limits are more relaxed, so checking
389 * them would make no difference.
390 */
391 .dot = { .min = 25000 * 5, .max = 540000 * 5},
392 .vco = { .min = 4860000, .max = 6700000 },
393 .n = { .min = 1, .max = 1 },
394 .m1 = { .min = 2, .max = 2 },
395 .m2 = { .min = 24 << 22, .max = 175 << 22 },
396 .p1 = { .min = 2, .max = 4 },
397 .p2 = { .p2_slow = 1, .p2_fast = 14 },
398};
399
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400static void vlv_clock(int refclk, intel_clock_t *clock)
401{
402 clock->m = clock->m1 * clock->m2;
403 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200404 if (WARN_ON(clock->n == 0 || clock->p == 0))
405 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300406 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
407 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300408}
409
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300410/**
411 * Returns whether any output on the specified pipe is of the specified type
412 */
Damien Lespiau40935612014-10-29 11:16:59 +0000413bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300415 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300416 struct intel_encoder *encoder;
417
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300418 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419 if (encoder->type == type)
420 return true;
421
422 return false;
423}
424
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200425/**
426 * Returns whether any output on the specified pipe will have the specified
427 * type after a staged modeset is complete, i.e., the same as
428 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
429 * encoder->crtc.
430 */
431static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
432{
433 struct drm_device *dev = crtc->base.dev;
434 struct intel_encoder *encoder;
435
436 for_each_intel_encoder(dev, encoder)
437 if (encoder->new_crtc == crtc && encoder->type == type)
438 return true;
439
440 return false;
441}
442
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300443static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000444 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300446 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800447 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800448
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200449 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100450 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000451 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800452 limit = &intel_limits_ironlake_dual_lvds_100m;
453 else
454 limit = &intel_limits_ironlake_dual_lvds;
455 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000456 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800457 limit = &intel_limits_ironlake_single_lvds_100m;
458 else
459 limit = &intel_limits_ironlake_single_lvds;
460 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200461 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800462 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800463
464 return limit;
465}
466
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800468{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300469 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800470 const intel_limit_t *limit;
471
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100473 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800475 else
Keith Packarde4b36692009-06-05 19:22:17 -0700476 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200477 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
478 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200480 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700483 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800484
485 return limit;
486}
487
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800489{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300490 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 const intel_limit_t *limit;
492
Eric Anholtbad720f2009-10-22 16:11:14 -0700493 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000494 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800495 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800496 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200498 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800500 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300502 } else if (IS_CHERRYVIEW(dev)) {
503 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700504 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300505 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200507 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 limit = &intel_limits_i9xx_lvds;
509 else
510 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200514 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200516 else
517 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 }
519 return limit;
520}
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522/* m1 is reserved as 0 in Pineview, n is a ring counter */
523static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800524{
Shaohua Li21778322009-02-23 15:19:16 +0800525 clock->m = clock->m2 + 2;
526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n == 0 || clock->p == 0))
528 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800531}
532
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200533static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
534{
535 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
536}
537
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200538static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800539{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200540 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800541 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200542 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
543 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300544 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
545 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800546}
547
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548static void chv_clock(int refclk, intel_clock_t *clock)
549{
550 clock->m = clock->m1 * clock->m2;
551 clock->p = clock->p1 * clock->p2;
552 if (WARN_ON(clock->n == 0 || clock->p == 0))
553 return;
554 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
555 clock->n << 22);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
557}
558
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800559#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800560/**
561 * Returns whether the given set of divisors are valid for a given refclk with
562 * the given connectors.
563 */
564
Chris Wilson1b894b52010-12-14 20:04:54 +0000565static bool intel_PLL_is_valid(struct drm_device *dev,
566 const intel_limit_t *limit,
567 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800568{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300569 if (clock->n < limit->n.min || limit->n.max < clock->n)
570 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300577
578 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
579 if (clock->m1 <= clock->m2)
580 INTELPllInvalid("m1 <= m2\n");
581
582 if (!IS_VALLEYVIEW(dev)) {
583 if (clock->p < limit->p.min || limit->p.max < clock->p)
584 INTELPllInvalid("p out of range\n");
585 if (clock->m < limit->m.min || limit->m.max < clock->m)
586 INTELPllInvalid("m out of range\n");
587 }
588
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400590 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
592 * connector, etc., rather than just a single range.
593 */
594 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400595 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800596
597 return true;
598}
599
Ma Lingd4906092009-03-18 20:13:27 +0800600static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300601i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800602 int target, int refclk, intel_clock_t *match_clock,
603 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800604{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300605 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 int err = target;
608
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200609 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100611 * For LVDS just rely on its current settings for dual-channel.
612 * We haven't figured out how to reliably set up different
613 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100615 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 clock.p2 = limit->p2.p2_fast;
617 else
618 clock.p2 = limit->p2.p2_slow;
619 } else {
620 if (target < limit->p2.dot_limit)
621 clock.p2 = limit->p2.p2_slow;
622 else
623 clock.p2 = limit->p2.p2_fast;
624 }
625
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800627
Zhao Yakui42158662009-11-20 11:24:18 +0800628 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
629 clock.m1++) {
630 for (clock.m2 = limit->m2.min;
631 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200632 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800633 break;
634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800638 int this_err;
639
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200640 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
Ma Lingd4906092009-03-18 20:13:27 +0800661static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300662pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300666 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 intel_clock_t clock;
668 int err = target;
669
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200670 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200671 /*
672 * For LVDS just rely on its current settings for dual-channel.
673 * We haven't figured out how to reliably set up different
674 * single/dual channel state, if we even can.
675 */
676 if (intel_is_dual_link_lvds(dev))
677 clock.p2 = limit->p2.p2_fast;
678 else
679 clock.p2 = limit->p2.p2_slow;
680 } else {
681 if (target < limit->p2.dot_limit)
682 clock.p2 = limit->p2.p2_slow;
683 else
684 clock.p2 = limit->p2.p2_fast;
685 }
686
687 memset(best_clock, 0, sizeof(*best_clock));
688
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200693 for (clock.n = limit->n.min;
694 clock.n <= limit->n.max; clock.n++) {
695 for (clock.p1 = limit->p1.min;
696 clock.p1 <= limit->p1.max; clock.p1++) {
697 int this_err;
698
699 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
702 continue;
703 if (match_clock &&
704 clock.p != match_clock->p)
705 continue;
706
707 this_err = abs(clock.dot - target);
708 if (this_err < err) {
709 *best_clock = clock;
710 err = this_err;
711 }
712 }
713 }
714 }
715 }
716
717 return (err != target);
718}
719
Ma Lingd4906092009-03-18 20:13:27 +0800720static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300721g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200722 int target, int refclk, intel_clock_t *match_clock,
723 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800724{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300725 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800726 intel_clock_t clock;
727 int max_n;
728 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400729 /* approximately equals target * 0.00585 */
730 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800731 found = false;
732
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200733 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100734 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800735 clock.p2 = limit->p2.p2_fast;
736 else
737 clock.p2 = limit->p2.p2_slow;
738 } else {
739 if (target < limit->p2.dot_limit)
740 clock.p2 = limit->p2.p2_slow;
741 else
742 clock.p2 = limit->p2.p2_fast;
743 }
744
745 memset(best_clock, 0, sizeof(*best_clock));
746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200758 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000759 if (!intel_PLL_is_valid(dev, limit,
760 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800761 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000762
763 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800764 if (this_err < err_most) {
765 *best_clock = clock;
766 err_most = this_err;
767 max_n = clock.n;
768 found = true;
769 }
770 }
771 }
772 }
773 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800774 return found;
775}
Ma Lingd4906092009-03-18 20:13:27 +0800776
Zhenyu Wang2c072452009-06-05 15:38:42 +0800777static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300778vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200779 int target, int refclk, intel_clock_t *match_clock,
780 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700781{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300782 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300783 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300784 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300785 /* min update 19.2 MHz */
786 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300787 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700788
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300789 target *= 5; /* fast clock */
790
791 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700792
793 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300794 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300796 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300797 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700799 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300800 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300801 unsigned int ppm, diff;
802
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300803 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
804 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300805
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300806 vlv_clock(refclk, &clock);
807
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300808 if (!intel_PLL_is_valid(dev, limit,
809 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300810 continue;
811
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300812 diff = abs(clock.dot - target);
813 ppm = div_u64(1000000ULL * diff, target);
814
815 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300816 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300817 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300818 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300819 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300820
Ville Syrjäläc6861222013-09-24 21:26:21 +0300821 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300822 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300823 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300824 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700825 }
826 }
827 }
828 }
829 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700830
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300831 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700832}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300835chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300836 int target, int refclk, intel_clock_t *match_clock,
837 intel_clock_t *best_clock)
838{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300839 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300840 intel_clock_t clock;
841 uint64_t m2;
842 int found = false;
843
844 memset(best_clock, 0, sizeof(*best_clock));
845
846 /*
847 * Based on hardware doc, the n always set to 1, and m1 always
848 * set to 2. If requires to support 200Mhz refclk, we need to
849 * revisit this because n may not 1 anymore.
850 */
851 clock.n = 1, clock.m1 = 2;
852 target *= 5; /* fast clock */
853
854 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
855 for (clock.p2 = limit->p2.p2_fast;
856 clock.p2 >= limit->p2.p2_slow;
857 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
858
859 clock.p = clock.p1 * clock.p2;
860
861 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
862 clock.n) << 22, refclk * clock.m1);
863
864 if (m2 > INT_MAX/clock.m1)
865 continue;
866
867 clock.m2 = m2;
868
869 chv_clock(refclk, &clock);
870
871 if (!intel_PLL_is_valid(dev, limit, &clock))
872 continue;
873
874 /* based on hardware requirement, prefer bigger p
875 */
876 if (clock.p > best_clock->p) {
877 *best_clock = clock;
878 found = true;
879 }
880 }
881 }
882
883 return found;
884}
885
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300886bool intel_crtc_active(struct drm_crtc *crtc)
887{
888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
889
890 /* Be paranoid as we can arrive here with only partial
891 * state retrieved from the hardware during setup.
892 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100893 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300894 * as Haswell has gained clock readout/fastboot support.
895 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000896 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300897 * properly reconstruct framebuffers.
898 */
Matt Roperf4510a22014-04-01 15:22:40 -0700899 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200900 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300901}
902
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200903enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
904 enum pipe pipe)
905{
906 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
908
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200909 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200910}
911
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300912static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
913{
914 struct drm_i915_private *dev_priv = dev->dev_private;
915 u32 reg = PIPEDSL(pipe);
916 u32 line1, line2;
917 u32 line_mask;
918
919 if (IS_GEN2(dev))
920 line_mask = DSL_LINEMASK_GEN2;
921 else
922 line_mask = DSL_LINEMASK_GEN3;
923
924 line1 = I915_READ(reg) & line_mask;
925 mdelay(5);
926 line2 = I915_READ(reg) & line_mask;
927
928 return line1 == line2;
929}
930
Keith Packardab7ad7f2010-10-03 00:33:06 -0700931/*
932 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300933 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934 *
935 * After disabling a pipe, we can't wait for vblank in the usual way,
936 * spinning on the vblank interrupt status bit, since we won't actually
937 * see an interrupt when the pipe is disabled.
938 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700939 * On Gen4 and above:
940 * wait for the pipe register state bit to turn off
941 *
942 * Otherwise:
943 * wait for the display line value to settle (it usually
944 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100945 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700950 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300952 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Keith Packardab7ad7f2010-10-03 00:33:06 -0700954 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200955 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100958 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
959 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200960 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700961 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300963 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200964 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700965 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800966}
967
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000968/*
969 * ibx_digital_port_connected - is the specified port connected?
970 * @dev_priv: i915 private structure
971 * @port: the port to test
972 *
973 * Returns true if @port is connected, false otherwise.
974 */
975bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
976 struct intel_digital_port *port)
977{
978 u32 bit;
979
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200981 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000982 case PORT_B:
983 bit = SDE_PORTB_HOTPLUG;
984 break;
985 case PORT_C:
986 bit = SDE_PORTC_HOTPLUG;
987 break;
988 case PORT_D:
989 bit = SDE_PORTD_HOTPLUG;
990 break;
991 default:
992 return true;
993 }
994 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200995 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000996 case PORT_B:
997 bit = SDE_PORTB_HOTPLUG_CPT;
998 break;
999 case PORT_C:
1000 bit = SDE_PORTC_HOTPLUG_CPT;
1001 break;
1002 case PORT_D:
1003 bit = SDE_PORTD_HOTPLUG_CPT;
1004 break;
1005 default:
1006 return true;
1007 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001008 }
1009
1010 return I915_READ(SDEISR) & bit;
1011}
1012
Jesse Barnesb24e7172011-01-04 15:09:30 -08001013static const char *state_string(bool enabled)
1014{
1015 return enabled ? "on" : "off";
1016}
1017
1018/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001019void assert_pll(struct drm_i915_private *dev_priv,
1020 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001021{
1022 int reg;
1023 u32 val;
1024 bool cur_state;
1025
1026 reg = DPLL(pipe);
1027 val = I915_READ(reg);
1028 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001029 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001030 "PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033
Jani Nikula23538ef2013-08-27 15:12:22 +03001034/* XXX: the dsi pll is shared between MIPI DSI ports */
1035static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1036{
1037 u32 val;
1038 bool cur_state;
1039
1040 mutex_lock(&dev_priv->dpio_lock);
1041 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1042 mutex_unlock(&dev_priv->dpio_lock);
1043
1044 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001045 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001046 "DSI PLL state assertion failure (expected %s, current %s)\n",
1047 state_string(state), state_string(cur_state));
1048}
1049#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1050#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1051
Daniel Vetter55607e82013-06-16 21:42:39 +02001052struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001053intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001054{
Daniel Vettere2b78262013-06-07 23:10:03 +02001055 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1056
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001057 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001058 return NULL;
1059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001060 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001061}
1062
Jesse Barnesb24e7172011-01-04 15:09:30 -08001063/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001064void assert_shared_dpll(struct drm_i915_private *dev_priv,
1065 struct intel_shared_dpll *pll,
1066 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001067{
Jesse Barnes040484a2011-01-03 12:14:26 -08001068 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001069 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001070
Chris Wilson92b27b02012-05-20 18:10:50 +01001071 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001072 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001073 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074
Daniel Vetter53589012013-06-05 13:34:16 +02001075 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001076 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001077 "%s assertion failure (expected %s, current %s)\n",
1078 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001079}
Jesse Barnes040484a2011-01-03 12:14:26 -08001080
1081static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1082 enum pipe pipe, bool state)
1083{
1084 int reg;
1085 u32 val;
1086 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001087 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1088 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001089
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001090 if (HAS_DDI(dev_priv->dev)) {
1091 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001094 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001095 } else {
1096 reg = FDI_TX_CTL(pipe);
1097 val = I915_READ(reg);
1098 cur_state = !!(val & FDI_TX_ENABLE);
1099 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001100 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001101 "FDI TX state assertion failure (expected %s, current %s)\n",
1102 state_string(state), state_string(cur_state));
1103}
1104#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1105#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1106
1107static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1108 enum pipe pipe, bool state)
1109{
1110 int reg;
1111 u32 val;
1112 bool cur_state;
1113
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001114 reg = FDI_RX_CTL(pipe);
1115 val = I915_READ(reg);
1116 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001117 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001118 "FDI RX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1122#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1123
1124static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1125 enum pipe pipe)
1126{
1127 int reg;
1128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001131 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001132 return;
1133
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001135 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 return;
1137
Jesse Barnes040484a2011-01-03 12:14:26 -08001138 reg = FDI_TX_CTL(pipe);
1139 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001140 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142
Daniel Vetter55607e82013-06-16 21:42:39 +02001143void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1144 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001145{
1146 int reg;
1147 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001148 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001149
1150 reg = FDI_RX_CTL(pipe);
1151 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157
Daniel Vetterb680c372014-09-19 18:27:27 +02001158void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001160{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001161 struct drm_device *dev = dev_priv->dev;
1162 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 u32 val;
1164 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001165 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166
Jani Nikulabedd4db2014-08-22 15:04:13 +03001167 if (WARN_ON(HAS_DDI(dev)))
1168 return;
1169
1170 if (HAS_PCH_SPLIT(dev)) {
1171 u32 port_sel;
1172
Jesse Barnesea0760c2011-01-04 15:09:32 -08001173 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001174 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1175
1176 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1177 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179 /* XXX: else fix for eDP */
1180 } else if (IS_VALLEYVIEW(dev)) {
1181 /* presumably write lock depends on pipe, not port select */
1182 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1183 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001184 } else {
1185 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001186 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1187 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188 }
1189
1190 val = I915_READ(pp_reg);
1191 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001192 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 locked = false;
1194
Rob Clarke2c719b2014-12-15 13:56:32 -05001195 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001197 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198}
1199
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001200static void assert_cursor(struct drm_i915_private *dev_priv,
1201 enum pipe pipe, bool state)
1202{
1203 struct drm_device *dev = dev_priv->dev;
1204 bool cur_state;
1205
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001207 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001208 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001209 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001210
Rob Clarke2c719b2014-12-15 13:56:32 -05001211 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001212 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1213 pipe_name(pipe), state_string(state), state_string(cur_state));
1214}
1215#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1216#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1217
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001218void assert_pipe(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220{
1221 int reg;
1222 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001223 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001224 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1225 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001227 /* if we need the pipe quirk it must be always on */
1228 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1229 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001230 state = true;
1231
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001232 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001233 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001234 cur_state = false;
1235 } else {
1236 reg = PIPECONF(cpu_transcoder);
1237 val = I915_READ(reg);
1238 cur_state = !!(val & PIPECONF_ENABLE);
1239 }
1240
Rob Clarke2c719b2014-12-15 13:56:32 -05001241 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001242 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001243 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244}
1245
Chris Wilson931872f2012-01-16 23:01:13 +00001246static void assert_plane(struct drm_i915_private *dev_priv,
1247 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248{
1249 int reg;
1250 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001251 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252
1253 reg = DSPCNTR(plane);
1254 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001255 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001257 "plane %c assertion failure (expected %s, current %s)\n",
1258 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259}
1260
Chris Wilson931872f2012-01-16 23:01:13 +00001261#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1262#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1263
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe)
1266{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001267 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 int reg, i;
1269 u32 val;
1270 int cur_pipe;
1271
Ville Syrjälä653e1022013-06-04 13:49:05 +03001272 /* Primary planes are fixed to pipes on gen4+ */
1273 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001274 reg = DSPCNTR(pipe);
1275 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001276 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001277 "plane %c assertion failure, should be disabled but not\n",
1278 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001280 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001281
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001283 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001284 reg = DSPCNTR(i);
1285 val = I915_READ(reg);
1286 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1287 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001289 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1290 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291 }
1292}
1293
Jesse Barnes19332d72013-03-28 09:55:38 -07001294static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001297 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001298 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001299 u32 val;
1300
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001301 if (INTEL_INFO(dev)->gen >= 9) {
1302 for_each_sprite(pipe, sprite) {
1303 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001304 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001305 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1306 sprite, pipe_name(pipe));
1307 }
1308 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001309 for_each_sprite(pipe, sprite) {
1310 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001312 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001314 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001315 }
1316 } else if (INTEL_INFO(dev)->gen >= 7) {
1317 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001318 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001319 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001320 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 plane_name(pipe), pipe_name(pipe));
1322 } else if (INTEL_INFO(dev)->gen >= 5) {
1323 reg = DVSCNTR(pipe);
1324 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001325 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001326 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1327 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 }
1329}
1330
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001331static void assert_vblank_disabled(struct drm_crtc *crtc)
1332{
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001334 drm_crtc_vblank_put(crtc);
1335}
1336
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001337static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001338{
1339 u32 val;
1340 bool enabled;
1341
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001343
Jesse Barnes92f25842011-01-04 15:09:34 -08001344 val = I915_READ(PCH_DREF_CONTROL);
1345 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1346 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001348}
1349
Daniel Vetterab9412b2013-05-03 11:49:46 +02001350static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001352{
1353 int reg;
1354 u32 val;
1355 bool enabled;
1356
Daniel Vetterab9412b2013-05-03 11:49:46 +02001357 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001358 val = I915_READ(reg);
1359 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001361 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1362 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001363}
1364
Keith Packard4e634382011-08-06 10:39:45 -07001365static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001367{
1368 if ((val & DP_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1373 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1374 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1375 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001376 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1377 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1378 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001379 } else {
1380 if ((val & DP_PIPE_MASK) != (pipe << 30))
1381 return false;
1382 }
1383 return true;
1384}
1385
Keith Packard1519b992011-08-06 10:35:34 -07001386static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001389 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001390 return false;
1391
1392 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001395 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1396 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1397 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001398 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001399 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001400 return false;
1401 }
1402 return true;
1403}
1404
1405static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1406 enum pipe pipe, u32 val)
1407{
1408 if ((val & LVDS_PORT_EN) == 0)
1409 return false;
1410
1411 if (HAS_PCH_CPT(dev_priv->dev)) {
1412 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1413 return false;
1414 } else {
1415 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1416 return false;
1417 }
1418 return true;
1419}
1420
1421static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1422 enum pipe pipe, u32 val)
1423{
1424 if ((val & ADPA_DAC_ENABLE) == 0)
1425 return false;
1426 if (HAS_PCH_CPT(dev_priv->dev)) {
1427 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1428 return false;
1429 } else {
1430 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1431 return false;
1432 }
1433 return true;
1434}
1435
Jesse Barnes291906f2011-02-02 12:28:03 -08001436static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001437 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001438{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001439 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001443
Rob Clarke2c719b2014-12-15 13:56:32 -05001444 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001445 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001446 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001447}
1448
1449static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, int reg)
1451{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001452 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001453 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001454 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001455 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001458 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001459 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001460}
1461
1462static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
1464{
1465 int reg;
1466 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001467
Keith Packardf0575e92011-07-25 22:12:43 -07001468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
1472 reg = PCH_ADPA;
1473 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001475 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
1478 reg = PCH_LVDS;
1479 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001480 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001481 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001482 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001483
Paulo Zanonie2debe92013-02-18 19:00:27 -03001484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001487}
1488
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001489static void intel_init_dpio(struct drm_device *dev)
1490{
1491 struct drm_i915_private *dev_priv = dev->dev_private;
1492
1493 if (!IS_VALLEYVIEW(dev))
1494 return;
1495
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001496 /*
1497 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1498 * CHV x1 PHY (DP/HDMI D)
1499 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1500 */
1501 if (IS_CHERRYVIEW(dev)) {
1502 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1504 } else {
1505 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1506 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001507}
1508
Ville Syrjäläd288f652014-10-28 13:20:22 +02001509static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001510 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511{
Daniel Vetter426115c2013-07-11 22:13:42 +02001512 struct drm_device *dev = crtc->base.dev;
1513 struct drm_i915_private *dev_priv = dev->dev_private;
1514 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001515 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001516
Daniel Vetter426115c2013-07-11 22:13:42 +02001517 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001518
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001519 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001520 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1521
1522 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001523 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001525
Daniel Vetter426115c2013-07-11 22:13:42 +02001526 I915_WRITE(reg, dpll);
1527 POSTING_READ(reg);
1528 udelay(150);
1529
1530 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1531 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1532
Ville Syrjäläd288f652014-10-28 13:20:22 +02001533 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001534 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001535
1536 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001537 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001538 POSTING_READ(reg);
1539 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001541 POSTING_READ(reg);
1542 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001544 POSTING_READ(reg);
1545 udelay(150); /* wait for warmup */
1546}
1547
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001549 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001550{
1551 struct drm_device *dev = crtc->base.dev;
1552 struct drm_i915_private *dev_priv = dev->dev_private;
1553 int pipe = crtc->pipe;
1554 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001555 u32 tmp;
1556
1557 assert_pipe_disabled(dev_priv, crtc->pipe);
1558
1559 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1560
1561 mutex_lock(&dev_priv->dpio_lock);
1562
1563 /* Enable back the 10bit clock to display controller */
1564 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1565 tmp |= DPIO_DCLKP_EN;
1566 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1567
1568 /*
1569 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1570 */
1571 udelay(1);
1572
1573 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001574 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001575
1576 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001577 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001578 DRM_ERROR("PLL %d failed to lock\n", pipe);
1579
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001581 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001582 POSTING_READ(DPLL_MD(pipe));
1583
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584 mutex_unlock(&dev_priv->dpio_lock);
1585}
1586
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001587static int intel_num_dvo_pipes(struct drm_device *dev)
1588{
1589 struct intel_crtc *crtc;
1590 int count = 0;
1591
1592 for_each_intel_crtc(dev, crtc)
1593 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001594 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001595
1596 return count;
1597}
1598
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001600{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 struct drm_device *dev = crtc->base.dev;
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001604 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001607
1608 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001609 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001610
1611 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612 if (IS_MOBILE(dev) && !IS_I830(dev))
1613 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001614
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001615 /* Enable DVO 2x clock on both PLLs if necessary */
1616 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1617 /*
1618 * It appears to be important that we don't enable this
1619 * for the current pipe before otherwise configuring the
1620 * PLL. No idea how this should be handled if multiple
1621 * DVO outputs are enabled simultaneosly.
1622 */
1623 dpll |= DPLL_DVO_2X_MODE;
1624 I915_WRITE(DPLL(!crtc->pipe),
1625 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1626 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627
1628 /* Wait for the clocks to stabilize. */
1629 POSTING_READ(reg);
1630 udelay(150);
1631
1632 if (INTEL_INFO(dev)->gen >= 4) {
1633 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001634 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001635 } else {
1636 /* The pixel multiplier can only be updated once the
1637 * DPLL is enabled and the clocks are stable.
1638 *
1639 * So write it again.
1640 */
1641 I915_WRITE(reg, dpll);
1642 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643
1644 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
1656/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001657 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658 * @dev_priv: i915 private structure
1659 * @pipe: pipe PLL to disable
1660 *
1661 * Disable the PLL for @pipe, making sure the pipe is off first.
1662 *
1663 * Note! This is for pre-ILK only.
1664 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001666{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001667 struct drm_device *dev = crtc->base.dev;
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 enum pipe pipe = crtc->pipe;
1670
1671 /* Disable DVO 2x clock on both PLLs if necessary */
1672 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001674 intel_num_dvo_pipes(dev) == 1) {
1675 I915_WRITE(DPLL(PIPE_B),
1676 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1677 I915_WRITE(DPLL(PIPE_A),
1678 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1679 }
1680
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001681 /* Don't disable pipe or pipe PLLs if needed */
1682 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1683 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001684 return;
1685
1686 /* Make sure the pipe isn't still relying on us */
1687 assert_pipe_disabled(dev_priv, pipe);
1688
Daniel Vetter50b44a42013-06-05 13:34:33 +02001689 I915_WRITE(DPLL(pipe), 0);
1690 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001691}
1692
Jesse Barnesf6071162013-10-01 10:41:38 -07001693static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 u32 val = 0;
1696
1697 /* Make sure the pipe isn't still relying on us */
1698 assert_pipe_disabled(dev_priv, pipe);
1699
Imre Deake5cbfbf2014-01-09 17:08:16 +02001700 /*
1701 * Leave integrated clock source and reference clock enabled for pipe B.
1702 * The latter is needed for VGA hotplug / manual detection.
1703 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001705 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001706 I915_WRITE(DPLL(pipe), val);
1707 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001708
1709}
1710
1711static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001713 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001714 u32 val;
1715
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001716 /* Make sure the pipe isn't still relying on us */
1717 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001718
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001720 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001721 if (pipe != PIPE_A)
1722 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001725
1726 mutex_lock(&dev_priv->dpio_lock);
1727
1728 /* Disable 10bit clock to display controller */
1729 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1730 val &= ~DPIO_DCLKP_EN;
1731 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1732
Ville Syrjälä61407f62014-05-27 16:32:55 +03001733 /* disable left/right clock distribution */
1734 if (pipe != PIPE_B) {
1735 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1736 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1737 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1738 } else {
1739 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1740 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1741 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1742 }
1743
Ville Syrjäläd7520482014-04-09 13:28:59 +03001744 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001745}
1746
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1748 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001749{
1750 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001751 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001752
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001753 switch (dport->port) {
1754 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001755 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001756 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001757 break;
1758 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001759 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001760 dpll_reg = DPLL(0);
1761 break;
1762 case PORT_D:
1763 port_mask = DPLL_PORTD_READY_MASK;
1764 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001765 break;
1766 default:
1767 BUG();
1768 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001772 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001773}
1774
Daniel Vetterb14b1052014-04-24 23:55:13 +02001775static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1776{
1777 struct drm_device *dev = crtc->base.dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
1779 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1780
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001781 if (WARN_ON(pll == NULL))
1782 return;
1783
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001784 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001785 if (pll->active == 0) {
1786 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1787 WARN_ON(pll->on);
1788 assert_shared_dpll_disabled(dev_priv, pll);
1789
1790 pll->mode_set(dev_priv, pll);
1791 }
1792}
1793
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001794/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001795 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001796 * @dev_priv: i915 private structure
1797 * @pipe: pipe PLL to enable
1798 *
1799 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1800 * drives the transcoder clock.
1801 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001802static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001803{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001804 struct drm_device *dev = crtc->base.dev;
1805 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001806 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001807
Daniel Vetter87a875b2013-06-05 13:34:19 +02001808 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001809 return;
1810
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001811 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001812 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813
Damien Lespiau74dd6922014-07-29 18:06:17 +01001814 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001815 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001816 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001817
Daniel Vettercdbd2312013-06-05 13:34:03 +02001818 if (pll->active++) {
1819 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001820 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001821 return;
1822 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001823 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001824
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001825 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1826
Daniel Vetter46edb022013-06-05 13:34:12 +02001827 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001828 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001829 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001830}
1831
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001832static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001833{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001834 struct drm_device *dev = crtc->base.dev;
1835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001836 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001837
Jesse Barnes92f25842011-01-04 15:09:34 -08001838 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001839 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001840 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001841 return;
1842
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001843 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001844 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001845
Daniel Vetter46edb022013-06-05 13:34:12 +02001846 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1847 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001848 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001851 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001852 return;
1853 }
1854
Daniel Vettere9d69442013-06-05 13:34:15 +02001855 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001856 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001857 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859
Daniel Vetter46edb022013-06-05 13:34:12 +02001860 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001861 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001862 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001863
1864 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001865}
1866
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001867static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1868 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001869{
Daniel Vetter23670b322012-11-01 09:15:30 +01001870 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001871 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001873 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001874
1875 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001876 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001877
1878 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001879 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001880 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001881
1882 /* FDI must be feeding us bits for PCH ports */
1883 assert_fdi_tx_enabled(dev_priv, pipe);
1884 assert_fdi_rx_enabled(dev_priv, pipe);
1885
Daniel Vetter23670b322012-11-01 09:15:30 +01001886 if (HAS_PCH_CPT(dev)) {
1887 /* Workaround: Set the timing override bit before enabling the
1888 * pch transcoder. */
1889 reg = TRANS_CHICKEN2(pipe);
1890 val = I915_READ(reg);
1891 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1892 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001893 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001894
Daniel Vetterab9412b2013-05-03 11:49:46 +02001895 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001896 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001897 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001898
1899 if (HAS_PCH_IBX(dev_priv->dev)) {
1900 /*
1901 * make the BPC in transcoder be consistent with
1902 * that in pipeconf reg.
1903 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001904 val &= ~PIPECONF_BPC_MASK;
1905 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001906 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001907
1908 val &= ~TRANS_INTERLACE_MASK;
1909 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001911 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001912 val |= TRANS_LEGACY_INTERLACED_ILK;
1913 else
1914 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001915 else
1916 val |= TRANS_PROGRESSIVE;
1917
Jesse Barnes040484a2011-01-03 12:14:26 -08001918 I915_WRITE(reg, val | TRANS_ENABLE);
1919 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001920 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001921}
1922
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001923static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001924 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001925{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927
1928 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001929 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001930
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001932 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001933 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001935 /* Workaround: set timing override bit. */
1936 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001937 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001938 I915_WRITE(_TRANSA_CHICKEN2, val);
1939
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001940 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001941 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001942
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001943 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1944 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001945 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001946 else
1947 val |= TRANS_PROGRESSIVE;
1948
Daniel Vetterab9412b2013-05-03 11:49:46 +02001949 I915_WRITE(LPT_TRANSCONF, val);
1950 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001951 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001952}
1953
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001954static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1955 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001956{
Daniel Vetter23670b322012-11-01 09:15:30 +01001957 struct drm_device *dev = dev_priv->dev;
1958 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001959
1960 /* FDI relies on the transcoder */
1961 assert_fdi_tx_disabled(dev_priv, pipe);
1962 assert_fdi_rx_disabled(dev_priv, pipe);
1963
Jesse Barnes291906f2011-02-02 12:28:03 -08001964 /* Ports must be off as well */
1965 assert_pch_ports_disabled(dev_priv, pipe);
1966
Daniel Vetterab9412b2013-05-03 11:49:46 +02001967 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001968 val = I915_READ(reg);
1969 val &= ~TRANS_ENABLE;
1970 I915_WRITE(reg, val);
1971 /* wait for PCH transcoder off, transcoder state */
1972 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001973 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001974
1975 if (!HAS_PCH_IBX(dev)) {
1976 /* Workaround: Clear the timing override chicken bit again. */
1977 reg = TRANS_CHICKEN2(pipe);
1978 val = I915_READ(reg);
1979 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1980 I915_WRITE(reg, val);
1981 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001982}
1983
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001984static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001985{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986 u32 val;
1987
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001991 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001992 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001993 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001994
1995 /* Workaround: clear timing override bit. */
1996 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001997 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001998 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001999}
2000
2001/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002002 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002005 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002006 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002008static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002009{
Paulo Zanoni03722642014-01-17 13:51:09 -02002010 struct drm_device *dev = crtc->base.dev;
2011 struct drm_i915_private *dev_priv = dev->dev_private;
2012 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002013 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2014 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002015 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 int reg;
2017 u32 val;
2018
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002020 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002021 assert_sprites_disabled(dev_priv, pipe);
2022
Paulo Zanoni681e5812012-12-06 11:12:38 -02002023 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002024 pch_transcoder = TRANSCODER_A;
2025 else
2026 pch_transcoder = pipe;
2027
Jesse Barnesb24e7172011-01-04 15:09:30 -08002028 /*
2029 * A pipe without a PLL won't actually be able to drive bits from
2030 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2031 * need the check.
2032 */
2033 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002034 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002035 assert_dsi_pll_enabled(dev_priv);
2036 else
2037 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002039 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002040 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002041 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002042 assert_fdi_tx_pll_enabled(dev_priv,
2043 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002044 }
2045 /* FIXME: assert CPU port conditions for SNB+ */
2046 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002048 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002050 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002051 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2052 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002053 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002054 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002055
2056 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002057 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002058}
2059
2060/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002061 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002064 * Disable the pipe of @crtc, making sure that various hardware
2065 * specific requirements are met, if applicable, e.g. plane
2066 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002067 *
2068 * Will wait until the pipe has shut down before returning.
2069 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002071{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002072 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002073 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002074 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002075 int reg;
2076 u32 val;
2077
2078 /*
2079 * Make sure planes won't keep trying to pump pixels to us,
2080 * or we might hang the display.
2081 */
2082 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002083 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002084 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002086 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002087 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002088 if ((val & PIPECONF_ENABLE) == 0)
2089 return;
2090
Ville Syrjälä67adc642014-08-15 01:21:57 +03002091 /*
2092 * Double wide has implications for planes
2093 * so best keep it disabled when not needed.
2094 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002095 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002096 val &= ~PIPECONF_DOUBLE_WIDE;
2097
2098 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002099 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2100 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002101 val &= ~PIPECONF_ENABLE;
2102
2103 I915_WRITE(reg, val);
2104 if ((val & PIPECONF_ENABLE) == 0)
2105 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106}
2107
Keith Packardd74362c2011-07-28 14:47:14 -07002108/*
2109 * Plane regs are double buffered, going from enabled->disabled needs a
2110 * trigger in order to latch. The display address reg provides this.
2111 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002112void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2113 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002114{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002115 struct drm_device *dev = dev_priv->dev;
2116 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002117
2118 I915_WRITE(reg, I915_READ(reg));
2119 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002120}
2121
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002123 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002124 * @plane: plane to be enabled
2125 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002127 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002129static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2130 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002131{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002132 struct drm_device *dev = plane->dev;
2133 struct drm_i915_private *dev_priv = dev->dev_private;
2134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135
2136 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002137 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002139 if (intel_crtc->primary_enabled)
2140 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002141
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002142 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002143
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002144 dev_priv->display.update_primary_plane(crtc, plane->fb,
2145 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002146
2147 /*
2148 * BDW signals flip done immediately if the plane
2149 * is disabled, even if the plane enable is already
2150 * armed to occur at the next vblank :(
2151 */
2152 if (IS_BROADWELL(dev))
2153 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154}
2155
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002157 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002158 * @plane: plane to be disabled
2159 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002161 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002163static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2164 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002166 struct drm_device *dev = plane->dev;
2167 struct drm_i915_private *dev_priv = dev->dev_private;
2168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2169
Matt Roper32b7eee2014-12-24 07:59:06 -08002170 if (WARN_ON(!intel_crtc->active))
2171 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002173 if (!intel_crtc->primary_enabled)
2174 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002175
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002176 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002177
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002178 dev_priv->display.update_primary_plane(crtc, plane->fb,
2179 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180}
2181
Chris Wilson693db182013-03-05 14:52:39 +00002182static bool need_vtd_wa(struct drm_device *dev)
2183{
2184#ifdef CONFIG_INTEL_IOMMU
2185 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2186 return true;
2187#endif
2188 return false;
2189}
2190
Damien Lespiauec2c9812015-01-20 12:51:45 +00002191int
2192intel_fb_align_height(struct drm_device *dev, int height, unsigned int tiling)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002193{
2194 int tile_height;
2195
Damien Lespiauec2c9812015-01-20 12:51:45 +00002196 tile_height = tiling ? (IS_GEN2(dev) ? 16 : 8) : 1;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002197 return ALIGN(height, tile_height);
2198}
2199
Chris Wilson127bd2a2010-07-23 23:32:05 +01002200int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002201intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2202 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002203 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002204{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002205 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002206 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002207 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002208 u32 alignment;
2209 int ret;
2210
Matt Roperebcdd392014-07-09 16:22:11 -07002211 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2212
Chris Wilson05394f32010-11-08 19:18:58 +00002213 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002214 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002215 if (INTEL_INFO(dev)->gen >= 9)
2216 alignment = 256 * 1024;
2217 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002218 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002219 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002220 alignment = 4 * 1024;
2221 else
2222 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002223 break;
2224 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002225 if (INTEL_INFO(dev)->gen >= 9)
2226 alignment = 256 * 1024;
2227 else {
2228 /* pin() will align the object as required by fence */
2229 alignment = 0;
2230 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002231 break;
2232 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002233 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002234 return -EINVAL;
2235 default:
2236 BUG();
2237 }
2238
Chris Wilson693db182013-03-05 14:52:39 +00002239 /* Note that the w/a also requires 64 PTE of padding following the
2240 * bo. We currently fill all unused PTE with the shadow page and so
2241 * we should always have valid PTE following the scanout preventing
2242 * the VT-d warning.
2243 */
2244 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2245 alignment = 256 * 1024;
2246
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002247 /*
2248 * Global gtt pte registers are special registers which actually forward
2249 * writes to a chunk of system memory. Which means that there is no risk
2250 * that the register values disappear as soon as we call
2251 * intel_runtime_pm_put(), so it is correct to wrap only the
2252 * pin/unpin/fence and not more.
2253 */
2254 intel_runtime_pm_get(dev_priv);
2255
Chris Wilsonce453d82011-02-21 14:43:56 +00002256 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002257 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002258 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002259 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002260
2261 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2262 * fence, whereas 965+ only requires a fence if using
2263 * framebuffer compression. For simplicity, we always install
2264 * a fence as the cost is not that onerous.
2265 */
Chris Wilson06d98132012-04-17 15:31:24 +01002266 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002267 if (ret)
2268 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002269
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002270 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002271
Chris Wilsonce453d82011-02-21 14:43:56 +00002272 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002273 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002274 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002275
2276err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002277 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002278err_interruptible:
2279 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002280 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002281 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002282}
2283
Chris Wilson1690e1e2011-12-14 13:57:08 +01002284void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2285{
Matt Roperebcdd392014-07-09 16:22:11 -07002286 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2287
Chris Wilson1690e1e2011-12-14 13:57:08 +01002288 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002289 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002290}
2291
Daniel Vetterc2c75132012-07-05 12:17:30 +02002292/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2293 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002294unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2295 unsigned int tiling_mode,
2296 unsigned int cpp,
2297 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298{
Chris Wilsonbc752862013-02-21 20:04:31 +00002299 if (tiling_mode != I915_TILING_NONE) {
2300 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002301
Chris Wilsonbc752862013-02-21 20:04:31 +00002302 tile_rows = *y / 8;
2303 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002304
Chris Wilsonbc752862013-02-21 20:04:31 +00002305 tiles = *x / (512/cpp);
2306 *x %= 512/cpp;
2307
2308 return tile_rows * pitch * 8 + tiles * 4096;
2309 } else {
2310 unsigned int offset;
2311
2312 offset = *y * pitch + *x * cpp;
2313 *y = 0;
2314 *x = (offset & 4095) / cpp;
2315 return offset & -4096;
2316 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002317}
2318
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002319static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002320{
2321 switch (format) {
2322 case DISPPLANE_8BPP:
2323 return DRM_FORMAT_C8;
2324 case DISPPLANE_BGRX555:
2325 return DRM_FORMAT_XRGB1555;
2326 case DISPPLANE_BGRX565:
2327 return DRM_FORMAT_RGB565;
2328 default:
2329 case DISPPLANE_BGRX888:
2330 return DRM_FORMAT_XRGB8888;
2331 case DISPPLANE_RGBX888:
2332 return DRM_FORMAT_XBGR8888;
2333 case DISPPLANE_BGRX101010:
2334 return DRM_FORMAT_XRGB2101010;
2335 case DISPPLANE_RGBX101010:
2336 return DRM_FORMAT_XBGR2101010;
2337 }
2338}
2339
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002340static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2341{
2342 switch (format) {
2343 case PLANE_CTL_FORMAT_RGB_565:
2344 return DRM_FORMAT_RGB565;
2345 default:
2346 case PLANE_CTL_FORMAT_XRGB_8888:
2347 if (rgb_order) {
2348 if (alpha)
2349 return DRM_FORMAT_ABGR8888;
2350 else
2351 return DRM_FORMAT_XBGR8888;
2352 } else {
2353 if (alpha)
2354 return DRM_FORMAT_ARGB8888;
2355 else
2356 return DRM_FORMAT_XRGB8888;
2357 }
2358 case PLANE_CTL_FORMAT_XRGB_2101010:
2359 if (rgb_order)
2360 return DRM_FORMAT_XBGR2101010;
2361 else
2362 return DRM_FORMAT_XRGB2101010;
2363 }
2364}
2365
Jesse Barnes484b41d2014-03-07 08:57:55 -08002366static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002367 struct intel_plane_config *plane_config)
2368{
2369 struct drm_device *dev = crtc->base.dev;
2370 struct drm_i915_gem_object *obj = NULL;
2371 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2372 u32 base = plane_config->base;
2373
Chris Wilsonff2652e2014-03-10 08:07:02 +00002374 if (plane_config->size == 0)
2375 return false;
2376
Jesse Barnes46f297f2014-03-07 08:57:48 -08002377 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2378 plane_config->size);
2379 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002380 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002381
Damien Lespiau49af4492015-01-20 12:51:44 +00002382 obj->tiling_mode = plane_config->tiling;
2383 if (obj->tiling_mode == I915_TILING_X)
Dave Airlie66e514c2014-04-03 07:51:54 +10002384 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002385
Dave Airlie66e514c2014-04-03 07:51:54 +10002386 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2387 mode_cmd.width = crtc->base.primary->fb->width;
2388 mode_cmd.height = crtc->base.primary->fb->height;
2389 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002390
2391 mutex_lock(&dev->struct_mutex);
2392
Dave Airlie66e514c2014-04-03 07:51:54 +10002393 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002394 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002395 DRM_DEBUG_KMS("intel fb init failed\n");
2396 goto out_unref_obj;
2397 }
2398
Daniel Vettera071fa02014-06-18 23:28:09 +02002399 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002400 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002401
2402 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2403 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002404
2405out_unref_obj:
2406 drm_gem_object_unreference(&obj->base);
2407 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002408 return false;
2409}
2410
2411static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2412 struct intel_plane_config *plane_config)
2413{
2414 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002415 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002416 struct drm_crtc *c;
2417 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002418 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002419
Dave Airlie66e514c2014-04-03 07:51:54 +10002420 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002421 return;
2422
2423 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2424 return;
2425
Dave Airlie66e514c2014-04-03 07:51:54 +10002426 kfree(intel_crtc->base.primary->fb);
2427 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002428
2429 /*
2430 * Failed to alloc the obj, check to see if we should share
2431 * an fb with another CRTC instead
2432 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002433 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002434 i = to_intel_crtc(c);
2435
2436 if (c == &intel_crtc->base)
2437 continue;
2438
Matt Roper2ff8fde2014-07-08 07:50:07 -07002439 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002440 continue;
2441
Matt Roper2ff8fde2014-07-08 07:50:07 -07002442 obj = intel_fb_obj(c->primary->fb);
2443 if (obj == NULL)
2444 continue;
2445
2446 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002447 if (obj->tiling_mode != I915_TILING_NONE)
2448 dev_priv->preserve_bios_swizzle = true;
2449
Dave Airlie66e514c2014-04-03 07:51:54 +10002450 drm_framebuffer_reference(c->primary->fb);
2451 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002452 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002453 break;
2454 }
2455 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002456}
2457
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002458static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2459 struct drm_framebuffer *fb,
2460 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002461{
2462 struct drm_device *dev = crtc->dev;
2463 struct drm_i915_private *dev_priv = dev->dev_private;
2464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002465 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002466 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002467 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002468 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002469 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302470 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002471
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002472 if (!intel_crtc->primary_enabled) {
2473 I915_WRITE(reg, 0);
2474 if (INTEL_INFO(dev)->gen >= 4)
2475 I915_WRITE(DSPSURF(plane), 0);
2476 else
2477 I915_WRITE(DSPADDR(plane), 0);
2478 POSTING_READ(reg);
2479 return;
2480 }
2481
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002482 obj = intel_fb_obj(fb);
2483 if (WARN_ON(obj == NULL))
2484 return;
2485
2486 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2487
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002488 dspcntr = DISPPLANE_GAMMA_ENABLE;
2489
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002490 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002491
2492 if (INTEL_INFO(dev)->gen < 4) {
2493 if (intel_crtc->pipe == PIPE_B)
2494 dspcntr |= DISPPLANE_SEL_PIPE_B;
2495
2496 /* pipesrc and dspsize control the size that is scaled from,
2497 * which should always be the user's requested size.
2498 */
2499 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002500 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2501 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002502 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002503 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2504 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002505 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2506 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002507 I915_WRITE(PRIMPOS(plane), 0);
2508 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002509 }
2510
Ville Syrjälä57779d02012-10-31 17:50:14 +02002511 switch (fb->pixel_format) {
2512 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002513 dspcntr |= DISPPLANE_8BPP;
2514 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002515 case DRM_FORMAT_XRGB1555:
2516 case DRM_FORMAT_ARGB1555:
2517 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002518 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002519 case DRM_FORMAT_RGB565:
2520 dspcntr |= DISPPLANE_BGRX565;
2521 break;
2522 case DRM_FORMAT_XRGB8888:
2523 case DRM_FORMAT_ARGB8888:
2524 dspcntr |= DISPPLANE_BGRX888;
2525 break;
2526 case DRM_FORMAT_XBGR8888:
2527 case DRM_FORMAT_ABGR8888:
2528 dspcntr |= DISPPLANE_RGBX888;
2529 break;
2530 case DRM_FORMAT_XRGB2101010:
2531 case DRM_FORMAT_ARGB2101010:
2532 dspcntr |= DISPPLANE_BGRX101010;
2533 break;
2534 case DRM_FORMAT_XBGR2101010:
2535 case DRM_FORMAT_ABGR2101010:
2536 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002537 break;
2538 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002539 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002540 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002541
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002542 if (INTEL_INFO(dev)->gen >= 4 &&
2543 obj->tiling_mode != I915_TILING_NONE)
2544 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002545
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002546 if (IS_G4X(dev))
2547 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2548
Ville Syrjäläb98971272014-08-27 16:51:22 +03002549 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002550
Daniel Vetterc2c75132012-07-05 12:17:30 +02002551 if (INTEL_INFO(dev)->gen >= 4) {
2552 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002553 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002554 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002555 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002556 linear_offset -= intel_crtc->dspaddr_offset;
2557 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002558 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002559 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002560
Sonika Jindal48404c12014-08-22 14:06:04 +05302561 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2562 dspcntr |= DISPPLANE_ROTATE_180;
2563
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002564 x += (intel_crtc->config->pipe_src_w - 1);
2565 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302566
2567 /* Finding the last pixel of the last line of the display
2568 data and adding to linear_offset*/
2569 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002570 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2571 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302572 }
2573
2574 I915_WRITE(reg, dspcntr);
2575
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002576 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2577 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2578 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002579 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002580 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002581 I915_WRITE(DSPSURF(plane),
2582 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002584 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002586 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002588}
2589
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002590static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2591 struct drm_framebuffer *fb,
2592 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002593{
2594 struct drm_device *dev = crtc->dev;
2595 struct drm_i915_private *dev_priv = dev->dev_private;
2596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002597 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002598 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002599 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002600 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002601 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302602 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002603
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002604 if (!intel_crtc->primary_enabled) {
2605 I915_WRITE(reg, 0);
2606 I915_WRITE(DSPSURF(plane), 0);
2607 POSTING_READ(reg);
2608 return;
2609 }
2610
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002611 obj = intel_fb_obj(fb);
2612 if (WARN_ON(obj == NULL))
2613 return;
2614
2615 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2616
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002617 dspcntr = DISPPLANE_GAMMA_ENABLE;
2618
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002619 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002620
2621 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2622 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2623
Ville Syrjälä57779d02012-10-31 17:50:14 +02002624 switch (fb->pixel_format) {
2625 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002626 dspcntr |= DISPPLANE_8BPP;
2627 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002628 case DRM_FORMAT_RGB565:
2629 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002630 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002631 case DRM_FORMAT_XRGB8888:
2632 case DRM_FORMAT_ARGB8888:
2633 dspcntr |= DISPPLANE_BGRX888;
2634 break;
2635 case DRM_FORMAT_XBGR8888:
2636 case DRM_FORMAT_ABGR8888:
2637 dspcntr |= DISPPLANE_RGBX888;
2638 break;
2639 case DRM_FORMAT_XRGB2101010:
2640 case DRM_FORMAT_ARGB2101010:
2641 dspcntr |= DISPPLANE_BGRX101010;
2642 break;
2643 case DRM_FORMAT_XBGR2101010:
2644 case DRM_FORMAT_ABGR2101010:
2645 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002646 break;
2647 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002648 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002649 }
2650
2651 if (obj->tiling_mode != I915_TILING_NONE)
2652 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002653
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002654 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002655 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002656
Ville Syrjäläb98971272014-08-27 16:51:22 +03002657 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002658 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002659 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002660 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002661 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002662 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302663 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2664 dspcntr |= DISPPLANE_ROTATE_180;
2665
2666 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002667 x += (intel_crtc->config->pipe_src_w - 1);
2668 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302669
2670 /* Finding the last pixel of the last line of the display
2671 data and adding to linear_offset*/
2672 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002673 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2674 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302675 }
2676 }
2677
2678 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002679
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002680 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2681 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2682 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002683 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002684 I915_WRITE(DSPSURF(plane),
2685 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002686 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002687 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2688 } else {
2689 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2690 I915_WRITE(DSPLINOFF(plane), linear_offset);
2691 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002692 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002693}
2694
Damien Lespiau70d21f02013-07-03 21:06:04 +01002695static void skylake_update_primary_plane(struct drm_crtc *crtc,
2696 struct drm_framebuffer *fb,
2697 int x, int y)
2698{
2699 struct drm_device *dev = crtc->dev;
2700 struct drm_i915_private *dev_priv = dev->dev_private;
2701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2702 struct intel_framebuffer *intel_fb;
2703 struct drm_i915_gem_object *obj;
2704 int pipe = intel_crtc->pipe;
2705 u32 plane_ctl, stride;
2706
2707 if (!intel_crtc->primary_enabled) {
2708 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2709 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2710 POSTING_READ(PLANE_CTL(pipe, 0));
2711 return;
2712 }
2713
2714 plane_ctl = PLANE_CTL_ENABLE |
2715 PLANE_CTL_PIPE_GAMMA_ENABLE |
2716 PLANE_CTL_PIPE_CSC_ENABLE;
2717
2718 switch (fb->pixel_format) {
2719 case DRM_FORMAT_RGB565:
2720 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2721 break;
2722 case DRM_FORMAT_XRGB8888:
2723 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2724 break;
2725 case DRM_FORMAT_XBGR8888:
2726 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2727 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2728 break;
2729 case DRM_FORMAT_XRGB2101010:
2730 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2731 break;
2732 case DRM_FORMAT_XBGR2101010:
2733 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2734 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2735 break;
2736 default:
2737 BUG();
2738 }
2739
2740 intel_fb = to_intel_framebuffer(fb);
2741 obj = intel_fb->obj;
2742
2743 /*
2744 * The stride is either expressed as a multiple of 64 bytes chunks for
2745 * linear buffers or in number of tiles for tiled buffers.
2746 */
2747 switch (obj->tiling_mode) {
2748 case I915_TILING_NONE:
2749 stride = fb->pitches[0] >> 6;
2750 break;
2751 case I915_TILING_X:
2752 plane_ctl |= PLANE_CTL_TILED_X;
2753 stride = fb->pitches[0] >> 9;
2754 break;
2755 default:
2756 BUG();
2757 }
2758
2759 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002760 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2761 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002762
2763 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2764
2765 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2766 i915_gem_obj_ggtt_offset(obj),
2767 x, y, fb->width, fb->height,
2768 fb->pitches[0]);
2769
2770 I915_WRITE(PLANE_POS(pipe, 0), 0);
2771 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2772 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002773 (intel_crtc->config->pipe_src_h - 1) << 16 |
2774 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiau70d21f02013-07-03 21:06:04 +01002775 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2776 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2777
2778 POSTING_READ(PLANE_SURF(pipe, 0));
2779}
2780
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781/* Assume fb object is pinned & idle & fenced and just update base pointers */
2782static int
2783intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2784 int x, int y, enum mode_set_atomic state)
2785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002788
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002789 if (dev_priv->display.disable_fbc)
2790 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002791
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002792 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2793
2794 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002795}
2796
Ville Syrjälä75147472014-11-24 18:28:11 +02002797static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002798{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002799 struct drm_crtc *crtc;
2800
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002801 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2803 enum plane plane = intel_crtc->plane;
2804
2805 intel_prepare_page_flip(dev, plane);
2806 intel_finish_page_flip_plane(dev, plane);
2807 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002808}
2809
2810static void intel_update_primary_planes(struct drm_device *dev)
2811{
2812 struct drm_i915_private *dev_priv = dev->dev_private;
2813 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002814
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002815 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2817
Rob Clark51fd3712013-11-19 12:10:12 -05002818 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002819 /*
2820 * FIXME: Once we have proper support for primary planes (and
2821 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002822 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002823 */
Matt Roperf4510a22014-04-01 15:22:40 -07002824 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002825 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002826 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002827 crtc->x,
2828 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002829 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002830 }
2831}
2832
Ville Syrjälä75147472014-11-24 18:28:11 +02002833void intel_prepare_reset(struct drm_device *dev)
2834{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002835 struct drm_i915_private *dev_priv = to_i915(dev);
2836 struct intel_crtc *crtc;
2837
Ville Syrjälä75147472014-11-24 18:28:11 +02002838 /* no reset support for gen2 */
2839 if (IS_GEN2(dev))
2840 return;
2841
2842 /* reset doesn't touch the display */
2843 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2844 return;
2845
2846 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002847
2848 /*
2849 * Disabling the crtcs gracefully seems nicer. Also the
2850 * g33 docs say we should at least disable all the planes.
2851 */
2852 for_each_intel_crtc(dev, crtc) {
2853 if (crtc->active)
2854 dev_priv->display.crtc_disable(&crtc->base);
2855 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002856}
2857
2858void intel_finish_reset(struct drm_device *dev)
2859{
2860 struct drm_i915_private *dev_priv = to_i915(dev);
2861
2862 /*
2863 * Flips in the rings will be nuked by the reset,
2864 * so complete all pending flips so that user space
2865 * will get its events and not get stuck.
2866 */
2867 intel_complete_page_flips(dev);
2868
2869 /* no reset support for gen2 */
2870 if (IS_GEN2(dev))
2871 return;
2872
2873 /* reset doesn't touch the display */
2874 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2875 /*
2876 * Flips in the rings have been nuked by the reset,
2877 * so update the base address of all primary
2878 * planes to the the last fb to make sure we're
2879 * showing the correct fb after a reset.
2880 */
2881 intel_update_primary_planes(dev);
2882 return;
2883 }
2884
2885 /*
2886 * The display has been reset as well,
2887 * so need a full re-initialization.
2888 */
2889 intel_runtime_pm_disable_interrupts(dev_priv);
2890 intel_runtime_pm_enable_interrupts(dev_priv);
2891
2892 intel_modeset_init_hw(dev);
2893
2894 spin_lock_irq(&dev_priv->irq_lock);
2895 if (dev_priv->display.hpd_irq_setup)
2896 dev_priv->display.hpd_irq_setup(dev);
2897 spin_unlock_irq(&dev_priv->irq_lock);
2898
2899 intel_modeset_setup_hw_state(dev, true);
2900
2901 intel_hpd_init(dev_priv);
2902
2903 drm_modeset_unlock_all(dev);
2904}
2905
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002906static int
Chris Wilson14667a42012-04-03 17:58:35 +01002907intel_finish_fb(struct drm_framebuffer *old_fb)
2908{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002909 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002910 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2911 bool was_interruptible = dev_priv->mm.interruptible;
2912 int ret;
2913
Chris Wilson14667a42012-04-03 17:58:35 +01002914 /* Big Hammer, we also need to ensure that any pending
2915 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2916 * current scanout is retired before unpinning the old
2917 * framebuffer.
2918 *
2919 * This should only fail upon a hung GPU, in which case we
2920 * can safely continue.
2921 */
2922 dev_priv->mm.interruptible = false;
2923 ret = i915_gem_object_finish_gpu(obj);
2924 dev_priv->mm.interruptible = was_interruptible;
2925
2926 return ret;
2927}
2928
Chris Wilson7d5e3792014-03-04 13:15:08 +00002929static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2930{
2931 struct drm_device *dev = crtc->dev;
2932 struct drm_i915_private *dev_priv = dev->dev_private;
2933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002934 bool pending;
2935
2936 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2937 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2938 return false;
2939
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002940 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002941 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002942 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002943
2944 return pending;
2945}
2946
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002947static void intel_update_pipe_size(struct intel_crtc *crtc)
2948{
2949 struct drm_device *dev = crtc->base.dev;
2950 struct drm_i915_private *dev_priv = dev->dev_private;
2951 const struct drm_display_mode *adjusted_mode;
2952
2953 if (!i915.fastboot)
2954 return;
2955
2956 /*
2957 * Update pipe size and adjust fitter if needed: the reason for this is
2958 * that in compute_mode_changes we check the native mode (not the pfit
2959 * mode) to see if we can flip rather than do a full mode set. In the
2960 * fastboot case, we'll flip, but if we don't update the pipesrc and
2961 * pfit state, we'll end up with a big fb scanned out into the wrong
2962 * sized surface.
2963 *
2964 * To fix this properly, we need to hoist the checks up into
2965 * compute_mode_changes (or above), check the actual pfit state and
2966 * whether the platform allows pfit disable with pipe active, and only
2967 * then update the pipesrc and pfit state, even on the flip path.
2968 */
2969
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002970 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002971
2972 I915_WRITE(PIPESRC(crtc->pipe),
2973 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2974 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002975 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002976 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2977 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002978 I915_WRITE(PF_CTL(crtc->pipe), 0);
2979 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2980 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2981 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002982 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
2983 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002984}
2985
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002986static void intel_fdi_normal_train(struct drm_crtc *crtc)
2987{
2988 struct drm_device *dev = crtc->dev;
2989 struct drm_i915_private *dev_priv = dev->dev_private;
2990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2991 int pipe = intel_crtc->pipe;
2992 u32 reg, temp;
2993
2994 /* enable normal train */
2995 reg = FDI_TX_CTL(pipe);
2996 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002997 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002998 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2999 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003000 } else {
3001 temp &= ~FDI_LINK_TRAIN_NONE;
3002 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003003 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003004 I915_WRITE(reg, temp);
3005
3006 reg = FDI_RX_CTL(pipe);
3007 temp = I915_READ(reg);
3008 if (HAS_PCH_CPT(dev)) {
3009 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3010 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3011 } else {
3012 temp &= ~FDI_LINK_TRAIN_NONE;
3013 temp |= FDI_LINK_TRAIN_NONE;
3014 }
3015 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3016
3017 /* wait one idle pattern time */
3018 POSTING_READ(reg);
3019 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003020
3021 /* IVB wants error correction enabled */
3022 if (IS_IVYBRIDGE(dev))
3023 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3024 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003025}
3026
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003027static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003028{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003029 return crtc->base.enabled && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003030 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003031}
3032
Daniel Vetter01a415f2012-10-27 15:58:40 +02003033static void ivb_modeset_global_resources(struct drm_device *dev)
3034{
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 struct intel_crtc *pipe_B_crtc =
3037 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3038 struct intel_crtc *pipe_C_crtc =
3039 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3040 uint32_t temp;
3041
Daniel Vetter1e833f42013-02-19 22:31:57 +01003042 /*
3043 * When everything is off disable fdi C so that we could enable fdi B
3044 * with all lanes. Note that we don't care about enabled pipes without
3045 * an enabled pch encoder.
3046 */
3047 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3048 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003049 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3050 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3051
3052 temp = I915_READ(SOUTH_CHICKEN1);
3053 temp &= ~FDI_BC_BIFURCATION_SELECT;
3054 DRM_DEBUG_KMS("disabling fdi C rx\n");
3055 I915_WRITE(SOUTH_CHICKEN1, temp);
3056 }
3057}
3058
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003059/* The FDI link training functions for ILK/Ibexpeak. */
3060static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3061{
3062 struct drm_device *dev = crtc->dev;
3063 struct drm_i915_private *dev_priv = dev->dev_private;
3064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3065 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003066 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003067
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003068 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003069 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003070
Adam Jacksone1a44742010-06-25 15:32:14 -04003071 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3072 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003073 reg = FDI_RX_IMR(pipe);
3074 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003075 temp &= ~FDI_RX_SYMBOL_LOCK;
3076 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 I915_WRITE(reg, temp);
3078 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003079 udelay(150);
3080
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003081 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 reg = FDI_TX_CTL(pipe);
3083 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003084 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003085 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003086 temp &= ~FDI_LINK_TRAIN_NONE;
3087 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003088 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003089
Chris Wilson5eddb702010-09-11 13:48:45 +01003090 reg = FDI_RX_CTL(pipe);
3091 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003092 temp &= ~FDI_LINK_TRAIN_NONE;
3093 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003094 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3095
3096 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003097 udelay(150);
3098
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003099 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003100 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3101 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3102 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003103
Chris Wilson5eddb702010-09-11 13:48:45 +01003104 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003105 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003106 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003107 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3108
3109 if ((temp & FDI_RX_BIT_LOCK)) {
3110 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003111 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003112 break;
3113 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003114 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003115 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003116 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003117
3118 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003119 reg = FDI_TX_CTL(pipe);
3120 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121 temp &= ~FDI_LINK_TRAIN_NONE;
3122 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003123 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003124
Chris Wilson5eddb702010-09-11 13:48:45 +01003125 reg = FDI_RX_CTL(pipe);
3126 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003127 temp &= ~FDI_LINK_TRAIN_NONE;
3128 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003129 I915_WRITE(reg, temp);
3130
3131 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003132 udelay(150);
3133
Chris Wilson5eddb702010-09-11 13:48:45 +01003134 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003135 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003136 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003137 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3138
3139 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003141 DRM_DEBUG_KMS("FDI train 2 done.\n");
3142 break;
3143 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003144 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003145 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003146 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003147
3148 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003149
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003150}
3151
Akshay Joshi0206e352011-08-16 15:34:10 -04003152static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003153 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3154 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3155 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3156 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3157};
3158
3159/* The FDI link training functions for SNB/Cougarpoint. */
3160static void gen6_fdi_link_train(struct drm_crtc *crtc)
3161{
3162 struct drm_device *dev = crtc->dev;
3163 struct drm_i915_private *dev_priv = dev->dev_private;
3164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3165 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003166 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003167
Adam Jacksone1a44742010-06-25 15:32:14 -04003168 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3169 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003170 reg = FDI_RX_IMR(pipe);
3171 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003172 temp &= ~FDI_RX_SYMBOL_LOCK;
3173 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003174 I915_WRITE(reg, temp);
3175
3176 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003177 udelay(150);
3178
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003179 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003180 reg = FDI_TX_CTL(pipe);
3181 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003182 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003183 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003184 temp &= ~FDI_LINK_TRAIN_NONE;
3185 temp |= FDI_LINK_TRAIN_PATTERN_1;
3186 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3187 /* SNB-B */
3188 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003190
Daniel Vetterd74cf322012-10-26 10:58:13 +02003191 I915_WRITE(FDI_RX_MISC(pipe),
3192 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3193
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 reg = FDI_RX_CTL(pipe);
3195 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003196 if (HAS_PCH_CPT(dev)) {
3197 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3198 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3199 } else {
3200 temp &= ~FDI_LINK_TRAIN_NONE;
3201 temp |= FDI_LINK_TRAIN_PATTERN_1;
3202 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003203 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3204
3205 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003206 udelay(150);
3207
Akshay Joshi0206e352011-08-16 15:34:10 -04003208 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003211 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3212 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003213 I915_WRITE(reg, temp);
3214
3215 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003216 udelay(500);
3217
Sean Paulfa37d392012-03-02 12:53:39 -05003218 for (retry = 0; retry < 5; retry++) {
3219 reg = FDI_RX_IIR(pipe);
3220 temp = I915_READ(reg);
3221 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3222 if (temp & FDI_RX_BIT_LOCK) {
3223 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3224 DRM_DEBUG_KMS("FDI train 1 done.\n");
3225 break;
3226 }
3227 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003228 }
Sean Paulfa37d392012-03-02 12:53:39 -05003229 if (retry < 5)
3230 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003231 }
3232 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003233 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003234
3235 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003236 reg = FDI_TX_CTL(pipe);
3237 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003238 temp &= ~FDI_LINK_TRAIN_NONE;
3239 temp |= FDI_LINK_TRAIN_PATTERN_2;
3240 if (IS_GEN6(dev)) {
3241 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3242 /* SNB-B */
3243 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3244 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003245 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003246
Chris Wilson5eddb702010-09-11 13:48:45 +01003247 reg = FDI_RX_CTL(pipe);
3248 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003249 if (HAS_PCH_CPT(dev)) {
3250 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3251 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3252 } else {
3253 temp &= ~FDI_LINK_TRAIN_NONE;
3254 temp |= FDI_LINK_TRAIN_PATTERN_2;
3255 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003256 I915_WRITE(reg, temp);
3257
3258 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003259 udelay(150);
3260
Akshay Joshi0206e352011-08-16 15:34:10 -04003261 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003262 reg = FDI_TX_CTL(pipe);
3263 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003264 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3265 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003266 I915_WRITE(reg, temp);
3267
3268 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003269 udelay(500);
3270
Sean Paulfa37d392012-03-02 12:53:39 -05003271 for (retry = 0; retry < 5; retry++) {
3272 reg = FDI_RX_IIR(pipe);
3273 temp = I915_READ(reg);
3274 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3275 if (temp & FDI_RX_SYMBOL_LOCK) {
3276 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3277 DRM_DEBUG_KMS("FDI train 2 done.\n");
3278 break;
3279 }
3280 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003281 }
Sean Paulfa37d392012-03-02 12:53:39 -05003282 if (retry < 5)
3283 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003284 }
3285 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003286 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003287
3288 DRM_DEBUG_KMS("FDI train done.\n");
3289}
3290
Jesse Barnes357555c2011-04-28 15:09:55 -07003291/* Manual link training for Ivy Bridge A0 parts */
3292static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3293{
3294 struct drm_device *dev = crtc->dev;
3295 struct drm_i915_private *dev_priv = dev->dev_private;
3296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3297 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003298 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003299
3300 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3301 for train result */
3302 reg = FDI_RX_IMR(pipe);
3303 temp = I915_READ(reg);
3304 temp &= ~FDI_RX_SYMBOL_LOCK;
3305 temp &= ~FDI_RX_BIT_LOCK;
3306 I915_WRITE(reg, temp);
3307
3308 POSTING_READ(reg);
3309 udelay(150);
3310
Daniel Vetter01a415f2012-10-27 15:58:40 +02003311 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3312 I915_READ(FDI_RX_IIR(pipe)));
3313
Jesse Barnes139ccd32013-08-19 11:04:55 -07003314 /* Try each vswing and preemphasis setting twice before moving on */
3315 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3316 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003317 reg = FDI_TX_CTL(pipe);
3318 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003319 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3320 temp &= ~FDI_TX_ENABLE;
3321 I915_WRITE(reg, temp);
3322
3323 reg = FDI_RX_CTL(pipe);
3324 temp = I915_READ(reg);
3325 temp &= ~FDI_LINK_TRAIN_AUTO;
3326 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3327 temp &= ~FDI_RX_ENABLE;
3328 I915_WRITE(reg, temp);
3329
3330 /* enable CPU FDI TX and PCH FDI RX */
3331 reg = FDI_TX_CTL(pipe);
3332 temp = I915_READ(reg);
3333 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003334 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003335 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003336 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003337 temp |= snb_b_fdi_train_param[j/2];
3338 temp |= FDI_COMPOSITE_SYNC;
3339 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3340
3341 I915_WRITE(FDI_RX_MISC(pipe),
3342 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3343
3344 reg = FDI_RX_CTL(pipe);
3345 temp = I915_READ(reg);
3346 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3347 temp |= FDI_COMPOSITE_SYNC;
3348 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3349
3350 POSTING_READ(reg);
3351 udelay(1); /* should be 0.5us */
3352
3353 for (i = 0; i < 4; i++) {
3354 reg = FDI_RX_IIR(pipe);
3355 temp = I915_READ(reg);
3356 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3357
3358 if (temp & FDI_RX_BIT_LOCK ||
3359 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3360 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3361 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3362 i);
3363 break;
3364 }
3365 udelay(1); /* should be 0.5us */
3366 }
3367 if (i == 4) {
3368 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3369 continue;
3370 }
3371
3372 /* Train 2 */
3373 reg = FDI_TX_CTL(pipe);
3374 temp = I915_READ(reg);
3375 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3376 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3377 I915_WRITE(reg, temp);
3378
3379 reg = FDI_RX_CTL(pipe);
3380 temp = I915_READ(reg);
3381 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3382 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003383 I915_WRITE(reg, temp);
3384
3385 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003386 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003387
Jesse Barnes139ccd32013-08-19 11:04:55 -07003388 for (i = 0; i < 4; i++) {
3389 reg = FDI_RX_IIR(pipe);
3390 temp = I915_READ(reg);
3391 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003392
Jesse Barnes139ccd32013-08-19 11:04:55 -07003393 if (temp & FDI_RX_SYMBOL_LOCK ||
3394 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3395 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3396 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3397 i);
3398 goto train_done;
3399 }
3400 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003401 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003402 if (i == 4)
3403 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003404 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003405
Jesse Barnes139ccd32013-08-19 11:04:55 -07003406train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003407 DRM_DEBUG_KMS("FDI train done.\n");
3408}
3409
Daniel Vetter88cefb62012-08-12 19:27:14 +02003410static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003411{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003412 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003413 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003414 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003415 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003416
Jesse Barnesc64e3112010-09-10 11:27:03 -07003417
Jesse Barnes0e23b992010-09-10 11:10:00 -07003418 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 reg = FDI_RX_CTL(pipe);
3420 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003421 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003422 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003423 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3425
3426 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003427 udelay(200);
3428
3429 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 temp = I915_READ(reg);
3431 I915_WRITE(reg, temp | FDI_PCDCLK);
3432
3433 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003434 udelay(200);
3435
Paulo Zanoni20749732012-11-23 15:30:38 -02003436 /* Enable CPU FDI TX PLL, always on for Ironlake */
3437 reg = FDI_TX_CTL(pipe);
3438 temp = I915_READ(reg);
3439 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3440 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003441
Paulo Zanoni20749732012-11-23 15:30:38 -02003442 POSTING_READ(reg);
3443 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003444 }
3445}
3446
Daniel Vetter88cefb62012-08-12 19:27:14 +02003447static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3448{
3449 struct drm_device *dev = intel_crtc->base.dev;
3450 struct drm_i915_private *dev_priv = dev->dev_private;
3451 int pipe = intel_crtc->pipe;
3452 u32 reg, temp;
3453
3454 /* Switch from PCDclk to Rawclk */
3455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
3457 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3458
3459 /* Disable CPU FDI TX PLL */
3460 reg = FDI_TX_CTL(pipe);
3461 temp = I915_READ(reg);
3462 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3463
3464 POSTING_READ(reg);
3465 udelay(100);
3466
3467 reg = FDI_RX_CTL(pipe);
3468 temp = I915_READ(reg);
3469 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3470
3471 /* Wait for the clocks to turn off. */
3472 POSTING_READ(reg);
3473 udelay(100);
3474}
3475
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003476static void ironlake_fdi_disable(struct drm_crtc *crtc)
3477{
3478 struct drm_device *dev = crtc->dev;
3479 struct drm_i915_private *dev_priv = dev->dev_private;
3480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3481 int pipe = intel_crtc->pipe;
3482 u32 reg, temp;
3483
3484 /* disable CPU FDI tx and PCH FDI rx */
3485 reg = FDI_TX_CTL(pipe);
3486 temp = I915_READ(reg);
3487 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3488 POSTING_READ(reg);
3489
3490 reg = FDI_RX_CTL(pipe);
3491 temp = I915_READ(reg);
3492 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003493 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003494 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3495
3496 POSTING_READ(reg);
3497 udelay(100);
3498
3499 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003500 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003501 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003502
3503 /* still set train pattern 1 */
3504 reg = FDI_TX_CTL(pipe);
3505 temp = I915_READ(reg);
3506 temp &= ~FDI_LINK_TRAIN_NONE;
3507 temp |= FDI_LINK_TRAIN_PATTERN_1;
3508 I915_WRITE(reg, temp);
3509
3510 reg = FDI_RX_CTL(pipe);
3511 temp = I915_READ(reg);
3512 if (HAS_PCH_CPT(dev)) {
3513 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3514 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3515 } else {
3516 temp &= ~FDI_LINK_TRAIN_NONE;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1;
3518 }
3519 /* BPC in FDI rx is consistent with that in PIPECONF */
3520 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003521 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003522 I915_WRITE(reg, temp);
3523
3524 POSTING_READ(reg);
3525 udelay(100);
3526}
3527
Chris Wilson5dce5b932014-01-20 10:17:36 +00003528bool intel_has_pending_fb_unpin(struct drm_device *dev)
3529{
3530 struct intel_crtc *crtc;
3531
3532 /* Note that we don't need to be called with mode_config.lock here
3533 * as our list of CRTC objects is static for the lifetime of the
3534 * device and so cannot disappear as we iterate. Similarly, we can
3535 * happily treat the predicates as racy, atomic checks as userspace
3536 * cannot claim and pin a new fb without at least acquring the
3537 * struct_mutex and so serialising with us.
3538 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003539 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003540 if (atomic_read(&crtc->unpin_work_count) == 0)
3541 continue;
3542
3543 if (crtc->unpin_work)
3544 intel_wait_for_vblank(dev, crtc->pipe);
3545
3546 return true;
3547 }
3548
3549 return false;
3550}
3551
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003552static void page_flip_completed(struct intel_crtc *intel_crtc)
3553{
3554 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3555 struct intel_unpin_work *work = intel_crtc->unpin_work;
3556
3557 /* ensure that the unpin work is consistent wrt ->pending. */
3558 smp_rmb();
3559 intel_crtc->unpin_work = NULL;
3560
3561 if (work->event)
3562 drm_send_vblank_event(intel_crtc->base.dev,
3563 intel_crtc->pipe,
3564 work->event);
3565
3566 drm_crtc_vblank_put(&intel_crtc->base);
3567
3568 wake_up_all(&dev_priv->pending_flip_queue);
3569 queue_work(dev_priv->wq, &work->work);
3570
3571 trace_i915_flip_complete(intel_crtc->plane,
3572 work->pending_flip_obj);
3573}
3574
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003575void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003576{
Chris Wilson0f911282012-04-17 10:05:38 +01003577 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003578 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003579
Daniel Vetter2c10d572012-12-20 21:24:07 +01003580 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003581 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3582 !intel_crtc_has_pending_flip(crtc),
3583 60*HZ) == 0)) {
3584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003585
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003586 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003587 if (intel_crtc->unpin_work) {
3588 WARN_ONCE(1, "Removing stuck page flip\n");
3589 page_flip_completed(intel_crtc);
3590 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003591 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003592 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003593
Chris Wilson975d5682014-08-20 13:13:34 +01003594 if (crtc->primary->fb) {
3595 mutex_lock(&dev->struct_mutex);
3596 intel_finish_fb(crtc->primary->fb);
3597 mutex_unlock(&dev->struct_mutex);
3598 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003599}
3600
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003601/* Program iCLKIP clock to the desired frequency */
3602static void lpt_program_iclkip(struct drm_crtc *crtc)
3603{
3604 struct drm_device *dev = crtc->dev;
3605 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003606 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003607 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3608 u32 temp;
3609
Daniel Vetter09153002012-12-12 14:06:44 +01003610 mutex_lock(&dev_priv->dpio_lock);
3611
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003612 /* It is necessary to ungate the pixclk gate prior to programming
3613 * the divisors, and gate it back when it is done.
3614 */
3615 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3616
3617 /* Disable SSCCTL */
3618 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003619 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3620 SBI_SSCCTL_DISABLE,
3621 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003622
3623 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003624 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003625 auxdiv = 1;
3626 divsel = 0x41;
3627 phaseinc = 0x20;
3628 } else {
3629 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003630 * but the adjusted_mode->crtc_clock in in KHz. To get the
3631 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003632 * convert the virtual clock precision to KHz here for higher
3633 * precision.
3634 */
3635 u32 iclk_virtual_root_freq = 172800 * 1000;
3636 u32 iclk_pi_range = 64;
3637 u32 desired_divisor, msb_divisor_value, pi_value;
3638
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003639 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003640 msb_divisor_value = desired_divisor / iclk_pi_range;
3641 pi_value = desired_divisor % iclk_pi_range;
3642
3643 auxdiv = 0;
3644 divsel = msb_divisor_value - 2;
3645 phaseinc = pi_value;
3646 }
3647
3648 /* This should not happen with any sane values */
3649 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3650 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3651 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3652 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3653
3654 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003655 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003656 auxdiv,
3657 divsel,
3658 phasedir,
3659 phaseinc);
3660
3661 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003662 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003663 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3664 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3665 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3666 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3667 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3668 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003669 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003670
3671 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003672 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003673 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3674 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003675 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003676
3677 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003678 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003679 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003680 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003681
3682 /* Wait for initialization time */
3683 udelay(24);
3684
3685 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003686
3687 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003688}
3689
Daniel Vetter275f01b22013-05-03 11:49:47 +02003690static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3691 enum pipe pch_transcoder)
3692{
3693 struct drm_device *dev = crtc->base.dev;
3694 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003695 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003696
3697 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3698 I915_READ(HTOTAL(cpu_transcoder)));
3699 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3700 I915_READ(HBLANK(cpu_transcoder)));
3701 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3702 I915_READ(HSYNC(cpu_transcoder)));
3703
3704 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3705 I915_READ(VTOTAL(cpu_transcoder)));
3706 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3707 I915_READ(VBLANK(cpu_transcoder)));
3708 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3709 I915_READ(VSYNC(cpu_transcoder)));
3710 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3711 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3712}
3713
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003714static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3715{
3716 struct drm_i915_private *dev_priv = dev->dev_private;
3717 uint32_t temp;
3718
3719 temp = I915_READ(SOUTH_CHICKEN1);
3720 if (temp & FDI_BC_BIFURCATION_SELECT)
3721 return;
3722
3723 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3724 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3725
3726 temp |= FDI_BC_BIFURCATION_SELECT;
3727 DRM_DEBUG_KMS("enabling fdi C rx\n");
3728 I915_WRITE(SOUTH_CHICKEN1, temp);
3729 POSTING_READ(SOUTH_CHICKEN1);
3730}
3731
3732static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3733{
3734 struct drm_device *dev = intel_crtc->base.dev;
3735 struct drm_i915_private *dev_priv = dev->dev_private;
3736
3737 switch (intel_crtc->pipe) {
3738 case PIPE_A:
3739 break;
3740 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003741 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003742 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3743 else
3744 cpt_enable_fdi_bc_bifurcation(dev);
3745
3746 break;
3747 case PIPE_C:
3748 cpt_enable_fdi_bc_bifurcation(dev);
3749
3750 break;
3751 default:
3752 BUG();
3753 }
3754}
3755
Jesse Barnesf67a5592011-01-05 10:31:48 -08003756/*
3757 * Enable PCH resources required for PCH ports:
3758 * - PCH PLLs
3759 * - FDI training & RX/TX
3760 * - update transcoder timings
3761 * - DP transcoding bits
3762 * - transcoder
3763 */
3764static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003765{
3766 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003767 struct drm_i915_private *dev_priv = dev->dev_private;
3768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3769 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003770 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003771
Daniel Vetterab9412b2013-05-03 11:49:46 +02003772 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003773
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003774 if (IS_IVYBRIDGE(dev))
3775 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3776
Daniel Vettercd986ab2012-10-26 10:58:12 +02003777 /* Write the TU size bits before fdi link training, so that error
3778 * detection works. */
3779 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3780 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3781
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003782 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003783 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003784
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003785 /* We need to program the right clock selection before writing the pixel
3786 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003787 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003788 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003789
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003790 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003791 temp |= TRANS_DPLL_ENABLE(pipe);
3792 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003793 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003794 temp |= sel;
3795 else
3796 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003797 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003798 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003799
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003800 /* XXX: pch pll's can be enabled any time before we enable the PCH
3801 * transcoder, and we actually should do this to not upset any PCH
3802 * transcoder that already use the clock when we share it.
3803 *
3804 * Note that enable_shared_dpll tries to do the right thing, but
3805 * get_shared_dpll unconditionally resets the pll - we need that to have
3806 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003807 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003808
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003809 /* set transcoder timing, panel must allow it */
3810 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003811 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003812
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003813 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003814
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003815 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003816 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003817 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003818 reg = TRANS_DP_CTL(pipe);
3819 temp = I915_READ(reg);
3820 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003821 TRANS_DP_SYNC_MASK |
3822 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003823 temp |= (TRANS_DP_OUTPUT_ENABLE |
3824 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003825 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003826
3827 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003828 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003829 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003831
3832 switch (intel_trans_dp_port_sel(crtc)) {
3833 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003835 break;
3836 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003837 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003838 break;
3839 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003840 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003841 break;
3842 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003843 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003844 }
3845
Chris Wilson5eddb702010-09-11 13:48:45 +01003846 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003847 }
3848
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003849 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003850}
3851
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003852static void lpt_pch_enable(struct drm_crtc *crtc)
3853{
3854 struct drm_device *dev = crtc->dev;
3855 struct drm_i915_private *dev_priv = dev->dev_private;
3856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003857 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003858
Daniel Vetterab9412b2013-05-03 11:49:46 +02003859 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003860
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003861 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003862
Paulo Zanoni0540e482012-10-31 18:12:40 -02003863 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003864 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003865
Paulo Zanoni937bb612012-10-31 18:12:47 -02003866 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003867}
3868
Daniel Vetter716c2e52014-06-25 22:02:02 +03003869void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003870{
Daniel Vettere2b78262013-06-07 23:10:03 +02003871 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003872
3873 if (pll == NULL)
3874 return;
3875
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003876 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003877 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003878 return;
3879 }
3880
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003881 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3882 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003883 WARN_ON(pll->on);
3884 WARN_ON(pll->active);
3885 }
3886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003887 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003888}
3889
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003890struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3891 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003892{
Daniel Vettere2b78262013-06-07 23:10:03 +02003893 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003894 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003895 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003896
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003897 if (HAS_PCH_IBX(dev_priv->dev)) {
3898 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003899 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003900 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003901
Daniel Vetter46edb022013-06-05 13:34:12 +02003902 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3903 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003904
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003905 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003906
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003907 goto found;
3908 }
3909
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003910 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3911 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003912
3913 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003914 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003915 continue;
3916
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003917 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003918 &pll->new_config->hw_state,
3919 sizeof(pll->new_config->hw_state)) == 0) {
3920 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003921 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003922 pll->new_config->crtc_mask,
3923 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003924 goto found;
3925 }
3926 }
3927
3928 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003929 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3930 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003931 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003932 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3933 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003934 goto found;
3935 }
3936 }
3937
3938 return NULL;
3939
3940found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003941 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003942 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003943
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003944 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003945 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3946 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003947
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003948 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003949
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003950 return pll;
3951}
3952
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003953/**
3954 * intel_shared_dpll_start_config - start a new PLL staged config
3955 * @dev_priv: DRM device
3956 * @clear_pipes: mask of pipes that will have their PLLs freed
3957 *
3958 * Starts a new PLL staged config, copying the current config but
3959 * releasing the references of pipes specified in clear_pipes.
3960 */
3961static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3962 unsigned clear_pipes)
3963{
3964 struct intel_shared_dpll *pll;
3965 enum intel_dpll_id i;
3966
3967 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3968 pll = &dev_priv->shared_dplls[i];
3969
3970 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3971 GFP_KERNEL);
3972 if (!pll->new_config)
3973 goto cleanup;
3974
3975 pll->new_config->crtc_mask &= ~clear_pipes;
3976 }
3977
3978 return 0;
3979
3980cleanup:
3981 while (--i >= 0) {
3982 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02003983 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003984 pll->new_config = NULL;
3985 }
3986
3987 return -ENOMEM;
3988}
3989
3990static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3991{
3992 struct intel_shared_dpll *pll;
3993 enum intel_dpll_id i;
3994
3995 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3996 pll = &dev_priv->shared_dplls[i];
3997
3998 WARN_ON(pll->new_config == &pll->config);
3999
4000 pll->config = *pll->new_config;
4001 kfree(pll->new_config);
4002 pll->new_config = NULL;
4003 }
4004}
4005
4006static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4007{
4008 struct intel_shared_dpll *pll;
4009 enum intel_dpll_id i;
4010
4011 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4012 pll = &dev_priv->shared_dplls[i];
4013
4014 WARN_ON(pll->new_config == &pll->config);
4015
4016 kfree(pll->new_config);
4017 pll->new_config = NULL;
4018 }
4019}
4020
Daniel Vettera1520312013-05-03 11:49:50 +02004021static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004022{
4023 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004024 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004025 u32 temp;
4026
4027 temp = I915_READ(dslreg);
4028 udelay(500);
4029 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004030 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004031 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004032 }
4033}
4034
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004035static void skylake_pfit_enable(struct intel_crtc *crtc)
4036{
4037 struct drm_device *dev = crtc->base.dev;
4038 struct drm_i915_private *dev_priv = dev->dev_private;
4039 int pipe = crtc->pipe;
4040
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004041 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004042 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004043 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4044 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004045 }
4046}
4047
Jesse Barnesb074cec2013-04-25 12:55:02 -07004048static void ironlake_pfit_enable(struct intel_crtc *crtc)
4049{
4050 struct drm_device *dev = crtc->base.dev;
4051 struct drm_i915_private *dev_priv = dev->dev_private;
4052 int pipe = crtc->pipe;
4053
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004054 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004055 /* Force use of hard-coded filter coefficients
4056 * as some pre-programmed values are broken,
4057 * e.g. x201.
4058 */
4059 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4060 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4061 PF_PIPE_SEL_IVB(pipe));
4062 else
4063 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004064 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4065 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004066 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004067}
4068
Matt Roper4a3b8762014-12-23 10:41:51 -08004069static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004070{
4071 struct drm_device *dev = crtc->dev;
4072 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004073 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004074 struct intel_plane *intel_plane;
4075
Matt Roperaf2b6532014-04-01 15:22:32 -07004076 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4077 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004078 if (intel_plane->pipe == pipe)
4079 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004080 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004081}
4082
Matt Roper4a3b8762014-12-23 10:41:51 -08004083static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004084{
4085 struct drm_device *dev = crtc->dev;
4086 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004087 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004088 struct intel_plane *intel_plane;
4089
Matt Roperaf2b6532014-04-01 15:22:32 -07004090 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4091 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004092 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004093 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004094 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004095}
4096
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004097void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004098{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004099 struct drm_device *dev = crtc->base.dev;
4100 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004101
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004102 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004103 return;
4104
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004105 /* We can only enable IPS after we enable a plane and wait for a vblank */
4106 intel_wait_for_vblank(dev, crtc->pipe);
4107
Paulo Zanonid77e4532013-09-24 13:52:55 -03004108 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004109 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004110 mutex_lock(&dev_priv->rps.hw_lock);
4111 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4112 mutex_unlock(&dev_priv->rps.hw_lock);
4113 /* Quoting Art Runyan: "its not safe to expect any particular
4114 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004115 * mailbox." Moreover, the mailbox may return a bogus state,
4116 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004117 */
4118 } else {
4119 I915_WRITE(IPS_CTL, IPS_ENABLE);
4120 /* The bit only becomes 1 in the next vblank, so this wait here
4121 * is essentially intel_wait_for_vblank. If we don't have this
4122 * and don't wait for vblanks until the end of crtc_enable, then
4123 * the HW state readout code will complain that the expected
4124 * IPS_CTL value is not the one we read. */
4125 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4126 DRM_ERROR("Timed out waiting for IPS enable\n");
4127 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004128}
4129
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004130void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004131{
4132 struct drm_device *dev = crtc->base.dev;
4133 struct drm_i915_private *dev_priv = dev->dev_private;
4134
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004135 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004136 return;
4137
4138 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004139 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004140 mutex_lock(&dev_priv->rps.hw_lock);
4141 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4142 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004143 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4144 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4145 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004146 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004147 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004148 POSTING_READ(IPS_CTL);
4149 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004150
4151 /* We need to wait for a vblank before we can disable the plane. */
4152 intel_wait_for_vblank(dev, crtc->pipe);
4153}
4154
4155/** Loads the palette/gamma unit for the CRTC with the prepared values */
4156static void intel_crtc_load_lut(struct drm_crtc *crtc)
4157{
4158 struct drm_device *dev = crtc->dev;
4159 struct drm_i915_private *dev_priv = dev->dev_private;
4160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4161 enum pipe pipe = intel_crtc->pipe;
4162 int palreg = PALETTE(pipe);
4163 int i;
4164 bool reenable_ips = false;
4165
4166 /* The clocks have to be on to load the palette. */
4167 if (!crtc->enabled || !intel_crtc->active)
4168 return;
4169
4170 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004171 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004172 assert_dsi_pll_enabled(dev_priv);
4173 else
4174 assert_pll_enabled(dev_priv, pipe);
4175 }
4176
4177 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304178 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004179 palreg = LGC_PALETTE(pipe);
4180
4181 /* Workaround : Do not read or write the pipe palette/gamma data while
4182 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4183 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004184 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004185 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4186 GAMMA_MODE_MODE_SPLIT)) {
4187 hsw_disable_ips(intel_crtc);
4188 reenable_ips = true;
4189 }
4190
4191 for (i = 0; i < 256; i++) {
4192 I915_WRITE(palreg + 4 * i,
4193 (intel_crtc->lut_r[i] << 16) |
4194 (intel_crtc->lut_g[i] << 8) |
4195 intel_crtc->lut_b[i]);
4196 }
4197
4198 if (reenable_ips)
4199 hsw_enable_ips(intel_crtc);
4200}
4201
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004202static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4203{
4204 if (!enable && intel_crtc->overlay) {
4205 struct drm_device *dev = intel_crtc->base.dev;
4206 struct drm_i915_private *dev_priv = dev->dev_private;
4207
4208 mutex_lock(&dev->struct_mutex);
4209 dev_priv->mm.interruptible = false;
4210 (void) intel_overlay_switch_off(intel_crtc->overlay);
4211 dev_priv->mm.interruptible = true;
4212 mutex_unlock(&dev->struct_mutex);
4213 }
4214
4215 /* Let userspace switch the overlay on again. In most cases userspace
4216 * has to recompute where to put it anyway.
4217 */
4218}
4219
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004220static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004221{
4222 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4224 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004225
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004226 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004227 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004228 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004229 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004230
4231 hsw_enable_ips(intel_crtc);
4232
4233 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004234 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004235 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004236
4237 /*
4238 * FIXME: Once we grow proper nuclear flip support out of this we need
4239 * to compute the mask of flip planes precisely. For the time being
4240 * consider this a flip from a NULL plane.
4241 */
4242 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004243}
4244
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004245static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004246{
4247 struct drm_device *dev = crtc->dev;
4248 struct drm_i915_private *dev_priv = dev->dev_private;
4249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4250 int pipe = intel_crtc->pipe;
4251 int plane = intel_crtc->plane;
4252
4253 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004254
4255 if (dev_priv->fbc.plane == plane)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004256 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004257
4258 hsw_disable_ips(intel_crtc);
4259
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004260 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004261 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004262 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004263 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004264
Daniel Vetterf99d7062014-06-19 16:01:59 +02004265 /*
4266 * FIXME: Once we grow proper nuclear flip support out of this we need
4267 * to compute the mask of flip planes precisely. For the time being
4268 * consider this a flip to a NULL plane.
4269 */
4270 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004271}
4272
Jesse Barnesf67a5592011-01-05 10:31:48 -08004273static void ironlake_crtc_enable(struct drm_crtc *crtc)
4274{
4275 struct drm_device *dev = crtc->dev;
4276 struct drm_i915_private *dev_priv = dev->dev_private;
4277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004278 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004279 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004280
Daniel Vetter08a48462012-07-02 11:43:47 +02004281 WARN_ON(!crtc->enabled);
4282
Jesse Barnesf67a5592011-01-05 10:31:48 -08004283 if (intel_crtc->active)
4284 return;
4285
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004286 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004287 intel_prepare_shared_dpll(intel_crtc);
4288
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004289 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter29407aa2014-04-24 23:55:08 +02004290 intel_dp_set_m_n(intel_crtc);
4291
4292 intel_set_pipe_timings(intel_crtc);
4293
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004294 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004295 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004296 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004297 }
4298
4299 ironlake_set_pipeconf(crtc);
4300
Jesse Barnesf67a5592011-01-05 10:31:48 -08004301 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004302
Daniel Vettera72e4c92014-09-30 10:56:47 +02004303 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4304 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004305
Daniel Vetterf6736a12013-06-05 13:34:30 +02004306 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004307 if (encoder->pre_enable)
4308 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004309
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004310 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004311 /* Note: FDI PLL enabling _must_ be done before we enable the
4312 * cpu pipes, hence this is separate from all the other fdi/pch
4313 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004314 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004315 } else {
4316 assert_fdi_tx_disabled(dev_priv, pipe);
4317 assert_fdi_rx_disabled(dev_priv, pipe);
4318 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004319
Jesse Barnesb074cec2013-04-25 12:55:02 -07004320 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004321
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004322 /*
4323 * On ILK+ LUT must be loaded before the pipe is running but with
4324 * clocks enabled
4325 */
4326 intel_crtc_load_lut(crtc);
4327
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004328 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004329 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004330
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004331 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004332 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004333
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004334 assert_vblank_disabled(crtc);
4335 drm_crtc_vblank_on(crtc);
4336
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004337 for_each_encoder_on_crtc(dev, crtc, encoder)
4338 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004339
4340 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004341 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004342
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004343 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004344}
4345
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004346/* IPS only exists on ULT machines and is tied to pipe A. */
4347static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4348{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004349 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004350}
4351
Paulo Zanonie4916942013-09-20 16:21:19 -03004352/*
4353 * This implements the workaround described in the "notes" section of the mode
4354 * set sequence documentation. When going from no pipes or single pipe to
4355 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4356 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4357 */
4358static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4359{
4360 struct drm_device *dev = crtc->base.dev;
4361 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4362
4363 /* We want to get the other_active_crtc only if there's only 1 other
4364 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004365 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004366 if (!crtc_it->active || crtc_it == crtc)
4367 continue;
4368
4369 if (other_active_crtc)
4370 return;
4371
4372 other_active_crtc = crtc_it;
4373 }
4374 if (!other_active_crtc)
4375 return;
4376
4377 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4378 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4379}
4380
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004381static void haswell_crtc_enable(struct drm_crtc *crtc)
4382{
4383 struct drm_device *dev = crtc->dev;
4384 struct drm_i915_private *dev_priv = dev->dev_private;
4385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4386 struct intel_encoder *encoder;
4387 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004388
4389 WARN_ON(!crtc->enabled);
4390
4391 if (intel_crtc->active)
4392 return;
4393
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004394 if (intel_crtc_to_shared_dpll(intel_crtc))
4395 intel_enable_shared_dpll(intel_crtc);
4396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004397 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter229fca92014-04-24 23:55:09 +02004398 intel_dp_set_m_n(intel_crtc);
4399
4400 intel_set_pipe_timings(intel_crtc);
4401
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004402 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4403 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4404 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004405 }
4406
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004407 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004408 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004409 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004410 }
4411
4412 haswell_set_pipeconf(crtc);
4413
4414 intel_set_pipe_csc(crtc);
4415
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004416 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004417
Daniel Vettera72e4c92014-09-30 10:56:47 +02004418 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004419 for_each_encoder_on_crtc(dev, crtc, encoder)
4420 if (encoder->pre_enable)
4421 encoder->pre_enable(encoder);
4422
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004423 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004424 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4425 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004426 dev_priv->display.fdi_link_train(crtc);
4427 }
4428
Paulo Zanoni1f544382012-10-24 11:32:00 -02004429 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004430
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004431 if (IS_SKYLAKE(dev))
4432 skylake_pfit_enable(intel_crtc);
4433 else
4434 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004435
4436 /*
4437 * On ILK+ LUT must be loaded before the pipe is running but with
4438 * clocks enabled
4439 */
4440 intel_crtc_load_lut(crtc);
4441
Paulo Zanoni1f544382012-10-24 11:32:00 -02004442 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004443 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004444
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004445 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004446 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004447
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004448 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004449 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004450
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004451 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004452 intel_ddi_set_vc_payload_alloc(crtc, true);
4453
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004454 assert_vblank_disabled(crtc);
4455 drm_crtc_vblank_on(crtc);
4456
Jani Nikula8807e552013-08-30 19:40:32 +03004457 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004458 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004459 intel_opregion_notify_encoder(encoder, true);
4460 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004461
Paulo Zanonie4916942013-09-20 16:21:19 -03004462 /* If we change the relative order between pipe/planes enabling, we need
4463 * to change the workaround. */
4464 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004465 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004466}
4467
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004468static void skylake_pfit_disable(struct intel_crtc *crtc)
4469{
4470 struct drm_device *dev = crtc->base.dev;
4471 struct drm_i915_private *dev_priv = dev->dev_private;
4472 int pipe = crtc->pipe;
4473
4474 /* To avoid upsetting the power well on haswell only disable the pfit if
4475 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004476 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004477 I915_WRITE(PS_CTL(pipe), 0);
4478 I915_WRITE(PS_WIN_POS(pipe), 0);
4479 I915_WRITE(PS_WIN_SZ(pipe), 0);
4480 }
4481}
4482
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004483static void ironlake_pfit_disable(struct intel_crtc *crtc)
4484{
4485 struct drm_device *dev = crtc->base.dev;
4486 struct drm_i915_private *dev_priv = dev->dev_private;
4487 int pipe = crtc->pipe;
4488
4489 /* To avoid upsetting the power well on haswell only disable the pfit if
4490 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004491 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004492 I915_WRITE(PF_CTL(pipe), 0);
4493 I915_WRITE(PF_WIN_POS(pipe), 0);
4494 I915_WRITE(PF_WIN_SZ(pipe), 0);
4495 }
4496}
4497
Jesse Barnes6be4a602010-09-10 10:26:01 -07004498static void ironlake_crtc_disable(struct drm_crtc *crtc)
4499{
4500 struct drm_device *dev = crtc->dev;
4501 struct drm_i915_private *dev_priv = dev->dev_private;
4502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004503 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004504 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004505 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004506
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004507 if (!intel_crtc->active)
4508 return;
4509
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004510 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004511
Daniel Vetterea9d7582012-07-10 10:42:52 +02004512 for_each_encoder_on_crtc(dev, crtc, encoder)
4513 encoder->disable(encoder);
4514
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004515 drm_crtc_vblank_off(crtc);
4516 assert_vblank_disabled(crtc);
4517
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004518 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004519 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004520
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004521 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004522
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004523 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004524
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004525 for_each_encoder_on_crtc(dev, crtc, encoder)
4526 if (encoder->post_disable)
4527 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004528
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004529 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004530 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004531
Daniel Vetterd925c592013-06-05 13:34:04 +02004532 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004533
Daniel Vetterd925c592013-06-05 13:34:04 +02004534 if (HAS_PCH_CPT(dev)) {
4535 /* disable TRANS_DP_CTL */
4536 reg = TRANS_DP_CTL(pipe);
4537 temp = I915_READ(reg);
4538 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4539 TRANS_DP_PORT_SEL_MASK);
4540 temp |= TRANS_DP_PORT_SEL_NONE;
4541 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004542
Daniel Vetterd925c592013-06-05 13:34:04 +02004543 /* disable DPLL_SEL */
4544 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004545 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004546 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004547 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004548
4549 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004550 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004551
4552 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004553 }
4554
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004555 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004556 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004557
4558 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004559 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004560 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004561}
4562
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004563static void haswell_crtc_disable(struct drm_crtc *crtc)
4564{
4565 struct drm_device *dev = crtc->dev;
4566 struct drm_i915_private *dev_priv = dev->dev_private;
4567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4568 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004569 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004570
4571 if (!intel_crtc->active)
4572 return;
4573
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004574 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004575
Jani Nikula8807e552013-08-30 19:40:32 +03004576 for_each_encoder_on_crtc(dev, crtc, encoder) {
4577 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004578 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004579 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004580
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004581 drm_crtc_vblank_off(crtc);
4582 assert_vblank_disabled(crtc);
4583
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004584 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004585 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4586 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004587 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004588
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004589 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004590 intel_ddi_set_vc_payload_alloc(crtc, false);
4591
Paulo Zanoniad80a812012-10-24 16:06:19 -02004592 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004593
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004594 if (IS_SKYLAKE(dev))
4595 skylake_pfit_disable(intel_crtc);
4596 else
4597 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004598
Paulo Zanoni1f544382012-10-24 11:32:00 -02004599 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004600
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004601 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004602 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004603 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004604 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004605
Imre Deak97b040a2014-06-25 22:01:50 +03004606 for_each_encoder_on_crtc(dev, crtc, encoder)
4607 if (encoder->post_disable)
4608 encoder->post_disable(encoder);
4609
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004610 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004611 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004612
4613 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004614 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004615 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004616
4617 if (intel_crtc_to_shared_dpll(intel_crtc))
4618 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004619}
4620
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004621static void ironlake_crtc_off(struct drm_crtc *crtc)
4622{
4623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004624 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004625}
4626
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004627
Jesse Barnes2dd24552013-04-25 12:55:01 -07004628static void i9xx_pfit_enable(struct intel_crtc *crtc)
4629{
4630 struct drm_device *dev = crtc->base.dev;
4631 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004632 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004633
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004634 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004635 return;
4636
Daniel Vetterc0b03412013-05-28 12:05:54 +02004637 /*
4638 * The panel fitter should only be adjusted whilst the pipe is disabled,
4639 * according to register description and PRM.
4640 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004641 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4642 assert_pipe_disabled(dev_priv, crtc->pipe);
4643
Jesse Barnesb074cec2013-04-25 12:55:02 -07004644 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4645 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004646
4647 /* Border color in case we don't scale up to the full screen. Black by
4648 * default, change to something else for debugging. */
4649 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004650}
4651
Dave Airlied05410f2014-06-05 13:22:59 +10004652static enum intel_display_power_domain port_to_power_domain(enum port port)
4653{
4654 switch (port) {
4655 case PORT_A:
4656 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4657 case PORT_B:
4658 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4659 case PORT_C:
4660 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4661 case PORT_D:
4662 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4663 default:
4664 WARN_ON_ONCE(1);
4665 return POWER_DOMAIN_PORT_OTHER;
4666 }
4667}
4668
Imre Deak77d22dc2014-03-05 16:20:52 +02004669#define for_each_power_domain(domain, mask) \
4670 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4671 if ((1 << (domain)) & (mask))
4672
Imre Deak319be8a2014-03-04 19:22:57 +02004673enum intel_display_power_domain
4674intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004675{
Imre Deak319be8a2014-03-04 19:22:57 +02004676 struct drm_device *dev = intel_encoder->base.dev;
4677 struct intel_digital_port *intel_dig_port;
4678
4679 switch (intel_encoder->type) {
4680 case INTEL_OUTPUT_UNKNOWN:
4681 /* Only DDI platforms should ever use this output type */
4682 WARN_ON_ONCE(!HAS_DDI(dev));
4683 case INTEL_OUTPUT_DISPLAYPORT:
4684 case INTEL_OUTPUT_HDMI:
4685 case INTEL_OUTPUT_EDP:
4686 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004687 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004688 case INTEL_OUTPUT_DP_MST:
4689 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4690 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004691 case INTEL_OUTPUT_ANALOG:
4692 return POWER_DOMAIN_PORT_CRT;
4693 case INTEL_OUTPUT_DSI:
4694 return POWER_DOMAIN_PORT_DSI;
4695 default:
4696 return POWER_DOMAIN_PORT_OTHER;
4697 }
4698}
4699
4700static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4701{
4702 struct drm_device *dev = crtc->dev;
4703 struct intel_encoder *intel_encoder;
4704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4705 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004706 unsigned long mask;
4707 enum transcoder transcoder;
4708
4709 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4710
4711 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4712 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004713 if (intel_crtc->config->pch_pfit.enabled ||
4714 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004715 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4716
Imre Deak319be8a2014-03-04 19:22:57 +02004717 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4718 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4719
Imre Deak77d22dc2014-03-05 16:20:52 +02004720 return mask;
4721}
4722
Imre Deak77d22dc2014-03-05 16:20:52 +02004723static void modeset_update_crtc_power_domains(struct drm_device *dev)
4724{
4725 struct drm_i915_private *dev_priv = dev->dev_private;
4726 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4727 struct intel_crtc *crtc;
4728
4729 /*
4730 * First get all needed power domains, then put all unneeded, to avoid
4731 * any unnecessary toggling of the power wells.
4732 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004733 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004734 enum intel_display_power_domain domain;
4735
4736 if (!crtc->base.enabled)
4737 continue;
4738
Imre Deak319be8a2014-03-04 19:22:57 +02004739 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004740
4741 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4742 intel_display_power_get(dev_priv, domain);
4743 }
4744
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004745 if (dev_priv->display.modeset_global_resources)
4746 dev_priv->display.modeset_global_resources(dev);
4747
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004748 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004749 enum intel_display_power_domain domain;
4750
4751 for_each_power_domain(domain, crtc->enabled_power_domains)
4752 intel_display_power_put(dev_priv, domain);
4753
4754 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4755 }
4756
4757 intel_display_set_init_power(dev_priv, false);
4758}
4759
Ville Syrjälädfcab172014-06-13 13:37:47 +03004760/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004761static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004762{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004763 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004764
Jesse Barnes586f49d2013-11-04 16:06:59 -08004765 /* Obtain SKU information */
4766 mutex_lock(&dev_priv->dpio_lock);
4767 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4768 CCK_FUSE_HPLL_FREQ_MASK;
4769 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004770
Ville Syrjälädfcab172014-06-13 13:37:47 +03004771 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004772}
4773
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004774static void vlv_update_cdclk(struct drm_device *dev)
4775{
4776 struct drm_i915_private *dev_priv = dev->dev_private;
4777
4778 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004779 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004780 dev_priv->vlv_cdclk_freq);
4781
4782 /*
4783 * Program the gmbus_freq based on the cdclk frequency.
4784 * BSpec erroneously claims we should aim for 4MHz, but
4785 * in fact 1MHz is the correct frequency.
4786 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004787 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004788}
4789
Jesse Barnes30a970c2013-11-04 13:48:12 -08004790/* Adjust CDclk dividers to allow high res or save power if possible */
4791static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4792{
4793 struct drm_i915_private *dev_priv = dev->dev_private;
4794 u32 val, cmd;
4795
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004796 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004797
Ville Syrjälädfcab172014-06-13 13:37:47 +03004798 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004799 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004800 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004801 cmd = 1;
4802 else
4803 cmd = 0;
4804
4805 mutex_lock(&dev_priv->rps.hw_lock);
4806 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4807 val &= ~DSPFREQGUAR_MASK;
4808 val |= (cmd << DSPFREQGUAR_SHIFT);
4809 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4810 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4811 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4812 50)) {
4813 DRM_ERROR("timed out waiting for CDclk change\n");
4814 }
4815 mutex_unlock(&dev_priv->rps.hw_lock);
4816
Ville Syrjälädfcab172014-06-13 13:37:47 +03004817 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004818 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004819
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004820 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004821
4822 mutex_lock(&dev_priv->dpio_lock);
4823 /* adjust cdclk divider */
4824 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004825 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004826 val |= divider;
4827 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004828
4829 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4830 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4831 50))
4832 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004833 mutex_unlock(&dev_priv->dpio_lock);
4834 }
4835
4836 mutex_lock(&dev_priv->dpio_lock);
4837 /* adjust self-refresh exit latency value */
4838 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4839 val &= ~0x7f;
4840
4841 /*
4842 * For high bandwidth configs, we set a higher latency in the bunit
4843 * so that the core display fetch happens in time to avoid underruns.
4844 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004845 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004846 val |= 4500 / 250; /* 4.5 usec */
4847 else
4848 val |= 3000 / 250; /* 3.0 usec */
4849 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4850 mutex_unlock(&dev_priv->dpio_lock);
4851
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004852 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004853}
4854
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004855static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4856{
4857 struct drm_i915_private *dev_priv = dev->dev_private;
4858 u32 val, cmd;
4859
4860 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4861
4862 switch (cdclk) {
4863 case 400000:
4864 cmd = 3;
4865 break;
4866 case 333333:
4867 case 320000:
4868 cmd = 2;
4869 break;
4870 case 266667:
4871 cmd = 1;
4872 break;
4873 case 200000:
4874 cmd = 0;
4875 break;
4876 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004877 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004878 return;
4879 }
4880
4881 mutex_lock(&dev_priv->rps.hw_lock);
4882 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4883 val &= ~DSPFREQGUAR_MASK_CHV;
4884 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4885 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4886 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4887 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4888 50)) {
4889 DRM_ERROR("timed out waiting for CDclk change\n");
4890 }
4891 mutex_unlock(&dev_priv->rps.hw_lock);
4892
4893 vlv_update_cdclk(dev);
4894}
4895
Jesse Barnes30a970c2013-11-04 13:48:12 -08004896static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4897 int max_pixclk)
4898{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004899 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004900
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004901 /* FIXME: Punit isn't quite ready yet */
4902 if (IS_CHERRYVIEW(dev_priv->dev))
4903 return 400000;
4904
Jesse Barnes30a970c2013-11-04 13:48:12 -08004905 /*
4906 * Really only a few cases to deal with, as only 4 CDclks are supported:
4907 * 200MHz
4908 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004909 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004910 * 400MHz
4911 * So we check to see whether we're above 90% of the lower bin and
4912 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004913 *
4914 * We seem to get an unstable or solid color picture at 200MHz.
4915 * Not sure what's wrong. For now use 200MHz only when all pipes
4916 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004917 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004918 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004919 return 400000;
4920 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004921 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004922 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004923 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004924 else
4925 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004926}
4927
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004928/* compute the max pixel clock for new configuration */
4929static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004930{
4931 struct drm_device *dev = dev_priv->dev;
4932 struct intel_crtc *intel_crtc;
4933 int max_pixclk = 0;
4934
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004935 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004936 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004937 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02004938 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004939 }
4940
4941 return max_pixclk;
4942}
4943
4944static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004945 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004946{
4947 struct drm_i915_private *dev_priv = dev->dev_private;
4948 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004949 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004950
Imre Deakd60c4472014-03-27 17:45:10 +02004951 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4952 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004953 return;
4954
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004955 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004956 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004957 if (intel_crtc->base.enabled)
4958 *prepare_pipes |= (1 << intel_crtc->pipe);
4959}
4960
4961static void valleyview_modeset_global_resources(struct drm_device *dev)
4962{
4963 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004964 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004965 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4966
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004967 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02004968 /*
4969 * FIXME: We can end up here with all power domains off, yet
4970 * with a CDCLK frequency other than the minimum. To account
4971 * for this take the PIPE-A power domain, which covers the HW
4972 * blocks needed for the following programming. This can be
4973 * removed once it's guaranteed that we get here either with
4974 * the minimum CDCLK set, or the required power domains
4975 * enabled.
4976 */
4977 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
4978
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004979 if (IS_CHERRYVIEW(dev))
4980 cherryview_set_cdclk(dev, req_cdclk);
4981 else
4982 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02004983
4984 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004985 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08004986}
4987
Jesse Barnes89b667f2013-04-18 14:51:36 -07004988static void valleyview_crtc_enable(struct drm_crtc *crtc)
4989{
4990 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004991 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4993 struct intel_encoder *encoder;
4994 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004995 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004996
4997 WARN_ON(!crtc->enabled);
4998
4999 if (intel_crtc->active)
5000 return;
5001
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005002 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305003
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005004 if (!is_dsi) {
5005 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005006 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005007 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005008 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005009 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005010
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005011 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005012 intel_dp_set_m_n(intel_crtc);
5013
5014 intel_set_pipe_timings(intel_crtc);
5015
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005016 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5017 struct drm_i915_private *dev_priv = dev->dev_private;
5018
5019 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5020 I915_WRITE(CHV_CANVAS(pipe), 0);
5021 }
5022
Daniel Vetter5b18e572014-04-24 23:55:06 +02005023 i9xx_set_pipeconf(intel_crtc);
5024
Jesse Barnes89b667f2013-04-18 14:51:36 -07005025 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005026
Daniel Vettera72e4c92014-09-30 10:56:47 +02005027 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005028
Jesse Barnes89b667f2013-04-18 14:51:36 -07005029 for_each_encoder_on_crtc(dev, crtc, encoder)
5030 if (encoder->pre_pll_enable)
5031 encoder->pre_pll_enable(encoder);
5032
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005033 if (!is_dsi) {
5034 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005035 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005036 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005037 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005038 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005039
5040 for_each_encoder_on_crtc(dev, crtc, encoder)
5041 if (encoder->pre_enable)
5042 encoder->pre_enable(encoder);
5043
Jesse Barnes2dd24552013-04-25 12:55:01 -07005044 i9xx_pfit_enable(intel_crtc);
5045
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005046 intel_crtc_load_lut(crtc);
5047
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005048 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005049 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005050
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005051 assert_vblank_disabled(crtc);
5052 drm_crtc_vblank_on(crtc);
5053
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005054 for_each_encoder_on_crtc(dev, crtc, encoder)
5055 encoder->enable(encoder);
5056
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005057 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005058
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005059 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005060 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005061}
5062
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005063static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5064{
5065 struct drm_device *dev = crtc->base.dev;
5066 struct drm_i915_private *dev_priv = dev->dev_private;
5067
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005068 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5069 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005070}
5071
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005072static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005073{
5074 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005075 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005077 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005078 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005079
Daniel Vetter08a48462012-07-02 11:43:47 +02005080 WARN_ON(!crtc->enabled);
5081
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005082 if (intel_crtc->active)
5083 return;
5084
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005085 i9xx_set_pll_dividers(intel_crtc);
5086
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005087 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005088 intel_dp_set_m_n(intel_crtc);
5089
5090 intel_set_pipe_timings(intel_crtc);
5091
Daniel Vetter5b18e572014-04-24 23:55:06 +02005092 i9xx_set_pipeconf(intel_crtc);
5093
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005094 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005095
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005096 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005097 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005098
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005099 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005100 if (encoder->pre_enable)
5101 encoder->pre_enable(encoder);
5102
Daniel Vetterf6736a12013-06-05 13:34:30 +02005103 i9xx_enable_pll(intel_crtc);
5104
Jesse Barnes2dd24552013-04-25 12:55:01 -07005105 i9xx_pfit_enable(intel_crtc);
5106
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005107 intel_crtc_load_lut(crtc);
5108
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005109 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005110 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005111
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005112 assert_vblank_disabled(crtc);
5113 drm_crtc_vblank_on(crtc);
5114
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005115 for_each_encoder_on_crtc(dev, crtc, encoder)
5116 encoder->enable(encoder);
5117
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005118 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005119
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005120 /*
5121 * Gen2 reports pipe underruns whenever all planes are disabled.
5122 * So don't enable underrun reporting before at least some planes
5123 * are enabled.
5124 * FIXME: Need to fix the logic to work when we turn off all planes
5125 * but leave the pipe running.
5126 */
5127 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005128 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005129
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005130 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005131 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005132}
5133
Daniel Vetter87476d62013-04-11 16:29:06 +02005134static void i9xx_pfit_disable(struct intel_crtc *crtc)
5135{
5136 struct drm_device *dev = crtc->base.dev;
5137 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005138
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005139 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005140 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005141
5142 assert_pipe_disabled(dev_priv, crtc->pipe);
5143
Daniel Vetter328d8e82013-05-08 10:36:31 +02005144 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5145 I915_READ(PFIT_CONTROL));
5146 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005147}
5148
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005149static void i9xx_crtc_disable(struct drm_crtc *crtc)
5150{
5151 struct drm_device *dev = crtc->dev;
5152 struct drm_i915_private *dev_priv = dev->dev_private;
5153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005154 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005155 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005156
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005157 if (!intel_crtc->active)
5158 return;
5159
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005160 /*
5161 * Gen2 reports pipe underruns whenever all planes are disabled.
5162 * So diasble underrun reporting before all the planes get disabled.
5163 * FIXME: Need to fix the logic to work when we turn off all planes
5164 * but leave the pipe running.
5165 */
5166 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005167 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005168
Imre Deak564ed192014-06-13 14:54:21 +03005169 /*
5170 * Vblank time updates from the shadow to live plane control register
5171 * are blocked if the memory self-refresh mode is active at that
5172 * moment. So to make sure the plane gets truly disabled, disable
5173 * first the self-refresh mode. The self-refresh enable bit in turn
5174 * will be checked/applied by the HW only at the next frame start
5175 * event which is after the vblank start event, so we need to have a
5176 * wait-for-vblank between disabling the plane and the pipe.
5177 */
5178 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005179 intel_crtc_disable_planes(crtc);
5180
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005181 /*
5182 * On gen2 planes are double buffered but the pipe isn't, so we must
5183 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005184 * We also need to wait on all gmch platforms because of the
5185 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005186 */
Imre Deak564ed192014-06-13 14:54:21 +03005187 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005188
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005189 for_each_encoder_on_crtc(dev, crtc, encoder)
5190 encoder->disable(encoder);
5191
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005192 drm_crtc_vblank_off(crtc);
5193 assert_vblank_disabled(crtc);
5194
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005195 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005196
Daniel Vetter87476d62013-04-11 16:29:06 +02005197 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005198
Jesse Barnes89b667f2013-04-18 14:51:36 -07005199 for_each_encoder_on_crtc(dev, crtc, encoder)
5200 if (encoder->post_disable)
5201 encoder->post_disable(encoder);
5202
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005203 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005204 if (IS_CHERRYVIEW(dev))
5205 chv_disable_pll(dev_priv, pipe);
5206 else if (IS_VALLEYVIEW(dev))
5207 vlv_disable_pll(dev_priv, pipe);
5208 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005209 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005210 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005211
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005212 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005213 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005214
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005215 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005216 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005217
Daniel Vetterefa96242014-04-24 23:55:02 +02005218 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005219 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005220 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005221}
5222
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005223static void i9xx_crtc_off(struct drm_crtc *crtc)
5224{
5225}
5226
Borun Fub04c5bd2014-07-12 10:02:27 +05305227/* Master function to enable/disable CRTC and corresponding power wells */
5228void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005229{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005230 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005231 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005233 enum intel_display_power_domain domain;
5234 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005235
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005236 if (enable) {
5237 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005238 domains = get_crtc_power_domains(crtc);
5239 for_each_power_domain(domain, domains)
5240 intel_display_power_get(dev_priv, domain);
5241 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005242
5243 dev_priv->display.crtc_enable(crtc);
5244 }
5245 } else {
5246 if (intel_crtc->active) {
5247 dev_priv->display.crtc_disable(crtc);
5248
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005249 domains = intel_crtc->enabled_power_domains;
5250 for_each_power_domain(domain, domains)
5251 intel_display_power_put(dev_priv, domain);
5252 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005253 }
5254 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305255}
5256
5257/**
5258 * Sets the power management mode of the pipe and plane.
5259 */
5260void intel_crtc_update_dpms(struct drm_crtc *crtc)
5261{
5262 struct drm_device *dev = crtc->dev;
5263 struct intel_encoder *intel_encoder;
5264 bool enable = false;
5265
5266 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5267 enable |= intel_encoder->connectors_active;
5268
5269 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005270}
5271
Daniel Vetter976f8a22012-07-08 22:34:21 +02005272static void intel_crtc_disable(struct drm_crtc *crtc)
5273{
5274 struct drm_device *dev = crtc->dev;
5275 struct drm_connector *connector;
5276 struct drm_i915_private *dev_priv = dev->dev_private;
5277
5278 /* crtc should still be enabled when we disable it. */
5279 WARN_ON(!crtc->enabled);
5280
5281 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005282 dev_priv->display.off(crtc);
5283
Gustavo Padovan455a6802014-12-01 15:40:11 -08005284 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005285
5286 /* Update computed state. */
5287 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5288 if (!connector->encoder || !connector->encoder->crtc)
5289 continue;
5290
5291 if (connector->encoder->crtc != crtc)
5292 continue;
5293
5294 connector->dpms = DRM_MODE_DPMS_OFF;
5295 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005296 }
5297}
5298
Chris Wilsonea5b2132010-08-04 13:50:23 +01005299void intel_encoder_destroy(struct drm_encoder *encoder)
5300{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005301 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005302
Chris Wilsonea5b2132010-08-04 13:50:23 +01005303 drm_encoder_cleanup(encoder);
5304 kfree(intel_encoder);
5305}
5306
Damien Lespiau92373292013-08-08 22:28:57 +01005307/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005308 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5309 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005310static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005311{
5312 if (mode == DRM_MODE_DPMS_ON) {
5313 encoder->connectors_active = true;
5314
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005315 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005316 } else {
5317 encoder->connectors_active = false;
5318
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005319 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005320 }
5321}
5322
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005323/* Cross check the actual hw state with our own modeset state tracking (and it's
5324 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005325static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005326{
5327 if (connector->get_hw_state(connector)) {
5328 struct intel_encoder *encoder = connector->encoder;
5329 struct drm_crtc *crtc;
5330 bool encoder_enabled;
5331 enum pipe pipe;
5332
5333 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5334 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005335 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005336
Dave Airlie0e32b392014-05-02 14:02:48 +10005337 /* there is no real hw state for MST connectors */
5338 if (connector->mst_port)
5339 return;
5340
Rob Clarke2c719b2014-12-15 13:56:32 -05005341 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005342 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005343 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005344 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005345
Dave Airlie36cd7442014-05-02 13:44:18 +10005346 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005347 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005348 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005349
Dave Airlie36cd7442014-05-02 13:44:18 +10005350 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005351 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5352 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005353 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005354
Dave Airlie36cd7442014-05-02 13:44:18 +10005355 crtc = encoder->base.crtc;
5356
Rob Clarke2c719b2014-12-15 13:56:32 -05005357 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5358 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5359 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005360 "encoder active on the wrong pipe\n");
5361 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005362 }
5363}
5364
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005365/* Even simpler default implementation, if there's really no special case to
5366 * consider. */
5367void intel_connector_dpms(struct drm_connector *connector, int mode)
5368{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005369 /* All the simple cases only support two dpms states. */
5370 if (mode != DRM_MODE_DPMS_ON)
5371 mode = DRM_MODE_DPMS_OFF;
5372
5373 if (mode == connector->dpms)
5374 return;
5375
5376 connector->dpms = mode;
5377
5378 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005379 if (connector->encoder)
5380 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005381
Daniel Vetterb9805142012-08-31 17:37:33 +02005382 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005383}
5384
Daniel Vetterf0947c32012-07-02 13:10:34 +02005385/* Simple connector->get_hw_state implementation for encoders that support only
5386 * one connector and no cloning and hence the encoder state determines the state
5387 * of the connector. */
5388bool intel_connector_get_hw_state(struct intel_connector *connector)
5389{
Daniel Vetter24929352012-07-02 20:28:59 +02005390 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005391 struct intel_encoder *encoder = connector->encoder;
5392
5393 return encoder->get_hw_state(encoder, &pipe);
5394}
5395
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005396static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005397 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005398{
5399 struct drm_i915_private *dev_priv = dev->dev_private;
5400 struct intel_crtc *pipe_B_crtc =
5401 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5402
5403 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5404 pipe_name(pipe), pipe_config->fdi_lanes);
5405 if (pipe_config->fdi_lanes > 4) {
5406 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5407 pipe_name(pipe), pipe_config->fdi_lanes);
5408 return false;
5409 }
5410
Paulo Zanonibafb6552013-11-02 21:07:44 -07005411 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005412 if (pipe_config->fdi_lanes > 2) {
5413 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5414 pipe_config->fdi_lanes);
5415 return false;
5416 } else {
5417 return true;
5418 }
5419 }
5420
5421 if (INTEL_INFO(dev)->num_pipes == 2)
5422 return true;
5423
5424 /* Ivybridge 3 pipe is really complicated */
5425 switch (pipe) {
5426 case PIPE_A:
5427 return true;
5428 case PIPE_B:
5429 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5430 pipe_config->fdi_lanes > 2) {
5431 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5432 pipe_name(pipe), pipe_config->fdi_lanes);
5433 return false;
5434 }
5435 return true;
5436 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005437 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005438 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005439 if (pipe_config->fdi_lanes > 2) {
5440 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5441 pipe_name(pipe), pipe_config->fdi_lanes);
5442 return false;
5443 }
5444 } else {
5445 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5446 return false;
5447 }
5448 return true;
5449 default:
5450 BUG();
5451 }
5452}
5453
Daniel Vettere29c22c2013-02-21 00:00:16 +01005454#define RETRY 1
5455static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005456 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005457{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005458 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005459 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005460 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005461 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005462
Daniel Vettere29c22c2013-02-21 00:00:16 +01005463retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005464 /* FDI is a binary signal running at ~2.7GHz, encoding
5465 * each output octet as 10 bits. The actual frequency
5466 * is stored as a divider into a 100MHz clock, and the
5467 * mode pixel clock is stored in units of 1KHz.
5468 * Hence the bw of each lane in terms of the mode signal
5469 * is:
5470 */
5471 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5472
Damien Lespiau241bfc32013-09-25 16:45:37 +01005473 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005474
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005475 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005476 pipe_config->pipe_bpp);
5477
5478 pipe_config->fdi_lanes = lane;
5479
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005480 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005481 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005482
Daniel Vettere29c22c2013-02-21 00:00:16 +01005483 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5484 intel_crtc->pipe, pipe_config);
5485 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5486 pipe_config->pipe_bpp -= 2*3;
5487 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5488 pipe_config->pipe_bpp);
5489 needs_recompute = true;
5490 pipe_config->bw_constrained = true;
5491
5492 goto retry;
5493 }
5494
5495 if (needs_recompute)
5496 return RETRY;
5497
5498 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005499}
5500
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005501static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005502 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005503{
Jani Nikulad330a952014-01-21 11:24:25 +02005504 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005505 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005506 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005507}
5508
Daniel Vettera43f6e02013-06-07 23:10:32 +02005509static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005510 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005511{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005512 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005513 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005514 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005515
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005516 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005517 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005518 int clock_limit =
5519 dev_priv->display.get_display_clock_speed(dev);
5520
5521 /*
5522 * Enable pixel doubling when the dot clock
5523 * is > 90% of the (display) core speed.
5524 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005525 * GDG double wide on either pipe,
5526 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005527 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005528 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005529 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005530 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005531 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005532 }
5533
Damien Lespiau241bfc32013-09-25 16:45:37 +01005534 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005535 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005536 }
Chris Wilson89749352010-09-12 18:25:19 +01005537
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005538 /*
5539 * Pipe horizontal size must be even in:
5540 * - DVO ganged mode
5541 * - LVDS dual channel mode
5542 * - Double wide pipe
5543 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005544 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005545 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5546 pipe_config->pipe_src_w &= ~1;
5547
Damien Lespiau8693a822013-05-03 18:48:11 +01005548 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5549 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005550 */
5551 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5552 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005553 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005554
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005555 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005556 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005557 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005558 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5559 * for lvds. */
5560 pipe_config->pipe_bpp = 8*3;
5561 }
5562
Damien Lespiauf5adf942013-06-24 18:29:34 +01005563 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005564 hsw_compute_ips_config(crtc, pipe_config);
5565
Daniel Vetter877d48d2013-04-19 11:24:43 +02005566 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005567 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005568
Daniel Vettere29c22c2013-02-21 00:00:16 +01005569 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005570}
5571
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005572static int valleyview_get_display_clock_speed(struct drm_device *dev)
5573{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005574 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005575 u32 val;
5576 int divider;
5577
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005578 /* FIXME: Punit isn't quite ready yet */
5579 if (IS_CHERRYVIEW(dev))
5580 return 400000;
5581
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005582 if (dev_priv->hpll_freq == 0)
5583 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5584
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005585 mutex_lock(&dev_priv->dpio_lock);
5586 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5587 mutex_unlock(&dev_priv->dpio_lock);
5588
5589 divider = val & DISPLAY_FREQUENCY_VALUES;
5590
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005591 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5592 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5593 "cdclk change in progress\n");
5594
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005595 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005596}
5597
Jesse Barnese70236a2009-09-21 10:42:27 -07005598static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005599{
Jesse Barnese70236a2009-09-21 10:42:27 -07005600 return 400000;
5601}
Jesse Barnes79e53942008-11-07 14:24:08 -08005602
Jesse Barnese70236a2009-09-21 10:42:27 -07005603static int i915_get_display_clock_speed(struct drm_device *dev)
5604{
5605 return 333000;
5606}
Jesse Barnes79e53942008-11-07 14:24:08 -08005607
Jesse Barnese70236a2009-09-21 10:42:27 -07005608static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5609{
5610 return 200000;
5611}
Jesse Barnes79e53942008-11-07 14:24:08 -08005612
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005613static int pnv_get_display_clock_speed(struct drm_device *dev)
5614{
5615 u16 gcfgc = 0;
5616
5617 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5618
5619 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5620 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5621 return 267000;
5622 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5623 return 333000;
5624 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5625 return 444000;
5626 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5627 return 200000;
5628 default:
5629 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5630 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5631 return 133000;
5632 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5633 return 167000;
5634 }
5635}
5636
Jesse Barnese70236a2009-09-21 10:42:27 -07005637static int i915gm_get_display_clock_speed(struct drm_device *dev)
5638{
5639 u16 gcfgc = 0;
5640
5641 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5642
5643 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005644 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005645 else {
5646 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5647 case GC_DISPLAY_CLOCK_333_MHZ:
5648 return 333000;
5649 default:
5650 case GC_DISPLAY_CLOCK_190_200_MHZ:
5651 return 190000;
5652 }
5653 }
5654}
Jesse Barnes79e53942008-11-07 14:24:08 -08005655
Jesse Barnese70236a2009-09-21 10:42:27 -07005656static int i865_get_display_clock_speed(struct drm_device *dev)
5657{
5658 return 266000;
5659}
5660
5661static int i855_get_display_clock_speed(struct drm_device *dev)
5662{
5663 u16 hpllcc = 0;
5664 /* Assume that the hardware is in the high speed state. This
5665 * should be the default.
5666 */
5667 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5668 case GC_CLOCK_133_200:
5669 case GC_CLOCK_100_200:
5670 return 200000;
5671 case GC_CLOCK_166_250:
5672 return 250000;
5673 case GC_CLOCK_100_133:
5674 return 133000;
5675 }
5676
5677 /* Shouldn't happen */
5678 return 0;
5679}
5680
5681static int i830_get_display_clock_speed(struct drm_device *dev)
5682{
5683 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005684}
5685
Zhenyu Wang2c072452009-06-05 15:38:42 +08005686static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005687intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005688{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005689 while (*num > DATA_LINK_M_N_MASK ||
5690 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005691 *num >>= 1;
5692 *den >>= 1;
5693 }
5694}
5695
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005696static void compute_m_n(unsigned int m, unsigned int n,
5697 uint32_t *ret_m, uint32_t *ret_n)
5698{
5699 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5700 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5701 intel_reduce_m_n_ratio(ret_m, ret_n);
5702}
5703
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005704void
5705intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5706 int pixel_clock, int link_clock,
5707 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005708{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005709 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005710
5711 compute_m_n(bits_per_pixel * pixel_clock,
5712 link_clock * nlanes * 8,
5713 &m_n->gmch_m, &m_n->gmch_n);
5714
5715 compute_m_n(pixel_clock, link_clock,
5716 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005717}
5718
Chris Wilsona7615032011-01-12 17:04:08 +00005719static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5720{
Jani Nikulad330a952014-01-21 11:24:25 +02005721 if (i915.panel_use_ssc >= 0)
5722 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005723 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005724 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005725}
5726
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005727static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005728{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005729 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005730 struct drm_i915_private *dev_priv = dev->dev_private;
5731 int refclk;
5732
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005733 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005734 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005735 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005736 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005737 refclk = dev_priv->vbt.lvds_ssc_freq;
5738 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005739 } else if (!IS_GEN2(dev)) {
5740 refclk = 96000;
5741 } else {
5742 refclk = 48000;
5743 }
5744
5745 return refclk;
5746}
5747
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005748static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005749{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005750 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005751}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005752
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005753static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5754{
5755 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005756}
5757
Daniel Vetterf47709a2013-03-28 10:42:02 +01005758static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005759 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005760 intel_clock_t *reduced_clock)
5761{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005762 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005763 u32 fp, fp2 = 0;
5764
5765 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005766 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005767 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005768 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005769 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005770 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005771 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005772 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005773 }
5774
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005775 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005776
Daniel Vetterf47709a2013-03-28 10:42:02 +01005777 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005778 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005779 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005780 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005781 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005782 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005783 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005784 }
5785}
5786
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005787static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5788 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005789{
5790 u32 reg_val;
5791
5792 /*
5793 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5794 * and set it to a reasonable value instead.
5795 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005796 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005797 reg_val &= 0xffffff00;
5798 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005799 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005800
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005801 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005802 reg_val &= 0x8cffffff;
5803 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005804 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005805
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005806 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005807 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005808 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005809
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005810 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005811 reg_val &= 0x00ffffff;
5812 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005813 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005814}
5815
Daniel Vetterb5518422013-05-03 11:49:48 +02005816static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5817 struct intel_link_m_n *m_n)
5818{
5819 struct drm_device *dev = crtc->base.dev;
5820 struct drm_i915_private *dev_priv = dev->dev_private;
5821 int pipe = crtc->pipe;
5822
Daniel Vettere3b95f12013-05-03 11:49:49 +02005823 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5824 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5825 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5826 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005827}
5828
5829static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005830 struct intel_link_m_n *m_n,
5831 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005832{
5833 struct drm_device *dev = crtc->base.dev;
5834 struct drm_i915_private *dev_priv = dev->dev_private;
5835 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005836 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005837
5838 if (INTEL_INFO(dev)->gen >= 5) {
5839 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5840 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5841 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5842 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005843 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5844 * for gen < 8) and if DRRS is supported (to make sure the
5845 * registers are not unnecessarily accessed).
5846 */
5847 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005848 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005849 I915_WRITE(PIPE_DATA_M2(transcoder),
5850 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5851 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5852 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5853 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5854 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005855 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005856 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5857 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5858 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5859 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005860 }
5861}
5862
Vandana Kannanf769cd22014-08-05 07:51:22 -07005863void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005864{
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005865 if (crtc->config->has_pch_encoder)
5866 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005867 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005868 intel_cpu_transcoder_set_m_n(crtc, &crtc->config->dp_m_n,
5869 &crtc->config->dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005870}
5871
Ville Syrjäläd288f652014-10-28 13:20:22 +02005872static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005873 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005874{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005875 u32 dpll, dpll_md;
5876
5877 /*
5878 * Enable DPIO clock input. We should never disable the reference
5879 * clock for pipe B, since VGA hotplug / manual detection depends
5880 * on it.
5881 */
5882 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5883 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5884 /* We should never disable this, set it here for state tracking */
5885 if (crtc->pipe == PIPE_B)
5886 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5887 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005888 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005889
Ville Syrjäläd288f652014-10-28 13:20:22 +02005890 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005891 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005892 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005893}
5894
Ville Syrjäläd288f652014-10-28 13:20:22 +02005895static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005896 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005897{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005898 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005899 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005900 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005901 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005902 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005903 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005904
Daniel Vetter09153002012-12-12 14:06:44 +01005905 mutex_lock(&dev_priv->dpio_lock);
5906
Ville Syrjäläd288f652014-10-28 13:20:22 +02005907 bestn = pipe_config->dpll.n;
5908 bestm1 = pipe_config->dpll.m1;
5909 bestm2 = pipe_config->dpll.m2;
5910 bestp1 = pipe_config->dpll.p1;
5911 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005912
Jesse Barnes89b667f2013-04-18 14:51:36 -07005913 /* See eDP HDMI DPIO driver vbios notes doc */
5914
5915 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005916 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005917 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005918
5919 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005920 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005921
5922 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005923 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005924 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005925 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005926
5927 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005928 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005929
5930 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005931 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5932 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5933 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005934 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005935
5936 /*
5937 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5938 * but we don't support that).
5939 * Note: don't use the DAC post divider as it seems unstable.
5940 */
5941 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005942 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005943
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005944 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005945 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005946
Jesse Barnes89b667f2013-04-18 14:51:36 -07005947 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005948 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005949 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5950 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005952 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005953 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005955 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005956
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005957 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005958 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005959 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005961 0x0df40000);
5962 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005963 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005964 0x0df70000);
5965 } else { /* HDMI or VGA */
5966 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005967 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005969 0x0df70000);
5970 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005972 0x0df40000);
5973 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005974
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005975 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005976 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005977 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5978 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005979 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005980 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005981
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005982 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005983 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005984}
5985
Ville Syrjäläd288f652014-10-28 13:20:22 +02005986static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005987 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005988{
Ville Syrjäläd288f652014-10-28 13:20:22 +02005989 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005990 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5991 DPLL_VCO_ENABLE;
5992 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02005993 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005994
Ville Syrjäläd288f652014-10-28 13:20:22 +02005995 pipe_config->dpll_hw_state.dpll_md =
5996 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005997}
5998
Ville Syrjäläd288f652014-10-28 13:20:22 +02005999static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006000 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006001{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006002 struct drm_device *dev = crtc->base.dev;
6003 struct drm_i915_private *dev_priv = dev->dev_private;
6004 int pipe = crtc->pipe;
6005 int dpll_reg = DPLL(crtc->pipe);
6006 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006007 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006008 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6009 int refclk;
6010
Ville Syrjäläd288f652014-10-28 13:20:22 +02006011 bestn = pipe_config->dpll.n;
6012 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6013 bestm1 = pipe_config->dpll.m1;
6014 bestm2 = pipe_config->dpll.m2 >> 22;
6015 bestp1 = pipe_config->dpll.p1;
6016 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006017
6018 /*
6019 * Enable Refclk and SSC
6020 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006021 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006022 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006023
6024 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006025
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006026 /* p1 and p2 divider */
6027 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6028 5 << DPIO_CHV_S1_DIV_SHIFT |
6029 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6030 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6031 1 << DPIO_CHV_K_DIV_SHIFT);
6032
6033 /* Feedback post-divider - m2 */
6034 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6035
6036 /* Feedback refclk divider - n and m1 */
6037 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6038 DPIO_CHV_M1_DIV_BY_2 |
6039 1 << DPIO_CHV_N_DIV_SHIFT);
6040
6041 /* M2 fraction division */
6042 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6043
6044 /* M2 fraction division enable */
6045 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6046 DPIO_CHV_FRAC_DIV_EN |
6047 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6048
6049 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006050 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006051 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6052 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6053 if (refclk == 100000)
6054 intcoeff = 11;
6055 else if (refclk == 38400)
6056 intcoeff = 10;
6057 else
6058 intcoeff = 9;
6059 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6060 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6061
6062 /* AFC Recal */
6063 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6064 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6065 DPIO_AFC_RECAL);
6066
6067 mutex_unlock(&dev_priv->dpio_lock);
6068}
6069
Ville Syrjäläd288f652014-10-28 13:20:22 +02006070/**
6071 * vlv_force_pll_on - forcibly enable just the PLL
6072 * @dev_priv: i915 private structure
6073 * @pipe: pipe PLL to enable
6074 * @dpll: PLL configuration
6075 *
6076 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6077 * in cases where we need the PLL enabled even when @pipe is not going to
6078 * be enabled.
6079 */
6080void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6081 const struct dpll *dpll)
6082{
6083 struct intel_crtc *crtc =
6084 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006085 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006086 .pixel_multiplier = 1,
6087 .dpll = *dpll,
6088 };
6089
6090 if (IS_CHERRYVIEW(dev)) {
6091 chv_update_pll(crtc, &pipe_config);
6092 chv_prepare_pll(crtc, &pipe_config);
6093 chv_enable_pll(crtc, &pipe_config);
6094 } else {
6095 vlv_update_pll(crtc, &pipe_config);
6096 vlv_prepare_pll(crtc, &pipe_config);
6097 vlv_enable_pll(crtc, &pipe_config);
6098 }
6099}
6100
6101/**
6102 * vlv_force_pll_off - forcibly disable just the PLL
6103 * @dev_priv: i915 private structure
6104 * @pipe: pipe PLL to disable
6105 *
6106 * Disable the PLL for @pipe. To be used in cases where we need
6107 * the PLL enabled even when @pipe is not going to be enabled.
6108 */
6109void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6110{
6111 if (IS_CHERRYVIEW(dev))
6112 chv_disable_pll(to_i915(dev), pipe);
6113 else
6114 vlv_disable_pll(to_i915(dev), pipe);
6115}
6116
Daniel Vetterf47709a2013-03-28 10:42:02 +01006117static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006118 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006119 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006120 int num_connectors)
6121{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006122 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006123 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006124 u32 dpll;
6125 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006126 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006127
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006128 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306129
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006130 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6131 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006132
6133 dpll = DPLL_VGA_MODE_DIS;
6134
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006135 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006136 dpll |= DPLLB_MODE_LVDS;
6137 else
6138 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006139
Daniel Vetteref1b4602013-06-01 17:17:04 +02006140 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006141 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006142 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006143 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006144
6145 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006146 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006147
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006148 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006149 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006150
6151 /* compute bitmask from p1 value */
6152 if (IS_PINEVIEW(dev))
6153 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6154 else {
6155 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6156 if (IS_G4X(dev) && reduced_clock)
6157 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6158 }
6159 switch (clock->p2) {
6160 case 5:
6161 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6162 break;
6163 case 7:
6164 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6165 break;
6166 case 10:
6167 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6168 break;
6169 case 14:
6170 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6171 break;
6172 }
6173 if (INTEL_INFO(dev)->gen >= 4)
6174 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6175
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006176 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006177 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006178 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006179 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6180 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6181 else
6182 dpll |= PLL_REF_INPUT_DREFCLK;
6183
6184 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006185 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006186
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006187 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006188 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006189 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006190 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006191 }
6192}
6193
Daniel Vetterf47709a2013-03-28 10:42:02 +01006194static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006195 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006196 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006197 int num_connectors)
6198{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006199 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006200 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006201 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006202 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006203
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006204 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306205
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006206 dpll = DPLL_VGA_MODE_DIS;
6207
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006208 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006209 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6210 } else {
6211 if (clock->p1 == 2)
6212 dpll |= PLL_P1_DIVIDE_BY_TWO;
6213 else
6214 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6215 if (clock->p2 == 4)
6216 dpll |= PLL_P2_DIVIDE_BY_4;
6217 }
6218
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006219 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006220 dpll |= DPLL_DVO_2X_MODE;
6221
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006222 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006223 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6224 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6225 else
6226 dpll |= PLL_REF_INPUT_DREFCLK;
6227
6228 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006229 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006230}
6231
Daniel Vetter8a654f32013-06-01 17:16:22 +02006232static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006233{
6234 struct drm_device *dev = intel_crtc->base.dev;
6235 struct drm_i915_private *dev_priv = dev->dev_private;
6236 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006237 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006238 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006239 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006240 uint32_t crtc_vtotal, crtc_vblank_end;
6241 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006242
6243 /* We need to be careful not to changed the adjusted mode, for otherwise
6244 * the hw state checker will get angry at the mismatch. */
6245 crtc_vtotal = adjusted_mode->crtc_vtotal;
6246 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006247
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006248 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006249 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006250 crtc_vtotal -= 1;
6251 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006252
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006253 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006254 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6255 else
6256 vsyncshift = adjusted_mode->crtc_hsync_start -
6257 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006258 if (vsyncshift < 0)
6259 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006260 }
6261
6262 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006263 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006264
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006265 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006266 (adjusted_mode->crtc_hdisplay - 1) |
6267 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006268 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006269 (adjusted_mode->crtc_hblank_start - 1) |
6270 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006271 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006272 (adjusted_mode->crtc_hsync_start - 1) |
6273 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6274
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006275 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006276 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006277 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006278 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006279 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006280 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006281 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006282 (adjusted_mode->crtc_vsync_start - 1) |
6283 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6284
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006285 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6286 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6287 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6288 * bits. */
6289 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6290 (pipe == PIPE_B || pipe == PIPE_C))
6291 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6292
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006293 /* pipesrc controls the size that is scaled from, which should
6294 * always be the user's requested size.
6295 */
6296 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006297 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6298 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006299}
6300
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006301static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006302 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006303{
6304 struct drm_device *dev = crtc->base.dev;
6305 struct drm_i915_private *dev_priv = dev->dev_private;
6306 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6307 uint32_t tmp;
6308
6309 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006310 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6311 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006312 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006313 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6314 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006315 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006316 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6317 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006318
6319 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006320 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6321 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006322 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006323 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6324 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006325 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006326 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6327 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006328
6329 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006330 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6331 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6332 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006333 }
6334
6335 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006336 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6337 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6338
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006339 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6340 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006341}
6342
Daniel Vetterf6a83282014-02-11 15:28:57 -08006343void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006344 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006345{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006346 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6347 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6348 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6349 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006350
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006351 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6352 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6353 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6354 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006355
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006356 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006357
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006358 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6359 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006360}
6361
Daniel Vetter84b046f2013-02-19 18:48:54 +01006362static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6363{
6364 struct drm_device *dev = intel_crtc->base.dev;
6365 struct drm_i915_private *dev_priv = dev->dev_private;
6366 uint32_t pipeconf;
6367
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006368 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006369
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006370 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6371 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6372 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006373
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006374 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006375 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006376
Daniel Vetterff9ce462013-04-24 14:57:17 +02006377 /* only g4x and later have fancy bpc/dither controls */
6378 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006379 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006380 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006381 pipeconf |= PIPECONF_DITHER_EN |
6382 PIPECONF_DITHER_TYPE_SP;
6383
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006384 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006385 case 18:
6386 pipeconf |= PIPECONF_6BPC;
6387 break;
6388 case 24:
6389 pipeconf |= PIPECONF_8BPC;
6390 break;
6391 case 30:
6392 pipeconf |= PIPECONF_10BPC;
6393 break;
6394 default:
6395 /* Case prevented by intel_choose_pipe_bpp_dither. */
6396 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006397 }
6398 }
6399
6400 if (HAS_PIPE_CXSR(dev)) {
6401 if (intel_crtc->lowfreq_avail) {
6402 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6403 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6404 } else {
6405 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006406 }
6407 }
6408
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006409 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006410 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006411 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006412 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6413 else
6414 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6415 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006416 pipeconf |= PIPECONF_PROGRESSIVE;
6417
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006418 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006419 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006420
Daniel Vetter84b046f2013-02-19 18:48:54 +01006421 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6422 POSTING_READ(PIPECONF(intel_crtc->pipe));
6423}
6424
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006425static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6426 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006427{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006428 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006429 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006430 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006431 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006432 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006433 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006434 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006435 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006436
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006437 for_each_intel_encoder(dev, encoder) {
6438 if (encoder->new_crtc != crtc)
6439 continue;
6440
Chris Wilson5eddb702010-09-11 13:48:45 +01006441 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006442 case INTEL_OUTPUT_LVDS:
6443 is_lvds = true;
6444 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006445 case INTEL_OUTPUT_DSI:
6446 is_dsi = true;
6447 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006448 default:
6449 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006450 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006451
Eric Anholtc751ce42010-03-25 11:48:48 -07006452 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006453 }
6454
Jani Nikulaf2335332013-09-13 11:03:09 +03006455 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006456 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006457
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006458 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006459 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006460
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006461 /*
6462 * Returns a set of divisors for the desired target clock with
6463 * the given refclk, or FALSE. The returned values represent
6464 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6465 * 2) / p1 / p2.
6466 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006467 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006468 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006469 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006470 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006471 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006472 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6473 return -EINVAL;
6474 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006475
Jani Nikulaf2335332013-09-13 11:03:09 +03006476 if (is_lvds && dev_priv->lvds_downclock_avail) {
6477 /*
6478 * Ensure we match the reduced clock's P to the target
6479 * clock. If the clocks don't match, we can't switch
6480 * the display clock by using the FP0/FP1. In such case
6481 * we will disable the LVDS downclock feature.
6482 */
6483 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006484 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006485 dev_priv->lvds_downclock,
6486 refclk, &clock,
6487 &reduced_clock);
6488 }
6489 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006490 crtc_state->dpll.n = clock.n;
6491 crtc_state->dpll.m1 = clock.m1;
6492 crtc_state->dpll.m2 = clock.m2;
6493 crtc_state->dpll.p1 = clock.p1;
6494 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006495 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006496
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006497 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006498 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306499 has_reduced_clock ? &reduced_clock : NULL,
6500 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006501 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006502 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006503 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006504 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006505 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006506 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006507 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006508 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006509 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006510
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006511 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006512}
6513
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006514static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006515 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006516{
6517 struct drm_device *dev = crtc->base.dev;
6518 struct drm_i915_private *dev_priv = dev->dev_private;
6519 uint32_t tmp;
6520
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006521 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6522 return;
6523
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006524 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006525 if (!(tmp & PFIT_ENABLE))
6526 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006527
Daniel Vetter06922822013-07-11 13:35:40 +02006528 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006529 if (INTEL_INFO(dev)->gen < 4) {
6530 if (crtc->pipe != PIPE_B)
6531 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006532 } else {
6533 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6534 return;
6535 }
6536
Daniel Vetter06922822013-07-11 13:35:40 +02006537 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006538 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6539 if (INTEL_INFO(dev)->gen < 5)
6540 pipe_config->gmch_pfit.lvds_border_bits =
6541 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6542}
6543
Jesse Barnesacbec812013-09-20 11:29:32 -07006544static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006545 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006546{
6547 struct drm_device *dev = crtc->base.dev;
6548 struct drm_i915_private *dev_priv = dev->dev_private;
6549 int pipe = pipe_config->cpu_transcoder;
6550 intel_clock_t clock;
6551 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006552 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006553
Shobhit Kumarf573de52014-07-30 20:32:37 +05306554 /* In case of MIPI DPLL will not even be used */
6555 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6556 return;
6557
Jesse Barnesacbec812013-09-20 11:29:32 -07006558 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006559 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006560 mutex_unlock(&dev_priv->dpio_lock);
6561
6562 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6563 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6564 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6565 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6566 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6567
Ville Syrjäläf6466282013-10-14 14:50:31 +03006568 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006569
Ville Syrjäläf6466282013-10-14 14:50:31 +03006570 /* clock.dot is the fast clock */
6571 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006572}
6573
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006574static void i9xx_get_plane_config(struct intel_crtc *crtc,
6575 struct intel_plane_config *plane_config)
6576{
6577 struct drm_device *dev = crtc->base.dev;
6578 struct drm_i915_private *dev_priv = dev->dev_private;
6579 u32 val, base, offset;
6580 int pipe = crtc->pipe, plane = crtc->plane;
6581 int fourcc, pixel_format;
6582 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006583 struct drm_framebuffer *fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006584
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006585 fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6586 if (!fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006587 DRM_DEBUG_KMS("failed to alloc fb\n");
6588 return;
6589 }
6590
6591 val = I915_READ(DSPCNTR(plane));
6592
6593 if (INTEL_INFO(dev)->gen >= 4)
6594 if (val & DISPPLANE_TILED)
Damien Lespiau49af4492015-01-20 12:51:44 +00006595 plane_config->tiling = I915_TILING_X;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006596
6597 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006598 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006599 fb->pixel_format = fourcc;
6600 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006601
6602 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006603 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006604 offset = I915_READ(DSPTILEOFF(plane));
6605 else
6606 offset = I915_READ(DSPLINOFF(plane));
6607 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6608 } else {
6609 base = I915_READ(DSPADDR(plane));
6610 }
6611 plane_config->base = base;
6612
6613 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006614 fb->width = ((val >> 16) & 0xfff) + 1;
6615 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006616
6617 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006618 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006619
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006620 aligned_height = intel_fb_align_height(dev, fb->height,
Damien Lespiauec2c9812015-01-20 12:51:45 +00006621 plane_config->tiling);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006622
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006623 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006624
Damien Lespiau2844a922015-01-20 12:51:48 +00006625 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6626 pipe_name(pipe), plane, fb->width, fb->height,
6627 fb->bits_per_pixel, base, fb->pitches[0],
6628 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006629
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006630 crtc->base.primary->fb = fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006631}
6632
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006633static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006634 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006635{
6636 struct drm_device *dev = crtc->base.dev;
6637 struct drm_i915_private *dev_priv = dev->dev_private;
6638 int pipe = pipe_config->cpu_transcoder;
6639 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6640 intel_clock_t clock;
6641 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6642 int refclk = 100000;
6643
6644 mutex_lock(&dev_priv->dpio_lock);
6645 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6646 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6647 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6648 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6649 mutex_unlock(&dev_priv->dpio_lock);
6650
6651 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6652 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6653 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6654 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6655 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6656
6657 chv_clock(refclk, &clock);
6658
6659 /* clock.dot is the fast clock */
6660 pipe_config->port_clock = clock.dot / 5;
6661}
6662
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006663static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006664 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006665{
6666 struct drm_device *dev = crtc->base.dev;
6667 struct drm_i915_private *dev_priv = dev->dev_private;
6668 uint32_t tmp;
6669
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006670 if (!intel_display_power_is_enabled(dev_priv,
6671 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006672 return false;
6673
Daniel Vettere143a212013-07-04 12:01:15 +02006674 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006675 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006676
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006677 tmp = I915_READ(PIPECONF(crtc->pipe));
6678 if (!(tmp & PIPECONF_ENABLE))
6679 return false;
6680
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006681 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6682 switch (tmp & PIPECONF_BPC_MASK) {
6683 case PIPECONF_6BPC:
6684 pipe_config->pipe_bpp = 18;
6685 break;
6686 case PIPECONF_8BPC:
6687 pipe_config->pipe_bpp = 24;
6688 break;
6689 case PIPECONF_10BPC:
6690 pipe_config->pipe_bpp = 30;
6691 break;
6692 default:
6693 break;
6694 }
6695 }
6696
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006697 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6698 pipe_config->limited_color_range = true;
6699
Ville Syrjälä282740f2013-09-04 18:30:03 +03006700 if (INTEL_INFO(dev)->gen < 4)
6701 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6702
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006703 intel_get_pipe_timings(crtc, pipe_config);
6704
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006705 i9xx_get_pfit_config(crtc, pipe_config);
6706
Daniel Vetter6c49f242013-06-06 12:45:25 +02006707 if (INTEL_INFO(dev)->gen >= 4) {
6708 tmp = I915_READ(DPLL_MD(crtc->pipe));
6709 pipe_config->pixel_multiplier =
6710 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6711 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006712 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006713 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6714 tmp = I915_READ(DPLL(crtc->pipe));
6715 pipe_config->pixel_multiplier =
6716 ((tmp & SDVO_MULTIPLIER_MASK)
6717 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6718 } else {
6719 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6720 * port and will be fixed up in the encoder->get_config
6721 * function. */
6722 pipe_config->pixel_multiplier = 1;
6723 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006724 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6725 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006726 /*
6727 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6728 * on 830. Filter it out here so that we don't
6729 * report errors due to that.
6730 */
6731 if (IS_I830(dev))
6732 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6733
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006734 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6735 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006736 } else {
6737 /* Mask out read-only status bits. */
6738 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6739 DPLL_PORTC_READY_MASK |
6740 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006741 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006742
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006743 if (IS_CHERRYVIEW(dev))
6744 chv_crtc_clock_get(crtc, pipe_config);
6745 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006746 vlv_crtc_clock_get(crtc, pipe_config);
6747 else
6748 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006749
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006750 return true;
6751}
6752
Paulo Zanonidde86e22012-12-01 12:04:25 -02006753static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006754{
6755 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006756 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006757 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006758 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006759 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006760 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006761 bool has_ck505 = false;
6762 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006763
6764 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006765 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006766 switch (encoder->type) {
6767 case INTEL_OUTPUT_LVDS:
6768 has_panel = true;
6769 has_lvds = true;
6770 break;
6771 case INTEL_OUTPUT_EDP:
6772 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006773 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006774 has_cpu_edp = true;
6775 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006776 default:
6777 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006778 }
6779 }
6780
Keith Packard99eb6a02011-09-26 14:29:12 -07006781 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006782 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006783 can_ssc = has_ck505;
6784 } else {
6785 has_ck505 = false;
6786 can_ssc = true;
6787 }
6788
Imre Deak2de69052013-05-08 13:14:04 +03006789 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6790 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006791
6792 /* Ironlake: try to setup display ref clock before DPLL
6793 * enabling. This is only under driver's control after
6794 * PCH B stepping, previous chipset stepping should be
6795 * ignoring this setting.
6796 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006797 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006798
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006799 /* As we must carefully and slowly disable/enable each source in turn,
6800 * compute the final state we want first and check if we need to
6801 * make any changes at all.
6802 */
6803 final = val;
6804 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006805 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006806 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006807 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006808 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6809
6810 final &= ~DREF_SSC_SOURCE_MASK;
6811 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6812 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006813
Keith Packard199e5d72011-09-22 12:01:57 -07006814 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006815 final |= DREF_SSC_SOURCE_ENABLE;
6816
6817 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6818 final |= DREF_SSC1_ENABLE;
6819
6820 if (has_cpu_edp) {
6821 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6822 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6823 else
6824 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6825 } else
6826 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6827 } else {
6828 final |= DREF_SSC_SOURCE_DISABLE;
6829 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6830 }
6831
6832 if (final == val)
6833 return;
6834
6835 /* Always enable nonspread source */
6836 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6837
6838 if (has_ck505)
6839 val |= DREF_NONSPREAD_CK505_ENABLE;
6840 else
6841 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6842
6843 if (has_panel) {
6844 val &= ~DREF_SSC_SOURCE_MASK;
6845 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006846
Keith Packard199e5d72011-09-22 12:01:57 -07006847 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006848 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006849 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006850 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006851 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006852 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006853
6854 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006855 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006856 POSTING_READ(PCH_DREF_CONTROL);
6857 udelay(200);
6858
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006859 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006860
6861 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006862 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006863 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006864 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006865 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006866 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006867 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006868 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006869 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006870
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006871 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006872 POSTING_READ(PCH_DREF_CONTROL);
6873 udelay(200);
6874 } else {
6875 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6876
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006877 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006878
6879 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006880 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006881
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006882 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006883 POSTING_READ(PCH_DREF_CONTROL);
6884 udelay(200);
6885
6886 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006887 val &= ~DREF_SSC_SOURCE_MASK;
6888 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006889
6890 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006891 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006892
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006893 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006894 POSTING_READ(PCH_DREF_CONTROL);
6895 udelay(200);
6896 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006897
6898 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006899}
6900
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006901static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006902{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006903 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006904
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006905 tmp = I915_READ(SOUTH_CHICKEN2);
6906 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6907 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006908
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006909 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6910 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6911 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006912
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006913 tmp = I915_READ(SOUTH_CHICKEN2);
6914 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6915 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006916
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006917 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6918 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6919 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006920}
6921
6922/* WaMPhyProgramming:hsw */
6923static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6924{
6925 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006926
6927 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6928 tmp &= ~(0xFF << 24);
6929 tmp |= (0x12 << 24);
6930 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6931
Paulo Zanonidde86e22012-12-01 12:04:25 -02006932 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6933 tmp |= (1 << 11);
6934 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6935
6936 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6937 tmp |= (1 << 11);
6938 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6939
Paulo Zanonidde86e22012-12-01 12:04:25 -02006940 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6941 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6942 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6943
6944 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6945 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6946 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6947
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006948 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6949 tmp &= ~(7 << 13);
6950 tmp |= (5 << 13);
6951 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006952
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006953 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6954 tmp &= ~(7 << 13);
6955 tmp |= (5 << 13);
6956 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006957
6958 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6959 tmp &= ~0xFF;
6960 tmp |= 0x1C;
6961 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6962
6963 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6964 tmp &= ~0xFF;
6965 tmp |= 0x1C;
6966 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6967
6968 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6969 tmp &= ~(0xFF << 16);
6970 tmp |= (0x1C << 16);
6971 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6972
6973 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6974 tmp &= ~(0xFF << 16);
6975 tmp |= (0x1C << 16);
6976 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6977
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006978 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6979 tmp |= (1 << 27);
6980 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006981
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006982 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6983 tmp |= (1 << 27);
6984 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006985
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006986 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6987 tmp &= ~(0xF << 28);
6988 tmp |= (4 << 28);
6989 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006990
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006991 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6992 tmp &= ~(0xF << 28);
6993 tmp |= (4 << 28);
6994 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006995}
6996
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006997/* Implements 3 different sequences from BSpec chapter "Display iCLK
6998 * Programming" based on the parameters passed:
6999 * - Sequence to enable CLKOUT_DP
7000 * - Sequence to enable CLKOUT_DP without spread
7001 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7002 */
7003static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7004 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007005{
7006 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007007 uint32_t reg, tmp;
7008
7009 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7010 with_spread = true;
7011 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7012 with_fdi, "LP PCH doesn't have FDI\n"))
7013 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007014
7015 mutex_lock(&dev_priv->dpio_lock);
7016
7017 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7018 tmp &= ~SBI_SSCCTL_DISABLE;
7019 tmp |= SBI_SSCCTL_PATHALT;
7020 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7021
7022 udelay(24);
7023
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007024 if (with_spread) {
7025 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7026 tmp &= ~SBI_SSCCTL_PATHALT;
7027 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007028
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007029 if (with_fdi) {
7030 lpt_reset_fdi_mphy(dev_priv);
7031 lpt_program_fdi_mphy(dev_priv);
7032 }
7033 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007034
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007035 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7036 SBI_GEN0 : SBI_DBUFF0;
7037 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7038 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7039 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007040
7041 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007042}
7043
Paulo Zanoni47701c32013-07-23 11:19:25 -03007044/* Sequence to disable CLKOUT_DP */
7045static void lpt_disable_clkout_dp(struct drm_device *dev)
7046{
7047 struct drm_i915_private *dev_priv = dev->dev_private;
7048 uint32_t reg, tmp;
7049
7050 mutex_lock(&dev_priv->dpio_lock);
7051
7052 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7053 SBI_GEN0 : SBI_DBUFF0;
7054 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7055 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7056 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7057
7058 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7059 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7060 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7061 tmp |= SBI_SSCCTL_PATHALT;
7062 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7063 udelay(32);
7064 }
7065 tmp |= SBI_SSCCTL_DISABLE;
7066 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7067 }
7068
7069 mutex_unlock(&dev_priv->dpio_lock);
7070}
7071
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007072static void lpt_init_pch_refclk(struct drm_device *dev)
7073{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007074 struct intel_encoder *encoder;
7075 bool has_vga = false;
7076
Damien Lespiaub2784e12014-08-05 11:29:37 +01007077 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007078 switch (encoder->type) {
7079 case INTEL_OUTPUT_ANALOG:
7080 has_vga = true;
7081 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007082 default:
7083 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007084 }
7085 }
7086
Paulo Zanoni47701c32013-07-23 11:19:25 -03007087 if (has_vga)
7088 lpt_enable_clkout_dp(dev, true, true);
7089 else
7090 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007091}
7092
Paulo Zanonidde86e22012-12-01 12:04:25 -02007093/*
7094 * Initialize reference clocks when the driver loads
7095 */
7096void intel_init_pch_refclk(struct drm_device *dev)
7097{
7098 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7099 ironlake_init_pch_refclk(dev);
7100 else if (HAS_PCH_LPT(dev))
7101 lpt_init_pch_refclk(dev);
7102}
7103
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007104static int ironlake_get_refclk(struct drm_crtc *crtc)
7105{
7106 struct drm_device *dev = crtc->dev;
7107 struct drm_i915_private *dev_priv = dev->dev_private;
7108 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007109 int num_connectors = 0;
7110 bool is_lvds = false;
7111
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007112 for_each_intel_encoder(dev, encoder) {
7113 if (encoder->new_crtc != to_intel_crtc(crtc))
7114 continue;
7115
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007116 switch (encoder->type) {
7117 case INTEL_OUTPUT_LVDS:
7118 is_lvds = true;
7119 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007120 default:
7121 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007122 }
7123 num_connectors++;
7124 }
7125
7126 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007127 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007128 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007129 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007130 }
7131
7132 return 120000;
7133}
7134
Daniel Vetter6ff93602013-04-19 11:24:36 +02007135static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007136{
7137 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7139 int pipe = intel_crtc->pipe;
7140 uint32_t val;
7141
Daniel Vetter78114072013-06-13 00:54:57 +02007142 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007143
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007144 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007145 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007146 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007147 break;
7148 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007149 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007150 break;
7151 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007152 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007153 break;
7154 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007155 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007156 break;
7157 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007158 /* Case prevented by intel_choose_pipe_bpp_dither. */
7159 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007160 }
7161
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007162 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007163 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007165 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007166 val |= PIPECONF_INTERLACED_ILK;
7167 else
7168 val |= PIPECONF_PROGRESSIVE;
7169
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007170 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007171 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007172
Paulo Zanonic8203562012-09-12 10:06:29 -03007173 I915_WRITE(PIPECONF(pipe), val);
7174 POSTING_READ(PIPECONF(pipe));
7175}
7176
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007177/*
7178 * Set up the pipe CSC unit.
7179 *
7180 * Currently only full range RGB to limited range RGB conversion
7181 * is supported, but eventually this should handle various
7182 * RGB<->YCbCr scenarios as well.
7183 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007184static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007185{
7186 struct drm_device *dev = crtc->dev;
7187 struct drm_i915_private *dev_priv = dev->dev_private;
7188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7189 int pipe = intel_crtc->pipe;
7190 uint16_t coeff = 0x7800; /* 1.0 */
7191
7192 /*
7193 * TODO: Check what kind of values actually come out of the pipe
7194 * with these coeff/postoff values and adjust to get the best
7195 * accuracy. Perhaps we even need to take the bpc value into
7196 * consideration.
7197 */
7198
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007199 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007200 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7201
7202 /*
7203 * GY/GU and RY/RU should be the other way around according
7204 * to BSpec, but reality doesn't agree. Just set them up in
7205 * a way that results in the correct picture.
7206 */
7207 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7208 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7209
7210 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7211 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7212
7213 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7214 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7215
7216 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7217 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7218 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7219
7220 if (INTEL_INFO(dev)->gen > 6) {
7221 uint16_t postoff = 0;
7222
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007223 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007224 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007225
7226 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7227 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7228 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7229
7230 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7231 } else {
7232 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7233
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007234 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007235 mode |= CSC_BLACK_SCREEN_OFFSET;
7236
7237 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7238 }
7239}
7240
Daniel Vetter6ff93602013-04-19 11:24:36 +02007241static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007242{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007243 struct drm_device *dev = crtc->dev;
7244 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007246 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007247 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007248 uint32_t val;
7249
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007250 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007251
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007252 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007253 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7254
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007255 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007256 val |= PIPECONF_INTERLACED_ILK;
7257 else
7258 val |= PIPECONF_PROGRESSIVE;
7259
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007260 I915_WRITE(PIPECONF(cpu_transcoder), val);
7261 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007262
7263 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7264 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007265
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05307266 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007267 val = 0;
7268
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007269 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007270 case 18:
7271 val |= PIPEMISC_DITHER_6_BPC;
7272 break;
7273 case 24:
7274 val |= PIPEMISC_DITHER_8_BPC;
7275 break;
7276 case 30:
7277 val |= PIPEMISC_DITHER_10_BPC;
7278 break;
7279 case 36:
7280 val |= PIPEMISC_DITHER_12_BPC;
7281 break;
7282 default:
7283 /* Case prevented by pipe_config_set_bpp. */
7284 BUG();
7285 }
7286
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007287 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007288 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7289
7290 I915_WRITE(PIPEMISC(pipe), val);
7291 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007292}
7293
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007294static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007295 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007296 intel_clock_t *clock,
7297 bool *has_reduced_clock,
7298 intel_clock_t *reduced_clock)
7299{
7300 struct drm_device *dev = crtc->dev;
7301 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007303 int refclk;
7304 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007305 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007306
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007307 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007308
7309 refclk = ironlake_get_refclk(crtc);
7310
7311 /*
7312 * Returns a set of divisors for the desired target clock with the given
7313 * refclk, or FALSE. The returned values represent the clock equation:
7314 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7315 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007316 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007317 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007318 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007319 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007320 if (!ret)
7321 return false;
7322
7323 if (is_lvds && dev_priv->lvds_downclock_avail) {
7324 /*
7325 * Ensure we match the reduced clock's P to the target clock.
7326 * If the clocks don't match, we can't switch the display clock
7327 * by using the FP0/FP1. In such case we will disable the LVDS
7328 * downclock feature.
7329 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007330 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007331 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007332 dev_priv->lvds_downclock,
7333 refclk, clock,
7334 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007335 }
7336
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007337 return true;
7338}
7339
Paulo Zanonid4b19312012-11-29 11:29:32 -02007340int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7341{
7342 /*
7343 * Account for spread spectrum to avoid
7344 * oversubscribing the link. Max center spread
7345 * is 2.5%; use 5% for safety's sake.
7346 */
7347 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007348 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007349}
7350
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007351static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007352{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007353 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007354}
7355
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007356static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007357 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007358 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007359 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007360{
7361 struct drm_crtc *crtc = &intel_crtc->base;
7362 struct drm_device *dev = crtc->dev;
7363 struct drm_i915_private *dev_priv = dev->dev_private;
7364 struct intel_encoder *intel_encoder;
7365 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007366 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007367 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007368
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007369 for_each_intel_encoder(dev, intel_encoder) {
7370 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7371 continue;
7372
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007373 switch (intel_encoder->type) {
7374 case INTEL_OUTPUT_LVDS:
7375 is_lvds = true;
7376 break;
7377 case INTEL_OUTPUT_SDVO:
7378 case INTEL_OUTPUT_HDMI:
7379 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007380 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007381 default:
7382 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007383 }
7384
7385 num_connectors++;
7386 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007387
Chris Wilsonc1858122010-12-03 21:35:48 +00007388 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007389 factor = 21;
7390 if (is_lvds) {
7391 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007392 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007393 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007394 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007395 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007396 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007397
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007398 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007399 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007400
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007401 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7402 *fp2 |= FP_CB_TUNE;
7403
Chris Wilson5eddb702010-09-11 13:48:45 +01007404 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007405
Eric Anholta07d6782011-03-30 13:01:08 -07007406 if (is_lvds)
7407 dpll |= DPLLB_MODE_LVDS;
7408 else
7409 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007410
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007411 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007412 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007413
7414 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007415 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007416 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007417 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007418
Eric Anholta07d6782011-03-30 13:01:08 -07007419 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007420 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007421 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007422 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007423
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007424 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007425 case 5:
7426 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7427 break;
7428 case 7:
7429 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7430 break;
7431 case 10:
7432 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7433 break;
7434 case 14:
7435 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7436 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007437 }
7438
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007439 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007440 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007441 else
7442 dpll |= PLL_REF_INPUT_DREFCLK;
7443
Daniel Vetter959e16d2013-06-05 13:34:21 +02007444 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007445}
7446
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007447static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7448 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007449{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007450 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007451 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007452 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007453 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007454 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007455 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007456
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007457 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007458
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007459 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7460 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7461
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007462 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007463 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007464 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007465 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7466 return -EINVAL;
7467 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007468 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007469 if (!crtc_state->clock_set) {
7470 crtc_state->dpll.n = clock.n;
7471 crtc_state->dpll.m1 = clock.m1;
7472 crtc_state->dpll.m2 = clock.m2;
7473 crtc_state->dpll.p1 = clock.p1;
7474 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007475 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007476
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007477 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007478 if (crtc_state->has_pch_encoder) {
7479 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007480 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007481 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007482
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007483 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007484 &fp, &reduced_clock,
7485 has_reduced_clock ? &fp2 : NULL);
7486
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007487 crtc_state->dpll_hw_state.dpll = dpll;
7488 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007489 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007490 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007491 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007492 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007493
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007494 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007495 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007496 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007497 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007498 return -EINVAL;
7499 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007500 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007501
Jani Nikulad330a952014-01-21 11:24:25 +02007502 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007503 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007504 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007505 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007506
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007507 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007508}
7509
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007510static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7511 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007512{
7513 struct drm_device *dev = crtc->base.dev;
7514 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007515 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007516
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007517 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7518 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7519 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7520 & ~TU_SIZE_MASK;
7521 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7522 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7523 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7524}
7525
7526static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7527 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007528 struct intel_link_m_n *m_n,
7529 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007530{
7531 struct drm_device *dev = crtc->base.dev;
7532 struct drm_i915_private *dev_priv = dev->dev_private;
7533 enum pipe pipe = crtc->pipe;
7534
7535 if (INTEL_INFO(dev)->gen >= 5) {
7536 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7537 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7538 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7539 & ~TU_SIZE_MASK;
7540 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7541 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7542 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007543 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7544 * gen < 8) and if DRRS is supported (to make sure the
7545 * registers are not unnecessarily read).
7546 */
7547 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007548 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007549 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7550 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7551 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7552 & ~TU_SIZE_MASK;
7553 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7554 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7555 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7556 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007557 } else {
7558 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7559 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7560 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7561 & ~TU_SIZE_MASK;
7562 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7563 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7564 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7565 }
7566}
7567
7568void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007569 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007570{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007571 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007572 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7573 else
7574 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007575 &pipe_config->dp_m_n,
7576 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007577}
7578
Daniel Vetter72419202013-04-04 13:28:53 +02007579static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007580 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007581{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007582 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007583 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007584}
7585
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007586static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007587 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007588{
7589 struct drm_device *dev = crtc->base.dev;
7590 struct drm_i915_private *dev_priv = dev->dev_private;
7591 uint32_t tmp;
7592
7593 tmp = I915_READ(PS_CTL(crtc->pipe));
7594
7595 if (tmp & PS_ENABLE) {
7596 pipe_config->pch_pfit.enabled = true;
7597 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7598 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7599 }
7600}
7601
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007602static void skylake_get_plane_config(struct intel_crtc *crtc,
7603 struct intel_plane_config *plane_config)
7604{
7605 struct drm_device *dev = crtc->base.dev;
7606 struct drm_i915_private *dev_priv = dev->dev_private;
7607 u32 val, base, offset, stride_mult;
7608 int pipe = crtc->pipe;
7609 int fourcc, pixel_format;
7610 int aligned_height;
7611 struct drm_framebuffer *fb;
7612
7613 fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7614 if (!fb) {
7615 DRM_DEBUG_KMS("failed to alloc fb\n");
7616 return;
7617 }
7618
7619 val = I915_READ(PLANE_CTL(pipe, 0));
7620 if (val & PLANE_CTL_TILED_MASK)
7621 plane_config->tiling = I915_TILING_X;
7622
7623 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7624 fourcc = skl_format_to_fourcc(pixel_format,
7625 val & PLANE_CTL_ORDER_RGBX,
7626 val & PLANE_CTL_ALPHA_MASK);
7627 fb->pixel_format = fourcc;
7628 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7629
7630 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7631 plane_config->base = base;
7632
7633 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7634
7635 val = I915_READ(PLANE_SIZE(pipe, 0));
7636 fb->height = ((val >> 16) & 0xfff) + 1;
7637 fb->width = ((val >> 0) & 0x1fff) + 1;
7638
7639 val = I915_READ(PLANE_STRIDE(pipe, 0));
7640 switch (plane_config->tiling) {
7641 case I915_TILING_NONE:
7642 stride_mult = 64;
7643 break;
7644 case I915_TILING_X:
7645 stride_mult = 512;
7646 break;
7647 default:
7648 MISSING_CASE(plane_config->tiling);
7649 goto error;
7650 }
7651 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7652
7653 aligned_height = intel_fb_align_height(dev, fb->height,
7654 plane_config->tiling);
7655
7656 plane_config->size = ALIGN(fb->pitches[0] * aligned_height, PAGE_SIZE);
7657
7658 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7659 pipe_name(pipe), fb->width, fb->height,
7660 fb->bits_per_pixel, base, fb->pitches[0],
7661 plane_config->size);
7662
7663 crtc->base.primary->fb = fb;
7664 return;
7665
7666error:
7667 kfree(fb);
7668}
7669
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007670static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007671 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007672{
7673 struct drm_device *dev = crtc->base.dev;
7674 struct drm_i915_private *dev_priv = dev->dev_private;
7675 uint32_t tmp;
7676
7677 tmp = I915_READ(PF_CTL(crtc->pipe));
7678
7679 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007680 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007681 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7682 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007683
7684 /* We currently do not free assignements of panel fitters on
7685 * ivb/hsw (since we don't use the higher upscaling modes which
7686 * differentiates them) so just WARN about this case for now. */
7687 if (IS_GEN7(dev)) {
7688 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7689 PF_PIPE_SEL_IVB(crtc->pipe));
7690 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007691 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007692}
7693
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007694static void ironlake_get_plane_config(struct intel_crtc *crtc,
7695 struct intel_plane_config *plane_config)
7696{
7697 struct drm_device *dev = crtc->base.dev;
7698 struct drm_i915_private *dev_priv = dev->dev_private;
7699 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007700 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007701 int fourcc, pixel_format;
7702 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007703 struct drm_framebuffer *fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007704
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007705 fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7706 if (!fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007707 DRM_DEBUG_KMS("failed to alloc fb\n");
7708 return;
7709 }
7710
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007711 val = I915_READ(DSPCNTR(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007712
7713 if (INTEL_INFO(dev)->gen >= 4)
7714 if (val & DISPPLANE_TILED)
Damien Lespiau49af4492015-01-20 12:51:44 +00007715 plane_config->tiling = I915_TILING_X;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007716
7717 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007718 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007719 fb->pixel_format = fourcc;
7720 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007721
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007722 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007723 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007724 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007725 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007726 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007727 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007728 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007729 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007730 }
7731 plane_config->base = base;
7732
7733 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007734 fb->width = ((val >> 16) & 0xfff) + 1;
7735 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007736
7737 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007738 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007739
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007740 aligned_height = intel_fb_align_height(dev, fb->height,
Damien Lespiauec2c9812015-01-20 12:51:45 +00007741 plane_config->tiling);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007742
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007743 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007744
Damien Lespiau2844a922015-01-20 12:51:48 +00007745 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7746 pipe_name(pipe), fb->width, fb->height,
7747 fb->bits_per_pixel, base, fb->pitches[0],
7748 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007749
7750 crtc->base.primary->fb = fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007751}
7752
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007753static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007754 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007755{
7756 struct drm_device *dev = crtc->base.dev;
7757 struct drm_i915_private *dev_priv = dev->dev_private;
7758 uint32_t tmp;
7759
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007760 if (!intel_display_power_is_enabled(dev_priv,
7761 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007762 return false;
7763
Daniel Vettere143a212013-07-04 12:01:15 +02007764 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007765 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007766
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007767 tmp = I915_READ(PIPECONF(crtc->pipe));
7768 if (!(tmp & PIPECONF_ENABLE))
7769 return false;
7770
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007771 switch (tmp & PIPECONF_BPC_MASK) {
7772 case PIPECONF_6BPC:
7773 pipe_config->pipe_bpp = 18;
7774 break;
7775 case PIPECONF_8BPC:
7776 pipe_config->pipe_bpp = 24;
7777 break;
7778 case PIPECONF_10BPC:
7779 pipe_config->pipe_bpp = 30;
7780 break;
7781 case PIPECONF_12BPC:
7782 pipe_config->pipe_bpp = 36;
7783 break;
7784 default:
7785 break;
7786 }
7787
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007788 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7789 pipe_config->limited_color_range = true;
7790
Daniel Vetterab9412b2013-05-03 11:49:46 +02007791 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007792 struct intel_shared_dpll *pll;
7793
Daniel Vetter88adfff2013-03-28 10:42:01 +01007794 pipe_config->has_pch_encoder = true;
7795
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007796 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7797 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7798 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007799
7800 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007801
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007802 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007803 pipe_config->shared_dpll =
7804 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007805 } else {
7806 tmp = I915_READ(PCH_DPLL_SEL);
7807 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7808 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7809 else
7810 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7811 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007812
7813 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7814
7815 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7816 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007817
7818 tmp = pipe_config->dpll_hw_state.dpll;
7819 pipe_config->pixel_multiplier =
7820 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7821 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007822
7823 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007824 } else {
7825 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007826 }
7827
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007828 intel_get_pipe_timings(crtc, pipe_config);
7829
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007830 ironlake_get_pfit_config(crtc, pipe_config);
7831
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007832 return true;
7833}
7834
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007835static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7836{
7837 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007838 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007839
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007840 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007841 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007842 pipe_name(crtc->pipe));
7843
Rob Clarke2c719b2014-12-15 13:56:32 -05007844 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7845 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7846 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7847 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7848 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7849 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007850 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007851 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007852 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007853 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007854 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007855 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007856 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007857 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007858 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007859
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007860 /*
7861 * In theory we can still leave IRQs enabled, as long as only the HPD
7862 * interrupts remain enabled. We used to check for that, but since it's
7863 * gen-specific and since we only disable LCPLL after we fully disable
7864 * the interrupts, the check below should be enough.
7865 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007866 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007867}
7868
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007869static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7870{
7871 struct drm_device *dev = dev_priv->dev;
7872
7873 if (IS_HASWELL(dev))
7874 return I915_READ(D_COMP_HSW);
7875 else
7876 return I915_READ(D_COMP_BDW);
7877}
7878
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007879static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7880{
7881 struct drm_device *dev = dev_priv->dev;
7882
7883 if (IS_HASWELL(dev)) {
7884 mutex_lock(&dev_priv->rps.hw_lock);
7885 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7886 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007887 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007888 mutex_unlock(&dev_priv->rps.hw_lock);
7889 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007890 I915_WRITE(D_COMP_BDW, val);
7891 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007892 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007893}
7894
7895/*
7896 * This function implements pieces of two sequences from BSpec:
7897 * - Sequence for display software to disable LCPLL
7898 * - Sequence for display software to allow package C8+
7899 * The steps implemented here are just the steps that actually touch the LCPLL
7900 * register. Callers should take care of disabling all the display engine
7901 * functions, doing the mode unset, fixing interrupts, etc.
7902 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007903static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7904 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007905{
7906 uint32_t val;
7907
7908 assert_can_disable_lcpll(dev_priv);
7909
7910 val = I915_READ(LCPLL_CTL);
7911
7912 if (switch_to_fclk) {
7913 val |= LCPLL_CD_SOURCE_FCLK;
7914 I915_WRITE(LCPLL_CTL, val);
7915
7916 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7917 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7918 DRM_ERROR("Switching to FCLK failed\n");
7919
7920 val = I915_READ(LCPLL_CTL);
7921 }
7922
7923 val |= LCPLL_PLL_DISABLE;
7924 I915_WRITE(LCPLL_CTL, val);
7925 POSTING_READ(LCPLL_CTL);
7926
7927 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7928 DRM_ERROR("LCPLL still locked\n");
7929
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007930 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007931 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007932 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007933 ndelay(100);
7934
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007935 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7936 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007937 DRM_ERROR("D_COMP RCOMP still in progress\n");
7938
7939 if (allow_power_down) {
7940 val = I915_READ(LCPLL_CTL);
7941 val |= LCPLL_POWER_DOWN_ALLOW;
7942 I915_WRITE(LCPLL_CTL, val);
7943 POSTING_READ(LCPLL_CTL);
7944 }
7945}
7946
7947/*
7948 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7949 * source.
7950 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007951static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007952{
7953 uint32_t val;
7954
7955 val = I915_READ(LCPLL_CTL);
7956
7957 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7958 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7959 return;
7960
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007961 /*
7962 * Make sure we're not on PC8 state before disabling PC8, otherwise
7963 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007964 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02007965 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007966
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007967 if (val & LCPLL_POWER_DOWN_ALLOW) {
7968 val &= ~LCPLL_POWER_DOWN_ALLOW;
7969 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007970 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007971 }
7972
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007973 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007974 val |= D_COMP_COMP_FORCE;
7975 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007976 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007977
7978 val = I915_READ(LCPLL_CTL);
7979 val &= ~LCPLL_PLL_DISABLE;
7980 I915_WRITE(LCPLL_CTL, val);
7981
7982 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7983 DRM_ERROR("LCPLL not locked yet\n");
7984
7985 if (val & LCPLL_CD_SOURCE_FCLK) {
7986 val = I915_READ(LCPLL_CTL);
7987 val &= ~LCPLL_CD_SOURCE_FCLK;
7988 I915_WRITE(LCPLL_CTL, val);
7989
7990 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7991 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7992 DRM_ERROR("Switching back to LCPLL failed\n");
7993 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007994
Mika Kuoppala59bad942015-01-16 11:34:40 +02007995 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007996}
7997
Paulo Zanoni765dab672014-03-07 20:08:18 -03007998/*
7999 * Package states C8 and deeper are really deep PC states that can only be
8000 * reached when all the devices on the system allow it, so even if the graphics
8001 * device allows PC8+, it doesn't mean the system will actually get to these
8002 * states. Our driver only allows PC8+ when going into runtime PM.
8003 *
8004 * The requirements for PC8+ are that all the outputs are disabled, the power
8005 * well is disabled and most interrupts are disabled, and these are also
8006 * requirements for runtime PM. When these conditions are met, we manually do
8007 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8008 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8009 * hang the machine.
8010 *
8011 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8012 * the state of some registers, so when we come back from PC8+ we need to
8013 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8014 * need to take care of the registers kept by RC6. Notice that this happens even
8015 * if we don't put the device in PCI D3 state (which is what currently happens
8016 * because of the runtime PM support).
8017 *
8018 * For more, read "Display Sequences for Package C8" on the hardware
8019 * documentation.
8020 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008021void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008022{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008023 struct drm_device *dev = dev_priv->dev;
8024 uint32_t val;
8025
Paulo Zanonic67a4702013-08-19 13:18:09 -03008026 DRM_DEBUG_KMS("Enabling package C8+\n");
8027
Paulo Zanonic67a4702013-08-19 13:18:09 -03008028 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8029 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8030 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8031 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8032 }
8033
8034 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008035 hsw_disable_lcpll(dev_priv, true, true);
8036}
8037
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008038void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008039{
8040 struct drm_device *dev = dev_priv->dev;
8041 uint32_t val;
8042
Paulo Zanonic67a4702013-08-19 13:18:09 -03008043 DRM_DEBUG_KMS("Disabling package C8+\n");
8044
8045 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008046 lpt_init_pch_refclk(dev);
8047
8048 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8049 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8050 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8051 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8052 }
8053
8054 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008055}
8056
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008057static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8058 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008059{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008060 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008061 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008062
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008063 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008064
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008065 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008066}
8067
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008068static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8069 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008070 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008071{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008072 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008073
8074 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8075 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8076
8077 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008078 case SKL_DPLL0:
8079 /*
8080 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8081 * of the shared DPLL framework and thus needs to be read out
8082 * separately
8083 */
8084 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8085 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8086 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008087 case SKL_DPLL1:
8088 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8089 break;
8090 case SKL_DPLL2:
8091 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8092 break;
8093 case SKL_DPLL3:
8094 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8095 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008096 }
8097}
8098
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008099static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8100 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008101 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008102{
8103 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8104
8105 switch (pipe_config->ddi_pll_sel) {
8106 case PORT_CLK_SEL_WRPLL1:
8107 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8108 break;
8109 case PORT_CLK_SEL_WRPLL2:
8110 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8111 break;
8112 }
8113}
8114
Daniel Vetter26804af2014-06-25 22:01:55 +03008115static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008116 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008117{
8118 struct drm_device *dev = crtc->base.dev;
8119 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008120 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008121 enum port port;
8122 uint32_t tmp;
8123
8124 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8125
8126 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8127
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008128 if (IS_SKYLAKE(dev))
8129 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8130 else
8131 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008132
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008133 if (pipe_config->shared_dpll >= 0) {
8134 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8135
8136 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8137 &pipe_config->dpll_hw_state));
8138 }
8139
Daniel Vetter26804af2014-06-25 22:01:55 +03008140 /*
8141 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8142 * DDI E. So just check whether this pipe is wired to DDI E and whether
8143 * the PCH transcoder is on.
8144 */
Damien Lespiauca370452013-12-03 13:56:24 +00008145 if (INTEL_INFO(dev)->gen < 9 &&
8146 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008147 pipe_config->has_pch_encoder = true;
8148
8149 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8150 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8151 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8152
8153 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8154 }
8155}
8156
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008157static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008158 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008159{
8160 struct drm_device *dev = crtc->base.dev;
8161 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008162 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008163 uint32_t tmp;
8164
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008165 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008166 POWER_DOMAIN_PIPE(crtc->pipe)))
8167 return false;
8168
Daniel Vettere143a212013-07-04 12:01:15 +02008169 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008170 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8171
Daniel Vettereccb1402013-05-22 00:50:22 +02008172 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8173 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8174 enum pipe trans_edp_pipe;
8175 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8176 default:
8177 WARN(1, "unknown pipe linked to edp transcoder\n");
8178 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8179 case TRANS_DDI_EDP_INPUT_A_ON:
8180 trans_edp_pipe = PIPE_A;
8181 break;
8182 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8183 trans_edp_pipe = PIPE_B;
8184 break;
8185 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8186 trans_edp_pipe = PIPE_C;
8187 break;
8188 }
8189
8190 if (trans_edp_pipe == crtc->pipe)
8191 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8192 }
8193
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008194 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008195 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008196 return false;
8197
Daniel Vettereccb1402013-05-22 00:50:22 +02008198 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008199 if (!(tmp & PIPECONF_ENABLE))
8200 return false;
8201
Daniel Vetter26804af2014-06-25 22:01:55 +03008202 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008203
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008204 intel_get_pipe_timings(crtc, pipe_config);
8205
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008206 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008207 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8208 if (IS_SKYLAKE(dev))
8209 skylake_get_pfit_config(crtc, pipe_config);
8210 else
8211 ironlake_get_pfit_config(crtc, pipe_config);
8212 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008213
Jesse Barnese59150d2014-01-07 13:30:45 -08008214 if (IS_HASWELL(dev))
8215 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8216 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008217
Clint Taylorebb69c92014-09-30 10:30:22 -07008218 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8219 pipe_config->pixel_multiplier =
8220 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8221 } else {
8222 pipe_config->pixel_multiplier = 1;
8223 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008224
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008225 return true;
8226}
8227
Chris Wilson560b85b2010-08-07 11:01:38 +01008228static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8229{
8230 struct drm_device *dev = crtc->dev;
8231 struct drm_i915_private *dev_priv = dev->dev_private;
8232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008233 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008234
Ville Syrjälädc41c152014-08-13 11:57:05 +03008235 if (base) {
8236 unsigned int width = intel_crtc->cursor_width;
8237 unsigned int height = intel_crtc->cursor_height;
8238 unsigned int stride = roundup_pow_of_two(width) * 4;
8239
8240 switch (stride) {
8241 default:
8242 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8243 width, stride);
8244 stride = 256;
8245 /* fallthrough */
8246 case 256:
8247 case 512:
8248 case 1024:
8249 case 2048:
8250 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008251 }
8252
Ville Syrjälädc41c152014-08-13 11:57:05 +03008253 cntl |= CURSOR_ENABLE |
8254 CURSOR_GAMMA_ENABLE |
8255 CURSOR_FORMAT_ARGB |
8256 CURSOR_STRIDE(stride);
8257
8258 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008259 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008260
Ville Syrjälädc41c152014-08-13 11:57:05 +03008261 if (intel_crtc->cursor_cntl != 0 &&
8262 (intel_crtc->cursor_base != base ||
8263 intel_crtc->cursor_size != size ||
8264 intel_crtc->cursor_cntl != cntl)) {
8265 /* On these chipsets we can only modify the base/size/stride
8266 * whilst the cursor is disabled.
8267 */
8268 I915_WRITE(_CURACNTR, 0);
8269 POSTING_READ(_CURACNTR);
8270 intel_crtc->cursor_cntl = 0;
8271 }
8272
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008273 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008274 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008275 intel_crtc->cursor_base = base;
8276 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008277
8278 if (intel_crtc->cursor_size != size) {
8279 I915_WRITE(CURSIZE, size);
8280 intel_crtc->cursor_size = size;
8281 }
8282
Chris Wilson4b0e3332014-05-30 16:35:26 +03008283 if (intel_crtc->cursor_cntl != cntl) {
8284 I915_WRITE(_CURACNTR, cntl);
8285 POSTING_READ(_CURACNTR);
8286 intel_crtc->cursor_cntl = cntl;
8287 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008288}
8289
8290static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8291{
8292 struct drm_device *dev = crtc->dev;
8293 struct drm_i915_private *dev_priv = dev->dev_private;
8294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8295 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008296 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008297
Chris Wilson4b0e3332014-05-30 16:35:26 +03008298 cntl = 0;
8299 if (base) {
8300 cntl = MCURSOR_GAMMA_ENABLE;
8301 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308302 case 64:
8303 cntl |= CURSOR_MODE_64_ARGB_AX;
8304 break;
8305 case 128:
8306 cntl |= CURSOR_MODE_128_ARGB_AX;
8307 break;
8308 case 256:
8309 cntl |= CURSOR_MODE_256_ARGB_AX;
8310 break;
8311 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008312 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308313 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008314 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008315 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008316
8317 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8318 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008319 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008320
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008321 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8322 cntl |= CURSOR_ROTATE_180;
8323
Chris Wilson4b0e3332014-05-30 16:35:26 +03008324 if (intel_crtc->cursor_cntl != cntl) {
8325 I915_WRITE(CURCNTR(pipe), cntl);
8326 POSTING_READ(CURCNTR(pipe));
8327 intel_crtc->cursor_cntl = cntl;
8328 }
8329
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008330 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008331 I915_WRITE(CURBASE(pipe), base);
8332 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008333
8334 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008335}
8336
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008337/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008338static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8339 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008340{
8341 struct drm_device *dev = crtc->dev;
8342 struct drm_i915_private *dev_priv = dev->dev_private;
8343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8344 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008345 int x = crtc->cursor_x;
8346 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008347 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008348
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008349 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008350 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008351
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008352 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008353 base = 0;
8354
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008355 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008356 base = 0;
8357
8358 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008359 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008360 base = 0;
8361
8362 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8363 x = -x;
8364 }
8365 pos |= x << CURSOR_X_SHIFT;
8366
8367 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008368 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008369 base = 0;
8370
8371 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8372 y = -y;
8373 }
8374 pos |= y << CURSOR_Y_SHIFT;
8375
Chris Wilson4b0e3332014-05-30 16:35:26 +03008376 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008377 return;
8378
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008379 I915_WRITE(CURPOS(pipe), pos);
8380
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008381 /* ILK+ do this automagically */
8382 if (HAS_GMCH_DISPLAY(dev) &&
8383 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8384 base += (intel_crtc->cursor_height *
8385 intel_crtc->cursor_width - 1) * 4;
8386 }
8387
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008388 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008389 i845_update_cursor(crtc, base);
8390 else
8391 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008392}
8393
Ville Syrjälädc41c152014-08-13 11:57:05 +03008394static bool cursor_size_ok(struct drm_device *dev,
8395 uint32_t width, uint32_t height)
8396{
8397 if (width == 0 || height == 0)
8398 return false;
8399
8400 /*
8401 * 845g/865g are special in that they are only limited by
8402 * the width of their cursors, the height is arbitrary up to
8403 * the precision of the register. Everything else requires
8404 * square cursors, limited to a few power-of-two sizes.
8405 */
8406 if (IS_845G(dev) || IS_I865G(dev)) {
8407 if ((width & 63) != 0)
8408 return false;
8409
8410 if (width > (IS_845G(dev) ? 64 : 512))
8411 return false;
8412
8413 if (height > 1023)
8414 return false;
8415 } else {
8416 switch (width | height) {
8417 case 256:
8418 case 128:
8419 if (IS_GEN2(dev))
8420 return false;
8421 case 64:
8422 break;
8423 default:
8424 return false;
8425 }
8426 }
8427
8428 return true;
8429}
8430
Jesse Barnes79e53942008-11-07 14:24:08 -08008431static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008432 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008433{
James Simmons72034252010-08-03 01:33:19 +01008434 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008436
James Simmons72034252010-08-03 01:33:19 +01008437 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008438 intel_crtc->lut_r[i] = red[i] >> 8;
8439 intel_crtc->lut_g[i] = green[i] >> 8;
8440 intel_crtc->lut_b[i] = blue[i] >> 8;
8441 }
8442
8443 intel_crtc_load_lut(crtc);
8444}
8445
Jesse Barnes79e53942008-11-07 14:24:08 -08008446/* VESA 640x480x72Hz mode to set on the pipe */
8447static struct drm_display_mode load_detect_mode = {
8448 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8449 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8450};
8451
Daniel Vettera8bb6812014-02-10 18:00:39 +01008452struct drm_framebuffer *
8453__intel_framebuffer_create(struct drm_device *dev,
8454 struct drm_mode_fb_cmd2 *mode_cmd,
8455 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008456{
8457 struct intel_framebuffer *intel_fb;
8458 int ret;
8459
8460 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8461 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008462 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008463 return ERR_PTR(-ENOMEM);
8464 }
8465
8466 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008467 if (ret)
8468 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008469
8470 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008471err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008472 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008473 kfree(intel_fb);
8474
8475 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008476}
8477
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008478static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008479intel_framebuffer_create(struct drm_device *dev,
8480 struct drm_mode_fb_cmd2 *mode_cmd,
8481 struct drm_i915_gem_object *obj)
8482{
8483 struct drm_framebuffer *fb;
8484 int ret;
8485
8486 ret = i915_mutex_lock_interruptible(dev);
8487 if (ret)
8488 return ERR_PTR(ret);
8489 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8490 mutex_unlock(&dev->struct_mutex);
8491
8492 return fb;
8493}
8494
Chris Wilsond2dff872011-04-19 08:36:26 +01008495static u32
8496intel_framebuffer_pitch_for_width(int width, int bpp)
8497{
8498 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8499 return ALIGN(pitch, 64);
8500}
8501
8502static u32
8503intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8504{
8505 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008506 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008507}
8508
8509static struct drm_framebuffer *
8510intel_framebuffer_create_for_mode(struct drm_device *dev,
8511 struct drm_display_mode *mode,
8512 int depth, int bpp)
8513{
8514 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008515 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008516
8517 obj = i915_gem_alloc_object(dev,
8518 intel_framebuffer_size_for_mode(mode, bpp));
8519 if (obj == NULL)
8520 return ERR_PTR(-ENOMEM);
8521
8522 mode_cmd.width = mode->hdisplay;
8523 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008524 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8525 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008526 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008527
8528 return intel_framebuffer_create(dev, &mode_cmd, obj);
8529}
8530
8531static struct drm_framebuffer *
8532mode_fits_in_fbdev(struct drm_device *dev,
8533 struct drm_display_mode *mode)
8534{
Daniel Vetter4520f532013-10-09 09:18:51 +02008535#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008536 struct drm_i915_private *dev_priv = dev->dev_private;
8537 struct drm_i915_gem_object *obj;
8538 struct drm_framebuffer *fb;
8539
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008540 if (!dev_priv->fbdev)
8541 return NULL;
8542
8543 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008544 return NULL;
8545
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008546 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008547 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008548
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008549 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008550 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8551 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008552 return NULL;
8553
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008554 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008555 return NULL;
8556
8557 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008558#else
8559 return NULL;
8560#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008561}
8562
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008563bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008564 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008565 struct intel_load_detect_pipe *old,
8566 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008567{
8568 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008569 struct intel_encoder *intel_encoder =
8570 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008571 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008572 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008573 struct drm_crtc *crtc = NULL;
8574 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008575 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008576 struct drm_mode_config *config = &dev->mode_config;
8577 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008578
Chris Wilsond2dff872011-04-19 08:36:26 +01008579 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008580 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008581 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008582
Rob Clark51fd3712013-11-19 12:10:12 -05008583retry:
8584 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8585 if (ret)
8586 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008587
Jesse Barnes79e53942008-11-07 14:24:08 -08008588 /*
8589 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008590 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008591 * - if the connector already has an assigned crtc, use it (but make
8592 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008593 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008594 * - try to find the first unused crtc that can drive this connector,
8595 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008596 */
8597
8598 /* See if we already have a CRTC for this connector */
8599 if (encoder->crtc) {
8600 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008601
Rob Clark51fd3712013-11-19 12:10:12 -05008602 ret = drm_modeset_lock(&crtc->mutex, ctx);
8603 if (ret)
8604 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008605 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8606 if (ret)
8607 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008608
Daniel Vetter24218aa2012-08-12 19:27:11 +02008609 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008610 old->load_detect_temp = false;
8611
8612 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008613 if (connector->dpms != DRM_MODE_DPMS_ON)
8614 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008615
Chris Wilson71731882011-04-19 23:10:58 +01008616 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008617 }
8618
8619 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008620 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008621 i++;
8622 if (!(encoder->possible_crtcs & (1 << i)))
8623 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008624 if (possible_crtc->enabled)
8625 continue;
8626 /* This can occur when applying the pipe A quirk on resume. */
8627 if (to_intel_crtc(possible_crtc)->new_enabled)
8628 continue;
8629
8630 crtc = possible_crtc;
8631 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008632 }
8633
8634 /*
8635 * If we didn't find an unused CRTC, don't use any.
8636 */
8637 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008638 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008639 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008640 }
8641
Rob Clark51fd3712013-11-19 12:10:12 -05008642 ret = drm_modeset_lock(&crtc->mutex, ctx);
8643 if (ret)
8644 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008645 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8646 if (ret)
8647 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008648 intel_encoder->new_crtc = to_intel_crtc(crtc);
8649 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008650
8651 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008652 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008653 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008654 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008655 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008656 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008657
Chris Wilson64927112011-04-20 07:25:26 +01008658 if (!mode)
8659 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008660
Chris Wilsond2dff872011-04-19 08:36:26 +01008661 /* We need a framebuffer large enough to accommodate all accesses
8662 * that the plane may generate whilst we perform load detection.
8663 * We can not rely on the fbcon either being present (we get called
8664 * during its initialisation to detect all boot displays, or it may
8665 * not even exist) or that it is large enough to satisfy the
8666 * requested mode.
8667 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008668 fb = mode_fits_in_fbdev(dev, mode);
8669 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008670 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008671 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8672 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008673 } else
8674 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008675 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008676 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008677 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008678 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008679
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008680 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008681 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008682 if (old->release_fb)
8683 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008684 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008685 }
Chris Wilson71731882011-04-19 23:10:58 +01008686
Jesse Barnes79e53942008-11-07 14:24:08 -08008687 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008688 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008689 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008690
8691 fail:
8692 intel_crtc->new_enabled = crtc->enabled;
8693 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008694 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008695 else
8696 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008697fail_unlock:
8698 if (ret == -EDEADLK) {
8699 drm_modeset_backoff(ctx);
8700 goto retry;
8701 }
8702
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008703 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008704}
8705
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008706void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008707 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008708{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008709 struct intel_encoder *intel_encoder =
8710 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008711 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008712 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008714
Chris Wilsond2dff872011-04-19 08:36:26 +01008715 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008716 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008717 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008718
Chris Wilson8261b192011-04-19 23:18:09 +01008719 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008720 to_intel_connector(connector)->new_encoder = NULL;
8721 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008722 intel_crtc->new_enabled = false;
8723 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008724 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008725
Daniel Vetter36206362012-12-10 20:42:17 +01008726 if (old->release_fb) {
8727 drm_framebuffer_unregister_private(old->release_fb);
8728 drm_framebuffer_unreference(old->release_fb);
8729 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008730
Chris Wilson0622a532011-04-21 09:32:11 +01008731 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008732 }
8733
Eric Anholtc751ce42010-03-25 11:48:48 -07008734 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008735 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8736 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008737}
8738
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008739static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008740 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008741{
8742 struct drm_i915_private *dev_priv = dev->dev_private;
8743 u32 dpll = pipe_config->dpll_hw_state.dpll;
8744
8745 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008746 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008747 else if (HAS_PCH_SPLIT(dev))
8748 return 120000;
8749 else if (!IS_GEN2(dev))
8750 return 96000;
8751 else
8752 return 48000;
8753}
8754
Jesse Barnes79e53942008-11-07 14:24:08 -08008755/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008756static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008757 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008758{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008759 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008760 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008761 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008762 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008763 u32 fp;
8764 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008765 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008766
8767 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008768 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008769 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008770 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008771
8772 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008773 if (IS_PINEVIEW(dev)) {
8774 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8775 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008776 } else {
8777 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8778 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8779 }
8780
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008781 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008782 if (IS_PINEVIEW(dev))
8783 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8784 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008785 else
8786 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008787 DPLL_FPA01_P1_POST_DIV_SHIFT);
8788
8789 switch (dpll & DPLL_MODE_MASK) {
8790 case DPLLB_MODE_DAC_SERIAL:
8791 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8792 5 : 10;
8793 break;
8794 case DPLLB_MODE_LVDS:
8795 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8796 7 : 14;
8797 break;
8798 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008799 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008800 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008801 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008802 }
8803
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008804 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008805 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008806 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008807 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008808 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008809 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008810 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008811
8812 if (is_lvds) {
8813 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8814 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008815
8816 if (lvds & LVDS_CLKB_POWER_UP)
8817 clock.p2 = 7;
8818 else
8819 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008820 } else {
8821 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8822 clock.p1 = 2;
8823 else {
8824 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8825 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8826 }
8827 if (dpll & PLL_P2_DIVIDE_BY_4)
8828 clock.p2 = 4;
8829 else
8830 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008831 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008832
8833 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008834 }
8835
Ville Syrjälä18442d02013-09-13 16:00:08 +03008836 /*
8837 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008838 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008839 * encoder's get_config() function.
8840 */
8841 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008842}
8843
Ville Syrjälä6878da02013-09-13 15:59:11 +03008844int intel_dotclock_calculate(int link_freq,
8845 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008846{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008847 /*
8848 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008849 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008850 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008851 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008852 *
8853 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008854 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008855 */
8856
Ville Syrjälä6878da02013-09-13 15:59:11 +03008857 if (!m_n->link_n)
8858 return 0;
8859
8860 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8861}
8862
Ville Syrjälä18442d02013-09-13 16:00:08 +03008863static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008864 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008865{
8866 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008867
8868 /* read out port_clock from the DPLL */
8869 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008870
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008871 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008872 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008873 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008874 * agree once we know their relationship in the encoder's
8875 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008876 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008877 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008878 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8879 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008880}
8881
8882/** Returns the currently programmed mode of the given pipe. */
8883struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8884 struct drm_crtc *crtc)
8885{
Jesse Barnes548f2452011-02-17 10:40:53 -08008886 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008888 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008889 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008890 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008891 int htot = I915_READ(HTOTAL(cpu_transcoder));
8892 int hsync = I915_READ(HSYNC(cpu_transcoder));
8893 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8894 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008895 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008896
8897 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8898 if (!mode)
8899 return NULL;
8900
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008901 /*
8902 * Construct a pipe_config sufficient for getting the clock info
8903 * back out of crtc_clock_get.
8904 *
8905 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8906 * to use a real value here instead.
8907 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008908 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008909 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008910 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8911 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8912 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008913 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8914
Ville Syrjälä773ae032013-09-23 17:48:20 +03008915 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008916 mode->hdisplay = (htot & 0xffff) + 1;
8917 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8918 mode->hsync_start = (hsync & 0xffff) + 1;
8919 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8920 mode->vdisplay = (vtot & 0xffff) + 1;
8921 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8922 mode->vsync_start = (vsync & 0xffff) + 1;
8923 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8924
8925 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008926
8927 return mode;
8928}
8929
Jesse Barnes652c3932009-08-17 13:31:43 -07008930static void intel_decrease_pllclock(struct drm_crtc *crtc)
8931{
8932 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008933 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008935
Sonika Jindalbaff2962014-07-22 11:16:35 +05308936 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008937 return;
8938
8939 if (!dev_priv->lvds_downclock_avail)
8940 return;
8941
8942 /*
8943 * Since this is called by a timer, we should never get here in
8944 * the manual case.
8945 */
8946 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008947 int pipe = intel_crtc->pipe;
8948 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008949 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008950
Zhao Yakui44d98a62009-10-09 11:39:40 +08008951 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008952
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008953 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008954
Chris Wilson074b5e12012-05-02 12:07:06 +01008955 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008956 dpll |= DISPLAY_RATE_SELECT_FPA1;
8957 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008958 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008959 dpll = I915_READ(dpll_reg);
8960 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008961 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008962 }
8963
8964}
8965
Chris Wilsonf047e392012-07-21 12:31:41 +01008966void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008967{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008968 struct drm_i915_private *dev_priv = dev->dev_private;
8969
Chris Wilsonf62a0072014-02-21 17:55:39 +00008970 if (dev_priv->mm.busy)
8971 return;
8972
Paulo Zanoni43694d62014-03-07 20:08:08 -03008973 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008974 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008975 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008976}
8977
8978void intel_mark_idle(struct drm_device *dev)
8979{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008980 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008981 struct drm_crtc *crtc;
8982
Chris Wilsonf62a0072014-02-21 17:55:39 +00008983 if (!dev_priv->mm.busy)
8984 return;
8985
8986 dev_priv->mm.busy = false;
8987
Jani Nikulad330a952014-01-21 11:24:25 +02008988 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008989 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008990
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008991 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008992 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008993 continue;
8994
8995 intel_decrease_pllclock(crtc);
8996 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008997
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008998 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008999 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009000
9001out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009002 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009003}
9004
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009005static void intel_crtc_set_state(struct intel_crtc *crtc,
9006 struct intel_crtc_state *crtc_state)
9007{
9008 kfree(crtc->config);
9009 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009010 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009011}
9012
Jesse Barnes79e53942008-11-07 14:24:08 -08009013static void intel_crtc_destroy(struct drm_crtc *crtc)
9014{
9015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009016 struct drm_device *dev = crtc->dev;
9017 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009018
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009019 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009020 work = intel_crtc->unpin_work;
9021 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009022 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009023
9024 if (work) {
9025 cancel_work_sync(&work->work);
9026 kfree(work);
9027 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009028
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009029 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009030 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009031
Jesse Barnes79e53942008-11-07 14:24:08 -08009032 kfree(intel_crtc);
9033}
9034
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009035static void intel_unpin_work_fn(struct work_struct *__work)
9036{
9037 struct intel_unpin_work *work =
9038 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009039 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009040 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009041
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009042 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009043 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009044 drm_gem_object_unreference(&work->pending_flip_obj->base);
9045 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009046
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009047 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009048
9049 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009050 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009051 mutex_unlock(&dev->struct_mutex);
9052
Daniel Vetterf99d7062014-06-19 16:01:59 +02009053 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9054
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009055 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9056 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9057
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009058 kfree(work);
9059}
9060
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009061static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009062 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009063{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9065 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009066 unsigned long flags;
9067
9068 /* Ignore early vblank irqs */
9069 if (intel_crtc == NULL)
9070 return;
9071
Daniel Vetterf3260382014-09-15 14:55:23 +02009072 /*
9073 * This is called both by irq handlers and the reset code (to complete
9074 * lost pageflips) so needs the full irqsave spinlocks.
9075 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009076 spin_lock_irqsave(&dev->event_lock, flags);
9077 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009078
9079 /* Ensure we don't miss a work->pending update ... */
9080 smp_rmb();
9081
9082 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009083 spin_unlock_irqrestore(&dev->event_lock, flags);
9084 return;
9085 }
9086
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009087 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009088
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009089 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009090}
9091
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009092void intel_finish_page_flip(struct drm_device *dev, int pipe)
9093{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009094 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009095 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9096
Mario Kleiner49b14a52010-12-09 07:00:07 +01009097 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009098}
9099
9100void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9101{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009102 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009103 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9104
Mario Kleiner49b14a52010-12-09 07:00:07 +01009105 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009106}
9107
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009108/* Is 'a' after or equal to 'b'? */
9109static bool g4x_flip_count_after_eq(u32 a, u32 b)
9110{
9111 return !((a - b) & 0x80000000);
9112}
9113
9114static bool page_flip_finished(struct intel_crtc *crtc)
9115{
9116 struct drm_device *dev = crtc->base.dev;
9117 struct drm_i915_private *dev_priv = dev->dev_private;
9118
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009119 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9120 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9121 return true;
9122
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009123 /*
9124 * The relevant registers doen't exist on pre-ctg.
9125 * As the flip done interrupt doesn't trigger for mmio
9126 * flips on gmch platforms, a flip count check isn't
9127 * really needed there. But since ctg has the registers,
9128 * include it in the check anyway.
9129 */
9130 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9131 return true;
9132
9133 /*
9134 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9135 * used the same base address. In that case the mmio flip might
9136 * have completed, but the CS hasn't even executed the flip yet.
9137 *
9138 * A flip count check isn't enough as the CS might have updated
9139 * the base address just after start of vblank, but before we
9140 * managed to process the interrupt. This means we'd complete the
9141 * CS flip too soon.
9142 *
9143 * Combining both checks should get us a good enough result. It may
9144 * still happen that the CS flip has been executed, but has not
9145 * yet actually completed. But in case the base address is the same
9146 * anyway, we don't really care.
9147 */
9148 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9149 crtc->unpin_work->gtt_offset &&
9150 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9151 crtc->unpin_work->flip_count);
9152}
9153
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009154void intel_prepare_page_flip(struct drm_device *dev, int plane)
9155{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009156 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009157 struct intel_crtc *intel_crtc =
9158 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9159 unsigned long flags;
9160
Daniel Vetterf3260382014-09-15 14:55:23 +02009161
9162 /*
9163 * This is called both by irq handlers and the reset code (to complete
9164 * lost pageflips) so needs the full irqsave spinlocks.
9165 *
9166 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009167 * generate a page-flip completion irq, i.e. every modeset
9168 * is also accompanied by a spurious intel_prepare_page_flip().
9169 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009170 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009171 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009172 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009173 spin_unlock_irqrestore(&dev->event_lock, flags);
9174}
9175
Robin Schroereba905b2014-05-18 02:24:50 +02009176static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009177{
9178 /* Ensure that the work item is consistent when activating it ... */
9179 smp_wmb();
9180 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9181 /* and that it is marked active as soon as the irq could fire. */
9182 smp_wmb();
9183}
9184
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009185static int intel_gen2_queue_flip(struct drm_device *dev,
9186 struct drm_crtc *crtc,
9187 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009188 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009189 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009190 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009191{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009193 u32 flip_mask;
9194 int ret;
9195
Daniel Vetter6d90c952012-04-26 23:28:05 +02009196 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009197 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009198 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009199
9200 /* Can't queue multiple flips, so wait for the previous
9201 * one to finish before executing the next.
9202 */
9203 if (intel_crtc->plane)
9204 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9205 else
9206 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009207 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9208 intel_ring_emit(ring, MI_NOOP);
9209 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9210 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9211 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009212 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009213 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009214
9215 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009216 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009217 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009218}
9219
9220static int intel_gen3_queue_flip(struct drm_device *dev,
9221 struct drm_crtc *crtc,
9222 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009223 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009224 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009225 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009226{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009228 u32 flip_mask;
9229 int ret;
9230
Daniel Vetter6d90c952012-04-26 23:28:05 +02009231 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009232 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009233 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009234
9235 if (intel_crtc->plane)
9236 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9237 else
9238 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009239 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9240 intel_ring_emit(ring, MI_NOOP);
9241 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9242 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9243 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009244 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009245 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009246
Chris Wilsone7d841c2012-12-03 11:36:30 +00009247 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009248 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009249 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009250}
9251
9252static int intel_gen4_queue_flip(struct drm_device *dev,
9253 struct drm_crtc *crtc,
9254 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009255 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009256 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009257 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009258{
9259 struct drm_i915_private *dev_priv = dev->dev_private;
9260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9261 uint32_t pf, pipesrc;
9262 int ret;
9263
Daniel Vetter6d90c952012-04-26 23:28:05 +02009264 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009265 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009266 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009267
9268 /* i965+ uses the linear or tiled offsets from the
9269 * Display Registers (which do not change across a page-flip)
9270 * so we need only reprogram the base address.
9271 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009272 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9273 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9274 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009275 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009276 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009277
9278 /* XXX Enabling the panel-fitter across page-flip is so far
9279 * untested on non-native modes, so ignore it for now.
9280 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9281 */
9282 pf = 0;
9283 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009284 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009285
9286 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009287 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009288 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009289}
9290
9291static int intel_gen6_queue_flip(struct drm_device *dev,
9292 struct drm_crtc *crtc,
9293 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009294 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009295 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009296 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009297{
9298 struct drm_i915_private *dev_priv = dev->dev_private;
9299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9300 uint32_t pf, pipesrc;
9301 int ret;
9302
Daniel Vetter6d90c952012-04-26 23:28:05 +02009303 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009304 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009305 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009306
Daniel Vetter6d90c952012-04-26 23:28:05 +02009307 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9308 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9309 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009310 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009311
Chris Wilson99d9acd2012-04-17 20:37:00 +01009312 /* Contrary to the suggestions in the documentation,
9313 * "Enable Panel Fitter" does not seem to be required when page
9314 * flipping with a non-native mode, and worse causes a normal
9315 * modeset to fail.
9316 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9317 */
9318 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009319 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009320 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009321
9322 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009323 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009324 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009325}
9326
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009327static int intel_gen7_queue_flip(struct drm_device *dev,
9328 struct drm_crtc *crtc,
9329 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009330 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009331 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009332 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009333{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009335 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009336 int len, ret;
9337
Robin Schroereba905b2014-05-18 02:24:50 +02009338 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009339 case PLANE_A:
9340 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9341 break;
9342 case PLANE_B:
9343 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9344 break;
9345 case PLANE_C:
9346 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9347 break;
9348 default:
9349 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009350 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009351 }
9352
Chris Wilsonffe74d72013-08-26 20:58:12 +01009353 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009354 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009355 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009356 /*
9357 * On Gen 8, SRM is now taking an extra dword to accommodate
9358 * 48bits addresses, and we need a NOOP for the batch size to
9359 * stay even.
9360 */
9361 if (IS_GEN8(dev))
9362 len += 2;
9363 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009364
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009365 /*
9366 * BSpec MI_DISPLAY_FLIP for IVB:
9367 * "The full packet must be contained within the same cache line."
9368 *
9369 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9370 * cacheline, if we ever start emitting more commands before
9371 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9372 * then do the cacheline alignment, and finally emit the
9373 * MI_DISPLAY_FLIP.
9374 */
9375 ret = intel_ring_cacheline_align(ring);
9376 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009377 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009378
Chris Wilsonffe74d72013-08-26 20:58:12 +01009379 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009380 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009381 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009382
Chris Wilsonffe74d72013-08-26 20:58:12 +01009383 /* Unmask the flip-done completion message. Note that the bspec says that
9384 * we should do this for both the BCS and RCS, and that we must not unmask
9385 * more than one flip event at any time (or ensure that one flip message
9386 * can be sent by waiting for flip-done prior to queueing new flips).
9387 * Experimentation says that BCS works despite DERRMR masking all
9388 * flip-done completion events and that unmasking all planes at once
9389 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9390 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9391 */
9392 if (ring->id == RCS) {
9393 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9394 intel_ring_emit(ring, DERRMR);
9395 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9396 DERRMR_PIPEB_PRI_FLIP_DONE |
9397 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009398 if (IS_GEN8(dev))
9399 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9400 MI_SRM_LRM_GLOBAL_GTT);
9401 else
9402 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9403 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009404 intel_ring_emit(ring, DERRMR);
9405 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009406 if (IS_GEN8(dev)) {
9407 intel_ring_emit(ring, 0);
9408 intel_ring_emit(ring, MI_NOOP);
9409 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009410 }
9411
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009412 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009413 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009414 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009415 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009416
9417 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009418 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009419 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009420}
9421
Sourab Gupta84c33a62014-06-02 16:47:17 +05309422static bool use_mmio_flip(struct intel_engine_cs *ring,
9423 struct drm_i915_gem_object *obj)
9424{
9425 /*
9426 * This is not being used for older platforms, because
9427 * non-availability of flip done interrupt forces us to use
9428 * CS flips. Older platforms derive flip done using some clever
9429 * tricks involving the flip_pending status bits and vblank irqs.
9430 * So using MMIO flips there would disrupt this mechanism.
9431 */
9432
Chris Wilson8e09bf82014-07-08 10:40:30 +01009433 if (ring == NULL)
9434 return true;
9435
Sourab Gupta84c33a62014-06-02 16:47:17 +05309436 if (INTEL_INFO(ring->dev)->gen < 5)
9437 return false;
9438
9439 if (i915.use_mmio_flip < 0)
9440 return false;
9441 else if (i915.use_mmio_flip > 0)
9442 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009443 else if (i915.enable_execlists)
9444 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309445 else
John Harrison41c52412014-11-24 18:49:43 +00009446 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309447}
9448
Damien Lespiauff944562014-11-20 14:58:16 +00009449static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9450{
9451 struct drm_device *dev = intel_crtc->base.dev;
9452 struct drm_i915_private *dev_priv = dev->dev_private;
9453 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9454 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9455 struct drm_i915_gem_object *obj = intel_fb->obj;
9456 const enum pipe pipe = intel_crtc->pipe;
9457 u32 ctl, stride;
9458
9459 ctl = I915_READ(PLANE_CTL(pipe, 0));
9460 ctl &= ~PLANE_CTL_TILED_MASK;
9461 if (obj->tiling_mode == I915_TILING_X)
9462 ctl |= PLANE_CTL_TILED_X;
9463
9464 /*
9465 * The stride is either expressed as a multiple of 64 bytes chunks for
9466 * linear buffers or in number of tiles for tiled buffers.
9467 */
9468 stride = fb->pitches[0] >> 6;
9469 if (obj->tiling_mode == I915_TILING_X)
9470 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9471
9472 /*
9473 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9474 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9475 */
9476 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9477 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9478
9479 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9480 POSTING_READ(PLANE_SURF(pipe, 0));
9481}
9482
9483static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309484{
9485 struct drm_device *dev = intel_crtc->base.dev;
9486 struct drm_i915_private *dev_priv = dev->dev_private;
9487 struct intel_framebuffer *intel_fb =
9488 to_intel_framebuffer(intel_crtc->base.primary->fb);
9489 struct drm_i915_gem_object *obj = intel_fb->obj;
9490 u32 dspcntr;
9491 u32 reg;
9492
Sourab Gupta84c33a62014-06-02 16:47:17 +05309493 reg = DSPCNTR(intel_crtc->plane);
9494 dspcntr = I915_READ(reg);
9495
Damien Lespiauc5d97472014-10-25 00:11:11 +01009496 if (obj->tiling_mode != I915_TILING_NONE)
9497 dspcntr |= DISPPLANE_TILED;
9498 else
9499 dspcntr &= ~DISPPLANE_TILED;
9500
Sourab Gupta84c33a62014-06-02 16:47:17 +05309501 I915_WRITE(reg, dspcntr);
9502
9503 I915_WRITE(DSPSURF(intel_crtc->plane),
9504 intel_crtc->unpin_work->gtt_offset);
9505 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009506
Damien Lespiauff944562014-11-20 14:58:16 +00009507}
9508
9509/*
9510 * XXX: This is the temporary way to update the plane registers until we get
9511 * around to using the usual plane update functions for MMIO flips
9512 */
9513static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9514{
9515 struct drm_device *dev = intel_crtc->base.dev;
9516 bool atomic_update;
9517 u32 start_vbl_count;
9518
9519 intel_mark_page_flip_active(intel_crtc);
9520
9521 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9522
9523 if (INTEL_INFO(dev)->gen >= 9)
9524 skl_do_mmio_flip(intel_crtc);
9525 else
9526 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9527 ilk_do_mmio_flip(intel_crtc);
9528
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009529 if (atomic_update)
9530 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309531}
9532
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009533static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309534{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009535 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009536 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009537 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309538
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009539 mmio_flip = &crtc->mmio_flip;
9540 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009541 WARN_ON(__i915_wait_request(mmio_flip->req,
9542 crtc->reset_counter,
9543 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309544
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009545 intel_do_mmio_flip(crtc);
9546 if (mmio_flip->req) {
9547 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009548 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009549 mutex_unlock(&crtc->base.dev->struct_mutex);
9550 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309551}
9552
9553static int intel_queue_mmio_flip(struct drm_device *dev,
9554 struct drm_crtc *crtc,
9555 struct drm_framebuffer *fb,
9556 struct drm_i915_gem_object *obj,
9557 struct intel_engine_cs *ring,
9558 uint32_t flags)
9559{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309561
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009562 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9563 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309564
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009565 schedule_work(&intel_crtc->mmio_flip.work);
9566
Sourab Gupta84c33a62014-06-02 16:47:17 +05309567 return 0;
9568}
9569
Damien Lespiau830c81d2014-11-13 17:51:46 +00009570static int intel_gen9_queue_flip(struct drm_device *dev,
9571 struct drm_crtc *crtc,
9572 struct drm_framebuffer *fb,
9573 struct drm_i915_gem_object *obj,
9574 struct intel_engine_cs *ring,
9575 uint32_t flags)
9576{
9577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9578 uint32_t plane = 0, stride;
9579 int ret;
9580
9581 switch(intel_crtc->pipe) {
9582 case PIPE_A:
9583 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9584 break;
9585 case PIPE_B:
9586 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9587 break;
9588 case PIPE_C:
9589 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9590 break;
9591 default:
9592 WARN_ONCE(1, "unknown plane in flip command\n");
9593 return -ENODEV;
9594 }
9595
9596 switch (obj->tiling_mode) {
9597 case I915_TILING_NONE:
9598 stride = fb->pitches[0] >> 6;
9599 break;
9600 case I915_TILING_X:
9601 stride = fb->pitches[0] >> 9;
9602 break;
9603 default:
9604 WARN_ONCE(1, "unknown tiling in flip command\n");
9605 return -ENODEV;
9606 }
9607
9608 ret = intel_ring_begin(ring, 10);
9609 if (ret)
9610 return ret;
9611
9612 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9613 intel_ring_emit(ring, DERRMR);
9614 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9615 DERRMR_PIPEB_PRI_FLIP_DONE |
9616 DERRMR_PIPEC_PRI_FLIP_DONE));
9617 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9618 MI_SRM_LRM_GLOBAL_GTT);
9619 intel_ring_emit(ring, DERRMR);
9620 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9621 intel_ring_emit(ring, 0);
9622
9623 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9624 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9625 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9626
9627 intel_mark_page_flip_active(intel_crtc);
9628 __intel_ring_advance(ring);
9629
9630 return 0;
9631}
9632
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009633static int intel_default_queue_flip(struct drm_device *dev,
9634 struct drm_crtc *crtc,
9635 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009636 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009637 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009638 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009639{
9640 return -ENODEV;
9641}
9642
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009643static bool __intel_pageflip_stall_check(struct drm_device *dev,
9644 struct drm_crtc *crtc)
9645{
9646 struct drm_i915_private *dev_priv = dev->dev_private;
9647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9648 struct intel_unpin_work *work = intel_crtc->unpin_work;
9649 u32 addr;
9650
9651 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9652 return true;
9653
9654 if (!work->enable_stall_check)
9655 return false;
9656
9657 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009658 if (work->flip_queued_req &&
9659 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009660 return false;
9661
9662 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9663 }
9664
9665 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9666 return false;
9667
9668 /* Potential stall - if we see that the flip has happened,
9669 * assume a missed interrupt. */
9670 if (INTEL_INFO(dev)->gen >= 4)
9671 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9672 else
9673 addr = I915_READ(DSPADDR(intel_crtc->plane));
9674
9675 /* There is a potential issue here with a false positive after a flip
9676 * to the same address. We could address this by checking for a
9677 * non-incrementing frame counter.
9678 */
9679 return addr == work->gtt_offset;
9680}
9681
9682void intel_check_page_flip(struct drm_device *dev, int pipe)
9683{
9684 struct drm_i915_private *dev_priv = dev->dev_private;
9685 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9686 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009687
9688 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009689
9690 if (crtc == NULL)
9691 return;
9692
Daniel Vetterf3260382014-09-15 14:55:23 +02009693 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009694 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9695 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9696 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9697 page_flip_completed(intel_crtc);
9698 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009699 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009700}
9701
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009702static int intel_crtc_page_flip(struct drm_crtc *crtc,
9703 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009704 struct drm_pending_vblank_event *event,
9705 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009706{
9707 struct drm_device *dev = crtc->dev;
9708 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009709 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009710 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009712 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009713 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009714 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009715 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009716 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009717
Matt Roper2ff8fde2014-07-08 07:50:07 -07009718 /*
9719 * drm_mode_page_flip_ioctl() should already catch this, but double
9720 * check to be safe. In the future we may enable pageflipping from
9721 * a disabled primary plane.
9722 */
9723 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9724 return -EBUSY;
9725
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009726 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009727 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009728 return -EINVAL;
9729
9730 /*
9731 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9732 * Note that pitch changes could also affect these register.
9733 */
9734 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009735 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9736 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009737 return -EINVAL;
9738
Chris Wilsonf900db42014-02-20 09:26:13 +00009739 if (i915_terminally_wedged(&dev_priv->gpu_error))
9740 goto out_hang;
9741
Daniel Vetterb14c5672013-09-19 12:18:32 +02009742 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009743 if (work == NULL)
9744 return -ENOMEM;
9745
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009746 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009747 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009748 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009749 INIT_WORK(&work->work, intel_unpin_work_fn);
9750
Daniel Vetter87b6b102014-05-15 15:33:46 +02009751 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009752 if (ret)
9753 goto free_work;
9754
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009755 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009756 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009757 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009758 /* Before declaring the flip queue wedged, check if
9759 * the hardware completed the operation behind our backs.
9760 */
9761 if (__intel_pageflip_stall_check(dev, crtc)) {
9762 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9763 page_flip_completed(intel_crtc);
9764 } else {
9765 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009766 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009767
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009768 drm_crtc_vblank_put(crtc);
9769 kfree(work);
9770 return -EBUSY;
9771 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009772 }
9773 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009774 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009775
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009776 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9777 flush_workqueue(dev_priv->wq);
9778
Chris Wilson79158102012-05-23 11:13:58 +01009779 ret = i915_mutex_lock_interruptible(dev);
9780 if (ret)
9781 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009782
Jesse Barnes75dfca82010-02-10 15:09:44 -08009783 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009784 drm_gem_object_reference(&work->old_fb_obj->base);
9785 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009786
Matt Roperf4510a22014-04-01 15:22:40 -07009787 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009788
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009789 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009790
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009791 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009792 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009793
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009794 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009795 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009796
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009797 if (IS_VALLEYVIEW(dev)) {
9798 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009799 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9800 /* vlv: DISPLAY_FLIP fails to change tiling */
9801 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009802 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009803 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009804 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009805 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009806 if (ring == NULL || ring->id != RCS)
9807 ring = &dev_priv->ring[BCS];
9808 } else {
9809 ring = &dev_priv->ring[RCS];
9810 }
9811
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009812 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009813 if (ret)
9814 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009815
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009816 work->gtt_offset =
9817 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9818
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009819 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309820 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9821 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009822 if (ret)
9823 goto cleanup_unpin;
9824
John Harrisonf06cc1b2014-11-24 18:49:37 +00009825 i915_gem_request_assign(&work->flip_queued_req,
9826 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009827 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309828 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009829 page_flip_flags);
9830 if (ret)
9831 goto cleanup_unpin;
9832
John Harrisonf06cc1b2014-11-24 18:49:37 +00009833 i915_gem_request_assign(&work->flip_queued_req,
9834 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009835 }
9836
9837 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9838 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009839
Daniel Vettera071fa02014-06-18 23:28:09 +02009840 i915_gem_track_fb(work->old_fb_obj, obj,
9841 INTEL_FRONTBUFFER_PRIMARY(pipe));
9842
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009843 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009844 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009845 mutex_unlock(&dev->struct_mutex);
9846
Jesse Barnese5510fa2010-07-01 16:48:37 -07009847 trace_i915_flip_request(intel_crtc->plane, obj);
9848
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009849 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009850
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009851cleanup_unpin:
9852 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009853cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009854 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009855 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009856 drm_gem_object_unreference(&work->old_fb_obj->base);
9857 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009858 mutex_unlock(&dev->struct_mutex);
9859
Chris Wilson79158102012-05-23 11:13:58 +01009860cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009861 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009862 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009863 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009864
Daniel Vetter87b6b102014-05-15 15:33:46 +02009865 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009866free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009867 kfree(work);
9868
Chris Wilsonf900db42014-02-20 09:26:13 +00009869 if (ret == -EIO) {
9870out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009871 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009872 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009873 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009874 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009875 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009876 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009877 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009878 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009879}
9880
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009881static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009882 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9883 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009884 .atomic_begin = intel_begin_crtc_commit,
9885 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009886};
9887
Daniel Vetter9a935852012-07-05 22:34:27 +02009888/**
9889 * intel_modeset_update_staged_output_state
9890 *
9891 * Updates the staged output configuration state, e.g. after we've read out the
9892 * current hw state.
9893 */
9894static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9895{
Ville Syrjälä76688512014-01-10 11:28:06 +02009896 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009897 struct intel_encoder *encoder;
9898 struct intel_connector *connector;
9899
9900 list_for_each_entry(connector, &dev->mode_config.connector_list,
9901 base.head) {
9902 connector->new_encoder =
9903 to_intel_encoder(connector->base.encoder);
9904 }
9905
Damien Lespiaub2784e12014-08-05 11:29:37 +01009906 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009907 encoder->new_crtc =
9908 to_intel_crtc(encoder->base.crtc);
9909 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009910
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009911 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009912 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009913
9914 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009915 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009916 else
9917 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009918 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009919}
9920
9921/**
9922 * intel_modeset_commit_output_state
9923 *
9924 * This function copies the stage display pipe configuration to the real one.
9925 */
9926static void intel_modeset_commit_output_state(struct drm_device *dev)
9927{
Ville Syrjälä76688512014-01-10 11:28:06 +02009928 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009929 struct intel_encoder *encoder;
9930 struct intel_connector *connector;
9931
9932 list_for_each_entry(connector, &dev->mode_config.connector_list,
9933 base.head) {
9934 connector->base.encoder = &connector->new_encoder->base;
9935 }
9936
Damien Lespiaub2784e12014-08-05 11:29:37 +01009937 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009938 encoder->base.crtc = &encoder->new_crtc->base;
9939 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009940
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009941 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009942 crtc->base.enabled = crtc->new_enabled;
9943 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009944}
9945
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009946static void
Robin Schroereba905b2014-05-18 02:24:50 +02009947connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009948 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009949{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009950 int bpp = pipe_config->pipe_bpp;
9951
9952 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9953 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009954 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009955
9956 /* Don't use an invalid EDID bpc value */
9957 if (connector->base.display_info.bpc &&
9958 connector->base.display_info.bpc * 3 < bpp) {
9959 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9960 bpp, connector->base.display_info.bpc*3);
9961 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9962 }
9963
9964 /* Clamp bpp to 8 on screens without EDID 1.4 */
9965 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9966 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9967 bpp);
9968 pipe_config->pipe_bpp = 24;
9969 }
9970}
9971
9972static int
9973compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9974 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009975 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009976{
9977 struct drm_device *dev = crtc->base.dev;
9978 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009979 int bpp;
9980
Daniel Vetterd42264b2013-03-28 16:38:08 +01009981 switch (fb->pixel_format) {
9982 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009983 bpp = 8*3; /* since we go through a colormap */
9984 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009985 case DRM_FORMAT_XRGB1555:
9986 case DRM_FORMAT_ARGB1555:
9987 /* checked in intel_framebuffer_init already */
9988 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9989 return -EINVAL;
9990 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009991 bpp = 6*3; /* min is 18bpp */
9992 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009993 case DRM_FORMAT_XBGR8888:
9994 case DRM_FORMAT_ABGR8888:
9995 /* checked in intel_framebuffer_init already */
9996 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9997 return -EINVAL;
9998 case DRM_FORMAT_XRGB8888:
9999 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010000 bpp = 8*3;
10001 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010002 case DRM_FORMAT_XRGB2101010:
10003 case DRM_FORMAT_ARGB2101010:
10004 case DRM_FORMAT_XBGR2101010:
10005 case DRM_FORMAT_ABGR2101010:
10006 /* checked in intel_framebuffer_init already */
10007 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010008 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010009 bpp = 10*3;
10010 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010011 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010012 default:
10013 DRM_DEBUG_KMS("unsupported depth\n");
10014 return -EINVAL;
10015 }
10016
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010017 pipe_config->pipe_bpp = bpp;
10018
10019 /* Clamp display bpp to EDID value */
10020 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010021 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010022 if (!connector->new_encoder ||
10023 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010024 continue;
10025
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010026 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010027 }
10028
10029 return bpp;
10030}
10031
Daniel Vetter644db712013-09-19 14:53:58 +020010032static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10033{
10034 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10035 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010036 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010037 mode->crtc_hdisplay, mode->crtc_hsync_start,
10038 mode->crtc_hsync_end, mode->crtc_htotal,
10039 mode->crtc_vdisplay, mode->crtc_vsync_start,
10040 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10041}
10042
Daniel Vetterc0b03412013-05-28 12:05:54 +020010043static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010044 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010045 const char *context)
10046{
10047 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10048 context, pipe_name(crtc->pipe));
10049
10050 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10051 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10052 pipe_config->pipe_bpp, pipe_config->dither);
10053 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10054 pipe_config->has_pch_encoder,
10055 pipe_config->fdi_lanes,
10056 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10057 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10058 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010059 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10060 pipe_config->has_dp_encoder,
10061 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10062 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10063 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010064
10065 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10066 pipe_config->has_dp_encoder,
10067 pipe_config->dp_m2_n2.gmch_m,
10068 pipe_config->dp_m2_n2.gmch_n,
10069 pipe_config->dp_m2_n2.link_m,
10070 pipe_config->dp_m2_n2.link_n,
10071 pipe_config->dp_m2_n2.tu);
10072
Daniel Vetter55072d12014-11-20 16:10:28 +010010073 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10074 pipe_config->has_audio,
10075 pipe_config->has_infoframe);
10076
Daniel Vetterc0b03412013-05-28 12:05:54 +020010077 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010078 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010079 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010080 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10081 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010082 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010083 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10084 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010085 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10086 pipe_config->gmch_pfit.control,
10087 pipe_config->gmch_pfit.pgm_ratios,
10088 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010089 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010090 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010091 pipe_config->pch_pfit.size,
10092 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010093 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010094 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010095}
10096
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010097static bool encoders_cloneable(const struct intel_encoder *a,
10098 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010099{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010100 /* masks could be asymmetric, so check both ways */
10101 return a == b || (a->cloneable & (1 << b->type) &&
10102 b->cloneable & (1 << a->type));
10103}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010104
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010105static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10106 struct intel_encoder *encoder)
10107{
10108 struct drm_device *dev = crtc->base.dev;
10109 struct intel_encoder *source_encoder;
10110
Damien Lespiaub2784e12014-08-05 11:29:37 +010010111 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010112 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010113 continue;
10114
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010115 if (!encoders_cloneable(encoder, source_encoder))
10116 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010117 }
10118
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010119 return true;
10120}
10121
10122static bool check_encoder_cloning(struct intel_crtc *crtc)
10123{
10124 struct drm_device *dev = crtc->base.dev;
10125 struct intel_encoder *encoder;
10126
Damien Lespiaub2784e12014-08-05 11:29:37 +010010127 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010128 if (encoder->new_crtc != crtc)
10129 continue;
10130
10131 if (!check_single_encoder_cloning(crtc, encoder))
10132 return false;
10133 }
10134
10135 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010136}
10137
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010138static bool check_digital_port_conflicts(struct drm_device *dev)
10139{
10140 struct intel_connector *connector;
10141 unsigned int used_ports = 0;
10142
10143 /*
10144 * Walk the connector list instead of the encoder
10145 * list to detect the problem on ddi platforms
10146 * where there's just one encoder per digital port.
10147 */
10148 list_for_each_entry(connector,
10149 &dev->mode_config.connector_list, base.head) {
10150 struct intel_encoder *encoder = connector->new_encoder;
10151
10152 if (!encoder)
10153 continue;
10154
10155 WARN_ON(!encoder->new_crtc);
10156
10157 switch (encoder->type) {
10158 unsigned int port_mask;
10159 case INTEL_OUTPUT_UNKNOWN:
10160 if (WARN_ON(!HAS_DDI(dev)))
10161 break;
10162 case INTEL_OUTPUT_DISPLAYPORT:
10163 case INTEL_OUTPUT_HDMI:
10164 case INTEL_OUTPUT_EDP:
10165 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10166
10167 /* the same port mustn't appear more than once */
10168 if (used_ports & port_mask)
10169 return false;
10170
10171 used_ports |= port_mask;
10172 default:
10173 break;
10174 }
10175 }
10176
10177 return true;
10178}
10179
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010180static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010181intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010182 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010183 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010184{
10185 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010186 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010187 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010188 int plane_bpp, ret = -EINVAL;
10189 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010190
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010191 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010192 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10193 return ERR_PTR(-EINVAL);
10194 }
10195
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010196 if (!check_digital_port_conflicts(dev)) {
10197 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10198 return ERR_PTR(-EINVAL);
10199 }
10200
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010201 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10202 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010203 return ERR_PTR(-ENOMEM);
10204
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010205 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10206 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010207
Daniel Vettere143a212013-07-04 12:01:15 +020010208 pipe_config->cpu_transcoder =
10209 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010210 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010211
Imre Deak2960bc92013-07-30 13:36:32 +030010212 /*
10213 * Sanitize sync polarity flags based on requested ones. If neither
10214 * positive or negative polarity is requested, treat this as meaning
10215 * negative polarity.
10216 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010217 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010218 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010219 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010220
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010221 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010222 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010223 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010224
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010225 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10226 * plane pixel format and any sink constraints into account. Returns the
10227 * source plane bpp so that dithering can be selected on mismatches
10228 * after encoders and crtc also have had their say. */
10229 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10230 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010231 if (plane_bpp < 0)
10232 goto fail;
10233
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010234 /*
10235 * Determine the real pipe dimensions. Note that stereo modes can
10236 * increase the actual pipe size due to the frame doubling and
10237 * insertion of additional space for blanks between the frame. This
10238 * is stored in the crtc timings. We use the requested mode to do this
10239 * computation to clearly distinguish it from the adjusted mode, which
10240 * can be changed by the connectors in the below retry loop.
10241 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010242 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010243 &pipe_config->pipe_src_w,
10244 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010245
Daniel Vettere29c22c2013-02-21 00:00:16 +010010246encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010247 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010248 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010249 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010250
Daniel Vetter135c81b2013-07-21 21:37:09 +020010251 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010252 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10253 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010254
Daniel Vetter7758a112012-07-08 19:40:39 +020010255 /* Pass our mode to the connectors and the CRTC to give them a chance to
10256 * adjust it according to limitations or connector properties, and also
10257 * a chance to reject the mode entirely.
10258 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010259 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010260
10261 if (&encoder->new_crtc->base != crtc)
10262 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010263
Daniel Vetterefea6e82013-07-21 21:36:59 +020010264 if (!(encoder->compute_config(encoder, pipe_config))) {
10265 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010266 goto fail;
10267 }
10268 }
10269
Daniel Vetterff9a6752013-06-01 17:16:21 +020010270 /* Set default port clock if not overwritten by the encoder. Needs to be
10271 * done afterwards in case the encoder adjusts the mode. */
10272 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010273 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010274 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010275
Daniel Vettera43f6e02013-06-07 23:10:32 +020010276 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010277 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010278 DRM_DEBUG_KMS("CRTC fixup failed\n");
10279 goto fail;
10280 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010281
10282 if (ret == RETRY) {
10283 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10284 ret = -EINVAL;
10285 goto fail;
10286 }
10287
10288 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10289 retry = false;
10290 goto encoder_retry;
10291 }
10292
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010293 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10294 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10295 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10296
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010297 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010298fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010299 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010300 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010301}
10302
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010303/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10304 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10305static void
10306intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10307 unsigned *prepare_pipes, unsigned *disable_pipes)
10308{
10309 struct intel_crtc *intel_crtc;
10310 struct drm_device *dev = crtc->dev;
10311 struct intel_encoder *encoder;
10312 struct intel_connector *connector;
10313 struct drm_crtc *tmp_crtc;
10314
10315 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10316
10317 /* Check which crtcs have changed outputs connected to them, these need
10318 * to be part of the prepare_pipes mask. We don't (yet) support global
10319 * modeset across multiple crtcs, so modeset_pipes will only have one
10320 * bit set at most. */
10321 list_for_each_entry(connector, &dev->mode_config.connector_list,
10322 base.head) {
10323 if (connector->base.encoder == &connector->new_encoder->base)
10324 continue;
10325
10326 if (connector->base.encoder) {
10327 tmp_crtc = connector->base.encoder->crtc;
10328
10329 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10330 }
10331
10332 if (connector->new_encoder)
10333 *prepare_pipes |=
10334 1 << connector->new_encoder->new_crtc->pipe;
10335 }
10336
Damien Lespiaub2784e12014-08-05 11:29:37 +010010337 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010338 if (encoder->base.crtc == &encoder->new_crtc->base)
10339 continue;
10340
10341 if (encoder->base.crtc) {
10342 tmp_crtc = encoder->base.crtc;
10343
10344 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10345 }
10346
10347 if (encoder->new_crtc)
10348 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10349 }
10350
Ville Syrjälä76688512014-01-10 11:28:06 +020010351 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010352 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010353 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010354 continue;
10355
Ville Syrjälä76688512014-01-10 11:28:06 +020010356 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010357 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010358 else
10359 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010360 }
10361
10362
10363 /* set_mode is also used to update properties on life display pipes. */
10364 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010365 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010366 *prepare_pipes |= 1 << intel_crtc->pipe;
10367
Daniel Vetterb6c51642013-04-12 18:48:43 +020010368 /*
10369 * For simplicity do a full modeset on any pipe where the output routing
10370 * changed. We could be more clever, but that would require us to be
10371 * more careful with calling the relevant encoder->mode_set functions.
10372 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010373 if (*prepare_pipes)
10374 *modeset_pipes = *prepare_pipes;
10375
10376 /* ... and mask these out. */
10377 *modeset_pipes &= ~(*disable_pipes);
10378 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010379
10380 /*
10381 * HACK: We don't (yet) fully support global modesets. intel_set_config
10382 * obies this rule, but the modeset restore mode of
10383 * intel_modeset_setup_hw_state does not.
10384 */
10385 *modeset_pipes &= 1 << intel_crtc->pipe;
10386 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010387
10388 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10389 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010390}
10391
Daniel Vetterea9d7582012-07-10 10:42:52 +020010392static bool intel_crtc_in_use(struct drm_crtc *crtc)
10393{
10394 struct drm_encoder *encoder;
10395 struct drm_device *dev = crtc->dev;
10396
10397 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10398 if (encoder->crtc == crtc)
10399 return true;
10400
10401 return false;
10402}
10403
10404static void
10405intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10406{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010407 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010408 struct intel_encoder *intel_encoder;
10409 struct intel_crtc *intel_crtc;
10410 struct drm_connector *connector;
10411
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010412 intel_shared_dpll_commit(dev_priv);
10413
Damien Lespiaub2784e12014-08-05 11:29:37 +010010414 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010415 if (!intel_encoder->base.crtc)
10416 continue;
10417
10418 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10419
10420 if (prepare_pipes & (1 << intel_crtc->pipe))
10421 intel_encoder->connectors_active = false;
10422 }
10423
10424 intel_modeset_commit_output_state(dev);
10425
Ville Syrjälä76688512014-01-10 11:28:06 +020010426 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010427 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010428 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010429 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010430 intel_crtc->new_config != intel_crtc->config);
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010431 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010432 }
10433
10434 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10435 if (!connector->encoder || !connector->encoder->crtc)
10436 continue;
10437
10438 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10439
10440 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010441 struct drm_property *dpms_property =
10442 dev->mode_config.dpms_property;
10443
Daniel Vetterea9d7582012-07-10 10:42:52 +020010444 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010445 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010446 dpms_property,
10447 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010448
10449 intel_encoder = to_intel_encoder(connector->encoder);
10450 intel_encoder->connectors_active = true;
10451 }
10452 }
10453
10454}
10455
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010456static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010457{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010458 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010459
10460 if (clock1 == clock2)
10461 return true;
10462
10463 if (!clock1 || !clock2)
10464 return false;
10465
10466 diff = abs(clock1 - clock2);
10467
10468 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10469 return true;
10470
10471 return false;
10472}
10473
Daniel Vetter25c5b262012-07-08 22:08:04 +020010474#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10475 list_for_each_entry((intel_crtc), \
10476 &(dev)->mode_config.crtc_list, \
10477 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010478 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010479
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010480static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010481intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010482 struct intel_crtc_state *current_config,
10483 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010484{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010485#define PIPE_CONF_CHECK_X(name) \
10486 if (current_config->name != pipe_config->name) { \
10487 DRM_ERROR("mismatch in " #name " " \
10488 "(expected 0x%08x, found 0x%08x)\n", \
10489 current_config->name, \
10490 pipe_config->name); \
10491 return false; \
10492 }
10493
Daniel Vetter08a24032013-04-19 11:25:34 +020010494#define PIPE_CONF_CHECK_I(name) \
10495 if (current_config->name != pipe_config->name) { \
10496 DRM_ERROR("mismatch in " #name " " \
10497 "(expected %i, found %i)\n", \
10498 current_config->name, \
10499 pipe_config->name); \
10500 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010501 }
10502
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010503/* This is required for BDW+ where there is only one set of registers for
10504 * switching between high and low RR.
10505 * This macro can be used whenever a comparison has to be made between one
10506 * hw state and multiple sw state variables.
10507 */
10508#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10509 if ((current_config->name != pipe_config->name) && \
10510 (current_config->alt_name != pipe_config->name)) { \
10511 DRM_ERROR("mismatch in " #name " " \
10512 "(expected %i or %i, found %i)\n", \
10513 current_config->name, \
10514 current_config->alt_name, \
10515 pipe_config->name); \
10516 return false; \
10517 }
10518
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010519#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10520 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010521 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010522 "(expected %i, found %i)\n", \
10523 current_config->name & (mask), \
10524 pipe_config->name & (mask)); \
10525 return false; \
10526 }
10527
Ville Syrjälä5e550652013-09-06 23:29:07 +030010528#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10529 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10530 DRM_ERROR("mismatch in " #name " " \
10531 "(expected %i, found %i)\n", \
10532 current_config->name, \
10533 pipe_config->name); \
10534 return false; \
10535 }
10536
Daniel Vetterbb760062013-06-06 14:55:52 +020010537#define PIPE_CONF_QUIRK(quirk) \
10538 ((current_config->quirks | pipe_config->quirks) & (quirk))
10539
Daniel Vettereccb1402013-05-22 00:50:22 +020010540 PIPE_CONF_CHECK_I(cpu_transcoder);
10541
Daniel Vetter08a24032013-04-19 11:25:34 +020010542 PIPE_CONF_CHECK_I(has_pch_encoder);
10543 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010544 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10545 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10546 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10547 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10548 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010549
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010550 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010551
10552 if (INTEL_INFO(dev)->gen < 8) {
10553 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10554 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10555 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10556 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10557 PIPE_CONF_CHECK_I(dp_m_n.tu);
10558
10559 if (current_config->has_drrs) {
10560 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10561 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10562 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10563 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10564 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10565 }
10566 } else {
10567 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10568 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10569 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10570 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10571 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10572 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010573
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010574 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10575 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10576 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10577 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10578 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10579 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010580
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010581 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10582 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10583 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10584 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10585 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10586 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010587
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010588 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020010589 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010590 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10591 IS_VALLEYVIEW(dev))
10592 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010593 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010594
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010595 PIPE_CONF_CHECK_I(has_audio);
10596
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010597 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010598 DRM_MODE_FLAG_INTERLACE);
10599
Daniel Vetterbb760062013-06-06 14:55:52 +020010600 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010601 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010602 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010603 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010604 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010605 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010606 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010607 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010608 DRM_MODE_FLAG_NVSYNC);
10609 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010610
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010611 PIPE_CONF_CHECK_I(pipe_src_w);
10612 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010613
Daniel Vetter99535992014-04-13 12:00:33 +020010614 /*
10615 * FIXME: BIOS likes to set up a cloned config with lvds+external
10616 * screen. Since we don't yet re-compute the pipe config when moving
10617 * just the lvds port away to another pipe the sw tracking won't match.
10618 *
10619 * Proper atomic modesets with recomputed global state will fix this.
10620 * Until then just don't check gmch state for inherited modes.
10621 */
10622 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10623 PIPE_CONF_CHECK_I(gmch_pfit.control);
10624 /* pfit ratios are autocomputed by the hw on gen4+ */
10625 if (INTEL_INFO(dev)->gen < 4)
10626 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10627 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10628 }
10629
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010630 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10631 if (current_config->pch_pfit.enabled) {
10632 PIPE_CONF_CHECK_I(pch_pfit.pos);
10633 PIPE_CONF_CHECK_I(pch_pfit.size);
10634 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010635
Jesse Barnese59150d2014-01-07 13:30:45 -080010636 /* BDW+ don't expose a synchronous way to read the state */
10637 if (IS_HASWELL(dev))
10638 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010639
Ville Syrjälä282740f2013-09-04 18:30:03 +030010640 PIPE_CONF_CHECK_I(double_wide);
10641
Daniel Vetter26804af2014-06-25 22:01:55 +030010642 PIPE_CONF_CHECK_X(ddi_pll_sel);
10643
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010644 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010645 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010646 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010647 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10648 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010649 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010650 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10651 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10652 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010653
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010654 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10655 PIPE_CONF_CHECK_I(pipe_bpp);
10656
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010657 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010658 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010659
Daniel Vetter66e985c2013-06-05 13:34:20 +020010660#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010661#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010662#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010663#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010664#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010665#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010666
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010667 return true;
10668}
10669
Damien Lespiau08db6652014-11-04 17:06:52 +000010670static void check_wm_state(struct drm_device *dev)
10671{
10672 struct drm_i915_private *dev_priv = dev->dev_private;
10673 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10674 struct intel_crtc *intel_crtc;
10675 int plane;
10676
10677 if (INTEL_INFO(dev)->gen < 9)
10678 return;
10679
10680 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10681 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10682
10683 for_each_intel_crtc(dev, intel_crtc) {
10684 struct skl_ddb_entry *hw_entry, *sw_entry;
10685 const enum pipe pipe = intel_crtc->pipe;
10686
10687 if (!intel_crtc->active)
10688 continue;
10689
10690 /* planes */
10691 for_each_plane(pipe, plane) {
10692 hw_entry = &hw_ddb.plane[pipe][plane];
10693 sw_entry = &sw_ddb->plane[pipe][plane];
10694
10695 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10696 continue;
10697
10698 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10699 "(expected (%u,%u), found (%u,%u))\n",
10700 pipe_name(pipe), plane + 1,
10701 sw_entry->start, sw_entry->end,
10702 hw_entry->start, hw_entry->end);
10703 }
10704
10705 /* cursor */
10706 hw_entry = &hw_ddb.cursor[pipe];
10707 sw_entry = &sw_ddb->cursor[pipe];
10708
10709 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10710 continue;
10711
10712 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10713 "(expected (%u,%u), found (%u,%u))\n",
10714 pipe_name(pipe),
10715 sw_entry->start, sw_entry->end,
10716 hw_entry->start, hw_entry->end);
10717 }
10718}
10719
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010720static void
10721check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010722{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010723 struct intel_connector *connector;
10724
10725 list_for_each_entry(connector, &dev->mode_config.connector_list,
10726 base.head) {
10727 /* This also checks the encoder/connector hw state with the
10728 * ->get_hw_state callbacks. */
10729 intel_connector_check_state(connector);
10730
Rob Clarke2c719b2014-12-15 13:56:32 -050010731 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010732 "connector's staged encoder doesn't match current encoder\n");
10733 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010734}
10735
10736static void
10737check_encoder_state(struct drm_device *dev)
10738{
10739 struct intel_encoder *encoder;
10740 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010741
Damien Lespiaub2784e12014-08-05 11:29:37 +010010742 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010743 bool enabled = false;
10744 bool active = false;
10745 enum pipe pipe, tracked_pipe;
10746
10747 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10748 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010749 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010750
Rob Clarke2c719b2014-12-15 13:56:32 -050010751 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010752 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010753 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010754 "encoder's active_connectors set, but no crtc\n");
10755
10756 list_for_each_entry(connector, &dev->mode_config.connector_list,
10757 base.head) {
10758 if (connector->base.encoder != &encoder->base)
10759 continue;
10760 enabled = true;
10761 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10762 active = true;
10763 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010764 /*
10765 * for MST connectors if we unplug the connector is gone
10766 * away but the encoder is still connected to a crtc
10767 * until a modeset happens in response to the hotplug.
10768 */
10769 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10770 continue;
10771
Rob Clarke2c719b2014-12-15 13:56:32 -050010772 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010773 "encoder's enabled state mismatch "
10774 "(expected %i, found %i)\n",
10775 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010776 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010777 "active encoder with no crtc\n");
10778
Rob Clarke2c719b2014-12-15 13:56:32 -050010779 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010780 "encoder's computed active state doesn't match tracked active state "
10781 "(expected %i, found %i)\n", active, encoder->connectors_active);
10782
10783 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010784 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010785 "encoder's hw state doesn't match sw tracking "
10786 "(expected %i, found %i)\n",
10787 encoder->connectors_active, active);
10788
10789 if (!encoder->base.crtc)
10790 continue;
10791
10792 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010793 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010794 "active encoder's pipe doesn't match"
10795 "(expected %i, found %i)\n",
10796 tracked_pipe, pipe);
10797
10798 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010799}
10800
10801static void
10802check_crtc_state(struct drm_device *dev)
10803{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010804 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010805 struct intel_crtc *crtc;
10806 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010807 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010808
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010809 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010810 bool enabled = false;
10811 bool active = false;
10812
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010813 memset(&pipe_config, 0, sizeof(pipe_config));
10814
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010815 DRM_DEBUG_KMS("[CRTC:%d]\n",
10816 crtc->base.base.id);
10817
Rob Clarke2c719b2014-12-15 13:56:32 -050010818 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010819 "active crtc, but not enabled in sw tracking\n");
10820
Damien Lespiaub2784e12014-08-05 11:29:37 +010010821 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010822 if (encoder->base.crtc != &crtc->base)
10823 continue;
10824 enabled = true;
10825 if (encoder->connectors_active)
10826 active = true;
10827 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010828
Rob Clarke2c719b2014-12-15 13:56:32 -050010829 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010830 "crtc's computed active state doesn't match tracked active state "
10831 "(expected %i, found %i)\n", active, crtc->active);
Rob Clarke2c719b2014-12-15 13:56:32 -050010832 I915_STATE_WARN(enabled != crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010833 "crtc's computed enabled state doesn't match tracked enabled state "
10834 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10835
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010836 active = dev_priv->display.get_pipe_config(crtc,
10837 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010838
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010839 /* hw state is inconsistent with the pipe quirk */
10840 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10841 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010842 active = crtc->active;
10843
Damien Lespiaub2784e12014-08-05 11:29:37 +010010844 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010845 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010846 if (encoder->base.crtc != &crtc->base)
10847 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010848 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010849 encoder->get_config(encoder, &pipe_config);
10850 }
10851
Rob Clarke2c719b2014-12-15 13:56:32 -050010852 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010853 "crtc active state doesn't match with hw state "
10854 "(expected %i, found %i)\n", crtc->active, active);
10855
Daniel Vetterc0b03412013-05-28 12:05:54 +020010856 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010857 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010858 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010859 intel_dump_pipe_config(crtc, &pipe_config,
10860 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010861 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010862 "[sw state]");
10863 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010864 }
10865}
10866
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010867static void
10868check_shared_dpll_state(struct drm_device *dev)
10869{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010870 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010871 struct intel_crtc *crtc;
10872 struct intel_dpll_hw_state dpll_hw_state;
10873 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010874
10875 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10876 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10877 int enabled_crtcs = 0, active_crtcs = 0;
10878 bool active;
10879
10880 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10881
10882 DRM_DEBUG_KMS("%s\n", pll->name);
10883
10884 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10885
Rob Clarke2c719b2014-12-15 13:56:32 -050010886 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010887 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010888 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010889 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010890 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010891 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010892 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010893 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010894 "pll on state mismatch (expected %i, found %i)\n",
10895 pll->on, active);
10896
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010897 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010898 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10899 enabled_crtcs++;
10900 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10901 active_crtcs++;
10902 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010903 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010904 "pll active crtcs mismatch (expected %i, found %i)\n",
10905 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010906 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010907 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010908 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010909
Rob Clarke2c719b2014-12-15 13:56:32 -050010910 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010911 sizeof(dpll_hw_state)),
10912 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010913 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010914}
10915
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010916void
10917intel_modeset_check_state(struct drm_device *dev)
10918{
Damien Lespiau08db6652014-11-04 17:06:52 +000010919 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010920 check_connector_state(dev);
10921 check_encoder_state(dev);
10922 check_crtc_state(dev);
10923 check_shared_dpll_state(dev);
10924}
10925
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010926void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030010927 int dotclock)
10928{
10929 /*
10930 * FDI already provided one idea for the dotclock.
10931 * Yell if the encoder disagrees.
10932 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010933 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010934 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010935 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010936}
10937
Ville Syrjälä80715b22014-05-15 20:23:23 +030010938static void update_scanline_offset(struct intel_crtc *crtc)
10939{
10940 struct drm_device *dev = crtc->base.dev;
10941
10942 /*
10943 * The scanline counter increments at the leading edge of hsync.
10944 *
10945 * On most platforms it starts counting from vtotal-1 on the
10946 * first active line. That means the scanline counter value is
10947 * always one less than what we would expect. Ie. just after
10948 * start of vblank, which also occurs at start of hsync (on the
10949 * last active line), the scanline counter will read vblank_start-1.
10950 *
10951 * On gen2 the scanline counter starts counting from 1 instead
10952 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10953 * to keep the value positive), instead of adding one.
10954 *
10955 * On HSW+ the behaviour of the scanline counter depends on the output
10956 * type. For DP ports it behaves like most other platforms, but on HDMI
10957 * there's an extra 1 line difference. So we need to add two instead of
10958 * one to the value.
10959 */
10960 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010961 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030010962 int vtotal;
10963
10964 vtotal = mode->crtc_vtotal;
10965 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10966 vtotal /= 2;
10967
10968 crtc->scanline_offset = vtotal - 1;
10969 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010970 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010971 crtc->scanline_offset = 2;
10972 } else
10973 crtc->scanline_offset = 1;
10974}
10975
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010976static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010977intel_modeset_compute_config(struct drm_crtc *crtc,
10978 struct drm_display_mode *mode,
10979 struct drm_framebuffer *fb,
10980 unsigned *modeset_pipes,
10981 unsigned *prepare_pipes,
10982 unsigned *disable_pipes)
10983{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010984 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010985
10986 intel_modeset_affected_pipes(crtc, modeset_pipes,
10987 prepare_pipes, disable_pipes);
10988
10989 if ((*modeset_pipes) == 0)
10990 goto out;
10991
10992 /*
10993 * Note this needs changes when we start tracking multiple modes
10994 * and crtcs. At that point we'll need to compute the whole config
10995 * (i.e. one pipe_config for each crtc) rather than just the one
10996 * for this crtc.
10997 */
10998 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10999 if (IS_ERR(pipe_config)) {
11000 goto out;
11001 }
11002 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11003 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011004
11005out:
11006 return pipe_config;
11007}
11008
Daniel Vetterf30da182013-04-11 20:22:50 +020011009static int __intel_set_mode(struct drm_crtc *crtc,
11010 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011011 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011012 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011013 unsigned modeset_pipes,
11014 unsigned prepare_pipes,
11015 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011016{
11017 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011018 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011019 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011020 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011021 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011022
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011023 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011024 if (!saved_mode)
11025 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011026
Tim Gardner3ac18232012-12-07 07:54:26 -070011027 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011028
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011029 if (modeset_pipes)
11030 to_intel_crtc(crtc)->new_config = pipe_config;
11031
Jesse Barnes30a970c2013-11-04 13:48:12 -080011032 /*
11033 * See if the config requires any additional preparation, e.g.
11034 * to adjust global state with pipes off. We need to do this
11035 * here so we can get the modeset_pipe updated config for the new
11036 * mode set on this crtc. For other crtcs we need to use the
11037 * adjusted_mode bits in the crtc directly.
11038 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011039 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011040 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011041
Ville Syrjäläc164f832013-11-05 22:34:12 +020011042 /* may have added more to prepare_pipes than we should */
11043 prepare_pipes &= ~disable_pipes;
11044 }
11045
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011046 if (dev_priv->display.crtc_compute_clock) {
11047 unsigned clear_pipes = modeset_pipes | disable_pipes;
11048
11049 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11050 if (ret)
11051 goto done;
11052
11053 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020011054 struct intel_crtc_state *state = intel_crtc->new_config;
11055 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11056 state);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011057 if (ret) {
11058 intel_shared_dpll_abort_config(dev_priv);
11059 goto done;
11060 }
11061 }
11062 }
11063
Daniel Vetter460da9162013-03-27 00:44:51 +010011064 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11065 intel_crtc_disable(&intel_crtc->base);
11066
Daniel Vetterea9d7582012-07-10 10:42:52 +020011067 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11068 if (intel_crtc->base.enabled)
11069 dev_priv->display.crtc_disable(&intel_crtc->base);
11070 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011071
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011072 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11073 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011074 *
11075 * Note we'll need to fix this up when we start tracking multiple
11076 * pipes; here we assume a single modeset_pipe and only track the
11077 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011078 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011079 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011080 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011081 /* mode_set/enable/disable functions rely on a correct pipe
11082 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011083 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011084
11085 /*
11086 * Calculate and store various constants which
11087 * are later needed by vblank and swap-completion
11088 * timestamping. They are derived from true hwmode.
11089 */
11090 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011091 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011092 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011093
Daniel Vetterea9d7582012-07-10 10:42:52 +020011094 /* Only after disabling all output pipelines that will be changed can we
11095 * update the the output configuration. */
11096 intel_modeset_update_state(dev, prepare_pipes);
11097
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011098 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011099
Daniel Vettera6778b32012-07-02 09:56:42 +020011100 /* Set up the DPLL and any encoders state that needs to adjust or depend
11101 * on the DPLL.
11102 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011103 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011104 struct drm_plane *primary = intel_crtc->base.primary;
11105 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011106
Gustavo Padovan455a6802014-12-01 15:40:11 -080011107 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11108 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11109 fb, 0, 0,
11110 hdisplay, vdisplay,
11111 x << 16, y << 16,
11112 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011113 }
11114
11115 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011116 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11117 update_scanline_offset(intel_crtc);
11118
Daniel Vetter25c5b262012-07-08 22:08:04 +020011119 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011120 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011121
Daniel Vettera6778b32012-07-02 09:56:42 +020011122 /* FIXME: add subpixel order */
11123done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011124 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011125 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011126
Tim Gardner3ac18232012-12-07 07:54:26 -070011127 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011128 return ret;
11129}
11130
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011131static int intel_set_mode_pipes(struct drm_crtc *crtc,
11132 struct drm_display_mode *mode,
11133 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011134 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011135 unsigned modeset_pipes,
11136 unsigned prepare_pipes,
11137 unsigned disable_pipes)
11138{
11139 int ret;
11140
11141 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11142 prepare_pipes, disable_pipes);
11143
11144 if (ret == 0)
11145 intel_modeset_check_state(crtc->dev);
11146
11147 return ret;
11148}
11149
Damien Lespiaue7457a92013-08-08 22:28:59 +010011150static int intel_set_mode(struct drm_crtc *crtc,
11151 struct drm_display_mode *mode,
11152 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011153{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011154 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011155 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011156
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011157 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11158 &modeset_pipes,
11159 &prepare_pipes,
11160 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011161
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011162 if (IS_ERR(pipe_config))
11163 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011164
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011165 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11166 modeset_pipes, prepare_pipes,
11167 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011168}
11169
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011170void intel_crtc_restore_mode(struct drm_crtc *crtc)
11171{
Matt Roperf4510a22014-04-01 15:22:40 -070011172 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011173}
11174
Daniel Vetter25c5b262012-07-08 22:08:04 +020011175#undef for_each_intel_crtc_masked
11176
Daniel Vetterd9e55602012-07-04 22:16:09 +020011177static void intel_set_config_free(struct intel_set_config *config)
11178{
11179 if (!config)
11180 return;
11181
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011182 kfree(config->save_connector_encoders);
11183 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011184 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011185 kfree(config);
11186}
11187
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011188static int intel_set_config_save_state(struct drm_device *dev,
11189 struct intel_set_config *config)
11190{
Ville Syrjälä76688512014-01-10 11:28:06 +020011191 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011192 struct drm_encoder *encoder;
11193 struct drm_connector *connector;
11194 int count;
11195
Ville Syrjälä76688512014-01-10 11:28:06 +020011196 config->save_crtc_enabled =
11197 kcalloc(dev->mode_config.num_crtc,
11198 sizeof(bool), GFP_KERNEL);
11199 if (!config->save_crtc_enabled)
11200 return -ENOMEM;
11201
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011202 config->save_encoder_crtcs =
11203 kcalloc(dev->mode_config.num_encoder,
11204 sizeof(struct drm_crtc *), GFP_KERNEL);
11205 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011206 return -ENOMEM;
11207
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011208 config->save_connector_encoders =
11209 kcalloc(dev->mode_config.num_connector,
11210 sizeof(struct drm_encoder *), GFP_KERNEL);
11211 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011212 return -ENOMEM;
11213
11214 /* Copy data. Note that driver private data is not affected.
11215 * Should anything bad happen only the expected state is
11216 * restored, not the drivers personal bookkeeping.
11217 */
11218 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011219 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011220 config->save_crtc_enabled[count++] = crtc->enabled;
11221 }
11222
11223 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011224 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011225 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011226 }
11227
11228 count = 0;
11229 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011230 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011231 }
11232
11233 return 0;
11234}
11235
11236static void intel_set_config_restore_state(struct drm_device *dev,
11237 struct intel_set_config *config)
11238{
Ville Syrjälä76688512014-01-10 11:28:06 +020011239 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011240 struct intel_encoder *encoder;
11241 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011242 int count;
11243
11244 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011245 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011246 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011247
11248 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011249 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011250 else
11251 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011252 }
11253
11254 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011255 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011256 encoder->new_crtc =
11257 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011258 }
11259
11260 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011261 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11262 connector->new_encoder =
11263 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011264 }
11265}
11266
Imre Deake3de42b2013-05-03 19:44:07 +020011267static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011268is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011269{
11270 int i;
11271
Chris Wilson2e57f472013-07-17 12:14:40 +010011272 if (set->num_connectors == 0)
11273 return false;
11274
11275 if (WARN_ON(set->connectors == NULL))
11276 return false;
11277
11278 for (i = 0; i < set->num_connectors; i++)
11279 if (set->connectors[i]->encoder &&
11280 set->connectors[i]->encoder->crtc == set->crtc &&
11281 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011282 return true;
11283
11284 return false;
11285}
11286
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011287static void
11288intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11289 struct intel_set_config *config)
11290{
11291
11292 /* We should be able to check here if the fb has the same properties
11293 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011294 if (is_crtc_connector_off(set)) {
11295 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011296 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011297 /*
11298 * If we have no fb, we can only flip as long as the crtc is
11299 * active, otherwise we need a full mode set. The crtc may
11300 * be active if we've only disabled the primary plane, or
11301 * in fastboot situations.
11302 */
Matt Roperf4510a22014-04-01 15:22:40 -070011303 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011304 struct intel_crtc *intel_crtc =
11305 to_intel_crtc(set->crtc);
11306
Matt Roper3b150f02014-05-29 08:06:53 -070011307 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011308 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11309 config->fb_changed = true;
11310 } else {
11311 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11312 config->mode_changed = true;
11313 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011314 } else if (set->fb == NULL) {
11315 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011316 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011317 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011318 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011319 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011320 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011321 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011322 }
11323
Daniel Vetter835c5872012-07-10 18:11:08 +020011324 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011325 config->fb_changed = true;
11326
11327 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11328 DRM_DEBUG_KMS("modes are different, full mode set\n");
11329 drm_mode_debug_printmodeline(&set->crtc->mode);
11330 drm_mode_debug_printmodeline(set->mode);
11331 config->mode_changed = true;
11332 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011333
11334 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11335 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011336}
11337
Daniel Vetter2e431052012-07-04 22:42:15 +020011338static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011339intel_modeset_stage_output_state(struct drm_device *dev,
11340 struct drm_mode_set *set,
11341 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011342{
Daniel Vetter9a935852012-07-05 22:34:27 +020011343 struct intel_connector *connector;
11344 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011345 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011346 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011347
Damien Lespiau9abdda72013-02-13 13:29:23 +000011348 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011349 * of connectors. For paranoia, double-check this. */
11350 WARN_ON(!set->fb && (set->num_connectors != 0));
11351 WARN_ON(set->fb && (set->num_connectors == 0));
11352
Daniel Vetter9a935852012-07-05 22:34:27 +020011353 list_for_each_entry(connector, &dev->mode_config.connector_list,
11354 base.head) {
11355 /* Otherwise traverse passed in connector list and get encoders
11356 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011357 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011358 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011359 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011360 break;
11361 }
11362 }
11363
Daniel Vetter9a935852012-07-05 22:34:27 +020011364 /* If we disable the crtc, disable all its connectors. Also, if
11365 * the connector is on the changing crtc but not on the new
11366 * connector list, disable it. */
11367 if ((!set->fb || ro == set->num_connectors) &&
11368 connector->base.encoder &&
11369 connector->base.encoder->crtc == set->crtc) {
11370 connector->new_encoder = NULL;
11371
11372 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11373 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011374 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011375 }
11376
11377
11378 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011379 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011380 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011381 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011382 }
11383 /* connector->new_encoder is now updated for all connectors. */
11384
11385 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011386 list_for_each_entry(connector, &dev->mode_config.connector_list,
11387 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011388 struct drm_crtc *new_crtc;
11389
Daniel Vetter9a935852012-07-05 22:34:27 +020011390 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011391 continue;
11392
Daniel Vetter9a935852012-07-05 22:34:27 +020011393 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011394
11395 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011396 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011397 new_crtc = set->crtc;
11398 }
11399
11400 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011401 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11402 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011403 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011404 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011405 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011406
11407 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11408 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011409 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011410 new_crtc->base.id);
11411 }
11412
11413 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011414 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011415 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011416 list_for_each_entry(connector,
11417 &dev->mode_config.connector_list,
11418 base.head) {
11419 if (connector->new_encoder == encoder) {
11420 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011421 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011422 }
11423 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011424
11425 if (num_connectors == 0)
11426 encoder->new_crtc = NULL;
11427 else if (num_connectors > 1)
11428 return -EINVAL;
11429
Daniel Vetter9a935852012-07-05 22:34:27 +020011430 /* Only now check for crtc changes so we don't miss encoders
11431 * that will be disabled. */
11432 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011433 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011434 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011435 }
11436 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011437 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011438 list_for_each_entry(connector, &dev->mode_config.connector_list,
11439 base.head) {
11440 if (connector->new_encoder)
11441 if (connector->new_encoder != connector->encoder)
11442 connector->encoder = connector->new_encoder;
11443 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011444 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011445 crtc->new_enabled = false;
11446
Damien Lespiaub2784e12014-08-05 11:29:37 +010011447 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011448 if (encoder->new_crtc == crtc) {
11449 crtc->new_enabled = true;
11450 break;
11451 }
11452 }
11453
11454 if (crtc->new_enabled != crtc->base.enabled) {
11455 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11456 crtc->new_enabled ? "en" : "dis");
11457 config->mode_changed = true;
11458 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011459
11460 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011461 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011462 else
11463 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011464 }
11465
Daniel Vetter2e431052012-07-04 22:42:15 +020011466 return 0;
11467}
11468
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011469static void disable_crtc_nofb(struct intel_crtc *crtc)
11470{
11471 struct drm_device *dev = crtc->base.dev;
11472 struct intel_encoder *encoder;
11473 struct intel_connector *connector;
11474
11475 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11476 pipe_name(crtc->pipe));
11477
11478 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11479 if (connector->new_encoder &&
11480 connector->new_encoder->new_crtc == crtc)
11481 connector->new_encoder = NULL;
11482 }
11483
Damien Lespiaub2784e12014-08-05 11:29:37 +010011484 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011485 if (encoder->new_crtc == crtc)
11486 encoder->new_crtc = NULL;
11487 }
11488
11489 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011490 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011491}
11492
Daniel Vetter2e431052012-07-04 22:42:15 +020011493static int intel_crtc_set_config(struct drm_mode_set *set)
11494{
11495 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011496 struct drm_mode_set save_set;
11497 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011498 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011499 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011500 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011501
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011502 BUG_ON(!set);
11503 BUG_ON(!set->crtc);
11504 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011505
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011506 /* Enforce sane interface api - has been abused by the fb helper. */
11507 BUG_ON(!set->mode && set->fb);
11508 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011509
Daniel Vetter2e431052012-07-04 22:42:15 +020011510 if (set->fb) {
11511 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11512 set->crtc->base.id, set->fb->base.id,
11513 (int)set->num_connectors, set->x, set->y);
11514 } else {
11515 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011516 }
11517
11518 dev = set->crtc->dev;
11519
11520 ret = -ENOMEM;
11521 config = kzalloc(sizeof(*config), GFP_KERNEL);
11522 if (!config)
11523 goto out_config;
11524
11525 ret = intel_set_config_save_state(dev, config);
11526 if (ret)
11527 goto out_config;
11528
11529 save_set.crtc = set->crtc;
11530 save_set.mode = &set->crtc->mode;
11531 save_set.x = set->crtc->x;
11532 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011533 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011534
11535 /* Compute whether we need a full modeset, only an fb base update or no
11536 * change at all. In the future we might also check whether only the
11537 * mode changed, e.g. for LVDS where we only change the panel fitter in
11538 * such cases. */
11539 intel_set_config_compute_mode_changes(set, config);
11540
Daniel Vetter9a935852012-07-05 22:34:27 +020011541 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011542 if (ret)
11543 goto fail;
11544
Jesse Barnes50f52752014-11-07 13:11:00 -080011545 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11546 set->fb,
11547 &modeset_pipes,
11548 &prepare_pipes,
11549 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011550 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011551 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011552 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011553 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011554 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011555 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011556 config->mode_changed = true;
11557
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011558 /*
11559 * Note we have an issue here with infoframes: current code
11560 * only updates them on the full mode set path per hw
11561 * requirements. So here we should be checking for any
11562 * required changes and forcing a mode set.
11563 */
Jesse Barnes20664592014-11-05 14:26:09 -080011564 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011565
11566 /* set_mode will free it in the mode_changed case */
11567 if (!config->mode_changed)
11568 kfree(pipe_config);
11569
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011570 intel_update_pipe_size(to_intel_crtc(set->crtc));
11571
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011572 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011573 ret = intel_set_mode_pipes(set->crtc, set->mode,
11574 set->x, set->y, set->fb, pipe_config,
11575 modeset_pipes, prepare_pipes,
11576 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011577 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011578 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011579 struct drm_plane *primary = set->crtc->primary;
11580 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011581
Gustavo Padovan455a6802014-12-01 15:40:11 -080011582 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11583 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11584 0, 0, hdisplay, vdisplay,
11585 set->x << 16, set->y << 16,
11586 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011587
11588 /*
11589 * We need to make sure the primary plane is re-enabled if it
11590 * has previously been turned off.
11591 */
11592 if (!intel_crtc->primary_enabled && ret == 0) {
11593 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011594 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011595 }
11596
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011597 /*
11598 * In the fastboot case this may be our only check of the
11599 * state after boot. It would be better to only do it on
11600 * the first update, but we don't have a nice way of doing that
11601 * (and really, set_config isn't used much for high freq page
11602 * flipping, so increasing its cost here shouldn't be a big
11603 * deal).
11604 */
Jani Nikulad330a952014-01-21 11:24:25 +020011605 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011606 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011607 }
11608
Chris Wilson2d05eae2013-05-03 17:36:25 +010011609 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011610 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11611 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011612fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011613 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011614
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011615 /*
11616 * HACK: if the pipe was on, but we didn't have a framebuffer,
11617 * force the pipe off to avoid oopsing in the modeset code
11618 * due to fb==NULL. This should only happen during boot since
11619 * we don't yet reconstruct the FB from the hardware state.
11620 */
11621 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11622 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11623
Chris Wilson2d05eae2013-05-03 17:36:25 +010011624 /* Try to restore the config */
11625 if (config->mode_changed &&
11626 intel_set_mode(save_set.crtc, save_set.mode,
11627 save_set.x, save_set.y, save_set.fb))
11628 DRM_ERROR("failed to restore config after modeset failure\n");
11629 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011630
Daniel Vetterd9e55602012-07-04 22:16:09 +020011631out_config:
11632 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011633 return ret;
11634}
11635
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011636static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011637 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011638 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011639 .destroy = intel_crtc_destroy,
11640 .page_flip = intel_crtc_page_flip,
11641};
11642
Daniel Vetter53589012013-06-05 13:34:16 +020011643static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11644 struct intel_shared_dpll *pll,
11645 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011646{
Daniel Vetter53589012013-06-05 13:34:16 +020011647 uint32_t val;
11648
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011649 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011650 return false;
11651
Daniel Vetter53589012013-06-05 13:34:16 +020011652 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011653 hw_state->dpll = val;
11654 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11655 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011656
11657 return val & DPLL_VCO_ENABLE;
11658}
11659
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011660static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11661 struct intel_shared_dpll *pll)
11662{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011663 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11664 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011665}
11666
Daniel Vettere7b903d2013-06-05 13:34:14 +020011667static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11668 struct intel_shared_dpll *pll)
11669{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011670 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011671 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011672
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011673 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011674
11675 /* Wait for the clocks to stabilize. */
11676 POSTING_READ(PCH_DPLL(pll->id));
11677 udelay(150);
11678
11679 /* The pixel multiplier can only be updated once the
11680 * DPLL is enabled and the clocks are stable.
11681 *
11682 * So write it again.
11683 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011684 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011685 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011686 udelay(200);
11687}
11688
11689static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11690 struct intel_shared_dpll *pll)
11691{
11692 struct drm_device *dev = dev_priv->dev;
11693 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011694
11695 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011696 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011697 if (intel_crtc_to_shared_dpll(crtc) == pll)
11698 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11699 }
11700
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011701 I915_WRITE(PCH_DPLL(pll->id), 0);
11702 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011703 udelay(200);
11704}
11705
Daniel Vetter46edb022013-06-05 13:34:12 +020011706static char *ibx_pch_dpll_names[] = {
11707 "PCH DPLL A",
11708 "PCH DPLL B",
11709};
11710
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011711static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011712{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011713 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011714 int i;
11715
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011716 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011717
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011718 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011719 dev_priv->shared_dplls[i].id = i;
11720 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011721 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011722 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11723 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011724 dev_priv->shared_dplls[i].get_hw_state =
11725 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011726 }
11727}
11728
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011729static void intel_shared_dpll_init(struct drm_device *dev)
11730{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011731 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011732
Daniel Vetter9cd86932014-06-25 22:01:57 +030011733 if (HAS_DDI(dev))
11734 intel_ddi_pll_init(dev);
11735 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011736 ibx_pch_dpll_init(dev);
11737 else
11738 dev_priv->num_shared_dpll = 0;
11739
11740 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011741}
11742
Matt Roper6beb8c232014-12-01 15:40:14 -080011743/**
11744 * intel_prepare_plane_fb - Prepare fb for usage on plane
11745 * @plane: drm plane to prepare for
11746 * @fb: framebuffer to prepare for presentation
11747 *
11748 * Prepares a framebuffer for usage on a display plane. Generally this
11749 * involves pinning the underlying object and updating the frontbuffer tracking
11750 * bits. Some older platforms need special physical address handling for
11751 * cursor planes.
11752 *
11753 * Returns 0 on success, negative error code on failure.
11754 */
11755int
11756intel_prepare_plane_fb(struct drm_plane *plane,
11757 struct drm_framebuffer *fb)
Matt Roper465c1202014-05-29 08:06:54 -070011758{
11759 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011760 struct intel_plane *intel_plane = to_intel_plane(plane);
11761 enum pipe pipe = intel_plane->pipe;
11762 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11763 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11764 unsigned frontbuffer_bits = 0;
11765 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011766
Matt Roperea2c67b2014-12-23 10:41:52 -080011767 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011768 return 0;
11769
Matt Roper6beb8c232014-12-01 15:40:14 -080011770 switch (plane->type) {
11771 case DRM_PLANE_TYPE_PRIMARY:
11772 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11773 break;
11774 case DRM_PLANE_TYPE_CURSOR:
11775 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11776 break;
11777 case DRM_PLANE_TYPE_OVERLAY:
11778 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11779 break;
11780 }
Matt Roper465c1202014-05-29 08:06:54 -070011781
Matt Roper4c345742014-07-09 16:22:10 -070011782 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011783
Matt Roper6beb8c232014-12-01 15:40:14 -080011784 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11785 INTEL_INFO(dev)->cursor_needs_physical) {
11786 int align = IS_I830(dev) ? 16 * 1024 : 256;
11787 ret = i915_gem_object_attach_phys(obj, align);
11788 if (ret)
11789 DRM_DEBUG_KMS("failed to attach phys object\n");
11790 } else {
11791 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11792 }
11793
11794 if (ret == 0)
11795 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11796
11797 mutex_unlock(&dev->struct_mutex);
11798
11799 return ret;
11800}
11801
Matt Roper38f3ce32014-12-02 07:45:25 -080011802/**
11803 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11804 * @plane: drm plane to clean up for
11805 * @fb: old framebuffer that was on plane
11806 *
11807 * Cleans up a framebuffer that has just been removed from a plane.
11808 */
11809void
11810intel_cleanup_plane_fb(struct drm_plane *plane,
11811 struct drm_framebuffer *fb)
11812{
11813 struct drm_device *dev = plane->dev;
11814 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11815
11816 if (WARN_ON(!obj))
11817 return;
11818
11819 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11820 !INTEL_INFO(dev)->cursor_needs_physical) {
11821 mutex_lock(&dev->struct_mutex);
11822 intel_unpin_fb_obj(obj);
11823 mutex_unlock(&dev->struct_mutex);
11824 }
Matt Roper465c1202014-05-29 08:06:54 -070011825}
11826
11827static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011828intel_check_primary_plane(struct drm_plane *plane,
11829 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011830{
Matt Roper32b7eee2014-12-24 07:59:06 -080011831 struct drm_device *dev = plane->dev;
11832 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011833 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011834 struct intel_crtc *intel_crtc;
Matt Roper32b7eee2014-12-24 07:59:06 -080011835 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080011836 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011837 struct drm_rect *dest = &state->dst;
11838 struct drm_rect *src = &state->src;
11839 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011840 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011841
Matt Roperea2c67b2014-12-23 10:41:52 -080011842 crtc = crtc ? crtc : plane->crtc;
11843 intel_crtc = to_intel_crtc(crtc);
11844
Matt Roperc59cb172014-12-01 15:40:16 -080011845 ret = drm_plane_helper_check_update(plane, crtc, fb,
11846 src, dest, clip,
11847 DRM_PLANE_HELPER_NO_SCALING,
11848 DRM_PLANE_HELPER_NO_SCALING,
11849 false, true, &state->visible);
11850 if (ret)
11851 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011852
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011853 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011854 intel_crtc->atomic.wait_for_flips = true;
11855
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011856 /*
11857 * FBC does not work on some platforms for rotated
11858 * planes, so disable it when rotation is not 0 and
11859 * update it when rotation is set back to 0.
11860 *
11861 * FIXME: This is redundant with the fbc update done in
11862 * the primary plane enable function except that that
11863 * one is done too late. We eventually need to unify
11864 * this.
11865 */
11866 if (intel_crtc->primary_enabled &&
11867 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11868 dev_priv->fbc.plane == intel_crtc->plane &&
11869 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011870 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011871 }
11872
11873 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011874 /*
11875 * BDW signals flip done immediately if the plane
11876 * is disabled, even if the plane enable is already
11877 * armed to occur at the next vblank :(
11878 */
11879 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11880 intel_crtc->atomic.wait_vblank = true;
11881 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011882
Matt Roper32b7eee2014-12-24 07:59:06 -080011883 intel_crtc->atomic.fb_bits |=
11884 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11885
11886 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011887 }
11888
11889 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070011890}
11891
Sonika Jindal48404c12014-08-22 14:06:04 +053011892static void
11893intel_commit_primary_plane(struct drm_plane *plane,
11894 struct intel_plane_state *state)
11895{
Matt Roper2b875c22014-12-01 15:40:13 -080011896 struct drm_crtc *crtc = state->base.crtc;
11897 struct drm_framebuffer *fb = state->base.fb;
11898 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011899 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080011900 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053011901 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011902 struct intel_plane *intel_plane = to_intel_plane(plane);
11903 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011904
Matt Roperea2c67b2014-12-23 10:41:52 -080011905 crtc = crtc ? crtc : plane->crtc;
11906 intel_crtc = to_intel_crtc(crtc);
11907
Matt Ropercf4c7c12014-12-04 10:27:42 -080011908 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053011909 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070011910 crtc->y = src->y1 >> 16;
11911
Sonika Jindalce54d852014-08-21 11:44:39 +053011912 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011913
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011914 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011915 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011916 /* FIXME: kill this fastboot hack */
11917 intel_update_pipe_size(intel_crtc);
11918
11919 intel_crtc->primary_enabled = true;
11920
11921 dev_priv->display.update_primary_plane(crtc, plane->fb,
11922 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011923 } else {
11924 /*
11925 * If clipping results in a non-visible primary plane,
11926 * we'll disable the primary plane. Note that this is
11927 * a bit different than what happens if userspace
11928 * explicitly disables the plane by passing fb=0
11929 * because plane->fb still gets set and pinned.
11930 */
11931 intel_disable_primary_hw_plane(plane, crtc);
11932 }
Matt Roper32b7eee2014-12-24 07:59:06 -080011933 }
11934}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011935
Matt Roper32b7eee2014-12-24 07:59:06 -080011936static void intel_begin_crtc_commit(struct drm_crtc *crtc)
11937{
11938 struct drm_device *dev = crtc->dev;
11939 struct drm_i915_private *dev_priv = dev->dev_private;
11940 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080011941 struct intel_plane *intel_plane;
11942 struct drm_plane *p;
11943 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011944
Matt Roperea2c67b2014-12-23 10:41:52 -080011945 /* Track fb's for any planes being disabled */
11946 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
11947 intel_plane = to_intel_plane(p);
11948
11949 if (intel_crtc->atomic.disabled_planes &
11950 (1 << drm_plane_index(p))) {
11951 switch (p->type) {
11952 case DRM_PLANE_TYPE_PRIMARY:
11953 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
11954 break;
11955 case DRM_PLANE_TYPE_CURSOR:
11956 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
11957 break;
11958 case DRM_PLANE_TYPE_OVERLAY:
11959 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
11960 break;
11961 }
11962
11963 mutex_lock(&dev->struct_mutex);
11964 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
11965 mutex_unlock(&dev->struct_mutex);
11966 }
11967 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011968
Matt Roper32b7eee2014-12-24 07:59:06 -080011969 if (intel_crtc->atomic.wait_for_flips)
11970 intel_crtc_wait_for_pending_flips(crtc);
11971
11972 if (intel_crtc->atomic.disable_fbc)
11973 intel_fbc_disable(dev);
11974
11975 if (intel_crtc->atomic.pre_disable_primary)
11976 intel_pre_disable_primary(crtc);
11977
11978 if (intel_crtc->atomic.update_wm)
11979 intel_update_watermarks(crtc);
11980
11981 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080011982
11983 /* Perform vblank evasion around commit operation */
11984 if (intel_crtc->active)
11985 intel_crtc->atomic.evade =
11986 intel_pipe_update_start(intel_crtc,
11987 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080011988}
11989
11990static void intel_finish_crtc_commit(struct drm_crtc *crtc)
11991{
11992 struct drm_device *dev = crtc->dev;
11993 struct drm_i915_private *dev_priv = dev->dev_private;
11994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11995 struct drm_plane *p;
11996
Matt Roperc34c9ee2014-12-23 10:41:50 -080011997 if (intel_crtc->atomic.evade)
11998 intel_pipe_update_end(intel_crtc,
11999 intel_crtc->atomic.start_vbl_count);
12000
Matt Roper32b7eee2014-12-24 07:59:06 -080012001 intel_runtime_pm_put(dev_priv);
12002
12003 if (intel_crtc->atomic.wait_vblank)
12004 intel_wait_for_vblank(dev, intel_crtc->pipe);
12005
12006 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12007
12008 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012009 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012010 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012011 mutex_unlock(&dev->struct_mutex);
12012 }
Matt Roper465c1202014-05-29 08:06:54 -070012013
Matt Roper32b7eee2014-12-24 07:59:06 -080012014 if (intel_crtc->atomic.post_enable_primary)
12015 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012016
Matt Roper32b7eee2014-12-24 07:59:06 -080012017 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12018 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12019 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12020 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012021
Matt Roper32b7eee2014-12-24 07:59:06 -080012022 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012023}
12024
Matt Ropercf4c7c12014-12-04 10:27:42 -080012025/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012026 * intel_plane_destroy - destroy a plane
12027 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012028 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012029 * Common destruction function for all types of planes (primary, cursor,
12030 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012031 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012032void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012033{
12034 struct intel_plane *intel_plane = to_intel_plane(plane);
12035 drm_plane_cleanup(plane);
12036 kfree(intel_plane);
12037}
12038
12039static const struct drm_plane_funcs intel_primary_plane_funcs = {
Matt Roperea2c67b2014-12-23 10:41:52 -080012040 .update_plane = drm_plane_helper_update,
12041 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012042 .destroy = intel_plane_destroy,
Matt Roperea2c67b2014-12-23 10:41:52 -080012043 .set_property = intel_plane_set_property,
12044 .atomic_duplicate_state = intel_plane_duplicate_state,
12045 .atomic_destroy_state = intel_plane_destroy_state,
12046
Matt Roper465c1202014-05-29 08:06:54 -070012047};
12048
12049static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12050 int pipe)
12051{
12052 struct intel_plane *primary;
12053 const uint32_t *intel_primary_formats;
12054 int num_formats;
12055
12056 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12057 if (primary == NULL)
12058 return NULL;
12059
Matt Roperea2c67b2014-12-23 10:41:52 -080012060 primary->base.state = intel_plane_duplicate_state(&primary->base);
12061 if (primary->base.state == NULL) {
12062 kfree(primary);
12063 return NULL;
12064 }
12065
Matt Roper465c1202014-05-29 08:06:54 -070012066 primary->can_scale = false;
12067 primary->max_downscale = 1;
12068 primary->pipe = pipe;
12069 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053012070 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roperc59cb172014-12-01 15:40:16 -080012071 primary->check_plane = intel_check_primary_plane;
12072 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012073 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12074 primary->plane = !pipe;
12075
12076 if (INTEL_INFO(dev)->gen <= 3) {
12077 intel_primary_formats = intel_primary_formats_gen2;
12078 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12079 } else {
12080 intel_primary_formats = intel_primary_formats_gen4;
12081 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12082 }
12083
12084 drm_universal_plane_init(dev, &primary->base, 0,
12085 &intel_primary_plane_funcs,
12086 intel_primary_formats, num_formats,
12087 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012088
12089 if (INTEL_INFO(dev)->gen >= 4) {
12090 if (!dev->mode_config.rotation_property)
12091 dev->mode_config.rotation_property =
12092 drm_mode_create_rotation_property(dev,
12093 BIT(DRM_ROTATE_0) |
12094 BIT(DRM_ROTATE_180));
12095 if (dev->mode_config.rotation_property)
12096 drm_object_attach_property(&primary->base.base,
12097 dev->mode_config.rotation_property,
12098 primary->rotation);
12099 }
12100
Matt Roperea2c67b2014-12-23 10:41:52 -080012101 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12102
Matt Roper465c1202014-05-29 08:06:54 -070012103 return &primary->base;
12104}
12105
Matt Roper3d7d6512014-06-10 08:28:13 -070012106static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012107intel_check_cursor_plane(struct drm_plane *plane,
12108 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012109{
Matt Roper2b875c22014-12-01 15:40:13 -080012110 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012111 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012112 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012113 struct drm_rect *dest = &state->dst;
12114 struct drm_rect *src = &state->src;
12115 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012116 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012117 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012118 unsigned stride;
12119 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012120
Matt Roperea2c67b2014-12-23 10:41:52 -080012121 crtc = crtc ? crtc : plane->crtc;
12122 intel_crtc = to_intel_crtc(crtc);
12123
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012124 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012125 src, dest, clip,
12126 DRM_PLANE_HELPER_NO_SCALING,
12127 DRM_PLANE_HELPER_NO_SCALING,
12128 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012129 if (ret)
12130 return ret;
12131
12132
12133 /* if we want to turn off the cursor ignore width and height */
12134 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012135 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012136
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012137 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012138 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12139 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12140 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012141 return -EINVAL;
12142 }
12143
Matt Roperea2c67b2014-12-23 10:41:52 -080012144 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12145 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012146 DRM_DEBUG_KMS("buffer is too small\n");
12147 return -ENOMEM;
12148 }
12149
Gustavo Padovane391ea82014-09-24 14:20:25 -030012150 if (fb == crtc->cursor->fb)
12151 return 0;
12152
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012153 /* we only need to pin inside GTT if cursor is non-phy */
12154 mutex_lock(&dev->struct_mutex);
12155 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12156 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12157 ret = -EINVAL;
12158 }
12159 mutex_unlock(&dev->struct_mutex);
12160
Matt Roper32b7eee2014-12-24 07:59:06 -080012161finish:
12162 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012163 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012164 intel_crtc->atomic.update_wm = true;
12165
12166 intel_crtc->atomic.fb_bits |=
12167 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12168 }
12169
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012170 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012171}
12172
Matt Roperf4a2cf22014-12-01 15:40:12 -080012173static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012174intel_commit_cursor_plane(struct drm_plane *plane,
12175 struct intel_plane_state *state)
12176{
Matt Roper2b875c22014-12-01 15:40:13 -080012177 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012178 struct drm_device *dev = plane->dev;
12179 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012180 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012181 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012182 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012183
Matt Roperea2c67b2014-12-23 10:41:52 -080012184 crtc = crtc ? crtc : plane->crtc;
12185 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012186
Matt Roperea2c67b2014-12-23 10:41:52 -080012187 plane->fb = state->base.fb;
12188 crtc->cursor_x = state->base.crtc_x;
12189 crtc->cursor_y = state->base.crtc_y;
12190
Sonika Jindala919db92014-10-23 07:41:33 -070012191 intel_plane->obj = obj;
12192
Gustavo Padovana912f122014-12-01 15:40:10 -080012193 if (intel_crtc->cursor_bo == obj)
12194 goto update;
12195
Matt Roperf4a2cf22014-12-01 15:40:12 -080012196 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012197 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012198 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012199 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012200 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012201 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012202
Gustavo Padovana912f122014-12-01 15:40:10 -080012203 intel_crtc->cursor_addr = addr;
12204 intel_crtc->cursor_bo = obj;
12205update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012206 intel_crtc->cursor_width = state->base.crtc_w;
12207 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012208
Matt Roper32b7eee2014-12-24 07:59:06 -080012209 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012210 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012211}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012212
Matt Roper3d7d6512014-06-10 08:28:13 -070012213static const struct drm_plane_funcs intel_cursor_plane_funcs = {
Matt Roperea2c67b2014-12-23 10:41:52 -080012214 .update_plane = drm_plane_helper_update,
12215 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012216 .destroy = intel_plane_destroy,
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012217 .set_property = intel_plane_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012218 .atomic_duplicate_state = intel_plane_duplicate_state,
12219 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper3d7d6512014-06-10 08:28:13 -070012220};
12221
12222static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12223 int pipe)
12224{
12225 struct intel_plane *cursor;
12226
12227 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12228 if (cursor == NULL)
12229 return NULL;
12230
Matt Roperea2c67b2014-12-23 10:41:52 -080012231 cursor->base.state = intel_plane_duplicate_state(&cursor->base);
12232 if (cursor->base.state == NULL) {
12233 kfree(cursor);
12234 return NULL;
12235 }
12236
Matt Roper3d7d6512014-06-10 08:28:13 -070012237 cursor->can_scale = false;
12238 cursor->max_downscale = 1;
12239 cursor->pipe = pipe;
12240 cursor->plane = pipe;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012241 cursor->rotation = BIT(DRM_ROTATE_0);
Matt Roperc59cb172014-12-01 15:40:16 -080012242 cursor->check_plane = intel_check_cursor_plane;
12243 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012244
12245 drm_universal_plane_init(dev, &cursor->base, 0,
12246 &intel_cursor_plane_funcs,
12247 intel_cursor_formats,
12248 ARRAY_SIZE(intel_cursor_formats),
12249 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012250
12251 if (INTEL_INFO(dev)->gen >= 4) {
12252 if (!dev->mode_config.rotation_property)
12253 dev->mode_config.rotation_property =
12254 drm_mode_create_rotation_property(dev,
12255 BIT(DRM_ROTATE_0) |
12256 BIT(DRM_ROTATE_180));
12257 if (dev->mode_config.rotation_property)
12258 drm_object_attach_property(&cursor->base.base,
12259 dev->mode_config.rotation_property,
12260 cursor->rotation);
12261 }
12262
Matt Roperea2c67b2014-12-23 10:41:52 -080012263 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12264
Matt Roper3d7d6512014-06-10 08:28:13 -070012265 return &cursor->base;
12266}
12267
Hannes Ederb358d0a2008-12-18 21:18:47 +010012268static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012269{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012270 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012271 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012272 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012273 struct drm_plane *primary = NULL;
12274 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012275 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012276
Daniel Vetter955382f2013-09-19 14:05:45 +020012277 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012278 if (intel_crtc == NULL)
12279 return;
12280
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012281 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12282 if (!crtc_state)
12283 goto fail;
12284 intel_crtc_set_state(intel_crtc, crtc_state);
12285
Matt Roper465c1202014-05-29 08:06:54 -070012286 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012287 if (!primary)
12288 goto fail;
12289
12290 cursor = intel_cursor_plane_create(dev, pipe);
12291 if (!cursor)
12292 goto fail;
12293
Matt Roper465c1202014-05-29 08:06:54 -070012294 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012295 cursor, &intel_crtc_funcs);
12296 if (ret)
12297 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012298
12299 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012300 for (i = 0; i < 256; i++) {
12301 intel_crtc->lut_r[i] = i;
12302 intel_crtc->lut_g[i] = i;
12303 intel_crtc->lut_b[i] = i;
12304 }
12305
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012306 /*
12307 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012308 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012309 */
Jesse Barnes80824002009-09-10 15:28:06 -070012310 intel_crtc->pipe = pipe;
12311 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012312 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012313 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012314 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012315 }
12316
Chris Wilson4b0e3332014-05-30 16:35:26 +030012317 intel_crtc->cursor_base = ~0;
12318 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012319 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012320
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012321 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12322 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12323 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12324 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12325
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012326 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12327
Jesse Barnes79e53942008-11-07 14:24:08 -080012328 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012329
12330 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012331 return;
12332
12333fail:
12334 if (primary)
12335 drm_plane_cleanup(primary);
12336 if (cursor)
12337 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012338 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012339 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012340}
12341
Jesse Barnes752aa882013-10-31 18:55:49 +020012342enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12343{
12344 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012345 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012346
Rob Clark51fd3712013-11-19 12:10:12 -050012347 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012348
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012349 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012350 return INVALID_PIPE;
12351
12352 return to_intel_crtc(encoder->crtc)->pipe;
12353}
12354
Carl Worth08d7b3d2009-04-29 14:43:54 -070012355int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012356 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012357{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012358 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012359 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012360 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012361
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012362 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12363 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012364
Rob Clark7707e652014-07-17 23:30:04 -040012365 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012366
Rob Clark7707e652014-07-17 23:30:04 -040012367 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012368 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012369 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012370 }
12371
Rob Clark7707e652014-07-17 23:30:04 -040012372 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012373 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012374
Daniel Vetterc05422d2009-08-11 16:05:30 +020012375 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012376}
12377
Daniel Vetter66a92782012-07-12 20:08:18 +020012378static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012379{
Daniel Vetter66a92782012-07-12 20:08:18 +020012380 struct drm_device *dev = encoder->base.dev;
12381 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012382 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012383 int entry = 0;
12384
Damien Lespiaub2784e12014-08-05 11:29:37 +010012385 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012386 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012387 index_mask |= (1 << entry);
12388
Jesse Barnes79e53942008-11-07 14:24:08 -080012389 entry++;
12390 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012391
Jesse Barnes79e53942008-11-07 14:24:08 -080012392 return index_mask;
12393}
12394
Chris Wilson4d302442010-12-14 19:21:29 +000012395static bool has_edp_a(struct drm_device *dev)
12396{
12397 struct drm_i915_private *dev_priv = dev->dev_private;
12398
12399 if (!IS_MOBILE(dev))
12400 return false;
12401
12402 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12403 return false;
12404
Damien Lespiaue3589902014-02-07 19:12:50 +000012405 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012406 return false;
12407
12408 return true;
12409}
12410
Jesse Barnes84b4e042014-06-25 08:24:29 -070012411static bool intel_crt_present(struct drm_device *dev)
12412{
12413 struct drm_i915_private *dev_priv = dev->dev_private;
12414
Damien Lespiau884497e2013-12-03 13:56:23 +000012415 if (INTEL_INFO(dev)->gen >= 9)
12416 return false;
12417
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012418 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012419 return false;
12420
12421 if (IS_CHERRYVIEW(dev))
12422 return false;
12423
12424 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12425 return false;
12426
12427 return true;
12428}
12429
Jesse Barnes79e53942008-11-07 14:24:08 -080012430static void intel_setup_outputs(struct drm_device *dev)
12431{
Eric Anholt725e30a2009-01-22 13:01:02 -080012432 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012433 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012434 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012435
Daniel Vetterc9093352013-06-06 22:22:47 +020012436 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012437
Jesse Barnes84b4e042014-06-25 08:24:29 -070012438 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012439 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012440
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012441 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012442 int found;
12443
12444 /* Haswell uses DDI functions to detect digital outputs */
12445 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12446 /* DDI A only supports eDP */
12447 if (found)
12448 intel_ddi_init(dev, PORT_A);
12449
12450 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12451 * register */
12452 found = I915_READ(SFUSE_STRAP);
12453
12454 if (found & SFUSE_STRAP_DDIB_DETECTED)
12455 intel_ddi_init(dev, PORT_B);
12456 if (found & SFUSE_STRAP_DDIC_DETECTED)
12457 intel_ddi_init(dev, PORT_C);
12458 if (found & SFUSE_STRAP_DDID_DETECTED)
12459 intel_ddi_init(dev, PORT_D);
12460 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012461 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012462 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012463
12464 if (has_edp_a(dev))
12465 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012466
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012467 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012468 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012469 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012470 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012471 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012472 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012473 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012474 }
12475
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012476 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012477 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012478
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012479 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012480 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012481
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012482 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012483 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012484
Daniel Vetter270b3042012-10-27 15:52:05 +020012485 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012486 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012487 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012488 /*
12489 * The DP_DETECTED bit is the latched state of the DDC
12490 * SDA pin at boot. However since eDP doesn't require DDC
12491 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12492 * eDP ports may have been muxed to an alternate function.
12493 * Thus we can't rely on the DP_DETECTED bit alone to detect
12494 * eDP ports. Consult the VBT as well as DP_DETECTED to
12495 * detect eDP ports.
12496 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012497 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12498 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012499 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12500 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012501 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12502 intel_dp_is_edp(dev, PORT_B))
12503 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012504
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012505 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12506 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012507 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12508 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012509 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12510 intel_dp_is_edp(dev, PORT_C))
12511 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012512
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012513 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012514 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012515 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12516 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012517 /* eDP not supported on port D, so don't check VBT */
12518 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12519 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012520 }
12521
Jani Nikula3cfca972013-08-27 15:12:26 +030012522 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012523 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012524 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012525
Paulo Zanonie2debe92013-02-18 19:00:27 -030012526 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012527 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012528 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012529 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12530 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012531 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012532 }
Ma Ling27185ae2009-08-24 13:50:23 +080012533
Imre Deake7281ea2013-05-08 13:14:08 +030012534 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012535 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012536 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012537
12538 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012539
Paulo Zanonie2debe92013-02-18 19:00:27 -030012540 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012541 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012542 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012543 }
Ma Ling27185ae2009-08-24 13:50:23 +080012544
Paulo Zanonie2debe92013-02-18 19:00:27 -030012545 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012546
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012547 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12548 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012549 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012550 }
Imre Deake7281ea2013-05-08 13:14:08 +030012551 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012552 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012553 }
Ma Ling27185ae2009-08-24 13:50:23 +080012554
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012555 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012556 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012557 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012558 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012559 intel_dvo_init(dev);
12560
Zhenyu Wang103a1962009-11-27 11:44:36 +080012561 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012562 intel_tv_init(dev);
12563
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012564 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012565
Damien Lespiaub2784e12014-08-05 11:29:37 +010012566 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012567 encoder->base.possible_crtcs = encoder->crtc_mask;
12568 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012569 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012570 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012571
Paulo Zanonidde86e22012-12-01 12:04:25 -020012572 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012573
12574 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012575}
12576
12577static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12578{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012579 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012580 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012581
Daniel Vetteref2d6332014-02-10 18:00:38 +010012582 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012583 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012584 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012585 drm_gem_object_unreference(&intel_fb->obj->base);
12586 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012587 kfree(intel_fb);
12588}
12589
12590static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012591 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012592 unsigned int *handle)
12593{
12594 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012595 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012596
Chris Wilson05394f32010-11-08 19:18:58 +000012597 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012598}
12599
12600static const struct drm_framebuffer_funcs intel_fb_funcs = {
12601 .destroy = intel_user_framebuffer_destroy,
12602 .create_handle = intel_user_framebuffer_create_handle,
12603};
12604
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012605static int intel_framebuffer_init(struct drm_device *dev,
12606 struct intel_framebuffer *intel_fb,
12607 struct drm_mode_fb_cmd2 *mode_cmd,
12608 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012609{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012610 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012611 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012612 int ret;
12613
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012614 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12615
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012616 if (obj->tiling_mode == I915_TILING_Y) {
12617 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012618 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012619 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012620
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012621 if (mode_cmd->pitches[0] & 63) {
12622 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12623 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012624 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012625 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012626
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012627 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12628 pitch_limit = 32*1024;
12629 } else if (INTEL_INFO(dev)->gen >= 4) {
12630 if (obj->tiling_mode)
12631 pitch_limit = 16*1024;
12632 else
12633 pitch_limit = 32*1024;
12634 } else if (INTEL_INFO(dev)->gen >= 3) {
12635 if (obj->tiling_mode)
12636 pitch_limit = 8*1024;
12637 else
12638 pitch_limit = 16*1024;
12639 } else
12640 /* XXX DSPC is limited to 4k tiled */
12641 pitch_limit = 8*1024;
12642
12643 if (mode_cmd->pitches[0] > pitch_limit) {
12644 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12645 obj->tiling_mode ? "tiled" : "linear",
12646 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012647 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012648 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012649
12650 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012651 mode_cmd->pitches[0] != obj->stride) {
12652 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12653 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012654 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012655 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012656
Ville Syrjälä57779d02012-10-31 17:50:14 +020012657 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012658 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012659 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012660 case DRM_FORMAT_RGB565:
12661 case DRM_FORMAT_XRGB8888:
12662 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012663 break;
12664 case DRM_FORMAT_XRGB1555:
12665 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012666 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012667 DRM_DEBUG("unsupported pixel format: %s\n",
12668 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012669 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012670 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012671 break;
12672 case DRM_FORMAT_XBGR8888:
12673 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012674 case DRM_FORMAT_XRGB2101010:
12675 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012676 case DRM_FORMAT_XBGR2101010:
12677 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012678 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012679 DRM_DEBUG("unsupported pixel format: %s\n",
12680 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012681 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012682 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012683 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012684 case DRM_FORMAT_YUYV:
12685 case DRM_FORMAT_UYVY:
12686 case DRM_FORMAT_YVYU:
12687 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012688 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012689 DRM_DEBUG("unsupported pixel format: %s\n",
12690 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012691 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012692 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012693 break;
12694 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012695 DRM_DEBUG("unsupported pixel format: %s\n",
12696 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012697 return -EINVAL;
12698 }
12699
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012700 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12701 if (mode_cmd->offsets[0] != 0)
12702 return -EINVAL;
12703
Damien Lespiauec2c9812015-01-20 12:51:45 +000012704 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
12705 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012706 /* FIXME drm helper for size checks (especially planar formats)? */
12707 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12708 return -EINVAL;
12709
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012710 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12711 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012712 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012713
Jesse Barnes79e53942008-11-07 14:24:08 -080012714 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12715 if (ret) {
12716 DRM_ERROR("framebuffer init failed %d\n", ret);
12717 return ret;
12718 }
12719
Jesse Barnes79e53942008-11-07 14:24:08 -080012720 return 0;
12721}
12722
Jesse Barnes79e53942008-11-07 14:24:08 -080012723static struct drm_framebuffer *
12724intel_user_framebuffer_create(struct drm_device *dev,
12725 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012726 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012727{
Chris Wilson05394f32010-11-08 19:18:58 +000012728 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012729
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012730 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12731 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012732 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012733 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012734
Chris Wilsond2dff872011-04-19 08:36:26 +010012735 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012736}
12737
Daniel Vetter4520f532013-10-09 09:18:51 +020012738#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012739static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012740{
12741}
12742#endif
12743
Jesse Barnes79e53942008-11-07 14:24:08 -080012744static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012745 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012746 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012747};
12748
Jesse Barnese70236a2009-09-21 10:42:27 -070012749/* Set up chip specific display functions */
12750static void intel_init_display(struct drm_device *dev)
12751{
12752 struct drm_i915_private *dev_priv = dev->dev_private;
12753
Daniel Vetteree9300b2013-06-03 22:40:22 +020012754 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12755 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012756 else if (IS_CHERRYVIEW(dev))
12757 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012758 else if (IS_VALLEYVIEW(dev))
12759 dev_priv->display.find_dpll = vlv_find_best_dpll;
12760 else if (IS_PINEVIEW(dev))
12761 dev_priv->display.find_dpll = pnv_find_best_dpll;
12762 else
12763 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12764
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012765 if (INTEL_INFO(dev)->gen >= 9) {
12766 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
12767 dev_priv->display.get_plane_config = skylake_get_plane_config;
12768 dev_priv->display.crtc_compute_clock =
12769 haswell_crtc_compute_clock;
12770 dev_priv->display.crtc_enable = haswell_crtc_enable;
12771 dev_priv->display.crtc_disable = haswell_crtc_disable;
12772 dev_priv->display.off = ironlake_crtc_off;
12773 dev_priv->display.update_primary_plane =
12774 skylake_update_primary_plane;
12775 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012776 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012777 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012778 dev_priv->display.crtc_compute_clock =
12779 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012780 dev_priv->display.crtc_enable = haswell_crtc_enable;
12781 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012782 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012783 dev_priv->display.update_primary_plane =
12784 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012785 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012786 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012787 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012788 dev_priv->display.crtc_compute_clock =
12789 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012790 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12791 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012792 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012793 dev_priv->display.update_primary_plane =
12794 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012795 } else if (IS_VALLEYVIEW(dev)) {
12796 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012797 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012798 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012799 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12800 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12801 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012802 dev_priv->display.update_primary_plane =
12803 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012804 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012805 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012806 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012807 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012808 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12809 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012810 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012811 dev_priv->display.update_primary_plane =
12812 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012813 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012814
Jesse Barnese70236a2009-09-21 10:42:27 -070012815 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012816 if (IS_VALLEYVIEW(dev))
12817 dev_priv->display.get_display_clock_speed =
12818 valleyview_get_display_clock_speed;
12819 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012820 dev_priv->display.get_display_clock_speed =
12821 i945_get_display_clock_speed;
12822 else if (IS_I915G(dev))
12823 dev_priv->display.get_display_clock_speed =
12824 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012825 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012826 dev_priv->display.get_display_clock_speed =
12827 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012828 else if (IS_PINEVIEW(dev))
12829 dev_priv->display.get_display_clock_speed =
12830 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012831 else if (IS_I915GM(dev))
12832 dev_priv->display.get_display_clock_speed =
12833 i915gm_get_display_clock_speed;
12834 else if (IS_I865G(dev))
12835 dev_priv->display.get_display_clock_speed =
12836 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012837 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012838 dev_priv->display.get_display_clock_speed =
12839 i855_get_display_clock_speed;
12840 else /* 852, 830 */
12841 dev_priv->display.get_display_clock_speed =
12842 i830_get_display_clock_speed;
12843
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012844 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012845 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012846 } else if (IS_GEN6(dev)) {
12847 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012848 } else if (IS_IVYBRIDGE(dev)) {
12849 /* FIXME: detect B0+ stepping and use auto training */
12850 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012851 dev_priv->display.modeset_global_resources =
12852 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012853 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012854 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012855 } else if (IS_VALLEYVIEW(dev)) {
12856 dev_priv->display.modeset_global_resources =
12857 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012858 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012859
12860 /* Default just returns -ENODEV to indicate unsupported */
12861 dev_priv->display.queue_flip = intel_default_queue_flip;
12862
12863 switch (INTEL_INFO(dev)->gen) {
12864 case 2:
12865 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12866 break;
12867
12868 case 3:
12869 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12870 break;
12871
12872 case 4:
12873 case 5:
12874 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12875 break;
12876
12877 case 6:
12878 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12879 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012880 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012881 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012882 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12883 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012884 case 9:
12885 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12886 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012887 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012888
12889 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012890
12891 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012892}
12893
Jesse Barnesb690e962010-07-19 13:53:12 -070012894/*
12895 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12896 * resume, or other times. This quirk makes sure that's the case for
12897 * affected systems.
12898 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012899static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012900{
12901 struct drm_i915_private *dev_priv = dev->dev_private;
12902
12903 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012904 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012905}
12906
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012907static void quirk_pipeb_force(struct drm_device *dev)
12908{
12909 struct drm_i915_private *dev_priv = dev->dev_private;
12910
12911 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12912 DRM_INFO("applying pipe b force quirk\n");
12913}
12914
Keith Packard435793d2011-07-12 14:56:22 -070012915/*
12916 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12917 */
12918static void quirk_ssc_force_disable(struct drm_device *dev)
12919{
12920 struct drm_i915_private *dev_priv = dev->dev_private;
12921 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012922 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012923}
12924
Carsten Emde4dca20e2012-03-15 15:56:26 +010012925/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012926 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12927 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012928 */
12929static void quirk_invert_brightness(struct drm_device *dev)
12930{
12931 struct drm_i915_private *dev_priv = dev->dev_private;
12932 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012933 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012934}
12935
Scot Doyle9c72cc62014-07-03 23:27:50 +000012936/* Some VBT's incorrectly indicate no backlight is present */
12937static void quirk_backlight_present(struct drm_device *dev)
12938{
12939 struct drm_i915_private *dev_priv = dev->dev_private;
12940 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12941 DRM_INFO("applying backlight present quirk\n");
12942}
12943
Jesse Barnesb690e962010-07-19 13:53:12 -070012944struct intel_quirk {
12945 int device;
12946 int subsystem_vendor;
12947 int subsystem_device;
12948 void (*hook)(struct drm_device *dev);
12949};
12950
Egbert Eich5f85f172012-10-14 15:46:38 +020012951/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12952struct intel_dmi_quirk {
12953 void (*hook)(struct drm_device *dev);
12954 const struct dmi_system_id (*dmi_id_list)[];
12955};
12956
12957static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12958{
12959 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12960 return 1;
12961}
12962
12963static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12964 {
12965 .dmi_id_list = &(const struct dmi_system_id[]) {
12966 {
12967 .callback = intel_dmi_reverse_brightness,
12968 .ident = "NCR Corporation",
12969 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12970 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12971 },
12972 },
12973 { } /* terminating entry */
12974 },
12975 .hook = quirk_invert_brightness,
12976 },
12977};
12978
Ben Widawskyc43b5632012-04-16 14:07:40 -070012979static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012980 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012981 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012982
Jesse Barnesb690e962010-07-19 13:53:12 -070012983 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12984 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12985
Jesse Barnesb690e962010-07-19 13:53:12 -070012986 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12987 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12988
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012989 /* 830 needs to leave pipe A & dpll A up */
12990 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12991
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012992 /* 830 needs to leave pipe B & dpll B up */
12993 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12994
Keith Packard435793d2011-07-12 14:56:22 -070012995 /* Lenovo U160 cannot use SSC on LVDS */
12996 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012997
12998 /* Sony Vaio Y cannot use SSC on LVDS */
12999 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013000
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013001 /* Acer Aspire 5734Z must invert backlight brightness */
13002 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13003
13004 /* Acer/eMachines G725 */
13005 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13006
13007 /* Acer/eMachines e725 */
13008 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13009
13010 /* Acer/Packard Bell NCL20 */
13011 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13012
13013 /* Acer Aspire 4736Z */
13014 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013015
13016 /* Acer Aspire 5336 */
13017 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013018
13019 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13020 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013021
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013022 /* Acer C720 Chromebook (Core i3 4005U) */
13023 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13024
jens steinb2a96012014-10-28 20:25:53 +010013025 /* Apple Macbook 2,1 (Core 2 T7400) */
13026 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13027
Scot Doyled4967d82014-07-03 23:27:52 +000013028 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13029 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013030
13031 /* HP Chromebook 14 (Celeron 2955U) */
13032 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013033};
13034
13035static void intel_init_quirks(struct drm_device *dev)
13036{
13037 struct pci_dev *d = dev->pdev;
13038 int i;
13039
13040 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13041 struct intel_quirk *q = &intel_quirks[i];
13042
13043 if (d->device == q->device &&
13044 (d->subsystem_vendor == q->subsystem_vendor ||
13045 q->subsystem_vendor == PCI_ANY_ID) &&
13046 (d->subsystem_device == q->subsystem_device ||
13047 q->subsystem_device == PCI_ANY_ID))
13048 q->hook(dev);
13049 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013050 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13051 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13052 intel_dmi_quirks[i].hook(dev);
13053 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013054}
13055
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013056/* Disable the VGA plane that we never use */
13057static void i915_disable_vga(struct drm_device *dev)
13058{
13059 struct drm_i915_private *dev_priv = dev->dev_private;
13060 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013061 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013062
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013063 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013064 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013065 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013066 sr1 = inb(VGA_SR_DATA);
13067 outb(sr1 | 1<<5, VGA_SR_DATA);
13068 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13069 udelay(300);
13070
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013071 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013072 POSTING_READ(vga_reg);
13073}
13074
Daniel Vetterf8175862012-04-10 15:50:11 +020013075void intel_modeset_init_hw(struct drm_device *dev)
13076{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013077 intel_prepare_ddi(dev);
13078
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013079 if (IS_VALLEYVIEW(dev))
13080 vlv_update_cdclk(dev);
13081
Daniel Vetterf8175862012-04-10 15:50:11 +020013082 intel_init_clock_gating(dev);
13083
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013084 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013085}
13086
Jesse Barnes79e53942008-11-07 14:24:08 -080013087void intel_modeset_init(struct drm_device *dev)
13088{
Jesse Barnes652c3932009-08-17 13:31:43 -070013089 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013090 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013091 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013092 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013093
13094 drm_mode_config_init(dev);
13095
13096 dev->mode_config.min_width = 0;
13097 dev->mode_config.min_height = 0;
13098
Dave Airlie019d96c2011-09-29 16:20:42 +010013099 dev->mode_config.preferred_depth = 24;
13100 dev->mode_config.prefer_shadow = 1;
13101
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013102 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013103
Jesse Barnesb690e962010-07-19 13:53:12 -070013104 intel_init_quirks(dev);
13105
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013106 intel_init_pm(dev);
13107
Ben Widawskye3c74752013-04-05 13:12:39 -070013108 if (INTEL_INFO(dev)->num_pipes == 0)
13109 return;
13110
Jesse Barnese70236a2009-09-21 10:42:27 -070013111 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013112 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013113
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013114 if (IS_GEN2(dev)) {
13115 dev->mode_config.max_width = 2048;
13116 dev->mode_config.max_height = 2048;
13117 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013118 dev->mode_config.max_width = 4096;
13119 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013120 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013121 dev->mode_config.max_width = 8192;
13122 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013123 }
Damien Lespiau068be562014-03-28 14:17:49 +000013124
Ville Syrjälädc41c152014-08-13 11:57:05 +030013125 if (IS_845G(dev) || IS_I865G(dev)) {
13126 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13127 dev->mode_config.cursor_height = 1023;
13128 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013129 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13130 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13131 } else {
13132 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13133 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13134 }
13135
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013136 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013137
Zhao Yakui28c97732009-10-09 11:39:41 +080013138 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013139 INTEL_INFO(dev)->num_pipes,
13140 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013141
Damien Lespiau055e3932014-08-18 13:49:10 +010013142 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013143 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013144 for_each_sprite(pipe, sprite) {
13145 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013146 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013147 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013148 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013149 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013150 }
13151
Jesse Barnesf42bb702013-12-16 16:34:23 -080013152 intel_init_dpio(dev);
13153
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013154 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013155
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013156 /* Just disable it once at startup */
13157 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013158 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013159
13160 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013161 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013162
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013163 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013164 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013165 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013166
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013167 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013168 if (!crtc->active)
13169 continue;
13170
Jesse Barnes46f297f2014-03-07 08:57:48 -080013171 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013172 * Note that reserving the BIOS fb up front prevents us
13173 * from stuffing other stolen allocations like the ring
13174 * on top. This prevents some ugliness at boot time, and
13175 * can even allow for smooth boot transitions if the BIOS
13176 * fb is large enough for the active pipe configuration.
13177 */
13178 if (dev_priv->display.get_plane_config) {
13179 dev_priv->display.get_plane_config(crtc,
13180 &crtc->plane_config);
13181 /*
13182 * If the fb is shared between multiple heads, we'll
13183 * just get the first one.
13184 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013185 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013186 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013187 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013188}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013189
Daniel Vetter7fad7982012-07-04 17:51:47 +020013190static void intel_enable_pipe_a(struct drm_device *dev)
13191{
13192 struct intel_connector *connector;
13193 struct drm_connector *crt = NULL;
13194 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013195 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013196
13197 /* We can't just switch on the pipe A, we need to set things up with a
13198 * proper mode and output configuration. As a gross hack, enable pipe A
13199 * by enabling the load detect pipe once. */
13200 list_for_each_entry(connector,
13201 &dev->mode_config.connector_list,
13202 base.head) {
13203 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13204 crt = &connector->base;
13205 break;
13206 }
13207 }
13208
13209 if (!crt)
13210 return;
13211
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013212 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13213 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013214}
13215
Daniel Vetterfa555832012-10-10 23:14:00 +020013216static bool
13217intel_check_plane_mapping(struct intel_crtc *crtc)
13218{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013219 struct drm_device *dev = crtc->base.dev;
13220 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013221 u32 reg, val;
13222
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013223 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013224 return true;
13225
13226 reg = DSPCNTR(!crtc->plane);
13227 val = I915_READ(reg);
13228
13229 if ((val & DISPLAY_PLANE_ENABLE) &&
13230 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13231 return false;
13232
13233 return true;
13234}
13235
Daniel Vetter24929352012-07-02 20:28:59 +020013236static void intel_sanitize_crtc(struct intel_crtc *crtc)
13237{
13238 struct drm_device *dev = crtc->base.dev;
13239 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013240 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013241
Daniel Vetter24929352012-07-02 20:28:59 +020013242 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013243 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013244 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13245
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013246 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013247 if (crtc->active) {
13248 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013249 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013250 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013251 drm_vblank_off(dev, crtc->pipe);
13252
Daniel Vetter24929352012-07-02 20:28:59 +020013253 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013254 * disable the crtc (and hence change the state) if it is wrong. Note
13255 * that gen4+ has a fixed plane -> pipe mapping. */
13256 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013257 struct intel_connector *connector;
13258 bool plane;
13259
Daniel Vetter24929352012-07-02 20:28:59 +020013260 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13261 crtc->base.base.id);
13262
13263 /* Pipe has the wrong plane attached and the plane is active.
13264 * Temporarily change the plane mapping and disable everything
13265 * ... */
13266 plane = crtc->plane;
13267 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013268 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013269 dev_priv->display.crtc_disable(&crtc->base);
13270 crtc->plane = plane;
13271
13272 /* ... and break all links. */
13273 list_for_each_entry(connector, &dev->mode_config.connector_list,
13274 base.head) {
13275 if (connector->encoder->base.crtc != &crtc->base)
13276 continue;
13277
Egbert Eich7f1950f2014-04-25 10:56:22 +020013278 connector->base.dpms = DRM_MODE_DPMS_OFF;
13279 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013280 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013281 /* multiple connectors may have the same encoder:
13282 * handle them and break crtc link separately */
13283 list_for_each_entry(connector, &dev->mode_config.connector_list,
13284 base.head)
13285 if (connector->encoder->base.crtc == &crtc->base) {
13286 connector->encoder->base.crtc = NULL;
13287 connector->encoder->connectors_active = false;
13288 }
Daniel Vetter24929352012-07-02 20:28:59 +020013289
13290 WARN_ON(crtc->active);
13291 crtc->base.enabled = false;
13292 }
Daniel Vetter24929352012-07-02 20:28:59 +020013293
Daniel Vetter7fad7982012-07-04 17:51:47 +020013294 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13295 crtc->pipe == PIPE_A && !crtc->active) {
13296 /* BIOS forgot to enable pipe A, this mostly happens after
13297 * resume. Force-enable the pipe to fix this, the update_dpms
13298 * call below we restore the pipe to the right state, but leave
13299 * the required bits on. */
13300 intel_enable_pipe_a(dev);
13301 }
13302
Daniel Vetter24929352012-07-02 20:28:59 +020013303 /* Adjust the state of the output pipe according to whether we
13304 * have active connectors/encoders. */
13305 intel_crtc_update_dpms(&crtc->base);
13306
13307 if (crtc->active != crtc->base.enabled) {
13308 struct intel_encoder *encoder;
13309
13310 /* This can happen either due to bugs in the get_hw_state
13311 * functions or because the pipe is force-enabled due to the
13312 * pipe A quirk. */
13313 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13314 crtc->base.base.id,
13315 crtc->base.enabled ? "enabled" : "disabled",
13316 crtc->active ? "enabled" : "disabled");
13317
13318 crtc->base.enabled = crtc->active;
13319
13320 /* Because we only establish the connector -> encoder ->
13321 * crtc links if something is active, this means the
13322 * crtc is now deactivated. Break the links. connector
13323 * -> encoder links are only establish when things are
13324 * actually up, hence no need to break them. */
13325 WARN_ON(crtc->active);
13326
13327 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13328 WARN_ON(encoder->connectors_active);
13329 encoder->base.crtc = NULL;
13330 }
13331 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013332
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013333 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013334 /*
13335 * We start out with underrun reporting disabled to avoid races.
13336 * For correct bookkeeping mark this on active crtcs.
13337 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013338 * Also on gmch platforms we dont have any hardware bits to
13339 * disable the underrun reporting. Which means we need to start
13340 * out with underrun reporting disabled also on inactive pipes,
13341 * since otherwise we'll complain about the garbage we read when
13342 * e.g. coming up after runtime pm.
13343 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013344 * No protection against concurrent access is required - at
13345 * worst a fifo underrun happens which also sets this to false.
13346 */
13347 crtc->cpu_fifo_underrun_disabled = true;
13348 crtc->pch_fifo_underrun_disabled = true;
13349 }
Daniel Vetter24929352012-07-02 20:28:59 +020013350}
13351
13352static void intel_sanitize_encoder(struct intel_encoder *encoder)
13353{
13354 struct intel_connector *connector;
13355 struct drm_device *dev = encoder->base.dev;
13356
13357 /* We need to check both for a crtc link (meaning that the
13358 * encoder is active and trying to read from a pipe) and the
13359 * pipe itself being active. */
13360 bool has_active_crtc = encoder->base.crtc &&
13361 to_intel_crtc(encoder->base.crtc)->active;
13362
13363 if (encoder->connectors_active && !has_active_crtc) {
13364 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13365 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013366 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013367
13368 /* Connector is active, but has no active pipe. This is
13369 * fallout from our resume register restoring. Disable
13370 * the encoder manually again. */
13371 if (encoder->base.crtc) {
13372 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13373 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013374 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013375 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013376 if (encoder->post_disable)
13377 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013378 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013379 encoder->base.crtc = NULL;
13380 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013381
13382 /* Inconsistent output/port/pipe state happens presumably due to
13383 * a bug in one of the get_hw_state functions. Or someplace else
13384 * in our code, like the register restore mess on resume. Clamp
13385 * things to off as a safer default. */
13386 list_for_each_entry(connector,
13387 &dev->mode_config.connector_list,
13388 base.head) {
13389 if (connector->encoder != encoder)
13390 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013391 connector->base.dpms = DRM_MODE_DPMS_OFF;
13392 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013393 }
13394 }
13395 /* Enabled encoders without active connectors will be fixed in
13396 * the crtc fixup. */
13397}
13398
Imre Deak04098752014-02-18 00:02:16 +020013399void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013400{
13401 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013402 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013403
Imre Deak04098752014-02-18 00:02:16 +020013404 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13405 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13406 i915_disable_vga(dev);
13407 }
13408}
13409
13410void i915_redisable_vga(struct drm_device *dev)
13411{
13412 struct drm_i915_private *dev_priv = dev->dev_private;
13413
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013414 /* This function can be called both from intel_modeset_setup_hw_state or
13415 * at a very early point in our resume sequence, where the power well
13416 * structures are not yet restored. Since this function is at a very
13417 * paranoid "someone might have enabled VGA while we were not looking"
13418 * level, just check if the power well is enabled instead of trying to
13419 * follow the "don't touch the power well if we don't need it" policy
13420 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013421 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013422 return;
13423
Imre Deak04098752014-02-18 00:02:16 +020013424 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013425}
13426
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013427static bool primary_get_hw_state(struct intel_crtc *crtc)
13428{
13429 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13430
13431 if (!crtc->active)
13432 return false;
13433
13434 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13435}
13436
Daniel Vetter30e984d2013-06-05 13:34:17 +020013437static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013438{
13439 struct drm_i915_private *dev_priv = dev->dev_private;
13440 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013441 struct intel_crtc *crtc;
13442 struct intel_encoder *encoder;
13443 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013444 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013445
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013446 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013447 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013448
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013449 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013450
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013451 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013452 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013453
13454 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013455 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013456
13457 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13458 crtc->base.base.id,
13459 crtc->active ? "enabled" : "disabled");
13460 }
13461
Daniel Vetter53589012013-06-05 13:34:16 +020013462 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13463 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13464
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013465 pll->on = pll->get_hw_state(dev_priv, pll,
13466 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013467 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013468 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013469 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013470 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013471 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013472 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013473 }
Daniel Vetter53589012013-06-05 13:34:16 +020013474 }
Daniel Vetter53589012013-06-05 13:34:16 +020013475
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013476 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013477 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013478
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013479 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013480 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013481 }
13482
Damien Lespiaub2784e12014-08-05 11:29:37 +010013483 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013484 pipe = 0;
13485
13486 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013487 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13488 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013489 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013490 } else {
13491 encoder->base.crtc = NULL;
13492 }
13493
13494 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013495 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013496 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013497 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013498 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013499 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013500 }
13501
13502 list_for_each_entry(connector, &dev->mode_config.connector_list,
13503 base.head) {
13504 if (connector->get_hw_state(connector)) {
13505 connector->base.dpms = DRM_MODE_DPMS_ON;
13506 connector->encoder->connectors_active = true;
13507 connector->base.encoder = &connector->encoder->base;
13508 } else {
13509 connector->base.dpms = DRM_MODE_DPMS_OFF;
13510 connector->base.encoder = NULL;
13511 }
13512 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13513 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013514 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013515 connector->base.encoder ? "enabled" : "disabled");
13516 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013517}
13518
13519/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13520 * and i915 state tracking structures. */
13521void intel_modeset_setup_hw_state(struct drm_device *dev,
13522 bool force_restore)
13523{
13524 struct drm_i915_private *dev_priv = dev->dev_private;
13525 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013526 struct intel_crtc *crtc;
13527 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013528 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013529
13530 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013531
Jesse Barnesbabea612013-06-26 18:57:38 +030013532 /*
13533 * Now that we have the config, copy it to each CRTC struct
13534 * Note that this could go away if we move to using crtc_config
13535 * checking everywhere.
13536 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013537 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013538 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013539 intel_mode_from_pipe_config(&crtc->base.mode,
13540 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013541 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13542 crtc->base.base.id);
13543 drm_mode_debug_printmodeline(&crtc->base.mode);
13544 }
13545 }
13546
Daniel Vetter24929352012-07-02 20:28:59 +020013547 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013548 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013549 intel_sanitize_encoder(encoder);
13550 }
13551
Damien Lespiau055e3932014-08-18 13:49:10 +010013552 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013553 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13554 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013555 intel_dump_pipe_config(crtc, crtc->config,
13556 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013557 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013558
Daniel Vetter35c95372013-07-17 06:55:04 +020013559 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13560 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13561
13562 if (!pll->on || pll->active)
13563 continue;
13564
13565 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13566
13567 pll->disable(dev_priv, pll);
13568 pll->on = false;
13569 }
13570
Pradeep Bhat30789992014-11-04 17:06:45 +000013571 if (IS_GEN9(dev))
13572 skl_wm_get_hw_state(dev);
13573 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013574 ilk_wm_get_hw_state(dev);
13575
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013576 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013577 i915_redisable_vga(dev);
13578
Daniel Vetterf30da182013-04-11 20:22:50 +020013579 /*
13580 * We need to use raw interfaces for restoring state to avoid
13581 * checking (bogus) intermediate states.
13582 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013583 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013584 struct drm_crtc *crtc =
13585 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013586
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013587 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13588 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013589 }
13590 } else {
13591 intel_modeset_update_staged_output_state(dev);
13592 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013593
13594 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013595}
13596
13597void intel_modeset_gem_init(struct drm_device *dev)
13598{
Jesse Barnes92122782014-10-09 12:57:42 -070013599 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013600 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013601 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013602
Imre Deakae484342014-03-31 15:10:44 +030013603 mutex_lock(&dev->struct_mutex);
13604 intel_init_gt_powersave(dev);
13605 mutex_unlock(&dev->struct_mutex);
13606
Jesse Barnes92122782014-10-09 12:57:42 -070013607 /*
13608 * There may be no VBT; and if the BIOS enabled SSC we can
13609 * just keep using it to avoid unnecessary flicker. Whereas if the
13610 * BIOS isn't using it, don't assume it will work even if the VBT
13611 * indicates as much.
13612 */
13613 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13614 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13615 DREF_SSC1_ENABLE);
13616
Chris Wilson1833b132012-05-09 11:56:28 +010013617 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013618
13619 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013620
13621 /*
13622 * Make sure any fbs we allocated at startup are properly
13623 * pinned & fenced. When we do the allocation it's too early
13624 * for this.
13625 */
13626 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013627 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013628 obj = intel_fb_obj(c->primary->fb);
13629 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013630 continue;
13631
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013632 if (intel_pin_and_fence_fb_obj(c->primary,
13633 c->primary->fb,
13634 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013635 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13636 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013637 drm_framebuffer_unreference(c->primary->fb);
13638 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013639 }
13640 }
13641 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013642
13643 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013644}
13645
Imre Deak4932e2c2014-02-11 17:12:48 +020013646void intel_connector_unregister(struct intel_connector *intel_connector)
13647{
13648 struct drm_connector *connector = &intel_connector->base;
13649
13650 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013651 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013652}
13653
Jesse Barnes79e53942008-11-07 14:24:08 -080013654void intel_modeset_cleanup(struct drm_device *dev)
13655{
Jesse Barnes652c3932009-08-17 13:31:43 -070013656 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013657 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013658
Imre Deak2eb52522014-11-19 15:30:05 +020013659 intel_disable_gt_powersave(dev);
13660
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013661 intel_backlight_unregister(dev);
13662
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013663 /*
13664 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013665 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013666 * experience fancy races otherwise.
13667 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013668 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013669
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013670 /*
13671 * Due to the hpd irq storm handling the hotplug work can re-arm the
13672 * poll handlers. Hence disable polling after hpd handling is shut down.
13673 */
Keith Packardf87ea762010-10-03 19:36:26 -070013674 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013675
Jesse Barnes652c3932009-08-17 13:31:43 -070013676 mutex_lock(&dev->struct_mutex);
13677
Jesse Barnes723bfd72010-10-07 16:01:13 -070013678 intel_unregister_dsm_handler();
13679
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013680 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013681
Daniel Vetter930ebb42012-06-29 23:32:16 +020013682 ironlake_teardown_rc6(dev);
13683
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013684 mutex_unlock(&dev->struct_mutex);
13685
Chris Wilson1630fe72011-07-08 12:22:42 +010013686 /* flush any delayed tasks or pending work */
13687 flush_scheduled_work();
13688
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013689 /* destroy the backlight and sysfs files before encoders/connectors */
13690 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013691 struct intel_connector *intel_connector;
13692
13693 intel_connector = to_intel_connector(connector);
13694 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013695 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013696
Jesse Barnes79e53942008-11-07 14:24:08 -080013697 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013698
13699 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013700
13701 mutex_lock(&dev->struct_mutex);
13702 intel_cleanup_gt_powersave(dev);
13703 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013704}
13705
Dave Airlie28d52042009-09-21 14:33:58 +100013706/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013707 * Return which encoder is currently attached for connector.
13708 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013709struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013710{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013711 return &intel_attached_encoder(connector)->base;
13712}
Jesse Barnes79e53942008-11-07 14:24:08 -080013713
Chris Wilsondf0e9242010-09-09 16:20:55 +010013714void intel_connector_attach_encoder(struct intel_connector *connector,
13715 struct intel_encoder *encoder)
13716{
13717 connector->encoder = encoder;
13718 drm_mode_connector_attach_encoder(&connector->base,
13719 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013720}
Dave Airlie28d52042009-09-21 14:33:58 +100013721
13722/*
13723 * set vga decode state - true == enable VGA decode
13724 */
13725int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13726{
13727 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013728 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013729 u16 gmch_ctrl;
13730
Chris Wilson75fa0412014-02-07 18:37:02 -020013731 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13732 DRM_ERROR("failed to read control word\n");
13733 return -EIO;
13734 }
13735
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013736 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13737 return 0;
13738
Dave Airlie28d52042009-09-21 14:33:58 +100013739 if (state)
13740 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13741 else
13742 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013743
13744 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13745 DRM_ERROR("failed to write control word\n");
13746 return -EIO;
13747 }
13748
Dave Airlie28d52042009-09-21 14:33:58 +100013749 return 0;
13750}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013751
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013752struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013753
13754 u32 power_well_driver;
13755
Chris Wilson63b66e52013-08-08 15:12:06 +020013756 int num_transcoders;
13757
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013758 struct intel_cursor_error_state {
13759 u32 control;
13760 u32 position;
13761 u32 base;
13762 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013763 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013764
13765 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013766 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013767 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030013768 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013769 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013770
13771 struct intel_plane_error_state {
13772 u32 control;
13773 u32 stride;
13774 u32 size;
13775 u32 pos;
13776 u32 addr;
13777 u32 surface;
13778 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013779 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013780
13781 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013782 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013783 enum transcoder cpu_transcoder;
13784
13785 u32 conf;
13786
13787 u32 htotal;
13788 u32 hblank;
13789 u32 hsync;
13790 u32 vtotal;
13791 u32 vblank;
13792 u32 vsync;
13793 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013794};
13795
13796struct intel_display_error_state *
13797intel_display_capture_error_state(struct drm_device *dev)
13798{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013799 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013800 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013801 int transcoders[] = {
13802 TRANSCODER_A,
13803 TRANSCODER_B,
13804 TRANSCODER_C,
13805 TRANSCODER_EDP,
13806 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013807 int i;
13808
Chris Wilson63b66e52013-08-08 15:12:06 +020013809 if (INTEL_INFO(dev)->num_pipes == 0)
13810 return NULL;
13811
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013812 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013813 if (error == NULL)
13814 return NULL;
13815
Imre Deak190be112013-11-25 17:15:31 +020013816 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013817 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13818
Damien Lespiau055e3932014-08-18 13:49:10 +010013819 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013820 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013821 __intel_display_power_is_enabled(dev_priv,
13822 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013823 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013824 continue;
13825
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013826 error->cursor[i].control = I915_READ(CURCNTR(i));
13827 error->cursor[i].position = I915_READ(CURPOS(i));
13828 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013829
13830 error->plane[i].control = I915_READ(DSPCNTR(i));
13831 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013832 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013833 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013834 error->plane[i].pos = I915_READ(DSPPOS(i));
13835 }
Paulo Zanonica291362013-03-06 20:03:14 -030013836 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13837 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013838 if (INTEL_INFO(dev)->gen >= 4) {
13839 error->plane[i].surface = I915_READ(DSPSURF(i));
13840 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13841 }
13842
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013843 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030013844
Sonika Jindal3abfce72014-07-21 15:23:43 +053013845 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030013846 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013847 }
13848
13849 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13850 if (HAS_DDI(dev_priv->dev))
13851 error->num_transcoders++; /* Account for eDP. */
13852
13853 for (i = 0; i < error->num_transcoders; i++) {
13854 enum transcoder cpu_transcoder = transcoders[i];
13855
Imre Deakddf9c532013-11-27 22:02:02 +020013856 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013857 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013858 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013859 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013860 continue;
13861
Chris Wilson63b66e52013-08-08 15:12:06 +020013862 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13863
13864 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13865 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13866 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13867 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13868 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13869 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13870 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013871 }
13872
13873 return error;
13874}
13875
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013876#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13877
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013878void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013879intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013880 struct drm_device *dev,
13881 struct intel_display_error_state *error)
13882{
Damien Lespiau055e3932014-08-18 13:49:10 +010013883 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013884 int i;
13885
Chris Wilson63b66e52013-08-08 15:12:06 +020013886 if (!error)
13887 return;
13888
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013889 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013890 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013891 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013892 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013893 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013894 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013895 err_printf(m, " Power: %s\n",
13896 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013897 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030013898 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013899
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013900 err_printf(m, "Plane [%d]:\n", i);
13901 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13902 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013903 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013904 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13905 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013906 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013907 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013908 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013909 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013910 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13911 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013912 }
13913
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013914 err_printf(m, "Cursor [%d]:\n", i);
13915 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13916 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13917 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013918 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013919
13920 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013921 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013922 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013923 err_printf(m, " Power: %s\n",
13924 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013925 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13926 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13927 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13928 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13929 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13930 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13931 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13932 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013933}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013934
13935void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13936{
13937 struct intel_crtc *crtc;
13938
13939 for_each_intel_crtc(dev, crtc) {
13940 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013941
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013942 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013943
13944 work = crtc->unpin_work;
13945
13946 if (work && work->event &&
13947 work->event->base.file_priv == file) {
13948 kfree(work->event);
13949 work->event = NULL;
13950 }
13951
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013952 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013953 }
13954}