blob: 002e2a41ce1ba8ebe05c09324bdc92399b65556d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001138 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
Keith Packard1519b992011-08-06 10:35:34 -07001497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001500 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001505 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001509 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
Jesse Barnes291906f2011-02-02 12:28:03 -08001547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001548 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001553 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001566 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001716 /*
1717 * Apparently we need to have VGA mode enabled prior to changing
1718 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1719 * dividers, even though the register value does change.
1720 */
1721 I915_WRITE(reg, 0);
1722
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001723 I915_WRITE(reg, dpll);
1724
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001725 /* Wait for the clocks to stabilize. */
1726 POSTING_READ(reg);
1727 udelay(150);
1728
1729 if (INTEL_INFO(dev)->gen >= 4) {
1730 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001731 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001732 } else {
1733 /* The pixel multiplier can only be updated once the
1734 * DPLL is enabled and the clocks are stable.
1735 *
1736 * So write it again.
1737 */
1738 I915_WRITE(reg, dpll);
1739 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740
1741 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001745 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 POSTING_READ(reg);
1747 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001748 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
1751}
1752
1753/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001754 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 * @dev_priv: i915 private structure
1756 * @pipe: pipe PLL to disable
1757 *
1758 * Disable the PLL for @pipe, making sure the pipe is off first.
1759 *
1760 * Note! This is for pre-ILK only.
1761 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001762static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001763{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764 struct drm_device *dev = crtc->base.dev;
1765 struct drm_i915_private *dev_priv = dev->dev_private;
1766 enum pipe pipe = crtc->pipe;
1767
1768 /* Disable DVO 2x clock on both PLLs if necessary */
1769 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001770 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001771 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001772 I915_WRITE(DPLL(PIPE_B),
1773 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1774 I915_WRITE(DPLL(PIPE_A),
1775 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1776 }
1777
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001778 /* Don't disable pipe or pipe PLLs if needed */
1779 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1780 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001781 return;
1782
1783 /* Make sure the pipe isn't still relying on us */
1784 assert_pipe_disabled(dev_priv, pipe);
1785
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001786 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001787 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001788}
1789
Jesse Barnesf6071162013-10-01 10:41:38 -07001790static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1791{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
Imre Deake5cbfbf2014-01-09 17:08:16 +02001797 /*
1798 * Leave integrated clock source and reference clock enabled for pipe B.
1799 * The latter is needed for VGA hotplug / manual detection.
1800 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001801 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001802 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001803 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001804 I915_WRITE(DPLL(pipe), val);
1805 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001806
1807}
1808
1809static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1810{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001811 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001812 u32 val;
1813
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 /* Make sure the pipe isn't still relying on us */
1815 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001816
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001817 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001818 val = DPLL_SSC_REF_CLK_CHV |
1819 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001820 if (pipe != PIPE_A)
1821 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1822 I915_WRITE(DPLL(pipe), val);
1823 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001824
Ville Syrjäläa5805162015-05-26 20:42:30 +03001825 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001826
1827 /* Disable 10bit clock to display controller */
1828 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1829 val &= ~DPIO_DCLKP_EN;
1830 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1831
Ville Syrjäläa5805162015-05-26 20:42:30 +03001832 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001833}
1834
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001835void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001836 struct intel_digital_port *dport,
1837 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838{
1839 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001842 switch (dport->port) {
1843 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001844 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001845 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001849 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001850 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 break;
1852 case PORT_D:
1853 port_mask = DPLL_PORTD_READY_MASK;
1854 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001855 break;
1856 default:
1857 BUG();
1858 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001860 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1861 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1862 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863}
1864
Daniel Vetterb14b1052014-04-24 23:55:13 +02001865static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1866{
1867 struct drm_device *dev = crtc->base.dev;
1868 struct drm_i915_private *dev_priv = dev->dev_private;
1869 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1870
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001871 if (WARN_ON(pll == NULL))
1872 return;
1873
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001874 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001875 if (pll->active == 0) {
1876 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1877 WARN_ON(pll->on);
1878 assert_shared_dpll_disabled(dev_priv, pll);
1879
1880 pll->mode_set(dev_priv, pll);
1881 }
1882}
1883
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001884/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001885 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001886 * @dev_priv: i915 private structure
1887 * @pipe: pipe PLL to enable
1888 *
1889 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1890 * drives the transcoder clock.
1891 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001892static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001893{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001894 struct drm_device *dev = crtc->base.dev;
1895 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001896 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001897
Daniel Vetter87a875b2013-06-05 13:34:19 +02001898 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001899 return;
1900
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001901 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001902 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001903
Damien Lespiau74dd6922014-07-29 18:06:17 +01001904 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001905 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001906 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001907
Daniel Vettercdbd2312013-06-05 13:34:03 +02001908 if (pll->active++) {
1909 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001910 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911 return;
1912 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001913 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001914
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001915 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1916
Daniel Vetter46edb022013-06-05 13:34:12 +02001917 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001918 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001919 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001920}
1921
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001922static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001923{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001924 struct drm_device *dev = crtc->base.dev;
1925 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001926 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001927
Jesse Barnes92f25842011-01-04 15:09:34 -08001928 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001929 if (INTEL_INFO(dev)->gen < 5)
1930 return;
1931
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001932 if (pll == NULL)
1933 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001935 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001936 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001937
Daniel Vetter46edb022013-06-05 13:34:12 +02001938 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1939 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001940 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941
Chris Wilson48da64a2012-05-13 20:16:12 +01001942 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001943 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001944 return;
1945 }
1946
Daniel Vettere9d69442013-06-05 13:34:15 +02001947 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001948 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001949 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951
Daniel Vetter46edb022013-06-05 13:34:12 +02001952 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001953 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001954 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001955
1956 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001957}
1958
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001959static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1960 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001961{
Daniel Vetter23670b322012-11-01 09:15:30 +01001962 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001963 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001965 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001966
1967 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001968 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001969
1970 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001971 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001972 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001973
1974 /* FDI must be feeding us bits for PCH ports */
1975 assert_fdi_tx_enabled(dev_priv, pipe);
1976 assert_fdi_rx_enabled(dev_priv, pipe);
1977
Daniel Vetter23670b322012-11-01 09:15:30 +01001978 if (HAS_PCH_CPT(dev)) {
1979 /* Workaround: Set the timing override bit before enabling the
1980 * pch transcoder. */
1981 reg = TRANS_CHICKEN2(pipe);
1982 val = I915_READ(reg);
1983 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1984 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001985 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001986
Daniel Vetterab9412b2013-05-03 11:49:46 +02001987 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001988 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001989 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001990
1991 if (HAS_PCH_IBX(dev_priv->dev)) {
1992 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001993 * Make the BPC in transcoder be consistent with
1994 * that in pipeconf reg. For HDMI we must use 8bpc
1995 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001996 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001997 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001998 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1999 val |= PIPECONF_8BPC;
2000 else
2001 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002002 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002003
2004 val &= ~TRANS_INTERLACE_MASK;
2005 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002006 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002007 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002008 val |= TRANS_LEGACY_INTERLACED_ILK;
2009 else
2010 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002011 else
2012 val |= TRANS_PROGRESSIVE;
2013
Jesse Barnes040484a2011-01-03 12:14:26 -08002014 I915_WRITE(reg, val | TRANS_ENABLE);
2015 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002016 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002017}
2018
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002019static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002020 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002021{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002023
2024 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002025 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002026
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002027 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002028 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002031 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002032 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002033 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002034 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002035
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002036 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002037 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002038
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002039 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2040 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002041 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002042 else
2043 val |= TRANS_PROGRESSIVE;
2044
Daniel Vetterab9412b2013-05-03 11:49:46 +02002045 I915_WRITE(LPT_TRANSCONF, val);
2046 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002047 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002048}
2049
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002050static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2051 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002052{
Daniel Vetter23670b322012-11-01 09:15:30 +01002053 struct drm_device *dev = dev_priv->dev;
2054 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002055
2056 /* FDI relies on the transcoder */
2057 assert_fdi_tx_disabled(dev_priv, pipe);
2058 assert_fdi_rx_disabled(dev_priv, pipe);
2059
Jesse Barnes291906f2011-02-02 12:28:03 -08002060 /* Ports must be off as well */
2061 assert_pch_ports_disabled(dev_priv, pipe);
2062
Daniel Vetterab9412b2013-05-03 11:49:46 +02002063 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002064 val = I915_READ(reg);
2065 val &= ~TRANS_ENABLE;
2066 I915_WRITE(reg, val);
2067 /* wait for PCH transcoder off, transcoder state */
2068 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002069 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002070
2071 if (!HAS_PCH_IBX(dev)) {
2072 /* Workaround: Clear the timing override chicken bit again. */
2073 reg = TRANS_CHICKEN2(pipe);
2074 val = I915_READ(reg);
2075 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2076 I915_WRITE(reg, val);
2077 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002078}
2079
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002080static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002081{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002082 u32 val;
2083
Daniel Vetterab9412b2013-05-03 11:49:46 +02002084 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002085 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002086 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002087 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002088 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002089 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002090
2091 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002092 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002093 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002094 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002095}
2096
2097/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002098 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002099 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002100 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002101 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002104static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105{
Paulo Zanoni03722642014-01-17 13:51:09 -02002106 struct drm_device *dev = crtc->base.dev;
2107 struct drm_i915_private *dev_priv = dev->dev_private;
2108 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002109 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2110 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002111 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 int reg;
2113 u32 val;
2114
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002115 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2116
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002117 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002118 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002119 assert_sprites_disabled(dev_priv, pipe);
2120
Paulo Zanoni681e5812012-12-06 11:12:38 -02002121 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002122 pch_transcoder = TRANSCODER_A;
2123 else
2124 pch_transcoder = pipe;
2125
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 /*
2127 * A pipe without a PLL won't actually be able to drive bits from
2128 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2129 * need the check.
2130 */
Imre Deak50360402015-01-16 00:55:16 -08002131 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002132 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002133 assert_dsi_pll_enabled(dev_priv);
2134 else
2135 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002136 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002137 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002138 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002139 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002140 assert_fdi_tx_pll_enabled(dev_priv,
2141 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002142 }
2143 /* FIXME: assert CPU port conditions for SNB+ */
2144 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002145
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002146 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002148 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002149 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2150 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002151 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002152 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002153
2154 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002155 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156}
2157
2158/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002159 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002160 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002162 * Disable the pipe of @crtc, making sure that various hardware
2163 * specific requirements are met, if applicable, e.g. plane
2164 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165 *
2166 * Will wait until the pipe has shut down before returning.
2167 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002168static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002170 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002171 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002172 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173 int reg;
2174 u32 val;
2175
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002176 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2177
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178 /*
2179 * Make sure planes won't keep trying to pump pixels to us,
2180 * or we might hang the display.
2181 */
2182 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002183 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002184 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002186 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002187 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002188 if ((val & PIPECONF_ENABLE) == 0)
2189 return;
2190
Ville Syrjälä67adc642014-08-15 01:21:57 +03002191 /*
2192 * Double wide has implications for planes
2193 * so best keep it disabled when not needed.
2194 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002195 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002196 val &= ~PIPECONF_DOUBLE_WIDE;
2197
2198 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002199 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2200 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002201 val &= ~PIPECONF_ENABLE;
2202
2203 I915_WRITE(reg, val);
2204 if ((val & PIPECONF_ENABLE) == 0)
2205 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002206}
2207
Chris Wilson693db182013-03-05 14:52:39 +00002208static bool need_vtd_wa(struct drm_device *dev)
2209{
2210#ifdef CONFIG_INTEL_IOMMU
2211 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2212 return true;
2213#endif
2214 return false;
2215}
2216
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002217unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002218intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002219 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002220{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002221 unsigned int tile_height;
2222 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002223
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002224 switch (fb_format_modifier) {
2225 case DRM_FORMAT_MOD_NONE:
2226 tile_height = 1;
2227 break;
2228 case I915_FORMAT_MOD_X_TILED:
2229 tile_height = IS_GEN2(dev) ? 16 : 8;
2230 break;
2231 case I915_FORMAT_MOD_Y_TILED:
2232 tile_height = 32;
2233 break;
2234 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002235 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002237 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002238 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002239 tile_height = 64;
2240 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002241 case 2:
2242 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002243 tile_height = 32;
2244 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002245 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002246 tile_height = 16;
2247 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002249 WARN_ONCE(1,
2250 "128-bit pixels are not supported for display!");
2251 tile_height = 16;
2252 break;
2253 }
2254 break;
2255 default:
2256 MISSING_CASE(fb_format_modifier);
2257 tile_height = 1;
2258 break;
2259 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002260
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002261 return tile_height;
2262}
2263
2264unsigned int
2265intel_fb_align_height(struct drm_device *dev, unsigned int height,
2266 uint32_t pixel_format, uint64_t fb_format_modifier)
2267{
2268 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002269 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002270}
2271
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002272static int
2273intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2274 const struct drm_plane_state *plane_state)
2275{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002276 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002277 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002278
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002279 *view = i915_ggtt_view_normal;
2280
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002281 if (!plane_state)
2282 return 0;
2283
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002284 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002285 return 0;
2286
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002287 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002288
2289 info->height = fb->height;
2290 info->pixel_format = fb->pixel_format;
2291 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002292 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002293 info->fb_modifier = fb->modifier[0];
2294
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002295 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002296 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002297 tile_pitch = PAGE_SIZE / tile_height;
2298 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2299 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2300 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2301
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002302 if (info->pixel_format == DRM_FORMAT_NV12) {
2303 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2304 fb->modifier[0], 1);
2305 tile_pitch = PAGE_SIZE / tile_height;
2306 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2307 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2308 tile_height);
2309 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2310 PAGE_SIZE;
2311 }
2312
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002313 return 0;
2314}
2315
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002316static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2317{
2318 if (INTEL_INFO(dev_priv)->gen >= 9)
2319 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002320 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2321 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002322 return 128 * 1024;
2323 else if (INTEL_INFO(dev_priv)->gen >= 4)
2324 return 4 * 1024;
2325 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002326 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002327}
2328
Chris Wilson127bd2a2010-07-23 23:32:05 +01002329int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002330intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2331 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002332 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002333 struct intel_engine_cs *pipelined,
2334 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002335{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002336 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002337 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002338 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002339 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002340 u32 alignment;
2341 int ret;
2342
Matt Roperebcdd392014-07-09 16:22:11 -07002343 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2344
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002345 switch (fb->modifier[0]) {
2346 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002347 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002348 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002349 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002350 if (INTEL_INFO(dev)->gen >= 9)
2351 alignment = 256 * 1024;
2352 else {
2353 /* pin() will align the object as required by fence */
2354 alignment = 0;
2355 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002356 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002357 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002358 case I915_FORMAT_MOD_Yf_TILED:
2359 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2360 "Y tiling bo slipped through, driver bug!\n"))
2361 return -EINVAL;
2362 alignment = 1 * 1024 * 1024;
2363 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002364 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002365 MISSING_CASE(fb->modifier[0]);
2366 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002367 }
2368
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002369 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2370 if (ret)
2371 return ret;
2372
Chris Wilson693db182013-03-05 14:52:39 +00002373 /* Note that the w/a also requires 64 PTE of padding following the
2374 * bo. We currently fill all unused PTE with the shadow page and so
2375 * we should always have valid PTE following the scanout preventing
2376 * the VT-d warning.
2377 */
2378 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2379 alignment = 256 * 1024;
2380
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002381 /*
2382 * Global gtt pte registers are special registers which actually forward
2383 * writes to a chunk of system memory. Which means that there is no risk
2384 * that the register values disappear as soon as we call
2385 * intel_runtime_pm_put(), so it is correct to wrap only the
2386 * pin/unpin/fence and not more.
2387 */
2388 intel_runtime_pm_get(dev_priv);
2389
Chris Wilsonce453d82011-02-21 14:43:56 +00002390 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002391 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002392 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002393 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002394 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002395
2396 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2397 * fence, whereas 965+ only requires a fence if using
2398 * framebuffer compression. For simplicity, we always install
2399 * a fence as the cost is not that onerous.
2400 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002401 if (view.type == I915_GGTT_VIEW_NORMAL) {
2402 ret = i915_gem_object_get_fence(obj);
2403 if (ret == -EDEADLK) {
2404 /*
2405 * -EDEADLK means there are no free fences
2406 * no pending flips.
2407 *
2408 * This is propagated to atomic, but it uses
2409 * -EDEADLK to force a locking recovery, so
2410 * change the returned error to -EBUSY.
2411 */
2412 ret = -EBUSY;
2413 goto err_unpin;
2414 } else if (ret)
2415 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002416
Vivek Kasireddy98072162015-10-29 18:54:38 -07002417 i915_gem_object_pin_fence(obj);
2418 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002419
Chris Wilsonce453d82011-02-21 14:43:56 +00002420 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002421 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002422 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002423
2424err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002425 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002426err_interruptible:
2427 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002428 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002429 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002430}
2431
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002432static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2433 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002434{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002435 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002436 struct i915_ggtt_view view;
2437 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002438
Matt Roperebcdd392014-07-09 16:22:11 -07002439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002441 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2442 WARN_ONCE(ret, "Couldn't get view from plane state!");
2443
Vivek Kasireddy98072162015-10-29 18:54:38 -07002444 if (view.type == I915_GGTT_VIEW_NORMAL)
2445 i915_gem_object_unpin_fence(obj);
2446
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002447 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002448}
2449
Daniel Vetterc2c75132012-07-05 12:17:30 +02002450/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2451 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002452unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2453 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002454 unsigned int tiling_mode,
2455 unsigned int cpp,
2456 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002457{
Chris Wilsonbc752862013-02-21 20:04:31 +00002458 if (tiling_mode != I915_TILING_NONE) {
2459 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460
Chris Wilsonbc752862013-02-21 20:04:31 +00002461 tile_rows = *y / 8;
2462 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002463
Chris Wilsonbc752862013-02-21 20:04:31 +00002464 tiles = *x / (512/cpp);
2465 *x %= 512/cpp;
2466
2467 return tile_rows * pitch * 8 + tiles * 4096;
2468 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002469 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002470 unsigned int offset;
2471
2472 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002473 *y = (offset & alignment) / pitch;
2474 *x = ((offset & alignment) - *y * pitch) / cpp;
2475 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002476 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002477}
2478
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002479static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002480{
2481 switch (format) {
2482 case DISPPLANE_8BPP:
2483 return DRM_FORMAT_C8;
2484 case DISPPLANE_BGRX555:
2485 return DRM_FORMAT_XRGB1555;
2486 case DISPPLANE_BGRX565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case DISPPLANE_BGRX888:
2490 return DRM_FORMAT_XRGB8888;
2491 case DISPPLANE_RGBX888:
2492 return DRM_FORMAT_XBGR8888;
2493 case DISPPLANE_BGRX101010:
2494 return DRM_FORMAT_XRGB2101010;
2495 case DISPPLANE_RGBX101010:
2496 return DRM_FORMAT_XBGR2101010;
2497 }
2498}
2499
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002500static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2501{
2502 switch (format) {
2503 case PLANE_CTL_FORMAT_RGB_565:
2504 return DRM_FORMAT_RGB565;
2505 default:
2506 case PLANE_CTL_FORMAT_XRGB_8888:
2507 if (rgb_order) {
2508 if (alpha)
2509 return DRM_FORMAT_ABGR8888;
2510 else
2511 return DRM_FORMAT_XBGR8888;
2512 } else {
2513 if (alpha)
2514 return DRM_FORMAT_ARGB8888;
2515 else
2516 return DRM_FORMAT_XRGB8888;
2517 }
2518 case PLANE_CTL_FORMAT_XRGB_2101010:
2519 if (rgb_order)
2520 return DRM_FORMAT_XBGR2101010;
2521 else
2522 return DRM_FORMAT_XRGB2101010;
2523 }
2524}
2525
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002526static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002527intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2528 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002529{
2530 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002531 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532 struct drm_i915_gem_object *obj = NULL;
2533 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002534 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002535 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2536 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2537 PAGE_SIZE);
2538
2539 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540
Chris Wilsonff2652e2014-03-10 08:07:02 +00002541 if (plane_config->size == 0)
2542 return false;
2543
Paulo Zanoni3badb492015-09-23 12:52:23 -03002544 /* If the FB is too big, just don't use it since fbdev is not very
2545 * important and we should probably use that space with FBC or other
2546 * features. */
2547 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2548 return false;
2549
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002550 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2551 base_aligned,
2552 base_aligned,
2553 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002555 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002556
Damien Lespiau49af4492015-01-20 12:51:44 +00002557 obj->tiling_mode = plane_config->tiling;
2558 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002559 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002561 mode_cmd.pixel_format = fb->pixel_format;
2562 mode_cmd.width = fb->width;
2563 mode_cmd.height = fb->height;
2564 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002565 mode_cmd.modifier[0] = fb->modifier[0];
2566 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002567
2568 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002569 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002570 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002571 DRM_DEBUG_KMS("intel fb init failed\n");
2572 goto out_unref_obj;
2573 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002574 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002575
Daniel Vetterf6936e22015-03-26 12:17:05 +01002576 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002577 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002578
2579out_unref_obj:
2580 drm_gem_object_unreference(&obj->base);
2581 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582 return false;
2583}
2584
Matt Roperafd65eb2015-02-03 13:10:04 -08002585/* Update plane->state->fb to match plane->fb after driver-internal updates */
2586static void
2587update_state_fb(struct drm_plane *plane)
2588{
2589 if (plane->fb == plane->state->fb)
2590 return;
2591
2592 if (plane->state->fb)
2593 drm_framebuffer_unreference(plane->state->fb);
2594 plane->state->fb = plane->fb;
2595 if (plane->state->fb)
2596 drm_framebuffer_reference(plane->state->fb);
2597}
2598
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002599static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002600intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2601 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602{
2603 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002604 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605 struct drm_crtc *c;
2606 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002607 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002609 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002610 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
Damien Lespiau2d140302015-02-05 17:22:18 +00002612 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613 return;
2614
Daniel Vetterf6936e22015-03-26 12:17:05 +01002615 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002616 fb = &plane_config->fb->base;
2617 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002618 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619
Damien Lespiau2d140302015-02-05 17:22:18 +00002620 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002621
2622 /*
2623 * Failed to alloc the obj, check to see if we should share
2624 * an fb with another CRTC instead
2625 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002626 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002627 i = to_intel_crtc(c);
2628
2629 if (c == &intel_crtc->base)
2630 continue;
2631
Matt Roper2ff8fde2014-07-08 07:50:07 -07002632 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002633 continue;
2634
Daniel Vetter88595ac2015-03-26 12:42:24 +01002635 fb = c->primary->fb;
2636 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002637 continue;
2638
Daniel Vetter88595ac2015-03-26 12:42:24 +01002639 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002640 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002641 drm_framebuffer_reference(fb);
2642 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002643 }
2644 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002645
2646 return;
2647
2648valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002649 plane_state->src_x = 0;
2650 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002651 plane_state->src_w = fb->width << 16;
2652 plane_state->src_h = fb->height << 16;
2653
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002654 plane_state->crtc_x = 0;
2655 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002656 plane_state->crtc_w = fb->width;
2657 plane_state->crtc_h = fb->height;
2658
Daniel Vetter88595ac2015-03-26 12:42:24 +01002659 obj = intel_fb_obj(fb);
2660 if (obj->tiling_mode != I915_TILING_NONE)
2661 dev_priv->preserve_bios_swizzle = true;
2662
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002663 drm_framebuffer_reference(fb);
2664 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002665 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002666 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002667 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002668}
2669
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002670static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2671 struct drm_framebuffer *fb,
2672 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002673{
2674 struct drm_device *dev = crtc->dev;
2675 struct drm_i915_private *dev_priv = dev->dev_private;
2676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002677 struct drm_plane *primary = crtc->primary;
2678 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002679 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002680 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002681 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002682 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002683 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302684 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002685
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002686 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002687 I915_WRITE(reg, 0);
2688 if (INTEL_INFO(dev)->gen >= 4)
2689 I915_WRITE(DSPSURF(plane), 0);
2690 else
2691 I915_WRITE(DSPADDR(plane), 0);
2692 POSTING_READ(reg);
2693 return;
2694 }
2695
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002696 obj = intel_fb_obj(fb);
2697 if (WARN_ON(obj == NULL))
2698 return;
2699
2700 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2701
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002702 dspcntr = DISPPLANE_GAMMA_ENABLE;
2703
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002704 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002705
2706 if (INTEL_INFO(dev)->gen < 4) {
2707 if (intel_crtc->pipe == PIPE_B)
2708 dspcntr |= DISPPLANE_SEL_PIPE_B;
2709
2710 /* pipesrc and dspsize control the size that is scaled from,
2711 * which should always be the user's requested size.
2712 */
2713 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002714 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2715 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002716 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002717 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2718 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002719 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2720 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002721 I915_WRITE(PRIMPOS(plane), 0);
2722 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002723 }
2724
Ville Syrjälä57779d02012-10-31 17:50:14 +02002725 switch (fb->pixel_format) {
2726 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002727 dspcntr |= DISPPLANE_8BPP;
2728 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002730 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002731 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002732 case DRM_FORMAT_RGB565:
2733 dspcntr |= DISPPLANE_BGRX565;
2734 break;
2735 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002736 dspcntr |= DISPPLANE_BGRX888;
2737 break;
2738 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002739 dspcntr |= DISPPLANE_RGBX888;
2740 break;
2741 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002742 dspcntr |= DISPPLANE_BGRX101010;
2743 break;
2744 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002745 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002746 break;
2747 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002748 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002749 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002750
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002751 if (INTEL_INFO(dev)->gen >= 4 &&
2752 obj->tiling_mode != I915_TILING_NONE)
2753 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002754
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002755 if (IS_G4X(dev))
2756 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2757
Ville Syrjäläb98971272014-08-27 16:51:22 +03002758 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002759
Daniel Vetterc2c75132012-07-05 12:17:30 +02002760 if (INTEL_INFO(dev)->gen >= 4) {
2761 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002762 intel_gen4_compute_page_offset(dev_priv,
2763 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002764 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002765 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002766 linear_offset -= intel_crtc->dspaddr_offset;
2767 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002768 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002769 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002770
Matt Roper8e7d6882015-01-21 16:35:41 -08002771 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302772 dspcntr |= DISPPLANE_ROTATE_180;
2773
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002774 x += (intel_crtc->config->pipe_src_w - 1);
2775 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302776
2777 /* Finding the last pixel of the last line of the display
2778 data and adding to linear_offset*/
2779 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002780 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2781 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302782 }
2783
Paulo Zanoni2db33662015-09-14 15:20:03 -03002784 intel_crtc->adjusted_x = x;
2785 intel_crtc->adjusted_y = y;
2786
Sonika Jindal48404c12014-08-22 14:06:04 +05302787 I915_WRITE(reg, dspcntr);
2788
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002789 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002790 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002791 I915_WRITE(DSPSURF(plane),
2792 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002793 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002794 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002795 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002796 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002797 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002798}
2799
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002800static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2801 struct drm_framebuffer *fb,
2802 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002803{
2804 struct drm_device *dev = crtc->dev;
2805 struct drm_i915_private *dev_priv = dev->dev_private;
2806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002807 struct drm_plane *primary = crtc->primary;
2808 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002809 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002810 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002811 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002812 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002813 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302814 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002815
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002816 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002817 I915_WRITE(reg, 0);
2818 I915_WRITE(DSPSURF(plane), 0);
2819 POSTING_READ(reg);
2820 return;
2821 }
2822
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002823 obj = intel_fb_obj(fb);
2824 if (WARN_ON(obj == NULL))
2825 return;
2826
2827 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2828
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002829 dspcntr = DISPPLANE_GAMMA_ENABLE;
2830
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002831 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002832
2833 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2834 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2835
Ville Syrjälä57779d02012-10-31 17:50:14 +02002836 switch (fb->pixel_format) {
2837 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002838 dspcntr |= DISPPLANE_8BPP;
2839 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002840 case DRM_FORMAT_RGB565:
2841 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002843 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002844 dspcntr |= DISPPLANE_BGRX888;
2845 break;
2846 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002847 dspcntr |= DISPPLANE_RGBX888;
2848 break;
2849 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002850 dspcntr |= DISPPLANE_BGRX101010;
2851 break;
2852 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002853 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854 break;
2855 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002856 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002857 }
2858
2859 if (obj->tiling_mode != I915_TILING_NONE)
2860 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002861
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002862 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002863 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002864
Ville Syrjäläb98971272014-08-27 16:51:22 +03002865 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002866 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002867 intel_gen4_compute_page_offset(dev_priv,
2868 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002869 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002870 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002871 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002872 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302873 dspcntr |= DISPPLANE_ROTATE_180;
2874
2875 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002876 x += (intel_crtc->config->pipe_src_w - 1);
2877 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302878
2879 /* Finding the last pixel of the last line of the display
2880 data and adding to linear_offset*/
2881 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002882 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2883 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302884 }
2885 }
2886
Paulo Zanoni2db33662015-09-14 15:20:03 -03002887 intel_crtc->adjusted_x = x;
2888 intel_crtc->adjusted_y = y;
2889
Sonika Jindal48404c12014-08-22 14:06:04 +05302890 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002891
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002892 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002893 I915_WRITE(DSPSURF(plane),
2894 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002895 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002896 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2897 } else {
2898 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2899 I915_WRITE(DSPLINOFF(plane), linear_offset);
2900 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002901 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002902}
2903
Damien Lespiaub3218032015-02-27 11:15:18 +00002904u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2905 uint32_t pixel_format)
2906{
2907 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2908
2909 /*
2910 * The stride is either expressed as a multiple of 64 bytes
2911 * chunks for linear buffers or in number of tiles for tiled
2912 * buffers.
2913 */
2914 switch (fb_modifier) {
2915 case DRM_FORMAT_MOD_NONE:
2916 return 64;
2917 case I915_FORMAT_MOD_X_TILED:
2918 if (INTEL_INFO(dev)->gen == 2)
2919 return 128;
2920 return 512;
2921 case I915_FORMAT_MOD_Y_TILED:
2922 /* No need to check for old gens and Y tiling since this is
2923 * about the display engine and those will be blocked before
2924 * we get here.
2925 */
2926 return 128;
2927 case I915_FORMAT_MOD_Yf_TILED:
2928 if (bits_per_pixel == 8)
2929 return 64;
2930 else
2931 return 128;
2932 default:
2933 MISSING_CASE(fb_modifier);
2934 return 64;
2935 }
2936}
2937
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002938unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002939 struct drm_i915_gem_object *obj,
2940 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002941{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002942 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002943 struct i915_vma *vma;
2944 unsigned char *offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002945
2946 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002947 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002948
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002949 vma = i915_gem_obj_to_ggtt_view(obj, view);
2950 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2951 view->type))
2952 return -1;
2953
2954 offset = (unsigned char *)vma->node.start;
2955
2956 if (plane == 1) {
2957 offset += vma->ggtt_view.rotation_info.uv_start_page *
2958 PAGE_SIZE;
2959 }
2960
2961 return (unsigned long)offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002962}
2963
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002964static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2965{
2966 struct drm_device *dev = intel_crtc->base.dev;
2967 struct drm_i915_private *dev_priv = dev->dev_private;
2968
2969 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2970 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2971 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002972}
2973
Chandra Kondurua1b22782015-04-07 15:28:45 -07002974/*
2975 * This function detaches (aka. unbinds) unused scalers in hardware
2976 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002977static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002978{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002979 struct intel_crtc_scaler_state *scaler_state;
2980 int i;
2981
Chandra Kondurua1b22782015-04-07 15:28:45 -07002982 scaler_state = &intel_crtc->config->scaler_state;
2983
2984 /* loop through and disable scalers that aren't in use */
2985 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002986 if (!scaler_state->scalers[i].in_use)
2987 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002988 }
2989}
2990
Chandra Konduru6156a452015-04-27 13:48:39 -07002991u32 skl_plane_ctl_format(uint32_t pixel_format)
2992{
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002994 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 /*
3003 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3004 * to be already pre-multiplied. We need to add a knob (or a different
3005 * DRM_FORMAT) for user-space to configure that.
3006 */
3007 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003014 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003022 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003026 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003027 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003028
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003029 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003030}
3031
3032u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3033{
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 switch (fb_modifier) {
3035 case DRM_FORMAT_MOD_NONE:
3036 break;
3037 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003038 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003039 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003040 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003042 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 default:
3044 MISSING_CASE(fb_modifier);
3045 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003046
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003047 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003048}
3049
3050u32 skl_plane_ctl_rotation(unsigned int rotation)
3051{
Chandra Konduru6156a452015-04-27 13:48:39 -07003052 switch (rotation) {
3053 case BIT(DRM_ROTATE_0):
3054 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303055 /*
3056 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3057 * while i915 HW rotation is clockwise, thats why this swapping.
3058 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303060 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003061 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003062 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003063 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303064 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003065 default:
3066 MISSING_CASE(rotation);
3067 }
3068
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003069 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003070}
3071
Damien Lespiau70d21f02013-07-03 21:06:04 +01003072static void skylake_update_primary_plane(struct drm_crtc *crtc,
3073 struct drm_framebuffer *fb,
3074 int x, int y)
3075{
3076 struct drm_device *dev = crtc->dev;
3077 struct drm_i915_private *dev_priv = dev->dev_private;
3078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003079 struct drm_plane *plane = crtc->primary;
3080 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003081 struct drm_i915_gem_object *obj;
3082 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303083 u32 plane_ctl, stride_div, stride;
3084 u32 tile_height, plane_offset, plane_size;
3085 unsigned int rotation;
3086 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003087 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003088 struct intel_crtc_state *crtc_state = intel_crtc->config;
3089 struct intel_plane_state *plane_state;
3090 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3091 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3092 int scaler_id = -1;
3093
Chandra Konduru6156a452015-04-27 13:48:39 -07003094 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003095
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003096 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003097 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3098 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3099 POSTING_READ(PLANE_CTL(pipe, 0));
3100 return;
3101 }
3102
3103 plane_ctl = PLANE_CTL_ENABLE |
3104 PLANE_CTL_PIPE_GAMMA_ENABLE |
3105 PLANE_CTL_PIPE_CSC_ENABLE;
3106
Chandra Konduru6156a452015-04-27 13:48:39 -07003107 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3108 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003109 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303111 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003112 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003113
Damien Lespiaub3218032015-02-27 11:15:18 +00003114 obj = intel_fb_obj(fb);
3115 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3116 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003117 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303118
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003119 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003120
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003121 scaler_id = plane_state->scaler_id;
3122 src_x = plane_state->src.x1 >> 16;
3123 src_y = plane_state->src.y1 >> 16;
3124 src_w = drm_rect_width(&plane_state->src) >> 16;
3125 src_h = drm_rect_height(&plane_state->src) >> 16;
3126 dst_x = plane_state->dst.x1;
3127 dst_y = plane_state->dst.y1;
3128 dst_w = drm_rect_width(&plane_state->dst);
3129 dst_h = drm_rect_height(&plane_state->dst);
3130
3131 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003132
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303133 if (intel_rotation_90_or_270(rotation)) {
3134 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003135 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003136 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303137 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003138 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303139 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003140 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303141 } else {
3142 stride = fb->pitches[0] / stride_div;
3143 x_offset = x;
3144 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003145 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303146 }
3147 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003148
Paulo Zanoni2db33662015-09-14 15:20:03 -03003149 intel_crtc->adjusted_x = x_offset;
3150 intel_crtc->adjusted_y = y_offset;
3151
Damien Lespiau70d21f02013-07-03 21:06:04 +01003152 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303153 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3154 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3155 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003156
3157 if (scaler_id >= 0) {
3158 uint32_t ps_ctrl = 0;
3159
3160 WARN_ON(!dst_w || !dst_h);
3161 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3162 crtc_state->scaler_state.scalers[scaler_id].mode;
3163 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3164 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3165 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3166 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3167 I915_WRITE(PLANE_POS(pipe, 0), 0);
3168 } else {
3169 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3170 }
3171
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003172 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003173
3174 POSTING_READ(PLANE_SURF(pipe, 0));
3175}
3176
Jesse Barnes17638cd2011-06-24 12:19:23 -07003177/* Assume fb object is pinned & idle & fenced and just update base pointers */
3178static int
3179intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3180 int x, int y, enum mode_set_atomic state)
3181{
3182 struct drm_device *dev = crtc->dev;
3183 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003184
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003185 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003186 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003187
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003188 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3189
3190 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003191}
3192
Ville Syrjälä75147472014-11-24 18:28:11 +02003193static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003194{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003195 struct drm_crtc *crtc;
3196
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003197 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3199 enum plane plane = intel_crtc->plane;
3200
3201 intel_prepare_page_flip(dev, plane);
3202 intel_finish_page_flip_plane(dev, plane);
3203 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003204}
3205
3206static void intel_update_primary_planes(struct drm_device *dev)
3207{
Ville Syrjälä75147472014-11-24 18:28:11 +02003208 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003209
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003210 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003211 struct intel_plane *plane = to_intel_plane(crtc->primary);
3212 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003213
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003214 drm_modeset_lock_crtc(crtc, &plane->base);
3215
3216 plane_state = to_intel_plane_state(plane->base.state);
3217
3218 if (plane_state->base.fb)
3219 plane->commit_plane(&plane->base, plane_state);
3220
3221 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003222 }
3223}
3224
Ville Syrjälä75147472014-11-24 18:28:11 +02003225void intel_prepare_reset(struct drm_device *dev)
3226{
3227 /* no reset support for gen2 */
3228 if (IS_GEN2(dev))
3229 return;
3230
3231 /* reset doesn't touch the display */
3232 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3233 return;
3234
3235 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003236 /*
3237 * Disabling the crtcs gracefully seems nicer. Also the
3238 * g33 docs say we should at least disable all the planes.
3239 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003240 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003241}
3242
3243void intel_finish_reset(struct drm_device *dev)
3244{
3245 struct drm_i915_private *dev_priv = to_i915(dev);
3246
3247 /*
3248 * Flips in the rings will be nuked by the reset,
3249 * so complete all pending flips so that user space
3250 * will get its events and not get stuck.
3251 */
3252 intel_complete_page_flips(dev);
3253
3254 /* no reset support for gen2 */
3255 if (IS_GEN2(dev))
3256 return;
3257
3258 /* reset doesn't touch the display */
3259 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3260 /*
3261 * Flips in the rings have been nuked by the reset,
3262 * so update the base address of all primary
3263 * planes to the the last fb to make sure we're
3264 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003265 *
3266 * FIXME: Atomic will make this obsolete since we won't schedule
3267 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003268 */
3269 intel_update_primary_planes(dev);
3270 return;
3271 }
3272
3273 /*
3274 * The display has been reset as well,
3275 * so need a full re-initialization.
3276 */
3277 intel_runtime_pm_disable_interrupts(dev_priv);
3278 intel_runtime_pm_enable_interrupts(dev_priv);
3279
3280 intel_modeset_init_hw(dev);
3281
3282 spin_lock_irq(&dev_priv->irq_lock);
3283 if (dev_priv->display.hpd_irq_setup)
3284 dev_priv->display.hpd_irq_setup(dev);
3285 spin_unlock_irq(&dev_priv->irq_lock);
3286
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003287 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003288
3289 intel_hpd_init(dev_priv);
3290
3291 drm_modeset_unlock_all(dev);
3292}
3293
Chris Wilson2e2f3512015-04-27 13:41:14 +01003294static void
Chris Wilson14667a42012-04-03 17:58:35 +01003295intel_finish_fb(struct drm_framebuffer *old_fb)
3296{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003297 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003298 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003299 bool was_interruptible = dev_priv->mm.interruptible;
3300 int ret;
3301
Chris Wilson14667a42012-04-03 17:58:35 +01003302 /* Big Hammer, we also need to ensure that any pending
3303 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3304 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003305 * framebuffer. Note that we rely on userspace rendering
3306 * into the buffer attached to the pipe they are waiting
3307 * on. If not, userspace generates a GPU hang with IPEHR
3308 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003309 *
3310 * This should only fail upon a hung GPU, in which case we
3311 * can safely continue.
3312 */
3313 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003314 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003315 dev_priv->mm.interruptible = was_interruptible;
3316
Chris Wilson2e2f3512015-04-27 13:41:14 +01003317 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003318}
3319
Chris Wilson7d5e3792014-03-04 13:15:08 +00003320static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3321{
3322 struct drm_device *dev = crtc->dev;
3323 struct drm_i915_private *dev_priv = dev->dev_private;
3324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003325 bool pending;
3326
3327 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3328 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3329 return false;
3330
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003331 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003332 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003333 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003334
3335 return pending;
3336}
3337
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003338static void intel_update_pipe_config(struct intel_crtc *crtc,
3339 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003340{
3341 struct drm_device *dev = crtc->base.dev;
3342 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003343 struct intel_crtc_state *pipe_config =
3344 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003345
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003346 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3347 crtc->base.mode = crtc->base.state->mode;
3348
3349 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3350 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3351 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003352
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003353 if (HAS_DDI(dev))
3354 intel_set_pipe_csc(&crtc->base);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003355
3356 /*
3357 * Update pipe size and adjust fitter if needed: the reason for this is
3358 * that in compute_mode_changes we check the native mode (not the pfit
3359 * mode) to see if we can flip rather than do a full mode set. In the
3360 * fastboot case, we'll flip, but if we don't update the pipesrc and
3361 * pfit state, we'll end up with a big fb scanned out into the wrong
3362 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003363 */
3364
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003365 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003366 ((pipe_config->pipe_src_w - 1) << 16) |
3367 (pipe_config->pipe_src_h - 1));
3368
3369 /* on skylake this is done by detaching scalers */
3370 if (INTEL_INFO(dev)->gen >= 9) {
3371 skl_detach_scalers(crtc);
3372
3373 if (pipe_config->pch_pfit.enabled)
3374 skylake_pfit_enable(crtc);
3375 } else if (HAS_PCH_SPLIT(dev)) {
3376 if (pipe_config->pch_pfit.enabled)
3377 ironlake_pfit_enable(crtc);
3378 else if (old_crtc_state->pch_pfit.enabled)
3379 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003380 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003381}
3382
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003383static void intel_fdi_normal_train(struct drm_crtc *crtc)
3384{
3385 struct drm_device *dev = crtc->dev;
3386 struct drm_i915_private *dev_priv = dev->dev_private;
3387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3388 int pipe = intel_crtc->pipe;
3389 u32 reg, temp;
3390
3391 /* enable normal train */
3392 reg = FDI_TX_CTL(pipe);
3393 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003394 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003395 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3396 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003397 } else {
3398 temp &= ~FDI_LINK_TRAIN_NONE;
3399 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003400 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003401 I915_WRITE(reg, temp);
3402
3403 reg = FDI_RX_CTL(pipe);
3404 temp = I915_READ(reg);
3405 if (HAS_PCH_CPT(dev)) {
3406 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3407 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3408 } else {
3409 temp &= ~FDI_LINK_TRAIN_NONE;
3410 temp |= FDI_LINK_TRAIN_NONE;
3411 }
3412 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3413
3414 /* wait one idle pattern time */
3415 POSTING_READ(reg);
3416 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003417
3418 /* IVB wants error correction enabled */
3419 if (IS_IVYBRIDGE(dev))
3420 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3421 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003422}
3423
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424/* The FDI link training functions for ILK/Ibexpeak. */
3425static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3426{
3427 struct drm_device *dev = crtc->dev;
3428 struct drm_i915_private *dev_priv = dev->dev_private;
3429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3430 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003433 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003434 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003435
Adam Jacksone1a44742010-06-25 15:32:14 -04003436 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3437 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_RX_IMR(pipe);
3439 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003440 temp &= ~FDI_RX_SYMBOL_LOCK;
3441 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp);
3443 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003444 udelay(150);
3445
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 reg = FDI_TX_CTL(pipe);
3448 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003449 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003450 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 temp &= ~FDI_LINK_TRAIN_NONE;
3452 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003454
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003457 temp &= ~FDI_LINK_TRAIN_NONE;
3458 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3460
3461 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003462 udelay(150);
3463
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003464 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003465 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3466 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3467 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003468
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003470 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3473
3474 if ((temp & FDI_RX_BIT_LOCK)) {
3475 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003476 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477 break;
3478 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003480 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003481 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482
3483 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003484 reg = FDI_TX_CTL(pipe);
3485 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486 temp &= ~FDI_LINK_TRAIN_NONE;
3487 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003488 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003489
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 reg = FDI_RX_CTL(pipe);
3491 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003492 temp &= ~FDI_LINK_TRAIN_NONE;
3493 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 I915_WRITE(reg, temp);
3495
3496 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003497 udelay(150);
3498
Chris Wilson5eddb702010-09-11 13:48:45 +01003499 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003500 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003501 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3503
3504 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003506 DRM_DEBUG_KMS("FDI train 2 done.\n");
3507 break;
3508 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003509 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003510 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003511 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512
3513 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003514
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515}
3516
Akshay Joshi0206e352011-08-16 15:34:10 -04003517static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3519 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3520 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3521 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3522};
3523
3524/* The FDI link training functions for SNB/Cougarpoint. */
3525static void gen6_fdi_link_train(struct drm_crtc *crtc)
3526{
3527 struct drm_device *dev = crtc->dev;
3528 struct drm_i915_private *dev_priv = dev->dev_private;
3529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3530 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003531 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003532
Adam Jacksone1a44742010-06-25 15:32:14 -04003533 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3534 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 reg = FDI_RX_IMR(pipe);
3536 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003537 temp &= ~FDI_RX_SYMBOL_LOCK;
3538 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003539 I915_WRITE(reg, temp);
3540
3541 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003542 udelay(150);
3543
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003544 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 reg = FDI_TX_CTL(pipe);
3546 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003547 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003548 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003549 temp &= ~FDI_LINK_TRAIN_NONE;
3550 temp |= FDI_LINK_TRAIN_PATTERN_1;
3551 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3552 /* SNB-B */
3553 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003554 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003555
Daniel Vetterd74cf322012-10-26 10:58:13 +02003556 I915_WRITE(FDI_RX_MISC(pipe),
3557 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3558
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 reg = FDI_RX_CTL(pipe);
3560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003561 if (HAS_PCH_CPT(dev)) {
3562 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3563 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3564 } else {
3565 temp &= ~FDI_LINK_TRAIN_NONE;
3566 temp |= FDI_LINK_TRAIN_PATTERN_1;
3567 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3569
3570 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571 udelay(150);
3572
Akshay Joshi0206e352011-08-16 15:34:10 -04003573 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 reg = FDI_TX_CTL(pipe);
3575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 I915_WRITE(reg, temp);
3579
3580 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 udelay(500);
3582
Sean Paulfa37d392012-03-02 12:53:39 -05003583 for (retry = 0; retry < 5; retry++) {
3584 reg = FDI_RX_IIR(pipe);
3585 temp = I915_READ(reg);
3586 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3587 if (temp & FDI_RX_BIT_LOCK) {
3588 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3589 DRM_DEBUG_KMS("FDI train 1 done.\n");
3590 break;
3591 }
3592 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 }
Sean Paulfa37d392012-03-02 12:53:39 -05003594 if (retry < 5)
3595 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 }
3597 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003599
3600 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 reg = FDI_TX_CTL(pipe);
3602 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003603 temp &= ~FDI_LINK_TRAIN_NONE;
3604 temp |= FDI_LINK_TRAIN_PATTERN_2;
3605 if (IS_GEN6(dev)) {
3606 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3607 /* SNB-B */
3608 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3609 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003610 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003611
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 reg = FDI_RX_CTL(pipe);
3613 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003614 if (HAS_PCH_CPT(dev)) {
3615 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3616 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3617 } else {
3618 temp &= ~FDI_LINK_TRAIN_NONE;
3619 temp |= FDI_LINK_TRAIN_PATTERN_2;
3620 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003621 I915_WRITE(reg, temp);
3622
3623 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003624 udelay(150);
3625
Akshay Joshi0206e352011-08-16 15:34:10 -04003626 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003627 reg = FDI_TX_CTL(pipe);
3628 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003629 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3630 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003631 I915_WRITE(reg, temp);
3632
3633 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003634 udelay(500);
3635
Sean Paulfa37d392012-03-02 12:53:39 -05003636 for (retry = 0; retry < 5; retry++) {
3637 reg = FDI_RX_IIR(pipe);
3638 temp = I915_READ(reg);
3639 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3640 if (temp & FDI_RX_SYMBOL_LOCK) {
3641 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3642 DRM_DEBUG_KMS("FDI train 2 done.\n");
3643 break;
3644 }
3645 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003646 }
Sean Paulfa37d392012-03-02 12:53:39 -05003647 if (retry < 5)
3648 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003649 }
3650 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003651 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003652
3653 DRM_DEBUG_KMS("FDI train done.\n");
3654}
3655
Jesse Barnes357555c2011-04-28 15:09:55 -07003656/* Manual link training for Ivy Bridge A0 parts */
3657static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3658{
3659 struct drm_device *dev = crtc->dev;
3660 struct drm_i915_private *dev_priv = dev->dev_private;
3661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3662 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003663 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003664
3665 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3666 for train result */
3667 reg = FDI_RX_IMR(pipe);
3668 temp = I915_READ(reg);
3669 temp &= ~FDI_RX_SYMBOL_LOCK;
3670 temp &= ~FDI_RX_BIT_LOCK;
3671 I915_WRITE(reg, temp);
3672
3673 POSTING_READ(reg);
3674 udelay(150);
3675
Daniel Vetter01a415f2012-10-27 15:58:40 +02003676 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3677 I915_READ(FDI_RX_IIR(pipe)));
3678
Jesse Barnes139ccd32013-08-19 11:04:55 -07003679 /* Try each vswing and preemphasis setting twice before moving on */
3680 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3681 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003682 reg = FDI_TX_CTL(pipe);
3683 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003684 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3685 temp &= ~FDI_TX_ENABLE;
3686 I915_WRITE(reg, temp);
3687
3688 reg = FDI_RX_CTL(pipe);
3689 temp = I915_READ(reg);
3690 temp &= ~FDI_LINK_TRAIN_AUTO;
3691 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3692 temp &= ~FDI_RX_ENABLE;
3693 I915_WRITE(reg, temp);
3694
3695 /* enable CPU FDI TX and PCH FDI RX */
3696 reg = FDI_TX_CTL(pipe);
3697 temp = I915_READ(reg);
3698 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003699 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003701 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003702 temp |= snb_b_fdi_train_param[j/2];
3703 temp |= FDI_COMPOSITE_SYNC;
3704 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3705
3706 I915_WRITE(FDI_RX_MISC(pipe),
3707 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3708
3709 reg = FDI_RX_CTL(pipe);
3710 temp = I915_READ(reg);
3711 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3712 temp |= FDI_COMPOSITE_SYNC;
3713 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3714
3715 POSTING_READ(reg);
3716 udelay(1); /* should be 0.5us */
3717
3718 for (i = 0; i < 4; i++) {
3719 reg = FDI_RX_IIR(pipe);
3720 temp = I915_READ(reg);
3721 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3722
3723 if (temp & FDI_RX_BIT_LOCK ||
3724 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3725 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3726 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3727 i);
3728 break;
3729 }
3730 udelay(1); /* should be 0.5us */
3731 }
3732 if (i == 4) {
3733 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3734 continue;
3735 }
3736
3737 /* Train 2 */
3738 reg = FDI_TX_CTL(pipe);
3739 temp = I915_READ(reg);
3740 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3741 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3742 I915_WRITE(reg, temp);
3743
3744 reg = FDI_RX_CTL(pipe);
3745 temp = I915_READ(reg);
3746 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3747 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003748 I915_WRITE(reg, temp);
3749
3750 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003751 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003752
Jesse Barnes139ccd32013-08-19 11:04:55 -07003753 for (i = 0; i < 4; i++) {
3754 reg = FDI_RX_IIR(pipe);
3755 temp = I915_READ(reg);
3756 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003757
Jesse Barnes139ccd32013-08-19 11:04:55 -07003758 if (temp & FDI_RX_SYMBOL_LOCK ||
3759 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3760 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3761 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3762 i);
3763 goto train_done;
3764 }
3765 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003766 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003767 if (i == 4)
3768 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003769 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003770
Jesse Barnes139ccd32013-08-19 11:04:55 -07003771train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003772 DRM_DEBUG_KMS("FDI train done.\n");
3773}
3774
Daniel Vetter88cefb62012-08-12 19:27:14 +02003775static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003776{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003777 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003779 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003780 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003781
Jesse Barnesc64e3112010-09-10 11:27:03 -07003782
Jesse Barnes0e23b992010-09-10 11:10:00 -07003783 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003784 reg = FDI_RX_CTL(pipe);
3785 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003786 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003787 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003788 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003789 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3790
3791 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003792 udelay(200);
3793
3794 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp | FDI_PCDCLK);
3797
3798 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003799 udelay(200);
3800
Paulo Zanoni20749732012-11-23 15:30:38 -02003801 /* Enable CPU FDI TX PLL, always on for Ironlake */
3802 reg = FDI_TX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3805 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003806
Paulo Zanoni20749732012-11-23 15:30:38 -02003807 POSTING_READ(reg);
3808 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003809 }
3810}
3811
Daniel Vetter88cefb62012-08-12 19:27:14 +02003812static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3813{
3814 struct drm_device *dev = intel_crtc->base.dev;
3815 struct drm_i915_private *dev_priv = dev->dev_private;
3816 int pipe = intel_crtc->pipe;
3817 u32 reg, temp;
3818
3819 /* Switch from PCDclk to Rawclk */
3820 reg = FDI_RX_CTL(pipe);
3821 temp = I915_READ(reg);
3822 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3823
3824 /* Disable CPU FDI TX PLL */
3825 reg = FDI_TX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3828
3829 POSTING_READ(reg);
3830 udelay(100);
3831
3832 reg = FDI_RX_CTL(pipe);
3833 temp = I915_READ(reg);
3834 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3835
3836 /* Wait for the clocks to turn off. */
3837 POSTING_READ(reg);
3838 udelay(100);
3839}
3840
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003841static void ironlake_fdi_disable(struct drm_crtc *crtc)
3842{
3843 struct drm_device *dev = crtc->dev;
3844 struct drm_i915_private *dev_priv = dev->dev_private;
3845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3846 int pipe = intel_crtc->pipe;
3847 u32 reg, temp;
3848
3849 /* disable CPU FDI tx and PCH FDI rx */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3853 POSTING_READ(reg);
3854
3855 reg = FDI_RX_CTL(pipe);
3856 temp = I915_READ(reg);
3857 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003858 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003859 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3860
3861 POSTING_READ(reg);
3862 udelay(100);
3863
3864 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003865 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003866 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003867
3868 /* still set train pattern 1 */
3869 reg = FDI_TX_CTL(pipe);
3870 temp = I915_READ(reg);
3871 temp &= ~FDI_LINK_TRAIN_NONE;
3872 temp |= FDI_LINK_TRAIN_PATTERN_1;
3873 I915_WRITE(reg, temp);
3874
3875 reg = FDI_RX_CTL(pipe);
3876 temp = I915_READ(reg);
3877 if (HAS_PCH_CPT(dev)) {
3878 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3879 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3880 } else {
3881 temp &= ~FDI_LINK_TRAIN_NONE;
3882 temp |= FDI_LINK_TRAIN_PATTERN_1;
3883 }
3884 /* BPC in FDI rx is consistent with that in PIPECONF */
3885 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003886 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003887 I915_WRITE(reg, temp);
3888
3889 POSTING_READ(reg);
3890 udelay(100);
3891}
3892
Chris Wilson5dce5b932014-01-20 10:17:36 +00003893bool intel_has_pending_fb_unpin(struct drm_device *dev)
3894{
3895 struct intel_crtc *crtc;
3896
3897 /* Note that we don't need to be called with mode_config.lock here
3898 * as our list of CRTC objects is static for the lifetime of the
3899 * device and so cannot disappear as we iterate. Similarly, we can
3900 * happily treat the predicates as racy, atomic checks as userspace
3901 * cannot claim and pin a new fb without at least acquring the
3902 * struct_mutex and so serialising with us.
3903 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003904 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003905 if (atomic_read(&crtc->unpin_work_count) == 0)
3906 continue;
3907
3908 if (crtc->unpin_work)
3909 intel_wait_for_vblank(dev, crtc->pipe);
3910
3911 return true;
3912 }
3913
3914 return false;
3915}
3916
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003917static void page_flip_completed(struct intel_crtc *intel_crtc)
3918{
3919 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3920 struct intel_unpin_work *work = intel_crtc->unpin_work;
3921
3922 /* ensure that the unpin work is consistent wrt ->pending. */
3923 smp_rmb();
3924 intel_crtc->unpin_work = NULL;
3925
3926 if (work->event)
3927 drm_send_vblank_event(intel_crtc->base.dev,
3928 intel_crtc->pipe,
3929 work->event);
3930
3931 drm_crtc_vblank_put(&intel_crtc->base);
3932
3933 wake_up_all(&dev_priv->pending_flip_queue);
3934 queue_work(dev_priv->wq, &work->work);
3935
3936 trace_i915_flip_complete(intel_crtc->plane,
3937 work->pending_flip_obj);
3938}
3939
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003940void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003941{
Chris Wilson0f911282012-04-17 10:05:38 +01003942 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003943 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003944
Daniel Vetter2c10d572012-12-20 21:24:07 +01003945 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003946 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3947 !intel_crtc_has_pending_flip(crtc),
3948 60*HZ) == 0)) {
3949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003950
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003951 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003952 if (intel_crtc->unpin_work) {
3953 WARN_ONCE(1, "Removing stuck page flip\n");
3954 page_flip_completed(intel_crtc);
3955 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003956 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003957 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003958
Chris Wilson975d5682014-08-20 13:13:34 +01003959 if (crtc->primary->fb) {
3960 mutex_lock(&dev->struct_mutex);
3961 intel_finish_fb(crtc->primary->fb);
3962 mutex_unlock(&dev->struct_mutex);
3963 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003964}
3965
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003966/* Program iCLKIP clock to the desired frequency */
3967static void lpt_program_iclkip(struct drm_crtc *crtc)
3968{
3969 struct drm_device *dev = crtc->dev;
3970 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003971 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3973 u32 temp;
3974
Ville Syrjäläa5805162015-05-26 20:42:30 +03003975 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003976
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003977 /* It is necessary to ungate the pixclk gate prior to programming
3978 * the divisors, and gate it back when it is done.
3979 */
3980 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3981
3982 /* Disable SSCCTL */
3983 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003984 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3985 SBI_SSCCTL_DISABLE,
3986 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003987
3988 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003989 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990 auxdiv = 1;
3991 divsel = 0x41;
3992 phaseinc = 0x20;
3993 } else {
3994 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003995 * but the adjusted_mode->crtc_clock in in KHz. To get the
3996 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003997 * convert the virtual clock precision to KHz here for higher
3998 * precision.
3999 */
4000 u32 iclk_virtual_root_freq = 172800 * 1000;
4001 u32 iclk_pi_range = 64;
4002 u32 desired_divisor, msb_divisor_value, pi_value;
4003
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004004 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004005 msb_divisor_value = desired_divisor / iclk_pi_range;
4006 pi_value = desired_divisor % iclk_pi_range;
4007
4008 auxdiv = 0;
4009 divsel = msb_divisor_value - 2;
4010 phaseinc = pi_value;
4011 }
4012
4013 /* This should not happen with any sane values */
4014 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4015 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4016 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4017 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4018
4019 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004020 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021 auxdiv,
4022 divsel,
4023 phasedir,
4024 phaseinc);
4025
4026 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004027 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004028 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4029 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4030 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4031 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4032 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4033 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004034 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004035
4036 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004037 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004038 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4039 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004040 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004041
4042 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004043 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004044 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004045 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004046
4047 /* Wait for initialization time */
4048 udelay(24);
4049
4050 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004051
Ville Syrjäläa5805162015-05-26 20:42:30 +03004052 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004053}
4054
Daniel Vetter275f01b22013-05-03 11:49:47 +02004055static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4056 enum pipe pch_transcoder)
4057{
4058 struct drm_device *dev = crtc->base.dev;
4059 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004060 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004061
4062 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4063 I915_READ(HTOTAL(cpu_transcoder)));
4064 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4065 I915_READ(HBLANK(cpu_transcoder)));
4066 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4067 I915_READ(HSYNC(cpu_transcoder)));
4068
4069 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4070 I915_READ(VTOTAL(cpu_transcoder)));
4071 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4072 I915_READ(VBLANK(cpu_transcoder)));
4073 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4074 I915_READ(VSYNC(cpu_transcoder)));
4075 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4076 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4077}
4078
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004079static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004080{
4081 struct drm_i915_private *dev_priv = dev->dev_private;
4082 uint32_t temp;
4083
4084 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004085 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004086 return;
4087
4088 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4089 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4090
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004091 temp &= ~FDI_BC_BIFURCATION_SELECT;
4092 if (enable)
4093 temp |= FDI_BC_BIFURCATION_SELECT;
4094
4095 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004096 I915_WRITE(SOUTH_CHICKEN1, temp);
4097 POSTING_READ(SOUTH_CHICKEN1);
4098}
4099
4100static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4101{
4102 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004103
4104 switch (intel_crtc->pipe) {
4105 case PIPE_A:
4106 break;
4107 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004108 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004109 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004110 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004111 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004112
4113 break;
4114 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004115 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004116
4117 break;
4118 default:
4119 BUG();
4120 }
4121}
4122
Jesse Barnesf67a5592011-01-05 10:31:48 -08004123/*
4124 * Enable PCH resources required for PCH ports:
4125 * - PCH PLLs
4126 * - FDI training & RX/TX
4127 * - update transcoder timings
4128 * - DP transcoding bits
4129 * - transcoder
4130 */
4131static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004132{
4133 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004134 struct drm_i915_private *dev_priv = dev->dev_private;
4135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4136 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004137 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004138
Daniel Vetterab9412b2013-05-03 11:49:46 +02004139 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004140
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004141 if (IS_IVYBRIDGE(dev))
4142 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4143
Daniel Vettercd986ab2012-10-26 10:58:12 +02004144 /* Write the TU size bits before fdi link training, so that error
4145 * detection works. */
4146 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4147 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4148
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004149 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004150 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004151
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004152 /* We need to program the right clock selection before writing the pixel
4153 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004154 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004155 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004156
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004158 temp |= TRANS_DPLL_ENABLE(pipe);
4159 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004160 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004161 temp |= sel;
4162 else
4163 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004165 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004167 /* XXX: pch pll's can be enabled any time before we enable the PCH
4168 * transcoder, and we actually should do this to not upset any PCH
4169 * transcoder that already use the clock when we share it.
4170 *
4171 * Note that enable_shared_dpll tries to do the right thing, but
4172 * get_shared_dpll unconditionally resets the pll - we need that to have
4173 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004174 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004175
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004176 /* set transcoder timing, panel must allow it */
4177 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004178 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004179
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004180 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004181
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004182 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004183 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004184 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004185 reg = TRANS_DP_CTL(pipe);
4186 temp = I915_READ(reg);
4187 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004188 TRANS_DP_SYNC_MASK |
4189 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004190 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004191 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004192
4193 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004194 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004196 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004197
4198 switch (intel_trans_dp_port_sel(crtc)) {
4199 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004200 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004201 break;
4202 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004203 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004204 break;
4205 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 break;
4208 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004209 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004210 }
4211
Chris Wilson5eddb702010-09-11 13:48:45 +01004212 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 }
4214
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004215 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004216}
4217
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004218static void lpt_pch_enable(struct drm_crtc *crtc)
4219{
4220 struct drm_device *dev = crtc->dev;
4221 struct drm_i915_private *dev_priv = dev->dev_private;
4222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004223 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004224
Daniel Vetterab9412b2013-05-03 11:49:46 +02004225 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004226
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004227 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004228
Paulo Zanoni0540e482012-10-31 18:12:40 -02004229 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004230 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004231
Paulo Zanoni937bb612012-10-31 18:12:47 -02004232 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004233}
4234
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004235struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4236 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004237{
Daniel Vettere2b78262013-06-07 23:10:03 +02004238 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004239 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004240 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004241 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004242 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004243
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004244 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4245
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004246 if (HAS_PCH_IBX(dev_priv->dev)) {
4247 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004248 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004249 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004250
Daniel Vetter46edb022013-06-05 13:34:12 +02004251 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4252 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004253
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004254 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004255
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004256 goto found;
4257 }
4258
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304259 if (IS_BROXTON(dev_priv->dev)) {
4260 /* PLL is attached to port in bxt */
4261 struct intel_encoder *encoder;
4262 struct intel_digital_port *intel_dig_port;
4263
4264 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4265 if (WARN_ON(!encoder))
4266 return NULL;
4267
4268 intel_dig_port = enc_to_dig_port(&encoder->base);
4269 /* 1:1 mapping between ports and PLLs */
4270 i = (enum intel_dpll_id)intel_dig_port->port;
4271 pll = &dev_priv->shared_dplls[i];
4272 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4273 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004274 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304275
4276 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004277 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4278 /* Do not consider SPLL */
4279 max = 2;
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304280
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004281 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004282 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004283
4284 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004285 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004286 continue;
4287
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004288 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004289 &shared_dpll[i].hw_state,
4290 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004291 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004292 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004293 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004294 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004295 goto found;
4296 }
4297 }
4298
4299 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004300 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4301 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004302 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004303 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4304 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004305 goto found;
4306 }
4307 }
4308
4309 return NULL;
4310
4311found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004312 if (shared_dpll[i].crtc_mask == 0)
4313 shared_dpll[i].hw_state =
4314 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004315
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004316 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004317 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4318 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004319
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004320 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004321
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004322 return pll;
4323}
4324
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004325static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004326{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004327 struct drm_i915_private *dev_priv = to_i915(state->dev);
4328 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004329 struct intel_shared_dpll *pll;
4330 enum intel_dpll_id i;
4331
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004332 if (!to_intel_atomic_state(state)->dpll_set)
4333 return;
4334
4335 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004336 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4337 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004338 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004339 }
4340}
4341
Daniel Vettera1520312013-05-03 11:49:50 +02004342static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004343{
4344 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004345 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004346 u32 temp;
4347
4348 temp = I915_READ(dslreg);
4349 udelay(500);
4350 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004351 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004352 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004353 }
4354}
4355
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004356static int
4357skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4358 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4359 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004360{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004361 struct intel_crtc_scaler_state *scaler_state =
4362 &crtc_state->scaler_state;
4363 struct intel_crtc *intel_crtc =
4364 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004365 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004366
4367 need_scaling = intel_rotation_90_or_270(rotation) ?
4368 (src_h != dst_w || src_w != dst_h):
4369 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004370
4371 /*
4372 * if plane is being disabled or scaler is no more required or force detach
4373 * - free scaler binded to this plane/crtc
4374 * - in order to do this, update crtc->scaler_usage
4375 *
4376 * Here scaler state in crtc_state is set free so that
4377 * scaler can be assigned to other user. Actual register
4378 * update to free the scaler is done in plane/panel-fit programming.
4379 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4380 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004381 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004382 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004383 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004384 scaler_state->scalers[*scaler_id].in_use = 0;
4385
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004386 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4387 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4388 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004389 scaler_state->scaler_users);
4390 *scaler_id = -1;
4391 }
4392 return 0;
4393 }
4394
4395 /* range checks */
4396 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4397 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4398
4399 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4400 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004401 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004402 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004403 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004404 return -EINVAL;
4405 }
4406
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004407 /* mark this plane as a scaler user in crtc_state */
4408 scaler_state->scaler_users |= (1 << scaler_user);
4409 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4410 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4411 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4412 scaler_state->scaler_users);
4413
4414 return 0;
4415}
4416
4417/**
4418 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4419 *
4420 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004421 *
4422 * Return
4423 * 0 - scaler_usage updated successfully
4424 * error - requested scaling cannot be supported or other error condition
4425 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004426int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004427{
4428 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004429 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430
4431 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4432 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4433
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004434 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004435 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4436 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004437 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004438}
4439
4440/**
4441 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4442 *
4443 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004444 * @plane_state: atomic plane state to update
4445 *
4446 * Return
4447 * 0 - scaler_usage updated successfully
4448 * error - requested scaling cannot be supported or other error condition
4449 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004450static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4451 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004452{
4453
4454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004455 struct intel_plane *intel_plane =
4456 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004457 struct drm_framebuffer *fb = plane_state->base.fb;
4458 int ret;
4459
4460 bool force_detach = !fb || !plane_state->visible;
4461
4462 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4463 intel_plane->base.base.id, intel_crtc->pipe,
4464 drm_plane_index(&intel_plane->base));
4465
4466 ret = skl_update_scaler(crtc_state, force_detach,
4467 drm_plane_index(&intel_plane->base),
4468 &plane_state->scaler_id,
4469 plane_state->base.rotation,
4470 drm_rect_width(&plane_state->src) >> 16,
4471 drm_rect_height(&plane_state->src) >> 16,
4472 drm_rect_width(&plane_state->dst),
4473 drm_rect_height(&plane_state->dst));
4474
4475 if (ret || plane_state->scaler_id < 0)
4476 return ret;
4477
Chandra Kondurua1b22782015-04-07 15:28:45 -07004478 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004479 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004480 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004481 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004482 return -EINVAL;
4483 }
4484
4485 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004486 switch (fb->pixel_format) {
4487 case DRM_FORMAT_RGB565:
4488 case DRM_FORMAT_XBGR8888:
4489 case DRM_FORMAT_XRGB8888:
4490 case DRM_FORMAT_ABGR8888:
4491 case DRM_FORMAT_ARGB8888:
4492 case DRM_FORMAT_XRGB2101010:
4493 case DRM_FORMAT_XBGR2101010:
4494 case DRM_FORMAT_YUYV:
4495 case DRM_FORMAT_YVYU:
4496 case DRM_FORMAT_UYVY:
4497 case DRM_FORMAT_VYUY:
4498 break;
4499 default:
4500 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4501 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4502 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004503 }
4504
Chandra Kondurua1b22782015-04-07 15:28:45 -07004505 return 0;
4506}
4507
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004508static void skylake_scaler_disable(struct intel_crtc *crtc)
4509{
4510 int i;
4511
4512 for (i = 0; i < crtc->num_scalers; i++)
4513 skl_detach_scaler(crtc, i);
4514}
4515
4516static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004517{
4518 struct drm_device *dev = crtc->base.dev;
4519 struct drm_i915_private *dev_priv = dev->dev_private;
4520 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004521 struct intel_crtc_scaler_state *scaler_state =
4522 &crtc->config->scaler_state;
4523
4524 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4525
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004526 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004527 int id;
4528
4529 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4530 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4531 return;
4532 }
4533
4534 id = scaler_state->scaler_id;
4535 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4536 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4537 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4538 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4539
4540 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004541 }
4542}
4543
Jesse Barnesb074cec2013-04-25 12:55:02 -07004544static void ironlake_pfit_enable(struct intel_crtc *crtc)
4545{
4546 struct drm_device *dev = crtc->base.dev;
4547 struct drm_i915_private *dev_priv = dev->dev_private;
4548 int pipe = crtc->pipe;
4549
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004550 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004551 /* Force use of hard-coded filter coefficients
4552 * as some pre-programmed values are broken,
4553 * e.g. x201.
4554 */
4555 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4556 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4557 PF_PIPE_SEL_IVB(pipe));
4558 else
4559 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004560 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4561 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004562 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004563}
4564
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004565void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004566{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004567 struct drm_device *dev = crtc->base.dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004569
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004570 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004571 return;
4572
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004573 /* We can only enable IPS after we enable a plane and wait for a vblank */
4574 intel_wait_for_vblank(dev, crtc->pipe);
4575
Paulo Zanonid77e4532013-09-24 13:52:55 -03004576 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004577 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004578 mutex_lock(&dev_priv->rps.hw_lock);
4579 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4580 mutex_unlock(&dev_priv->rps.hw_lock);
4581 /* Quoting Art Runyan: "its not safe to expect any particular
4582 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004583 * mailbox." Moreover, the mailbox may return a bogus state,
4584 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004585 */
4586 } else {
4587 I915_WRITE(IPS_CTL, IPS_ENABLE);
4588 /* The bit only becomes 1 in the next vblank, so this wait here
4589 * is essentially intel_wait_for_vblank. If we don't have this
4590 * and don't wait for vblanks until the end of crtc_enable, then
4591 * the HW state readout code will complain that the expected
4592 * IPS_CTL value is not the one we read. */
4593 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4594 DRM_ERROR("Timed out waiting for IPS enable\n");
4595 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004596}
4597
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004598void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004599{
4600 struct drm_device *dev = crtc->base.dev;
4601 struct drm_i915_private *dev_priv = dev->dev_private;
4602
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004603 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004604 return;
4605
4606 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004607 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004608 mutex_lock(&dev_priv->rps.hw_lock);
4609 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4610 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004611 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4612 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4613 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004614 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004615 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004616 POSTING_READ(IPS_CTL);
4617 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004618
4619 /* We need to wait for a vblank before we can disable the plane. */
4620 intel_wait_for_vblank(dev, crtc->pipe);
4621}
4622
4623/** Loads the palette/gamma unit for the CRTC with the prepared values */
4624static void intel_crtc_load_lut(struct drm_crtc *crtc)
4625{
4626 struct drm_device *dev = crtc->dev;
4627 struct drm_i915_private *dev_priv = dev->dev_private;
4628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4629 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004630 int i;
4631 bool reenable_ips = false;
4632
4633 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004634 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004635 return;
4636
Imre Deak50360402015-01-16 00:55:16 -08004637 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004638 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004639 assert_dsi_pll_enabled(dev_priv);
4640 else
4641 assert_pll_enabled(dev_priv, pipe);
4642 }
4643
Paulo Zanonid77e4532013-09-24 13:52:55 -03004644 /* Workaround : Do not read or write the pipe palette/gamma data while
4645 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4646 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004647 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004648 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4649 GAMMA_MODE_MODE_SPLIT)) {
4650 hsw_disable_ips(intel_crtc);
4651 reenable_ips = true;
4652 }
4653
4654 for (i = 0; i < 256; i++) {
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004655 u32 palreg;
4656
4657 if (HAS_GMCH_DISPLAY(dev))
4658 palreg = PALETTE(pipe, i);
4659 else
4660 palreg = LGC_PALETTE(pipe, i);
4661
4662 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004663 (intel_crtc->lut_r[i] << 16) |
4664 (intel_crtc->lut_g[i] << 8) |
4665 intel_crtc->lut_b[i]);
4666 }
4667
4668 if (reenable_ips)
4669 hsw_enable_ips(intel_crtc);
4670}
4671
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004672static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004673{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004674 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004675 struct drm_device *dev = intel_crtc->base.dev;
4676 struct drm_i915_private *dev_priv = dev->dev_private;
4677
4678 mutex_lock(&dev->struct_mutex);
4679 dev_priv->mm.interruptible = false;
4680 (void) intel_overlay_switch_off(intel_crtc->overlay);
4681 dev_priv->mm.interruptible = true;
4682 mutex_unlock(&dev->struct_mutex);
4683 }
4684
4685 /* Let userspace switch the overlay on again. In most cases userspace
4686 * has to recompute where to put it anyway.
4687 */
4688}
4689
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004690/**
4691 * intel_post_enable_primary - Perform operations after enabling primary plane
4692 * @crtc: the CRTC whose primary plane was just enabled
4693 *
4694 * Performs potentially sleeping operations that must be done after the primary
4695 * plane is enabled, such as updating FBC and IPS. Note that this may be
4696 * called due to an explicit primary plane update, or due to an implicit
4697 * re-enable that is caused when a sprite plane is updated to no longer
4698 * completely hide the primary plane.
4699 */
4700static void
4701intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004702{
4703 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004704 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4706 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004707
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004708 /*
4709 * BDW signals flip done immediately if the plane
4710 * is disabled, even if the plane enable is already
4711 * armed to occur at the next vblank :(
4712 */
4713 if (IS_BROADWELL(dev))
4714 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004715
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004716 /*
4717 * FIXME IPS should be fine as long as one plane is
4718 * enabled, but in practice it seems to have problems
4719 * when going from primary only to sprite only and vice
4720 * versa.
4721 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004722 hsw_enable_ips(intel_crtc);
4723
Daniel Vetterf99d7062014-06-19 16:01:59 +02004724 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004725 * Gen2 reports pipe underruns whenever all planes are disabled.
4726 * So don't enable underrun reporting before at least some planes
4727 * are enabled.
4728 * FIXME: Need to fix the logic to work when we turn off all planes
4729 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004730 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004731 if (IS_GEN2(dev))
4732 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4733
4734 /* Underruns don't raise interrupts, so check manually. */
4735 if (HAS_GMCH_DISPLAY(dev))
4736 i9xx_check_fifo_underruns(dev_priv);
4737}
4738
4739/**
4740 * intel_pre_disable_primary - Perform operations before disabling primary plane
4741 * @crtc: the CRTC whose primary plane is to be disabled
4742 *
4743 * Performs potentially sleeping operations that must be done before the
4744 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4745 * be called due to an explicit primary plane update, or due to an implicit
4746 * disable that is caused when a sprite plane completely hides the primary
4747 * plane.
4748 */
4749static void
4750intel_pre_disable_primary(struct drm_crtc *crtc)
4751{
4752 struct drm_device *dev = crtc->dev;
4753 struct drm_i915_private *dev_priv = dev->dev_private;
4754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4755 int pipe = intel_crtc->pipe;
4756
4757 /*
4758 * Gen2 reports pipe underruns whenever all planes are disabled.
4759 * So diasble underrun reporting before all the planes get disabled.
4760 * FIXME: Need to fix the logic to work when we turn off all planes
4761 * but leave the pipe running.
4762 */
4763 if (IS_GEN2(dev))
4764 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4765
4766 /*
4767 * Vblank time updates from the shadow to live plane control register
4768 * are blocked if the memory self-refresh mode is active at that
4769 * moment. So to make sure the plane gets truly disabled, disable
4770 * first the self-refresh mode. The self-refresh enable bit in turn
4771 * will be checked/applied by the HW only at the next frame start
4772 * event which is after the vblank start event, so we need to have a
4773 * wait-for-vblank between disabling the plane and the pipe.
4774 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004775 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004776 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004777 dev_priv->wm.vlv.cxsr = false;
4778 intel_wait_for_vblank(dev, pipe);
4779 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004780
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004781 /*
4782 * FIXME IPS should be fine as long as one plane is
4783 * enabled, but in practice it seems to have problems
4784 * when going from primary only to sprite only and vice
4785 * versa.
4786 */
4787 hsw_disable_ips(intel_crtc);
4788}
4789
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004790static void intel_post_plane_update(struct intel_crtc *crtc)
4791{
4792 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4793 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004794 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004795 struct drm_plane *plane;
4796
4797 if (atomic->wait_vblank)
4798 intel_wait_for_vblank(dev, crtc->pipe);
4799
4800 intel_frontbuffer_flip(dev, atomic->fb_bits);
4801
Ville Syrjälä852eb002015-06-24 22:00:07 +03004802 if (atomic->disable_cxsr)
4803 crtc->wm.cxsr_allowed = true;
4804
Ville Syrjäläf015c552015-06-24 22:00:02 +03004805 if (crtc->atomic.update_wm_post)
4806 intel_update_watermarks(&crtc->base);
4807
Paulo Zanonic80ac852015-07-02 19:25:13 -03004808 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004809 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004810
4811 if (atomic->post_enable_primary)
4812 intel_post_enable_primary(&crtc->base);
4813
4814 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4815 intel_update_sprite_watermarks(plane, &crtc->base,
4816 0, 0, 0, false, false);
4817
4818 memset(atomic, 0, sizeof(*atomic));
4819}
4820
4821static void intel_pre_plane_update(struct intel_crtc *crtc)
4822{
4823 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004824 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004825 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4826 struct drm_plane *p;
4827
4828 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004829 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4830 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004831
4832 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004833 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4834 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004835 mutex_unlock(&dev->struct_mutex);
4836 }
4837
4838 if (atomic->wait_for_flips)
4839 intel_crtc_wait_for_pending_flips(&crtc->base);
4840
Paulo Zanonic80ac852015-07-02 19:25:13 -03004841 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004842 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004843
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004844 if (crtc->atomic.disable_ips)
4845 hsw_disable_ips(crtc);
4846
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004847 if (atomic->pre_disable_primary)
4848 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004849
4850 if (atomic->disable_cxsr) {
4851 crtc->wm.cxsr_allowed = false;
4852 intel_set_memory_cxsr(dev_priv, false);
4853 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004854}
4855
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004856static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004857{
4858 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004860 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004861 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004862
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004863 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004864
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004865 drm_for_each_plane_mask(p, dev, plane_mask)
4866 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004867
Daniel Vetterf99d7062014-06-19 16:01:59 +02004868 /*
4869 * FIXME: Once we grow proper nuclear flip support out of this we need
4870 * to compute the mask of flip planes precisely. For the time being
4871 * consider this a flip to a NULL plane.
4872 */
4873 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004874}
4875
Jesse Barnesf67a5592011-01-05 10:31:48 -08004876static void ironlake_crtc_enable(struct drm_crtc *crtc)
4877{
4878 struct drm_device *dev = crtc->dev;
4879 struct drm_i915_private *dev_priv = dev->dev_private;
4880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004881 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004882 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004883
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004884 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004885 return;
4886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004887 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004888 intel_prepare_shared_dpll(intel_crtc);
4889
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004890 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304891 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004892
4893 intel_set_pipe_timings(intel_crtc);
4894
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004895 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004896 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004897 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004898 }
4899
4900 ironlake_set_pipeconf(crtc);
4901
Jesse Barnesf67a5592011-01-05 10:31:48 -08004902 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004903
Daniel Vettera72e4c92014-09-30 10:56:47 +02004904 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4905 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004906
Daniel Vetterf6736a12013-06-05 13:34:30 +02004907 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004908 if (encoder->pre_enable)
4909 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004910
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004911 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004912 /* Note: FDI PLL enabling _must_ be done before we enable the
4913 * cpu pipes, hence this is separate from all the other fdi/pch
4914 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004915 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004916 } else {
4917 assert_fdi_tx_disabled(dev_priv, pipe);
4918 assert_fdi_rx_disabled(dev_priv, pipe);
4919 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004920
Jesse Barnesb074cec2013-04-25 12:55:02 -07004921 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004922
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004923 /*
4924 * On ILK+ LUT must be loaded before the pipe is running but with
4925 * clocks enabled
4926 */
4927 intel_crtc_load_lut(crtc);
4928
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004929 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004930 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004931
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004932 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004933 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004934
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004935 assert_vblank_disabled(crtc);
4936 drm_crtc_vblank_on(crtc);
4937
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004938 for_each_encoder_on_crtc(dev, crtc, encoder)
4939 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004940
4941 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004942 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004943}
4944
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004945/* IPS only exists on ULT machines and is tied to pipe A. */
4946static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4947{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004948 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004949}
4950
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951static void haswell_crtc_enable(struct drm_crtc *crtc)
4952{
4953 struct drm_device *dev = crtc->dev;
4954 struct drm_i915_private *dev_priv = dev->dev_private;
4955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4956 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004957 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4958 struct intel_crtc_state *pipe_config =
4959 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304960 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004961
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004962 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004963 return;
4964
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004965 if (intel_crtc_to_shared_dpll(intel_crtc))
4966 intel_enable_shared_dpll(intel_crtc);
4967
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004968 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304969 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004970
4971 intel_set_pipe_timings(intel_crtc);
4972
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004973 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4974 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4975 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004976 }
4977
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004978 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004979 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004980 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004981 }
4982
4983 haswell_set_pipeconf(crtc);
4984
4985 intel_set_pipe_csc(crtc);
4986
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004987 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004988
Daniel Vettera72e4c92014-09-30 10:56:47 +02004989 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304990 for_each_encoder_on_crtc(dev, crtc, encoder) {
4991 if (encoder->pre_pll_enable)
4992 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004993 if (encoder->pre_enable)
4994 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304995 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004997 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004998 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4999 true);
Imre Deak4fe94672014-06-25 22:01:49 +03005000 dev_priv->display.fdi_link_train(crtc);
5001 }
5002
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305003 if (!is_dsi)
5004 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005005
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005006 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005007 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005008 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005009 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005010
5011 /*
5012 * On ILK+ LUT must be loaded before the pipe is running but with
5013 * clocks enabled
5014 */
5015 intel_crtc_load_lut(crtc);
5016
Paulo Zanoni1f544382012-10-24 11:32:00 -02005017 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305018 if (!is_dsi)
5019 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005020
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005021 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005022 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005023
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005024 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005025 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005026
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305027 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10005028 intel_ddi_set_vc_payload_alloc(crtc, true);
5029
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005030 assert_vblank_disabled(crtc);
5031 drm_crtc_vblank_on(crtc);
5032
Jani Nikula8807e552013-08-30 19:40:32 +03005033 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005034 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005035 intel_opregion_notify_encoder(encoder, true);
5036 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005037
Paulo Zanonie4916942013-09-20 16:21:19 -03005038 /* If we change the relative order between pipe/planes enabling, we need
5039 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005040 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5041 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5042 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5043 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5044 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005045}
5046
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005047static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005048{
5049 struct drm_device *dev = crtc->base.dev;
5050 struct drm_i915_private *dev_priv = dev->dev_private;
5051 int pipe = crtc->pipe;
5052
5053 /* To avoid upsetting the power well on haswell only disable the pfit if
5054 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005055 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005056 I915_WRITE(PF_CTL(pipe), 0);
5057 I915_WRITE(PF_WIN_POS(pipe), 0);
5058 I915_WRITE(PF_WIN_SZ(pipe), 0);
5059 }
5060}
5061
Jesse Barnes6be4a602010-09-10 10:26:01 -07005062static void ironlake_crtc_disable(struct drm_crtc *crtc)
5063{
5064 struct drm_device *dev = crtc->dev;
5065 struct drm_i915_private *dev_priv = dev->dev_private;
5066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005067 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005068 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005069 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005070
Daniel Vetterea9d7582012-07-10 10:42:52 +02005071 for_each_encoder_on_crtc(dev, crtc, encoder)
5072 encoder->disable(encoder);
5073
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005074 drm_crtc_vblank_off(crtc);
5075 assert_vblank_disabled(crtc);
5076
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005077 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005078 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005079
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005080 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005081
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005082 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005083
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005084 if (intel_crtc->config->has_pch_encoder)
5085 ironlake_fdi_disable(crtc);
5086
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005087 for_each_encoder_on_crtc(dev, crtc, encoder)
5088 if (encoder->post_disable)
5089 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005090
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005091 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005092 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005093
Daniel Vetterd925c592013-06-05 13:34:04 +02005094 if (HAS_PCH_CPT(dev)) {
5095 /* disable TRANS_DP_CTL */
5096 reg = TRANS_DP_CTL(pipe);
5097 temp = I915_READ(reg);
5098 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5099 TRANS_DP_PORT_SEL_MASK);
5100 temp |= TRANS_DP_PORT_SEL_NONE;
5101 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005102
Daniel Vetterd925c592013-06-05 13:34:04 +02005103 /* disable DPLL_SEL */
5104 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005105 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005106 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005107 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005108
Daniel Vetterd925c592013-06-05 13:34:04 +02005109 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005110 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005111}
5112
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005113static void haswell_crtc_disable(struct drm_crtc *crtc)
5114{
5115 struct drm_device *dev = crtc->dev;
5116 struct drm_i915_private *dev_priv = dev->dev_private;
5117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5118 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005119 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305120 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005121
Jani Nikula8807e552013-08-30 19:40:32 +03005122 for_each_encoder_on_crtc(dev, crtc, encoder) {
5123 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005124 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005125 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005126
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005127 drm_crtc_vblank_off(crtc);
5128 assert_vblank_disabled(crtc);
5129
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005130 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005131 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5132 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005133 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005134
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005135 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005136 intel_ddi_set_vc_payload_alloc(crtc, false);
5137
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305138 if (!is_dsi)
5139 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005140
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005141 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005142 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005143 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005144 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005145
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305146 if (!is_dsi)
5147 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005148
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005149 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005150 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005151 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005152 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005153
Imre Deak97b040a2014-06-25 22:01:50 +03005154 for_each_encoder_on_crtc(dev, crtc, encoder)
5155 if (encoder->post_disable)
5156 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005157}
5158
Jesse Barnes2dd24552013-04-25 12:55:01 -07005159static void i9xx_pfit_enable(struct intel_crtc *crtc)
5160{
5161 struct drm_device *dev = crtc->base.dev;
5162 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005163 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005164
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005165 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005166 return;
5167
Daniel Vetterc0b03412013-05-28 12:05:54 +02005168 /*
5169 * The panel fitter should only be adjusted whilst the pipe is disabled,
5170 * according to register description and PRM.
5171 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005172 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5173 assert_pipe_disabled(dev_priv, crtc->pipe);
5174
Jesse Barnesb074cec2013-04-25 12:55:02 -07005175 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5176 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005177
5178 /* Border color in case we don't scale up to the full screen. Black by
5179 * default, change to something else for debugging. */
5180 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005181}
5182
Dave Airlied05410f2014-06-05 13:22:59 +10005183static enum intel_display_power_domain port_to_power_domain(enum port port)
5184{
5185 switch (port) {
5186 case PORT_A:
5187 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5188 case PORT_B:
5189 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5190 case PORT_C:
5191 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5192 case PORT_D:
5193 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005194 case PORT_E:
5195 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005196 default:
5197 WARN_ON_ONCE(1);
5198 return POWER_DOMAIN_PORT_OTHER;
5199 }
5200}
5201
Imre Deak77d22dc2014-03-05 16:20:52 +02005202#define for_each_power_domain(domain, mask) \
5203 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5204 if ((1 << (domain)) & (mask))
5205
Imre Deak319be8a2014-03-04 19:22:57 +02005206enum intel_display_power_domain
5207intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005208{
Imre Deak319be8a2014-03-04 19:22:57 +02005209 struct drm_device *dev = intel_encoder->base.dev;
5210 struct intel_digital_port *intel_dig_port;
5211
5212 switch (intel_encoder->type) {
5213 case INTEL_OUTPUT_UNKNOWN:
5214 /* Only DDI platforms should ever use this output type */
5215 WARN_ON_ONCE(!HAS_DDI(dev));
5216 case INTEL_OUTPUT_DISPLAYPORT:
5217 case INTEL_OUTPUT_HDMI:
5218 case INTEL_OUTPUT_EDP:
5219 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005220 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005221 case INTEL_OUTPUT_DP_MST:
5222 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5223 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005224 case INTEL_OUTPUT_ANALOG:
5225 return POWER_DOMAIN_PORT_CRT;
5226 case INTEL_OUTPUT_DSI:
5227 return POWER_DOMAIN_PORT_DSI;
5228 default:
5229 return POWER_DOMAIN_PORT_OTHER;
5230 }
5231}
5232
5233static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5234{
5235 struct drm_device *dev = crtc->dev;
5236 struct intel_encoder *intel_encoder;
5237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5238 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005239 unsigned long mask;
5240 enum transcoder transcoder;
5241
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005242 if (!crtc->state->active)
5243 return 0;
5244
Imre Deak77d22dc2014-03-05 16:20:52 +02005245 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5246
5247 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5248 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005249 if (intel_crtc->config->pch_pfit.enabled ||
5250 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005251 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5252
Imre Deak319be8a2014-03-04 19:22:57 +02005253 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5254 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5255
Imre Deak77d22dc2014-03-05 16:20:52 +02005256 return mask;
5257}
5258
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005259static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5260{
5261 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5263 enum intel_display_power_domain domain;
5264 unsigned long domains, new_domains, old_domains;
5265
5266 old_domains = intel_crtc->enabled_power_domains;
5267 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5268
5269 domains = new_domains & ~old_domains;
5270
5271 for_each_power_domain(domain, domains)
5272 intel_display_power_get(dev_priv, domain);
5273
5274 return old_domains & ~new_domains;
5275}
5276
5277static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5278 unsigned long domains)
5279{
5280 enum intel_display_power_domain domain;
5281
5282 for_each_power_domain(domain, domains)
5283 intel_display_power_put(dev_priv, domain);
5284}
5285
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005286static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005287{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005288 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005289 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005290 unsigned long put_domains[I915_MAX_PIPES] = {};
5291 struct drm_crtc_state *crtc_state;
5292 struct drm_crtc *crtc;
5293 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005294
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005295 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5296 if (needs_modeset(crtc->state))
5297 put_domains[to_intel_crtc(crtc)->pipe] =
5298 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005299 }
5300
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005301 if (dev_priv->display.modeset_commit_cdclk) {
5302 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5303
5304 if (cdclk != dev_priv->cdclk_freq &&
5305 !WARN_ON(!state->allow_modeset))
5306 dev_priv->display.modeset_commit_cdclk(state);
5307 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005308
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005309 for (i = 0; i < I915_MAX_PIPES; i++)
5310 if (put_domains[i])
5311 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005312}
5313
Mika Kaholaadafdc62015-08-18 14:36:59 +03005314static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5315{
5316 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5317
5318 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5319 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5320 return max_cdclk_freq;
5321 else if (IS_CHERRYVIEW(dev_priv))
5322 return max_cdclk_freq*95/100;
5323 else if (INTEL_INFO(dev_priv)->gen < 4)
5324 return 2*max_cdclk_freq*90/100;
5325 else
5326 return max_cdclk_freq*90/100;
5327}
5328
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005329static void intel_update_max_cdclk(struct drm_device *dev)
5330{
5331 struct drm_i915_private *dev_priv = dev->dev_private;
5332
5333 if (IS_SKYLAKE(dev)) {
5334 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5335
5336 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5337 dev_priv->max_cdclk_freq = 675000;
5338 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5339 dev_priv->max_cdclk_freq = 540000;
5340 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5341 dev_priv->max_cdclk_freq = 450000;
5342 else
5343 dev_priv->max_cdclk_freq = 337500;
5344 } else if (IS_BROADWELL(dev)) {
5345 /*
5346 * FIXME with extra cooling we can allow
5347 * 540 MHz for ULX and 675 Mhz for ULT.
5348 * How can we know if extra cooling is
5349 * available? PCI ID, VTB, something else?
5350 */
5351 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5352 dev_priv->max_cdclk_freq = 450000;
5353 else if (IS_BDW_ULX(dev))
5354 dev_priv->max_cdclk_freq = 450000;
5355 else if (IS_BDW_ULT(dev))
5356 dev_priv->max_cdclk_freq = 540000;
5357 else
5358 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005359 } else if (IS_CHERRYVIEW(dev)) {
5360 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005361 } else if (IS_VALLEYVIEW(dev)) {
5362 dev_priv->max_cdclk_freq = 400000;
5363 } else {
5364 /* otherwise assume cdclk is fixed */
5365 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5366 }
5367
Mika Kaholaadafdc62015-08-18 14:36:59 +03005368 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5369
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005370 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5371 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005372
5373 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5374 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005375}
5376
5377static void intel_update_cdclk(struct drm_device *dev)
5378{
5379 struct drm_i915_private *dev_priv = dev->dev_private;
5380
5381 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5382 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5383 dev_priv->cdclk_freq);
5384
5385 /*
5386 * Program the gmbus_freq based on the cdclk frequency.
5387 * BSpec erroneously claims we should aim for 4MHz, but
5388 * in fact 1MHz is the correct frequency.
5389 */
5390 if (IS_VALLEYVIEW(dev)) {
5391 /*
5392 * Program the gmbus_freq based on the cdclk frequency.
5393 * BSpec erroneously claims we should aim for 4MHz, but
5394 * in fact 1MHz is the correct frequency.
5395 */
5396 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5397 }
5398
5399 if (dev_priv->max_cdclk_freq == 0)
5400 intel_update_max_cdclk(dev);
5401}
5402
Damien Lespiau70d0c572015-06-04 18:21:29 +01005403static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305404{
5405 struct drm_i915_private *dev_priv = dev->dev_private;
5406 uint32_t divider;
5407 uint32_t ratio;
5408 uint32_t current_freq;
5409 int ret;
5410
5411 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5412 switch (frequency) {
5413 case 144000:
5414 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5415 ratio = BXT_DE_PLL_RATIO(60);
5416 break;
5417 case 288000:
5418 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5419 ratio = BXT_DE_PLL_RATIO(60);
5420 break;
5421 case 384000:
5422 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5423 ratio = BXT_DE_PLL_RATIO(60);
5424 break;
5425 case 576000:
5426 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5427 ratio = BXT_DE_PLL_RATIO(60);
5428 break;
5429 case 624000:
5430 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5431 ratio = BXT_DE_PLL_RATIO(65);
5432 break;
5433 case 19200:
5434 /*
5435 * Bypass frequency with DE PLL disabled. Init ratio, divider
5436 * to suppress GCC warning.
5437 */
5438 ratio = 0;
5439 divider = 0;
5440 break;
5441 default:
5442 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5443
5444 return;
5445 }
5446
5447 mutex_lock(&dev_priv->rps.hw_lock);
5448 /* Inform power controller of upcoming frequency change */
5449 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5450 0x80000000);
5451 mutex_unlock(&dev_priv->rps.hw_lock);
5452
5453 if (ret) {
5454 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5455 ret, frequency);
5456 return;
5457 }
5458
5459 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5460 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5461 current_freq = current_freq * 500 + 1000;
5462
5463 /*
5464 * DE PLL has to be disabled when
5465 * - setting to 19.2MHz (bypass, PLL isn't used)
5466 * - before setting to 624MHz (PLL needs toggling)
5467 * - before setting to any frequency from 624MHz (PLL needs toggling)
5468 */
5469 if (frequency == 19200 || frequency == 624000 ||
5470 current_freq == 624000) {
5471 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5472 /* Timeout 200us */
5473 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5474 1))
5475 DRM_ERROR("timout waiting for DE PLL unlock\n");
5476 }
5477
5478 if (frequency != 19200) {
5479 uint32_t val;
5480
5481 val = I915_READ(BXT_DE_PLL_CTL);
5482 val &= ~BXT_DE_PLL_RATIO_MASK;
5483 val |= ratio;
5484 I915_WRITE(BXT_DE_PLL_CTL, val);
5485
5486 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5487 /* Timeout 200us */
5488 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5489 DRM_ERROR("timeout waiting for DE PLL lock\n");
5490
5491 val = I915_READ(CDCLK_CTL);
5492 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5493 val |= divider;
5494 /*
5495 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5496 * enable otherwise.
5497 */
5498 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5499 if (frequency >= 500000)
5500 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5501
5502 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5503 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5504 val |= (frequency - 1000) / 500;
5505 I915_WRITE(CDCLK_CTL, val);
5506 }
5507
5508 mutex_lock(&dev_priv->rps.hw_lock);
5509 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5510 DIV_ROUND_UP(frequency, 25000));
5511 mutex_unlock(&dev_priv->rps.hw_lock);
5512
5513 if (ret) {
5514 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5515 ret, frequency);
5516 return;
5517 }
5518
Damien Lespiaua47871b2015-06-04 18:21:34 +01005519 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305520}
5521
5522void broxton_init_cdclk(struct drm_device *dev)
5523{
5524 struct drm_i915_private *dev_priv = dev->dev_private;
5525 uint32_t val;
5526
5527 /*
5528 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5529 * or else the reset will hang because there is no PCH to respond.
5530 * Move the handshake programming to initialization sequence.
5531 * Previously was left up to BIOS.
5532 */
5533 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5534 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5535 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5536
5537 /* Enable PG1 for cdclk */
5538 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5539
5540 /* check if cd clock is enabled */
5541 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5542 DRM_DEBUG_KMS("Display already initialized\n");
5543 return;
5544 }
5545
5546 /*
5547 * FIXME:
5548 * - The initial CDCLK needs to be read from VBT.
5549 * Need to make this change after VBT has changes for BXT.
5550 * - check if setting the max (or any) cdclk freq is really necessary
5551 * here, it belongs to modeset time
5552 */
5553 broxton_set_cdclk(dev, 624000);
5554
5555 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005556 POSTING_READ(DBUF_CTL);
5557
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305558 udelay(10);
5559
5560 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5561 DRM_ERROR("DBuf power enable timeout!\n");
5562}
5563
5564void broxton_uninit_cdclk(struct drm_device *dev)
5565{
5566 struct drm_i915_private *dev_priv = dev->dev_private;
5567
5568 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005569 POSTING_READ(DBUF_CTL);
5570
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305571 udelay(10);
5572
5573 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5574 DRM_ERROR("DBuf power disable timeout!\n");
5575
5576 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5577 broxton_set_cdclk(dev, 19200);
5578
5579 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5580}
5581
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005582static const struct skl_cdclk_entry {
5583 unsigned int freq;
5584 unsigned int vco;
5585} skl_cdclk_frequencies[] = {
5586 { .freq = 308570, .vco = 8640 },
5587 { .freq = 337500, .vco = 8100 },
5588 { .freq = 432000, .vco = 8640 },
5589 { .freq = 450000, .vco = 8100 },
5590 { .freq = 540000, .vco = 8100 },
5591 { .freq = 617140, .vco = 8640 },
5592 { .freq = 675000, .vco = 8100 },
5593};
5594
5595static unsigned int skl_cdclk_decimal(unsigned int freq)
5596{
5597 return (freq - 1000) / 500;
5598}
5599
5600static unsigned int skl_cdclk_get_vco(unsigned int freq)
5601{
5602 unsigned int i;
5603
5604 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5605 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5606
5607 if (e->freq == freq)
5608 return e->vco;
5609 }
5610
5611 return 8100;
5612}
5613
5614static void
5615skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5616{
5617 unsigned int min_freq;
5618 u32 val;
5619
5620 /* select the minimum CDCLK before enabling DPLL 0 */
5621 val = I915_READ(CDCLK_CTL);
5622 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5623 val |= CDCLK_FREQ_337_308;
5624
5625 if (required_vco == 8640)
5626 min_freq = 308570;
5627 else
5628 min_freq = 337500;
5629
5630 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5631
5632 I915_WRITE(CDCLK_CTL, val);
5633 POSTING_READ(CDCLK_CTL);
5634
5635 /*
5636 * We always enable DPLL0 with the lowest link rate possible, but still
5637 * taking into account the VCO required to operate the eDP panel at the
5638 * desired frequency. The usual DP link rates operate with a VCO of
5639 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5640 * The modeset code is responsible for the selection of the exact link
5641 * rate later on, with the constraint of choosing a frequency that
5642 * works with required_vco.
5643 */
5644 val = I915_READ(DPLL_CTRL1);
5645
5646 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5647 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5648 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5649 if (required_vco == 8640)
5650 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5651 SKL_DPLL0);
5652 else
5653 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5654 SKL_DPLL0);
5655
5656 I915_WRITE(DPLL_CTRL1, val);
5657 POSTING_READ(DPLL_CTRL1);
5658
5659 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5660
5661 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5662 DRM_ERROR("DPLL0 not locked\n");
5663}
5664
5665static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5666{
5667 int ret;
5668 u32 val;
5669
5670 /* inform PCU we want to change CDCLK */
5671 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5672 mutex_lock(&dev_priv->rps.hw_lock);
5673 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5674 mutex_unlock(&dev_priv->rps.hw_lock);
5675
5676 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5677}
5678
5679static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5680{
5681 unsigned int i;
5682
5683 for (i = 0; i < 15; i++) {
5684 if (skl_cdclk_pcu_ready(dev_priv))
5685 return true;
5686 udelay(10);
5687 }
5688
5689 return false;
5690}
5691
5692static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5693{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005694 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005695 u32 freq_select, pcu_ack;
5696
5697 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5698
5699 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5700 DRM_ERROR("failed to inform PCU about cdclk change\n");
5701 return;
5702 }
5703
5704 /* set CDCLK_CTL */
5705 switch(freq) {
5706 case 450000:
5707 case 432000:
5708 freq_select = CDCLK_FREQ_450_432;
5709 pcu_ack = 1;
5710 break;
5711 case 540000:
5712 freq_select = CDCLK_FREQ_540;
5713 pcu_ack = 2;
5714 break;
5715 case 308570:
5716 case 337500:
5717 default:
5718 freq_select = CDCLK_FREQ_337_308;
5719 pcu_ack = 0;
5720 break;
5721 case 617140:
5722 case 675000:
5723 freq_select = CDCLK_FREQ_675_617;
5724 pcu_ack = 3;
5725 break;
5726 }
5727
5728 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5729 POSTING_READ(CDCLK_CTL);
5730
5731 /* inform PCU of the change */
5732 mutex_lock(&dev_priv->rps.hw_lock);
5733 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5734 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005735
5736 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005737}
5738
5739void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5740{
5741 /* disable DBUF power */
5742 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5743 POSTING_READ(DBUF_CTL);
5744
5745 udelay(10);
5746
5747 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5748 DRM_ERROR("DBuf power disable timeout\n");
5749
Animesh Manna4e961e42015-08-26 01:36:08 +05305750 /*
5751 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5752 */
5753 if (dev_priv->csr.dmc_payload) {
5754 /* disable DPLL0 */
5755 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5756 ~LCPLL_PLL_ENABLE);
5757 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5758 DRM_ERROR("Couldn't disable DPLL0\n");
5759 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005760
5761 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5762}
5763
5764void skl_init_cdclk(struct drm_i915_private *dev_priv)
5765{
5766 u32 val;
5767 unsigned int required_vco;
5768
5769 /* enable PCH reset handshake */
5770 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5771 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5772
5773 /* enable PG1 and Misc I/O */
5774 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5775
Gary Wang39d9b852015-08-28 16:40:34 +08005776 /* DPLL0 not enabled (happens on early BIOS versions) */
5777 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5778 /* enable DPLL0 */
5779 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5780 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005781 }
5782
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005783 /* set CDCLK to the frequency the BIOS chose */
5784 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5785
5786 /* enable DBUF power */
5787 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5788 POSTING_READ(DBUF_CTL);
5789
5790 udelay(10);
5791
5792 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5793 DRM_ERROR("DBuf power enable timeout\n");
5794}
5795
Jesse Barnes30a970c2013-11-04 13:48:12 -08005796/* Adjust CDclk dividers to allow high res or save power if possible */
5797static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5798{
5799 struct drm_i915_private *dev_priv = dev->dev_private;
5800 u32 val, cmd;
5801
Vandana Kannan164dfd22014-11-24 13:37:41 +05305802 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5803 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005804
Ville Syrjälädfcab172014-06-13 13:37:47 +03005805 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005806 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005807 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005808 cmd = 1;
5809 else
5810 cmd = 0;
5811
5812 mutex_lock(&dev_priv->rps.hw_lock);
5813 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5814 val &= ~DSPFREQGUAR_MASK;
5815 val |= (cmd << DSPFREQGUAR_SHIFT);
5816 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5817 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5818 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5819 50)) {
5820 DRM_ERROR("timed out waiting for CDclk change\n");
5821 }
5822 mutex_unlock(&dev_priv->rps.hw_lock);
5823
Ville Syrjälä54433e92015-05-26 20:42:31 +03005824 mutex_lock(&dev_priv->sb_lock);
5825
Ville Syrjälädfcab172014-06-13 13:37:47 +03005826 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005827 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005828
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005829 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005830
Jesse Barnes30a970c2013-11-04 13:48:12 -08005831 /* adjust cdclk divider */
5832 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005833 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005834 val |= divider;
5835 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005836
5837 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005838 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005839 50))
5840 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005841 }
5842
Jesse Barnes30a970c2013-11-04 13:48:12 -08005843 /* adjust self-refresh exit latency value */
5844 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5845 val &= ~0x7f;
5846
5847 /*
5848 * For high bandwidth configs, we set a higher latency in the bunit
5849 * so that the core display fetch happens in time to avoid underruns.
5850 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005851 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005852 val |= 4500 / 250; /* 4.5 usec */
5853 else
5854 val |= 3000 / 250; /* 3.0 usec */
5855 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005856
Ville Syrjäläa5805162015-05-26 20:42:30 +03005857 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005858
Ville Syrjäläb6283052015-06-03 15:45:07 +03005859 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005860}
5861
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005862static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5863{
5864 struct drm_i915_private *dev_priv = dev->dev_private;
5865 u32 val, cmd;
5866
Vandana Kannan164dfd22014-11-24 13:37:41 +05305867 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5868 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005869
5870 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005871 case 333333:
5872 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005873 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005874 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005875 break;
5876 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005877 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005878 return;
5879 }
5880
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005881 /*
5882 * Specs are full of misinformation, but testing on actual
5883 * hardware has shown that we just need to write the desired
5884 * CCK divider into the Punit register.
5885 */
5886 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5887
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005888 mutex_lock(&dev_priv->rps.hw_lock);
5889 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5890 val &= ~DSPFREQGUAR_MASK_CHV;
5891 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5892 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5893 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5894 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5895 50)) {
5896 DRM_ERROR("timed out waiting for CDclk change\n");
5897 }
5898 mutex_unlock(&dev_priv->rps.hw_lock);
5899
Ville Syrjäläb6283052015-06-03 15:45:07 +03005900 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005901}
5902
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5904 int max_pixclk)
5905{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005906 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005907 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005908
Jesse Barnes30a970c2013-11-04 13:48:12 -08005909 /*
5910 * Really only a few cases to deal with, as only 4 CDclks are supported:
5911 * 200MHz
5912 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005913 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005914 * 400MHz (VLV only)
5915 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5916 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005917 *
5918 * We seem to get an unstable or solid color picture at 200MHz.
5919 * Not sure what's wrong. For now use 200MHz only when all pipes
5920 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005922 if (!IS_CHERRYVIEW(dev_priv) &&
5923 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005924 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005925 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005926 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005927 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005928 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005929 else
5930 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005931}
5932
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305933static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5934 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005935{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305936 /*
5937 * FIXME:
5938 * - remove the guardband, it's not needed on BXT
5939 * - set 19.2MHz bypass frequency if there are no active pipes
5940 */
5941 if (max_pixclk > 576000*9/10)
5942 return 624000;
5943 else if (max_pixclk > 384000*9/10)
5944 return 576000;
5945 else if (max_pixclk > 288000*9/10)
5946 return 384000;
5947 else if (max_pixclk > 144000*9/10)
5948 return 288000;
5949 else
5950 return 144000;
5951}
5952
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005953/* Compute the max pixel clock for new configuration. Uses atomic state if
5954 * that's non-NULL, look at current state otherwise. */
5955static int intel_mode_max_pixclk(struct drm_device *dev,
5956 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005957{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005958 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005959 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005960 int max_pixclk = 0;
5961
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005962 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005963 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005964 if (IS_ERR(crtc_state))
5965 return PTR_ERR(crtc_state);
5966
5967 if (!crtc_state->base.enable)
5968 continue;
5969
5970 max_pixclk = max(max_pixclk,
5971 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005972 }
5973
5974 return max_pixclk;
5975}
5976
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005977static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005978{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005979 struct drm_device *dev = state->dev;
5980 struct drm_i915_private *dev_priv = dev->dev_private;
5981 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005982
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005983 if (max_pixclk < 0)
5984 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005985
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005986 to_intel_atomic_state(state)->cdclk =
5987 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305988
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005989 return 0;
5990}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005991
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005992static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5993{
5994 struct drm_device *dev = state->dev;
5995 struct drm_i915_private *dev_priv = dev->dev_private;
5996 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005997
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005998 if (max_pixclk < 0)
5999 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006000
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006001 to_intel_atomic_state(state)->cdclk =
6002 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006003
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006004 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006005}
6006
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006007static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6008{
6009 unsigned int credits, default_credits;
6010
6011 if (IS_CHERRYVIEW(dev_priv))
6012 default_credits = PFI_CREDIT(12);
6013 else
6014 default_credits = PFI_CREDIT(8);
6015
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006016 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006017 /* CHV suggested value is 31 or 63 */
6018 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006019 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006020 else
6021 credits = PFI_CREDIT(15);
6022 } else {
6023 credits = default_credits;
6024 }
6025
6026 /*
6027 * WA - write default credits before re-programming
6028 * FIXME: should we also set the resend bit here?
6029 */
6030 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6031 default_credits);
6032
6033 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6034 credits | PFI_CREDIT_RESEND);
6035
6036 /*
6037 * FIXME is this guaranteed to clear
6038 * immediately or should we poll for it?
6039 */
6040 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6041}
6042
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006043static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006044{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006045 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006046 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006047 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006048
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006049 /*
6050 * FIXME: We can end up here with all power domains off, yet
6051 * with a CDCLK frequency other than the minimum. To account
6052 * for this take the PIPE-A power domain, which covers the HW
6053 * blocks needed for the following programming. This can be
6054 * removed once it's guaranteed that we get here either with
6055 * the minimum CDCLK set, or the required power domains
6056 * enabled.
6057 */
6058 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006059
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006060 if (IS_CHERRYVIEW(dev))
6061 cherryview_set_cdclk(dev, req_cdclk);
6062 else
6063 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006064
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006065 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006066
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006067 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006068}
6069
Jesse Barnes89b667f2013-04-18 14:51:36 -07006070static void valleyview_crtc_enable(struct drm_crtc *crtc)
6071{
6072 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006073 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6075 struct intel_encoder *encoder;
6076 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006077 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006078
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006079 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006080 return;
6081
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006082 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306083
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006084 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306085 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006086
6087 intel_set_pipe_timings(intel_crtc);
6088
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006089 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6090 struct drm_i915_private *dev_priv = dev->dev_private;
6091
6092 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6093 I915_WRITE(CHV_CANVAS(pipe), 0);
6094 }
6095
Daniel Vetter5b18e572014-04-24 23:55:06 +02006096 i9xx_set_pipeconf(intel_crtc);
6097
Jesse Barnes89b667f2013-04-18 14:51:36 -07006098 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006099
Daniel Vettera72e4c92014-09-30 10:56:47 +02006100 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006101
Jesse Barnes89b667f2013-04-18 14:51:36 -07006102 for_each_encoder_on_crtc(dev, crtc, encoder)
6103 if (encoder->pre_pll_enable)
6104 encoder->pre_pll_enable(encoder);
6105
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006106 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006107 if (IS_CHERRYVIEW(dev)) {
6108 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006109 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006110 } else {
6111 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006112 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006113 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006114 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006115
6116 for_each_encoder_on_crtc(dev, crtc, encoder)
6117 if (encoder->pre_enable)
6118 encoder->pre_enable(encoder);
6119
Jesse Barnes2dd24552013-04-25 12:55:01 -07006120 i9xx_pfit_enable(intel_crtc);
6121
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006122 intel_crtc_load_lut(crtc);
6123
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006124 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006125
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006126 assert_vblank_disabled(crtc);
6127 drm_crtc_vblank_on(crtc);
6128
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006129 for_each_encoder_on_crtc(dev, crtc, encoder)
6130 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006131}
6132
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006133static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6134{
6135 struct drm_device *dev = crtc->base.dev;
6136 struct drm_i915_private *dev_priv = dev->dev_private;
6137
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006138 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6139 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006140}
6141
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006142static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006143{
6144 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006145 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006147 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006148 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006149
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006150 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006151 return;
6152
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006153 i9xx_set_pll_dividers(intel_crtc);
6154
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006155 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306156 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006157
6158 intel_set_pipe_timings(intel_crtc);
6159
Daniel Vetter5b18e572014-04-24 23:55:06 +02006160 i9xx_set_pipeconf(intel_crtc);
6161
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006162 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006163
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006164 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006165 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006166
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006167 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006168 if (encoder->pre_enable)
6169 encoder->pre_enable(encoder);
6170
Daniel Vetterf6736a12013-06-05 13:34:30 +02006171 i9xx_enable_pll(intel_crtc);
6172
Jesse Barnes2dd24552013-04-25 12:55:01 -07006173 i9xx_pfit_enable(intel_crtc);
6174
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006175 intel_crtc_load_lut(crtc);
6176
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006177 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006178 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006179
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006180 assert_vblank_disabled(crtc);
6181 drm_crtc_vblank_on(crtc);
6182
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006183 for_each_encoder_on_crtc(dev, crtc, encoder)
6184 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006185}
6186
Daniel Vetter87476d62013-04-11 16:29:06 +02006187static void i9xx_pfit_disable(struct intel_crtc *crtc)
6188{
6189 struct drm_device *dev = crtc->base.dev;
6190 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006191
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006192 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006193 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006194
6195 assert_pipe_disabled(dev_priv, crtc->pipe);
6196
Daniel Vetter328d8e82013-05-08 10:36:31 +02006197 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6198 I915_READ(PFIT_CONTROL));
6199 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006200}
6201
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006202static void i9xx_crtc_disable(struct drm_crtc *crtc)
6203{
6204 struct drm_device *dev = crtc->dev;
6205 struct drm_i915_private *dev_priv = dev->dev_private;
6206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006207 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006208 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006209
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006210 /*
6211 * On gen2 planes are double buffered but the pipe isn't, so we must
6212 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006213 * We also need to wait on all gmch platforms because of the
6214 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006215 */
Imre Deak564ed192014-06-13 14:54:21 +03006216 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006217
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006218 for_each_encoder_on_crtc(dev, crtc, encoder)
6219 encoder->disable(encoder);
6220
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006221 drm_crtc_vblank_off(crtc);
6222 assert_vblank_disabled(crtc);
6223
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006224 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006225
Daniel Vetter87476d62013-04-11 16:29:06 +02006226 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006227
Jesse Barnes89b667f2013-04-18 14:51:36 -07006228 for_each_encoder_on_crtc(dev, crtc, encoder)
6229 if (encoder->post_disable)
6230 encoder->post_disable(encoder);
6231
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006232 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006233 if (IS_CHERRYVIEW(dev))
6234 chv_disable_pll(dev_priv, pipe);
6235 else if (IS_VALLEYVIEW(dev))
6236 vlv_disable_pll(dev_priv, pipe);
6237 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006238 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006239 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006240
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006241 for_each_encoder_on_crtc(dev, crtc, encoder)
6242 if (encoder->post_pll_disable)
6243 encoder->post_pll_disable(encoder);
6244
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006245 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006246 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006247}
6248
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006249static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006250{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006252 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006253 enum intel_display_power_domain domain;
6254 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006255
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006256 if (!intel_crtc->active)
6257 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006258
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006259 if (to_intel_plane_state(crtc->primary->state)->visible) {
6260 intel_crtc_wait_for_pending_flips(crtc);
6261 intel_pre_disable_primary(crtc);
6262 }
6263
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006264 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006265 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006266 intel_crtc->active = false;
6267 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006268 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006269
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006270 domains = intel_crtc->enabled_power_domains;
6271 for_each_power_domain(domain, domains)
6272 intel_display_power_put(dev_priv, domain);
6273 intel_crtc->enabled_power_domains = 0;
6274}
6275
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006276/*
6277 * turn all crtc's off, but do not adjust state
6278 * This has to be paired with a call to intel_modeset_setup_hw_state.
6279 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006280int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006281{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006282 struct drm_mode_config *config = &dev->mode_config;
6283 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6284 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006285 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006286 unsigned crtc_mask = 0;
6287 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006288
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006289 if (WARN_ON(!ctx))
6290 return 0;
6291
6292 lockdep_assert_held(&ctx->ww_ctx);
6293 state = drm_atomic_state_alloc(dev);
6294 if (WARN_ON(!state))
6295 return -ENOMEM;
6296
6297 state->acquire_ctx = ctx;
6298 state->allow_modeset = true;
6299
6300 for_each_crtc(dev, crtc) {
6301 struct drm_crtc_state *crtc_state =
6302 drm_atomic_get_crtc_state(state, crtc);
6303
6304 ret = PTR_ERR_OR_ZERO(crtc_state);
6305 if (ret)
6306 goto free;
6307
6308 if (!crtc_state->active)
6309 continue;
6310
6311 crtc_state->active = false;
6312 crtc_mask |= 1 << drm_crtc_index(crtc);
6313 }
6314
6315 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006316 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006317
6318 if (!ret) {
6319 for_each_crtc(dev, crtc)
6320 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6321 crtc->state->active = true;
6322
6323 return ret;
6324 }
6325 }
6326
6327free:
6328 if (ret)
6329 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6330 drm_atomic_state_free(state);
6331 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006332}
6333
Chris Wilsonea5b2132010-08-04 13:50:23 +01006334void intel_encoder_destroy(struct drm_encoder *encoder)
6335{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006336 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006337
Chris Wilsonea5b2132010-08-04 13:50:23 +01006338 drm_encoder_cleanup(encoder);
6339 kfree(intel_encoder);
6340}
6341
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006342/* Cross check the actual hw state with our own modeset state tracking (and it's
6343 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006344static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006345{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006346 struct drm_crtc *crtc = connector->base.state->crtc;
6347
6348 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6349 connector->base.base.id,
6350 connector->base.name);
6351
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006352 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006353 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006354 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006355
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006356 I915_STATE_WARN(!crtc,
6357 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006358
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006359 if (!crtc)
Dave Airlie0e32b392014-05-02 14:02:48 +10006360 return;
6361
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006362 I915_STATE_WARN(!crtc->state->active,
6363 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006364
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006365 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006366 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006367
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006368 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006369 "atomic encoder doesn't match attached encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006370
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006371 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006372 "attached encoder crtc differs from connector crtc\n");
6373 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006374 I915_STATE_WARN(crtc && crtc->state->active,
6375 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006376 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6377 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006378 }
6379}
6380
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006381int intel_connector_init(struct intel_connector *connector)
6382{
6383 struct drm_connector_state *connector_state;
6384
6385 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6386 if (!connector_state)
6387 return -ENOMEM;
6388
6389 connector->base.state = connector_state;
6390 return 0;
6391}
6392
6393struct intel_connector *intel_connector_alloc(void)
6394{
6395 struct intel_connector *connector;
6396
6397 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6398 if (!connector)
6399 return NULL;
6400
6401 if (intel_connector_init(connector) < 0) {
6402 kfree(connector);
6403 return NULL;
6404 }
6405
6406 return connector;
6407}
6408
Daniel Vetterf0947c32012-07-02 13:10:34 +02006409/* Simple connector->get_hw_state implementation for encoders that support only
6410 * one connector and no cloning and hence the encoder state determines the state
6411 * of the connector. */
6412bool intel_connector_get_hw_state(struct intel_connector *connector)
6413{
Daniel Vetter24929352012-07-02 20:28:59 +02006414 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006415 struct intel_encoder *encoder = connector->encoder;
6416
6417 return encoder->get_hw_state(encoder, &pipe);
6418}
6419
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006420static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006421{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006422 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6423 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006424
6425 return 0;
6426}
6427
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006428static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006429 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006430{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006431 struct drm_atomic_state *state = pipe_config->base.state;
6432 struct intel_crtc *other_crtc;
6433 struct intel_crtc_state *other_crtc_state;
6434
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006435 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6436 pipe_name(pipe), pipe_config->fdi_lanes);
6437 if (pipe_config->fdi_lanes > 4) {
6438 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6439 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006440 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006441 }
6442
Paulo Zanonibafb6552013-11-02 21:07:44 -07006443 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006444 if (pipe_config->fdi_lanes > 2) {
6445 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6446 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006447 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006448 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006449 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006450 }
6451 }
6452
6453 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006454 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006455
6456 /* Ivybridge 3 pipe is really complicated */
6457 switch (pipe) {
6458 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006459 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006460 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006461 if (pipe_config->fdi_lanes <= 2)
6462 return 0;
6463
6464 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6465 other_crtc_state =
6466 intel_atomic_get_crtc_state(state, other_crtc);
6467 if (IS_ERR(other_crtc_state))
6468 return PTR_ERR(other_crtc_state);
6469
6470 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006471 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6472 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006473 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006474 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006475 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006476 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006477 if (pipe_config->fdi_lanes > 2) {
6478 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6479 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006480 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006481 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006482
6483 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6484 other_crtc_state =
6485 intel_atomic_get_crtc_state(state, other_crtc);
6486 if (IS_ERR(other_crtc_state))
6487 return PTR_ERR(other_crtc_state);
6488
6489 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006490 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006491 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006492 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006493 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006494 default:
6495 BUG();
6496 }
6497}
6498
Daniel Vettere29c22c2013-02-21 00:00:16 +01006499#define RETRY 1
6500static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006501 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006502{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006503 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006504 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006505 int lane, link_bw, fdi_dotclock, ret;
6506 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006507
Daniel Vettere29c22c2013-02-21 00:00:16 +01006508retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006509 /* FDI is a binary signal running at ~2.7GHz, encoding
6510 * each output octet as 10 bits. The actual frequency
6511 * is stored as a divider into a 100MHz clock, and the
6512 * mode pixel clock is stored in units of 1KHz.
6513 * Hence the bw of each lane in terms of the mode signal
6514 * is:
6515 */
6516 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6517
Damien Lespiau241bfc32013-09-25 16:45:37 +01006518 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006519
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006520 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006521 pipe_config->pipe_bpp);
6522
6523 pipe_config->fdi_lanes = lane;
6524
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006525 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006526 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006527
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006528 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6529 intel_crtc->pipe, pipe_config);
6530 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006531 pipe_config->pipe_bpp -= 2*3;
6532 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6533 pipe_config->pipe_bpp);
6534 needs_recompute = true;
6535 pipe_config->bw_constrained = true;
6536
6537 goto retry;
6538 }
6539
6540 if (needs_recompute)
6541 return RETRY;
6542
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006543 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006544}
6545
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006546static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6547 struct intel_crtc_state *pipe_config)
6548{
6549 if (pipe_config->pipe_bpp > 24)
6550 return false;
6551
6552 /* HSW can handle pixel rate up to cdclk? */
6553 if (IS_HASWELL(dev_priv->dev))
6554 return true;
6555
6556 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006557 * We compare against max which means we must take
6558 * the increased cdclk requirement into account when
6559 * calculating the new cdclk.
6560 *
6561 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006562 */
6563 return ilk_pipe_pixel_rate(pipe_config) <=
6564 dev_priv->max_cdclk_freq * 95 / 100;
6565}
6566
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006567static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006568 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006569{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006570 struct drm_device *dev = crtc->base.dev;
6571 struct drm_i915_private *dev_priv = dev->dev_private;
6572
Jani Nikulad330a952014-01-21 11:24:25 +02006573 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006574 hsw_crtc_supports_ips(crtc) &&
6575 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006576}
6577
Daniel Vettera43f6e02013-06-07 23:10:32 +02006578static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006579 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006580{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006581 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006582 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006583 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006584
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006585 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006586 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006587 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006588
6589 /*
6590 * Enable pixel doubling when the dot clock
6591 * is > 90% of the (display) core speed.
6592 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006593 * GDG double wide on either pipe,
6594 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006595 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006596 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006597 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006598 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006599 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006600 }
6601
Damien Lespiau241bfc32013-09-25 16:45:37 +01006602 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006603 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006604 }
Chris Wilson89749352010-09-12 18:25:19 +01006605
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006606 /*
6607 * Pipe horizontal size must be even in:
6608 * - DVO ganged mode
6609 * - LVDS dual channel mode
6610 * - Double wide pipe
6611 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006612 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006613 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6614 pipe_config->pipe_src_w &= ~1;
6615
Damien Lespiau8693a822013-05-03 18:48:11 +01006616 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6617 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006618 */
6619 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006620 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006621 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006622
Damien Lespiauf5adf942013-06-24 18:29:34 +01006623 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006624 hsw_compute_ips_config(crtc, pipe_config);
6625
Daniel Vetter877d48d2013-04-19 11:24:43 +02006626 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006627 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006628
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006629 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006630}
6631
Ville Syrjälä1652d192015-03-31 14:12:01 +03006632static int skylake_get_display_clock_speed(struct drm_device *dev)
6633{
6634 struct drm_i915_private *dev_priv = to_i915(dev);
6635 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6636 uint32_t cdctl = I915_READ(CDCLK_CTL);
6637 uint32_t linkrate;
6638
Damien Lespiau414355a2015-06-04 18:21:31 +01006639 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006640 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006641
6642 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6643 return 540000;
6644
6645 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006646 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006647
Damien Lespiau71cd8422015-04-30 16:39:17 +01006648 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6649 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006650 /* vco 8640 */
6651 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6652 case CDCLK_FREQ_450_432:
6653 return 432000;
6654 case CDCLK_FREQ_337_308:
6655 return 308570;
6656 case CDCLK_FREQ_675_617:
6657 return 617140;
6658 default:
6659 WARN(1, "Unknown cd freq selection\n");
6660 }
6661 } else {
6662 /* vco 8100 */
6663 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6664 case CDCLK_FREQ_450_432:
6665 return 450000;
6666 case CDCLK_FREQ_337_308:
6667 return 337500;
6668 case CDCLK_FREQ_675_617:
6669 return 675000;
6670 default:
6671 WARN(1, "Unknown cd freq selection\n");
6672 }
6673 }
6674
6675 /* error case, do as if DPLL0 isn't enabled */
6676 return 24000;
6677}
6678
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006679static int broxton_get_display_clock_speed(struct drm_device *dev)
6680{
6681 struct drm_i915_private *dev_priv = to_i915(dev);
6682 uint32_t cdctl = I915_READ(CDCLK_CTL);
6683 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6684 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6685 int cdclk;
6686
6687 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6688 return 19200;
6689
6690 cdclk = 19200 * pll_ratio / 2;
6691
6692 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6693 case BXT_CDCLK_CD2X_DIV_SEL_1:
6694 return cdclk; /* 576MHz or 624MHz */
6695 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6696 return cdclk * 2 / 3; /* 384MHz */
6697 case BXT_CDCLK_CD2X_DIV_SEL_2:
6698 return cdclk / 2; /* 288MHz */
6699 case BXT_CDCLK_CD2X_DIV_SEL_4:
6700 return cdclk / 4; /* 144MHz */
6701 }
6702
6703 /* error case, do as if DE PLL isn't enabled */
6704 return 19200;
6705}
6706
Ville Syrjälä1652d192015-03-31 14:12:01 +03006707static int broadwell_get_display_clock_speed(struct drm_device *dev)
6708{
6709 struct drm_i915_private *dev_priv = dev->dev_private;
6710 uint32_t lcpll = I915_READ(LCPLL_CTL);
6711 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6712
6713 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6714 return 800000;
6715 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6716 return 450000;
6717 else if (freq == LCPLL_CLK_FREQ_450)
6718 return 450000;
6719 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6720 return 540000;
6721 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6722 return 337500;
6723 else
6724 return 675000;
6725}
6726
6727static int haswell_get_display_clock_speed(struct drm_device *dev)
6728{
6729 struct drm_i915_private *dev_priv = dev->dev_private;
6730 uint32_t lcpll = I915_READ(LCPLL_CTL);
6731 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6732
6733 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6734 return 800000;
6735 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6736 return 450000;
6737 else if (freq == LCPLL_CLK_FREQ_450)
6738 return 450000;
6739 else if (IS_HSW_ULT(dev))
6740 return 337500;
6741 else
6742 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006743}
6744
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006745static int valleyview_get_display_clock_speed(struct drm_device *dev)
6746{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006747 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6748 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006749}
6750
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006751static int ilk_get_display_clock_speed(struct drm_device *dev)
6752{
6753 return 450000;
6754}
6755
Jesse Barnese70236a2009-09-21 10:42:27 -07006756static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006757{
Jesse Barnese70236a2009-09-21 10:42:27 -07006758 return 400000;
6759}
Jesse Barnes79e53942008-11-07 14:24:08 -08006760
Jesse Barnese70236a2009-09-21 10:42:27 -07006761static int i915_get_display_clock_speed(struct drm_device *dev)
6762{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006763 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006764}
Jesse Barnes79e53942008-11-07 14:24:08 -08006765
Jesse Barnese70236a2009-09-21 10:42:27 -07006766static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6767{
6768 return 200000;
6769}
Jesse Barnes79e53942008-11-07 14:24:08 -08006770
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006771static int pnv_get_display_clock_speed(struct drm_device *dev)
6772{
6773 u16 gcfgc = 0;
6774
6775 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6776
6777 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6778 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006779 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006780 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006781 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006782 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006783 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006784 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6785 return 200000;
6786 default:
6787 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6788 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006789 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006790 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006791 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006792 }
6793}
6794
Jesse Barnese70236a2009-09-21 10:42:27 -07006795static int i915gm_get_display_clock_speed(struct drm_device *dev)
6796{
6797 u16 gcfgc = 0;
6798
6799 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6800
6801 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006802 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006803 else {
6804 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6805 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006806 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006807 default:
6808 case GC_DISPLAY_CLOCK_190_200_MHZ:
6809 return 190000;
6810 }
6811 }
6812}
Jesse Barnes79e53942008-11-07 14:24:08 -08006813
Jesse Barnese70236a2009-09-21 10:42:27 -07006814static int i865_get_display_clock_speed(struct drm_device *dev)
6815{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006816 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006817}
6818
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006819static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006820{
6821 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006822
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006823 /*
6824 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6825 * encoding is different :(
6826 * FIXME is this the right way to detect 852GM/852GMV?
6827 */
6828 if (dev->pdev->revision == 0x1)
6829 return 133333;
6830
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006831 pci_bus_read_config_word(dev->pdev->bus,
6832 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6833
Jesse Barnese70236a2009-09-21 10:42:27 -07006834 /* Assume that the hardware is in the high speed state. This
6835 * should be the default.
6836 */
6837 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6838 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006839 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006840 case GC_CLOCK_100_200:
6841 return 200000;
6842 case GC_CLOCK_166_250:
6843 return 250000;
6844 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006845 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006846 case GC_CLOCK_133_266:
6847 case GC_CLOCK_133_266_2:
6848 case GC_CLOCK_166_266:
6849 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006850 }
6851
6852 /* Shouldn't happen */
6853 return 0;
6854}
6855
6856static int i830_get_display_clock_speed(struct drm_device *dev)
6857{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006858 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006859}
6860
Ville Syrjälä34edce22015-05-22 11:22:33 +03006861static unsigned int intel_hpll_vco(struct drm_device *dev)
6862{
6863 struct drm_i915_private *dev_priv = dev->dev_private;
6864 static const unsigned int blb_vco[8] = {
6865 [0] = 3200000,
6866 [1] = 4000000,
6867 [2] = 5333333,
6868 [3] = 4800000,
6869 [4] = 6400000,
6870 };
6871 static const unsigned int pnv_vco[8] = {
6872 [0] = 3200000,
6873 [1] = 4000000,
6874 [2] = 5333333,
6875 [3] = 4800000,
6876 [4] = 2666667,
6877 };
6878 static const unsigned int cl_vco[8] = {
6879 [0] = 3200000,
6880 [1] = 4000000,
6881 [2] = 5333333,
6882 [3] = 6400000,
6883 [4] = 3333333,
6884 [5] = 3566667,
6885 [6] = 4266667,
6886 };
6887 static const unsigned int elk_vco[8] = {
6888 [0] = 3200000,
6889 [1] = 4000000,
6890 [2] = 5333333,
6891 [3] = 4800000,
6892 };
6893 static const unsigned int ctg_vco[8] = {
6894 [0] = 3200000,
6895 [1] = 4000000,
6896 [2] = 5333333,
6897 [3] = 6400000,
6898 [4] = 2666667,
6899 [5] = 4266667,
6900 };
6901 const unsigned int *vco_table;
6902 unsigned int vco;
6903 uint8_t tmp = 0;
6904
6905 /* FIXME other chipsets? */
6906 if (IS_GM45(dev))
6907 vco_table = ctg_vco;
6908 else if (IS_G4X(dev))
6909 vco_table = elk_vco;
6910 else if (IS_CRESTLINE(dev))
6911 vco_table = cl_vco;
6912 else if (IS_PINEVIEW(dev))
6913 vco_table = pnv_vco;
6914 else if (IS_G33(dev))
6915 vco_table = blb_vco;
6916 else
6917 return 0;
6918
6919 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6920
6921 vco = vco_table[tmp & 0x7];
6922 if (vco == 0)
6923 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6924 else
6925 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6926
6927 return vco;
6928}
6929
6930static int gm45_get_display_clock_speed(struct drm_device *dev)
6931{
6932 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6933 uint16_t tmp = 0;
6934
6935 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6936
6937 cdclk_sel = (tmp >> 12) & 0x1;
6938
6939 switch (vco) {
6940 case 2666667:
6941 case 4000000:
6942 case 5333333:
6943 return cdclk_sel ? 333333 : 222222;
6944 case 3200000:
6945 return cdclk_sel ? 320000 : 228571;
6946 default:
6947 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6948 return 222222;
6949 }
6950}
6951
6952static int i965gm_get_display_clock_speed(struct drm_device *dev)
6953{
6954 static const uint8_t div_3200[] = { 16, 10, 8 };
6955 static const uint8_t div_4000[] = { 20, 12, 10 };
6956 static const uint8_t div_5333[] = { 24, 16, 14 };
6957 const uint8_t *div_table;
6958 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6959 uint16_t tmp = 0;
6960
6961 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6962
6963 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6964
6965 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6966 goto fail;
6967
6968 switch (vco) {
6969 case 3200000:
6970 div_table = div_3200;
6971 break;
6972 case 4000000:
6973 div_table = div_4000;
6974 break;
6975 case 5333333:
6976 div_table = div_5333;
6977 break;
6978 default:
6979 goto fail;
6980 }
6981
6982 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6983
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006984fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006985 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6986 return 200000;
6987}
6988
6989static int g33_get_display_clock_speed(struct drm_device *dev)
6990{
6991 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6992 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6993 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6994 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6995 const uint8_t *div_table;
6996 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6997 uint16_t tmp = 0;
6998
6999 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7000
7001 cdclk_sel = (tmp >> 4) & 0x7;
7002
7003 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7004 goto fail;
7005
7006 switch (vco) {
7007 case 3200000:
7008 div_table = div_3200;
7009 break;
7010 case 4000000:
7011 div_table = div_4000;
7012 break;
7013 case 4800000:
7014 div_table = div_4800;
7015 break;
7016 case 5333333:
7017 div_table = div_5333;
7018 break;
7019 default:
7020 goto fail;
7021 }
7022
7023 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7024
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007025fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007026 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7027 return 190476;
7028}
7029
Zhenyu Wang2c072452009-06-05 15:38:42 +08007030static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007031intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007032{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007033 while (*num > DATA_LINK_M_N_MASK ||
7034 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007035 *num >>= 1;
7036 *den >>= 1;
7037 }
7038}
7039
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007040static void compute_m_n(unsigned int m, unsigned int n,
7041 uint32_t *ret_m, uint32_t *ret_n)
7042{
7043 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7044 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7045 intel_reduce_m_n_ratio(ret_m, ret_n);
7046}
7047
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007048void
7049intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7050 int pixel_clock, int link_clock,
7051 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007052{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007053 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007054
7055 compute_m_n(bits_per_pixel * pixel_clock,
7056 link_clock * nlanes * 8,
7057 &m_n->gmch_m, &m_n->gmch_n);
7058
7059 compute_m_n(pixel_clock, link_clock,
7060 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007061}
7062
Chris Wilsona7615032011-01-12 17:04:08 +00007063static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7064{
Jani Nikulad330a952014-01-21 11:24:25 +02007065 if (i915.panel_use_ssc >= 0)
7066 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007067 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007068 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007069}
7070
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007071static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7072 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007073{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007074 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007075 struct drm_i915_private *dev_priv = dev->dev_private;
7076 int refclk;
7077
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007078 WARN_ON(!crtc_state->base.state);
7079
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007080 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007081 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007082 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007083 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007084 refclk = dev_priv->vbt.lvds_ssc_freq;
7085 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007086 } else if (!IS_GEN2(dev)) {
7087 refclk = 96000;
7088 } else {
7089 refclk = 48000;
7090 }
7091
7092 return refclk;
7093}
7094
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007095static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007096{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007097 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007098}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007099
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007100static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7101{
7102 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007103}
7104
Daniel Vetterf47709a2013-03-28 10:42:02 +01007105static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007106 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007107 intel_clock_t *reduced_clock)
7108{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007109 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007110 u32 fp, fp2 = 0;
7111
7112 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007113 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007114 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007115 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007116 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007117 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007118 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007119 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007120 }
7121
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007122 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007123
Daniel Vetterf47709a2013-03-28 10:42:02 +01007124 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007125 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007126 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007127 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007128 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007129 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007130 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007131 }
7132}
7133
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007134static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7135 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007136{
7137 u32 reg_val;
7138
7139 /*
7140 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7141 * and set it to a reasonable value instead.
7142 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007143 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007144 reg_val &= 0xffffff00;
7145 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007146 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007147
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007148 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007149 reg_val &= 0x8cffffff;
7150 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007151 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007152
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007153 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007154 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007155 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007156
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007157 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007158 reg_val &= 0x00ffffff;
7159 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007160 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007161}
7162
Daniel Vetterb5518422013-05-03 11:49:48 +02007163static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7164 struct intel_link_m_n *m_n)
7165{
7166 struct drm_device *dev = crtc->base.dev;
7167 struct drm_i915_private *dev_priv = dev->dev_private;
7168 int pipe = crtc->pipe;
7169
Daniel Vettere3b95f12013-05-03 11:49:49 +02007170 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7171 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7172 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7173 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007174}
7175
7176static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007177 struct intel_link_m_n *m_n,
7178 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007179{
7180 struct drm_device *dev = crtc->base.dev;
7181 struct drm_i915_private *dev_priv = dev->dev_private;
7182 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007183 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007184
7185 if (INTEL_INFO(dev)->gen >= 5) {
7186 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7187 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7188 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7189 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007190 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7191 * for gen < 8) and if DRRS is supported (to make sure the
7192 * registers are not unnecessarily accessed).
7193 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307194 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007195 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007196 I915_WRITE(PIPE_DATA_M2(transcoder),
7197 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7198 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7199 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7200 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7201 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007202 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007203 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7204 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7205 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7206 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007207 }
7208}
7209
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307210void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007211{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307212 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7213
7214 if (m_n == M1_N1) {
7215 dp_m_n = &crtc->config->dp_m_n;
7216 dp_m2_n2 = &crtc->config->dp_m2_n2;
7217 } else if (m_n == M2_N2) {
7218
7219 /*
7220 * M2_N2 registers are not supported. Hence m2_n2 divider value
7221 * needs to be programmed into M1_N1.
7222 */
7223 dp_m_n = &crtc->config->dp_m2_n2;
7224 } else {
7225 DRM_ERROR("Unsupported divider value\n");
7226 return;
7227 }
7228
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007229 if (crtc->config->has_pch_encoder)
7230 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007231 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307232 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007233}
7234
Daniel Vetter251ac862015-06-18 10:30:24 +02007235static void vlv_compute_dpll(struct intel_crtc *crtc,
7236 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007237{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007238 u32 dpll, dpll_md;
7239
7240 /*
7241 * Enable DPIO clock input. We should never disable the reference
7242 * clock for pipe B, since VGA hotplug / manual detection depends
7243 * on it.
7244 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007245 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7246 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007247 /* We should never disable this, set it here for state tracking */
7248 if (crtc->pipe == PIPE_B)
7249 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7250 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007251 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007252
Ville Syrjäläd288f652014-10-28 13:20:22 +02007253 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007254 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007255 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007256}
7257
Ville Syrjäläd288f652014-10-28 13:20:22 +02007258static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007259 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007260{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007261 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007262 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007263 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007264 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007265 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007266 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007267
Ville Syrjäläa5805162015-05-26 20:42:30 +03007268 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007269
Ville Syrjäläd288f652014-10-28 13:20:22 +02007270 bestn = pipe_config->dpll.n;
7271 bestm1 = pipe_config->dpll.m1;
7272 bestm2 = pipe_config->dpll.m2;
7273 bestp1 = pipe_config->dpll.p1;
7274 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007275
Jesse Barnes89b667f2013-04-18 14:51:36 -07007276 /* See eDP HDMI DPIO driver vbios notes doc */
7277
7278 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007279 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007280 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281
7282 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007283 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007284
7285 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007286 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007287 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007288 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007289
7290 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007291 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292
7293 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007294 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7295 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7296 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007297 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007298
7299 /*
7300 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7301 * but we don't support that).
7302 * Note: don't use the DAC post divider as it seems unstable.
7303 */
7304 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007307 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007309
Jesse Barnes89b667f2013-04-18 14:51:36 -07007310 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007311 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007312 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7313 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007314 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007315 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007316 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007318 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007319
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007320 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007321 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007322 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007323 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007324 0x0df40000);
7325 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007326 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007327 0x0df70000);
7328 } else { /* HDMI or VGA */
7329 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007330 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007331 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007332 0x0df70000);
7333 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007334 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007335 0x0df40000);
7336 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007337
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007338 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007339 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7341 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007342 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007343 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007344
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007345 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007346 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007347}
7348
Daniel Vetter251ac862015-06-18 10:30:24 +02007349static void chv_compute_dpll(struct intel_crtc *crtc,
7350 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007351{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007352 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7353 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007354 DPLL_VCO_ENABLE;
7355 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007356 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007357
Ville Syrjäläd288f652014-10-28 13:20:22 +02007358 pipe_config->dpll_hw_state.dpll_md =
7359 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007360}
7361
Ville Syrjäläd288f652014-10-28 13:20:22 +02007362static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007363 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007364{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007365 struct drm_device *dev = crtc->base.dev;
7366 struct drm_i915_private *dev_priv = dev->dev_private;
7367 int pipe = crtc->pipe;
7368 int dpll_reg = DPLL(crtc->pipe);
7369 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307370 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007371 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307372 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307373 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007374
Ville Syrjäläd288f652014-10-28 13:20:22 +02007375 bestn = pipe_config->dpll.n;
7376 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7377 bestm1 = pipe_config->dpll.m1;
7378 bestm2 = pipe_config->dpll.m2 >> 22;
7379 bestp1 = pipe_config->dpll.p1;
7380 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307381 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307382 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307383 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007384
7385 /*
7386 * Enable Refclk and SSC
7387 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007388 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007389 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007390
Ville Syrjäläa5805162015-05-26 20:42:30 +03007391 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007392
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007393 /* p1 and p2 divider */
7394 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7395 5 << DPIO_CHV_S1_DIV_SHIFT |
7396 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7397 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7398 1 << DPIO_CHV_K_DIV_SHIFT);
7399
7400 /* Feedback post-divider - m2 */
7401 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7402
7403 /* Feedback refclk divider - n and m1 */
7404 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7405 DPIO_CHV_M1_DIV_BY_2 |
7406 1 << DPIO_CHV_N_DIV_SHIFT);
7407
7408 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007409 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007410
7411 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307412 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7413 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7414 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7415 if (bestm2_frac)
7416 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7417 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007418
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307419 /* Program digital lock detect threshold */
7420 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7421 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7422 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7423 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7424 if (!bestm2_frac)
7425 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7426 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7427
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007428 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307429 if (vco == 5400000) {
7430 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7431 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7432 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7433 tribuf_calcntr = 0x9;
7434 } else if (vco <= 6200000) {
7435 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7436 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7437 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7438 tribuf_calcntr = 0x9;
7439 } else if (vco <= 6480000) {
7440 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7441 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7442 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7443 tribuf_calcntr = 0x8;
7444 } else {
7445 /* Not supported. Apply the same limits as in the max case */
7446 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7447 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7448 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7449 tribuf_calcntr = 0;
7450 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007451 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7452
Ville Syrjälä968040b2015-03-11 22:52:08 +02007453 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307454 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7455 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7456 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7457
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007458 /* AFC Recal */
7459 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7460 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7461 DPIO_AFC_RECAL);
7462
Ville Syrjäläa5805162015-05-26 20:42:30 +03007463 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007464}
7465
Ville Syrjäläd288f652014-10-28 13:20:22 +02007466/**
7467 * vlv_force_pll_on - forcibly enable just the PLL
7468 * @dev_priv: i915 private structure
7469 * @pipe: pipe PLL to enable
7470 * @dpll: PLL configuration
7471 *
7472 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7473 * in cases where we need the PLL enabled even when @pipe is not going to
7474 * be enabled.
7475 */
7476void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7477 const struct dpll *dpll)
7478{
7479 struct intel_crtc *crtc =
7480 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007481 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007482 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007483 .pixel_multiplier = 1,
7484 .dpll = *dpll,
7485 };
7486
7487 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007488 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007489 chv_prepare_pll(crtc, &pipe_config);
7490 chv_enable_pll(crtc, &pipe_config);
7491 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007492 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007493 vlv_prepare_pll(crtc, &pipe_config);
7494 vlv_enable_pll(crtc, &pipe_config);
7495 }
7496}
7497
7498/**
7499 * vlv_force_pll_off - forcibly disable just the PLL
7500 * @dev_priv: i915 private structure
7501 * @pipe: pipe PLL to disable
7502 *
7503 * Disable the PLL for @pipe. To be used in cases where we need
7504 * the PLL enabled even when @pipe is not going to be enabled.
7505 */
7506void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7507{
7508 if (IS_CHERRYVIEW(dev))
7509 chv_disable_pll(to_i915(dev), pipe);
7510 else
7511 vlv_disable_pll(to_i915(dev), pipe);
7512}
7513
Daniel Vetter251ac862015-06-18 10:30:24 +02007514static void i9xx_compute_dpll(struct intel_crtc *crtc,
7515 struct intel_crtc_state *crtc_state,
7516 intel_clock_t *reduced_clock,
7517 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007518{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007519 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007520 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007521 u32 dpll;
7522 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007523 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007524
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007525 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307526
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007527 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7528 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007529
7530 dpll = DPLL_VGA_MODE_DIS;
7531
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007532 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007533 dpll |= DPLLB_MODE_LVDS;
7534 else
7535 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007536
Daniel Vetteref1b4602013-06-01 17:17:04 +02007537 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007538 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007539 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007540 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007541
7542 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007543 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007544
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007545 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007546 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007547
7548 /* compute bitmask from p1 value */
7549 if (IS_PINEVIEW(dev))
7550 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7551 else {
7552 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7553 if (IS_G4X(dev) && reduced_clock)
7554 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7555 }
7556 switch (clock->p2) {
7557 case 5:
7558 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7559 break;
7560 case 7:
7561 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7562 break;
7563 case 10:
7564 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7565 break;
7566 case 14:
7567 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7568 break;
7569 }
7570 if (INTEL_INFO(dev)->gen >= 4)
7571 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7572
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007573 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007574 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007575 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007576 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7577 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7578 else
7579 dpll |= PLL_REF_INPUT_DREFCLK;
7580
7581 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007582 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007583
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007584 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007585 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007586 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007587 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007588 }
7589}
7590
Daniel Vetter251ac862015-06-18 10:30:24 +02007591static void i8xx_compute_dpll(struct intel_crtc *crtc,
7592 struct intel_crtc_state *crtc_state,
7593 intel_clock_t *reduced_clock,
7594 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007595{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007596 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007597 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007598 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007599 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007600
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007601 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307602
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007603 dpll = DPLL_VGA_MODE_DIS;
7604
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007605 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007606 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7607 } else {
7608 if (clock->p1 == 2)
7609 dpll |= PLL_P1_DIVIDE_BY_TWO;
7610 else
7611 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7612 if (clock->p2 == 4)
7613 dpll |= PLL_P2_DIVIDE_BY_4;
7614 }
7615
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007616 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007617 dpll |= DPLL_DVO_2X_MODE;
7618
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007619 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007620 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7621 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7622 else
7623 dpll |= PLL_REF_INPUT_DREFCLK;
7624
7625 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007626 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007627}
7628
Daniel Vetter8a654f32013-06-01 17:16:22 +02007629static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007630{
7631 struct drm_device *dev = intel_crtc->base.dev;
7632 struct drm_i915_private *dev_priv = dev->dev_private;
7633 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007634 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007635 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007636 uint32_t crtc_vtotal, crtc_vblank_end;
7637 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007638
7639 /* We need to be careful not to changed the adjusted mode, for otherwise
7640 * the hw state checker will get angry at the mismatch. */
7641 crtc_vtotal = adjusted_mode->crtc_vtotal;
7642 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007643
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007644 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007645 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007646 crtc_vtotal -= 1;
7647 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007648
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007649 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007650 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7651 else
7652 vsyncshift = adjusted_mode->crtc_hsync_start -
7653 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007654 if (vsyncshift < 0)
7655 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007656 }
7657
7658 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007659 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007660
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007661 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007662 (adjusted_mode->crtc_hdisplay - 1) |
7663 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007664 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007665 (adjusted_mode->crtc_hblank_start - 1) |
7666 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007667 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007668 (adjusted_mode->crtc_hsync_start - 1) |
7669 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7670
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007671 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007672 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007673 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007674 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007675 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007676 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007677 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007678 (adjusted_mode->crtc_vsync_start - 1) |
7679 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7680
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007681 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7682 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7683 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7684 * bits. */
7685 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7686 (pipe == PIPE_B || pipe == PIPE_C))
7687 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7688
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007689 /* pipesrc controls the size that is scaled from, which should
7690 * always be the user's requested size.
7691 */
7692 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007693 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7694 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007695}
7696
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007697static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007698 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007699{
7700 struct drm_device *dev = crtc->base.dev;
7701 struct drm_i915_private *dev_priv = dev->dev_private;
7702 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7703 uint32_t tmp;
7704
7705 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007706 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007708 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007709 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7710 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007711 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007712 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7713 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007714
7715 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007716 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007718 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007719 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7720 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007721 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007722 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7723 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007724
7725 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007726 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7727 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7728 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007729 }
7730
7731 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007732 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7733 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7734
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007735 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7736 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007737}
7738
Daniel Vetterf6a83282014-02-11 15:28:57 -08007739void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007740 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007741{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007742 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7743 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7744 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7745 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007746
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007747 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7748 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7749 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7750 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007751
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007752 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007753 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007754
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007755 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7756 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007757
7758 mode->hsync = drm_mode_hsync(mode);
7759 mode->vrefresh = drm_mode_vrefresh(mode);
7760 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007761}
7762
Daniel Vetter84b046f2013-02-19 18:48:54 +01007763static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7764{
7765 struct drm_device *dev = intel_crtc->base.dev;
7766 struct drm_i915_private *dev_priv = dev->dev_private;
7767 uint32_t pipeconf;
7768
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007769 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007770
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007771 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7772 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7773 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007774
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007775 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007776 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007777
Daniel Vetterff9ce462013-04-24 14:57:17 +02007778 /* only g4x and later have fancy bpc/dither controls */
7779 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007780 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007781 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007782 pipeconf |= PIPECONF_DITHER_EN |
7783 PIPECONF_DITHER_TYPE_SP;
7784
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007785 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007786 case 18:
7787 pipeconf |= PIPECONF_6BPC;
7788 break;
7789 case 24:
7790 pipeconf |= PIPECONF_8BPC;
7791 break;
7792 case 30:
7793 pipeconf |= PIPECONF_10BPC;
7794 break;
7795 default:
7796 /* Case prevented by intel_choose_pipe_bpp_dither. */
7797 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007798 }
7799 }
7800
7801 if (HAS_PIPE_CXSR(dev)) {
7802 if (intel_crtc->lowfreq_avail) {
7803 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7804 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7805 } else {
7806 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007807 }
7808 }
7809
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007810 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007811 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007812 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007813 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7814 else
7815 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7816 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007817 pipeconf |= PIPECONF_PROGRESSIVE;
7818
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007819 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007820 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007821
Daniel Vetter84b046f2013-02-19 18:48:54 +01007822 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7823 POSTING_READ(PIPECONF(intel_crtc->pipe));
7824}
7825
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007826static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7827 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007828{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007829 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007830 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007831 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007832 intel_clock_t clock;
7833 bool ok;
7834 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007835 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007836 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007837 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007838 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007839 struct drm_connector_state *connector_state;
7840 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007841
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007842 memset(&crtc_state->dpll_hw_state, 0,
7843 sizeof(crtc_state->dpll_hw_state));
7844
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007845 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007846 if (connector_state->crtc != &crtc->base)
7847 continue;
7848
7849 encoder = to_intel_encoder(connector_state->best_encoder);
7850
Chris Wilson5eddb702010-09-11 13:48:45 +01007851 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007852 case INTEL_OUTPUT_DSI:
7853 is_dsi = true;
7854 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007855 default:
7856 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007857 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007858
Eric Anholtc751ce42010-03-25 11:48:48 -07007859 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007860 }
7861
Jani Nikulaf2335332013-09-13 11:03:09 +03007862 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007863 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007864
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007865 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007866 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007867
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007868 /*
7869 * Returns a set of divisors for the desired target clock with
7870 * the given refclk, or FALSE. The returned values represent
7871 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7872 * 2) / p1 / p2.
7873 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007874 limit = intel_limit(crtc_state, refclk);
7875 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007876 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007877 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007878 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007879 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7880 return -EINVAL;
7881 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007882
Jani Nikulaf2335332013-09-13 11:03:09 +03007883 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007884 crtc_state->dpll.n = clock.n;
7885 crtc_state->dpll.m1 = clock.m1;
7886 crtc_state->dpll.m2 = clock.m2;
7887 crtc_state->dpll.p1 = clock.p1;
7888 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007889 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007890
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007891 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007892 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007893 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007894 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007895 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007896 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007897 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007898 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007899 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007900 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007901 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007902
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007903 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007904}
7905
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007906static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007907 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007908{
7909 struct drm_device *dev = crtc->base.dev;
7910 struct drm_i915_private *dev_priv = dev->dev_private;
7911 uint32_t tmp;
7912
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007913 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7914 return;
7915
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007916 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007917 if (!(tmp & PFIT_ENABLE))
7918 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007919
Daniel Vetter06922822013-07-11 13:35:40 +02007920 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007921 if (INTEL_INFO(dev)->gen < 4) {
7922 if (crtc->pipe != PIPE_B)
7923 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007924 } else {
7925 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7926 return;
7927 }
7928
Daniel Vetter06922822013-07-11 13:35:40 +02007929 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007930 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7931 if (INTEL_INFO(dev)->gen < 5)
7932 pipe_config->gmch_pfit.lvds_border_bits =
7933 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7934}
7935
Jesse Barnesacbec812013-09-20 11:29:32 -07007936static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007937 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007938{
7939 struct drm_device *dev = crtc->base.dev;
7940 struct drm_i915_private *dev_priv = dev->dev_private;
7941 int pipe = pipe_config->cpu_transcoder;
7942 intel_clock_t clock;
7943 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007944 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007945
Shobhit Kumarf573de52014-07-30 20:32:37 +05307946 /* In case of MIPI DPLL will not even be used */
7947 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7948 return;
7949
Ville Syrjäläa5805162015-05-26 20:42:30 +03007950 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007951 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007952 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007953
7954 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7955 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7956 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7957 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7958 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7959
Imre Deakdccbea32015-06-22 23:35:51 +03007960 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007961}
7962
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007963static void
7964i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7965 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007966{
7967 struct drm_device *dev = crtc->base.dev;
7968 struct drm_i915_private *dev_priv = dev->dev_private;
7969 u32 val, base, offset;
7970 int pipe = crtc->pipe, plane = crtc->plane;
7971 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007972 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007973 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007974 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007975
Damien Lespiau42a7b082015-02-05 19:35:13 +00007976 val = I915_READ(DSPCNTR(plane));
7977 if (!(val & DISPLAY_PLANE_ENABLE))
7978 return;
7979
Damien Lespiaud9806c92015-01-21 14:07:19 +00007980 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007981 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007982 DRM_DEBUG_KMS("failed to alloc fb\n");
7983 return;
7984 }
7985
Damien Lespiau1b842c82015-01-21 13:50:54 +00007986 fb = &intel_fb->base;
7987
Daniel Vetter18c52472015-02-10 17:16:09 +00007988 if (INTEL_INFO(dev)->gen >= 4) {
7989 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007990 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007991 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7992 }
7993 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007994
7995 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007996 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007997 fb->pixel_format = fourcc;
7998 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007999
8000 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008001 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008002 offset = I915_READ(DSPTILEOFF(plane));
8003 else
8004 offset = I915_READ(DSPLINOFF(plane));
8005 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8006 } else {
8007 base = I915_READ(DSPADDR(plane));
8008 }
8009 plane_config->base = base;
8010
8011 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008012 fb->width = ((val >> 16) & 0xfff) + 1;
8013 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008014
8015 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008016 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008017
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008018 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008019 fb->pixel_format,
8020 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008021
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008022 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008023
Damien Lespiau2844a922015-01-20 12:51:48 +00008024 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8025 pipe_name(pipe), plane, fb->width, fb->height,
8026 fb->bits_per_pixel, base, fb->pitches[0],
8027 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008028
Damien Lespiau2d140302015-02-05 17:22:18 +00008029 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008030}
8031
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008032static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008033 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008034{
8035 struct drm_device *dev = crtc->base.dev;
8036 struct drm_i915_private *dev_priv = dev->dev_private;
8037 int pipe = pipe_config->cpu_transcoder;
8038 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8039 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008040 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008041 int refclk = 100000;
8042
Ville Syrjäläa5805162015-05-26 20:42:30 +03008043 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008044 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8045 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8046 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8047 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008048 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008049 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008050
8051 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008052 clock.m2 = (pll_dw0 & 0xff) << 22;
8053 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8054 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008055 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8056 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8057 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8058
Imre Deakdccbea32015-06-22 23:35:51 +03008059 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008060}
8061
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008062static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008063 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008064{
8065 struct drm_device *dev = crtc->base.dev;
8066 struct drm_i915_private *dev_priv = dev->dev_private;
8067 uint32_t tmp;
8068
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008069 if (!intel_display_power_is_enabled(dev_priv,
8070 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008071 return false;
8072
Daniel Vettere143a212013-07-04 12:01:15 +02008073 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008074 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008075
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008076 tmp = I915_READ(PIPECONF(crtc->pipe));
8077 if (!(tmp & PIPECONF_ENABLE))
8078 return false;
8079
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008080 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8081 switch (tmp & PIPECONF_BPC_MASK) {
8082 case PIPECONF_6BPC:
8083 pipe_config->pipe_bpp = 18;
8084 break;
8085 case PIPECONF_8BPC:
8086 pipe_config->pipe_bpp = 24;
8087 break;
8088 case PIPECONF_10BPC:
8089 pipe_config->pipe_bpp = 30;
8090 break;
8091 default:
8092 break;
8093 }
8094 }
8095
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008096 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8097 pipe_config->limited_color_range = true;
8098
Ville Syrjälä282740f2013-09-04 18:30:03 +03008099 if (INTEL_INFO(dev)->gen < 4)
8100 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8101
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008102 intel_get_pipe_timings(crtc, pipe_config);
8103
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008104 i9xx_get_pfit_config(crtc, pipe_config);
8105
Daniel Vetter6c49f242013-06-06 12:45:25 +02008106 if (INTEL_INFO(dev)->gen >= 4) {
8107 tmp = I915_READ(DPLL_MD(crtc->pipe));
8108 pipe_config->pixel_multiplier =
8109 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8110 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008111 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008112 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8113 tmp = I915_READ(DPLL(crtc->pipe));
8114 pipe_config->pixel_multiplier =
8115 ((tmp & SDVO_MULTIPLIER_MASK)
8116 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8117 } else {
8118 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8119 * port and will be fixed up in the encoder->get_config
8120 * function. */
8121 pipe_config->pixel_multiplier = 1;
8122 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008123 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8124 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008125 /*
8126 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8127 * on 830. Filter it out here so that we don't
8128 * report errors due to that.
8129 */
8130 if (IS_I830(dev))
8131 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8132
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008133 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8134 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008135 } else {
8136 /* Mask out read-only status bits. */
8137 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8138 DPLL_PORTC_READY_MASK |
8139 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008140 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008141
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008142 if (IS_CHERRYVIEW(dev))
8143 chv_crtc_clock_get(crtc, pipe_config);
8144 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008145 vlv_crtc_clock_get(crtc, pipe_config);
8146 else
8147 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008148
Ville Syrjälä0f646142015-08-26 19:39:18 +03008149 /*
8150 * Normally the dotclock is filled in by the encoder .get_config()
8151 * but in case the pipe is enabled w/o any ports we need a sane
8152 * default.
8153 */
8154 pipe_config->base.adjusted_mode.crtc_clock =
8155 pipe_config->port_clock / pipe_config->pixel_multiplier;
8156
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008157 return true;
8158}
8159
Paulo Zanonidde86e22012-12-01 12:04:25 -02008160static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008161{
8162 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008163 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008164 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008165 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008166 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008167 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008168 bool has_ck505 = false;
8169 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008170
8171 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008172 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008173 switch (encoder->type) {
8174 case INTEL_OUTPUT_LVDS:
8175 has_panel = true;
8176 has_lvds = true;
8177 break;
8178 case INTEL_OUTPUT_EDP:
8179 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008180 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008181 has_cpu_edp = true;
8182 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008183 default:
8184 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008185 }
8186 }
8187
Keith Packard99eb6a02011-09-26 14:29:12 -07008188 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008189 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008190 can_ssc = has_ck505;
8191 } else {
8192 has_ck505 = false;
8193 can_ssc = true;
8194 }
8195
Imre Deak2de69052013-05-08 13:14:04 +03008196 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8197 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008198
8199 /* Ironlake: try to setup display ref clock before DPLL
8200 * enabling. This is only under driver's control after
8201 * PCH B stepping, previous chipset stepping should be
8202 * ignoring this setting.
8203 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008204 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008205
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008206 /* As we must carefully and slowly disable/enable each source in turn,
8207 * compute the final state we want first and check if we need to
8208 * make any changes at all.
8209 */
8210 final = val;
8211 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008212 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008213 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008214 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008215 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8216
8217 final &= ~DREF_SSC_SOURCE_MASK;
8218 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8219 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008220
Keith Packard199e5d72011-09-22 12:01:57 -07008221 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008222 final |= DREF_SSC_SOURCE_ENABLE;
8223
8224 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8225 final |= DREF_SSC1_ENABLE;
8226
8227 if (has_cpu_edp) {
8228 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8229 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8230 else
8231 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8232 } else
8233 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8234 } else {
8235 final |= DREF_SSC_SOURCE_DISABLE;
8236 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8237 }
8238
8239 if (final == val)
8240 return;
8241
8242 /* Always enable nonspread source */
8243 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8244
8245 if (has_ck505)
8246 val |= DREF_NONSPREAD_CK505_ENABLE;
8247 else
8248 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8249
8250 if (has_panel) {
8251 val &= ~DREF_SSC_SOURCE_MASK;
8252 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008253
Keith Packard199e5d72011-09-22 12:01:57 -07008254 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008255 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008256 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008257 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008258 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008259 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008260
8261 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008263 POSTING_READ(PCH_DREF_CONTROL);
8264 udelay(200);
8265
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008267
8268 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008269 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008270 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008271 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008272 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008273 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008274 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008275 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008276 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008277
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008278 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008279 POSTING_READ(PCH_DREF_CONTROL);
8280 udelay(200);
8281 } else {
8282 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8283
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008284 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008285
8286 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008287 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008288
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008289 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008290 POSTING_READ(PCH_DREF_CONTROL);
8291 udelay(200);
8292
8293 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008294 val &= ~DREF_SSC_SOURCE_MASK;
8295 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008296
8297 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008298 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008299
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008300 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008301 POSTING_READ(PCH_DREF_CONTROL);
8302 udelay(200);
8303 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304
8305 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008306}
8307
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008308static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008309{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008310 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008311
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008312 tmp = I915_READ(SOUTH_CHICKEN2);
8313 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8314 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008315
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008316 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8317 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8318 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008319
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008320 tmp = I915_READ(SOUTH_CHICKEN2);
8321 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8322 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008323
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008324 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8325 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8326 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008327}
8328
8329/* WaMPhyProgramming:hsw */
8330static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8331{
8332 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008333
8334 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8335 tmp &= ~(0xFF << 24);
8336 tmp |= (0x12 << 24);
8337 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8338
Paulo Zanonidde86e22012-12-01 12:04:25 -02008339 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8340 tmp |= (1 << 11);
8341 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8342
8343 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8344 tmp |= (1 << 11);
8345 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8346
Paulo Zanonidde86e22012-12-01 12:04:25 -02008347 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8348 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8349 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8350
8351 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8352 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8353 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8354
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008355 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8356 tmp &= ~(7 << 13);
8357 tmp |= (5 << 13);
8358 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008359
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008360 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8361 tmp &= ~(7 << 13);
8362 tmp |= (5 << 13);
8363 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008364
8365 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8366 tmp &= ~0xFF;
8367 tmp |= 0x1C;
8368 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8369
8370 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8371 tmp &= ~0xFF;
8372 tmp |= 0x1C;
8373 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8374
8375 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8376 tmp &= ~(0xFF << 16);
8377 tmp |= (0x1C << 16);
8378 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8379
8380 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8381 tmp &= ~(0xFF << 16);
8382 tmp |= (0x1C << 16);
8383 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8384
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008385 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8386 tmp |= (1 << 27);
8387 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008388
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008389 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8390 tmp |= (1 << 27);
8391 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008392
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008393 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8394 tmp &= ~(0xF << 28);
8395 tmp |= (4 << 28);
8396 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008397
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008398 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8399 tmp &= ~(0xF << 28);
8400 tmp |= (4 << 28);
8401 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008402}
8403
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008404/* Implements 3 different sequences from BSpec chapter "Display iCLK
8405 * Programming" based on the parameters passed:
8406 * - Sequence to enable CLKOUT_DP
8407 * - Sequence to enable CLKOUT_DP without spread
8408 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8409 */
8410static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8411 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008412{
8413 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008414 uint32_t reg, tmp;
8415
8416 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8417 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008418 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008419 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008420
Ville Syrjäläa5805162015-05-26 20:42:30 +03008421 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008422
8423 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8424 tmp &= ~SBI_SSCCTL_DISABLE;
8425 tmp |= SBI_SSCCTL_PATHALT;
8426 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8427
8428 udelay(24);
8429
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008430 if (with_spread) {
8431 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8432 tmp &= ~SBI_SSCCTL_PATHALT;
8433 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008434
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008435 if (with_fdi) {
8436 lpt_reset_fdi_mphy(dev_priv);
8437 lpt_program_fdi_mphy(dev_priv);
8438 }
8439 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008440
Ville Syrjäläc2699522015-08-27 23:55:59 +03008441 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008442 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8443 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8444 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008445
Ville Syrjäläa5805162015-05-26 20:42:30 +03008446 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008447}
8448
Paulo Zanoni47701c32013-07-23 11:19:25 -03008449/* Sequence to disable CLKOUT_DP */
8450static void lpt_disable_clkout_dp(struct drm_device *dev)
8451{
8452 struct drm_i915_private *dev_priv = dev->dev_private;
8453 uint32_t reg, tmp;
8454
Ville Syrjäläa5805162015-05-26 20:42:30 +03008455 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008456
Ville Syrjäläc2699522015-08-27 23:55:59 +03008457 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008458 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8459 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8460 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8461
8462 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8463 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8464 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8465 tmp |= SBI_SSCCTL_PATHALT;
8466 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8467 udelay(32);
8468 }
8469 tmp |= SBI_SSCCTL_DISABLE;
8470 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8471 }
8472
Ville Syrjäläa5805162015-05-26 20:42:30 +03008473 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008474}
8475
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008476static void lpt_init_pch_refclk(struct drm_device *dev)
8477{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008478 struct intel_encoder *encoder;
8479 bool has_vga = false;
8480
Damien Lespiaub2784e12014-08-05 11:29:37 +01008481 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008482 switch (encoder->type) {
8483 case INTEL_OUTPUT_ANALOG:
8484 has_vga = true;
8485 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008486 default:
8487 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008488 }
8489 }
8490
Paulo Zanoni47701c32013-07-23 11:19:25 -03008491 if (has_vga)
8492 lpt_enable_clkout_dp(dev, true, true);
8493 else
8494 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008495}
8496
Paulo Zanonidde86e22012-12-01 12:04:25 -02008497/*
8498 * Initialize reference clocks when the driver loads
8499 */
8500void intel_init_pch_refclk(struct drm_device *dev)
8501{
8502 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8503 ironlake_init_pch_refclk(dev);
8504 else if (HAS_PCH_LPT(dev))
8505 lpt_init_pch_refclk(dev);
8506}
8507
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008508static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008509{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008510 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008511 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008512 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008513 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008514 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008515 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008516 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008517 bool is_lvds = false;
8518
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008519 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008520 if (connector_state->crtc != crtc_state->base.crtc)
8521 continue;
8522
8523 encoder = to_intel_encoder(connector_state->best_encoder);
8524
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008525 switch (encoder->type) {
8526 case INTEL_OUTPUT_LVDS:
8527 is_lvds = true;
8528 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008529 default:
8530 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008531 }
8532 num_connectors++;
8533 }
8534
8535 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008536 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008537 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008538 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008539 }
8540
8541 return 120000;
8542}
8543
Daniel Vetter6ff93602013-04-19 11:24:36 +02008544static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008545{
8546 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8548 int pipe = intel_crtc->pipe;
8549 uint32_t val;
8550
Daniel Vetter78114072013-06-13 00:54:57 +02008551 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008552
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008553 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008554 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008555 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008556 break;
8557 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008558 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008559 break;
8560 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008561 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008562 break;
8563 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008564 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008565 break;
8566 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008567 /* Case prevented by intel_choose_pipe_bpp_dither. */
8568 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008569 }
8570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008571 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008572 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8573
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008574 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008575 val |= PIPECONF_INTERLACED_ILK;
8576 else
8577 val |= PIPECONF_PROGRESSIVE;
8578
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008579 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008580 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008581
Paulo Zanonic8203562012-09-12 10:06:29 -03008582 I915_WRITE(PIPECONF(pipe), val);
8583 POSTING_READ(PIPECONF(pipe));
8584}
8585
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008586/*
8587 * Set up the pipe CSC unit.
8588 *
8589 * Currently only full range RGB to limited range RGB conversion
8590 * is supported, but eventually this should handle various
8591 * RGB<->YCbCr scenarios as well.
8592 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008593static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008594{
8595 struct drm_device *dev = crtc->dev;
8596 struct drm_i915_private *dev_priv = dev->dev_private;
8597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8598 int pipe = intel_crtc->pipe;
8599 uint16_t coeff = 0x7800; /* 1.0 */
8600
8601 /*
8602 * TODO: Check what kind of values actually come out of the pipe
8603 * with these coeff/postoff values and adjust to get the best
8604 * accuracy. Perhaps we even need to take the bpc value into
8605 * consideration.
8606 */
8607
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008608 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008609 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8610
8611 /*
8612 * GY/GU and RY/RU should be the other way around according
8613 * to BSpec, but reality doesn't agree. Just set them up in
8614 * a way that results in the correct picture.
8615 */
8616 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8617 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8618
8619 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8620 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8621
8622 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8623 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8624
8625 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8626 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8627 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8628
8629 if (INTEL_INFO(dev)->gen > 6) {
8630 uint16_t postoff = 0;
8631
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008632 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008633 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008634
8635 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8636 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8637 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8638
8639 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8640 } else {
8641 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8642
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008643 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008644 mode |= CSC_BLACK_SCREEN_OFFSET;
8645
8646 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8647 }
8648}
8649
Daniel Vetter6ff93602013-04-19 11:24:36 +02008650static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008651{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008652 struct drm_device *dev = crtc->dev;
8653 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008655 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008656 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008657 uint32_t val;
8658
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008659 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008660
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008661 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008662 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8663
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008664 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008665 val |= PIPECONF_INTERLACED_ILK;
8666 else
8667 val |= PIPECONF_PROGRESSIVE;
8668
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008669 I915_WRITE(PIPECONF(cpu_transcoder), val);
8670 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008671
8672 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8673 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008674
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308675 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008676 val = 0;
8677
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008678 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008679 case 18:
8680 val |= PIPEMISC_DITHER_6_BPC;
8681 break;
8682 case 24:
8683 val |= PIPEMISC_DITHER_8_BPC;
8684 break;
8685 case 30:
8686 val |= PIPEMISC_DITHER_10_BPC;
8687 break;
8688 case 36:
8689 val |= PIPEMISC_DITHER_12_BPC;
8690 break;
8691 default:
8692 /* Case prevented by pipe_config_set_bpp. */
8693 BUG();
8694 }
8695
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008696 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008697 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8698
8699 I915_WRITE(PIPEMISC(pipe), val);
8700 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008701}
8702
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008703static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008704 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008705 intel_clock_t *clock,
8706 bool *has_reduced_clock,
8707 intel_clock_t *reduced_clock)
8708{
8709 struct drm_device *dev = crtc->dev;
8710 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008711 int refclk;
8712 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008713 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008714
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008715 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008716
8717 /*
8718 * Returns a set of divisors for the desired target clock with the given
8719 * refclk, or FALSE. The returned values represent the clock equation:
8720 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8721 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008722 limit = intel_limit(crtc_state, refclk);
8723 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008724 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008725 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008726 if (!ret)
8727 return false;
8728
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008729 return true;
8730}
8731
Paulo Zanonid4b19312012-11-29 11:29:32 -02008732int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8733{
8734 /*
8735 * Account for spread spectrum to avoid
8736 * oversubscribing the link. Max center spread
8737 * is 2.5%; use 5% for safety's sake.
8738 */
8739 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008740 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008741}
8742
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008743static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008744{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008745 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008746}
8747
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008748static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008749 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008750 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008751 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008752{
8753 struct drm_crtc *crtc = &intel_crtc->base;
8754 struct drm_device *dev = crtc->dev;
8755 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008756 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008757 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008758 struct drm_connector_state *connector_state;
8759 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008760 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008761 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008762 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008763
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008764 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008765 if (connector_state->crtc != crtc_state->base.crtc)
8766 continue;
8767
8768 encoder = to_intel_encoder(connector_state->best_encoder);
8769
8770 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008771 case INTEL_OUTPUT_LVDS:
8772 is_lvds = true;
8773 break;
8774 case INTEL_OUTPUT_SDVO:
8775 case INTEL_OUTPUT_HDMI:
8776 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008777 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008778 default:
8779 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008780 }
8781
8782 num_connectors++;
8783 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008784
Chris Wilsonc1858122010-12-03 21:35:48 +00008785 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008786 factor = 21;
8787 if (is_lvds) {
8788 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008789 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008790 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008791 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008792 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008793 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008794
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008795 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008796 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008797
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008798 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8799 *fp2 |= FP_CB_TUNE;
8800
Chris Wilson5eddb702010-09-11 13:48:45 +01008801 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008802
Eric Anholta07d6782011-03-30 13:01:08 -07008803 if (is_lvds)
8804 dpll |= DPLLB_MODE_LVDS;
8805 else
8806 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008807
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008808 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008809 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008810
8811 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008812 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008813 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008814 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008815
Eric Anholta07d6782011-03-30 13:01:08 -07008816 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008817 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008818 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008819 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008820
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008821 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008822 case 5:
8823 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8824 break;
8825 case 7:
8826 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8827 break;
8828 case 10:
8829 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8830 break;
8831 case 14:
8832 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8833 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008834 }
8835
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008836 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008837 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008838 else
8839 dpll |= PLL_REF_INPUT_DREFCLK;
8840
Daniel Vetter959e16d2013-06-05 13:34:21 +02008841 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008842}
8843
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008844static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8845 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008846{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008847 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008848 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008849 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008850 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008851 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008852 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008853
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008854 memset(&crtc_state->dpll_hw_state, 0,
8855 sizeof(crtc_state->dpll_hw_state));
8856
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008857 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008858
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008859 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8860 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8861
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008862 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008863 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008864 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008865 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8866 return -EINVAL;
8867 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008868 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 if (!crtc_state->clock_set) {
8870 crtc_state->dpll.n = clock.n;
8871 crtc_state->dpll.m1 = clock.m1;
8872 crtc_state->dpll.m2 = clock.m2;
8873 crtc_state->dpll.p1 = clock.p1;
8874 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008875 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008876
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008877 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008878 if (crtc_state->has_pch_encoder) {
8879 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008880 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008881 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008882
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008883 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008884 &fp, &reduced_clock,
8885 has_reduced_clock ? &fp2 : NULL);
8886
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008887 crtc_state->dpll_hw_state.dpll = dpll;
8888 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008889 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008890 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008891 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008892 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008893
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008894 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008895 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008896 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008897 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008898 return -EINVAL;
8899 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008900 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008901
Rodrigo Viviab585de2015-03-24 12:40:09 -07008902 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008903 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008904 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008905 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008906
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008907 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008908}
8909
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008910static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8911 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008912{
8913 struct drm_device *dev = crtc->base.dev;
8914 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008915 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008916
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008917 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8918 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8919 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8920 & ~TU_SIZE_MASK;
8921 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8922 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8923 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8924}
8925
8926static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8927 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008928 struct intel_link_m_n *m_n,
8929 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008930{
8931 struct drm_device *dev = crtc->base.dev;
8932 struct drm_i915_private *dev_priv = dev->dev_private;
8933 enum pipe pipe = crtc->pipe;
8934
8935 if (INTEL_INFO(dev)->gen >= 5) {
8936 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8937 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8938 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8939 & ~TU_SIZE_MASK;
8940 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8941 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8942 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008943 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8944 * gen < 8) and if DRRS is supported (to make sure the
8945 * registers are not unnecessarily read).
8946 */
8947 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008948 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008949 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8950 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8951 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8952 & ~TU_SIZE_MASK;
8953 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8954 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8955 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8956 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008957 } else {
8958 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8959 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8960 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8961 & ~TU_SIZE_MASK;
8962 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8963 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8964 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8965 }
8966}
8967
8968void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008969 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008970{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008971 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008972 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8973 else
8974 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008975 &pipe_config->dp_m_n,
8976 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008977}
8978
Daniel Vetter72419202013-04-04 13:28:53 +02008979static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008980 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008981{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008982 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008983 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008984}
8985
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008986static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008987 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008988{
8989 struct drm_device *dev = crtc->base.dev;
8990 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008991 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8992 uint32_t ps_ctrl = 0;
8993 int id = -1;
8994 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008995
Chandra Kondurua1b22782015-04-07 15:28:45 -07008996 /* find scaler attached to this pipe */
8997 for (i = 0; i < crtc->num_scalers; i++) {
8998 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8999 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9000 id = i;
9001 pipe_config->pch_pfit.enabled = true;
9002 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9003 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9004 break;
9005 }
9006 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009007
Chandra Kondurua1b22782015-04-07 15:28:45 -07009008 scaler_state->scaler_id = id;
9009 if (id >= 0) {
9010 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9011 } else {
9012 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009013 }
9014}
9015
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009016static void
9017skylake_get_initial_plane_config(struct intel_crtc *crtc,
9018 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009019{
9020 struct drm_device *dev = crtc->base.dev;
9021 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009022 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009023 int pipe = crtc->pipe;
9024 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009025 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009026 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009027 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009028
Damien Lespiaud9806c92015-01-21 14:07:19 +00009029 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009030 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009031 DRM_DEBUG_KMS("failed to alloc fb\n");
9032 return;
9033 }
9034
Damien Lespiau1b842c82015-01-21 13:50:54 +00009035 fb = &intel_fb->base;
9036
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009037 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009038 if (!(val & PLANE_CTL_ENABLE))
9039 goto error;
9040
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009041 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9042 fourcc = skl_format_to_fourcc(pixel_format,
9043 val & PLANE_CTL_ORDER_RGBX,
9044 val & PLANE_CTL_ALPHA_MASK);
9045 fb->pixel_format = fourcc;
9046 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9047
Damien Lespiau40f46282015-02-27 11:15:21 +00009048 tiling = val & PLANE_CTL_TILED_MASK;
9049 switch (tiling) {
9050 case PLANE_CTL_TILED_LINEAR:
9051 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9052 break;
9053 case PLANE_CTL_TILED_X:
9054 plane_config->tiling = I915_TILING_X;
9055 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9056 break;
9057 case PLANE_CTL_TILED_Y:
9058 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9059 break;
9060 case PLANE_CTL_TILED_YF:
9061 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9062 break;
9063 default:
9064 MISSING_CASE(tiling);
9065 goto error;
9066 }
9067
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009068 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9069 plane_config->base = base;
9070
9071 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9072
9073 val = I915_READ(PLANE_SIZE(pipe, 0));
9074 fb->height = ((val >> 16) & 0xfff) + 1;
9075 fb->width = ((val >> 0) & 0x1fff) + 1;
9076
9077 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009078 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9079 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009080 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9081
9082 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009083 fb->pixel_format,
9084 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009085
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009086 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009087
9088 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9089 pipe_name(pipe), fb->width, fb->height,
9090 fb->bits_per_pixel, base, fb->pitches[0],
9091 plane_config->size);
9092
Damien Lespiau2d140302015-02-05 17:22:18 +00009093 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009094 return;
9095
9096error:
9097 kfree(fb);
9098}
9099
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009100static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009101 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009102{
9103 struct drm_device *dev = crtc->base.dev;
9104 struct drm_i915_private *dev_priv = dev->dev_private;
9105 uint32_t tmp;
9106
9107 tmp = I915_READ(PF_CTL(crtc->pipe));
9108
9109 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009110 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009111 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9112 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009113
9114 /* We currently do not free assignements of panel fitters on
9115 * ivb/hsw (since we don't use the higher upscaling modes which
9116 * differentiates them) so just WARN about this case for now. */
9117 if (IS_GEN7(dev)) {
9118 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9119 PF_PIPE_SEL_IVB(crtc->pipe));
9120 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009121 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009122}
9123
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009124static void
9125ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9126 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009127{
9128 struct drm_device *dev = crtc->base.dev;
9129 struct drm_i915_private *dev_priv = dev->dev_private;
9130 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009131 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009132 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009133 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009134 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009135 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009136
Damien Lespiau42a7b082015-02-05 19:35:13 +00009137 val = I915_READ(DSPCNTR(pipe));
9138 if (!(val & DISPLAY_PLANE_ENABLE))
9139 return;
9140
Damien Lespiaud9806c92015-01-21 14:07:19 +00009141 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009142 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009143 DRM_DEBUG_KMS("failed to alloc fb\n");
9144 return;
9145 }
9146
Damien Lespiau1b842c82015-01-21 13:50:54 +00009147 fb = &intel_fb->base;
9148
Daniel Vetter18c52472015-02-10 17:16:09 +00009149 if (INTEL_INFO(dev)->gen >= 4) {
9150 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009151 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009152 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9153 }
9154 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009155
9156 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009157 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009158 fb->pixel_format = fourcc;
9159 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009160
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009161 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009162 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009163 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009164 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009165 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009166 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009167 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009168 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009169 }
9170 plane_config->base = base;
9171
9172 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009173 fb->width = ((val >> 16) & 0xfff) + 1;
9174 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009175
9176 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009177 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009178
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009179 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009180 fb->pixel_format,
9181 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009182
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009183 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009184
Damien Lespiau2844a922015-01-20 12:51:48 +00009185 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9186 pipe_name(pipe), fb->width, fb->height,
9187 fb->bits_per_pixel, base, fb->pitches[0],
9188 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009189
Damien Lespiau2d140302015-02-05 17:22:18 +00009190 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009191}
9192
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009193static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009194 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009195{
9196 struct drm_device *dev = crtc->base.dev;
9197 struct drm_i915_private *dev_priv = dev->dev_private;
9198 uint32_t tmp;
9199
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009200 if (!intel_display_power_is_enabled(dev_priv,
9201 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009202 return false;
9203
Daniel Vettere143a212013-07-04 12:01:15 +02009204 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009205 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009206
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009207 tmp = I915_READ(PIPECONF(crtc->pipe));
9208 if (!(tmp & PIPECONF_ENABLE))
9209 return false;
9210
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009211 switch (tmp & PIPECONF_BPC_MASK) {
9212 case PIPECONF_6BPC:
9213 pipe_config->pipe_bpp = 18;
9214 break;
9215 case PIPECONF_8BPC:
9216 pipe_config->pipe_bpp = 24;
9217 break;
9218 case PIPECONF_10BPC:
9219 pipe_config->pipe_bpp = 30;
9220 break;
9221 case PIPECONF_12BPC:
9222 pipe_config->pipe_bpp = 36;
9223 break;
9224 default:
9225 break;
9226 }
9227
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009228 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9229 pipe_config->limited_color_range = true;
9230
Daniel Vetterab9412b2013-05-03 11:49:46 +02009231 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009232 struct intel_shared_dpll *pll;
9233
Daniel Vetter88adfff2013-03-28 10:42:01 +01009234 pipe_config->has_pch_encoder = true;
9235
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009236 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9237 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9238 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009239
9240 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009241
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009242 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009243 pipe_config->shared_dpll =
9244 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009245 } else {
9246 tmp = I915_READ(PCH_DPLL_SEL);
9247 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9248 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9249 else
9250 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9251 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009252
9253 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9254
9255 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9256 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009257
9258 tmp = pipe_config->dpll_hw_state.dpll;
9259 pipe_config->pixel_multiplier =
9260 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9261 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009262
9263 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009264 } else {
9265 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009266 }
9267
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009268 intel_get_pipe_timings(crtc, pipe_config);
9269
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009270 ironlake_get_pfit_config(crtc, pipe_config);
9271
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009272 return true;
9273}
9274
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009275static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9276{
9277 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009278 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009279
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009280 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009281 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009282 pipe_name(crtc->pipe));
9283
Rob Clarke2c719b2014-12-15 13:56:32 -05009284 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9285 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9286 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9287 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9288 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9289 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009290 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009291 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009292 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009293 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009294 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009295 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009296 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009297 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009298 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009299
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009300 /*
9301 * In theory we can still leave IRQs enabled, as long as only the HPD
9302 * interrupts remain enabled. We used to check for that, but since it's
9303 * gen-specific and since we only disable LCPLL after we fully disable
9304 * the interrupts, the check below should be enough.
9305 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009306 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009307}
9308
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009309static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9310{
9311 struct drm_device *dev = dev_priv->dev;
9312
9313 if (IS_HASWELL(dev))
9314 return I915_READ(D_COMP_HSW);
9315 else
9316 return I915_READ(D_COMP_BDW);
9317}
9318
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009319static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9320{
9321 struct drm_device *dev = dev_priv->dev;
9322
9323 if (IS_HASWELL(dev)) {
9324 mutex_lock(&dev_priv->rps.hw_lock);
9325 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9326 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009327 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009328 mutex_unlock(&dev_priv->rps.hw_lock);
9329 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009330 I915_WRITE(D_COMP_BDW, val);
9331 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009332 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009333}
9334
9335/*
9336 * This function implements pieces of two sequences from BSpec:
9337 * - Sequence for display software to disable LCPLL
9338 * - Sequence for display software to allow package C8+
9339 * The steps implemented here are just the steps that actually touch the LCPLL
9340 * register. Callers should take care of disabling all the display engine
9341 * functions, doing the mode unset, fixing interrupts, etc.
9342 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009343static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9344 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009345{
9346 uint32_t val;
9347
9348 assert_can_disable_lcpll(dev_priv);
9349
9350 val = I915_READ(LCPLL_CTL);
9351
9352 if (switch_to_fclk) {
9353 val |= LCPLL_CD_SOURCE_FCLK;
9354 I915_WRITE(LCPLL_CTL, val);
9355
9356 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9357 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9358 DRM_ERROR("Switching to FCLK failed\n");
9359
9360 val = I915_READ(LCPLL_CTL);
9361 }
9362
9363 val |= LCPLL_PLL_DISABLE;
9364 I915_WRITE(LCPLL_CTL, val);
9365 POSTING_READ(LCPLL_CTL);
9366
9367 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9368 DRM_ERROR("LCPLL still locked\n");
9369
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009370 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009371 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009372 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009373 ndelay(100);
9374
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009375 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9376 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009377 DRM_ERROR("D_COMP RCOMP still in progress\n");
9378
9379 if (allow_power_down) {
9380 val = I915_READ(LCPLL_CTL);
9381 val |= LCPLL_POWER_DOWN_ALLOW;
9382 I915_WRITE(LCPLL_CTL, val);
9383 POSTING_READ(LCPLL_CTL);
9384 }
9385}
9386
9387/*
9388 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9389 * source.
9390 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009391static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009392{
9393 uint32_t val;
9394
9395 val = I915_READ(LCPLL_CTL);
9396
9397 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9398 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9399 return;
9400
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009401 /*
9402 * Make sure we're not on PC8 state before disabling PC8, otherwise
9403 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009404 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009405 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009406
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009407 if (val & LCPLL_POWER_DOWN_ALLOW) {
9408 val &= ~LCPLL_POWER_DOWN_ALLOW;
9409 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009410 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009411 }
9412
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009413 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009414 val |= D_COMP_COMP_FORCE;
9415 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009416 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009417
9418 val = I915_READ(LCPLL_CTL);
9419 val &= ~LCPLL_PLL_DISABLE;
9420 I915_WRITE(LCPLL_CTL, val);
9421
9422 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9423 DRM_ERROR("LCPLL not locked yet\n");
9424
9425 if (val & LCPLL_CD_SOURCE_FCLK) {
9426 val = I915_READ(LCPLL_CTL);
9427 val &= ~LCPLL_CD_SOURCE_FCLK;
9428 I915_WRITE(LCPLL_CTL, val);
9429
9430 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9431 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9432 DRM_ERROR("Switching back to LCPLL failed\n");
9433 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009434
Mika Kuoppala59bad942015-01-16 11:34:40 +02009435 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009436 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009437}
9438
Paulo Zanoni765dab672014-03-07 20:08:18 -03009439/*
9440 * Package states C8 and deeper are really deep PC states that can only be
9441 * reached when all the devices on the system allow it, so even if the graphics
9442 * device allows PC8+, it doesn't mean the system will actually get to these
9443 * states. Our driver only allows PC8+ when going into runtime PM.
9444 *
9445 * The requirements for PC8+ are that all the outputs are disabled, the power
9446 * well is disabled and most interrupts are disabled, and these are also
9447 * requirements for runtime PM. When these conditions are met, we manually do
9448 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9449 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9450 * hang the machine.
9451 *
9452 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9453 * the state of some registers, so when we come back from PC8+ we need to
9454 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9455 * need to take care of the registers kept by RC6. Notice that this happens even
9456 * if we don't put the device in PCI D3 state (which is what currently happens
9457 * because of the runtime PM support).
9458 *
9459 * For more, read "Display Sequences for Package C8" on the hardware
9460 * documentation.
9461 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009462void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009463{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009464 struct drm_device *dev = dev_priv->dev;
9465 uint32_t val;
9466
Paulo Zanonic67a4702013-08-19 13:18:09 -03009467 DRM_DEBUG_KMS("Enabling package C8+\n");
9468
Ville Syrjäläc2699522015-08-27 23:55:59 +03009469 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009470 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9471 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9472 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9473 }
9474
9475 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009476 hsw_disable_lcpll(dev_priv, true, true);
9477}
9478
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009479void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009480{
9481 struct drm_device *dev = dev_priv->dev;
9482 uint32_t val;
9483
Paulo Zanonic67a4702013-08-19 13:18:09 -03009484 DRM_DEBUG_KMS("Disabling package C8+\n");
9485
9486 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009487 lpt_init_pch_refclk(dev);
9488
Ville Syrjäläc2699522015-08-27 23:55:59 +03009489 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009490 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9491 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9492 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9493 }
9494
9495 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009496}
9497
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009498static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309499{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009500 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009501 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309502
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009503 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309504}
9505
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009506/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009507static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009508{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009509 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009510 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009511 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009512
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009513 for_each_intel_crtc(state->dev, intel_crtc) {
9514 int pixel_rate;
9515
9516 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9517 if (IS_ERR(crtc_state))
9518 return PTR_ERR(crtc_state);
9519
9520 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009521 continue;
9522
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009523 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009524
9525 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009526 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009527 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9528
9529 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9530 }
9531
9532 return max_pixel_rate;
9533}
9534
9535static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9536{
9537 struct drm_i915_private *dev_priv = dev->dev_private;
9538 uint32_t val, data;
9539 int ret;
9540
9541 if (WARN((I915_READ(LCPLL_CTL) &
9542 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9543 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9544 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9545 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9546 "trying to change cdclk frequency with cdclk not enabled\n"))
9547 return;
9548
9549 mutex_lock(&dev_priv->rps.hw_lock);
9550 ret = sandybridge_pcode_write(dev_priv,
9551 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9552 mutex_unlock(&dev_priv->rps.hw_lock);
9553 if (ret) {
9554 DRM_ERROR("failed to inform pcode about cdclk change\n");
9555 return;
9556 }
9557
9558 val = I915_READ(LCPLL_CTL);
9559 val |= LCPLL_CD_SOURCE_FCLK;
9560 I915_WRITE(LCPLL_CTL, val);
9561
9562 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9563 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9564 DRM_ERROR("Switching to FCLK failed\n");
9565
9566 val = I915_READ(LCPLL_CTL);
9567 val &= ~LCPLL_CLK_FREQ_MASK;
9568
9569 switch (cdclk) {
9570 case 450000:
9571 val |= LCPLL_CLK_FREQ_450;
9572 data = 0;
9573 break;
9574 case 540000:
9575 val |= LCPLL_CLK_FREQ_54O_BDW;
9576 data = 1;
9577 break;
9578 case 337500:
9579 val |= LCPLL_CLK_FREQ_337_5_BDW;
9580 data = 2;
9581 break;
9582 case 675000:
9583 val |= LCPLL_CLK_FREQ_675_BDW;
9584 data = 3;
9585 break;
9586 default:
9587 WARN(1, "invalid cdclk frequency\n");
9588 return;
9589 }
9590
9591 I915_WRITE(LCPLL_CTL, val);
9592
9593 val = I915_READ(LCPLL_CTL);
9594 val &= ~LCPLL_CD_SOURCE_FCLK;
9595 I915_WRITE(LCPLL_CTL, val);
9596
9597 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9598 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9599 DRM_ERROR("Switching back to LCPLL failed\n");
9600
9601 mutex_lock(&dev_priv->rps.hw_lock);
9602 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9603 mutex_unlock(&dev_priv->rps.hw_lock);
9604
9605 intel_update_cdclk(dev);
9606
9607 WARN(cdclk != dev_priv->cdclk_freq,
9608 "cdclk requested %d kHz but got %d kHz\n",
9609 cdclk, dev_priv->cdclk_freq);
9610}
9611
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009612static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009613{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009614 struct drm_i915_private *dev_priv = to_i915(state->dev);
9615 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009616 int cdclk;
9617
9618 /*
9619 * FIXME should also account for plane ratio
9620 * once 64bpp pixel formats are supported.
9621 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009622 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009623 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009624 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009625 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009626 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009627 cdclk = 450000;
9628 else
9629 cdclk = 337500;
9630
9631 /*
9632 * FIXME move the cdclk caclulation to
9633 * compute_config() so we can fail gracegully.
9634 */
9635 if (cdclk > dev_priv->max_cdclk_freq) {
9636 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9637 cdclk, dev_priv->max_cdclk_freq);
9638 cdclk = dev_priv->max_cdclk_freq;
9639 }
9640
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009641 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009642
9643 return 0;
9644}
9645
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009646static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009647{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009648 struct drm_device *dev = old_state->dev;
9649 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009650
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009651 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009652}
9653
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009654static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9655 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009656{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009657 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009658 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009659
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009660 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009661
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009662 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009663}
9664
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309665static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9666 enum port port,
9667 struct intel_crtc_state *pipe_config)
9668{
9669 switch (port) {
9670 case PORT_A:
9671 pipe_config->ddi_pll_sel = SKL_DPLL0;
9672 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9673 break;
9674 case PORT_B:
9675 pipe_config->ddi_pll_sel = SKL_DPLL1;
9676 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9677 break;
9678 case PORT_C:
9679 pipe_config->ddi_pll_sel = SKL_DPLL2;
9680 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9681 break;
9682 default:
9683 DRM_ERROR("Incorrect port type\n");
9684 }
9685}
9686
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009687static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9688 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009689 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009690{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009691 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009692
9693 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9694 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9695
9696 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009697 case SKL_DPLL0:
9698 /*
9699 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9700 * of the shared DPLL framework and thus needs to be read out
9701 * separately
9702 */
9703 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9704 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9705 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009706 case SKL_DPLL1:
9707 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9708 break;
9709 case SKL_DPLL2:
9710 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9711 break;
9712 case SKL_DPLL3:
9713 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9714 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009715 }
9716}
9717
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009718static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9719 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009720 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009721{
9722 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9723
9724 switch (pipe_config->ddi_pll_sel) {
9725 case PORT_CLK_SEL_WRPLL1:
9726 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9727 break;
9728 case PORT_CLK_SEL_WRPLL2:
9729 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9730 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009731 case PORT_CLK_SEL_SPLL:
9732 pipe_config->shared_dpll = DPLL_ID_SPLL;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009733 }
9734}
9735
Daniel Vetter26804af2014-06-25 22:01:55 +03009736static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009737 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009738{
9739 struct drm_device *dev = crtc->base.dev;
9740 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009741 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009742 enum port port;
9743 uint32_t tmp;
9744
9745 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9746
9747 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9748
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009749 if (IS_SKYLAKE(dev))
9750 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309751 else if (IS_BROXTON(dev))
9752 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009753 else
9754 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009755
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009756 if (pipe_config->shared_dpll >= 0) {
9757 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9758
9759 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9760 &pipe_config->dpll_hw_state));
9761 }
9762
Daniel Vetter26804af2014-06-25 22:01:55 +03009763 /*
9764 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9765 * DDI E. So just check whether this pipe is wired to DDI E and whether
9766 * the PCH transcoder is on.
9767 */
Damien Lespiauca370452013-12-03 13:56:24 +00009768 if (INTEL_INFO(dev)->gen < 9 &&
9769 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009770 pipe_config->has_pch_encoder = true;
9771
9772 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9773 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9774 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9775
9776 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9777 }
9778}
9779
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009780static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009781 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009782{
9783 struct drm_device *dev = crtc->base.dev;
9784 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009785 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009786 uint32_t tmp;
9787
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009788 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009789 POWER_DOMAIN_PIPE(crtc->pipe)))
9790 return false;
9791
Daniel Vettere143a212013-07-04 12:01:15 +02009792 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009793 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9794
Daniel Vettereccb1402013-05-22 00:50:22 +02009795 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9796 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9797 enum pipe trans_edp_pipe;
9798 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9799 default:
9800 WARN(1, "unknown pipe linked to edp transcoder\n");
9801 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9802 case TRANS_DDI_EDP_INPUT_A_ON:
9803 trans_edp_pipe = PIPE_A;
9804 break;
9805 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9806 trans_edp_pipe = PIPE_B;
9807 break;
9808 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9809 trans_edp_pipe = PIPE_C;
9810 break;
9811 }
9812
9813 if (trans_edp_pipe == crtc->pipe)
9814 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9815 }
9816
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009817 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009818 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009819 return false;
9820
Daniel Vettereccb1402013-05-22 00:50:22 +02009821 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009822 if (!(tmp & PIPECONF_ENABLE))
9823 return false;
9824
Daniel Vetter26804af2014-06-25 22:01:55 +03009825 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009826
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009827 intel_get_pipe_timings(crtc, pipe_config);
9828
Chandra Kondurua1b22782015-04-07 15:28:45 -07009829 if (INTEL_INFO(dev)->gen >= 9) {
9830 skl_init_scalers(dev, crtc, pipe_config);
9831 }
9832
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009833 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009834
9835 if (INTEL_INFO(dev)->gen >= 9) {
9836 pipe_config->scaler_state.scaler_id = -1;
9837 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9838 }
9839
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009840 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009841 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009842 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009843 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009844 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009845 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009846
Jesse Barnese59150d2014-01-07 13:30:45 -08009847 if (IS_HASWELL(dev))
9848 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9849 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009850
Clint Taylorebb69c92014-09-30 10:30:22 -07009851 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9852 pipe_config->pixel_multiplier =
9853 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9854 } else {
9855 pipe_config->pixel_multiplier = 1;
9856 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009857
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009858 return true;
9859}
9860
Chris Wilson560b85b2010-08-07 11:01:38 +01009861static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9862{
9863 struct drm_device *dev = crtc->dev;
9864 struct drm_i915_private *dev_priv = dev->dev_private;
9865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009866 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009867
Ville Syrjälädc41c152014-08-13 11:57:05 +03009868 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009869 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9870 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009871 unsigned int stride = roundup_pow_of_two(width) * 4;
9872
9873 switch (stride) {
9874 default:
9875 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9876 width, stride);
9877 stride = 256;
9878 /* fallthrough */
9879 case 256:
9880 case 512:
9881 case 1024:
9882 case 2048:
9883 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009884 }
9885
Ville Syrjälädc41c152014-08-13 11:57:05 +03009886 cntl |= CURSOR_ENABLE |
9887 CURSOR_GAMMA_ENABLE |
9888 CURSOR_FORMAT_ARGB |
9889 CURSOR_STRIDE(stride);
9890
9891 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009892 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009893
Ville Syrjälädc41c152014-08-13 11:57:05 +03009894 if (intel_crtc->cursor_cntl != 0 &&
9895 (intel_crtc->cursor_base != base ||
9896 intel_crtc->cursor_size != size ||
9897 intel_crtc->cursor_cntl != cntl)) {
9898 /* On these chipsets we can only modify the base/size/stride
9899 * whilst the cursor is disabled.
9900 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009901 I915_WRITE(CURCNTR(PIPE_A), 0);
9902 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009903 intel_crtc->cursor_cntl = 0;
9904 }
9905
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009906 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009907 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009908 intel_crtc->cursor_base = base;
9909 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009910
9911 if (intel_crtc->cursor_size != size) {
9912 I915_WRITE(CURSIZE, size);
9913 intel_crtc->cursor_size = size;
9914 }
9915
Chris Wilson4b0e3332014-05-30 16:35:26 +03009916 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009917 I915_WRITE(CURCNTR(PIPE_A), cntl);
9918 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009919 intel_crtc->cursor_cntl = cntl;
9920 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009921}
9922
9923static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9924{
9925 struct drm_device *dev = crtc->dev;
9926 struct drm_i915_private *dev_priv = dev->dev_private;
9927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9928 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009929 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009930
Chris Wilson4b0e3332014-05-30 16:35:26 +03009931 cntl = 0;
9932 if (base) {
9933 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009934 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309935 case 64:
9936 cntl |= CURSOR_MODE_64_ARGB_AX;
9937 break;
9938 case 128:
9939 cntl |= CURSOR_MODE_128_ARGB_AX;
9940 break;
9941 case 256:
9942 cntl |= CURSOR_MODE_256_ARGB_AX;
9943 break;
9944 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009945 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309946 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009947 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009948 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009949
Bob Paauwefc6f93b2015-08-31 14:03:30 -07009950 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009951 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009952 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009953
Matt Roper8e7d6882015-01-21 16:35:41 -08009954 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009955 cntl |= CURSOR_ROTATE_180;
9956
Chris Wilson4b0e3332014-05-30 16:35:26 +03009957 if (intel_crtc->cursor_cntl != cntl) {
9958 I915_WRITE(CURCNTR(pipe), cntl);
9959 POSTING_READ(CURCNTR(pipe));
9960 intel_crtc->cursor_cntl = cntl;
9961 }
9962
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009963 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009964 I915_WRITE(CURBASE(pipe), base);
9965 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009966
9967 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009968}
9969
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009970/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009971static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9972 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009973{
9974 struct drm_device *dev = crtc->dev;
9975 struct drm_i915_private *dev_priv = dev->dev_private;
9976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9977 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009978 struct drm_plane_state *cursor_state = crtc->cursor->state;
9979 int x = cursor_state->crtc_x;
9980 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009981 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009982
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009983 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009984 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009985
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009986 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009987 base = 0;
9988
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009989 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009990 base = 0;
9991
9992 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009993 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009994 base = 0;
9995
9996 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9997 x = -x;
9998 }
9999 pos |= x << CURSOR_X_SHIFT;
10000
10001 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010002 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010003 base = 0;
10004
10005 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10006 y = -y;
10007 }
10008 pos |= y << CURSOR_Y_SHIFT;
10009
Chris Wilson4b0e3332014-05-30 16:35:26 +030010010 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010011 return;
10012
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010013 I915_WRITE(CURPOS(pipe), pos);
10014
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010015 /* ILK+ do this automagically */
10016 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010017 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010018 base += (cursor_state->crtc_h *
10019 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010020 }
10021
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010022 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010023 i845_update_cursor(crtc, base);
10024 else
10025 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010026}
10027
Ville Syrjälädc41c152014-08-13 11:57:05 +030010028static bool cursor_size_ok(struct drm_device *dev,
10029 uint32_t width, uint32_t height)
10030{
10031 if (width == 0 || height == 0)
10032 return false;
10033
10034 /*
10035 * 845g/865g are special in that they are only limited by
10036 * the width of their cursors, the height is arbitrary up to
10037 * the precision of the register. Everything else requires
10038 * square cursors, limited to a few power-of-two sizes.
10039 */
10040 if (IS_845G(dev) || IS_I865G(dev)) {
10041 if ((width & 63) != 0)
10042 return false;
10043
10044 if (width > (IS_845G(dev) ? 64 : 512))
10045 return false;
10046
10047 if (height > 1023)
10048 return false;
10049 } else {
10050 switch (width | height) {
10051 case 256:
10052 case 128:
10053 if (IS_GEN2(dev))
10054 return false;
10055 case 64:
10056 break;
10057 default:
10058 return false;
10059 }
10060 }
10061
10062 return true;
10063}
10064
Jesse Barnes79e53942008-11-07 14:24:08 -080010065static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010066 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010067{
James Simmons72034252010-08-03 01:33:19 +010010068 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010070
James Simmons72034252010-08-03 01:33:19 +010010071 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010072 intel_crtc->lut_r[i] = red[i] >> 8;
10073 intel_crtc->lut_g[i] = green[i] >> 8;
10074 intel_crtc->lut_b[i] = blue[i] >> 8;
10075 }
10076
10077 intel_crtc_load_lut(crtc);
10078}
10079
Jesse Barnes79e53942008-11-07 14:24:08 -080010080/* VESA 640x480x72Hz mode to set on the pipe */
10081static struct drm_display_mode load_detect_mode = {
10082 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10083 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10084};
10085
Daniel Vettera8bb6812014-02-10 18:00:39 +010010086struct drm_framebuffer *
10087__intel_framebuffer_create(struct drm_device *dev,
10088 struct drm_mode_fb_cmd2 *mode_cmd,
10089 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010090{
10091 struct intel_framebuffer *intel_fb;
10092 int ret;
10093
10094 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10095 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010096 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010097 return ERR_PTR(-ENOMEM);
10098 }
10099
10100 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010101 if (ret)
10102 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010103
10104 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010105err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010106 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010107 kfree(intel_fb);
10108
10109 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010110}
10111
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010112static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010113intel_framebuffer_create(struct drm_device *dev,
10114 struct drm_mode_fb_cmd2 *mode_cmd,
10115 struct drm_i915_gem_object *obj)
10116{
10117 struct drm_framebuffer *fb;
10118 int ret;
10119
10120 ret = i915_mutex_lock_interruptible(dev);
10121 if (ret)
10122 return ERR_PTR(ret);
10123 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10124 mutex_unlock(&dev->struct_mutex);
10125
10126 return fb;
10127}
10128
Chris Wilsond2dff872011-04-19 08:36:26 +010010129static u32
10130intel_framebuffer_pitch_for_width(int width, int bpp)
10131{
10132 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10133 return ALIGN(pitch, 64);
10134}
10135
10136static u32
10137intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10138{
10139 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010140 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010141}
10142
10143static struct drm_framebuffer *
10144intel_framebuffer_create_for_mode(struct drm_device *dev,
10145 struct drm_display_mode *mode,
10146 int depth, int bpp)
10147{
10148 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010149 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010150
10151 obj = i915_gem_alloc_object(dev,
10152 intel_framebuffer_size_for_mode(mode, bpp));
10153 if (obj == NULL)
10154 return ERR_PTR(-ENOMEM);
10155
10156 mode_cmd.width = mode->hdisplay;
10157 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010158 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10159 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010160 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010161
10162 return intel_framebuffer_create(dev, &mode_cmd, obj);
10163}
10164
10165static struct drm_framebuffer *
10166mode_fits_in_fbdev(struct drm_device *dev,
10167 struct drm_display_mode *mode)
10168{
Daniel Vetter06957262015-08-10 13:34:08 +020010169#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010170 struct drm_i915_private *dev_priv = dev->dev_private;
10171 struct drm_i915_gem_object *obj;
10172 struct drm_framebuffer *fb;
10173
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010174 if (!dev_priv->fbdev)
10175 return NULL;
10176
10177 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010178 return NULL;
10179
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010180 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010181 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010182
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010183 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010184 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10185 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010186 return NULL;
10187
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010188 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010189 return NULL;
10190
10191 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010192#else
10193 return NULL;
10194#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010195}
10196
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010197static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10198 struct drm_crtc *crtc,
10199 struct drm_display_mode *mode,
10200 struct drm_framebuffer *fb,
10201 int x, int y)
10202{
10203 struct drm_plane_state *plane_state;
10204 int hdisplay, vdisplay;
10205 int ret;
10206
10207 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10208 if (IS_ERR(plane_state))
10209 return PTR_ERR(plane_state);
10210
10211 if (mode)
10212 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10213 else
10214 hdisplay = vdisplay = 0;
10215
10216 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10217 if (ret)
10218 return ret;
10219 drm_atomic_set_fb_for_plane(plane_state, fb);
10220 plane_state->crtc_x = 0;
10221 plane_state->crtc_y = 0;
10222 plane_state->crtc_w = hdisplay;
10223 plane_state->crtc_h = vdisplay;
10224 plane_state->src_x = x << 16;
10225 plane_state->src_y = y << 16;
10226 plane_state->src_w = hdisplay << 16;
10227 plane_state->src_h = vdisplay << 16;
10228
10229 return 0;
10230}
10231
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010232bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010233 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010234 struct intel_load_detect_pipe *old,
10235 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010236{
10237 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010238 struct intel_encoder *intel_encoder =
10239 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010240 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010241 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010242 struct drm_crtc *crtc = NULL;
10243 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010244 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010245 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010246 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010247 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010248 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010249 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010250
Chris Wilsond2dff872011-04-19 08:36:26 +010010251 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010252 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010253 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010254
Rob Clark51fd3712013-11-19 12:10:12 -050010255retry:
10256 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10257 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010258 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010259
Jesse Barnes79e53942008-11-07 14:24:08 -080010260 /*
10261 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010262 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010263 * - if the connector already has an assigned crtc, use it (but make
10264 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010265 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010266 * - try to find the first unused crtc that can drive this connector,
10267 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010268 */
10269
10270 /* See if we already have a CRTC for this connector */
10271 if (encoder->crtc) {
10272 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010273
Rob Clark51fd3712013-11-19 12:10:12 -050010274 ret = drm_modeset_lock(&crtc->mutex, ctx);
10275 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010276 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010277 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10278 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010279 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010280
Daniel Vetter24218aa2012-08-12 19:27:11 +020010281 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010282 old->load_detect_temp = false;
10283
10284 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010285 if (connector->dpms != DRM_MODE_DPMS_ON)
10286 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010287
Chris Wilson71731882011-04-19 23:10:58 +010010288 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010289 }
10290
10291 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010292 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 i++;
10294 if (!(encoder->possible_crtcs & (1 << i)))
10295 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010296 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010297 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010298
10299 crtc = possible_crtc;
10300 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010301 }
10302
10303 /*
10304 * If we didn't find an unused CRTC, don't use any.
10305 */
10306 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010307 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010308 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010309 }
10310
Rob Clark51fd3712013-11-19 12:10:12 -050010311 ret = drm_modeset_lock(&crtc->mutex, ctx);
10312 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010313 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010314 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10315 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010316 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010317
10318 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010319 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010320 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010321 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010322
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010323 state = drm_atomic_state_alloc(dev);
10324 if (!state)
10325 return false;
10326
10327 state->acquire_ctx = ctx;
10328
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010329 connector_state = drm_atomic_get_connector_state(state, connector);
10330 if (IS_ERR(connector_state)) {
10331 ret = PTR_ERR(connector_state);
10332 goto fail;
10333 }
10334
10335 connector_state->crtc = crtc;
10336 connector_state->best_encoder = &intel_encoder->base;
10337
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010338 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10339 if (IS_ERR(crtc_state)) {
10340 ret = PTR_ERR(crtc_state);
10341 goto fail;
10342 }
10343
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010344 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010345
Chris Wilson64927112011-04-20 07:25:26 +010010346 if (!mode)
10347 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010348
Chris Wilsond2dff872011-04-19 08:36:26 +010010349 /* We need a framebuffer large enough to accommodate all accesses
10350 * that the plane may generate whilst we perform load detection.
10351 * We can not rely on the fbcon either being present (we get called
10352 * during its initialisation to detect all boot displays, or it may
10353 * not even exist) or that it is large enough to satisfy the
10354 * requested mode.
10355 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010356 fb = mode_fits_in_fbdev(dev, mode);
10357 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010358 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010359 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10360 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010361 } else
10362 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010363 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010364 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010365 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010366 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010367
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010368 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10369 if (ret)
10370 goto fail;
10371
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010372 drm_mode_copy(&crtc_state->base.mode, mode);
10373
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010374 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010375 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010376 if (old->release_fb)
10377 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010378 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010379 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010380 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010381
Jesse Barnes79e53942008-11-07 14:24:08 -080010382 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010383 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010384 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010385
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010386fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010387 drm_atomic_state_free(state);
10388 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010389
Rob Clark51fd3712013-11-19 12:10:12 -050010390 if (ret == -EDEADLK) {
10391 drm_modeset_backoff(ctx);
10392 goto retry;
10393 }
10394
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010395 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010396}
10397
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010398void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010399 struct intel_load_detect_pipe *old,
10400 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010401{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010402 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010403 struct intel_encoder *intel_encoder =
10404 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010405 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010406 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010408 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010409 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010410 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010411 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010412
Chris Wilsond2dff872011-04-19 08:36:26 +010010413 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010414 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010415 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010416
Chris Wilson8261b192011-04-19 23:18:09 +010010417 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010418 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010419 if (!state)
10420 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010421
10422 state->acquire_ctx = ctx;
10423
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010424 connector_state = drm_atomic_get_connector_state(state, connector);
10425 if (IS_ERR(connector_state))
10426 goto fail;
10427
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010428 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10429 if (IS_ERR(crtc_state))
10430 goto fail;
10431
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010432 connector_state->best_encoder = NULL;
10433 connector_state->crtc = NULL;
10434
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010435 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010436
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010437 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10438 0, 0);
10439 if (ret)
10440 goto fail;
10441
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010442 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010443 if (ret)
10444 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010445
Daniel Vetter36206362012-12-10 20:42:17 +010010446 if (old->release_fb) {
10447 drm_framebuffer_unregister_private(old->release_fb);
10448 drm_framebuffer_unreference(old->release_fb);
10449 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010450
Chris Wilson0622a532011-04-21 09:32:11 +010010451 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010452 }
10453
Eric Anholtc751ce42010-03-25 11:48:48 -070010454 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010455 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10456 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010457
10458 return;
10459fail:
10460 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10461 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010462}
10463
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010464static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010465 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010466{
10467 struct drm_i915_private *dev_priv = dev->dev_private;
10468 u32 dpll = pipe_config->dpll_hw_state.dpll;
10469
10470 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010471 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010472 else if (HAS_PCH_SPLIT(dev))
10473 return 120000;
10474 else if (!IS_GEN2(dev))
10475 return 96000;
10476 else
10477 return 48000;
10478}
10479
Jesse Barnes79e53942008-11-07 14:24:08 -080010480/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010481static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010482 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010483{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010484 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010485 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010486 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010487 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010488 u32 fp;
10489 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010490 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010491 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010492
10493 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010494 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010495 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010496 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010497
10498 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010499 if (IS_PINEVIEW(dev)) {
10500 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10501 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010502 } else {
10503 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10504 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10505 }
10506
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010507 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010508 if (IS_PINEVIEW(dev))
10509 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10510 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010511 else
10512 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010513 DPLL_FPA01_P1_POST_DIV_SHIFT);
10514
10515 switch (dpll & DPLL_MODE_MASK) {
10516 case DPLLB_MODE_DAC_SERIAL:
10517 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10518 5 : 10;
10519 break;
10520 case DPLLB_MODE_LVDS:
10521 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10522 7 : 14;
10523 break;
10524 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010525 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010527 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010528 }
10529
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010530 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010531 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010532 else
Imre Deakdccbea32015-06-22 23:35:51 +030010533 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010534 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010535 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010536 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010537
10538 if (is_lvds) {
10539 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10540 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010541
10542 if (lvds & LVDS_CLKB_POWER_UP)
10543 clock.p2 = 7;
10544 else
10545 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010546 } else {
10547 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10548 clock.p1 = 2;
10549 else {
10550 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10551 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10552 }
10553 if (dpll & PLL_P2_DIVIDE_BY_4)
10554 clock.p2 = 4;
10555 else
10556 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010557 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010558
Imre Deakdccbea32015-06-22 23:35:51 +030010559 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010560 }
10561
Ville Syrjälä18442d02013-09-13 16:00:08 +030010562 /*
10563 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010564 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010565 * encoder's get_config() function.
10566 */
Imre Deakdccbea32015-06-22 23:35:51 +030010567 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010568}
10569
Ville Syrjälä6878da02013-09-13 15:59:11 +030010570int intel_dotclock_calculate(int link_freq,
10571 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010572{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010573 /*
10574 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010575 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010576 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010577 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010578 *
10579 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010580 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010581 */
10582
Ville Syrjälä6878da02013-09-13 15:59:11 +030010583 if (!m_n->link_n)
10584 return 0;
10585
10586 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10587}
10588
Ville Syrjälä18442d02013-09-13 16:00:08 +030010589static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010590 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010591{
10592 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010593
10594 /* read out port_clock from the DPLL */
10595 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010596
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010597 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010598 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010599 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010600 * agree once we know their relationship in the encoder's
10601 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010602 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010603 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010604 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10605 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010606}
10607
10608/** Returns the currently programmed mode of the given pipe. */
10609struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10610 struct drm_crtc *crtc)
10611{
Jesse Barnes548f2452011-02-17 10:40:53 -080010612 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010614 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010615 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010616 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010617 int htot = I915_READ(HTOTAL(cpu_transcoder));
10618 int hsync = I915_READ(HSYNC(cpu_transcoder));
10619 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10620 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010621 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010622
10623 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10624 if (!mode)
10625 return NULL;
10626
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010627 /*
10628 * Construct a pipe_config sufficient for getting the clock info
10629 * back out of crtc_clock_get.
10630 *
10631 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10632 * to use a real value here instead.
10633 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010634 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010635 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010636 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10637 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10638 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010639 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10640
Ville Syrjälä773ae032013-09-23 17:48:20 +030010641 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010642 mode->hdisplay = (htot & 0xffff) + 1;
10643 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10644 mode->hsync_start = (hsync & 0xffff) + 1;
10645 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10646 mode->vdisplay = (vtot & 0xffff) + 1;
10647 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10648 mode->vsync_start = (vsync & 0xffff) + 1;
10649 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10650
10651 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010652
10653 return mode;
10654}
10655
Chris Wilsonf047e392012-07-21 12:31:41 +010010656void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010657{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010658 struct drm_i915_private *dev_priv = dev->dev_private;
10659
Chris Wilsonf62a0072014-02-21 17:55:39 +000010660 if (dev_priv->mm.busy)
10661 return;
10662
Paulo Zanoni43694d62014-03-07 20:08:08 -030010663 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010664 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010665 if (INTEL_INFO(dev)->gen >= 6)
10666 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010667 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010668}
10669
10670void intel_mark_idle(struct drm_device *dev)
10671{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010672 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010673
Chris Wilsonf62a0072014-02-21 17:55:39 +000010674 if (!dev_priv->mm.busy)
10675 return;
10676
10677 dev_priv->mm.busy = false;
10678
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010679 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010680 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010681
Paulo Zanoni43694d62014-03-07 20:08:08 -030010682 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010683}
10684
Jesse Barnes79e53942008-11-07 14:24:08 -080010685static void intel_crtc_destroy(struct drm_crtc *crtc)
10686{
10687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010688 struct drm_device *dev = crtc->dev;
10689 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010690
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010691 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010692 work = intel_crtc->unpin_work;
10693 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010694 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010695
10696 if (work) {
10697 cancel_work_sync(&work->work);
10698 kfree(work);
10699 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010700
10701 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010702
Jesse Barnes79e53942008-11-07 14:24:08 -080010703 kfree(intel_crtc);
10704}
10705
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010706static void intel_unpin_work_fn(struct work_struct *__work)
10707{
10708 struct intel_unpin_work *work =
10709 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010710 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10711 struct drm_device *dev = crtc->base.dev;
10712 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010713
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010714 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010715 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010716 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010717
John Harrisonf06cc1b2014-11-24 18:49:37 +000010718 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010719 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010720 mutex_unlock(&dev->struct_mutex);
10721
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010722 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010723 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010724
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010725 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10726 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010727
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010728 kfree(work);
10729}
10730
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010731static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010732 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010733{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10735 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010736 unsigned long flags;
10737
10738 /* Ignore early vblank irqs */
10739 if (intel_crtc == NULL)
10740 return;
10741
Daniel Vetterf3260382014-09-15 14:55:23 +020010742 /*
10743 * This is called both by irq handlers and the reset code (to complete
10744 * lost pageflips) so needs the full irqsave spinlocks.
10745 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010746 spin_lock_irqsave(&dev->event_lock, flags);
10747 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010748
10749 /* Ensure we don't miss a work->pending update ... */
10750 smp_rmb();
10751
10752 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010753 spin_unlock_irqrestore(&dev->event_lock, flags);
10754 return;
10755 }
10756
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010757 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010758
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010759 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010760}
10761
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010762void intel_finish_page_flip(struct drm_device *dev, int pipe)
10763{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010764 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010765 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10766
Mario Kleiner49b14a52010-12-09 07:00:07 +010010767 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010768}
10769
10770void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10771{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010772 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010773 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10774
Mario Kleiner49b14a52010-12-09 07:00:07 +010010775 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010776}
10777
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010778/* Is 'a' after or equal to 'b'? */
10779static bool g4x_flip_count_after_eq(u32 a, u32 b)
10780{
10781 return !((a - b) & 0x80000000);
10782}
10783
10784static bool page_flip_finished(struct intel_crtc *crtc)
10785{
10786 struct drm_device *dev = crtc->base.dev;
10787 struct drm_i915_private *dev_priv = dev->dev_private;
10788
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010789 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10790 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10791 return true;
10792
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010793 /*
10794 * The relevant registers doen't exist on pre-ctg.
10795 * As the flip done interrupt doesn't trigger for mmio
10796 * flips on gmch platforms, a flip count check isn't
10797 * really needed there. But since ctg has the registers,
10798 * include it in the check anyway.
10799 */
10800 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10801 return true;
10802
10803 /*
10804 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10805 * used the same base address. In that case the mmio flip might
10806 * have completed, but the CS hasn't even executed the flip yet.
10807 *
10808 * A flip count check isn't enough as the CS might have updated
10809 * the base address just after start of vblank, but before we
10810 * managed to process the interrupt. This means we'd complete the
10811 * CS flip too soon.
10812 *
10813 * Combining both checks should get us a good enough result. It may
10814 * still happen that the CS flip has been executed, but has not
10815 * yet actually completed. But in case the base address is the same
10816 * anyway, we don't really care.
10817 */
10818 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10819 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030010820 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010821 crtc->unpin_work->flip_count);
10822}
10823
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010824void intel_prepare_page_flip(struct drm_device *dev, int plane)
10825{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010826 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010827 struct intel_crtc *intel_crtc =
10828 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10829 unsigned long flags;
10830
Daniel Vetterf3260382014-09-15 14:55:23 +020010831
10832 /*
10833 * This is called both by irq handlers and the reset code (to complete
10834 * lost pageflips) so needs the full irqsave spinlocks.
10835 *
10836 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010837 * generate a page-flip completion irq, i.e. every modeset
10838 * is also accompanied by a spurious intel_prepare_page_flip().
10839 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010840 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010841 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010842 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010843 spin_unlock_irqrestore(&dev->event_lock, flags);
10844}
10845
Chris Wilson60426392015-10-10 10:44:32 +010010846static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010847{
10848 /* Ensure that the work item is consistent when activating it ... */
10849 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010850 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010851 /* and that it is marked active as soon as the irq could fire. */
10852 smp_wmb();
10853}
10854
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010855static int intel_gen2_queue_flip(struct drm_device *dev,
10856 struct drm_crtc *crtc,
10857 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010858 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010859 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010860 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010861{
John Harrison6258fbe2015-05-29 17:43:48 +010010862 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010864 u32 flip_mask;
10865 int ret;
10866
John Harrison5fb9de12015-05-29 17:44:07 +010010867 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010868 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010869 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010870
10871 /* Can't queue multiple flips, so wait for the previous
10872 * one to finish before executing the next.
10873 */
10874 if (intel_crtc->plane)
10875 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10876 else
10877 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010878 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10879 intel_ring_emit(ring, MI_NOOP);
10880 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10881 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10882 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010883 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010884 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010885
Chris Wilson60426392015-10-10 10:44:32 +010010886 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010887 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010888}
10889
10890static int intel_gen3_queue_flip(struct drm_device *dev,
10891 struct drm_crtc *crtc,
10892 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010893 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010894 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010895 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010896{
John Harrison6258fbe2015-05-29 17:43:48 +010010897 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010899 u32 flip_mask;
10900 int ret;
10901
John Harrison5fb9de12015-05-29 17:44:07 +010010902 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010903 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010904 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010905
10906 if (intel_crtc->plane)
10907 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10908 else
10909 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010910 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10911 intel_ring_emit(ring, MI_NOOP);
10912 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10913 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10914 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010915 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010916 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010917
Chris Wilson60426392015-10-10 10:44:32 +010010918 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010919 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010920}
10921
10922static int intel_gen4_queue_flip(struct drm_device *dev,
10923 struct drm_crtc *crtc,
10924 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010925 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010926 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010927 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010928{
John Harrison6258fbe2015-05-29 17:43:48 +010010929 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010930 struct drm_i915_private *dev_priv = dev->dev_private;
10931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10932 uint32_t pf, pipesrc;
10933 int ret;
10934
John Harrison5fb9de12015-05-29 17:44:07 +010010935 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010936 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010937 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010938
10939 /* i965+ uses the linear or tiled offsets from the
10940 * Display Registers (which do not change across a page-flip)
10941 * so we need only reprogram the base address.
10942 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010943 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10944 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10945 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010946 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010947 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010948
10949 /* XXX Enabling the panel-fitter across page-flip is so far
10950 * untested on non-native modes, so ignore it for now.
10951 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10952 */
10953 pf = 0;
10954 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010955 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010956
Chris Wilson60426392015-10-10 10:44:32 +010010957 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010958 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010959}
10960
10961static int intel_gen6_queue_flip(struct drm_device *dev,
10962 struct drm_crtc *crtc,
10963 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010964 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010965 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010966 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010967{
John Harrison6258fbe2015-05-29 17:43:48 +010010968 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010969 struct drm_i915_private *dev_priv = dev->dev_private;
10970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10971 uint32_t pf, pipesrc;
10972 int ret;
10973
John Harrison5fb9de12015-05-29 17:44:07 +010010974 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010975 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010976 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010977
Daniel Vetter6d90c952012-04-26 23:28:05 +020010978 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10979 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10980 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010981 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010982
Chris Wilson99d9acd2012-04-17 20:37:00 +010010983 /* Contrary to the suggestions in the documentation,
10984 * "Enable Panel Fitter" does not seem to be required when page
10985 * flipping with a non-native mode, and worse causes a normal
10986 * modeset to fail.
10987 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10988 */
10989 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010990 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010991 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010992
Chris Wilson60426392015-10-10 10:44:32 +010010993 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010994 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010995}
10996
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010997static int intel_gen7_queue_flip(struct drm_device *dev,
10998 struct drm_crtc *crtc,
10999 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011000 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011001 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011002 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011003{
John Harrison6258fbe2015-05-29 17:43:48 +010011004 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011006 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011007 int len, ret;
11008
Robin Schroereba905b2014-05-18 02:24:50 +020011009 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011010 case PLANE_A:
11011 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11012 break;
11013 case PLANE_B:
11014 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11015 break;
11016 case PLANE_C:
11017 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11018 break;
11019 default:
11020 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011021 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011022 }
11023
Chris Wilsonffe74d72013-08-26 20:58:12 +010011024 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011025 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011026 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011027 /*
11028 * On Gen 8, SRM is now taking an extra dword to accommodate
11029 * 48bits addresses, and we need a NOOP for the batch size to
11030 * stay even.
11031 */
11032 if (IS_GEN8(dev))
11033 len += 2;
11034 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011035
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011036 /*
11037 * BSpec MI_DISPLAY_FLIP for IVB:
11038 * "The full packet must be contained within the same cache line."
11039 *
11040 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11041 * cacheline, if we ever start emitting more commands before
11042 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11043 * then do the cacheline alignment, and finally emit the
11044 * MI_DISPLAY_FLIP.
11045 */
John Harrisonbba09b12015-05-29 17:44:06 +010011046 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011047 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011048 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011049
John Harrison5fb9de12015-05-29 17:44:07 +010011050 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011051 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011052 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011053
Chris Wilsonffe74d72013-08-26 20:58:12 +010011054 /* Unmask the flip-done completion message. Note that the bspec says that
11055 * we should do this for both the BCS and RCS, and that we must not unmask
11056 * more than one flip event at any time (or ensure that one flip message
11057 * can be sent by waiting for flip-done prior to queueing new flips).
11058 * Experimentation says that BCS works despite DERRMR masking all
11059 * flip-done completion events and that unmasking all planes at once
11060 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11061 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11062 */
11063 if (ring->id == RCS) {
11064 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11065 intel_ring_emit(ring, DERRMR);
11066 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11067 DERRMR_PIPEB_PRI_FLIP_DONE |
11068 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011069 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011070 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011071 MI_SRM_LRM_GLOBAL_GTT);
11072 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011073 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011074 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011075 intel_ring_emit(ring, DERRMR);
11076 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011077 if (IS_GEN8(dev)) {
11078 intel_ring_emit(ring, 0);
11079 intel_ring_emit(ring, MI_NOOP);
11080 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011081 }
11082
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011083 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011084 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011085 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011086 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011087
Chris Wilson60426392015-10-10 10:44:32 +010011088 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011089 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011090}
11091
Sourab Gupta84c33a62014-06-02 16:47:17 +053011092static bool use_mmio_flip(struct intel_engine_cs *ring,
11093 struct drm_i915_gem_object *obj)
11094{
11095 /*
11096 * This is not being used for older platforms, because
11097 * non-availability of flip done interrupt forces us to use
11098 * CS flips. Older platforms derive flip done using some clever
11099 * tricks involving the flip_pending status bits and vblank irqs.
11100 * So using MMIO flips there would disrupt this mechanism.
11101 */
11102
Chris Wilson8e09bf82014-07-08 10:40:30 +010011103 if (ring == NULL)
11104 return true;
11105
Sourab Gupta84c33a62014-06-02 16:47:17 +053011106 if (INTEL_INFO(ring->dev)->gen < 5)
11107 return false;
11108
11109 if (i915.use_mmio_flip < 0)
11110 return false;
11111 else if (i915.use_mmio_flip > 0)
11112 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011113 else if (i915.enable_execlists)
11114 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011115 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011116 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011117}
11118
Chris Wilson60426392015-10-10 10:44:32 +010011119static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11120 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011121{
11122 struct drm_device *dev = intel_crtc->base.dev;
11123 struct drm_i915_private *dev_priv = dev->dev_private;
11124 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011125 const enum pipe pipe = intel_crtc->pipe;
11126 u32 ctl, stride;
11127
11128 ctl = I915_READ(PLANE_CTL(pipe, 0));
11129 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011130 switch (fb->modifier[0]) {
11131 case DRM_FORMAT_MOD_NONE:
11132 break;
11133 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011134 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011135 break;
11136 case I915_FORMAT_MOD_Y_TILED:
11137 ctl |= PLANE_CTL_TILED_Y;
11138 break;
11139 case I915_FORMAT_MOD_Yf_TILED:
11140 ctl |= PLANE_CTL_TILED_YF;
11141 break;
11142 default:
11143 MISSING_CASE(fb->modifier[0]);
11144 }
Damien Lespiauff944562014-11-20 14:58:16 +000011145
11146 /*
11147 * The stride is either expressed as a multiple of 64 bytes chunks for
11148 * linear buffers or in number of tiles for tiled buffers.
11149 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011150 stride = fb->pitches[0] /
11151 intel_fb_stride_alignment(dev, fb->modifier[0],
11152 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011153
11154 /*
11155 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11156 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11157 */
11158 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11159 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11160
Chris Wilson60426392015-10-10 10:44:32 +010011161 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011162 POSTING_READ(PLANE_SURF(pipe, 0));
11163}
11164
Chris Wilson60426392015-10-10 10:44:32 +010011165static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11166 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011167{
11168 struct drm_device *dev = intel_crtc->base.dev;
11169 struct drm_i915_private *dev_priv = dev->dev_private;
11170 struct intel_framebuffer *intel_fb =
11171 to_intel_framebuffer(intel_crtc->base.primary->fb);
11172 struct drm_i915_gem_object *obj = intel_fb->obj;
11173 u32 dspcntr;
11174 u32 reg;
11175
Sourab Gupta84c33a62014-06-02 16:47:17 +053011176 reg = DSPCNTR(intel_crtc->plane);
11177 dspcntr = I915_READ(reg);
11178
Damien Lespiauc5d97472014-10-25 00:11:11 +010011179 if (obj->tiling_mode != I915_TILING_NONE)
11180 dspcntr |= DISPPLANE_TILED;
11181 else
11182 dspcntr &= ~DISPPLANE_TILED;
11183
Sourab Gupta84c33a62014-06-02 16:47:17 +053011184 I915_WRITE(reg, dspcntr);
11185
Chris Wilson60426392015-10-10 10:44:32 +010011186 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011187 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011188}
11189
11190/*
11191 * XXX: This is the temporary way to update the plane registers until we get
11192 * around to using the usual plane update functions for MMIO flips
11193 */
Chris Wilson60426392015-10-10 10:44:32 +010011194static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011195{
Chris Wilson60426392015-10-10 10:44:32 +010011196 struct intel_crtc *crtc = mmio_flip->crtc;
11197 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011198
Chris Wilson60426392015-10-10 10:44:32 +010011199 spin_lock_irq(&crtc->base.dev->event_lock);
11200 work = crtc->unpin_work;
11201 spin_unlock_irq(&crtc->base.dev->event_lock);
11202 if (work == NULL)
11203 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011204
Chris Wilson60426392015-10-10 10:44:32 +010011205 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011206
Chris Wilson60426392015-10-10 10:44:32 +010011207 intel_pipe_update_start(crtc);
11208
11209 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
11210 skl_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011211 else
11212 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011213 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011214
Chris Wilson60426392015-10-10 10:44:32 +010011215 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011216}
11217
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011218static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011219{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011220 struct intel_mmio_flip *mmio_flip =
11221 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011222
Chris Wilson60426392015-10-10 10:44:32 +010011223 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011224 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011225 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011226 false, NULL,
11227 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011228 i915_gem_request_unreference__unlocked(mmio_flip->req);
11229 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011230
Chris Wilson60426392015-10-10 10:44:32 +010011231 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011232 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011233}
11234
11235static int intel_queue_mmio_flip(struct drm_device *dev,
11236 struct drm_crtc *crtc,
11237 struct drm_framebuffer *fb,
11238 struct drm_i915_gem_object *obj,
11239 struct intel_engine_cs *ring,
11240 uint32_t flags)
11241{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011242 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011243
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011244 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11245 if (mmio_flip == NULL)
11246 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011247
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011248 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011249 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011250 mmio_flip->crtc = to_intel_crtc(crtc);
11251
11252 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11253 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011254
Sourab Gupta84c33a62014-06-02 16:47:17 +053011255 return 0;
11256}
11257
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011258static int intel_default_queue_flip(struct drm_device *dev,
11259 struct drm_crtc *crtc,
11260 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011261 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011262 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011263 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011264{
11265 return -ENODEV;
11266}
11267
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011268static bool __intel_pageflip_stall_check(struct drm_device *dev,
11269 struct drm_crtc *crtc)
11270{
11271 struct drm_i915_private *dev_priv = dev->dev_private;
11272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11273 struct intel_unpin_work *work = intel_crtc->unpin_work;
11274 u32 addr;
11275
11276 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11277 return true;
11278
Chris Wilson908565c2015-08-12 13:08:22 +010011279 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11280 return false;
11281
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011282 if (!work->enable_stall_check)
11283 return false;
11284
11285 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011286 if (work->flip_queued_req &&
11287 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011288 return false;
11289
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011290 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011291 }
11292
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011293 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011294 return false;
11295
11296 /* Potential stall - if we see that the flip has happened,
11297 * assume a missed interrupt. */
11298 if (INTEL_INFO(dev)->gen >= 4)
11299 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11300 else
11301 addr = I915_READ(DSPADDR(intel_crtc->plane));
11302
11303 /* There is a potential issue here with a false positive after a flip
11304 * to the same address. We could address this by checking for a
11305 * non-incrementing frame counter.
11306 */
11307 return addr == work->gtt_offset;
11308}
11309
11310void intel_check_page_flip(struct drm_device *dev, int pipe)
11311{
11312 struct drm_i915_private *dev_priv = dev->dev_private;
11313 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011315 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011316
Dave Gordon6c51d462015-03-06 15:34:26 +000011317 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011318
11319 if (crtc == NULL)
11320 return;
11321
Daniel Vetterf3260382014-09-15 14:55:23 +020011322 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011323 work = intel_crtc->unpin_work;
11324 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011325 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011326 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011327 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011328 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011329 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011330 if (work != NULL &&
11331 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11332 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011333 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011334}
11335
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011336static int intel_crtc_page_flip(struct drm_crtc *crtc,
11337 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011338 struct drm_pending_vblank_event *event,
11339 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011340{
11341 struct drm_device *dev = crtc->dev;
11342 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011343 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011344 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011346 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011347 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011348 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011349 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011350 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011351 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011352 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011353
Matt Roper2ff8fde2014-07-08 07:50:07 -070011354 /*
11355 * drm_mode_page_flip_ioctl() should already catch this, but double
11356 * check to be safe. In the future we may enable pageflipping from
11357 * a disabled primary plane.
11358 */
11359 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11360 return -EBUSY;
11361
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011362 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011363 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011364 return -EINVAL;
11365
11366 /*
11367 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11368 * Note that pitch changes could also affect these register.
11369 */
11370 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011371 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11372 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011373 return -EINVAL;
11374
Chris Wilsonf900db42014-02-20 09:26:13 +000011375 if (i915_terminally_wedged(&dev_priv->gpu_error))
11376 goto out_hang;
11377
Daniel Vetterb14c5672013-09-19 12:18:32 +020011378 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011379 if (work == NULL)
11380 return -ENOMEM;
11381
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011382 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011383 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011384 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011385 INIT_WORK(&work->work, intel_unpin_work_fn);
11386
Daniel Vetter87b6b102014-05-15 15:33:46 +020011387 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011388 if (ret)
11389 goto free_work;
11390
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011391 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011392 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011393 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011394 /* Before declaring the flip queue wedged, check if
11395 * the hardware completed the operation behind our backs.
11396 */
11397 if (__intel_pageflip_stall_check(dev, crtc)) {
11398 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11399 page_flip_completed(intel_crtc);
11400 } else {
11401 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011402 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011403
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011404 drm_crtc_vblank_put(crtc);
11405 kfree(work);
11406 return -EBUSY;
11407 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011408 }
11409 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011410 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011411
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011412 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11413 flush_workqueue(dev_priv->wq);
11414
Jesse Barnes75dfca82010-02-10 15:09:44 -080011415 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011416 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011417 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011418
Matt Roperf4510a22014-04-01 15:22:40 -070011419 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011420 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011421
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011422 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011423
Chris Wilson89ed88b2015-02-16 14:31:49 +000011424 ret = i915_mutex_lock_interruptible(dev);
11425 if (ret)
11426 goto cleanup;
11427
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011428 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011429 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011430
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011431 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011432 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011433
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011434 if (IS_VALLEYVIEW(dev)) {
11435 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011436 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011437 /* vlv: DISPLAY_FLIP fails to change tiling */
11438 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011439 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011440 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011441 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011442 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011443 if (ring == NULL || ring->id != RCS)
11444 ring = &dev_priv->ring[BCS];
11445 } else {
11446 ring = &dev_priv->ring[RCS];
11447 }
11448
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011449 mmio_flip = use_mmio_flip(ring, obj);
11450
11451 /* When using CS flips, we want to emit semaphores between rings.
11452 * However, when using mmio flips we will create a task to do the
11453 * synchronisation, so all we want here is to pin the framebuffer
11454 * into the display plane and skip any waits.
11455 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011456 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011457 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011458 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011459 if (ret)
11460 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011461
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011462 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11463 obj, 0);
11464 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011465
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011466 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011467 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11468 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011469 if (ret)
11470 goto cleanup_unpin;
11471
John Harrisonf06cc1b2014-11-24 18:49:37 +000011472 i915_gem_request_assign(&work->flip_queued_req,
11473 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011474 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011475 if (!request) {
11476 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11477 if (ret)
11478 goto cleanup_unpin;
11479 }
11480
11481 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011482 page_flip_flags);
11483 if (ret)
11484 goto cleanup_unpin;
11485
John Harrison6258fbe2015-05-29 17:43:48 +010011486 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011487 }
11488
John Harrison91af1272015-06-18 13:14:56 +010011489 if (request)
John Harrison75289872015-05-29 17:43:49 +010011490 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011491
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011492 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011493 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011494
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011495 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011496 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011497 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011498
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011499 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011500 intel_frontbuffer_flip_prepare(dev,
11501 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011502
Jesse Barnese5510fa2010-07-01 16:48:37 -070011503 trace_i915_flip_request(intel_crtc->plane, obj);
11504
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011505 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011506
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011507cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011508 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011509cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011510 if (request)
11511 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011512 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011513 mutex_unlock(&dev->struct_mutex);
11514cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011515 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011516 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011517
Chris Wilson89ed88b2015-02-16 14:31:49 +000011518 drm_gem_object_unreference_unlocked(&obj->base);
11519 drm_framebuffer_unreference(work->old_fb);
11520
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011521 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011522 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011523 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011524
Daniel Vetter87b6b102014-05-15 15:33:46 +020011525 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011526free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011527 kfree(work);
11528
Chris Wilsonf900db42014-02-20 09:26:13 +000011529 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011530 struct drm_atomic_state *state;
11531 struct drm_plane_state *plane_state;
11532
Chris Wilsonf900db42014-02-20 09:26:13 +000011533out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011534 state = drm_atomic_state_alloc(dev);
11535 if (!state)
11536 return -ENOMEM;
11537 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11538
11539retry:
11540 plane_state = drm_atomic_get_plane_state(state, primary);
11541 ret = PTR_ERR_OR_ZERO(plane_state);
11542 if (!ret) {
11543 drm_atomic_set_fb_for_plane(plane_state, fb);
11544
11545 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11546 if (!ret)
11547 ret = drm_atomic_commit(state);
11548 }
11549
11550 if (ret == -EDEADLK) {
11551 drm_modeset_backoff(state->acquire_ctx);
11552 drm_atomic_state_clear(state);
11553 goto retry;
11554 }
11555
11556 if (ret)
11557 drm_atomic_state_free(state);
11558
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011559 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011560 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011561 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011562 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011563 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011564 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011565 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011566}
11567
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011568
11569/**
11570 * intel_wm_need_update - Check whether watermarks need updating
11571 * @plane: drm plane
11572 * @state: new plane state
11573 *
11574 * Check current plane state versus the new one to determine whether
11575 * watermarks need to be recalculated.
11576 *
11577 * Returns true or false.
11578 */
11579static bool intel_wm_need_update(struct drm_plane *plane,
11580 struct drm_plane_state *state)
11581{
11582 /* Update watermarks on tiling changes. */
11583 if (!plane->state->fb || !state->fb ||
11584 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11585 plane->state->rotation != state->rotation)
11586 return true;
11587
11588 if (plane->state->crtc_w != state->crtc_w)
11589 return true;
11590
11591 return false;
11592}
11593
11594int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11595 struct drm_plane_state *plane_state)
11596{
11597 struct drm_crtc *crtc = crtc_state->crtc;
11598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11599 struct drm_plane *plane = plane_state->plane;
11600 struct drm_device *dev = crtc->dev;
11601 struct drm_i915_private *dev_priv = dev->dev_private;
11602 struct intel_plane_state *old_plane_state =
11603 to_intel_plane_state(plane->state);
11604 int idx = intel_crtc->base.base.id, ret;
11605 int i = drm_plane_index(plane);
11606 bool mode_changed = needs_modeset(crtc_state);
11607 bool was_crtc_enabled = crtc->state->active;
11608 bool is_crtc_enabled = crtc_state->active;
11609
11610 bool turn_off, turn_on, visible, was_visible;
11611 struct drm_framebuffer *fb = plane_state->fb;
11612
11613 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11614 plane->type != DRM_PLANE_TYPE_CURSOR) {
11615 ret = skl_update_scaler_plane(
11616 to_intel_crtc_state(crtc_state),
11617 to_intel_plane_state(plane_state));
11618 if (ret)
11619 return ret;
11620 }
11621
11622 /*
11623 * Disabling a plane is always okay; we just need to update
11624 * fb tracking in a special way since cleanup_fb() won't
11625 * get called by the plane helpers.
11626 */
11627 if (old_plane_state->base.fb && !fb)
11628 intel_crtc->atomic.disabled_planes |= 1 << i;
11629
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011630 was_visible = old_plane_state->visible;
11631 visible = to_intel_plane_state(plane_state)->visible;
11632
11633 if (!was_crtc_enabled && WARN_ON(was_visible))
11634 was_visible = false;
11635
11636 if (!is_crtc_enabled && WARN_ON(visible))
11637 visible = false;
11638
11639 if (!was_visible && !visible)
11640 return 0;
11641
11642 turn_off = was_visible && (!visible || mode_changed);
11643 turn_on = visible && (!was_visible || mode_changed);
11644
11645 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11646 plane->base.id, fb ? fb->base.id : -1);
11647
11648 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11649 plane->base.id, was_visible, visible,
11650 turn_off, turn_on, mode_changed);
11651
Ville Syrjälä852eb002015-06-24 22:00:07 +030011652 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011653 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011654 /* must disable cxsr around plane enable/disable */
11655 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11656 intel_crtc->atomic.disable_cxsr = true;
11657 /* to potentially re-enable cxsr */
11658 intel_crtc->atomic.wait_vblank = true;
11659 intel_crtc->atomic.update_wm_post = true;
11660 }
11661 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011662 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011663 /* must disable cxsr around plane enable/disable */
11664 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11665 if (is_crtc_enabled)
11666 intel_crtc->atomic.wait_vblank = true;
11667 intel_crtc->atomic.disable_cxsr = true;
11668 }
11669 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011670 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011671 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011672
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011673 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011674 intel_crtc->atomic.fb_bits |=
11675 to_intel_plane(plane)->frontbuffer_bit;
11676
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011677 switch (plane->type) {
11678 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011679 intel_crtc->atomic.wait_for_flips = true;
11680 intel_crtc->atomic.pre_disable_primary = turn_off;
11681 intel_crtc->atomic.post_enable_primary = turn_on;
11682
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011683 if (turn_off) {
11684 /*
11685 * FIXME: Actually if we will still have any other
11686 * plane enabled on the pipe we could let IPS enabled
11687 * still, but for now lets consider that when we make
11688 * primary invisible by setting DSPCNTR to 0 on
11689 * update_primary_plane function IPS needs to be
11690 * disable.
11691 */
11692 intel_crtc->atomic.disable_ips = true;
11693
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011694 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011695 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011696
11697 /*
11698 * FBC does not work on some platforms for rotated
11699 * planes, so disable it when rotation is not 0 and
11700 * update it when rotation is set back to 0.
11701 *
11702 * FIXME: This is redundant with the fbc update done in
11703 * the primary plane enable function except that that
11704 * one is done too late. We eventually need to unify
11705 * this.
11706 */
11707
11708 if (visible &&
11709 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11710 dev_priv->fbc.crtc == intel_crtc &&
11711 plane_state->rotation != BIT(DRM_ROTATE_0))
11712 intel_crtc->atomic.disable_fbc = true;
11713
11714 /*
11715 * BDW signals flip done immediately if the plane
11716 * is disabled, even if the plane enable is already
11717 * armed to occur at the next vblank :(
11718 */
11719 if (turn_on && IS_BROADWELL(dev))
11720 intel_crtc->atomic.wait_vblank = true;
11721
11722 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11723 break;
11724 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011725 break;
11726 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011727 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011728 intel_crtc->atomic.wait_vblank = true;
11729 intel_crtc->atomic.update_sprite_watermarks |=
11730 1 << i;
11731 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011732 }
11733 return 0;
11734}
11735
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011736static bool encoders_cloneable(const struct intel_encoder *a,
11737 const struct intel_encoder *b)
11738{
11739 /* masks could be asymmetric, so check both ways */
11740 return a == b || (a->cloneable & (1 << b->type) &&
11741 b->cloneable & (1 << a->type));
11742}
11743
11744static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11745 struct intel_crtc *crtc,
11746 struct intel_encoder *encoder)
11747{
11748 struct intel_encoder *source_encoder;
11749 struct drm_connector *connector;
11750 struct drm_connector_state *connector_state;
11751 int i;
11752
11753 for_each_connector_in_state(state, connector, connector_state, i) {
11754 if (connector_state->crtc != &crtc->base)
11755 continue;
11756
11757 source_encoder =
11758 to_intel_encoder(connector_state->best_encoder);
11759 if (!encoders_cloneable(encoder, source_encoder))
11760 return false;
11761 }
11762
11763 return true;
11764}
11765
11766static bool check_encoder_cloning(struct drm_atomic_state *state,
11767 struct intel_crtc *crtc)
11768{
11769 struct intel_encoder *encoder;
11770 struct drm_connector *connector;
11771 struct drm_connector_state *connector_state;
11772 int i;
11773
11774 for_each_connector_in_state(state, connector, connector_state, i) {
11775 if (connector_state->crtc != &crtc->base)
11776 continue;
11777
11778 encoder = to_intel_encoder(connector_state->best_encoder);
11779 if (!check_single_encoder_cloning(state, crtc, encoder))
11780 return false;
11781 }
11782
11783 return true;
11784}
11785
11786static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11787 struct drm_crtc_state *crtc_state)
11788{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011789 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011790 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011792 struct intel_crtc_state *pipe_config =
11793 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011794 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011795 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011796 bool mode_changed = needs_modeset(crtc_state);
11797
11798 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11799 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11800 return -EINVAL;
11801 }
11802
Ville Syrjälä852eb002015-06-24 22:00:07 +030011803 if (mode_changed && !crtc_state->active)
11804 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011805
Maarten Lankhorstad421372015-06-15 12:33:42 +020011806 if (mode_changed && crtc_state->enable &&
11807 dev_priv->display.crtc_compute_clock &&
11808 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11809 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11810 pipe_config);
11811 if (ret)
11812 return ret;
11813 }
11814
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011815 ret = 0;
11816 if (INTEL_INFO(dev)->gen >= 9) {
11817 if (mode_changed)
11818 ret = skl_update_scaler_crtc(pipe_config);
11819
11820 if (!ret)
11821 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11822 pipe_config);
11823 }
11824
11825 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011826}
11827
Jani Nikula65b38e02015-04-13 11:26:56 +030011828static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011829 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11830 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011831 .atomic_begin = intel_begin_crtc_commit,
11832 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011833 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011834};
11835
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011836static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11837{
11838 struct intel_connector *connector;
11839
11840 for_each_intel_connector(dev, connector) {
11841 if (connector->base.encoder) {
11842 connector->base.state->best_encoder =
11843 connector->base.encoder;
11844 connector->base.state->crtc =
11845 connector->base.encoder->crtc;
11846 } else {
11847 connector->base.state->best_encoder = NULL;
11848 connector->base.state->crtc = NULL;
11849 }
11850 }
11851}
11852
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011853static void
Robin Schroereba905b2014-05-18 02:24:50 +020011854connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011855 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011856{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011857 int bpp = pipe_config->pipe_bpp;
11858
11859 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11860 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011861 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011862
11863 /* Don't use an invalid EDID bpc value */
11864 if (connector->base.display_info.bpc &&
11865 connector->base.display_info.bpc * 3 < bpp) {
11866 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11867 bpp, connector->base.display_info.bpc*3);
11868 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11869 }
11870
11871 /* Clamp bpp to 8 on screens without EDID 1.4 */
11872 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11873 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11874 bpp);
11875 pipe_config->pipe_bpp = 24;
11876 }
11877}
11878
11879static int
11880compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011881 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011882{
11883 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011884 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011885 struct drm_connector *connector;
11886 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011887 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011888
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011889 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011890 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011891 else if (INTEL_INFO(dev)->gen >= 5)
11892 bpp = 12*3;
11893 else
11894 bpp = 8*3;
11895
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011896
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011897 pipe_config->pipe_bpp = bpp;
11898
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011899 state = pipe_config->base.state;
11900
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011901 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011902 for_each_connector_in_state(state, connector, connector_state, i) {
11903 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011904 continue;
11905
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011906 connected_sink_compute_bpp(to_intel_connector(connector),
11907 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011908 }
11909
11910 return bpp;
11911}
11912
Daniel Vetter644db712013-09-19 14:53:58 +020011913static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11914{
11915 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11916 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011917 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011918 mode->crtc_hdisplay, mode->crtc_hsync_start,
11919 mode->crtc_hsync_end, mode->crtc_htotal,
11920 mode->crtc_vdisplay, mode->crtc_vsync_start,
11921 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11922}
11923
Daniel Vetterc0b03412013-05-28 12:05:54 +020011924static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011925 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011926 const char *context)
11927{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011928 struct drm_device *dev = crtc->base.dev;
11929 struct drm_plane *plane;
11930 struct intel_plane *intel_plane;
11931 struct intel_plane_state *state;
11932 struct drm_framebuffer *fb;
11933
11934 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11935 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011936
11937 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11938 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11939 pipe_config->pipe_bpp, pipe_config->dither);
11940 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11941 pipe_config->has_pch_encoder,
11942 pipe_config->fdi_lanes,
11943 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11944 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11945 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011946 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011947 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011948 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011949 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11950 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11951 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011952
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011953 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011954 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011955 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011956 pipe_config->dp_m2_n2.gmch_m,
11957 pipe_config->dp_m2_n2.gmch_n,
11958 pipe_config->dp_m2_n2.link_m,
11959 pipe_config->dp_m2_n2.link_n,
11960 pipe_config->dp_m2_n2.tu);
11961
Daniel Vetter55072d12014-11-20 16:10:28 +010011962 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11963 pipe_config->has_audio,
11964 pipe_config->has_infoframe);
11965
Daniel Vetterc0b03412013-05-28 12:05:54 +020011966 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011967 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011968 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011969 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11970 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011971 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011972 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11973 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011974 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11975 crtc->num_scalers,
11976 pipe_config->scaler_state.scaler_users,
11977 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011978 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11979 pipe_config->gmch_pfit.control,
11980 pipe_config->gmch_pfit.pgm_ratios,
11981 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011982 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011983 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011984 pipe_config->pch_pfit.size,
11985 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011986 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011987 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011988
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011989 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011990 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011991 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011992 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011993 pipe_config->ddi_pll_sel,
11994 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011995 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011996 pipe_config->dpll_hw_state.pll0,
11997 pipe_config->dpll_hw_state.pll1,
11998 pipe_config->dpll_hw_state.pll2,
11999 pipe_config->dpll_hw_state.pll3,
12000 pipe_config->dpll_hw_state.pll6,
12001 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012002 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012003 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012004 pipe_config->dpll_hw_state.pcsdw12);
12005 } else if (IS_SKYLAKE(dev)) {
12006 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12007 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12008 pipe_config->ddi_pll_sel,
12009 pipe_config->dpll_hw_state.ctrl1,
12010 pipe_config->dpll_hw_state.cfgcr1,
12011 pipe_config->dpll_hw_state.cfgcr2);
12012 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012013 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012014 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012015 pipe_config->dpll_hw_state.wrpll,
12016 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012017 } else {
12018 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12019 "fp0: 0x%x, fp1: 0x%x\n",
12020 pipe_config->dpll_hw_state.dpll,
12021 pipe_config->dpll_hw_state.dpll_md,
12022 pipe_config->dpll_hw_state.fp0,
12023 pipe_config->dpll_hw_state.fp1);
12024 }
12025
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012026 DRM_DEBUG_KMS("planes on this crtc\n");
12027 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12028 intel_plane = to_intel_plane(plane);
12029 if (intel_plane->pipe != crtc->pipe)
12030 continue;
12031
12032 state = to_intel_plane_state(plane->state);
12033 fb = state->base.fb;
12034 if (!fb) {
12035 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12036 "disabled, scaler_id = %d\n",
12037 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12038 plane->base.id, intel_plane->pipe,
12039 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12040 drm_plane_index(plane), state->scaler_id);
12041 continue;
12042 }
12043
12044 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12045 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12046 plane->base.id, intel_plane->pipe,
12047 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12048 drm_plane_index(plane));
12049 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12050 fb->base.id, fb->width, fb->height, fb->pixel_format);
12051 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12052 state->scaler_id,
12053 state->src.x1 >> 16, state->src.y1 >> 16,
12054 drm_rect_width(&state->src) >> 16,
12055 drm_rect_height(&state->src) >> 16,
12056 state->dst.x1, state->dst.y1,
12057 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12058 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012059}
12060
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012061static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012062{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012063 struct drm_device *dev = state->dev;
12064 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012065 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012066 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012067 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012068 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012069
12070 /*
12071 * Walk the connector list instead of the encoder
12072 * list to detect the problem on ddi platforms
12073 * where there's just one encoder per digital port.
12074 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012075 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012076 if (!connector_state->best_encoder)
12077 continue;
12078
12079 encoder = to_intel_encoder(connector_state->best_encoder);
12080
12081 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012082
12083 switch (encoder->type) {
12084 unsigned int port_mask;
12085 case INTEL_OUTPUT_UNKNOWN:
12086 if (WARN_ON(!HAS_DDI(dev)))
12087 break;
12088 case INTEL_OUTPUT_DISPLAYPORT:
12089 case INTEL_OUTPUT_HDMI:
12090 case INTEL_OUTPUT_EDP:
12091 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12092
12093 /* the same port mustn't appear more than once */
12094 if (used_ports & port_mask)
12095 return false;
12096
12097 used_ports |= port_mask;
12098 default:
12099 break;
12100 }
12101 }
12102
12103 return true;
12104}
12105
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012106static void
12107clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12108{
12109 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012110 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012111 struct intel_dpll_hw_state dpll_hw_state;
12112 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012113 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012114 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012115
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012116 /* FIXME: before the switch to atomic started, a new pipe_config was
12117 * kzalloc'd. Code that depends on any field being zero should be
12118 * fixed, so that the crtc_state can be safely duplicated. For now,
12119 * only fields that are know to not cause problems are preserved. */
12120
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012121 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012122 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012123 shared_dpll = crtc_state->shared_dpll;
12124 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012125 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012126 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012127
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012128 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012129
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012130 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012131 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012132 crtc_state->shared_dpll = shared_dpll;
12133 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012134 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012135 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012136}
12137
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012138static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012139intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012140 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012141{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012142 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012143 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012144 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012145 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012146 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012147 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012148 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012149
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012150 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012151
Daniel Vettere143a212013-07-04 12:01:15 +020012152 pipe_config->cpu_transcoder =
12153 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012154
Imre Deak2960bc92013-07-30 13:36:32 +030012155 /*
12156 * Sanitize sync polarity flags based on requested ones. If neither
12157 * positive or negative polarity is requested, treat this as meaning
12158 * negative polarity.
12159 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012160 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012161 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012162 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012163
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012164 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012165 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012166 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012167
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012168 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12169 pipe_config);
12170 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012171 goto fail;
12172
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012173 /*
12174 * Determine the real pipe dimensions. Note that stereo modes can
12175 * increase the actual pipe size due to the frame doubling and
12176 * insertion of additional space for blanks between the frame. This
12177 * is stored in the crtc timings. We use the requested mode to do this
12178 * computation to clearly distinguish it from the adjusted mode, which
12179 * can be changed by the connectors in the below retry loop.
12180 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012181 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012182 &pipe_config->pipe_src_w,
12183 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012184
Daniel Vettere29c22c2013-02-21 00:00:16 +010012185encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012186 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012187 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012188 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012189
Daniel Vetter135c81b2013-07-21 21:37:09 +020012190 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012191 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12192 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012193
Daniel Vetter7758a112012-07-08 19:40:39 +020012194 /* Pass our mode to the connectors and the CRTC to give them a chance to
12195 * adjust it according to limitations or connector properties, and also
12196 * a chance to reject the mode entirely.
12197 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012198 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012199 if (connector_state->crtc != crtc)
12200 continue;
12201
12202 encoder = to_intel_encoder(connector_state->best_encoder);
12203
Daniel Vetterefea6e82013-07-21 21:36:59 +020012204 if (!(encoder->compute_config(encoder, pipe_config))) {
12205 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012206 goto fail;
12207 }
12208 }
12209
Daniel Vetterff9a6752013-06-01 17:16:21 +020012210 /* Set default port clock if not overwritten by the encoder. Needs to be
12211 * done afterwards in case the encoder adjusts the mode. */
12212 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012213 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012214 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012215
Daniel Vettera43f6e02013-06-07 23:10:32 +020012216 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012217 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012218 DRM_DEBUG_KMS("CRTC fixup failed\n");
12219 goto fail;
12220 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012221
12222 if (ret == RETRY) {
12223 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12224 ret = -EINVAL;
12225 goto fail;
12226 }
12227
12228 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12229 retry = false;
12230 goto encoder_retry;
12231 }
12232
Daniel Vettere8fa4272015-08-12 11:43:34 +020012233 /* Dithering seems to not pass-through bits correctly when it should, so
12234 * only enable it on 6bpc panels. */
12235 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012236 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012237 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012238
Daniel Vetter7758a112012-07-08 19:40:39 +020012239fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012240 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012241}
12242
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012243static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012244intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012245{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012246 struct drm_crtc *crtc;
12247 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012248 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012249
Ville Syrjälä76688512014-01-10 11:28:06 +020012250 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012251 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012252 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012253
12254 /* Update hwmode for vblank functions */
12255 if (crtc->state->active)
12256 crtc->hwmode = crtc->state->adjusted_mode;
12257 else
12258 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012259 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012260}
12261
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012262static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012263{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012264 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012265
12266 if (clock1 == clock2)
12267 return true;
12268
12269 if (!clock1 || !clock2)
12270 return false;
12271
12272 diff = abs(clock1 - clock2);
12273
12274 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12275 return true;
12276
12277 return false;
12278}
12279
Daniel Vetter25c5b262012-07-08 22:08:04 +020012280#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12281 list_for_each_entry((intel_crtc), \
12282 &(dev)->mode_config.crtc_list, \
12283 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012284 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012285
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012286static bool
12287intel_compare_m_n(unsigned int m, unsigned int n,
12288 unsigned int m2, unsigned int n2,
12289 bool exact)
12290{
12291 if (m == m2 && n == n2)
12292 return true;
12293
12294 if (exact || !m || !n || !m2 || !n2)
12295 return false;
12296
12297 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12298
12299 if (m > m2) {
12300 while (m > m2) {
12301 m2 <<= 1;
12302 n2 <<= 1;
12303 }
12304 } else if (m < m2) {
12305 while (m < m2) {
12306 m <<= 1;
12307 n <<= 1;
12308 }
12309 }
12310
12311 return m == m2 && n == n2;
12312}
12313
12314static bool
12315intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12316 struct intel_link_m_n *m2_n2,
12317 bool adjust)
12318{
12319 if (m_n->tu == m2_n2->tu &&
12320 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12321 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12322 intel_compare_m_n(m_n->link_m, m_n->link_n,
12323 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12324 if (adjust)
12325 *m2_n2 = *m_n;
12326
12327 return true;
12328 }
12329
12330 return false;
12331}
12332
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012333static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012334intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012335 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012336 struct intel_crtc_state *pipe_config,
12337 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012338{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012339 bool ret = true;
12340
12341#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12342 do { \
12343 if (!adjust) \
12344 DRM_ERROR(fmt, ##__VA_ARGS__); \
12345 else \
12346 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12347 } while (0)
12348
Daniel Vetter66e985c2013-06-05 13:34:20 +020012349#define PIPE_CONF_CHECK_X(name) \
12350 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012351 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012352 "(expected 0x%08x, found 0x%08x)\n", \
12353 current_config->name, \
12354 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012355 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012356 }
12357
Daniel Vetter08a24032013-04-19 11:25:34 +020012358#define PIPE_CONF_CHECK_I(name) \
12359 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012360 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012361 "(expected %i, found %i)\n", \
12362 current_config->name, \
12363 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012364 ret = false; \
12365 }
12366
12367#define PIPE_CONF_CHECK_M_N(name) \
12368 if (!intel_compare_link_m_n(&current_config->name, \
12369 &pipe_config->name,\
12370 adjust)) { \
12371 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12372 "(expected tu %i gmch %i/%i link %i/%i, " \
12373 "found tu %i, gmch %i/%i link %i/%i)\n", \
12374 current_config->name.tu, \
12375 current_config->name.gmch_m, \
12376 current_config->name.gmch_n, \
12377 current_config->name.link_m, \
12378 current_config->name.link_n, \
12379 pipe_config->name.tu, \
12380 pipe_config->name.gmch_m, \
12381 pipe_config->name.gmch_n, \
12382 pipe_config->name.link_m, \
12383 pipe_config->name.link_n); \
12384 ret = false; \
12385 }
12386
12387#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12388 if (!intel_compare_link_m_n(&current_config->name, \
12389 &pipe_config->name, adjust) && \
12390 !intel_compare_link_m_n(&current_config->alt_name, \
12391 &pipe_config->name, adjust)) { \
12392 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12393 "(expected tu %i gmch %i/%i link %i/%i, " \
12394 "or tu %i gmch %i/%i link %i/%i, " \
12395 "found tu %i, gmch %i/%i link %i/%i)\n", \
12396 current_config->name.tu, \
12397 current_config->name.gmch_m, \
12398 current_config->name.gmch_n, \
12399 current_config->name.link_m, \
12400 current_config->name.link_n, \
12401 current_config->alt_name.tu, \
12402 current_config->alt_name.gmch_m, \
12403 current_config->alt_name.gmch_n, \
12404 current_config->alt_name.link_m, \
12405 current_config->alt_name.link_n, \
12406 pipe_config->name.tu, \
12407 pipe_config->name.gmch_m, \
12408 pipe_config->name.gmch_n, \
12409 pipe_config->name.link_m, \
12410 pipe_config->name.link_n); \
12411 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012412 }
12413
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012414/* This is required for BDW+ where there is only one set of registers for
12415 * switching between high and low RR.
12416 * This macro can be used whenever a comparison has to be made between one
12417 * hw state and multiple sw state variables.
12418 */
12419#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12420 if ((current_config->name != pipe_config->name) && \
12421 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012422 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012423 "(expected %i or %i, found %i)\n", \
12424 current_config->name, \
12425 current_config->alt_name, \
12426 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012427 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012428 }
12429
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012430#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12431 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012432 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012433 "(expected %i, found %i)\n", \
12434 current_config->name & (mask), \
12435 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012436 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012437 }
12438
Ville Syrjälä5e550652013-09-06 23:29:07 +030012439#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12440 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012441 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012442 "(expected %i, found %i)\n", \
12443 current_config->name, \
12444 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012445 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012446 }
12447
Daniel Vetterbb760062013-06-06 14:55:52 +020012448#define PIPE_CONF_QUIRK(quirk) \
12449 ((current_config->quirks | pipe_config->quirks) & (quirk))
12450
Daniel Vettereccb1402013-05-22 00:50:22 +020012451 PIPE_CONF_CHECK_I(cpu_transcoder);
12452
Daniel Vetter08a24032013-04-19 11:25:34 +020012453 PIPE_CONF_CHECK_I(has_pch_encoder);
12454 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012455 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012456
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012457 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012458 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012459
12460 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012461 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012462
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012463 PIPE_CONF_CHECK_I(has_drrs);
12464 if (current_config->has_drrs)
12465 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12466 } else
12467 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012468
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012469 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12470 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12471 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12472 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12473 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12474 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012475
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012476 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12477 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12478 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12479 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12480 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12481 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012482
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012483 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012484 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012485 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12486 IS_VALLEYVIEW(dev))
12487 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012488 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012489
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012490 PIPE_CONF_CHECK_I(has_audio);
12491
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012492 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012493 DRM_MODE_FLAG_INTERLACE);
12494
Daniel Vetterbb760062013-06-06 14:55:52 +020012495 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012496 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012497 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012498 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012499 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012500 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012501 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012502 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012503 DRM_MODE_FLAG_NVSYNC);
12504 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012505
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012506 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012507 /* pfit ratios are autocomputed by the hw on gen4+ */
12508 if (INTEL_INFO(dev)->gen < 4)
12509 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012510 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012511
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012512 if (!adjust) {
12513 PIPE_CONF_CHECK_I(pipe_src_w);
12514 PIPE_CONF_CHECK_I(pipe_src_h);
12515
12516 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12517 if (current_config->pch_pfit.enabled) {
12518 PIPE_CONF_CHECK_X(pch_pfit.pos);
12519 PIPE_CONF_CHECK_X(pch_pfit.size);
12520 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012521
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012522 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012523 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012524
Jesse Barnese59150d2014-01-07 13:30:45 -080012525 /* BDW+ don't expose a synchronous way to read the state */
12526 if (IS_HASWELL(dev))
12527 PIPE_CONF_CHECK_I(ips_enabled);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012528
Ville Syrjälä282740f2013-09-04 18:30:03 +030012529 PIPE_CONF_CHECK_I(double_wide);
12530
Daniel Vetter26804af2014-06-25 22:01:55 +030012531 PIPE_CONF_CHECK_X(ddi_pll_sel);
12532
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012533 PIPE_CONF_CHECK_I(shared_dpll);
12534 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
12535 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
12536 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12537 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012538 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012539 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012540 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12541 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12542 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012543
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012544 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12545 PIPE_CONF_CHECK_I(pipe_bpp);
12546
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012547 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012548 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012549
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012550#undef PIPE_CONF_CHECK_X
12551#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012552#undef PIPE_CONF_CHECK_I_ALT
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012553#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012554#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012555#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012556#undef INTEL_ERR_OR_DBG_KMS
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012557
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012558 return ret;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012559}
12560
Damien Lespiau08db6652014-11-04 17:06:52 +000012561static void check_wm_state(struct drm_device *dev)
12562{
12563 struct drm_i915_private *dev_priv = dev->dev_private;
12564 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12565 struct intel_crtc *intel_crtc;
12566 int plane;
12567
12568 if (INTEL_INFO(dev)->gen < 9)
12569 return;
12570
12571 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12572 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12573
12574 for_each_intel_crtc(dev, intel_crtc) {
12575 struct skl_ddb_entry *hw_entry, *sw_entry;
12576 const enum pipe pipe = intel_crtc->pipe;
12577
12578 if (!intel_crtc->active)
12579 continue;
12580
12581 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012582 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012583 hw_entry = &hw_ddb.plane[pipe][plane];
12584 sw_entry = &sw_ddb->plane[pipe][plane];
12585
12586 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12587 continue;
12588
12589 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12590 "(expected (%u,%u), found (%u,%u))\n",
12591 pipe_name(pipe), plane + 1,
12592 sw_entry->start, sw_entry->end,
12593 hw_entry->start, hw_entry->end);
12594 }
12595
12596 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012597 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12598 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012599
12600 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12601 continue;
12602
12603 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12604 "(expected (%u,%u), found (%u,%u))\n",
12605 pipe_name(pipe),
12606 sw_entry->start, sw_entry->end,
12607 hw_entry->start, hw_entry->end);
12608 }
12609}
12610
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012611static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012612check_connector_state(struct drm_device *dev,
12613 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012614{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012615 struct drm_connector_state *old_conn_state;
12616 struct drm_connector *connector;
12617 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012618
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012619 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12620 struct drm_encoder *encoder = connector->encoder;
12621 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012622
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012623 /* This also checks the encoder/connector hw state with the
12624 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012625 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012626
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012627 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012628 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012629 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012630}
12631
12632static void
12633check_encoder_state(struct drm_device *dev)
12634{
12635 struct intel_encoder *encoder;
12636 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012637
Damien Lespiaub2784e12014-08-05 11:29:37 +010012638 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012639 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012640 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012641
12642 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12643 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012644 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012645
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012646 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012647 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012648 continue;
12649 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012650
12651 I915_STATE_WARN(connector->base.state->crtc !=
12652 encoder->base.crtc,
12653 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012654 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012655
Rob Clarke2c719b2014-12-15 13:56:32 -050012656 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012657 "encoder's enabled state mismatch "
12658 "(expected %i, found %i)\n",
12659 !!encoder->base.crtc, enabled);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012660
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012661 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012662 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012663
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012664 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012665 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012666 "encoder detached but still enabled on pipe %c.\n",
12667 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012668 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012669 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012670}
12671
12672static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012673check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012674{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012675 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012676 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012677 struct drm_crtc_state *old_crtc_state;
12678 struct drm_crtc *crtc;
12679 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012680
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012681 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12683 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012684 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012685
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012686 if (!needs_modeset(crtc->state) &&
12687 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012688 continue;
12689
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012690 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12691 pipe_config = to_intel_crtc_state(old_crtc_state);
12692 memset(pipe_config, 0, sizeof(*pipe_config));
12693 pipe_config->base.crtc = crtc;
12694 pipe_config->base.state = old_state;
12695
12696 DRM_DEBUG_KMS("[CRTC:%d]\n",
12697 crtc->base.id);
12698
12699 active = dev_priv->display.get_pipe_config(intel_crtc,
12700 pipe_config);
12701
12702 /* hw state is inconsistent with the pipe quirk */
12703 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12704 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12705 active = crtc->state->active;
12706
12707 I915_STATE_WARN(crtc->state->active != active,
12708 "crtc active state doesn't match with hw state "
12709 "(expected %i, found %i)\n", crtc->state->active, active);
12710
12711 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12712 "transitional active state does not match atomic hw state "
12713 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12714
12715 for_each_encoder_on_crtc(dev, crtc, encoder) {
12716 enum pipe pipe;
12717
12718 active = encoder->get_hw_state(encoder, &pipe);
12719 I915_STATE_WARN(active != crtc->state->active,
12720 "[ENCODER:%i] active %i with crtc active %i\n",
12721 encoder->base.base.id, active, crtc->state->active);
12722
12723 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12724 "Encoder connected to wrong pipe %c\n",
12725 pipe_name(pipe));
12726
12727 if (active)
12728 encoder->get_config(encoder, pipe_config);
12729 }
12730
12731 if (!crtc->state->active)
12732 continue;
12733
12734 sw_config = to_intel_crtc_state(crtc->state);
12735 if (!intel_pipe_config_compare(dev, sw_config,
12736 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012737 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012738 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012739 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012740 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012741 "[sw state]");
12742 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012743 }
12744}
12745
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012746static void
12747check_shared_dpll_state(struct drm_device *dev)
12748{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012749 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012750 struct intel_crtc *crtc;
12751 struct intel_dpll_hw_state dpll_hw_state;
12752 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012753
12754 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12755 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12756 int enabled_crtcs = 0, active_crtcs = 0;
12757 bool active;
12758
12759 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12760
12761 DRM_DEBUG_KMS("%s\n", pll->name);
12762
12763 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12764
Rob Clarke2c719b2014-12-15 13:56:32 -050012765 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012766 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012767 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012768 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012769 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012770 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012771 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012772 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012773 "pll on state mismatch (expected %i, found %i)\n",
12774 pll->on, active);
12775
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012776 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012777 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012778 enabled_crtcs++;
12779 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12780 active_crtcs++;
12781 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012782 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012783 "pll active crtcs mismatch (expected %i, found %i)\n",
12784 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012785 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012786 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012787 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012788
Rob Clarke2c719b2014-12-15 13:56:32 -050012789 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012790 sizeof(dpll_hw_state)),
12791 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012792 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012793}
12794
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012795static void
12796intel_modeset_check_state(struct drm_device *dev,
12797 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012798{
Damien Lespiau08db6652014-11-04 17:06:52 +000012799 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012800 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012801 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012802 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012803 check_shared_dpll_state(dev);
12804}
12805
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012806void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012807 int dotclock)
12808{
12809 /*
12810 * FDI already provided one idea for the dotclock.
12811 * Yell if the encoder disagrees.
12812 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012813 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012814 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012815 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012816}
12817
Ville Syrjälä80715b22014-05-15 20:23:23 +030012818static void update_scanline_offset(struct intel_crtc *crtc)
12819{
12820 struct drm_device *dev = crtc->base.dev;
12821
12822 /*
12823 * The scanline counter increments at the leading edge of hsync.
12824 *
12825 * On most platforms it starts counting from vtotal-1 on the
12826 * first active line. That means the scanline counter value is
12827 * always one less than what we would expect. Ie. just after
12828 * start of vblank, which also occurs at start of hsync (on the
12829 * last active line), the scanline counter will read vblank_start-1.
12830 *
12831 * On gen2 the scanline counter starts counting from 1 instead
12832 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12833 * to keep the value positive), instead of adding one.
12834 *
12835 * On HSW+ the behaviour of the scanline counter depends on the output
12836 * type. For DP ports it behaves like most other platforms, but on HDMI
12837 * there's an extra 1 line difference. So we need to add two instead of
12838 * one to the value.
12839 */
12840 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012841 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012842 int vtotal;
12843
Ville Syrjälä124abe02015-09-08 13:40:45 +030012844 vtotal = adjusted_mode->crtc_vtotal;
12845 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012846 vtotal /= 2;
12847
12848 crtc->scanline_offset = vtotal - 1;
12849 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012850 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012851 crtc->scanline_offset = 2;
12852 } else
12853 crtc->scanline_offset = 1;
12854}
12855
Maarten Lankhorstad421372015-06-15 12:33:42 +020012856static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012857{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012858 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012859 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012860 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012861 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012862 struct intel_crtc_state *intel_crtc_state;
12863 struct drm_crtc *crtc;
12864 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012865 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012866
12867 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012868 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012869
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012870 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012871 int dpll;
12872
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012873 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012874 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012875 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012876
Maarten Lankhorstad421372015-06-15 12:33:42 +020012877 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012878 continue;
12879
Maarten Lankhorstad421372015-06-15 12:33:42 +020012880 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012881
Maarten Lankhorstad421372015-06-15 12:33:42 +020012882 if (!shared_dpll)
12883 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12884
12885 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012886 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012887}
12888
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012889/*
12890 * This implements the workaround described in the "notes" section of the mode
12891 * set sequence documentation. When going from no pipes or single pipe to
12892 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12893 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12894 */
12895static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12896{
12897 struct drm_crtc_state *crtc_state;
12898 struct intel_crtc *intel_crtc;
12899 struct drm_crtc *crtc;
12900 struct intel_crtc_state *first_crtc_state = NULL;
12901 struct intel_crtc_state *other_crtc_state = NULL;
12902 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12903 int i;
12904
12905 /* look at all crtc's that are going to be enabled in during modeset */
12906 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12907 intel_crtc = to_intel_crtc(crtc);
12908
12909 if (!crtc_state->active || !needs_modeset(crtc_state))
12910 continue;
12911
12912 if (first_crtc_state) {
12913 other_crtc_state = to_intel_crtc_state(crtc_state);
12914 break;
12915 } else {
12916 first_crtc_state = to_intel_crtc_state(crtc_state);
12917 first_pipe = intel_crtc->pipe;
12918 }
12919 }
12920
12921 /* No workaround needed? */
12922 if (!first_crtc_state)
12923 return 0;
12924
12925 /* w/a possibly needed, check how many crtc's are already enabled. */
12926 for_each_intel_crtc(state->dev, intel_crtc) {
12927 struct intel_crtc_state *pipe_config;
12928
12929 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12930 if (IS_ERR(pipe_config))
12931 return PTR_ERR(pipe_config);
12932
12933 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12934
12935 if (!pipe_config->base.active ||
12936 needs_modeset(&pipe_config->base))
12937 continue;
12938
12939 /* 2 or more enabled crtcs means no need for w/a */
12940 if (enabled_pipe != INVALID_PIPE)
12941 return 0;
12942
12943 enabled_pipe = intel_crtc->pipe;
12944 }
12945
12946 if (enabled_pipe != INVALID_PIPE)
12947 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12948 else if (other_crtc_state)
12949 other_crtc_state->hsw_workaround_pipe = first_pipe;
12950
12951 return 0;
12952}
12953
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012954static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12955{
12956 struct drm_crtc *crtc;
12957 struct drm_crtc_state *crtc_state;
12958 int ret = 0;
12959
12960 /* add all active pipes to the state */
12961 for_each_crtc(state->dev, crtc) {
12962 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12963 if (IS_ERR(crtc_state))
12964 return PTR_ERR(crtc_state);
12965
12966 if (!crtc_state->active || needs_modeset(crtc_state))
12967 continue;
12968
12969 crtc_state->mode_changed = true;
12970
12971 ret = drm_atomic_add_affected_connectors(state, crtc);
12972 if (ret)
12973 break;
12974
12975 ret = drm_atomic_add_affected_planes(state, crtc);
12976 if (ret)
12977 break;
12978 }
12979
12980 return ret;
12981}
12982
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012983static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012984{
12985 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012986 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012987 int ret;
12988
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012989 if (!check_digital_port_conflicts(state)) {
12990 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12991 return -EINVAL;
12992 }
12993
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012994 /*
12995 * See if the config requires any additional preparation, e.g.
12996 * to adjust global state with pipes off. We need to do this
12997 * here so we can get the modeset_pipe updated config for the new
12998 * mode set on this crtc. For other crtcs we need to use the
12999 * adjusted_mode bits in the crtc directly.
13000 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013001 if (dev_priv->display.modeset_calc_cdclk) {
13002 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013003
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013004 ret = dev_priv->display.modeset_calc_cdclk(state);
13005
13006 cdclk = to_intel_atomic_state(state)->cdclk;
13007 if (!ret && cdclk != dev_priv->cdclk_freq)
13008 ret = intel_modeset_all_pipes(state);
13009
13010 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013011 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013012 } else
13013 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013014
Maarten Lankhorstad421372015-06-15 12:33:42 +020013015 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013016
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013017 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013018 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013019
Maarten Lankhorstad421372015-06-15 12:33:42 +020013020 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013021}
13022
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013023/**
13024 * intel_atomic_check - validate state object
13025 * @dev: drm device
13026 * @state: state to validate
13027 */
13028static int intel_atomic_check(struct drm_device *dev,
13029 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013030{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013031 struct drm_crtc *crtc;
13032 struct drm_crtc_state *crtc_state;
13033 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013034 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013035
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013036 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013037 if (ret)
13038 return ret;
13039
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013040 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013041 struct intel_crtc_state *pipe_config =
13042 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013043
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013044 memset(&to_intel_crtc(crtc)->atomic, 0,
13045 sizeof(struct intel_crtc_atomic_commit));
13046
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013047 /* Catch I915_MODE_FLAG_INHERITED */
13048 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13049 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013050
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013051 if (!crtc_state->enable) {
13052 if (needs_modeset(crtc_state))
13053 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013054 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013055 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013056
Daniel Vetter26495482015-07-15 14:15:52 +020013057 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013058 continue;
13059
Daniel Vetter26495482015-07-15 14:15:52 +020013060 /* FIXME: For only active_changed we shouldn't need to do any
13061 * state recomputation at all. */
13062
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013063 ret = drm_atomic_add_affected_connectors(state, crtc);
13064 if (ret)
13065 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013066
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013067 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013068 if (ret)
13069 return ret;
13070
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013071 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013072 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013073 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013074 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013075 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013076 }
13077
13078 if (needs_modeset(crtc_state)) {
13079 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013080
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013081 ret = drm_atomic_add_affected_planes(state, crtc);
13082 if (ret)
13083 return ret;
13084 }
13085
Daniel Vetter26495482015-07-15 14:15:52 +020013086 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13087 needs_modeset(crtc_state) ?
13088 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013089 }
13090
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013091 if (any_ms) {
13092 ret = intel_modeset_checks(state);
13093
13094 if (ret)
13095 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013096 } else
13097 to_intel_atomic_state(state)->cdclk =
13098 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013099
13100 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013101}
13102
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013103/**
13104 * intel_atomic_commit - commit validated state object
13105 * @dev: DRM device
13106 * @state: the top-level driver state object
13107 * @async: asynchronous commit
13108 *
13109 * This function commits a top-level state object that has been validated
13110 * with drm_atomic_helper_check().
13111 *
13112 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13113 * we can only handle plane-related operations and do not yet support
13114 * asynchronous commit.
13115 *
13116 * RETURNS
13117 * Zero for success or -errno.
13118 */
13119static int intel_atomic_commit(struct drm_device *dev,
13120 struct drm_atomic_state *state,
13121 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013122{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013123 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013124 struct drm_crtc *crtc;
13125 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013126 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013127 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013128 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013129
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013130 if (async) {
13131 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13132 return -EINVAL;
13133 }
13134
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013135 ret = drm_atomic_helper_prepare_planes(dev, state);
13136 if (ret)
13137 return ret;
13138
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013139 drm_atomic_helper_swap_state(dev, state);
13140
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013141 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13143
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013144 if (!needs_modeset(crtc->state))
13145 continue;
13146
13147 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013148 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013149
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013150 if (crtc_state->active) {
13151 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13152 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013153 intel_crtc->active = false;
13154 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013155 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013156 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013157
Daniel Vetterea9d7582012-07-10 10:42:52 +020013158 /* Only after disabling all output pipelines that will be changed can we
13159 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013160 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013161
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013162 if (any_ms) {
13163 intel_shared_dpll_commit(state);
13164
13165 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013166 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013167 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013168
Daniel Vettera6778b32012-07-02 09:56:42 +020013169 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013170 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13172 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013173 bool update_pipe = !modeset &&
13174 to_intel_crtc_state(crtc->state)->update_pipe;
13175 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013176
13177 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013178 update_scanline_offset(to_intel_crtc(crtc));
13179 dev_priv->display.crtc_enable(crtc);
13180 }
13181
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013182 if (update_pipe) {
13183 put_domains = modeset_get_crtc_power_domains(crtc);
13184
13185 /* make sure intel_modeset_check_state runs */
13186 any_ms = true;
13187 }
13188
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013189 if (!modeset)
13190 intel_pre_plane_update(intel_crtc);
13191
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013192 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013193
13194 if (put_domains)
13195 modeset_put_power_domains(dev_priv, put_domains);
13196
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013197 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013198 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013199
Daniel Vettera6778b32012-07-02 09:56:42 +020013200 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013201
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013202 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013203 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013204
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013205 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013206 intel_modeset_check_state(dev, state);
13207
13208 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013209
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013210 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013211}
13212
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013213void intel_crtc_restore_mode(struct drm_crtc *crtc)
13214{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013215 struct drm_device *dev = crtc->dev;
13216 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013217 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013218 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013219
13220 state = drm_atomic_state_alloc(dev);
13221 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013222 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013223 crtc->base.id);
13224 return;
13225 }
13226
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013227 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013228
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013229retry:
13230 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13231 ret = PTR_ERR_OR_ZERO(crtc_state);
13232 if (!ret) {
13233 if (!crtc_state->active)
13234 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013235
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013236 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013237 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013238 }
13239
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013240 if (ret == -EDEADLK) {
13241 drm_atomic_state_clear(state);
13242 drm_modeset_backoff(state->acquire_ctx);
13243 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013244 }
13245
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013246 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013247out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013248 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013249}
13250
Daniel Vetter25c5b262012-07-08 22:08:04 +020013251#undef for_each_intel_crtc_masked
13252
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013253static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013254 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013255 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013256 .destroy = intel_crtc_destroy,
13257 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013258 .atomic_duplicate_state = intel_crtc_duplicate_state,
13259 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013260};
13261
Daniel Vetter53589012013-06-05 13:34:16 +020013262static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13263 struct intel_shared_dpll *pll,
13264 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013265{
Daniel Vetter53589012013-06-05 13:34:16 +020013266 uint32_t val;
13267
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013268 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013269 return false;
13270
Daniel Vetter53589012013-06-05 13:34:16 +020013271 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013272 hw_state->dpll = val;
13273 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13274 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013275
13276 return val & DPLL_VCO_ENABLE;
13277}
13278
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013279static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13280 struct intel_shared_dpll *pll)
13281{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013282 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13283 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013284}
13285
Daniel Vettere7b903d2013-06-05 13:34:14 +020013286static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13287 struct intel_shared_dpll *pll)
13288{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013289 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013290 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013291
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013292 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013293
13294 /* Wait for the clocks to stabilize. */
13295 POSTING_READ(PCH_DPLL(pll->id));
13296 udelay(150);
13297
13298 /* The pixel multiplier can only be updated once the
13299 * DPLL is enabled and the clocks are stable.
13300 *
13301 * So write it again.
13302 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013303 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013304 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013305 udelay(200);
13306}
13307
13308static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13309 struct intel_shared_dpll *pll)
13310{
13311 struct drm_device *dev = dev_priv->dev;
13312 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013313
13314 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013315 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013316 if (intel_crtc_to_shared_dpll(crtc) == pll)
13317 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13318 }
13319
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013320 I915_WRITE(PCH_DPLL(pll->id), 0);
13321 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013322 udelay(200);
13323}
13324
Daniel Vetter46edb022013-06-05 13:34:12 +020013325static char *ibx_pch_dpll_names[] = {
13326 "PCH DPLL A",
13327 "PCH DPLL B",
13328};
13329
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013330static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013331{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013332 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013333 int i;
13334
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013335 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013336
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013337 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013338 dev_priv->shared_dplls[i].id = i;
13339 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013340 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013341 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13342 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013343 dev_priv->shared_dplls[i].get_hw_state =
13344 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013345 }
13346}
13347
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013348static void intel_shared_dpll_init(struct drm_device *dev)
13349{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013350 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013351
Daniel Vetter9cd86932014-06-25 22:01:57 +030013352 if (HAS_DDI(dev))
13353 intel_ddi_pll_init(dev);
13354 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013355 ibx_pch_dpll_init(dev);
13356 else
13357 dev_priv->num_shared_dpll = 0;
13358
13359 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013360}
13361
Matt Roper6beb8c232014-12-01 15:40:14 -080013362/**
13363 * intel_prepare_plane_fb - Prepare fb for usage on plane
13364 * @plane: drm plane to prepare for
13365 * @fb: framebuffer to prepare for presentation
13366 *
13367 * Prepares a framebuffer for usage on a display plane. Generally this
13368 * involves pinning the underlying object and updating the frontbuffer tracking
13369 * bits. Some older platforms need special physical address handling for
13370 * cursor planes.
13371 *
13372 * Returns 0 on success, negative error code on failure.
13373 */
13374int
13375intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013376 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013377{
13378 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013379 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013380 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013381 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13382 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013383 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013384
Matt Roperea2c67b2014-12-23 10:41:52 -080013385 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013386 return 0;
13387
Matt Roper4c345742014-07-09 16:22:10 -070013388 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013389
Matt Roper6beb8c232014-12-01 15:40:14 -080013390 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13391 INTEL_INFO(dev)->cursor_needs_physical) {
13392 int align = IS_I830(dev) ? 16 * 1024 : 256;
13393 ret = i915_gem_object_attach_phys(obj, align);
13394 if (ret)
13395 DRM_DEBUG_KMS("failed to attach phys object\n");
13396 } else {
John Harrison91af1272015-06-18 13:14:56 +010013397 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013398 }
13399
13400 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013401 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013402
13403 mutex_unlock(&dev->struct_mutex);
13404
13405 return ret;
13406}
13407
Matt Roper38f3ce32014-12-02 07:45:25 -080013408/**
13409 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13410 * @plane: drm plane to clean up for
13411 * @fb: old framebuffer that was on plane
13412 *
13413 * Cleans up a framebuffer that has just been removed from a plane.
13414 */
13415void
13416intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013417 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013418{
13419 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013420 struct drm_i915_gem_object *obj = intel_fb_obj(old_state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013421
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013422 if (!obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013423 return;
13424
13425 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13426 !INTEL_INFO(dev)->cursor_needs_physical) {
13427 mutex_lock(&dev->struct_mutex);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013428 intel_unpin_fb_obj(old_state->fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013429 mutex_unlock(&dev->struct_mutex);
13430 }
Matt Roper465c1202014-05-29 08:06:54 -070013431}
13432
Chandra Konduru6156a452015-04-27 13:48:39 -070013433int
13434skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13435{
13436 int max_scale;
13437 struct drm_device *dev;
13438 struct drm_i915_private *dev_priv;
13439 int crtc_clock, cdclk;
13440
13441 if (!intel_crtc || !crtc_state)
13442 return DRM_PLANE_HELPER_NO_SCALING;
13443
13444 dev = intel_crtc->base.dev;
13445 dev_priv = dev->dev_private;
13446 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013447 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013448
13449 if (!crtc_clock || !cdclk)
13450 return DRM_PLANE_HELPER_NO_SCALING;
13451
13452 /*
13453 * skl max scale is lower of:
13454 * close to 3 but not 3, -1 is for that purpose
13455 * or
13456 * cdclk/crtc_clock
13457 */
13458 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13459
13460 return max_scale;
13461}
13462
Matt Roper465c1202014-05-29 08:06:54 -070013463static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013464intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013465 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013466 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013467{
Matt Roper2b875c22014-12-01 15:40:13 -080013468 struct drm_crtc *crtc = state->base.crtc;
13469 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013470 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013471 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13472 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013473
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013474 /* use scaler when colorkey is not required */
13475 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013476 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013477 min_scale = 1;
13478 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013479 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013480 }
Sonika Jindald8106362015-04-10 14:37:28 +053013481
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013482 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13483 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013484 min_scale, max_scale,
13485 can_position, true,
13486 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013487}
13488
Gustavo Padovan14af2932014-10-24 14:51:31 +010013489static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013490intel_commit_primary_plane(struct drm_plane *plane,
13491 struct intel_plane_state *state)
13492{
Matt Roper2b875c22014-12-01 15:40:13 -080013493 struct drm_crtc *crtc = state->base.crtc;
13494 struct drm_framebuffer *fb = state->base.fb;
13495 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013496 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013497 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013498 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013499
Matt Roperea2c67b2014-12-23 10:41:52 -080013500 crtc = crtc ? crtc : plane->crtc;
13501 intel_crtc = to_intel_crtc(crtc);
13502
Matt Ropercf4c7c12014-12-04 10:27:42 -080013503 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013504 crtc->x = src->x1 >> 16;
13505 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013506
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013507 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013508 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013509
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013510 dev_priv->display.update_primary_plane(crtc, fb,
13511 state->src.x1 >> 16,
13512 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013513}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013514
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013515static void
13516intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013517 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013518{
13519 struct drm_device *dev = plane->dev;
13520 struct drm_i915_private *dev_priv = dev->dev_private;
13521
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013522 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13523}
13524
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013525static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13526 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013527{
13528 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013530 struct intel_crtc_state *old_intel_state =
13531 to_intel_crtc_state(old_crtc_state);
13532 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013533
Ville Syrjäläf015c552015-06-24 22:00:02 +030013534 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013535 intel_update_watermarks(crtc);
13536
Matt Roperc34c9ee2014-12-23 10:41:50 -080013537 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013538 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013539 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013540
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013541 if (modeset)
13542 return;
13543
13544 if (to_intel_crtc_state(crtc->state)->update_pipe)
13545 intel_update_pipe_config(intel_crtc, old_intel_state);
13546 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013547 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013548}
13549
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013550static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13551 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013552{
Matt Roper32b7eee2014-12-24 07:59:06 -080013553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013554
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013555 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013556 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013557}
13558
Matt Ropercf4c7c12014-12-04 10:27:42 -080013559/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013560 * intel_plane_destroy - destroy a plane
13561 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013562 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013563 * Common destruction function for all types of planes (primary, cursor,
13564 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013565 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013566void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013567{
13568 struct intel_plane *intel_plane = to_intel_plane(plane);
13569 drm_plane_cleanup(plane);
13570 kfree(intel_plane);
13571}
13572
Matt Roper65a3fea2015-01-21 16:35:42 -080013573const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013574 .update_plane = drm_atomic_helper_update_plane,
13575 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013576 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013577 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013578 .atomic_get_property = intel_plane_atomic_get_property,
13579 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013580 .atomic_duplicate_state = intel_plane_duplicate_state,
13581 .atomic_destroy_state = intel_plane_destroy_state,
13582
Matt Roper465c1202014-05-29 08:06:54 -070013583};
13584
13585static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13586 int pipe)
13587{
13588 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013589 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013590 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013591 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013592
13593 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13594 if (primary == NULL)
13595 return NULL;
13596
Matt Roper8e7d6882015-01-21 16:35:41 -080013597 state = intel_create_plane_state(&primary->base);
13598 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013599 kfree(primary);
13600 return NULL;
13601 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013602 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013603
Matt Roper465c1202014-05-29 08:06:54 -070013604 primary->can_scale = false;
13605 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013606 if (INTEL_INFO(dev)->gen >= 9) {
13607 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013608 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013609 }
Matt Roper465c1202014-05-29 08:06:54 -070013610 primary->pipe = pipe;
13611 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013612 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013613 primary->check_plane = intel_check_primary_plane;
13614 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013615 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013616 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13617 primary->plane = !pipe;
13618
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013619 if (INTEL_INFO(dev)->gen >= 9) {
13620 intel_primary_formats = skl_primary_formats;
13621 num_formats = ARRAY_SIZE(skl_primary_formats);
13622 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013623 intel_primary_formats = i965_primary_formats;
13624 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013625 } else {
13626 intel_primary_formats = i8xx_primary_formats;
13627 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013628 }
13629
13630 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013631 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013632 intel_primary_formats, num_formats,
13633 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013634
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013635 if (INTEL_INFO(dev)->gen >= 4)
13636 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013637
Matt Roperea2c67b2014-12-23 10:41:52 -080013638 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13639
Matt Roper465c1202014-05-29 08:06:54 -070013640 return &primary->base;
13641}
13642
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013643void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13644{
13645 if (!dev->mode_config.rotation_property) {
13646 unsigned long flags = BIT(DRM_ROTATE_0) |
13647 BIT(DRM_ROTATE_180);
13648
13649 if (INTEL_INFO(dev)->gen >= 9)
13650 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13651
13652 dev->mode_config.rotation_property =
13653 drm_mode_create_rotation_property(dev, flags);
13654 }
13655 if (dev->mode_config.rotation_property)
13656 drm_object_attach_property(&plane->base.base,
13657 dev->mode_config.rotation_property,
13658 plane->base.state->rotation);
13659}
13660
Matt Roper3d7d6512014-06-10 08:28:13 -070013661static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013662intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013663 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013664 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013665{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013666 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013667 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013668 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013669 unsigned stride;
13670 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013671
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013672 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13673 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013674 DRM_PLANE_HELPER_NO_SCALING,
13675 DRM_PLANE_HELPER_NO_SCALING,
13676 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013677 if (ret)
13678 return ret;
13679
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013680 /* if we want to turn off the cursor ignore width and height */
13681 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013682 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013683
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013684 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013685 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013686 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13687 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013688 return -EINVAL;
13689 }
13690
Matt Roperea2c67b2014-12-23 10:41:52 -080013691 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13692 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013693 DRM_DEBUG_KMS("buffer is too small\n");
13694 return -ENOMEM;
13695 }
13696
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013697 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013698 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013699 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013700 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013701
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013702 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013703}
13704
Matt Roperf4a2cf22014-12-01 15:40:12 -080013705static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013706intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013707 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013708{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013709 intel_crtc_update_cursor(crtc, false);
13710}
13711
13712static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013713intel_commit_cursor_plane(struct drm_plane *plane,
13714 struct intel_plane_state *state)
13715{
Matt Roper2b875c22014-12-01 15:40:13 -080013716 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013717 struct drm_device *dev = plane->dev;
13718 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013719 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013720 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013721
Matt Roperea2c67b2014-12-23 10:41:52 -080013722 crtc = crtc ? crtc : plane->crtc;
13723 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013724
Gustavo Padovana912f122014-12-01 15:40:10 -080013725 if (intel_crtc->cursor_bo == obj)
13726 goto update;
13727
Matt Roperf4a2cf22014-12-01 15:40:12 -080013728 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013729 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013730 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013731 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013732 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013733 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013734
Gustavo Padovana912f122014-12-01 15:40:10 -080013735 intel_crtc->cursor_addr = addr;
13736 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013737
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013738update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013739 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013740 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013741}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013742
Matt Roper3d7d6512014-06-10 08:28:13 -070013743static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13744 int pipe)
13745{
13746 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013747 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013748
13749 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13750 if (cursor == NULL)
13751 return NULL;
13752
Matt Roper8e7d6882015-01-21 16:35:41 -080013753 state = intel_create_plane_state(&cursor->base);
13754 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013755 kfree(cursor);
13756 return NULL;
13757 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013758 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013759
Matt Roper3d7d6512014-06-10 08:28:13 -070013760 cursor->can_scale = false;
13761 cursor->max_downscale = 1;
13762 cursor->pipe = pipe;
13763 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013764 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013765 cursor->check_plane = intel_check_cursor_plane;
13766 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013767 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013768
13769 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013770 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013771 intel_cursor_formats,
13772 ARRAY_SIZE(intel_cursor_formats),
13773 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013774
13775 if (INTEL_INFO(dev)->gen >= 4) {
13776 if (!dev->mode_config.rotation_property)
13777 dev->mode_config.rotation_property =
13778 drm_mode_create_rotation_property(dev,
13779 BIT(DRM_ROTATE_0) |
13780 BIT(DRM_ROTATE_180));
13781 if (dev->mode_config.rotation_property)
13782 drm_object_attach_property(&cursor->base.base,
13783 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013784 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013785 }
13786
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013787 if (INTEL_INFO(dev)->gen >=9)
13788 state->scaler_id = -1;
13789
Matt Roperea2c67b2014-12-23 10:41:52 -080013790 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13791
Matt Roper3d7d6512014-06-10 08:28:13 -070013792 return &cursor->base;
13793}
13794
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013795static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13796 struct intel_crtc_state *crtc_state)
13797{
13798 int i;
13799 struct intel_scaler *intel_scaler;
13800 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13801
13802 for (i = 0; i < intel_crtc->num_scalers; i++) {
13803 intel_scaler = &scaler_state->scalers[i];
13804 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013805 intel_scaler->mode = PS_SCALER_MODE_DYN;
13806 }
13807
13808 scaler_state->scaler_id = -1;
13809}
13810
Hannes Ederb358d0a2008-12-18 21:18:47 +010013811static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013812{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013813 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013814 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013815 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013816 struct drm_plane *primary = NULL;
13817 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013818 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013819
Daniel Vetter955382f2013-09-19 14:05:45 +020013820 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013821 if (intel_crtc == NULL)
13822 return;
13823
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013824 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13825 if (!crtc_state)
13826 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013827 intel_crtc->config = crtc_state;
13828 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013829 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013830
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013831 /* initialize shared scalers */
13832 if (INTEL_INFO(dev)->gen >= 9) {
13833 if (pipe == PIPE_C)
13834 intel_crtc->num_scalers = 1;
13835 else
13836 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13837
13838 skl_init_scalers(dev, intel_crtc, crtc_state);
13839 }
13840
Matt Roper465c1202014-05-29 08:06:54 -070013841 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013842 if (!primary)
13843 goto fail;
13844
13845 cursor = intel_cursor_plane_create(dev, pipe);
13846 if (!cursor)
13847 goto fail;
13848
Matt Roper465c1202014-05-29 08:06:54 -070013849 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013850 cursor, &intel_crtc_funcs);
13851 if (ret)
13852 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013853
13854 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013855 for (i = 0; i < 256; i++) {
13856 intel_crtc->lut_r[i] = i;
13857 intel_crtc->lut_g[i] = i;
13858 intel_crtc->lut_b[i] = i;
13859 }
13860
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013861 /*
13862 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013863 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013864 */
Jesse Barnes80824002009-09-10 15:28:06 -070013865 intel_crtc->pipe = pipe;
13866 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013867 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013868 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013869 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013870 }
13871
Chris Wilson4b0e3332014-05-30 16:35:26 +030013872 intel_crtc->cursor_base = ~0;
13873 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013874 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013875
Ville Syrjälä852eb002015-06-24 22:00:07 +030013876 intel_crtc->wm.cxsr_allowed = true;
13877
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013878 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13879 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13880 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13881 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13882
Jesse Barnes79e53942008-11-07 14:24:08 -080013883 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013884
13885 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013886 return;
13887
13888fail:
13889 if (primary)
13890 drm_plane_cleanup(primary);
13891 if (cursor)
13892 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013893 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013894 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013895}
13896
Jesse Barnes752aa882013-10-31 18:55:49 +020013897enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13898{
13899 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013900 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013901
Rob Clark51fd3712013-11-19 12:10:12 -050013902 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013903
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013904 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013905 return INVALID_PIPE;
13906
13907 return to_intel_crtc(encoder->crtc)->pipe;
13908}
13909
Carl Worth08d7b3d2009-04-29 14:43:54 -070013910int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013911 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013912{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013913 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013914 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013915 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013916
Rob Clark7707e652014-07-17 23:30:04 -040013917 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013918
Rob Clark7707e652014-07-17 23:30:04 -040013919 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013920 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013921 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013922 }
13923
Rob Clark7707e652014-07-17 23:30:04 -040013924 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013925 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013926
Daniel Vetterc05422d2009-08-11 16:05:30 +020013927 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013928}
13929
Daniel Vetter66a92782012-07-12 20:08:18 +020013930static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013931{
Daniel Vetter66a92782012-07-12 20:08:18 +020013932 struct drm_device *dev = encoder->base.dev;
13933 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013934 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013935 int entry = 0;
13936
Damien Lespiaub2784e12014-08-05 11:29:37 +010013937 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013938 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013939 index_mask |= (1 << entry);
13940
Jesse Barnes79e53942008-11-07 14:24:08 -080013941 entry++;
13942 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013943
Jesse Barnes79e53942008-11-07 14:24:08 -080013944 return index_mask;
13945}
13946
Chris Wilson4d302442010-12-14 19:21:29 +000013947static bool has_edp_a(struct drm_device *dev)
13948{
13949 struct drm_i915_private *dev_priv = dev->dev_private;
13950
13951 if (!IS_MOBILE(dev))
13952 return false;
13953
13954 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13955 return false;
13956
Damien Lespiaue3589902014-02-07 19:12:50 +000013957 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013958 return false;
13959
13960 return true;
13961}
13962
Jesse Barnes84b4e042014-06-25 08:24:29 -070013963static bool intel_crt_present(struct drm_device *dev)
13964{
13965 struct drm_i915_private *dev_priv = dev->dev_private;
13966
Damien Lespiau884497e2013-12-03 13:56:23 +000013967 if (INTEL_INFO(dev)->gen >= 9)
13968 return false;
13969
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013970 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013971 return false;
13972
13973 if (IS_CHERRYVIEW(dev))
13974 return false;
13975
13976 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13977 return false;
13978
13979 return true;
13980}
13981
Jesse Barnes79e53942008-11-07 14:24:08 -080013982static void intel_setup_outputs(struct drm_device *dev)
13983{
Eric Anholt725e30a2009-01-22 13:01:02 -080013984 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013985 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013986 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013987
Daniel Vetterc9093352013-06-06 22:22:47 +020013988 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013989
Jesse Barnes84b4e042014-06-25 08:24:29 -070013990 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013991 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013992
Vandana Kannanc776eb22014-08-19 12:05:01 +053013993 if (IS_BROXTON(dev)) {
13994 /*
13995 * FIXME: Broxton doesn't support port detection via the
13996 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13997 * detect the ports.
13998 */
13999 intel_ddi_init(dev, PORT_A);
14000 intel_ddi_init(dev, PORT_B);
14001 intel_ddi_init(dev, PORT_C);
14002 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014003 int found;
14004
Jesse Barnesde31fac2015-03-06 15:53:32 -080014005 /*
14006 * Haswell uses DDI functions to detect digital outputs.
14007 * On SKL pre-D0 the strap isn't connected, so we assume
14008 * it's there.
14009 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014010 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014011 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030014012 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014013 intel_ddi_init(dev, PORT_A);
14014
14015 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14016 * register */
14017 found = I915_READ(SFUSE_STRAP);
14018
14019 if (found & SFUSE_STRAP_DDIB_DETECTED)
14020 intel_ddi_init(dev, PORT_B);
14021 if (found & SFUSE_STRAP_DDIC_DETECTED)
14022 intel_ddi_init(dev, PORT_C);
14023 if (found & SFUSE_STRAP_DDID_DETECTED)
14024 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014025 /*
14026 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14027 */
14028 if (IS_SKYLAKE(dev) &&
14029 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14030 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14031 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14032 intel_ddi_init(dev, PORT_E);
14033
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014034 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014035 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014036 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014037
14038 if (has_edp_a(dev))
14039 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014040
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014041 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014042 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014043 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014044 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014045 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014046 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014047 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014048 }
14049
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014050 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014051 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014052
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014053 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014054 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014055
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014056 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014057 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014058
Daniel Vetter270b3042012-10-27 15:52:05 +020014059 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014060 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014061 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014062 /*
14063 * The DP_DETECTED bit is the latched state of the DDC
14064 * SDA pin at boot. However since eDP doesn't require DDC
14065 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14066 * eDP ports may have been muxed to an alternate function.
14067 * Thus we can't rely on the DP_DETECTED bit alone to detect
14068 * eDP ports. Consult the VBT as well as DP_DETECTED to
14069 * detect eDP ports.
14070 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014071 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014072 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014073 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14074 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014075 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014076 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014077
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014078 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014079 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014080 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14081 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014082 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014083 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014084
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014085 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014086 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014087 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14088 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14089 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14090 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014091 }
14092
Jani Nikula3cfca972013-08-27 15:12:26 +030014093 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014094 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014095 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014096
Paulo Zanonie2debe92013-02-18 19:00:27 -030014097 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014098 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014099 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014100 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014101 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014102 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014103 }
Ma Ling27185ae2009-08-24 13:50:23 +080014104
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014105 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014106 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014107 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014108
14109 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014110
Paulo Zanonie2debe92013-02-18 19:00:27 -030014111 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014112 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014113 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014114 }
Ma Ling27185ae2009-08-24 13:50:23 +080014115
Paulo Zanonie2debe92013-02-18 19:00:27 -030014116 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014117
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014118 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014119 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014120 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014121 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014122 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014123 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014124 }
Ma Ling27185ae2009-08-24 13:50:23 +080014125
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014126 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014127 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014128 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014129 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014130 intel_dvo_init(dev);
14131
Zhenyu Wang103a1962009-11-27 11:44:36 +080014132 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014133 intel_tv_init(dev);
14134
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014135 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014136
Damien Lespiaub2784e12014-08-05 11:29:37 +010014137 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014138 encoder->base.possible_crtcs = encoder->crtc_mask;
14139 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014140 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014141 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014142
Paulo Zanonidde86e22012-12-01 12:04:25 -020014143 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014144
14145 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014146}
14147
14148static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14149{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014150 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014151 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014152
Daniel Vetteref2d6332014-02-10 18:00:38 +010014153 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014154 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014155 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014156 drm_gem_object_unreference(&intel_fb->obj->base);
14157 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014158 kfree(intel_fb);
14159}
14160
14161static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014162 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014163 unsigned int *handle)
14164{
14165 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014166 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014167
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014168 if (obj->userptr.mm) {
14169 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14170 return -EINVAL;
14171 }
14172
Chris Wilson05394f32010-11-08 19:18:58 +000014173 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014174}
14175
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014176static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14177 struct drm_file *file,
14178 unsigned flags, unsigned color,
14179 struct drm_clip_rect *clips,
14180 unsigned num_clips)
14181{
14182 struct drm_device *dev = fb->dev;
14183 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14184 struct drm_i915_gem_object *obj = intel_fb->obj;
14185
14186 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014187 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014188 mutex_unlock(&dev->struct_mutex);
14189
14190 return 0;
14191}
14192
Jesse Barnes79e53942008-11-07 14:24:08 -080014193static const struct drm_framebuffer_funcs intel_fb_funcs = {
14194 .destroy = intel_user_framebuffer_destroy,
14195 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014196 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014197};
14198
Damien Lespiaub3218032015-02-27 11:15:18 +000014199static
14200u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14201 uint32_t pixel_format)
14202{
14203 u32 gen = INTEL_INFO(dev)->gen;
14204
14205 if (gen >= 9) {
14206 /* "The stride in bytes must not exceed the of the size of 8K
14207 * pixels and 32K bytes."
14208 */
14209 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14210 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14211 return 32*1024;
14212 } else if (gen >= 4) {
14213 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14214 return 16*1024;
14215 else
14216 return 32*1024;
14217 } else if (gen >= 3) {
14218 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14219 return 8*1024;
14220 else
14221 return 16*1024;
14222 } else {
14223 /* XXX DSPC is limited to 4k tiled */
14224 return 8*1024;
14225 }
14226}
14227
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014228static int intel_framebuffer_init(struct drm_device *dev,
14229 struct intel_framebuffer *intel_fb,
14230 struct drm_mode_fb_cmd2 *mode_cmd,
14231 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014232{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014233 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014234 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014235 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014236
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014237 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14238
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014239 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14240 /* Enforce that fb modifier and tiling mode match, but only for
14241 * X-tiled. This is needed for FBC. */
14242 if (!!(obj->tiling_mode == I915_TILING_X) !=
14243 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14244 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14245 return -EINVAL;
14246 }
14247 } else {
14248 if (obj->tiling_mode == I915_TILING_X)
14249 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14250 else if (obj->tiling_mode == I915_TILING_Y) {
14251 DRM_DEBUG("No Y tiling for legacy addfb\n");
14252 return -EINVAL;
14253 }
14254 }
14255
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014256 /* Passed in modifier sanity checking. */
14257 switch (mode_cmd->modifier[0]) {
14258 case I915_FORMAT_MOD_Y_TILED:
14259 case I915_FORMAT_MOD_Yf_TILED:
14260 if (INTEL_INFO(dev)->gen < 9) {
14261 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14262 mode_cmd->modifier[0]);
14263 return -EINVAL;
14264 }
14265 case DRM_FORMAT_MOD_NONE:
14266 case I915_FORMAT_MOD_X_TILED:
14267 break;
14268 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014269 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14270 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014271 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014272 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014273
Damien Lespiaub3218032015-02-27 11:15:18 +000014274 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14275 mode_cmd->pixel_format);
14276 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14277 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14278 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014279 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014280 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014281
Damien Lespiaub3218032015-02-27 11:15:18 +000014282 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14283 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014284 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014285 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14286 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014287 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014288 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014289 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014290 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014291
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014292 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014293 mode_cmd->pitches[0] != obj->stride) {
14294 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14295 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014296 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014297 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014298
Ville Syrjälä57779d02012-10-31 17:50:14 +020014299 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014300 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014301 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014302 case DRM_FORMAT_RGB565:
14303 case DRM_FORMAT_XRGB8888:
14304 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014305 break;
14306 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014307 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014308 DRM_DEBUG("unsupported pixel format: %s\n",
14309 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014310 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014311 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014312 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014313 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014314 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14315 DRM_DEBUG("unsupported pixel format: %s\n",
14316 drm_get_format_name(mode_cmd->pixel_format));
14317 return -EINVAL;
14318 }
14319 break;
14320 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014321 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014322 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014323 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014324 DRM_DEBUG("unsupported pixel format: %s\n",
14325 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014326 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014327 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014328 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014329 case DRM_FORMAT_ABGR2101010:
14330 if (!IS_VALLEYVIEW(dev)) {
14331 DRM_DEBUG("unsupported pixel format: %s\n",
14332 drm_get_format_name(mode_cmd->pixel_format));
14333 return -EINVAL;
14334 }
14335 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014336 case DRM_FORMAT_YUYV:
14337 case DRM_FORMAT_UYVY:
14338 case DRM_FORMAT_YVYU:
14339 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014340 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014341 DRM_DEBUG("unsupported pixel format: %s\n",
14342 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014343 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014344 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014345 break;
14346 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014347 DRM_DEBUG("unsupported pixel format: %s\n",
14348 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014349 return -EINVAL;
14350 }
14351
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014352 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14353 if (mode_cmd->offsets[0] != 0)
14354 return -EINVAL;
14355
Damien Lespiauec2c9812015-01-20 12:51:45 +000014356 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014357 mode_cmd->pixel_format,
14358 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014359 /* FIXME drm helper for size checks (especially planar formats)? */
14360 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14361 return -EINVAL;
14362
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014363 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14364 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014365 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014366
Jesse Barnes79e53942008-11-07 14:24:08 -080014367 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14368 if (ret) {
14369 DRM_ERROR("framebuffer init failed %d\n", ret);
14370 return ret;
14371 }
14372
Jesse Barnes79e53942008-11-07 14:24:08 -080014373 return 0;
14374}
14375
Jesse Barnes79e53942008-11-07 14:24:08 -080014376static struct drm_framebuffer *
14377intel_user_framebuffer_create(struct drm_device *dev,
14378 struct drm_file *filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014379 struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014380{
Chris Wilson05394f32010-11-08 19:18:58 +000014381 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014382 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014383
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014384 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014385 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014386 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014387 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014388
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014389 return intel_framebuffer_create(dev, &mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014390}
14391
Daniel Vetter06957262015-08-10 13:34:08 +020014392#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014393static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014394{
14395}
14396#endif
14397
Jesse Barnes79e53942008-11-07 14:24:08 -080014398static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014399 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014400 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014401 .atomic_check = intel_atomic_check,
14402 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014403 .atomic_state_alloc = intel_atomic_state_alloc,
14404 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014405};
14406
Jesse Barnese70236a2009-09-21 10:42:27 -070014407/* Set up chip specific display functions */
14408static void intel_init_display(struct drm_device *dev)
14409{
14410 struct drm_i915_private *dev_priv = dev->dev_private;
14411
Daniel Vetteree9300b2013-06-03 22:40:22 +020014412 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14413 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014414 else if (IS_CHERRYVIEW(dev))
14415 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014416 else if (IS_VALLEYVIEW(dev))
14417 dev_priv->display.find_dpll = vlv_find_best_dpll;
14418 else if (IS_PINEVIEW(dev))
14419 dev_priv->display.find_dpll = pnv_find_best_dpll;
14420 else
14421 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14422
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014423 if (INTEL_INFO(dev)->gen >= 9) {
14424 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014425 dev_priv->display.get_initial_plane_config =
14426 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014427 dev_priv->display.crtc_compute_clock =
14428 haswell_crtc_compute_clock;
14429 dev_priv->display.crtc_enable = haswell_crtc_enable;
14430 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014431 dev_priv->display.update_primary_plane =
14432 skylake_update_primary_plane;
14433 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014434 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014435 dev_priv->display.get_initial_plane_config =
14436 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014437 dev_priv->display.crtc_compute_clock =
14438 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014439 dev_priv->display.crtc_enable = haswell_crtc_enable;
14440 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014441 dev_priv->display.update_primary_plane =
14442 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014443 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014444 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014445 dev_priv->display.get_initial_plane_config =
14446 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014447 dev_priv->display.crtc_compute_clock =
14448 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014449 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14450 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014451 dev_priv->display.update_primary_plane =
14452 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014453 } else if (IS_VALLEYVIEW(dev)) {
14454 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014455 dev_priv->display.get_initial_plane_config =
14456 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014457 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014458 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14459 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014460 dev_priv->display.update_primary_plane =
14461 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014462 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014463 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014464 dev_priv->display.get_initial_plane_config =
14465 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014466 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014467 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14468 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014469 dev_priv->display.update_primary_plane =
14470 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014471 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014472
Jesse Barnese70236a2009-09-21 10:42:27 -070014473 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014474 if (IS_SKYLAKE(dev))
14475 dev_priv->display.get_display_clock_speed =
14476 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014477 else if (IS_BROXTON(dev))
14478 dev_priv->display.get_display_clock_speed =
14479 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014480 else if (IS_BROADWELL(dev))
14481 dev_priv->display.get_display_clock_speed =
14482 broadwell_get_display_clock_speed;
14483 else if (IS_HASWELL(dev))
14484 dev_priv->display.get_display_clock_speed =
14485 haswell_get_display_clock_speed;
14486 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014487 dev_priv->display.get_display_clock_speed =
14488 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014489 else if (IS_GEN5(dev))
14490 dev_priv->display.get_display_clock_speed =
14491 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014492 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014493 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014494 dev_priv->display.get_display_clock_speed =
14495 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014496 else if (IS_GM45(dev))
14497 dev_priv->display.get_display_clock_speed =
14498 gm45_get_display_clock_speed;
14499 else if (IS_CRESTLINE(dev))
14500 dev_priv->display.get_display_clock_speed =
14501 i965gm_get_display_clock_speed;
14502 else if (IS_PINEVIEW(dev))
14503 dev_priv->display.get_display_clock_speed =
14504 pnv_get_display_clock_speed;
14505 else if (IS_G33(dev) || IS_G4X(dev))
14506 dev_priv->display.get_display_clock_speed =
14507 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014508 else if (IS_I915G(dev))
14509 dev_priv->display.get_display_clock_speed =
14510 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014511 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014512 dev_priv->display.get_display_clock_speed =
14513 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014514 else if (IS_PINEVIEW(dev))
14515 dev_priv->display.get_display_clock_speed =
14516 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014517 else if (IS_I915GM(dev))
14518 dev_priv->display.get_display_clock_speed =
14519 i915gm_get_display_clock_speed;
14520 else if (IS_I865G(dev))
14521 dev_priv->display.get_display_clock_speed =
14522 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014523 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014524 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014525 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014526 else { /* 830 */
14527 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014528 dev_priv->display.get_display_clock_speed =
14529 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014530 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014531
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014532 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014533 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014534 } else if (IS_GEN6(dev)) {
14535 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014536 } else if (IS_IVYBRIDGE(dev)) {
14537 /* FIXME: detect B0+ stepping and use auto training */
14538 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014539 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014540 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014541 if (IS_BROADWELL(dev)) {
14542 dev_priv->display.modeset_commit_cdclk =
14543 broadwell_modeset_commit_cdclk;
14544 dev_priv->display.modeset_calc_cdclk =
14545 broadwell_modeset_calc_cdclk;
14546 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014547 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014548 dev_priv->display.modeset_commit_cdclk =
14549 valleyview_modeset_commit_cdclk;
14550 dev_priv->display.modeset_calc_cdclk =
14551 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014552 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014553 dev_priv->display.modeset_commit_cdclk =
14554 broxton_modeset_commit_cdclk;
14555 dev_priv->display.modeset_calc_cdclk =
14556 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014557 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014558
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014559 switch (INTEL_INFO(dev)->gen) {
14560 case 2:
14561 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14562 break;
14563
14564 case 3:
14565 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14566 break;
14567
14568 case 4:
14569 case 5:
14570 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14571 break;
14572
14573 case 6:
14574 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14575 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014576 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014577 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014578 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14579 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014580 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014581 /* Drop through - unsupported since execlist only. */
14582 default:
14583 /* Default just returns -ENODEV to indicate unsupported */
14584 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014585 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014586
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014587 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014588}
14589
Jesse Barnesb690e962010-07-19 13:53:12 -070014590/*
14591 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14592 * resume, or other times. This quirk makes sure that's the case for
14593 * affected systems.
14594 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014595static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014596{
14597 struct drm_i915_private *dev_priv = dev->dev_private;
14598
14599 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014600 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014601}
14602
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014603static void quirk_pipeb_force(struct drm_device *dev)
14604{
14605 struct drm_i915_private *dev_priv = dev->dev_private;
14606
14607 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14608 DRM_INFO("applying pipe b force quirk\n");
14609}
14610
Keith Packard435793d2011-07-12 14:56:22 -070014611/*
14612 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14613 */
14614static void quirk_ssc_force_disable(struct drm_device *dev)
14615{
14616 struct drm_i915_private *dev_priv = dev->dev_private;
14617 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014618 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014619}
14620
Carsten Emde4dca20e2012-03-15 15:56:26 +010014621/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014622 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14623 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014624 */
14625static void quirk_invert_brightness(struct drm_device *dev)
14626{
14627 struct drm_i915_private *dev_priv = dev->dev_private;
14628 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014629 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014630}
14631
Scot Doyle9c72cc62014-07-03 23:27:50 +000014632/* Some VBT's incorrectly indicate no backlight is present */
14633static void quirk_backlight_present(struct drm_device *dev)
14634{
14635 struct drm_i915_private *dev_priv = dev->dev_private;
14636 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14637 DRM_INFO("applying backlight present quirk\n");
14638}
14639
Jesse Barnesb690e962010-07-19 13:53:12 -070014640struct intel_quirk {
14641 int device;
14642 int subsystem_vendor;
14643 int subsystem_device;
14644 void (*hook)(struct drm_device *dev);
14645};
14646
Egbert Eich5f85f172012-10-14 15:46:38 +020014647/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14648struct intel_dmi_quirk {
14649 void (*hook)(struct drm_device *dev);
14650 const struct dmi_system_id (*dmi_id_list)[];
14651};
14652
14653static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14654{
14655 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14656 return 1;
14657}
14658
14659static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14660 {
14661 .dmi_id_list = &(const struct dmi_system_id[]) {
14662 {
14663 .callback = intel_dmi_reverse_brightness,
14664 .ident = "NCR Corporation",
14665 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14666 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14667 },
14668 },
14669 { } /* terminating entry */
14670 },
14671 .hook = quirk_invert_brightness,
14672 },
14673};
14674
Ben Widawskyc43b5632012-04-16 14:07:40 -070014675static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014676 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14677 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14678
Jesse Barnesb690e962010-07-19 13:53:12 -070014679 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14680 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14681
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014682 /* 830 needs to leave pipe A & dpll A up */
14683 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14684
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014685 /* 830 needs to leave pipe B & dpll B up */
14686 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14687
Keith Packard435793d2011-07-12 14:56:22 -070014688 /* Lenovo U160 cannot use SSC on LVDS */
14689 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014690
14691 /* Sony Vaio Y cannot use SSC on LVDS */
14692 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014693
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014694 /* Acer Aspire 5734Z must invert backlight brightness */
14695 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14696
14697 /* Acer/eMachines G725 */
14698 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14699
14700 /* Acer/eMachines e725 */
14701 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14702
14703 /* Acer/Packard Bell NCL20 */
14704 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14705
14706 /* Acer Aspire 4736Z */
14707 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014708
14709 /* Acer Aspire 5336 */
14710 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014711
14712 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14713 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014714
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014715 /* Acer C720 Chromebook (Core i3 4005U) */
14716 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14717
jens steinb2a96012014-10-28 20:25:53 +010014718 /* Apple Macbook 2,1 (Core 2 T7400) */
14719 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14720
Jani Nikula1b9448b02015-11-05 11:49:59 +020014721 /* Apple Macbook 4,1 */
14722 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14723
Scot Doyled4967d82014-07-03 23:27:52 +000014724 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14725 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014726
14727 /* HP Chromebook 14 (Celeron 2955U) */
14728 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014729
14730 /* Dell Chromebook 11 */
14731 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014732
14733 /* Dell Chromebook 11 (2015 version) */
14734 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014735};
14736
14737static void intel_init_quirks(struct drm_device *dev)
14738{
14739 struct pci_dev *d = dev->pdev;
14740 int i;
14741
14742 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14743 struct intel_quirk *q = &intel_quirks[i];
14744
14745 if (d->device == q->device &&
14746 (d->subsystem_vendor == q->subsystem_vendor ||
14747 q->subsystem_vendor == PCI_ANY_ID) &&
14748 (d->subsystem_device == q->subsystem_device ||
14749 q->subsystem_device == PCI_ANY_ID))
14750 q->hook(dev);
14751 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014752 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14753 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14754 intel_dmi_quirks[i].hook(dev);
14755 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014756}
14757
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014758/* Disable the VGA plane that we never use */
14759static void i915_disable_vga(struct drm_device *dev)
14760{
14761 struct drm_i915_private *dev_priv = dev->dev_private;
14762 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014763 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014764
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014765 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014766 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014767 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014768 sr1 = inb(VGA_SR_DATA);
14769 outb(sr1 | 1<<5, VGA_SR_DATA);
14770 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14771 udelay(300);
14772
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014773 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014774 POSTING_READ(vga_reg);
14775}
14776
Daniel Vetterf8175862012-04-10 15:50:11 +020014777void intel_modeset_init_hw(struct drm_device *dev)
14778{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014779 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014780 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014781 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014782 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014783}
14784
Jesse Barnes79e53942008-11-07 14:24:08 -080014785void intel_modeset_init(struct drm_device *dev)
14786{
Jesse Barnes652c3932009-08-17 13:31:43 -070014787 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014788 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014789 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014790 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014791
14792 drm_mode_config_init(dev);
14793
14794 dev->mode_config.min_width = 0;
14795 dev->mode_config.min_height = 0;
14796
Dave Airlie019d96c2011-09-29 16:20:42 +010014797 dev->mode_config.preferred_depth = 24;
14798 dev->mode_config.prefer_shadow = 1;
14799
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014800 dev->mode_config.allow_fb_modifiers = true;
14801
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014802 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014803
Jesse Barnesb690e962010-07-19 13:53:12 -070014804 intel_init_quirks(dev);
14805
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014806 intel_init_pm(dev);
14807
Ben Widawskye3c74752013-04-05 13:12:39 -070014808 if (INTEL_INFO(dev)->num_pipes == 0)
14809 return;
14810
Lukas Wunner69f92f62015-07-15 13:57:35 +020014811 /*
14812 * There may be no VBT; and if the BIOS enabled SSC we can
14813 * just keep using it to avoid unnecessary flicker. Whereas if the
14814 * BIOS isn't using it, don't assume it will work even if the VBT
14815 * indicates as much.
14816 */
14817 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14818 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14819 DREF_SSC1_ENABLE);
14820
14821 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14822 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14823 bios_lvds_use_ssc ? "en" : "dis",
14824 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14825 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14826 }
14827 }
14828
Jesse Barnese70236a2009-09-21 10:42:27 -070014829 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014830 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014831
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014832 if (IS_GEN2(dev)) {
14833 dev->mode_config.max_width = 2048;
14834 dev->mode_config.max_height = 2048;
14835 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014836 dev->mode_config.max_width = 4096;
14837 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014838 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014839 dev->mode_config.max_width = 8192;
14840 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014841 }
Damien Lespiau068be562014-03-28 14:17:49 +000014842
Ville Syrjälädc41c152014-08-13 11:57:05 +030014843 if (IS_845G(dev) || IS_I865G(dev)) {
14844 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14845 dev->mode_config.cursor_height = 1023;
14846 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014847 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14848 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14849 } else {
14850 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14851 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14852 }
14853
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014854 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014855
Zhao Yakui28c97732009-10-09 11:39:41 +080014856 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014857 INTEL_INFO(dev)->num_pipes,
14858 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014859
Damien Lespiau055e3932014-08-18 13:49:10 +010014860 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014861 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014862 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014863 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014864 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014865 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014866 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014867 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014868 }
14869
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030014870 intel_update_czclk(dev_priv);
14871 intel_update_cdclk(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080014872
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014873 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014874
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014875 /* Just disable it once at startup */
14876 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014877 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014878
14879 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014880 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014881
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014882 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014883 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014884 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014885
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014886 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014887 struct intel_initial_plane_config plane_config = {};
14888
Jesse Barnes46f297f2014-03-07 08:57:48 -080014889 if (!crtc->active)
14890 continue;
14891
Jesse Barnes46f297f2014-03-07 08:57:48 -080014892 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014893 * Note that reserving the BIOS fb up front prevents us
14894 * from stuffing other stolen allocations like the ring
14895 * on top. This prevents some ugliness at boot time, and
14896 * can even allow for smooth boot transitions if the BIOS
14897 * fb is large enough for the active pipe configuration.
14898 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014899 dev_priv->display.get_initial_plane_config(crtc,
14900 &plane_config);
14901
14902 /*
14903 * If the fb is shared between multiple heads, we'll
14904 * just get the first one.
14905 */
14906 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014907 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014908}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014909
Daniel Vetter7fad7982012-07-04 17:51:47 +020014910static void intel_enable_pipe_a(struct drm_device *dev)
14911{
14912 struct intel_connector *connector;
14913 struct drm_connector *crt = NULL;
14914 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014915 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014916
14917 /* We can't just switch on the pipe A, we need to set things up with a
14918 * proper mode and output configuration. As a gross hack, enable pipe A
14919 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014920 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014921 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14922 crt = &connector->base;
14923 break;
14924 }
14925 }
14926
14927 if (!crt)
14928 return;
14929
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014930 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014931 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014932}
14933
Daniel Vetterfa555832012-10-10 23:14:00 +020014934static bool
14935intel_check_plane_mapping(struct intel_crtc *crtc)
14936{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014937 struct drm_device *dev = crtc->base.dev;
14938 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030014939 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014940
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014941 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014942 return true;
14943
Ville Syrjälä649636e2015-09-22 19:50:01 +030014944 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014945
14946 if ((val & DISPLAY_PLANE_ENABLE) &&
14947 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14948 return false;
14949
14950 return true;
14951}
14952
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014953static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14954{
14955 struct drm_device *dev = crtc->base.dev;
14956 struct intel_encoder *encoder;
14957
14958 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14959 return true;
14960
14961 return false;
14962}
14963
Daniel Vetter24929352012-07-02 20:28:59 +020014964static void intel_sanitize_crtc(struct intel_crtc *crtc)
14965{
14966 struct drm_device *dev = crtc->base.dev;
14967 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014968 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014969
Daniel Vetter24929352012-07-02 20:28:59 +020014970 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014971 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014972 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14973
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014974 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014975 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014976 if (crtc->active) {
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030014977 struct intel_plane *plane;
14978
Daniel Vetter96256042015-02-13 21:03:42 +010014979 drm_crtc_vblank_on(&crtc->base);
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030014980
14981 /* Disable everything but the primary plane */
14982 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14983 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14984 continue;
14985
14986 plane->disable_plane(&plane->base, &crtc->base);
14987 }
Daniel Vetter96256042015-02-13 21:03:42 +010014988 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014989
Daniel Vetter24929352012-07-02 20:28:59 +020014990 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014991 * disable the crtc (and hence change the state) if it is wrong. Note
14992 * that gen4+ has a fixed plane -> pipe mapping. */
14993 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014994 bool plane;
14995
Daniel Vetter24929352012-07-02 20:28:59 +020014996 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14997 crtc->base.base.id);
14998
14999 /* Pipe has the wrong plane attached and the plane is active.
15000 * Temporarily change the plane mapping and disable everything
15001 * ... */
15002 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015003 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015004 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015005 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015006 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015007 }
Daniel Vetter24929352012-07-02 20:28:59 +020015008
Daniel Vetter7fad7982012-07-04 17:51:47 +020015009 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15010 crtc->pipe == PIPE_A && !crtc->active) {
15011 /* BIOS forgot to enable pipe A, this mostly happens after
15012 * resume. Force-enable the pipe to fix this, the update_dpms
15013 * call below we restore the pipe to the right state, but leave
15014 * the required bits on. */
15015 intel_enable_pipe_a(dev);
15016 }
15017
Daniel Vetter24929352012-07-02 20:28:59 +020015018 /* Adjust the state of the output pipe according to whether we
15019 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015020 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015021 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015022
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015023 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015024 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015025
15026 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015027 * functions or because of calls to intel_crtc_disable_noatomic,
15028 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015029 * pipe A quirk. */
15030 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15031 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015032 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015033 crtc->active ? "enabled" : "disabled");
15034
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015035 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015036 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015037 crtc->base.enabled = crtc->active;
15038
15039 /* Because we only establish the connector -> encoder ->
15040 * crtc links if something is active, this means the
15041 * crtc is now deactivated. Break the links. connector
15042 * -> encoder links are only establish when things are
15043 * actually up, hence no need to break them. */
15044 WARN_ON(crtc->active);
15045
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015046 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015047 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015048 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015049
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015050 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015051 /*
15052 * We start out with underrun reporting disabled to avoid races.
15053 * For correct bookkeeping mark this on active crtcs.
15054 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015055 * Also on gmch platforms we dont have any hardware bits to
15056 * disable the underrun reporting. Which means we need to start
15057 * out with underrun reporting disabled also on inactive pipes,
15058 * since otherwise we'll complain about the garbage we read when
15059 * e.g. coming up after runtime pm.
15060 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015061 * No protection against concurrent access is required - at
15062 * worst a fifo underrun happens which also sets this to false.
15063 */
15064 crtc->cpu_fifo_underrun_disabled = true;
15065 crtc->pch_fifo_underrun_disabled = true;
15066 }
Daniel Vetter24929352012-07-02 20:28:59 +020015067}
15068
15069static void intel_sanitize_encoder(struct intel_encoder *encoder)
15070{
15071 struct intel_connector *connector;
15072 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015073 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015074
15075 /* We need to check both for a crtc link (meaning that the
15076 * encoder is active and trying to read from a pipe) and the
15077 * pipe itself being active. */
15078 bool has_active_crtc = encoder->base.crtc &&
15079 to_intel_crtc(encoder->base.crtc)->active;
15080
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015081 for_each_intel_connector(dev, connector) {
15082 if (connector->base.encoder != &encoder->base)
15083 continue;
15084
15085 active = true;
15086 break;
15087 }
15088
15089 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015090 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15091 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015092 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015093
15094 /* Connector is active, but has no active pipe. This is
15095 * fallout from our resume register restoring. Disable
15096 * the encoder manually again. */
15097 if (encoder->base.crtc) {
15098 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15099 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015100 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015101 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015102 if (encoder->post_disable)
15103 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015104 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015105 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015106
15107 /* Inconsistent output/port/pipe state happens presumably due to
15108 * a bug in one of the get_hw_state functions. Or someplace else
15109 * in our code, like the register restore mess on resume. Clamp
15110 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015111 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015112 if (connector->encoder != encoder)
15113 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015114 connector->base.dpms = DRM_MODE_DPMS_OFF;
15115 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015116 }
15117 }
15118 /* Enabled encoders without active connectors will be fixed in
15119 * the crtc fixup. */
15120}
15121
Imre Deak04098752014-02-18 00:02:16 +020015122void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015123{
15124 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015125 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015126
Imre Deak04098752014-02-18 00:02:16 +020015127 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15128 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15129 i915_disable_vga(dev);
15130 }
15131}
15132
15133void i915_redisable_vga(struct drm_device *dev)
15134{
15135 struct drm_i915_private *dev_priv = dev->dev_private;
15136
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015137 /* This function can be called both from intel_modeset_setup_hw_state or
15138 * at a very early point in our resume sequence, where the power well
15139 * structures are not yet restored. Since this function is at a very
15140 * paranoid "someone might have enabled VGA while we were not looking"
15141 * level, just check if the power well is enabled instead of trying to
15142 * follow the "don't touch the power well if we don't need it" policy
15143 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015144 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015145 return;
15146
Imre Deak04098752014-02-18 00:02:16 +020015147 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015148}
15149
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015150static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015151{
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015152 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015153
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015154 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015155}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015156
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015157/* FIXME read out full plane state for all planes */
15158static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015159{
Maarten Lankhorst18e93452015-09-23 16:11:41 +020015160 struct drm_plane *primary = crtc->base.primary;
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015161 struct intel_plane_state *plane_state =
Maarten Lankhorst18e93452015-09-23 16:11:41 +020015162 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015163
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015164 plane_state->visible =
Maarten Lankhorst18e93452015-09-23 16:11:41 +020015165 primary_get_hw_state(to_intel_plane(primary));
15166
15167 if (plane_state->visible)
15168 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015169}
15170
Daniel Vetter30e984d2013-06-05 13:34:17 +020015171static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015172{
15173 struct drm_i915_private *dev_priv = dev->dev_private;
15174 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015175 struct intel_crtc *crtc;
15176 struct intel_encoder *encoder;
15177 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015178 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015179
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015180 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015181 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015182 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015183 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015184
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015185 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015186 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015187
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015188 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015189 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015190
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015191 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015192
15193 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15194 crtc->base.base.id,
15195 crtc->active ? "enabled" : "disabled");
15196 }
15197
Daniel Vetter53589012013-06-05 13:34:16 +020015198 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15199 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15200
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015201 pll->on = pll->get_hw_state(dev_priv, pll,
15202 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015203 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015204 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015205 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015206 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015207 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015208 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015209 }
Daniel Vetter53589012013-06-05 13:34:16 +020015210 }
Daniel Vetter53589012013-06-05 13:34:16 +020015211
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015212 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015213 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015214
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015215 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015216 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015217 }
15218
Damien Lespiaub2784e12014-08-05 11:29:37 +010015219 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015220 pipe = 0;
15221
15222 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015223 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15224 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015225 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015226 } else {
15227 encoder->base.crtc = NULL;
15228 }
15229
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015230 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015231 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015232 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015233 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015234 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015235 }
15236
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015237 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015238 if (connector->get_hw_state(connector)) {
15239 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015240 connector->base.encoder = &connector->encoder->base;
15241 } else {
15242 connector->base.dpms = DRM_MODE_DPMS_OFF;
15243 connector->base.encoder = NULL;
15244 }
15245 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15246 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015247 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015248 connector->base.encoder ? "enabled" : "disabled");
15249 }
Ville Syrjäläc4816c72015-09-10 18:59:07 +030015250
15251 for_each_intel_crtc(dev, crtc) {
15252 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15253
15254 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15255 if (crtc->base.state->active) {
15256 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15257 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15258 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15259
15260 /*
15261 * The initial mode needs to be set in order to keep
15262 * the atomic core happy. It wants a valid mode if the
15263 * crtc's enabled, so we do the above call.
15264 *
15265 * At this point some state updated by the connectors
15266 * in their ->detect() callback has not run yet, so
15267 * no recalculation can be done yet.
15268 *
15269 * Even if we could do a recalculation and modeset
15270 * right now it would cause a double modeset if
15271 * fbdev or userspace chooses a different initial mode.
15272 *
15273 * If that happens, someone indicated they wanted a
15274 * mode change, which means it's safe to do a full
15275 * recalculation.
15276 */
15277 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015278
15279 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15280 update_scanline_offset(crtc);
Ville Syrjäläc4816c72015-09-10 18:59:07 +030015281 }
15282 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015283}
15284
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015285/* Scan out the current hw modeset state,
15286 * and sanitizes it to the current state
15287 */
15288static void
15289intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015290{
15291 struct drm_i915_private *dev_priv = dev->dev_private;
15292 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015293 struct intel_crtc *crtc;
15294 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015295 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015296
15297 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015298
15299 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015300 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015301 intel_sanitize_encoder(encoder);
15302 }
15303
Damien Lespiau055e3932014-08-18 13:49:10 +010015304 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015305 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15306 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015307 intel_dump_pipe_config(crtc, crtc->config,
15308 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015309 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015310
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015311 intel_modeset_update_connector_atomic_state(dev);
15312
Daniel Vetter35c95372013-07-17 06:55:04 +020015313 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15314 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15315
15316 if (!pll->on || pll->active)
15317 continue;
15318
15319 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15320
15321 pll->disable(dev_priv, pll);
15322 pll->on = false;
15323 }
15324
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015325 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015326 vlv_wm_get_hw_state(dev);
15327 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015328 skl_wm_get_hw_state(dev);
15329 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015330 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015331
15332 for_each_intel_crtc(dev, crtc) {
15333 unsigned long put_domains;
15334
15335 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15336 if (WARN_ON(put_domains))
15337 modeset_put_power_domains(dev_priv, put_domains);
15338 }
15339 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015340}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015341
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015342void intel_display_resume(struct drm_device *dev)
15343{
15344 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15345 struct intel_connector *conn;
15346 struct intel_plane *plane;
15347 struct drm_crtc *crtc;
15348 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015349
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015350 if (!state)
15351 return;
15352
15353 state->acquire_ctx = dev->mode_config.acquire_ctx;
15354
15355 /* preserve complete old state, including dpll */
15356 intel_atomic_get_shared_dpll_state(state);
15357
15358 for_each_crtc(dev, crtc) {
15359 struct drm_crtc_state *crtc_state =
15360 drm_atomic_get_crtc_state(state, crtc);
15361
15362 ret = PTR_ERR_OR_ZERO(crtc_state);
15363 if (ret)
15364 goto err;
15365
15366 /* force a restore */
15367 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015368 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015369
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015370 for_each_intel_plane(dev, plane) {
15371 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15372 if (ret)
15373 goto err;
15374 }
15375
15376 for_each_intel_connector(dev, conn) {
15377 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15378 if (ret)
15379 goto err;
15380 }
15381
15382 intel_modeset_setup_hw_state(dev);
15383
15384 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015385 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015386 if (!ret)
15387 return;
15388
15389err:
15390 DRM_ERROR("Restoring old state failed with %i\n", ret);
15391 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015392}
15393
15394void intel_modeset_gem_init(struct drm_device *dev)
15395{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015396 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015397 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015398 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015399
Imre Deakae484342014-03-31 15:10:44 +030015400 mutex_lock(&dev->struct_mutex);
15401 intel_init_gt_powersave(dev);
15402 mutex_unlock(&dev->struct_mutex);
15403
Chris Wilson1833b132012-05-09 11:56:28 +010015404 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015405
15406 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015407
15408 /*
15409 * Make sure any fbs we allocated at startup are properly
15410 * pinned & fenced. When we do the allocation it's too early
15411 * for this.
15412 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015413 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015414 obj = intel_fb_obj(c->primary->fb);
15415 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015416 continue;
15417
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015418 mutex_lock(&dev->struct_mutex);
15419 ret = intel_pin_and_fence_fb_obj(c->primary,
15420 c->primary->fb,
15421 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015422 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015423 mutex_unlock(&dev->struct_mutex);
15424 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015425 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15426 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015427 drm_framebuffer_unreference(c->primary->fb);
15428 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015429 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015430 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015431 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015432 }
15433 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015434
15435 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015436}
15437
Imre Deak4932e2c2014-02-11 17:12:48 +020015438void intel_connector_unregister(struct intel_connector *intel_connector)
15439{
15440 struct drm_connector *connector = &intel_connector->base;
15441
15442 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015443 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015444}
15445
Jesse Barnes79e53942008-11-07 14:24:08 -080015446void intel_modeset_cleanup(struct drm_device *dev)
15447{
Jesse Barnes652c3932009-08-17 13:31:43 -070015448 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015449 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015450
Imre Deak2eb52522014-11-19 15:30:05 +020015451 intel_disable_gt_powersave(dev);
15452
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015453 intel_backlight_unregister(dev);
15454
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015455 /*
15456 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015457 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015458 * experience fancy races otherwise.
15459 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015460 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015461
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015462 /*
15463 * Due to the hpd irq storm handling the hotplug work can re-arm the
15464 * poll handlers. Hence disable polling after hpd handling is shut down.
15465 */
Keith Packardf87ea762010-10-03 19:36:26 -070015466 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015467
Jesse Barnes723bfd72010-10-07 16:01:13 -070015468 intel_unregister_dsm_handler();
15469
Paulo Zanoni7733b492015-07-07 15:26:04 -030015470 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015471
Chris Wilson1630fe72011-07-08 12:22:42 +010015472 /* flush any delayed tasks or pending work */
15473 flush_scheduled_work();
15474
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015475 /* destroy the backlight and sysfs files before encoders/connectors */
15476 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015477 struct intel_connector *intel_connector;
15478
15479 intel_connector = to_intel_connector(connector);
15480 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015481 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015482
Jesse Barnes79e53942008-11-07 14:24:08 -080015483 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015484
15485 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015486
15487 mutex_lock(&dev->struct_mutex);
15488 intel_cleanup_gt_powersave(dev);
15489 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015490}
15491
Dave Airlie28d52042009-09-21 14:33:58 +100015492/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015493 * Return which encoder is currently attached for connector.
15494 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015495struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015496{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015497 return &intel_attached_encoder(connector)->base;
15498}
Jesse Barnes79e53942008-11-07 14:24:08 -080015499
Chris Wilsondf0e9242010-09-09 16:20:55 +010015500void intel_connector_attach_encoder(struct intel_connector *connector,
15501 struct intel_encoder *encoder)
15502{
15503 connector->encoder = encoder;
15504 drm_mode_connector_attach_encoder(&connector->base,
15505 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015506}
Dave Airlie28d52042009-09-21 14:33:58 +100015507
15508/*
15509 * set vga decode state - true == enable VGA decode
15510 */
15511int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15512{
15513 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015514 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015515 u16 gmch_ctrl;
15516
Chris Wilson75fa0412014-02-07 18:37:02 -020015517 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15518 DRM_ERROR("failed to read control word\n");
15519 return -EIO;
15520 }
15521
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015522 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15523 return 0;
15524
Dave Airlie28d52042009-09-21 14:33:58 +100015525 if (state)
15526 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15527 else
15528 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015529
15530 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15531 DRM_ERROR("failed to write control word\n");
15532 return -EIO;
15533 }
15534
Dave Airlie28d52042009-09-21 14:33:58 +100015535 return 0;
15536}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015537
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015538struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015539
15540 u32 power_well_driver;
15541
Chris Wilson63b66e52013-08-08 15:12:06 +020015542 int num_transcoders;
15543
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015544 struct intel_cursor_error_state {
15545 u32 control;
15546 u32 position;
15547 u32 base;
15548 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015549 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015550
15551 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015552 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015553 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015554 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015555 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015556
15557 struct intel_plane_error_state {
15558 u32 control;
15559 u32 stride;
15560 u32 size;
15561 u32 pos;
15562 u32 addr;
15563 u32 surface;
15564 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015565 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015566
15567 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015568 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015569 enum transcoder cpu_transcoder;
15570
15571 u32 conf;
15572
15573 u32 htotal;
15574 u32 hblank;
15575 u32 hsync;
15576 u32 vtotal;
15577 u32 vblank;
15578 u32 vsync;
15579 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015580};
15581
15582struct intel_display_error_state *
15583intel_display_capture_error_state(struct drm_device *dev)
15584{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015585 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015586 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015587 int transcoders[] = {
15588 TRANSCODER_A,
15589 TRANSCODER_B,
15590 TRANSCODER_C,
15591 TRANSCODER_EDP,
15592 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015593 int i;
15594
Chris Wilson63b66e52013-08-08 15:12:06 +020015595 if (INTEL_INFO(dev)->num_pipes == 0)
15596 return NULL;
15597
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015598 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015599 if (error == NULL)
15600 return NULL;
15601
Imre Deak190be112013-11-25 17:15:31 +020015602 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015603 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15604
Damien Lespiau055e3932014-08-18 13:49:10 +010015605 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015606 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015607 __intel_display_power_is_enabled(dev_priv,
15608 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015609 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015610 continue;
15611
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015612 error->cursor[i].control = I915_READ(CURCNTR(i));
15613 error->cursor[i].position = I915_READ(CURPOS(i));
15614 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015615
15616 error->plane[i].control = I915_READ(DSPCNTR(i));
15617 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015618 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015619 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015620 error->plane[i].pos = I915_READ(DSPPOS(i));
15621 }
Paulo Zanonica291362013-03-06 20:03:14 -030015622 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15623 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015624 if (INTEL_INFO(dev)->gen >= 4) {
15625 error->plane[i].surface = I915_READ(DSPSURF(i));
15626 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15627 }
15628
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015629 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015630
Sonika Jindal3abfce72014-07-21 15:23:43 +053015631 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015632 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015633 }
15634
15635 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15636 if (HAS_DDI(dev_priv->dev))
15637 error->num_transcoders++; /* Account for eDP. */
15638
15639 for (i = 0; i < error->num_transcoders; i++) {
15640 enum transcoder cpu_transcoder = transcoders[i];
15641
Imre Deakddf9c532013-11-27 22:02:02 +020015642 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015643 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015644 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015645 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015646 continue;
15647
Chris Wilson63b66e52013-08-08 15:12:06 +020015648 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15649
15650 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15651 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15652 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15653 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15654 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15655 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15656 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015657 }
15658
15659 return error;
15660}
15661
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015662#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15663
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015664void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015665intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015666 struct drm_device *dev,
15667 struct intel_display_error_state *error)
15668{
Damien Lespiau055e3932014-08-18 13:49:10 +010015669 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015670 int i;
15671
Chris Wilson63b66e52013-08-08 15:12:06 +020015672 if (!error)
15673 return;
15674
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015675 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015676 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015677 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015678 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015679 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015680 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015681 err_printf(m, " Power: %s\n",
15682 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015683 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015684 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015685
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015686 err_printf(m, "Plane [%d]:\n", i);
15687 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15688 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015689 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015690 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15691 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015692 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015693 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015694 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015695 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015696 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15697 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015698 }
15699
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015700 err_printf(m, "Cursor [%d]:\n", i);
15701 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15702 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15703 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015704 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015705
15706 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015707 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015708 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015709 err_printf(m, " Power: %s\n",
15710 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015711 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15712 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15713 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15714 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15715 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15716 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15717 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15718 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015719}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015720
15721void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15722{
15723 struct intel_crtc *crtc;
15724
15725 for_each_intel_crtc(dev, crtc) {
15726 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015727
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015728 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015729
15730 work = crtc->unpin_work;
15731
15732 if (work && work->event &&
15733 work->event->base.file_priv == file) {
15734 kfree(work->event);
15735 work->event = NULL;
15736 }
15737
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015738 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015739 }
15740}