blob: a18bd1296ce8844e6fc2375e5b0d49e671369ff9 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001156{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 u32 val;
1158 bool cur_state;
1159
Ville Syrjälä649636e2015-09-22 19:50:01 +03001160 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001163 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001164 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001165}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166
Jani Nikula23538ef2013-08-27 15:12:22 +03001167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
Ville Syrjäläa5805162015-05-26 20:42:30 +03001173 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001175 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001176
1177 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001178 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001180 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
Daniel Vetter55607e82013-06-16 21:42:39 +02001185struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001187{
Daniel Vettere2b78262013-06-07 23:10:03 +02001188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001190 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 return NULL;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001194}
1195
Jesse Barnesb24e7172011-01-04 15:09:30 -08001196/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001200{
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001202 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001203
Jani Nikula87ad3212016-01-14 12:53:34 +02001204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001205 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001206
Daniel Vetter53589012013-06-05 13:34:16 +02001207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001209 "%s assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001210 pll->name, onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001211}
Jesse Barnes040484a2011-01-03 12:14:26 -08001212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001219
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001224 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001225 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001230 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jesse Barnes040484a2011-01-03 12:14:26 -08001238 u32 val;
1239 bool cur_state;
1240
Ville Syrjälä649636e2015-09-22 19:50:01 +03001241 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001242 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
Jesse Barnes040484a2011-01-03 12:14:26 -08001253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 return;
1258
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001260 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001261 return;
1262
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetter55607e82013-06-16 21:42:39 +02001267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001269{
Jesse Barnes040484a2011-01-03 12:14:26 -08001270 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001271 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001272
Ville Syrjälä649636e2015-09-22 19:50:01 +03001273 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001278}
1279
Daniel Vetterb680c372014-09-19 18:27:27 +02001280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001284 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001287 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306 } else {
1307 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001315 locked = false;
1316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001318 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001320}
1321
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
Paulo Zanonid9d82082014-02-27 16:30:56 -03001328 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001330 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001332
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001335 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001347 /* if we need the pipe quirk it must be always on */
1348 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1349 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001350 state = true;
1351
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001352 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001353 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001354 cur_state = false;
1355 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001356 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001357 cur_state = !!(val & PIPECONF_ENABLE);
1358 }
1359
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001361 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001362 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363}
1364
Chris Wilson931872f2012-01-16 23:01:13 +00001365static void assert_plane(struct drm_i915_private *dev_priv,
1366 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001368 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001369 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001372 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001373 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001374 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001375 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376}
1377
Chris Wilson931872f2012-01-16 23:01:13 +00001378#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1379#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1380
Jesse Barnesb24e7172011-01-04 15:09:30 -08001381static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe)
1383{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001384 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001385 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386
Ville Syrjälä653e1022013-06-04 13:49:05 +03001387 /* Primary planes are fixed to pipes on gen4+ */
1388 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001390 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001391 "plane %c assertion failure, should be disabled but not\n",
1392 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001393 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001394 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001395
Jesse Barnesb24e7172011-01-04 15:09:30 -08001396 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001397 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001398 u32 val = I915_READ(DSPCNTR(i));
1399 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001401 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1403 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 }
1405}
1406
Jesse Barnes19332d72013-03-28 09:55:38 -07001407static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe)
1409{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001410 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001411 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001412
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001413 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001414 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1418 sprite, pipe_name(pipe));
1419 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001420 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001421 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001422 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001423 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001425 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001426 }
1427 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001431 plane_name(pipe), pipe_name(pipe));
1432 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001433 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001434 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1436 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001437 }
1438}
1439
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001440static void assert_vblank_disabled(struct drm_crtc *crtc)
1441{
Rob Clarke2c719b2014-12-15 13:56:32 -05001442 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001443 drm_crtc_vblank_put(crtc);
1444}
1445
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001446static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001447{
1448 u32 val;
1449 bool enabled;
1450
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001452
Jesse Barnes92f25842011-01-04 15:09:34 -08001453 val = I915_READ(PCH_DREF_CONTROL);
1454 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1455 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001456 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001457}
1458
Daniel Vetterab9412b2013-05-03 11:49:46 +02001459static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001461{
Jesse Barnes92f25842011-01-04 15:09:34 -08001462 u32 val;
1463 bool enabled;
1464
Ville Syrjälä649636e2015-09-22 19:50:01 +03001465 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001467 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001468 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1469 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470}
1471
Keith Packard4e634382011-08-06 10:39:45 -07001472static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001474{
1475 if ((val & DP_PORT_EN) == 0)
1476 return false;
1477
1478 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001479 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001480 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1481 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001482 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1483 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1484 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001485 } else {
1486 if ((val & DP_PIPE_MASK) != (pipe << 30))
1487 return false;
1488 }
1489 return true;
1490}
1491
Keith Packard1519b992011-08-06 10:35:34 -07001492static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe, u32 val)
1494{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001495 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001496 return false;
1497
1498 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001499 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001500 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001501 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1502 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1503 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001504 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
1507 }
1508 return true;
1509}
1510
1511static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1512 enum pipe pipe, u32 val)
1513{
1514 if ((val & LVDS_PORT_EN) == 0)
1515 return false;
1516
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
1527static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1528 enum pipe pipe, u32 val)
1529{
1530 if ((val & ADPA_DAC_ENABLE) == 0)
1531 return false;
1532 if (HAS_PCH_CPT(dev_priv->dev)) {
1533 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1534 return false;
1535 } else {
1536 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1537 return false;
1538 }
1539 return true;
1540}
1541
Jesse Barnes291906f2011-02-02 12:28:03 -08001542static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001543 enum pipe pipe, i915_reg_t reg,
1544 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001545{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001546 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001547 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001548 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001552 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001553 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001554}
1555
1556static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001557 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001558{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001559 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001560 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001561 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001562 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001563
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001565 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001566 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001567}
1568
1569static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1570 enum pipe pipe)
1571{
Jesse Barnes291906f2011-02-02 12:28:03 -08001572 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001573
Keith Packardf0575e92011-07-25 22:12:43 -07001574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1575 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Ville Syrjälä649636e2015-09-22 19:50:01 +03001578 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001579 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001580 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001581 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001582
Ville Syrjälä649636e2015-09-22 19:50:01 +03001583 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001586 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001587
Paulo Zanonie2debe92013-02-18 19:00:27 -03001588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001591}
1592
Ville Syrjäläd288f652014-10-28 13:20:22 +02001593static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001594 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001595{
Daniel Vetter426115c2013-07-11 22:13:42 +02001596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001598 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001600
Daniel Vetter426115c2013-07-11 22:13:42 +02001601 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001602
Daniel Vetter87442f72013-06-06 00:52:17 +02001603 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001604 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 I915_WRITE(reg, dpll);
1608 POSTING_READ(reg);
1609 udelay(150);
1610
1611 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1612 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1613
Ville Syrjäläd288f652014-10-28 13:20:22 +02001614 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001615 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001616
1617 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001618 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001619 POSTING_READ(reg);
1620 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627}
1628
Ville Syrjäläd288f652014-10-28 13:20:22 +02001629static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001630 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001631{
1632 struct drm_device *dev = crtc->base.dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int pipe = crtc->pipe;
1635 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001636 u32 tmp;
1637
1638 assert_pipe_disabled(dev_priv, crtc->pipe);
1639
Ville Syrjäläa5805162015-05-26 20:42:30 +03001640 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641
1642 /* Enable back the 10bit clock to display controller */
1643 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1644 tmp |= DPIO_DCLKP_EN;
1645 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1646
Ville Syrjälä54433e92015-05-26 20:42:31 +03001647 mutex_unlock(&dev_priv->sb_lock);
1648
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649 /*
1650 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1651 */
1652 udelay(1);
1653
1654 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001655 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001656
1657 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001658 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659 DRM_ERROR("PLL %d failed to lock\n", pipe);
1660
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001661 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001662 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001663 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001664}
1665
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static int intel_num_dvo_pipes(struct drm_device *dev)
1667{
1668 struct intel_crtc *crtc;
1669 int count = 0;
1670
1671 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001672 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001674
1675 return count;
1676}
1677
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001678static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001679{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001680 struct drm_device *dev = crtc->base.dev;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001682 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001683 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001684
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001685 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001686
1687 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001688 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689
1690 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 if (IS_MOBILE(dev) && !IS_I830(dev))
1692 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001693
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694 /* Enable DVO 2x clock on both PLLs if necessary */
1695 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1696 /*
1697 * It appears to be important that we don't enable this
1698 * for the current pipe before otherwise configuring the
1699 * PLL. No idea how this should be handled if multiple
1700 * DVO outputs are enabled simultaneosly.
1701 */
1702 dpll |= DPLL_DVO_2X_MODE;
1703 I915_WRITE(DPLL(!crtc->pipe),
1704 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1705 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001706
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001707 /*
1708 * Apparently we need to have VGA mode enabled prior to changing
1709 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1710 * dividers, even though the register value does change.
1711 */
1712 I915_WRITE(reg, 0);
1713
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001714 I915_WRITE(reg, dpll);
1715
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001831 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001956 i915_reg_t reg;
1957 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001958
1959 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001960 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001961
1962 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001963 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001964 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001965
1966 /* FDI must be feeding us bits for PCH ports */
1967 assert_fdi_tx_enabled(dev_priv, pipe);
1968 assert_fdi_rx_enabled(dev_priv, pipe);
1969
Daniel Vetter23670b322012-11-01 09:15:30 +01001970 if (HAS_PCH_CPT(dev)) {
1971 /* Workaround: Set the timing override bit before enabling the
1972 * pch transcoder. */
1973 reg = TRANS_CHICKEN2(pipe);
1974 val = I915_READ(reg);
1975 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1976 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001977 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001978
Daniel Vetterab9412b2013-05-03 11:49:46 +02001979 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001980 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001981 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001982
1983 if (HAS_PCH_IBX(dev_priv->dev)) {
1984 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001985 * Make the BPC in transcoder be consistent with
1986 * that in pipeconf reg. For HDMI we must use 8bpc
1987 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001989 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001990 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1991 val |= PIPECONF_8BPC;
1992 else
1993 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001995
1996 val &= ~TRANS_INTERLACE_MASK;
1997 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001998 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001999 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002000 val |= TRANS_LEGACY_INTERLACED_ILK;
2001 else
2002 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002003 else
2004 val |= TRANS_PROGRESSIVE;
2005
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 I915_WRITE(reg, val | TRANS_ENABLE);
2007 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002008 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002009}
2010
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002011static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002012 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002013{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002015
2016 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002017 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002019 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002020 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002023 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002024 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002025 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002026 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002027
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002028 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002031 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2032 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002033 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034 else
2035 val |= TRANS_PROGRESSIVE;
2036
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 I915_WRITE(LPT_TRANSCONF, val);
2038 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002039 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040}
2041
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002042static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2043 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002044{
Daniel Vetter23670b322012-11-01 09:15:30 +01002045 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002046 i915_reg_t reg;
2047 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002048
2049 /* FDI relies on the transcoder */
2050 assert_fdi_tx_disabled(dev_priv, pipe);
2051 assert_fdi_rx_disabled(dev_priv, pipe);
2052
Jesse Barnes291906f2011-02-02 12:28:03 -08002053 /* Ports must be off as well */
2054 assert_pch_ports_disabled(dev_priv, pipe);
2055
Daniel Vetterab9412b2013-05-03 11:49:46 +02002056 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002057 val = I915_READ(reg);
2058 val &= ~TRANS_ENABLE;
2059 I915_WRITE(reg, val);
2060 /* wait for PCH transcoder off, transcoder state */
2061 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002062 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002063
Ville Syrjäläc4656132015-10-29 21:25:56 +02002064 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002065 /* Workaround: Clear the timing override chicken bit again. */
2066 reg = TRANS_CHICKEN2(pipe);
2067 val = I915_READ(reg);
2068 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2069 I915_WRITE(reg, val);
2070 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002071}
2072
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002073static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002074{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002075 u32 val;
2076
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002081 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002082 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002083
2084 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002086 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002087 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002088}
2089
2090/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002091 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002094 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002097static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098{
Paulo Zanoni03722642014-01-17 13:51:09 -02002099 struct drm_device *dev = crtc->base.dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002102 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002103 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002104 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 u32 val;
2106
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002107 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2108
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002109 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002110 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002111 assert_sprites_disabled(dev_priv, pipe);
2112
Paulo Zanoni681e5812012-12-06 11:12:38 -02002113 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002114 pch_transcoder = TRANSCODER_A;
2115 else
2116 pch_transcoder = pipe;
2117
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 /*
2119 * A pipe without a PLL won't actually be able to drive bits from
2120 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2121 * need the check.
2122 */
Imre Deak50360402015-01-16 00:55:16 -08002123 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002124 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002125 assert_dsi_pll_enabled(dev_priv);
2126 else
2127 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002128 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002129 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002130 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002131 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002132 assert_fdi_tx_pll_enabled(dev_priv,
2133 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 }
2135 /* FIXME: assert CPU port conditions for SNB+ */
2136 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002138 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002140 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002141 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2142 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002143 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002144 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002145
2146 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002147 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002148
2149 /*
2150 * Until the pipe starts DSL will read as 0, which would cause
2151 * an apparent vblank timestamp jump, which messes up also the
2152 * frame count when it's derived from the timestamps. So let's
2153 * wait for the pipe to start properly before we call
2154 * drm_crtc_vblank_on()
2155 */
2156 if (dev->max_vblank_count == 0 &&
2157 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2158 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 u32 val;
2178
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002186 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002187 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002189 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002198 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209}
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
Ville Syrjälä832be822016-01-12 21:08:33 +02002220static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2221{
2222 return IS_GEN2(dev_priv) ? 2048 : 4096;
2223}
2224
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002225static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2226 uint64_t fb_modifier, unsigned int cpp)
2227{
2228 switch (fb_modifier) {
2229 case DRM_FORMAT_MOD_NONE:
2230 return cpp;
2231 case I915_FORMAT_MOD_X_TILED:
2232 if (IS_GEN2(dev_priv))
2233 return 128;
2234 else
2235 return 512;
2236 case I915_FORMAT_MOD_Y_TILED:
2237 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2238 return 128;
2239 else
2240 return 512;
2241 case I915_FORMAT_MOD_Yf_TILED:
2242 switch (cpp) {
2243 case 1:
2244 return 64;
2245 case 2:
2246 case 4:
2247 return 128;
2248 case 8:
2249 case 16:
2250 return 256;
2251 default:
2252 MISSING_CASE(cpp);
2253 return cpp;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return cpp;
2259 }
2260}
2261
Ville Syrjälä832be822016-01-12 21:08:33 +02002262unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2263 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002264{
Ville Syrjälä832be822016-01-12 21:08:33 +02002265 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2266 return 1;
2267 else
2268 return intel_tile_size(dev_priv) /
2269 intel_tile_width(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002270}
2271
2272unsigned int
2273intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002274 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275{
Ville Syrjälä832be822016-01-12 21:08:33 +02002276 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2277 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2278
2279 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002280}
2281
Daniel Vetter75c82a52015-10-14 16:51:04 +02002282static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
Ville Syrjälä832be822016-01-12 21:08:33 +02002286 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002287 struct intel_rotation_info *info = &view->params.rotated;
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002288 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002290 *view = i915_ggtt_view_normal;
2291
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002293 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002294
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002295 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002296 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002297
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002298 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002299
2300 info->height = fb->height;
2301 info->pixel_format = fb->pixel_format;
2302 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002303 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002304 info->fb_modifier = fb->modifier[0];
2305
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002306 tile_size = intel_tile_size(dev_priv);
2307
2308 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjäläb16bb012016-01-20 21:05:28 +02002309 tile_width = intel_tile_width(dev_priv, fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002310 tile_height = tile_size / tile_width;
2311
2312 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002313 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002314 info->size = info->width_pages * info->height_pages * tile_size;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002315
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002316 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002317 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002318 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2319 tile_height = tile_size / tile_width;
2320
2321 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
Ville Syrjälä832be822016-01-12 21:08:33 +02002322 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002323 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002324 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325}
2326
Ville Syrjälä603525d2016-01-12 21:08:37 +02002327static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002328{
2329 if (INTEL_INFO(dev_priv)->gen >= 9)
2330 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002331 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002332 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002333 return 128 * 1024;
2334 else if (INTEL_INFO(dev_priv)->gen >= 4)
2335 return 4 * 1024;
2336 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002337 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338}
2339
Ville Syrjälä603525d2016-01-12 21:08:37 +02002340static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2341 uint64_t fb_modifier)
2342{
2343 switch (fb_modifier) {
2344 case DRM_FORMAT_MOD_NONE:
2345 return intel_linear_alignment(dev_priv);
2346 case I915_FORMAT_MOD_X_TILED:
2347 if (INTEL_INFO(dev_priv)->gen >= 9)
2348 return 256 * 1024;
2349 return 0;
2350 case I915_FORMAT_MOD_Y_TILED:
2351 case I915_FORMAT_MOD_Yf_TILED:
2352 return 1 * 1024 * 1024;
2353 default:
2354 MISSING_CASE(fb_modifier);
2355 return 0;
2356 }
2357}
2358
Chris Wilson127bd2a2010-07-23 23:32:05 +01002359int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002360intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2361 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002362 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002364 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002365 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002366 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002367 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002368 u32 alignment;
2369 int ret;
2370
Matt Roperebcdd392014-07-09 16:22:11 -07002371 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2372
Ville Syrjälä603525d2016-01-12 21:08:37 +02002373 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002374
Daniel Vetter75c82a52015-10-14 16:51:04 +02002375 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002376
Chris Wilson693db182013-03-05 14:52:39 +00002377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002394 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2395 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002396 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002397 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002398
2399 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2400 * fence, whereas 965+ only requires a fence if using
2401 * framebuffer compression. For simplicity, we always install
2402 * a fence as the cost is not that onerous.
2403 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002404 if (view.type == I915_GGTT_VIEW_NORMAL) {
2405 ret = i915_gem_object_get_fence(obj);
2406 if (ret == -EDEADLK) {
2407 /*
2408 * -EDEADLK means there are no free fences
2409 * no pending flips.
2410 *
2411 * This is propagated to atomic, but it uses
2412 * -EDEADLK to force a locking recovery, so
2413 * change the returned error to -EBUSY.
2414 */
2415 ret = -EBUSY;
2416 goto err_unpin;
2417 } else if (ret)
2418 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002419
Vivek Kasireddy98072162015-10-29 18:54:38 -07002420 i915_gem_object_pin_fence(obj);
2421 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002422
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002423 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002424 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002425
2426err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002428err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002430 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002431}
2432
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002438
Matt Roperebcdd392014-07-09 16:22:11 -07002439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
Daniel Vetter75c82a52015-10-14 16:51:04 +02002441 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442
Vivek Kasireddy98072162015-10-29 18:54:38 -07002443 if (view.type == I915_GGTT_VIEW_NORMAL)
2444 i915_gem_object_unpin_fence(obj);
2445
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002447}
2448
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002451u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
2453 uint64_t fb_modifier,
2454 unsigned int cpp,
2455 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002456{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002457 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjäläd8433102016-01-12 21:08:35 +02002458 unsigned int tile_size, tile_width, tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460
Ville Syrjäläd8433102016-01-12 21:08:35 +02002461 tile_size = intel_tile_size(dev_priv);
2462 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2463 tile_height = tile_size / tile_width;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464
Ville Syrjäläd8433102016-01-12 21:08:35 +02002465 tile_rows = *y / tile_height;
2466 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002467
Ville Syrjäläd8433102016-01-12 21:08:35 +02002468 tiles = *x / (tile_width/cpp);
2469 *x %= tile_width/cpp;
2470
2471 return tile_rows * pitch * tile_height + tiles * tile_size;
Chris Wilsonbc752862013-02-21 20:04:31 +00002472 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002473 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002474 unsigned int offset;
2475
2476 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002477 *y = (offset & alignment) / pitch;
2478 *x = ((offset & alignment) - *y * pitch) / cpp;
2479 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002480 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002481}
2482
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002483static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002484{
2485 switch (format) {
2486 case DISPPLANE_8BPP:
2487 return DRM_FORMAT_C8;
2488 case DISPPLANE_BGRX555:
2489 return DRM_FORMAT_XRGB1555;
2490 case DISPPLANE_BGRX565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case DISPPLANE_BGRX888:
2494 return DRM_FORMAT_XRGB8888;
2495 case DISPPLANE_RGBX888:
2496 return DRM_FORMAT_XBGR8888;
2497 case DISPPLANE_BGRX101010:
2498 return DRM_FORMAT_XRGB2101010;
2499 case DISPPLANE_RGBX101010:
2500 return DRM_FORMAT_XBGR2101010;
2501 }
2502}
2503
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002504static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2505{
2506 switch (format) {
2507 case PLANE_CTL_FORMAT_RGB_565:
2508 return DRM_FORMAT_RGB565;
2509 default:
2510 case PLANE_CTL_FORMAT_XRGB_8888:
2511 if (rgb_order) {
2512 if (alpha)
2513 return DRM_FORMAT_ABGR8888;
2514 else
2515 return DRM_FORMAT_XBGR8888;
2516 } else {
2517 if (alpha)
2518 return DRM_FORMAT_ARGB8888;
2519 else
2520 return DRM_FORMAT_XRGB8888;
2521 }
2522 case PLANE_CTL_FORMAT_XRGB_2101010:
2523 if (rgb_order)
2524 return DRM_FORMAT_XBGR2101010;
2525 else
2526 return DRM_FORMAT_XRGB2101010;
2527 }
2528}
2529
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002530static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002531intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2532 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002533{
2534 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002535 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536 struct drm_i915_gem_object *obj = NULL;
2537 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002538 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002539 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2540 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2541 PAGE_SIZE);
2542
2543 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544
Chris Wilsonff2652e2014-03-10 08:07:02 +00002545 if (plane_config->size == 0)
2546 return false;
2547
Paulo Zanoni3badb492015-09-23 12:52:23 -03002548 /* If the FB is too big, just don't use it since fbdev is not very
2549 * important and we should probably use that space with FBC or other
2550 * features. */
2551 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2552 return false;
2553
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002554 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2555 base_aligned,
2556 base_aligned,
2557 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002559 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560
Damien Lespiau49af4492015-01-20 12:51:44 +00002561 obj->tiling_mode = plane_config->tiling;
2562 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002563 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002565 mode_cmd.pixel_format = fb->pixel_format;
2566 mode_cmd.width = fb->width;
2567 mode_cmd.height = fb->height;
2568 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002569 mode_cmd.modifier[0] = fb->modifier[0];
2570 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002571
2572 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002573 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002575 DRM_DEBUG_KMS("intel fb init failed\n");
2576 goto out_unref_obj;
2577 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002578 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002579
Daniel Vetterf6936e22015-03-26 12:17:05 +01002580 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002582
2583out_unref_obj:
2584 drm_gem_object_unreference(&obj->base);
2585 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586 return false;
2587}
2588
Matt Roperafd65eb2015-02-03 13:10:04 -08002589/* Update plane->state->fb to match plane->fb after driver-internal updates */
2590static void
2591update_state_fb(struct drm_plane *plane)
2592{
2593 if (plane->fb == plane->state->fb)
2594 return;
2595
2596 if (plane->state->fb)
2597 drm_framebuffer_unreference(plane->state->fb);
2598 plane->state->fb = plane->fb;
2599 if (plane->state->fb)
2600 drm_framebuffer_reference(plane->state->fb);
2601}
2602
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002603static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002604intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2605 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606{
2607 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002608 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609 struct drm_crtc *c;
2610 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002611 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002612 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002613 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002614 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2615 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002616 struct intel_plane_state *intel_state =
2617 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002618 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619
Damien Lespiau2d140302015-02-05 17:22:18 +00002620 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002621 return;
2622
Daniel Vetterf6936e22015-03-26 12:17:05 +01002623 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 fb = &plane_config->fb->base;
2625 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002626 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002627
Damien Lespiau2d140302015-02-05 17:22:18 +00002628 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002629
2630 /*
2631 * Failed to alloc the obj, check to see if we should share
2632 * an fb with another CRTC instead
2633 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002634 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635 i = to_intel_crtc(c);
2636
2637 if (c == &intel_crtc->base)
2638 continue;
2639
Matt Roper2ff8fde2014-07-08 07:50:07 -07002640 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002641 continue;
2642
Daniel Vetter88595ac2015-03-26 12:42:24 +01002643 fb = c->primary->fb;
2644 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002645 continue;
2646
Daniel Vetter88595ac2015-03-26 12:42:24 +01002647 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002648 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 drm_framebuffer_reference(fb);
2650 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 }
2652 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002653
Matt Roper200757f2015-12-03 11:37:36 -08002654 /*
2655 * We've failed to reconstruct the BIOS FB. Current display state
2656 * indicates that the primary plane is visible, but has a NULL FB,
2657 * which will lead to problems later if we don't fix it up. The
2658 * simplest solution is to just disable the primary plane now and
2659 * pretend the BIOS never had it enabled.
2660 */
2661 to_intel_plane_state(plane_state)->visible = false;
2662 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2663 intel_pre_disable_primary(&intel_crtc->base);
2664 intel_plane->disable_plane(primary, &intel_crtc->base);
2665
Daniel Vetter88595ac2015-03-26 12:42:24 +01002666 return;
2667
2668valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002669 plane_state->src_x = 0;
2670 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002671 plane_state->src_w = fb->width << 16;
2672 plane_state->src_h = fb->height << 16;
2673
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002674 plane_state->crtc_x = 0;
2675 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002676 plane_state->crtc_w = fb->width;
2677 plane_state->crtc_h = fb->height;
2678
Matt Roper0a8d8a82015-12-03 11:37:38 -08002679 intel_state->src.x1 = plane_state->src_x;
2680 intel_state->src.y1 = plane_state->src_y;
2681 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2682 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2683 intel_state->dst.x1 = plane_state->crtc_x;
2684 intel_state->dst.y1 = plane_state->crtc_y;
2685 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2686 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2687
Daniel Vetter88595ac2015-03-26 12:42:24 +01002688 obj = intel_fb_obj(fb);
2689 if (obj->tiling_mode != I915_TILING_NONE)
2690 dev_priv->preserve_bios_swizzle = true;
2691
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002692 drm_framebuffer_reference(fb);
2693 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002694 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002695 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002696 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002697}
2698
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002699static void i9xx_update_primary_plane(struct drm_plane *primary,
2700 const struct intel_crtc_state *crtc_state,
2701 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002702{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002703 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002704 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2706 struct drm_framebuffer *fb = plane_state->base.fb;
2707 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002708 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002709 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002710 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002711 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002712 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002713 int x = plane_state->src.x1 >> 16;
2714 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002715
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002716 dspcntr = DISPPLANE_GAMMA_ENABLE;
2717
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002718 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002719
2720 if (INTEL_INFO(dev)->gen < 4) {
2721 if (intel_crtc->pipe == PIPE_B)
2722 dspcntr |= DISPPLANE_SEL_PIPE_B;
2723
2724 /* pipesrc and dspsize control the size that is scaled from,
2725 * which should always be the user's requested size.
2726 */
2727 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002728 ((crtc_state->pipe_src_h - 1) << 16) |
2729 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002730 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002731 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2732 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002733 ((crtc_state->pipe_src_h - 1) << 16) |
2734 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002735 I915_WRITE(PRIMPOS(plane), 0);
2736 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002737 }
2738
Ville Syrjälä57779d02012-10-31 17:50:14 +02002739 switch (fb->pixel_format) {
2740 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002741 dspcntr |= DISPPLANE_8BPP;
2742 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002743 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002744 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002745 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002746 case DRM_FORMAT_RGB565:
2747 dspcntr |= DISPPLANE_BGRX565;
2748 break;
2749 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002750 dspcntr |= DISPPLANE_BGRX888;
2751 break;
2752 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002753 dspcntr |= DISPPLANE_RGBX888;
2754 break;
2755 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002756 dspcntr |= DISPPLANE_BGRX101010;
2757 break;
2758 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002759 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002760 break;
2761 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002762 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002763 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002764
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002765 if (INTEL_INFO(dev)->gen >= 4 &&
2766 obj->tiling_mode != I915_TILING_NONE)
2767 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002768
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002769 if (IS_G4X(dev))
2770 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2771
Ville Syrjäläac484962016-01-20 21:05:26 +02002772 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002773
Daniel Vetterc2c75132012-07-05 12:17:30 +02002774 if (INTEL_INFO(dev)->gen >= 4) {
2775 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002776 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002777 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002778 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002779 linear_offset -= intel_crtc->dspaddr_offset;
2780 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002781 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002782 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002783
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002784 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302785 dspcntr |= DISPPLANE_ROTATE_180;
2786
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002787 x += (crtc_state->pipe_src_w - 1);
2788 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302789
2790 /* Finding the last pixel of the last line of the display
2791 data and adding to linear_offset*/
2792 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002793 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002794 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302795 }
2796
Paulo Zanoni2db33662015-09-14 15:20:03 -03002797 intel_crtc->adjusted_x = x;
2798 intel_crtc->adjusted_y = y;
2799
Sonika Jindal48404c12014-08-22 14:06:04 +05302800 I915_WRITE(reg, dspcntr);
2801
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002802 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002803 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002804 I915_WRITE(DSPSURF(plane),
2805 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002806 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002807 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002808 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002809 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002810 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002811}
2812
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002813static void i9xx_disable_primary_plane(struct drm_plane *primary,
2814 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002815{
2816 struct drm_device *dev = crtc->dev;
2817 struct drm_i915_private *dev_priv = dev->dev_private;
2818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002819 int plane = intel_crtc->plane;
2820
2821 I915_WRITE(DSPCNTR(plane), 0);
2822 if (INTEL_INFO(dev_priv)->gen >= 4)
2823 I915_WRITE(DSPSURF(plane), 0);
2824 else
2825 I915_WRITE(DSPADDR(plane), 0);
2826 POSTING_READ(DSPCNTR(plane));
2827}
2828
2829static void ironlake_update_primary_plane(struct drm_plane *primary,
2830 const struct intel_crtc_state *crtc_state,
2831 const struct intel_plane_state *plane_state)
2832{
2833 struct drm_device *dev = primary->dev;
2834 struct drm_i915_private *dev_priv = dev->dev_private;
2835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2836 struct drm_framebuffer *fb = plane_state->base.fb;
2837 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002838 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002839 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002841 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002842 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002843 int x = plane_state->src.x1 >> 16;
2844 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002845
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002846 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002847 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002848
2849 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2850 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2851
Ville Syrjälä57779d02012-10-31 17:50:14 +02002852 switch (fb->pixel_format) {
2853 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854 dspcntr |= DISPPLANE_8BPP;
2855 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002856 case DRM_FORMAT_RGB565:
2857 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002858 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002859 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002860 dspcntr |= DISPPLANE_BGRX888;
2861 break;
2862 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002863 dspcntr |= DISPPLANE_RGBX888;
2864 break;
2865 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002866 dspcntr |= DISPPLANE_BGRX101010;
2867 break;
2868 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002869 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002870 break;
2871 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002872 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873 }
2874
2875 if (obj->tiling_mode != I915_TILING_NONE)
2876 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002878 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002879 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880
Ville Syrjäläac484962016-01-20 21:05:26 +02002881 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002882 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002883 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002884 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002885 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002886 linear_offset -= intel_crtc->dspaddr_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002887 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302888 dspcntr |= DISPPLANE_ROTATE_180;
2889
2890 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002891 x += (crtc_state->pipe_src_w - 1);
2892 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302893
2894 /* Finding the last pixel of the last line of the display
2895 data and adding to linear_offset*/
2896 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002897 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002898 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302899 }
2900 }
2901
Paulo Zanoni2db33662015-09-14 15:20:03 -03002902 intel_crtc->adjusted_x = x;
2903 intel_crtc->adjusted_y = y;
2904
Sonika Jindal48404c12014-08-22 14:06:04 +05302905 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002906
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002907 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002908 I915_WRITE(DSPSURF(plane),
2909 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002910 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002911 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2912 } else {
2913 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2914 I915_WRITE(DSPLINOFF(plane), linear_offset);
2915 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002916 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002917}
2918
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002919u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2920 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002921{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002922 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2923 return 64;
2924 } else {
2925 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002926
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002927 return intel_tile_width(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002928 }
2929}
2930
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002931u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2932 struct drm_i915_gem_object *obj,
2933 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002934{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002935 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002936 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002937 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002938
Ville Syrjäläe7941292016-01-19 18:23:17 +02002939 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Daniel Vetterce7f1722015-10-14 16:51:06 +02002940 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002941
Daniel Vetterce7f1722015-10-14 16:51:06 +02002942 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002943 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002944 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002945 return -1;
2946
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002947 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002948
2949 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002950 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002951 PAGE_SIZE;
2952 }
2953
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002954 WARN_ON(upper_32_bits(offset));
2955
2956 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002957}
2958
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002959static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2960{
2961 struct drm_device *dev = intel_crtc->base.dev;
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963
2964 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2965 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2966 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002967}
2968
Chandra Kondurua1b22782015-04-07 15:28:45 -07002969/*
2970 * This function detaches (aka. unbinds) unused scalers in hardware
2971 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002972static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002973{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002974 struct intel_crtc_scaler_state *scaler_state;
2975 int i;
2976
Chandra Kondurua1b22782015-04-07 15:28:45 -07002977 scaler_state = &intel_crtc->config->scaler_state;
2978
2979 /* loop through and disable scalers that aren't in use */
2980 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002981 if (!scaler_state->scalers[i].in_use)
2982 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002983 }
2984}
2985
Chandra Konduru6156a452015-04-27 13:48:39 -07002986u32 skl_plane_ctl_format(uint32_t pixel_format)
2987{
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002989 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 /*
2998 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2999 * to be already pre-multiplied. We need to add a knob (or a different
3000 * DRM_FORMAT) for user-space to configure that.
3001 */
3002 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003015 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003017 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003019 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003021 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003023
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025}
3026
3027u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3028{
Chandra Konduru6156a452015-04-27 13:48:39 -07003029 switch (fb_modifier) {
3030 case DRM_FORMAT_MOD_NONE:
3031 break;
3032 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003033 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003035 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003036 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003037 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 default:
3039 MISSING_CASE(fb_modifier);
3040 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003041
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003042 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043}
3044
3045u32 skl_plane_ctl_rotation(unsigned int rotation)
3046{
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 switch (rotation) {
3048 case BIT(DRM_ROTATE_0):
3049 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303050 /*
3051 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3052 * while i915 HW rotation is clockwise, thats why this swapping.
3053 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303055 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003056 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003057 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003058 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303059 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003060 default:
3061 MISSING_CASE(rotation);
3062 }
3063
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003064 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003065}
3066
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003067static void skylake_update_primary_plane(struct drm_plane *plane,
3068 const struct intel_crtc_state *crtc_state,
3069 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003070{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003071 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003072 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3074 struct drm_framebuffer *fb = plane_state->base.fb;
3075 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003076 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 u32 plane_ctl, stride_div, stride;
3078 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003079 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003081 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003082 int scaler_id = plane_state->scaler_id;
3083 int src_x = plane_state->src.x1 >> 16;
3084 int src_y = plane_state->src.y1 >> 16;
3085 int src_w = drm_rect_width(&plane_state->src) >> 16;
3086 int src_h = drm_rect_height(&plane_state->src) >> 16;
3087 int dst_x = plane_state->dst.x1;
3088 int dst_y = plane_state->dst.y1;
3089 int dst_w = drm_rect_width(&plane_state->dst);
3090 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091
3092 plane_ctl = PLANE_CTL_ENABLE |
3093 PLANE_CTL_PIPE_GAMMA_ENABLE |
3094 PLANE_CTL_PIPE_CSC_ENABLE;
3095
Chandra Konduru6156a452015-04-27 13:48:39 -07003096 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3097 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003098 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003099 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003100
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003101 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003102 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003103 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303104
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003105 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003106
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003108 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3109
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003111 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003113 x_offset = stride * tile_height - src_y - src_h;
3114 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003115 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 } else {
3117 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003118 x_offset = src_x;
3119 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003120 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303121 }
3122 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003123
Paulo Zanoni2db33662015-09-14 15:20:03 -03003124 intel_crtc->adjusted_x = x_offset;
3125 intel_crtc->adjusted_y = y_offset;
3126
Damien Lespiau70d21f02013-07-03 21:06:04 +01003127 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303128 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3129 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3130 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003131
3132 if (scaler_id >= 0) {
3133 uint32_t ps_ctrl = 0;
3134
3135 WARN_ON(!dst_w || !dst_h);
3136 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3137 crtc_state->scaler_state.scalers[scaler_id].mode;
3138 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3139 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3140 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3141 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3142 I915_WRITE(PLANE_POS(pipe, 0), 0);
3143 } else {
3144 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3145 }
3146
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003147 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003148
3149 POSTING_READ(PLANE_SURF(pipe, 0));
3150}
3151
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003152static void skylake_disable_primary_plane(struct drm_plane *primary,
3153 struct drm_crtc *crtc)
3154{
3155 struct drm_device *dev = crtc->dev;
3156 struct drm_i915_private *dev_priv = dev->dev_private;
3157 int pipe = to_intel_crtc(crtc)->pipe;
3158
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003159 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3160 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3161 POSTING_READ(PLANE_SURF(pipe, 0));
3162}
3163
Jesse Barnes17638cd2011-06-24 12:19:23 -07003164/* Assume fb object is pinned & idle & fenced and just update base pointers */
3165static int
3166intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3167 int x, int y, enum mode_set_atomic state)
3168{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003169 /* Support for kgdboc is disabled, this needs a major rework. */
3170 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003172 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003173}
3174
Ville Syrjälä75147472014-11-24 18:28:11 +02003175static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003176{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003177 struct drm_crtc *crtc;
3178
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003179 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3181 enum plane plane = intel_crtc->plane;
3182
3183 intel_prepare_page_flip(dev, plane);
3184 intel_finish_page_flip_plane(dev, plane);
3185 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003186}
3187
3188static void intel_update_primary_planes(struct drm_device *dev)
3189{
Ville Syrjälä75147472014-11-24 18:28:11 +02003190 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003191
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003192 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003193 struct intel_plane *plane = to_intel_plane(crtc->primary);
3194 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003195
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003196 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003197 plane_state = to_intel_plane_state(plane->base.state);
3198
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003199 if (plane_state->visible)
3200 plane->update_plane(&plane->base,
3201 to_intel_crtc_state(crtc->state),
3202 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003203
3204 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003205 }
3206}
3207
Ville Syrjälä75147472014-11-24 18:28:11 +02003208void intel_prepare_reset(struct drm_device *dev)
3209{
3210 /* no reset support for gen2 */
3211 if (IS_GEN2(dev))
3212 return;
3213
3214 /* reset doesn't touch the display */
3215 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3216 return;
3217
3218 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003219 /*
3220 * Disabling the crtcs gracefully seems nicer. Also the
3221 * g33 docs say we should at least disable all the planes.
3222 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003223 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003224}
3225
3226void intel_finish_reset(struct drm_device *dev)
3227{
3228 struct drm_i915_private *dev_priv = to_i915(dev);
3229
3230 /*
3231 * Flips in the rings will be nuked by the reset,
3232 * so complete all pending flips so that user space
3233 * will get its events and not get stuck.
3234 */
3235 intel_complete_page_flips(dev);
3236
3237 /* no reset support for gen2 */
3238 if (IS_GEN2(dev))
3239 return;
3240
3241 /* reset doesn't touch the display */
3242 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3243 /*
3244 * Flips in the rings have been nuked by the reset,
3245 * so update the base address of all primary
3246 * planes to the the last fb to make sure we're
3247 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003248 *
3249 * FIXME: Atomic will make this obsolete since we won't schedule
3250 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003251 */
3252 intel_update_primary_planes(dev);
3253 return;
3254 }
3255
3256 /*
3257 * The display has been reset as well,
3258 * so need a full re-initialization.
3259 */
3260 intel_runtime_pm_disable_interrupts(dev_priv);
3261 intel_runtime_pm_enable_interrupts(dev_priv);
3262
3263 intel_modeset_init_hw(dev);
3264
3265 spin_lock_irq(&dev_priv->irq_lock);
3266 if (dev_priv->display.hpd_irq_setup)
3267 dev_priv->display.hpd_irq_setup(dev);
3268 spin_unlock_irq(&dev_priv->irq_lock);
3269
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003270 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003271
3272 intel_hpd_init(dev_priv);
3273
3274 drm_modeset_unlock_all(dev);
3275}
3276
Chris Wilson7d5e3792014-03-04 13:15:08 +00003277static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3278{
3279 struct drm_device *dev = crtc->dev;
3280 struct drm_i915_private *dev_priv = dev->dev_private;
3281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003282 bool pending;
3283
3284 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3285 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3286 return false;
3287
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003288 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003290 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003291
3292 return pending;
3293}
3294
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003295static void intel_update_pipe_config(struct intel_crtc *crtc,
3296 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003297{
3298 struct drm_device *dev = crtc->base.dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003300 struct intel_crtc_state *pipe_config =
3301 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003302
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003303 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3304 crtc->base.mode = crtc->base.state->mode;
3305
3306 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3307 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3308 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003309
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003310 if (HAS_DDI(dev))
3311 intel_set_pipe_csc(&crtc->base);
3312
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003313 /*
3314 * Update pipe size and adjust fitter if needed: the reason for this is
3315 * that in compute_mode_changes we check the native mode (not the pfit
3316 * mode) to see if we can flip rather than do a full mode set. In the
3317 * fastboot case, we'll flip, but if we don't update the pipesrc and
3318 * pfit state, we'll end up with a big fb scanned out into the wrong
3319 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003320 */
3321
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003322 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003323 ((pipe_config->pipe_src_w - 1) << 16) |
3324 (pipe_config->pipe_src_h - 1));
3325
3326 /* on skylake this is done by detaching scalers */
3327 if (INTEL_INFO(dev)->gen >= 9) {
3328 skl_detach_scalers(crtc);
3329
3330 if (pipe_config->pch_pfit.enabled)
3331 skylake_pfit_enable(crtc);
3332 } else if (HAS_PCH_SPLIT(dev)) {
3333 if (pipe_config->pch_pfit.enabled)
3334 ironlake_pfit_enable(crtc);
3335 else if (old_crtc_state->pch_pfit.enabled)
3336 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003337 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003338}
3339
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003340static void intel_fdi_normal_train(struct drm_crtc *crtc)
3341{
3342 struct drm_device *dev = crtc->dev;
3343 struct drm_i915_private *dev_priv = dev->dev_private;
3344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3345 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003346 i915_reg_t reg;
3347 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003348
3349 /* enable normal train */
3350 reg = FDI_TX_CTL(pipe);
3351 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003352 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003353 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3354 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003355 } else {
3356 temp &= ~FDI_LINK_TRAIN_NONE;
3357 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003358 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003359 I915_WRITE(reg, temp);
3360
3361 reg = FDI_RX_CTL(pipe);
3362 temp = I915_READ(reg);
3363 if (HAS_PCH_CPT(dev)) {
3364 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3365 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3366 } else {
3367 temp &= ~FDI_LINK_TRAIN_NONE;
3368 temp |= FDI_LINK_TRAIN_NONE;
3369 }
3370 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3371
3372 /* wait one idle pattern time */
3373 POSTING_READ(reg);
3374 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003375
3376 /* IVB wants error correction enabled */
3377 if (IS_IVYBRIDGE(dev))
3378 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3379 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003380}
3381
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382/* The FDI link training functions for ILK/Ibexpeak. */
3383static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3384{
3385 struct drm_device *dev = crtc->dev;
3386 struct drm_i915_private *dev_priv = dev->dev_private;
3387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3388 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003389 i915_reg_t reg;
3390 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003391
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003392 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003393 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003394
Adam Jacksone1a44742010-06-25 15:32:14 -04003395 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3396 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 reg = FDI_RX_IMR(pipe);
3398 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003399 temp &= ~FDI_RX_SYMBOL_LOCK;
3400 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003401 I915_WRITE(reg, temp);
3402 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003403 udelay(150);
3404
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 reg = FDI_TX_CTL(pipe);
3407 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003408 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003409 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003410 temp &= ~FDI_LINK_TRAIN_NONE;
3411 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 reg = FDI_RX_CTL(pipe);
3415 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 temp &= ~FDI_LINK_TRAIN_NONE;
3417 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3419
3420 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421 udelay(150);
3422
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003423 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003424 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3425 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3426 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003427
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003429 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3432
3433 if ((temp & FDI_RX_BIT_LOCK)) {
3434 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436 break;
3437 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003439 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441
3442 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 reg = FDI_TX_CTL(pipe);
3444 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445 temp &= ~FDI_LINK_TRAIN_NONE;
3446 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 reg = FDI_RX_CTL(pipe);
3450 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 temp &= ~FDI_LINK_TRAIN_NONE;
3452 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 I915_WRITE(reg, temp);
3454
3455 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456 udelay(150);
3457
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003459 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3462
3463 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003465 DRM_DEBUG_KMS("FDI train 2 done.\n");
3466 break;
3467 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471
3472 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003473
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474}
3475
Akshay Joshi0206e352011-08-16 15:34:10 -04003476static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3478 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3479 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3480 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3481};
3482
3483/* The FDI link training functions for SNB/Cougarpoint. */
3484static void gen6_fdi_link_train(struct drm_crtc *crtc)
3485{
3486 struct drm_device *dev = crtc->dev;
3487 struct drm_i915_private *dev_priv = dev->dev_private;
3488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3489 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003490 i915_reg_t reg;
3491 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003492
Adam Jacksone1a44742010-06-25 15:32:14 -04003493 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3494 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003495 reg = FDI_RX_IMR(pipe);
3496 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003497 temp &= ~FDI_RX_SYMBOL_LOCK;
3498 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003499 I915_WRITE(reg, temp);
3500
3501 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003502 udelay(150);
3503
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 reg = FDI_TX_CTL(pipe);
3506 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003507 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003508 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003509 temp &= ~FDI_LINK_TRAIN_NONE;
3510 temp |= FDI_LINK_TRAIN_PATTERN_1;
3511 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3512 /* SNB-B */
3513 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515
Daniel Vetterd74cf322012-10-26 10:58:13 +02003516 I915_WRITE(FDI_RX_MISC(pipe),
3517 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3518
Chris Wilson5eddb702010-09-11 13:48:45 +01003519 reg = FDI_RX_CTL(pipe);
3520 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003521 if (HAS_PCH_CPT(dev)) {
3522 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3523 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3524 } else {
3525 temp &= ~FDI_LINK_TRAIN_NONE;
3526 temp |= FDI_LINK_TRAIN_PATTERN_1;
3527 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003528 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3529
3530 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 udelay(150);
3532
Akshay Joshi0206e352011-08-16 15:34:10 -04003533 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003534 reg = FDI_TX_CTL(pipe);
3535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3537 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 I915_WRITE(reg, temp);
3539
3540 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003541 udelay(500);
3542
Sean Paulfa37d392012-03-02 12:53:39 -05003543 for (retry = 0; retry < 5; retry++) {
3544 reg = FDI_RX_IIR(pipe);
3545 temp = I915_READ(reg);
3546 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3547 if (temp & FDI_RX_BIT_LOCK) {
3548 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3549 DRM_DEBUG_KMS("FDI train 1 done.\n");
3550 break;
3551 }
3552 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553 }
Sean Paulfa37d392012-03-02 12:53:39 -05003554 if (retry < 5)
3555 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003556 }
3557 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003559
3560 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003561 reg = FDI_TX_CTL(pipe);
3562 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 temp &= ~FDI_LINK_TRAIN_NONE;
3564 temp |= FDI_LINK_TRAIN_PATTERN_2;
3565 if (IS_GEN6(dev)) {
3566 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3567 /* SNB-B */
3568 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3569 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571
Chris Wilson5eddb702010-09-11 13:48:45 +01003572 reg = FDI_RX_CTL(pipe);
3573 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574 if (HAS_PCH_CPT(dev)) {
3575 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3576 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3577 } else {
3578 temp &= ~FDI_LINK_TRAIN_NONE;
3579 temp |= FDI_LINK_TRAIN_PATTERN_2;
3580 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 I915_WRITE(reg, temp);
3582
3583 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 udelay(150);
3585
Akshay Joshi0206e352011-08-16 15:34:10 -04003586 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003587 reg = FDI_TX_CTL(pipe);
3588 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003589 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3590 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003594 udelay(500);
3595
Sean Paulfa37d392012-03-02 12:53:39 -05003596 for (retry = 0; retry < 5; retry++) {
3597 reg = FDI_RX_IIR(pipe);
3598 temp = I915_READ(reg);
3599 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3600 if (temp & FDI_RX_SYMBOL_LOCK) {
3601 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3602 DRM_DEBUG_KMS("FDI train 2 done.\n");
3603 break;
3604 }
3605 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003606 }
Sean Paulfa37d392012-03-02 12:53:39 -05003607 if (retry < 5)
3608 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003609 }
3610 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003611 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003612
3613 DRM_DEBUG_KMS("FDI train done.\n");
3614}
3615
Jesse Barnes357555c2011-04-28 15:09:55 -07003616/* Manual link training for Ivy Bridge A0 parts */
3617static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3618{
3619 struct drm_device *dev = crtc->dev;
3620 struct drm_i915_private *dev_priv = dev->dev_private;
3621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3622 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003623 i915_reg_t reg;
3624 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003625
3626 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3627 for train result */
3628 reg = FDI_RX_IMR(pipe);
3629 temp = I915_READ(reg);
3630 temp &= ~FDI_RX_SYMBOL_LOCK;
3631 temp &= ~FDI_RX_BIT_LOCK;
3632 I915_WRITE(reg, temp);
3633
3634 POSTING_READ(reg);
3635 udelay(150);
3636
Daniel Vetter01a415f2012-10-27 15:58:40 +02003637 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3638 I915_READ(FDI_RX_IIR(pipe)));
3639
Jesse Barnes139ccd32013-08-19 11:04:55 -07003640 /* Try each vswing and preemphasis setting twice before moving on */
3641 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3642 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003643 reg = FDI_TX_CTL(pipe);
3644 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003645 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3646 temp &= ~FDI_TX_ENABLE;
3647 I915_WRITE(reg, temp);
3648
3649 reg = FDI_RX_CTL(pipe);
3650 temp = I915_READ(reg);
3651 temp &= ~FDI_LINK_TRAIN_AUTO;
3652 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3653 temp &= ~FDI_RX_ENABLE;
3654 I915_WRITE(reg, temp);
3655
3656 /* enable CPU FDI TX and PCH FDI RX */
3657 reg = FDI_TX_CTL(pipe);
3658 temp = I915_READ(reg);
3659 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003660 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003661 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003662 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003663 temp |= snb_b_fdi_train_param[j/2];
3664 temp |= FDI_COMPOSITE_SYNC;
3665 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3666
3667 I915_WRITE(FDI_RX_MISC(pipe),
3668 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3669
3670 reg = FDI_RX_CTL(pipe);
3671 temp = I915_READ(reg);
3672 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3673 temp |= FDI_COMPOSITE_SYNC;
3674 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3675
3676 POSTING_READ(reg);
3677 udelay(1); /* should be 0.5us */
3678
3679 for (i = 0; i < 4; i++) {
3680 reg = FDI_RX_IIR(pipe);
3681 temp = I915_READ(reg);
3682 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3683
3684 if (temp & FDI_RX_BIT_LOCK ||
3685 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3686 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3687 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3688 i);
3689 break;
3690 }
3691 udelay(1); /* should be 0.5us */
3692 }
3693 if (i == 4) {
3694 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3695 continue;
3696 }
3697
3698 /* Train 2 */
3699 reg = FDI_TX_CTL(pipe);
3700 temp = I915_READ(reg);
3701 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3702 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3703 I915_WRITE(reg, temp);
3704
3705 reg = FDI_RX_CTL(pipe);
3706 temp = I915_READ(reg);
3707 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3708 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003709 I915_WRITE(reg, temp);
3710
3711 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003712 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003713
Jesse Barnes139ccd32013-08-19 11:04:55 -07003714 for (i = 0; i < 4; i++) {
3715 reg = FDI_RX_IIR(pipe);
3716 temp = I915_READ(reg);
3717 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003718
Jesse Barnes139ccd32013-08-19 11:04:55 -07003719 if (temp & FDI_RX_SYMBOL_LOCK ||
3720 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3721 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3722 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3723 i);
3724 goto train_done;
3725 }
3726 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003727 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003728 if (i == 4)
3729 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003730 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003731
Jesse Barnes139ccd32013-08-19 11:04:55 -07003732train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003733 DRM_DEBUG_KMS("FDI train done.\n");
3734}
3735
Daniel Vetter88cefb62012-08-12 19:27:14 +02003736static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003737{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003738 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003739 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003740 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003741 i915_reg_t reg;
3742 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003743
Jesse Barnes0e23b992010-09-10 11:10:00 -07003744 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003745 reg = FDI_RX_CTL(pipe);
3746 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003747 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003748 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003749 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003750 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3751
3752 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003753 udelay(200);
3754
3755 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003756 temp = I915_READ(reg);
3757 I915_WRITE(reg, temp | FDI_PCDCLK);
3758
3759 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 udelay(200);
3761
Paulo Zanoni20749732012-11-23 15:30:38 -02003762 /* Enable CPU FDI TX PLL, always on for Ironlake */
3763 reg = FDI_TX_CTL(pipe);
3764 temp = I915_READ(reg);
3765 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3766 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003767
Paulo Zanoni20749732012-11-23 15:30:38 -02003768 POSTING_READ(reg);
3769 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003770 }
3771}
3772
Daniel Vetter88cefb62012-08-12 19:27:14 +02003773static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3774{
3775 struct drm_device *dev = intel_crtc->base.dev;
3776 struct drm_i915_private *dev_priv = dev->dev_private;
3777 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003778 i915_reg_t reg;
3779 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003780
3781 /* Switch from PCDclk to Rawclk */
3782 reg = FDI_RX_CTL(pipe);
3783 temp = I915_READ(reg);
3784 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3785
3786 /* Disable CPU FDI TX PLL */
3787 reg = FDI_TX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3790
3791 POSTING_READ(reg);
3792 udelay(100);
3793
3794 reg = FDI_RX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3797
3798 /* Wait for the clocks to turn off. */
3799 POSTING_READ(reg);
3800 udelay(100);
3801}
3802
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003803static void ironlake_fdi_disable(struct drm_crtc *crtc)
3804{
3805 struct drm_device *dev = crtc->dev;
3806 struct drm_i915_private *dev_priv = dev->dev_private;
3807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3808 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003809 i915_reg_t reg;
3810 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003811
3812 /* disable CPU FDI tx and PCH FDI rx */
3813 reg = FDI_TX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3816 POSTING_READ(reg);
3817
3818 reg = FDI_RX_CTL(pipe);
3819 temp = I915_READ(reg);
3820 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003821 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3823
3824 POSTING_READ(reg);
3825 udelay(100);
3826
3827 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003828 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003829 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003830
3831 /* still set train pattern 1 */
3832 reg = FDI_TX_CTL(pipe);
3833 temp = I915_READ(reg);
3834 temp &= ~FDI_LINK_TRAIN_NONE;
3835 temp |= FDI_LINK_TRAIN_PATTERN_1;
3836 I915_WRITE(reg, temp);
3837
3838 reg = FDI_RX_CTL(pipe);
3839 temp = I915_READ(reg);
3840 if (HAS_PCH_CPT(dev)) {
3841 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3842 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3843 } else {
3844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 }
3847 /* BPC in FDI rx is consistent with that in PIPECONF */
3848 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003849 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003850 I915_WRITE(reg, temp);
3851
3852 POSTING_READ(reg);
3853 udelay(100);
3854}
3855
Chris Wilson5dce5b932014-01-20 10:17:36 +00003856bool intel_has_pending_fb_unpin(struct drm_device *dev)
3857{
3858 struct intel_crtc *crtc;
3859
3860 /* Note that we don't need to be called with mode_config.lock here
3861 * as our list of CRTC objects is static for the lifetime of the
3862 * device and so cannot disappear as we iterate. Similarly, we can
3863 * happily treat the predicates as racy, atomic checks as userspace
3864 * cannot claim and pin a new fb without at least acquring the
3865 * struct_mutex and so serialising with us.
3866 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003867 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003868 if (atomic_read(&crtc->unpin_work_count) == 0)
3869 continue;
3870
3871 if (crtc->unpin_work)
3872 intel_wait_for_vblank(dev, crtc->pipe);
3873
3874 return true;
3875 }
3876
3877 return false;
3878}
3879
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003880static void page_flip_completed(struct intel_crtc *intel_crtc)
3881{
3882 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3883 struct intel_unpin_work *work = intel_crtc->unpin_work;
3884
3885 /* ensure that the unpin work is consistent wrt ->pending. */
3886 smp_rmb();
3887 intel_crtc->unpin_work = NULL;
3888
3889 if (work->event)
3890 drm_send_vblank_event(intel_crtc->base.dev,
3891 intel_crtc->pipe,
3892 work->event);
3893
3894 drm_crtc_vblank_put(&intel_crtc->base);
3895
3896 wake_up_all(&dev_priv->pending_flip_queue);
3897 queue_work(dev_priv->wq, &work->work);
3898
3899 trace_i915_flip_complete(intel_crtc->plane,
3900 work->pending_flip_obj);
3901}
3902
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003903static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003904{
Chris Wilson0f911282012-04-17 10:05:38 +01003905 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003906 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003907 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003908
Daniel Vetter2c10d572012-12-20 21:24:07 +01003909 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003910
3911 ret = wait_event_interruptible_timeout(
3912 dev_priv->pending_flip_queue,
3913 !intel_crtc_has_pending_flip(crtc),
3914 60*HZ);
3915
3916 if (ret < 0)
3917 return ret;
3918
3919 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003921
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003922 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003923 if (intel_crtc->unpin_work) {
3924 WARN_ONCE(1, "Removing stuck page flip\n");
3925 page_flip_completed(intel_crtc);
3926 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003927 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003928 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003929
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003930 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003931}
3932
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003933static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3934{
3935 u32 temp;
3936
3937 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3938
3939 mutex_lock(&dev_priv->sb_lock);
3940
3941 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3942 temp |= SBI_SSCCTL_DISABLE;
3943 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3944
3945 mutex_unlock(&dev_priv->sb_lock);
3946}
3947
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948/* Program iCLKIP clock to the desired frequency */
3949static void lpt_program_iclkip(struct drm_crtc *crtc)
3950{
3951 struct drm_device *dev = crtc->dev;
3952 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003953 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3955 u32 temp;
3956
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003957 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958
3959 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003960 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961 auxdiv = 1;
3962 divsel = 0x41;
3963 phaseinc = 0x20;
3964 } else {
3965 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003966 * but the adjusted_mode->crtc_clock in in KHz. To get the
3967 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 * convert the virtual clock precision to KHz here for higher
3969 * precision.
3970 */
3971 u32 iclk_virtual_root_freq = 172800 * 1000;
3972 u32 iclk_pi_range = 64;
3973 u32 desired_divisor, msb_divisor_value, pi_value;
3974
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003975 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003976 msb_divisor_value = desired_divisor / iclk_pi_range;
3977 pi_value = desired_divisor % iclk_pi_range;
3978
3979 auxdiv = 0;
3980 divsel = msb_divisor_value - 2;
3981 phaseinc = pi_value;
3982 }
3983
3984 /* This should not happen with any sane values */
3985 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3986 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3987 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3988 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3989
3990 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003991 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003992 auxdiv,
3993 divsel,
3994 phasedir,
3995 phaseinc);
3996
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003997 mutex_lock(&dev_priv->sb_lock);
3998
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004000 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004001 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4002 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4003 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4004 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4005 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4006 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004007 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004008
4009 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004010 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004011 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4012 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004013 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004014
4015 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004016 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004017 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004018 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004020 mutex_unlock(&dev_priv->sb_lock);
4021
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022 /* Wait for initialization time */
4023 udelay(24);
4024
4025 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4026}
4027
Daniel Vetter275f01b22013-05-03 11:49:47 +02004028static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4029 enum pipe pch_transcoder)
4030{
4031 struct drm_device *dev = crtc->base.dev;
4032 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004033 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004034
4035 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4036 I915_READ(HTOTAL(cpu_transcoder)));
4037 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4038 I915_READ(HBLANK(cpu_transcoder)));
4039 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4040 I915_READ(HSYNC(cpu_transcoder)));
4041
4042 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4043 I915_READ(VTOTAL(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4045 I915_READ(VBLANK(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4047 I915_READ(VSYNC(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4049 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4050}
4051
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004052static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004053{
4054 struct drm_i915_private *dev_priv = dev->dev_private;
4055 uint32_t temp;
4056
4057 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004059 return;
4060
4061 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4062 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4063
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004064 temp &= ~FDI_BC_BIFURCATION_SELECT;
4065 if (enable)
4066 temp |= FDI_BC_BIFURCATION_SELECT;
4067
4068 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069 I915_WRITE(SOUTH_CHICKEN1, temp);
4070 POSTING_READ(SOUTH_CHICKEN1);
4071}
4072
4073static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4074{
4075 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004076
4077 switch (intel_crtc->pipe) {
4078 case PIPE_A:
4079 break;
4080 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004081 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004082 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004084 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085
4086 break;
4087 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004088 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004089
4090 break;
4091 default:
4092 BUG();
4093 }
4094}
4095
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004096/* Return which DP Port should be selected for Transcoder DP control */
4097static enum port
4098intel_trans_dp_port_sel(struct drm_crtc *crtc)
4099{
4100 struct drm_device *dev = crtc->dev;
4101 struct intel_encoder *encoder;
4102
4103 for_each_encoder_on_crtc(dev, crtc, encoder) {
4104 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4105 encoder->type == INTEL_OUTPUT_EDP)
4106 return enc_to_dig_port(&encoder->base)->port;
4107 }
4108
4109 return -1;
4110}
4111
Jesse Barnesf67a5592011-01-05 10:31:48 -08004112/*
4113 * Enable PCH resources required for PCH ports:
4114 * - PCH PLLs
4115 * - FDI training & RX/TX
4116 * - update transcoder timings
4117 * - DP transcoding bits
4118 * - transcoder
4119 */
4120static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004121{
4122 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004123 struct drm_i915_private *dev_priv = dev->dev_private;
4124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4125 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004126 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004127
Daniel Vetterab9412b2013-05-03 11:49:46 +02004128 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004129
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004130 if (IS_IVYBRIDGE(dev))
4131 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4132
Daniel Vettercd986ab2012-10-26 10:58:12 +02004133 /* Write the TU size bits before fdi link training, so that error
4134 * detection works. */
4135 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4136 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4137
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004138 /*
4139 * Sometimes spurious CPU pipe underruns happen during FDI
4140 * training, at least with VGA+HDMI cloning. Suppress them.
4141 */
4142 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4143
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004145 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004146
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004147 /* We need to program the right clock selection before writing the pixel
4148 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004149 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004150 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004151
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004152 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004153 temp |= TRANS_DPLL_ENABLE(pipe);
4154 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004155 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004156 temp |= sel;
4157 else
4158 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004162 /* XXX: pch pll's can be enabled any time before we enable the PCH
4163 * transcoder, and we actually should do this to not upset any PCH
4164 * transcoder that already use the clock when we share it.
4165 *
4166 * Note that enable_shared_dpll tries to do the right thing, but
4167 * get_shared_dpll unconditionally resets the pll - we need that to have
4168 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004169 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004170
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004171 /* set transcoder timing, panel must allow it */
4172 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004173 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004175 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004176
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004177 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4178
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004179 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004180 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004181 const struct drm_display_mode *adjusted_mode =
4182 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004183 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004184 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004185 temp = I915_READ(reg);
4186 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004187 TRANS_DP_SYNC_MASK |
4188 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004189 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004190 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004192 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004193 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004194 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004195 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004196
4197 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004198 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004199 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004200 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004201 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004202 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004203 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004204 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004205 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004206 break;
4207 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004208 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004209 }
4210
Chris Wilson5eddb702010-09-11 13:48:45 +01004211 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004212 }
4213
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004214 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004215}
4216
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004217static void lpt_pch_enable(struct drm_crtc *crtc)
4218{
4219 struct drm_device *dev = crtc->dev;
4220 struct drm_i915_private *dev_priv = dev->dev_private;
4221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004222 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004223
Daniel Vetterab9412b2013-05-03 11:49:46 +02004224 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004225
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004226 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004227
Paulo Zanoni0540e482012-10-31 18:12:40 -02004228 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004229 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004230
Paulo Zanoni937bb612012-10-31 18:12:47 -02004231 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004232}
4233
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004234struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4235 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004236{
Daniel Vettere2b78262013-06-07 23:10:03 +02004237 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004238 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004239 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004240 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004241 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004242
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004243 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4244
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004245 if (HAS_PCH_IBX(dev_priv->dev)) {
4246 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004247 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004248 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004249
Daniel Vetter46edb022013-06-05 13:34:12 +02004250 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4251 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004252
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004253 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004254
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004255 goto found;
4256 }
4257
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304258 if (IS_BROXTON(dev_priv->dev)) {
4259 /* PLL is attached to port in bxt */
4260 struct intel_encoder *encoder;
4261 struct intel_digital_port *intel_dig_port;
4262
4263 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4264 if (WARN_ON(!encoder))
4265 return NULL;
4266
4267 intel_dig_port = enc_to_dig_port(&encoder->base);
4268 /* 1:1 mapping between ports and PLLs */
4269 i = (enum intel_dpll_id)intel_dig_port->port;
4270 pll = &dev_priv->shared_dplls[i];
4271 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4272 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004273 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304274
4275 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004276 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4277 /* Do not consider SPLL */
4278 max = 2;
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304279
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004280 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004281 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004282
4283 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004284 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004285 continue;
4286
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004287 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288 &shared_dpll[i].hw_state,
4289 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004290 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004291 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004292 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004293 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004294 goto found;
4295 }
4296 }
4297
4298 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004299 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4300 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004301 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004302 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4303 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004304 goto found;
4305 }
4306 }
4307
4308 return NULL;
4309
4310found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004311 if (shared_dpll[i].crtc_mask == 0)
4312 shared_dpll[i].hw_state =
4313 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004314
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004315 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004316 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4317 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004318
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004319 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004320
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004321 return pll;
4322}
4323
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004324static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004325{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004326 struct drm_i915_private *dev_priv = to_i915(state->dev);
4327 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004328 struct intel_shared_dpll *pll;
4329 enum intel_dpll_id i;
4330
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004331 if (!to_intel_atomic_state(state)->dpll_set)
4332 return;
4333
4334 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004335 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4336 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004337 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004338 }
4339}
4340
Daniel Vettera1520312013-05-03 11:49:50 +02004341static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004342{
4343 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004344 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004345 u32 temp;
4346
4347 temp = I915_READ(dslreg);
4348 udelay(500);
4349 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004350 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004351 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004352 }
4353}
4354
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004355static int
4356skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4357 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4358 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004359{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004360 struct intel_crtc_scaler_state *scaler_state =
4361 &crtc_state->scaler_state;
4362 struct intel_crtc *intel_crtc =
4363 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004364 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004365
4366 need_scaling = intel_rotation_90_or_270(rotation) ?
4367 (src_h != dst_w || src_w != dst_h):
4368 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004369
4370 /*
4371 * if plane is being disabled or scaler is no more required or force detach
4372 * - free scaler binded to this plane/crtc
4373 * - in order to do this, update crtc->scaler_usage
4374 *
4375 * Here scaler state in crtc_state is set free so that
4376 * scaler can be assigned to other user. Actual register
4377 * update to free the scaler is done in plane/panel-fit programming.
4378 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4379 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004380 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004381 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004382 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004383 scaler_state->scalers[*scaler_id].in_use = 0;
4384
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004385 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4386 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4387 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004388 scaler_state->scaler_users);
4389 *scaler_id = -1;
4390 }
4391 return 0;
4392 }
4393
4394 /* range checks */
4395 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4396 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4397
4398 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4399 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004400 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004401 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004402 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004403 return -EINVAL;
4404 }
4405
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004406 /* mark this plane as a scaler user in crtc_state */
4407 scaler_state->scaler_users |= (1 << scaler_user);
4408 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4409 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4410 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4411 scaler_state->scaler_users);
4412
4413 return 0;
4414}
4415
4416/**
4417 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4418 *
4419 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004420 *
4421 * Return
4422 * 0 - scaler_usage updated successfully
4423 * error - requested scaling cannot be supported or other error condition
4424 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004425int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004426{
4427 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004428 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004429
4430 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4431 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4432
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004433 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004434 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004435 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004436 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004437}
4438
4439/**
4440 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4441 *
4442 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004443 * @plane_state: atomic plane state to update
4444 *
4445 * Return
4446 * 0 - scaler_usage updated successfully
4447 * error - requested scaling cannot be supported or other error condition
4448 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004449static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4450 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004451{
4452
4453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004454 struct intel_plane *intel_plane =
4455 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004456 struct drm_framebuffer *fb = plane_state->base.fb;
4457 int ret;
4458
4459 bool force_detach = !fb || !plane_state->visible;
4460
4461 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4462 intel_plane->base.base.id, intel_crtc->pipe,
4463 drm_plane_index(&intel_plane->base));
4464
4465 ret = skl_update_scaler(crtc_state, force_detach,
4466 drm_plane_index(&intel_plane->base),
4467 &plane_state->scaler_id,
4468 plane_state->base.rotation,
4469 drm_rect_width(&plane_state->src) >> 16,
4470 drm_rect_height(&plane_state->src) >> 16,
4471 drm_rect_width(&plane_state->dst),
4472 drm_rect_height(&plane_state->dst));
4473
4474 if (ret || plane_state->scaler_id < 0)
4475 return ret;
4476
Chandra Kondurua1b22782015-04-07 15:28:45 -07004477 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004478 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004479 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004480 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004481 return -EINVAL;
4482 }
4483
4484 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004485 switch (fb->pixel_format) {
4486 case DRM_FORMAT_RGB565:
4487 case DRM_FORMAT_XBGR8888:
4488 case DRM_FORMAT_XRGB8888:
4489 case DRM_FORMAT_ABGR8888:
4490 case DRM_FORMAT_ARGB8888:
4491 case DRM_FORMAT_XRGB2101010:
4492 case DRM_FORMAT_XBGR2101010:
4493 case DRM_FORMAT_YUYV:
4494 case DRM_FORMAT_YVYU:
4495 case DRM_FORMAT_UYVY:
4496 case DRM_FORMAT_VYUY:
4497 break;
4498 default:
4499 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4500 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4501 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004502 }
4503
Chandra Kondurua1b22782015-04-07 15:28:45 -07004504 return 0;
4505}
4506
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004507static void skylake_scaler_disable(struct intel_crtc *crtc)
4508{
4509 int i;
4510
4511 for (i = 0; i < crtc->num_scalers; i++)
4512 skl_detach_scaler(crtc, i);
4513}
4514
4515static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004516{
4517 struct drm_device *dev = crtc->base.dev;
4518 struct drm_i915_private *dev_priv = dev->dev_private;
4519 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004520 struct intel_crtc_scaler_state *scaler_state =
4521 &crtc->config->scaler_state;
4522
4523 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4524
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004525 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004526 int id;
4527
4528 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4529 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4530 return;
4531 }
4532
4533 id = scaler_state->scaler_id;
4534 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4535 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4536 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4537 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4538
4539 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004540 }
4541}
4542
Jesse Barnesb074cec2013-04-25 12:55:02 -07004543static void ironlake_pfit_enable(struct intel_crtc *crtc)
4544{
4545 struct drm_device *dev = crtc->base.dev;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
4547 int pipe = crtc->pipe;
4548
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004549 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004550 /* Force use of hard-coded filter coefficients
4551 * as some pre-programmed values are broken,
4552 * e.g. x201.
4553 */
4554 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4555 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4556 PF_PIPE_SEL_IVB(pipe));
4557 else
4558 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004559 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4560 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004561 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004562}
4563
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004564void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004565{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004566 struct drm_device *dev = crtc->base.dev;
4567 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004568
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004569 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004570 return;
4571
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004572 /* We can only enable IPS after we enable a plane and wait for a vblank */
4573 intel_wait_for_vblank(dev, crtc->pipe);
4574
Paulo Zanonid77e4532013-09-24 13:52:55 -03004575 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004576 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004577 mutex_lock(&dev_priv->rps.hw_lock);
4578 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4579 mutex_unlock(&dev_priv->rps.hw_lock);
4580 /* Quoting Art Runyan: "its not safe to expect any particular
4581 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004582 * mailbox." Moreover, the mailbox may return a bogus state,
4583 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004584 */
4585 } else {
4586 I915_WRITE(IPS_CTL, IPS_ENABLE);
4587 /* The bit only becomes 1 in the next vblank, so this wait here
4588 * is essentially intel_wait_for_vblank. If we don't have this
4589 * and don't wait for vblanks until the end of crtc_enable, then
4590 * the HW state readout code will complain that the expected
4591 * IPS_CTL value is not the one we read. */
4592 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4593 DRM_ERROR("Timed out waiting for IPS enable\n");
4594 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004595}
4596
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004597void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004598{
4599 struct drm_device *dev = crtc->base.dev;
4600 struct drm_i915_private *dev_priv = dev->dev_private;
4601
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004602 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004603 return;
4604
4605 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004606 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004607 mutex_lock(&dev_priv->rps.hw_lock);
4608 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4609 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004610 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4611 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4612 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004613 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004614 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004615 POSTING_READ(IPS_CTL);
4616 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004617
4618 /* We need to wait for a vblank before we can disable the plane. */
4619 intel_wait_for_vblank(dev, crtc->pipe);
4620}
4621
4622/** Loads the palette/gamma unit for the CRTC with the prepared values */
4623static void intel_crtc_load_lut(struct drm_crtc *crtc)
4624{
4625 struct drm_device *dev = crtc->dev;
4626 struct drm_i915_private *dev_priv = dev->dev_private;
4627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4628 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004629 int i;
4630 bool reenable_ips = false;
4631
4632 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004633 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004634 return;
4635
Imre Deak50360402015-01-16 00:55:16 -08004636 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004637 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004638 assert_dsi_pll_enabled(dev_priv);
4639 else
4640 assert_pll_enabled(dev_priv, pipe);
4641 }
4642
Paulo Zanonid77e4532013-09-24 13:52:55 -03004643 /* Workaround : Do not read or write the pipe palette/gamma data while
4644 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4645 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004646 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004647 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4648 GAMMA_MODE_MODE_SPLIT)) {
4649 hsw_disable_ips(intel_crtc);
4650 reenable_ips = true;
4651 }
4652
4653 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004654 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004655
4656 if (HAS_GMCH_DISPLAY(dev))
4657 palreg = PALETTE(pipe, i);
4658 else
4659 palreg = LGC_PALETTE(pipe, i);
4660
4661 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004662 (intel_crtc->lut_r[i] << 16) |
4663 (intel_crtc->lut_g[i] << 8) |
4664 intel_crtc->lut_b[i]);
4665 }
4666
4667 if (reenable_ips)
4668 hsw_enable_ips(intel_crtc);
4669}
4670
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004671static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004672{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004673 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004674 struct drm_device *dev = intel_crtc->base.dev;
4675 struct drm_i915_private *dev_priv = dev->dev_private;
4676
4677 mutex_lock(&dev->struct_mutex);
4678 dev_priv->mm.interruptible = false;
4679 (void) intel_overlay_switch_off(intel_crtc->overlay);
4680 dev_priv->mm.interruptible = true;
4681 mutex_unlock(&dev->struct_mutex);
4682 }
4683
4684 /* Let userspace switch the overlay on again. In most cases userspace
4685 * has to recompute where to put it anyway.
4686 */
4687}
4688
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004689/**
4690 * intel_post_enable_primary - Perform operations after enabling primary plane
4691 * @crtc: the CRTC whose primary plane was just enabled
4692 *
4693 * Performs potentially sleeping operations that must be done after the primary
4694 * plane is enabled, such as updating FBC and IPS. Note that this may be
4695 * called due to an explicit primary plane update, or due to an implicit
4696 * re-enable that is caused when a sprite plane is updated to no longer
4697 * completely hide the primary plane.
4698 */
4699static void
4700intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004701{
4702 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004703 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4705 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004706
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004707 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004708 * FIXME IPS should be fine as long as one plane is
4709 * enabled, but in practice it seems to have problems
4710 * when going from primary only to sprite only and vice
4711 * versa.
4712 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004713 hsw_enable_ips(intel_crtc);
4714
Daniel Vetterf99d7062014-06-19 16:01:59 +02004715 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004716 * Gen2 reports pipe underruns whenever all planes are disabled.
4717 * So don't enable underrun reporting before at least some planes
4718 * are enabled.
4719 * FIXME: Need to fix the logic to work when we turn off all planes
4720 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004721 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004722 if (IS_GEN2(dev))
4723 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4724
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004725 /* Underruns don't always raise interrupts, so check manually. */
4726 intel_check_cpu_fifo_underruns(dev_priv);
4727 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004728}
4729
4730/**
4731 * intel_pre_disable_primary - Perform operations before disabling primary plane
4732 * @crtc: the CRTC whose primary plane is to be disabled
4733 *
4734 * Performs potentially sleeping operations that must be done before the
4735 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4736 * be called due to an explicit primary plane update, or due to an implicit
4737 * disable that is caused when a sprite plane completely hides the primary
4738 * plane.
4739 */
4740static void
4741intel_pre_disable_primary(struct drm_crtc *crtc)
4742{
4743 struct drm_device *dev = crtc->dev;
4744 struct drm_i915_private *dev_priv = dev->dev_private;
4745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4746 int pipe = intel_crtc->pipe;
4747
4748 /*
4749 * Gen2 reports pipe underruns whenever all planes are disabled.
4750 * So diasble underrun reporting before all the planes get disabled.
4751 * FIXME: Need to fix the logic to work when we turn off all planes
4752 * but leave the pipe running.
4753 */
4754 if (IS_GEN2(dev))
4755 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4756
4757 /*
4758 * Vblank time updates from the shadow to live plane control register
4759 * are blocked if the memory self-refresh mode is active at that
4760 * moment. So to make sure the plane gets truly disabled, disable
4761 * first the self-refresh mode. The self-refresh enable bit in turn
4762 * will be checked/applied by the HW only at the next frame start
4763 * event which is after the vblank start event, so we need to have a
4764 * wait-for-vblank between disabling the plane and the pipe.
4765 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004766 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004767 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004768 dev_priv->wm.vlv.cxsr = false;
4769 intel_wait_for_vblank(dev, pipe);
4770 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004771
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004772 /*
4773 * FIXME IPS should be fine as long as one plane is
4774 * enabled, but in practice it seems to have problems
4775 * when going from primary only to sprite only and vice
4776 * versa.
4777 */
4778 hsw_disable_ips(intel_crtc);
4779}
4780
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004781static void intel_post_plane_update(struct intel_crtc *crtc)
4782{
4783 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004784 struct intel_crtc_state *pipe_config =
4785 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004786 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004787
4788 if (atomic->wait_vblank)
4789 intel_wait_for_vblank(dev, crtc->pipe);
4790
4791 intel_frontbuffer_flip(dev, atomic->fb_bits);
4792
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004793 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004794
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004795 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004796 intel_update_watermarks(&crtc->base);
4797
Paulo Zanonic80ac852015-07-02 19:25:13 -03004798 if (atomic->update_fbc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004799 intel_fbc_post_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004800
4801 if (atomic->post_enable_primary)
4802 intel_post_enable_primary(&crtc->base);
4803
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004804 memset(atomic, 0, sizeof(*atomic));
4805}
4806
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004807static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004808{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004809 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004810 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004811 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004812 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004813 struct intel_crtc_state *pipe_config =
4814 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004815 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4816 struct drm_plane *primary = crtc->base.primary;
4817 struct drm_plane_state *old_pri_state =
4818 drm_atomic_get_existing_plane_state(old_state, primary);
4819 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004820
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004821 if (atomic->update_fbc)
4822 intel_fbc_pre_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004823
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004824 if (old_pri_state) {
4825 struct intel_plane_state *primary_state =
4826 to_intel_plane_state(primary->state);
4827 struct intel_plane_state *old_primary_state =
4828 to_intel_plane_state(old_pri_state);
4829
4830 if (old_primary_state->visible &&
4831 (modeset || !primary_state->visible))
4832 intel_pre_disable_primary(&crtc->base);
4833 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004834
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004835 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004836 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004837
4838 if (old_crtc_state->base.active)
4839 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004840 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004841
Matt Roperbf220452016-01-19 11:43:04 -08004842 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004843 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004844}
4845
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004846static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004847{
4848 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004850 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004851 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004852
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004853 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004854
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004855 drm_for_each_plane_mask(p, dev, plane_mask)
4856 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004857
Daniel Vetterf99d7062014-06-19 16:01:59 +02004858 /*
4859 * FIXME: Once we grow proper nuclear flip support out of this we need
4860 * to compute the mask of flip planes precisely. For the time being
4861 * consider this a flip to a NULL plane.
4862 */
4863 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004864}
4865
Jesse Barnesf67a5592011-01-05 10:31:48 -08004866static void ironlake_crtc_enable(struct drm_crtc *crtc)
4867{
4868 struct drm_device *dev = crtc->dev;
4869 struct drm_i915_private *dev_priv = dev->dev_private;
4870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004871 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004872 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004873
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004874 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004875 return;
4876
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004877 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004878 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4879
4880 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004881 intel_prepare_shared_dpll(intel_crtc);
4882
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004883 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304884 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004885
4886 intel_set_pipe_timings(intel_crtc);
4887
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004888 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004889 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004890 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004891 }
4892
4893 ironlake_set_pipeconf(crtc);
4894
Jesse Barnesf67a5592011-01-05 10:31:48 -08004895 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004896
Daniel Vettera72e4c92014-09-30 10:56:47 +02004897 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004898
Daniel Vetterf6736a12013-06-05 13:34:30 +02004899 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004900 if (encoder->pre_enable)
4901 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004902
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004903 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004904 /* Note: FDI PLL enabling _must_ be done before we enable the
4905 * cpu pipes, hence this is separate from all the other fdi/pch
4906 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004907 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004908 } else {
4909 assert_fdi_tx_disabled(dev_priv, pipe);
4910 assert_fdi_rx_disabled(dev_priv, pipe);
4911 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004912
Jesse Barnesb074cec2013-04-25 12:55:02 -07004913 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004914
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004915 /*
4916 * On ILK+ LUT must be loaded before the pipe is running but with
4917 * clocks enabled
4918 */
4919 intel_crtc_load_lut(crtc);
4920
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004921 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004922 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004923
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004924 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004925 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004926
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004927 assert_vblank_disabled(crtc);
4928 drm_crtc_vblank_on(crtc);
4929
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004930 for_each_encoder_on_crtc(dev, crtc, encoder)
4931 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004932
4933 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004934 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004935
4936 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4937 if (intel_crtc->config->has_pch_encoder)
4938 intel_wait_for_vblank(dev, pipe);
4939 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004940}
4941
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004942/* IPS only exists on ULT machines and is tied to pipe A. */
4943static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4944{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004945 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004946}
4947
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004948static void haswell_crtc_enable(struct drm_crtc *crtc)
4949{
4950 struct drm_device *dev = crtc->dev;
4951 struct drm_i915_private *dev_priv = dev->dev_private;
4952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4953 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004954 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4955 struct intel_crtc_state *pipe_config =
4956 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004957
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004958 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004959 return;
4960
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004961 if (intel_crtc->config->has_pch_encoder)
4962 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4963 false);
4964
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004965 if (intel_crtc_to_shared_dpll(intel_crtc))
4966 intel_enable_shared_dpll(intel_crtc);
4967
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004968 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304969 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004970
4971 intel_set_pipe_timings(intel_crtc);
4972
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004973 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4974 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4975 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004976 }
4977
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004978 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004979 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004980 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004981 }
4982
4983 haswell_set_pipeconf(crtc);
4984
4985 intel_set_pipe_csc(crtc);
4986
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004987 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004988
Daniel Vetter6b698512015-11-28 11:05:39 +01004989 if (intel_crtc->config->has_pch_encoder)
4990 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4991 else
4992 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4993
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304994 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004995 if (encoder->pre_enable)
4996 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304997 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004998
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004999 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005000 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005001
Jani Nikulaa65347b2015-11-27 12:21:46 +02005002 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305003 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005004
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005005 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005006 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005007 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005008 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005009
5010 /*
5011 * On ILK+ LUT must be loaded before the pipe is running but with
5012 * clocks enabled
5013 */
5014 intel_crtc_load_lut(crtc);
5015
Paulo Zanoni1f544382012-10-24 11:32:00 -02005016 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005017 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305018 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005019
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005020 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005021 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005022
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005023 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005024 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005025
Jani Nikulaa65347b2015-11-27 12:21:46 +02005026 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005027 intel_ddi_set_vc_payload_alloc(crtc, true);
5028
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005029 assert_vblank_disabled(crtc);
5030 drm_crtc_vblank_on(crtc);
5031
Jani Nikula8807e552013-08-30 19:40:32 +03005032 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005033 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005034 intel_opregion_notify_encoder(encoder, true);
5035 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005036
Daniel Vetter6b698512015-11-28 11:05:39 +01005037 if (intel_crtc->config->has_pch_encoder) {
5038 intel_wait_for_vblank(dev, pipe);
5039 intel_wait_for_vblank(dev, pipe);
5040 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005041 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5042 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005043 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005044
Paulo Zanonie4916942013-09-20 16:21:19 -03005045 /* If we change the relative order between pipe/planes enabling, we need
5046 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005047 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5048 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5049 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5050 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5051 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005052}
5053
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005054static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005055{
5056 struct drm_device *dev = crtc->base.dev;
5057 struct drm_i915_private *dev_priv = dev->dev_private;
5058 int pipe = crtc->pipe;
5059
5060 /* To avoid upsetting the power well on haswell only disable the pfit if
5061 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005062 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005063 I915_WRITE(PF_CTL(pipe), 0);
5064 I915_WRITE(PF_WIN_POS(pipe), 0);
5065 I915_WRITE(PF_WIN_SZ(pipe), 0);
5066 }
5067}
5068
Jesse Barnes6be4a602010-09-10 10:26:01 -07005069static void ironlake_crtc_disable(struct drm_crtc *crtc)
5070{
5071 struct drm_device *dev = crtc->dev;
5072 struct drm_i915_private *dev_priv = dev->dev_private;
5073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005074 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005075 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005076
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005077 if (intel_crtc->config->has_pch_encoder)
5078 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5079
Daniel Vetterea9d7582012-07-10 10:42:52 +02005080 for_each_encoder_on_crtc(dev, crtc, encoder)
5081 encoder->disable(encoder);
5082
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005083 drm_crtc_vblank_off(crtc);
5084 assert_vblank_disabled(crtc);
5085
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005086 /*
5087 * Sometimes spurious CPU pipe underruns happen when the
5088 * pipe is already disabled, but FDI RX/TX is still enabled.
5089 * Happens at least with VGA+HDMI cloning. Suppress them.
5090 */
5091 if (intel_crtc->config->has_pch_encoder)
5092 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5093
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005094 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005095
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005096 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005097
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005098 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005099 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005100 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5101 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005102
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005103 for_each_encoder_on_crtc(dev, crtc, encoder)
5104 if (encoder->post_disable)
5105 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005106
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005107 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005108 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005109
Daniel Vetterd925c592013-06-05 13:34:04 +02005110 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005111 i915_reg_t reg;
5112 u32 temp;
5113
Daniel Vetterd925c592013-06-05 13:34:04 +02005114 /* disable TRANS_DP_CTL */
5115 reg = TRANS_DP_CTL(pipe);
5116 temp = I915_READ(reg);
5117 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5118 TRANS_DP_PORT_SEL_MASK);
5119 temp |= TRANS_DP_PORT_SEL_NONE;
5120 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005121
Daniel Vetterd925c592013-06-05 13:34:04 +02005122 /* disable DPLL_SEL */
5123 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005124 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005125 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005126 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005127
Daniel Vetterd925c592013-06-05 13:34:04 +02005128 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005129 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005130
5131 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005132}
5133
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005134static void haswell_crtc_disable(struct drm_crtc *crtc)
5135{
5136 struct drm_device *dev = crtc->dev;
5137 struct drm_i915_private *dev_priv = dev->dev_private;
5138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5139 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005140 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005141
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005142 if (intel_crtc->config->has_pch_encoder)
5143 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5144 false);
5145
Jani Nikula8807e552013-08-30 19:40:32 +03005146 for_each_encoder_on_crtc(dev, crtc, encoder) {
5147 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005148 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005149 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005150
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005151 drm_crtc_vblank_off(crtc);
5152 assert_vblank_disabled(crtc);
5153
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005154 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005156 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005157 intel_ddi_set_vc_payload_alloc(crtc, false);
5158
Jani Nikulaa65347b2015-11-27 12:21:46 +02005159 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305160 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005161
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005162 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005163 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005164 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005165 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005166
Jani Nikulaa65347b2015-11-27 12:21:46 +02005167 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305168 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005169
Imre Deak97b040a2014-06-25 22:01:50 +03005170 for_each_encoder_on_crtc(dev, crtc, encoder)
5171 if (encoder->post_disable)
5172 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005173
Ville Syrjälä92966a32015-12-08 16:05:48 +02005174 if (intel_crtc->config->has_pch_encoder) {
5175 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005176 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005177 intel_ddi_fdi_disable(crtc);
5178
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005179 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5180 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005181 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005182}
5183
Jesse Barnes2dd24552013-04-25 12:55:01 -07005184static void i9xx_pfit_enable(struct intel_crtc *crtc)
5185{
5186 struct drm_device *dev = crtc->base.dev;
5187 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005188 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005189
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005190 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005191 return;
5192
Daniel Vetterc0b03412013-05-28 12:05:54 +02005193 /*
5194 * The panel fitter should only be adjusted whilst the pipe is disabled,
5195 * according to register description and PRM.
5196 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005197 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5198 assert_pipe_disabled(dev_priv, crtc->pipe);
5199
Jesse Barnesb074cec2013-04-25 12:55:02 -07005200 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5201 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005202
5203 /* Border color in case we don't scale up to the full screen. Black by
5204 * default, change to something else for debugging. */
5205 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005206}
5207
Dave Airlied05410f2014-06-05 13:22:59 +10005208static enum intel_display_power_domain port_to_power_domain(enum port port)
5209{
5210 switch (port) {
5211 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005212 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005213 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005214 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005215 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005216 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005217 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005218 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005219 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005220 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005221 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005222 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005223 return POWER_DOMAIN_PORT_OTHER;
5224 }
5225}
5226
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005227static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5228{
5229 switch (port) {
5230 case PORT_A:
5231 return POWER_DOMAIN_AUX_A;
5232 case PORT_B:
5233 return POWER_DOMAIN_AUX_B;
5234 case PORT_C:
5235 return POWER_DOMAIN_AUX_C;
5236 case PORT_D:
5237 return POWER_DOMAIN_AUX_D;
5238 case PORT_E:
5239 /* FIXME: Check VBT for actual wiring of PORT E */
5240 return POWER_DOMAIN_AUX_D;
5241 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005242 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005243 return POWER_DOMAIN_AUX_A;
5244 }
5245}
5246
Imre Deak319be8a2014-03-04 19:22:57 +02005247enum intel_display_power_domain
5248intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005249{
Imre Deak319be8a2014-03-04 19:22:57 +02005250 struct drm_device *dev = intel_encoder->base.dev;
5251 struct intel_digital_port *intel_dig_port;
5252
5253 switch (intel_encoder->type) {
5254 case INTEL_OUTPUT_UNKNOWN:
5255 /* Only DDI platforms should ever use this output type */
5256 WARN_ON_ONCE(!HAS_DDI(dev));
5257 case INTEL_OUTPUT_DISPLAYPORT:
5258 case INTEL_OUTPUT_HDMI:
5259 case INTEL_OUTPUT_EDP:
5260 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005261 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005262 case INTEL_OUTPUT_DP_MST:
5263 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5264 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005265 case INTEL_OUTPUT_ANALOG:
5266 return POWER_DOMAIN_PORT_CRT;
5267 case INTEL_OUTPUT_DSI:
5268 return POWER_DOMAIN_PORT_DSI;
5269 default:
5270 return POWER_DOMAIN_PORT_OTHER;
5271 }
5272}
5273
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005274enum intel_display_power_domain
5275intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5276{
5277 struct drm_device *dev = intel_encoder->base.dev;
5278 struct intel_digital_port *intel_dig_port;
5279
5280 switch (intel_encoder->type) {
5281 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005282 case INTEL_OUTPUT_HDMI:
5283 /*
5284 * Only DDI platforms should ever use these output types.
5285 * We can get here after the HDMI detect code has already set
5286 * the type of the shared encoder. Since we can't be sure
5287 * what's the status of the given connectors, play safe and
5288 * run the DP detection too.
5289 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005290 WARN_ON_ONCE(!HAS_DDI(dev));
5291 case INTEL_OUTPUT_DISPLAYPORT:
5292 case INTEL_OUTPUT_EDP:
5293 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5294 return port_to_aux_power_domain(intel_dig_port->port);
5295 case INTEL_OUTPUT_DP_MST:
5296 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5297 return port_to_aux_power_domain(intel_dig_port->port);
5298 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005299 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005300 return POWER_DOMAIN_AUX_A;
5301 }
5302}
5303
Imre Deak319be8a2014-03-04 19:22:57 +02005304static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5305{
5306 struct drm_device *dev = crtc->dev;
5307 struct intel_encoder *intel_encoder;
5308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5309 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005310 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005311 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005312
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005313 if (!crtc->state->active)
5314 return 0;
5315
Imre Deak77d22dc2014-03-05 16:20:52 +02005316 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5317 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005318 if (intel_crtc->config->pch_pfit.enabled ||
5319 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005320 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5321
Imre Deak319be8a2014-03-04 19:22:57 +02005322 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5323 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5324
Imre Deak77d22dc2014-03-05 16:20:52 +02005325 return mask;
5326}
5327
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005328static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5329{
5330 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5332 enum intel_display_power_domain domain;
5333 unsigned long domains, new_domains, old_domains;
5334
5335 old_domains = intel_crtc->enabled_power_domains;
5336 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5337
5338 domains = new_domains & ~old_domains;
5339
5340 for_each_power_domain(domain, domains)
5341 intel_display_power_get(dev_priv, domain);
5342
5343 return old_domains & ~new_domains;
5344}
5345
5346static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5347 unsigned long domains)
5348{
5349 enum intel_display_power_domain domain;
5350
5351 for_each_power_domain(domain, domains)
5352 intel_display_power_put(dev_priv, domain);
5353}
5354
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005355static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005356{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005357 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005358 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005359 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005360 unsigned long put_domains[I915_MAX_PIPES] = {};
5361 struct drm_crtc_state *crtc_state;
5362 struct drm_crtc *crtc;
5363 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005364
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005365 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5366 if (needs_modeset(crtc->state))
5367 put_domains[to_intel_crtc(crtc)->pipe] =
5368 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005369 }
5370
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005371 if (dev_priv->display.modeset_commit_cdclk &&
5372 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5373 dev_priv->display.modeset_commit_cdclk(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005374
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005375 for (i = 0; i < I915_MAX_PIPES; i++)
5376 if (put_domains[i])
5377 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005378}
5379
Mika Kaholaadafdc62015-08-18 14:36:59 +03005380static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5381{
5382 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5383
5384 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5385 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5386 return max_cdclk_freq;
5387 else if (IS_CHERRYVIEW(dev_priv))
5388 return max_cdclk_freq*95/100;
5389 else if (INTEL_INFO(dev_priv)->gen < 4)
5390 return 2*max_cdclk_freq*90/100;
5391 else
5392 return max_cdclk_freq*90/100;
5393}
5394
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005395static void intel_update_max_cdclk(struct drm_device *dev)
5396{
5397 struct drm_i915_private *dev_priv = dev->dev_private;
5398
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005399 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005400 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5401
5402 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5403 dev_priv->max_cdclk_freq = 675000;
5404 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5405 dev_priv->max_cdclk_freq = 540000;
5406 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5407 dev_priv->max_cdclk_freq = 450000;
5408 else
5409 dev_priv->max_cdclk_freq = 337500;
5410 } else if (IS_BROADWELL(dev)) {
5411 /*
5412 * FIXME with extra cooling we can allow
5413 * 540 MHz for ULX and 675 Mhz for ULT.
5414 * How can we know if extra cooling is
5415 * available? PCI ID, VTB, something else?
5416 */
5417 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5418 dev_priv->max_cdclk_freq = 450000;
5419 else if (IS_BDW_ULX(dev))
5420 dev_priv->max_cdclk_freq = 450000;
5421 else if (IS_BDW_ULT(dev))
5422 dev_priv->max_cdclk_freq = 540000;
5423 else
5424 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005425 } else if (IS_CHERRYVIEW(dev)) {
5426 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005427 } else if (IS_VALLEYVIEW(dev)) {
5428 dev_priv->max_cdclk_freq = 400000;
5429 } else {
5430 /* otherwise assume cdclk is fixed */
5431 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5432 }
5433
Mika Kaholaadafdc62015-08-18 14:36:59 +03005434 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5435
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005436 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5437 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005438
5439 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5440 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005441}
5442
5443static void intel_update_cdclk(struct drm_device *dev)
5444{
5445 struct drm_i915_private *dev_priv = dev->dev_private;
5446
5447 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5448 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5449 dev_priv->cdclk_freq);
5450
5451 /*
5452 * Program the gmbus_freq based on the cdclk frequency.
5453 * BSpec erroneously claims we should aim for 4MHz, but
5454 * in fact 1MHz is the correct frequency.
5455 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005456 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005457 /*
5458 * Program the gmbus_freq based on the cdclk frequency.
5459 * BSpec erroneously claims we should aim for 4MHz, but
5460 * in fact 1MHz is the correct frequency.
5461 */
5462 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5463 }
5464
5465 if (dev_priv->max_cdclk_freq == 0)
5466 intel_update_max_cdclk(dev);
5467}
5468
Damien Lespiau70d0c572015-06-04 18:21:29 +01005469static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305470{
5471 struct drm_i915_private *dev_priv = dev->dev_private;
5472 uint32_t divider;
5473 uint32_t ratio;
5474 uint32_t current_freq;
5475 int ret;
5476
5477 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5478 switch (frequency) {
5479 case 144000:
5480 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5481 ratio = BXT_DE_PLL_RATIO(60);
5482 break;
5483 case 288000:
5484 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5485 ratio = BXT_DE_PLL_RATIO(60);
5486 break;
5487 case 384000:
5488 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5489 ratio = BXT_DE_PLL_RATIO(60);
5490 break;
5491 case 576000:
5492 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5493 ratio = BXT_DE_PLL_RATIO(60);
5494 break;
5495 case 624000:
5496 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5497 ratio = BXT_DE_PLL_RATIO(65);
5498 break;
5499 case 19200:
5500 /*
5501 * Bypass frequency with DE PLL disabled. Init ratio, divider
5502 * to suppress GCC warning.
5503 */
5504 ratio = 0;
5505 divider = 0;
5506 break;
5507 default:
5508 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5509
5510 return;
5511 }
5512
5513 mutex_lock(&dev_priv->rps.hw_lock);
5514 /* Inform power controller of upcoming frequency change */
5515 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5516 0x80000000);
5517 mutex_unlock(&dev_priv->rps.hw_lock);
5518
5519 if (ret) {
5520 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5521 ret, frequency);
5522 return;
5523 }
5524
5525 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5526 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5527 current_freq = current_freq * 500 + 1000;
5528
5529 /*
5530 * DE PLL has to be disabled when
5531 * - setting to 19.2MHz (bypass, PLL isn't used)
5532 * - before setting to 624MHz (PLL needs toggling)
5533 * - before setting to any frequency from 624MHz (PLL needs toggling)
5534 */
5535 if (frequency == 19200 || frequency == 624000 ||
5536 current_freq == 624000) {
5537 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5538 /* Timeout 200us */
5539 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5540 1))
5541 DRM_ERROR("timout waiting for DE PLL unlock\n");
5542 }
5543
5544 if (frequency != 19200) {
5545 uint32_t val;
5546
5547 val = I915_READ(BXT_DE_PLL_CTL);
5548 val &= ~BXT_DE_PLL_RATIO_MASK;
5549 val |= ratio;
5550 I915_WRITE(BXT_DE_PLL_CTL, val);
5551
5552 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5553 /* Timeout 200us */
5554 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5555 DRM_ERROR("timeout waiting for DE PLL lock\n");
5556
5557 val = I915_READ(CDCLK_CTL);
5558 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5559 val |= divider;
5560 /*
5561 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5562 * enable otherwise.
5563 */
5564 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5565 if (frequency >= 500000)
5566 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5567
5568 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5569 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5570 val |= (frequency - 1000) / 500;
5571 I915_WRITE(CDCLK_CTL, val);
5572 }
5573
5574 mutex_lock(&dev_priv->rps.hw_lock);
5575 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5576 DIV_ROUND_UP(frequency, 25000));
5577 mutex_unlock(&dev_priv->rps.hw_lock);
5578
5579 if (ret) {
5580 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5581 ret, frequency);
5582 return;
5583 }
5584
Damien Lespiaua47871b2015-06-04 18:21:34 +01005585 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305586}
5587
5588void broxton_init_cdclk(struct drm_device *dev)
5589{
5590 struct drm_i915_private *dev_priv = dev->dev_private;
5591 uint32_t val;
5592
5593 /*
5594 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5595 * or else the reset will hang because there is no PCH to respond.
5596 * Move the handshake programming to initialization sequence.
5597 * Previously was left up to BIOS.
5598 */
5599 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5600 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5601 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5602
5603 /* Enable PG1 for cdclk */
5604 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5605
5606 /* check if cd clock is enabled */
5607 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5608 DRM_DEBUG_KMS("Display already initialized\n");
5609 return;
5610 }
5611
5612 /*
5613 * FIXME:
5614 * - The initial CDCLK needs to be read from VBT.
5615 * Need to make this change after VBT has changes for BXT.
5616 * - check if setting the max (or any) cdclk freq is really necessary
5617 * here, it belongs to modeset time
5618 */
5619 broxton_set_cdclk(dev, 624000);
5620
5621 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005622 POSTING_READ(DBUF_CTL);
5623
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305624 udelay(10);
5625
5626 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5627 DRM_ERROR("DBuf power enable timeout!\n");
5628}
5629
5630void broxton_uninit_cdclk(struct drm_device *dev)
5631{
5632 struct drm_i915_private *dev_priv = dev->dev_private;
5633
5634 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005635 POSTING_READ(DBUF_CTL);
5636
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305637 udelay(10);
5638
5639 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5640 DRM_ERROR("DBuf power disable timeout!\n");
5641
5642 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5643 broxton_set_cdclk(dev, 19200);
5644
5645 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5646}
5647
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005648static const struct skl_cdclk_entry {
5649 unsigned int freq;
5650 unsigned int vco;
5651} skl_cdclk_frequencies[] = {
5652 { .freq = 308570, .vco = 8640 },
5653 { .freq = 337500, .vco = 8100 },
5654 { .freq = 432000, .vco = 8640 },
5655 { .freq = 450000, .vco = 8100 },
5656 { .freq = 540000, .vco = 8100 },
5657 { .freq = 617140, .vco = 8640 },
5658 { .freq = 675000, .vco = 8100 },
5659};
5660
5661static unsigned int skl_cdclk_decimal(unsigned int freq)
5662{
5663 return (freq - 1000) / 500;
5664}
5665
5666static unsigned int skl_cdclk_get_vco(unsigned int freq)
5667{
5668 unsigned int i;
5669
5670 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5671 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5672
5673 if (e->freq == freq)
5674 return e->vco;
5675 }
5676
5677 return 8100;
5678}
5679
5680static void
5681skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5682{
5683 unsigned int min_freq;
5684 u32 val;
5685
5686 /* select the minimum CDCLK before enabling DPLL 0 */
5687 val = I915_READ(CDCLK_CTL);
5688 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5689 val |= CDCLK_FREQ_337_308;
5690
5691 if (required_vco == 8640)
5692 min_freq = 308570;
5693 else
5694 min_freq = 337500;
5695
5696 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5697
5698 I915_WRITE(CDCLK_CTL, val);
5699 POSTING_READ(CDCLK_CTL);
5700
5701 /*
5702 * We always enable DPLL0 with the lowest link rate possible, but still
5703 * taking into account the VCO required to operate the eDP panel at the
5704 * desired frequency. The usual DP link rates operate with a VCO of
5705 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5706 * The modeset code is responsible for the selection of the exact link
5707 * rate later on, with the constraint of choosing a frequency that
5708 * works with required_vco.
5709 */
5710 val = I915_READ(DPLL_CTRL1);
5711
5712 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5713 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5714 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5715 if (required_vco == 8640)
5716 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5717 SKL_DPLL0);
5718 else
5719 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5720 SKL_DPLL0);
5721
5722 I915_WRITE(DPLL_CTRL1, val);
5723 POSTING_READ(DPLL_CTRL1);
5724
5725 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5726
5727 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5728 DRM_ERROR("DPLL0 not locked\n");
5729}
5730
5731static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5732{
5733 int ret;
5734 u32 val;
5735
5736 /* inform PCU we want to change CDCLK */
5737 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5738 mutex_lock(&dev_priv->rps.hw_lock);
5739 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5740 mutex_unlock(&dev_priv->rps.hw_lock);
5741
5742 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5743}
5744
5745static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5746{
5747 unsigned int i;
5748
5749 for (i = 0; i < 15; i++) {
5750 if (skl_cdclk_pcu_ready(dev_priv))
5751 return true;
5752 udelay(10);
5753 }
5754
5755 return false;
5756}
5757
5758static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5759{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005760 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005761 u32 freq_select, pcu_ack;
5762
5763 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5764
5765 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5766 DRM_ERROR("failed to inform PCU about cdclk change\n");
5767 return;
5768 }
5769
5770 /* set CDCLK_CTL */
5771 switch(freq) {
5772 case 450000:
5773 case 432000:
5774 freq_select = CDCLK_FREQ_450_432;
5775 pcu_ack = 1;
5776 break;
5777 case 540000:
5778 freq_select = CDCLK_FREQ_540;
5779 pcu_ack = 2;
5780 break;
5781 case 308570:
5782 case 337500:
5783 default:
5784 freq_select = CDCLK_FREQ_337_308;
5785 pcu_ack = 0;
5786 break;
5787 case 617140:
5788 case 675000:
5789 freq_select = CDCLK_FREQ_675_617;
5790 pcu_ack = 3;
5791 break;
5792 }
5793
5794 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5795 POSTING_READ(CDCLK_CTL);
5796
5797 /* inform PCU of the change */
5798 mutex_lock(&dev_priv->rps.hw_lock);
5799 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5800 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005801
5802 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005803}
5804
5805void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5806{
5807 /* disable DBUF power */
5808 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5809 POSTING_READ(DBUF_CTL);
5810
5811 udelay(10);
5812
5813 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5814 DRM_ERROR("DBuf power disable timeout\n");
5815
Imre Deakab96c1ee2015-11-04 19:24:18 +02005816 /* disable DPLL0 */
5817 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5818 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5819 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005820}
5821
5822void skl_init_cdclk(struct drm_i915_private *dev_priv)
5823{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005824 unsigned int required_vco;
5825
Gary Wang39d9b852015-08-28 16:40:34 +08005826 /* DPLL0 not enabled (happens on early BIOS versions) */
5827 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5828 /* enable DPLL0 */
5829 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5830 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005831 }
5832
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005833 /* set CDCLK to the frequency the BIOS chose */
5834 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5835
5836 /* enable DBUF power */
5837 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5838 POSTING_READ(DBUF_CTL);
5839
5840 udelay(10);
5841
5842 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5843 DRM_ERROR("DBuf power enable timeout\n");
5844}
5845
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305846int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5847{
5848 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5849 uint32_t cdctl = I915_READ(CDCLK_CTL);
5850 int freq = dev_priv->skl_boot_cdclk;
5851
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305852 /*
5853 * check if the pre-os intialized the display
5854 * There is SWF18 scratchpad register defined which is set by the
5855 * pre-os which can be used by the OS drivers to check the status
5856 */
5857 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5858 goto sanitize;
5859
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305860 /* Is PLL enabled and locked ? */
5861 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5862 goto sanitize;
5863
5864 /* DPLL okay; verify the cdclock
5865 *
5866 * Noticed in some instances that the freq selection is correct but
5867 * decimal part is programmed wrong from BIOS where pre-os does not
5868 * enable display. Verify the same as well.
5869 */
5870 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5871 /* All well; nothing to sanitize */
5872 return false;
5873sanitize:
5874 /*
5875 * As of now initialize with max cdclk till
5876 * we get dynamic cdclk support
5877 * */
5878 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5879 skl_init_cdclk(dev_priv);
5880
5881 /* we did have to sanitize */
5882 return true;
5883}
5884
Jesse Barnes30a970c2013-11-04 13:48:12 -08005885/* Adjust CDclk dividers to allow high res or save power if possible */
5886static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5887{
5888 struct drm_i915_private *dev_priv = dev->dev_private;
5889 u32 val, cmd;
5890
Vandana Kannan164dfd22014-11-24 13:37:41 +05305891 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5892 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005893
Ville Syrjälädfcab172014-06-13 13:37:47 +03005894 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005895 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005896 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897 cmd = 1;
5898 else
5899 cmd = 0;
5900
5901 mutex_lock(&dev_priv->rps.hw_lock);
5902 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5903 val &= ~DSPFREQGUAR_MASK;
5904 val |= (cmd << DSPFREQGUAR_SHIFT);
5905 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5906 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5907 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5908 50)) {
5909 DRM_ERROR("timed out waiting for CDclk change\n");
5910 }
5911 mutex_unlock(&dev_priv->rps.hw_lock);
5912
Ville Syrjälä54433e92015-05-26 20:42:31 +03005913 mutex_lock(&dev_priv->sb_lock);
5914
Ville Syrjälädfcab172014-06-13 13:37:47 +03005915 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005916 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005917
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005918 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005919
Jesse Barnes30a970c2013-11-04 13:48:12 -08005920 /* adjust cdclk divider */
5921 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005922 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005923 val |= divider;
5924 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005925
5926 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005927 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005928 50))
5929 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005930 }
5931
Jesse Barnes30a970c2013-11-04 13:48:12 -08005932 /* adjust self-refresh exit latency value */
5933 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5934 val &= ~0x7f;
5935
5936 /*
5937 * For high bandwidth configs, we set a higher latency in the bunit
5938 * so that the core display fetch happens in time to avoid underruns.
5939 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005940 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005941 val |= 4500 / 250; /* 4.5 usec */
5942 else
5943 val |= 3000 / 250; /* 3.0 usec */
5944 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005945
Ville Syrjäläa5805162015-05-26 20:42:30 +03005946 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005947
Ville Syrjäläb6283052015-06-03 15:45:07 +03005948 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005949}
5950
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005951static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5952{
5953 struct drm_i915_private *dev_priv = dev->dev_private;
5954 u32 val, cmd;
5955
Vandana Kannan164dfd22014-11-24 13:37:41 +05305956 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5957 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005958
5959 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005960 case 333333:
5961 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005962 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005963 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005964 break;
5965 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005966 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005967 return;
5968 }
5969
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005970 /*
5971 * Specs are full of misinformation, but testing on actual
5972 * hardware has shown that we just need to write the desired
5973 * CCK divider into the Punit register.
5974 */
5975 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5976
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005977 mutex_lock(&dev_priv->rps.hw_lock);
5978 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5979 val &= ~DSPFREQGUAR_MASK_CHV;
5980 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5981 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5982 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5983 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5984 50)) {
5985 DRM_ERROR("timed out waiting for CDclk change\n");
5986 }
5987 mutex_unlock(&dev_priv->rps.hw_lock);
5988
Ville Syrjäläb6283052015-06-03 15:45:07 +03005989 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005990}
5991
Jesse Barnes30a970c2013-11-04 13:48:12 -08005992static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5993 int max_pixclk)
5994{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005995 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005996 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005997
Jesse Barnes30a970c2013-11-04 13:48:12 -08005998 /*
5999 * Really only a few cases to deal with, as only 4 CDclks are supported:
6000 * 200MHz
6001 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006002 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006003 * 400MHz (VLV only)
6004 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6005 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006006 *
6007 * We seem to get an unstable or solid color picture at 200MHz.
6008 * Not sure what's wrong. For now use 200MHz only when all pipes
6009 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006010 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006011 if (!IS_CHERRYVIEW(dev_priv) &&
6012 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006013 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006014 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006015 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006016 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006017 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006018 else
6019 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006020}
6021
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306022static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6023 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006024{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306025 /*
6026 * FIXME:
6027 * - remove the guardband, it's not needed on BXT
6028 * - set 19.2MHz bypass frequency if there are no active pipes
6029 */
6030 if (max_pixclk > 576000*9/10)
6031 return 624000;
6032 else if (max_pixclk > 384000*9/10)
6033 return 576000;
6034 else if (max_pixclk > 288000*9/10)
6035 return 384000;
6036 else if (max_pixclk > 144000*9/10)
6037 return 288000;
6038 else
6039 return 144000;
6040}
6041
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006042/* Compute the max pixel clock for new configuration. Uses atomic state if
6043 * that's non-NULL, look at current state otherwise. */
6044static int intel_mode_max_pixclk(struct drm_device *dev,
6045 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006046{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006047 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6048 struct drm_i915_private *dev_priv = dev->dev_private;
6049 struct drm_crtc *crtc;
6050 struct drm_crtc_state *crtc_state;
6051 unsigned max_pixclk = 0, i;
6052 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006053
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006054 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6055 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006056
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006057 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6058 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006059
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006060 if (crtc_state->enable)
6061 pixclk = crtc_state->adjusted_mode.crtc_clock;
6062
6063 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006064 }
6065
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006066 if (!intel_state->active_crtcs)
6067 return 0;
6068
6069 for_each_pipe(dev_priv, pipe)
6070 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6071
Jesse Barnes30a970c2013-11-04 13:48:12 -08006072 return max_pixclk;
6073}
6074
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006075static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006076{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006077 struct drm_device *dev = state->dev;
6078 struct drm_i915_private *dev_priv = dev->dev_private;
6079 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006080 struct intel_atomic_state *intel_state =
6081 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006082
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006083 if (max_pixclk < 0)
6084 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006085
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006086 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006087 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306088
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006089 if (!intel_state->active_crtcs)
6090 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6091
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006092 return 0;
6093}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006094
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006095static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6096{
6097 struct drm_device *dev = state->dev;
6098 struct drm_i915_private *dev_priv = dev->dev_private;
6099 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006100 struct intel_atomic_state *intel_state =
6101 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006102
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006103 if (max_pixclk < 0)
6104 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006105
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006106 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006107 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006108
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006109 if (!intel_state->active_crtcs)
6110 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6111
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006112 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006113}
6114
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006115static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6116{
6117 unsigned int credits, default_credits;
6118
6119 if (IS_CHERRYVIEW(dev_priv))
6120 default_credits = PFI_CREDIT(12);
6121 else
6122 default_credits = PFI_CREDIT(8);
6123
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006124 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006125 /* CHV suggested value is 31 or 63 */
6126 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006127 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006128 else
6129 credits = PFI_CREDIT(15);
6130 } else {
6131 credits = default_credits;
6132 }
6133
6134 /*
6135 * WA - write default credits before re-programming
6136 * FIXME: should we also set the resend bit here?
6137 */
6138 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6139 default_credits);
6140
6141 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6142 credits | PFI_CREDIT_RESEND);
6143
6144 /*
6145 * FIXME is this guaranteed to clear
6146 * immediately or should we poll for it?
6147 */
6148 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6149}
6150
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006151static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006152{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006153 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006154 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006155 struct intel_atomic_state *old_intel_state =
6156 to_intel_atomic_state(old_state);
6157 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006158
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006159 /*
6160 * FIXME: We can end up here with all power domains off, yet
6161 * with a CDCLK frequency other than the minimum. To account
6162 * for this take the PIPE-A power domain, which covers the HW
6163 * blocks needed for the following programming. This can be
6164 * removed once it's guaranteed that we get here either with
6165 * the minimum CDCLK set, or the required power domains
6166 * enabled.
6167 */
6168 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006169
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006170 if (IS_CHERRYVIEW(dev))
6171 cherryview_set_cdclk(dev, req_cdclk);
6172 else
6173 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006174
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006175 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006176
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006177 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006178}
6179
Jesse Barnes89b667f2013-04-18 14:51:36 -07006180static void valleyview_crtc_enable(struct drm_crtc *crtc)
6181{
6182 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006183 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6185 struct intel_encoder *encoder;
6186 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006187
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006188 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006189 return;
6190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006191 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306192 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006193
6194 intel_set_pipe_timings(intel_crtc);
6195
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006196 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6197 struct drm_i915_private *dev_priv = dev->dev_private;
6198
6199 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6200 I915_WRITE(CHV_CANVAS(pipe), 0);
6201 }
6202
Daniel Vetter5b18e572014-04-24 23:55:06 +02006203 i9xx_set_pipeconf(intel_crtc);
6204
Jesse Barnes89b667f2013-04-18 14:51:36 -07006205 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006206
Daniel Vettera72e4c92014-09-30 10:56:47 +02006207 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006208
Jesse Barnes89b667f2013-04-18 14:51:36 -07006209 for_each_encoder_on_crtc(dev, crtc, encoder)
6210 if (encoder->pre_pll_enable)
6211 encoder->pre_pll_enable(encoder);
6212
Jani Nikulaa65347b2015-11-27 12:21:46 +02006213 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006214 if (IS_CHERRYVIEW(dev)) {
6215 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006216 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006217 } else {
6218 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006219 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006220 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006221 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006222
6223 for_each_encoder_on_crtc(dev, crtc, encoder)
6224 if (encoder->pre_enable)
6225 encoder->pre_enable(encoder);
6226
Jesse Barnes2dd24552013-04-25 12:55:01 -07006227 i9xx_pfit_enable(intel_crtc);
6228
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006229 intel_crtc_load_lut(crtc);
6230
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006231 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006232
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006233 assert_vblank_disabled(crtc);
6234 drm_crtc_vblank_on(crtc);
6235
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006236 for_each_encoder_on_crtc(dev, crtc, encoder)
6237 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006238}
6239
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006240static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6241{
6242 struct drm_device *dev = crtc->base.dev;
6243 struct drm_i915_private *dev_priv = dev->dev_private;
6244
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006245 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6246 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006247}
6248
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006249static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006250{
6251 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006252 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006254 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006255 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006256
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006257 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006258 return;
6259
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006260 i9xx_set_pll_dividers(intel_crtc);
6261
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006262 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306263 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006264
6265 intel_set_pipe_timings(intel_crtc);
6266
Daniel Vetter5b18e572014-04-24 23:55:06 +02006267 i9xx_set_pipeconf(intel_crtc);
6268
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006269 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006270
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006271 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006272 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006273
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006274 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006275 if (encoder->pre_enable)
6276 encoder->pre_enable(encoder);
6277
Daniel Vetterf6736a12013-06-05 13:34:30 +02006278 i9xx_enable_pll(intel_crtc);
6279
Jesse Barnes2dd24552013-04-25 12:55:01 -07006280 i9xx_pfit_enable(intel_crtc);
6281
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006282 intel_crtc_load_lut(crtc);
6283
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006284 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006285 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006286
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006287 assert_vblank_disabled(crtc);
6288 drm_crtc_vblank_on(crtc);
6289
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006290 for_each_encoder_on_crtc(dev, crtc, encoder)
6291 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006292}
6293
Daniel Vetter87476d62013-04-11 16:29:06 +02006294static void i9xx_pfit_disable(struct intel_crtc *crtc)
6295{
6296 struct drm_device *dev = crtc->base.dev;
6297 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006298
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006299 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006300 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006301
6302 assert_pipe_disabled(dev_priv, crtc->pipe);
6303
Daniel Vetter328d8e82013-05-08 10:36:31 +02006304 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6305 I915_READ(PFIT_CONTROL));
6306 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006307}
6308
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006309static void i9xx_crtc_disable(struct drm_crtc *crtc)
6310{
6311 struct drm_device *dev = crtc->dev;
6312 struct drm_i915_private *dev_priv = dev->dev_private;
6313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006314 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006315 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006316
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006317 /*
6318 * On gen2 planes are double buffered but the pipe isn't, so we must
6319 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006320 * We also need to wait on all gmch platforms because of the
6321 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006322 */
Imre Deak564ed192014-06-13 14:54:21 +03006323 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006324
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006325 for_each_encoder_on_crtc(dev, crtc, encoder)
6326 encoder->disable(encoder);
6327
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006328 drm_crtc_vblank_off(crtc);
6329 assert_vblank_disabled(crtc);
6330
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006331 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006332
Daniel Vetter87476d62013-04-11 16:29:06 +02006333 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006334
Jesse Barnes89b667f2013-04-18 14:51:36 -07006335 for_each_encoder_on_crtc(dev, crtc, encoder)
6336 if (encoder->post_disable)
6337 encoder->post_disable(encoder);
6338
Jani Nikulaa65347b2015-11-27 12:21:46 +02006339 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006340 if (IS_CHERRYVIEW(dev))
6341 chv_disable_pll(dev_priv, pipe);
6342 else if (IS_VALLEYVIEW(dev))
6343 vlv_disable_pll(dev_priv, pipe);
6344 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006345 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006346 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006347
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006348 for_each_encoder_on_crtc(dev, crtc, encoder)
6349 if (encoder->post_pll_disable)
6350 encoder->post_pll_disable(encoder);
6351
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006352 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006353 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006354}
6355
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006356static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006357{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006359 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006360 enum intel_display_power_domain domain;
6361 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006362
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006363 if (!intel_crtc->active)
6364 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006365
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006366 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006367 WARN_ON(intel_crtc->unpin_work);
6368
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006369 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006370
6371 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6372 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006373 }
6374
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006375 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006376 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006377 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006378 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006379 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006380
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006381 domains = intel_crtc->enabled_power_domains;
6382 for_each_power_domain(domain, domains)
6383 intel_display_power_put(dev_priv, domain);
6384 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006385
6386 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6387 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006388}
6389
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006390/*
6391 * turn all crtc's off, but do not adjust state
6392 * This has to be paired with a call to intel_modeset_setup_hw_state.
6393 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006394int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006395{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006396 struct drm_mode_config *config = &dev->mode_config;
6397 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6398 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006399 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006400 unsigned crtc_mask = 0;
6401 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006402
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006403 if (WARN_ON(!ctx))
6404 return 0;
6405
6406 lockdep_assert_held(&ctx->ww_ctx);
6407 state = drm_atomic_state_alloc(dev);
6408 if (WARN_ON(!state))
6409 return -ENOMEM;
6410
6411 state->acquire_ctx = ctx;
6412 state->allow_modeset = true;
6413
6414 for_each_crtc(dev, crtc) {
6415 struct drm_crtc_state *crtc_state =
6416 drm_atomic_get_crtc_state(state, crtc);
6417
6418 ret = PTR_ERR_OR_ZERO(crtc_state);
6419 if (ret)
6420 goto free;
6421
6422 if (!crtc_state->active)
6423 continue;
6424
6425 crtc_state->active = false;
6426 crtc_mask |= 1 << drm_crtc_index(crtc);
6427 }
6428
6429 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006430 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006431
6432 if (!ret) {
6433 for_each_crtc(dev, crtc)
6434 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6435 crtc->state->active = true;
6436
6437 return ret;
6438 }
6439 }
6440
6441free:
6442 if (ret)
6443 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6444 drm_atomic_state_free(state);
6445 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006446}
6447
Chris Wilsonea5b2132010-08-04 13:50:23 +01006448void intel_encoder_destroy(struct drm_encoder *encoder)
6449{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006450 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006451
Chris Wilsonea5b2132010-08-04 13:50:23 +01006452 drm_encoder_cleanup(encoder);
6453 kfree(intel_encoder);
6454}
6455
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006456/* Cross check the actual hw state with our own modeset state tracking (and it's
6457 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006458static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006459{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006460 struct drm_crtc *crtc = connector->base.state->crtc;
6461
6462 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6463 connector->base.base.id,
6464 connector->base.name);
6465
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006466 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006467 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006468 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006469
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006470 I915_STATE_WARN(!crtc,
6471 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006472
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006473 if (!crtc)
6474 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006475
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006476 I915_STATE_WARN(!crtc->state->active,
6477 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006478
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006479 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006480 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006481
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006482 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006483 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006484
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006485 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006486 "attached encoder crtc differs from connector crtc\n");
6487 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006488 I915_STATE_WARN(crtc && crtc->state->active,
6489 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006490 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6491 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006492 }
6493}
6494
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006495int intel_connector_init(struct intel_connector *connector)
6496{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006497 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006498
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006499 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006500 return -ENOMEM;
6501
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006502 return 0;
6503}
6504
6505struct intel_connector *intel_connector_alloc(void)
6506{
6507 struct intel_connector *connector;
6508
6509 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6510 if (!connector)
6511 return NULL;
6512
6513 if (intel_connector_init(connector) < 0) {
6514 kfree(connector);
6515 return NULL;
6516 }
6517
6518 return connector;
6519}
6520
Daniel Vetterf0947c32012-07-02 13:10:34 +02006521/* Simple connector->get_hw_state implementation for encoders that support only
6522 * one connector and no cloning and hence the encoder state determines the state
6523 * of the connector. */
6524bool intel_connector_get_hw_state(struct intel_connector *connector)
6525{
Daniel Vetter24929352012-07-02 20:28:59 +02006526 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006527 struct intel_encoder *encoder = connector->encoder;
6528
6529 return encoder->get_hw_state(encoder, &pipe);
6530}
6531
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006532static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006533{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006534 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6535 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006536
6537 return 0;
6538}
6539
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006540static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006541 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006542{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006543 struct drm_atomic_state *state = pipe_config->base.state;
6544 struct intel_crtc *other_crtc;
6545 struct intel_crtc_state *other_crtc_state;
6546
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006547 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6548 pipe_name(pipe), pipe_config->fdi_lanes);
6549 if (pipe_config->fdi_lanes > 4) {
6550 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6551 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006552 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006553 }
6554
Paulo Zanonibafb6552013-11-02 21:07:44 -07006555 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006556 if (pipe_config->fdi_lanes > 2) {
6557 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6558 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006559 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006560 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006561 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006562 }
6563 }
6564
6565 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006566 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006567
6568 /* Ivybridge 3 pipe is really complicated */
6569 switch (pipe) {
6570 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006571 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006572 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006573 if (pipe_config->fdi_lanes <= 2)
6574 return 0;
6575
6576 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6577 other_crtc_state =
6578 intel_atomic_get_crtc_state(state, other_crtc);
6579 if (IS_ERR(other_crtc_state))
6580 return PTR_ERR(other_crtc_state);
6581
6582 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006583 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6584 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006585 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006586 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006587 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006588 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006589 if (pipe_config->fdi_lanes > 2) {
6590 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6591 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006592 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006593 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006594
6595 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6596 other_crtc_state =
6597 intel_atomic_get_crtc_state(state, other_crtc);
6598 if (IS_ERR(other_crtc_state))
6599 return PTR_ERR(other_crtc_state);
6600
6601 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006602 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006603 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006604 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006605 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006606 default:
6607 BUG();
6608 }
6609}
6610
Daniel Vettere29c22c2013-02-21 00:00:16 +01006611#define RETRY 1
6612static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006613 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006614{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006615 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006616 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006617 int lane, link_bw, fdi_dotclock, ret;
6618 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006619
Daniel Vettere29c22c2013-02-21 00:00:16 +01006620retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006621 /* FDI is a binary signal running at ~2.7GHz, encoding
6622 * each output octet as 10 bits. The actual frequency
6623 * is stored as a divider into a 100MHz clock, and the
6624 * mode pixel clock is stored in units of 1KHz.
6625 * Hence the bw of each lane in terms of the mode signal
6626 * is:
6627 */
6628 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6629
Damien Lespiau241bfc32013-09-25 16:45:37 +01006630 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006631
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006632 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006633 pipe_config->pipe_bpp);
6634
6635 pipe_config->fdi_lanes = lane;
6636
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006637 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006638 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006639
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006640 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6641 intel_crtc->pipe, pipe_config);
6642 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006643 pipe_config->pipe_bpp -= 2*3;
6644 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6645 pipe_config->pipe_bpp);
6646 needs_recompute = true;
6647 pipe_config->bw_constrained = true;
6648
6649 goto retry;
6650 }
6651
6652 if (needs_recompute)
6653 return RETRY;
6654
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006655 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006656}
6657
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006658static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6659 struct intel_crtc_state *pipe_config)
6660{
6661 if (pipe_config->pipe_bpp > 24)
6662 return false;
6663
6664 /* HSW can handle pixel rate up to cdclk? */
6665 if (IS_HASWELL(dev_priv->dev))
6666 return true;
6667
6668 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006669 * We compare against max which means we must take
6670 * the increased cdclk requirement into account when
6671 * calculating the new cdclk.
6672 *
6673 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006674 */
6675 return ilk_pipe_pixel_rate(pipe_config) <=
6676 dev_priv->max_cdclk_freq * 95 / 100;
6677}
6678
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006679static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006680 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006681{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006682 struct drm_device *dev = crtc->base.dev;
6683 struct drm_i915_private *dev_priv = dev->dev_private;
6684
Jani Nikulad330a952014-01-21 11:24:25 +02006685 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006686 hsw_crtc_supports_ips(crtc) &&
6687 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006688}
6689
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006690static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6691{
6692 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6693
6694 /* GDG double wide on either pipe, otherwise pipe A only */
6695 return INTEL_INFO(dev_priv)->gen < 4 &&
6696 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6697}
6698
Daniel Vettera43f6e02013-06-07 23:10:32 +02006699static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006700 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006701{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006702 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006703 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006704 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006705
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006706 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006707 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006708 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006709
6710 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006711 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006712 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006713 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006714 if (intel_crtc_supports_double_wide(crtc) &&
6715 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006716 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006717 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006718 }
6719
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006720 if (adjusted_mode->crtc_clock > clock_limit) {
6721 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6722 adjusted_mode->crtc_clock, clock_limit,
6723 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006724 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006725 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006726 }
Chris Wilson89749352010-09-12 18:25:19 +01006727
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006728 /*
6729 * Pipe horizontal size must be even in:
6730 * - DVO ganged mode
6731 * - LVDS dual channel mode
6732 * - Double wide pipe
6733 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006734 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006735 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6736 pipe_config->pipe_src_w &= ~1;
6737
Damien Lespiau8693a822013-05-03 18:48:11 +01006738 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6739 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006740 */
6741 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006742 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006743 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006744
Damien Lespiauf5adf942013-06-24 18:29:34 +01006745 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006746 hsw_compute_ips_config(crtc, pipe_config);
6747
Daniel Vetter877d48d2013-04-19 11:24:43 +02006748 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006749 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006750
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006751 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006752}
6753
Ville Syrjälä1652d192015-03-31 14:12:01 +03006754static int skylake_get_display_clock_speed(struct drm_device *dev)
6755{
6756 struct drm_i915_private *dev_priv = to_i915(dev);
6757 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6758 uint32_t cdctl = I915_READ(CDCLK_CTL);
6759 uint32_t linkrate;
6760
Damien Lespiau414355a2015-06-04 18:21:31 +01006761 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006762 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006763
6764 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6765 return 540000;
6766
6767 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006768 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006769
Damien Lespiau71cd8422015-04-30 16:39:17 +01006770 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6771 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006772 /* vco 8640 */
6773 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6774 case CDCLK_FREQ_450_432:
6775 return 432000;
6776 case CDCLK_FREQ_337_308:
6777 return 308570;
6778 case CDCLK_FREQ_675_617:
6779 return 617140;
6780 default:
6781 WARN(1, "Unknown cd freq selection\n");
6782 }
6783 } else {
6784 /* vco 8100 */
6785 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6786 case CDCLK_FREQ_450_432:
6787 return 450000;
6788 case CDCLK_FREQ_337_308:
6789 return 337500;
6790 case CDCLK_FREQ_675_617:
6791 return 675000;
6792 default:
6793 WARN(1, "Unknown cd freq selection\n");
6794 }
6795 }
6796
6797 /* error case, do as if DPLL0 isn't enabled */
6798 return 24000;
6799}
6800
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006801static int broxton_get_display_clock_speed(struct drm_device *dev)
6802{
6803 struct drm_i915_private *dev_priv = to_i915(dev);
6804 uint32_t cdctl = I915_READ(CDCLK_CTL);
6805 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6806 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6807 int cdclk;
6808
6809 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6810 return 19200;
6811
6812 cdclk = 19200 * pll_ratio / 2;
6813
6814 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6815 case BXT_CDCLK_CD2X_DIV_SEL_1:
6816 return cdclk; /* 576MHz or 624MHz */
6817 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6818 return cdclk * 2 / 3; /* 384MHz */
6819 case BXT_CDCLK_CD2X_DIV_SEL_2:
6820 return cdclk / 2; /* 288MHz */
6821 case BXT_CDCLK_CD2X_DIV_SEL_4:
6822 return cdclk / 4; /* 144MHz */
6823 }
6824
6825 /* error case, do as if DE PLL isn't enabled */
6826 return 19200;
6827}
6828
Ville Syrjälä1652d192015-03-31 14:12:01 +03006829static int broadwell_get_display_clock_speed(struct drm_device *dev)
6830{
6831 struct drm_i915_private *dev_priv = dev->dev_private;
6832 uint32_t lcpll = I915_READ(LCPLL_CTL);
6833 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6834
6835 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6836 return 800000;
6837 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6838 return 450000;
6839 else if (freq == LCPLL_CLK_FREQ_450)
6840 return 450000;
6841 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6842 return 540000;
6843 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6844 return 337500;
6845 else
6846 return 675000;
6847}
6848
6849static int haswell_get_display_clock_speed(struct drm_device *dev)
6850{
6851 struct drm_i915_private *dev_priv = dev->dev_private;
6852 uint32_t lcpll = I915_READ(LCPLL_CTL);
6853 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6854
6855 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6856 return 800000;
6857 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6858 return 450000;
6859 else if (freq == LCPLL_CLK_FREQ_450)
6860 return 450000;
6861 else if (IS_HSW_ULT(dev))
6862 return 337500;
6863 else
6864 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006865}
6866
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006867static int valleyview_get_display_clock_speed(struct drm_device *dev)
6868{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006869 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6870 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006871}
6872
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006873static int ilk_get_display_clock_speed(struct drm_device *dev)
6874{
6875 return 450000;
6876}
6877
Jesse Barnese70236a2009-09-21 10:42:27 -07006878static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006879{
Jesse Barnese70236a2009-09-21 10:42:27 -07006880 return 400000;
6881}
Jesse Barnes79e53942008-11-07 14:24:08 -08006882
Jesse Barnese70236a2009-09-21 10:42:27 -07006883static int i915_get_display_clock_speed(struct drm_device *dev)
6884{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006885 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006886}
Jesse Barnes79e53942008-11-07 14:24:08 -08006887
Jesse Barnese70236a2009-09-21 10:42:27 -07006888static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6889{
6890 return 200000;
6891}
Jesse Barnes79e53942008-11-07 14:24:08 -08006892
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006893static int pnv_get_display_clock_speed(struct drm_device *dev)
6894{
6895 u16 gcfgc = 0;
6896
6897 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6898
6899 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6900 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006901 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006902 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006903 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006904 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006905 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006906 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6907 return 200000;
6908 default:
6909 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6910 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006911 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006912 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006913 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006914 }
6915}
6916
Jesse Barnese70236a2009-09-21 10:42:27 -07006917static int i915gm_get_display_clock_speed(struct drm_device *dev)
6918{
6919 u16 gcfgc = 0;
6920
6921 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6922
6923 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006924 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006925 else {
6926 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6927 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006928 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006929 default:
6930 case GC_DISPLAY_CLOCK_190_200_MHZ:
6931 return 190000;
6932 }
6933 }
6934}
Jesse Barnes79e53942008-11-07 14:24:08 -08006935
Jesse Barnese70236a2009-09-21 10:42:27 -07006936static int i865_get_display_clock_speed(struct drm_device *dev)
6937{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006938 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006939}
6940
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006941static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006942{
6943 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006944
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006945 /*
6946 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6947 * encoding is different :(
6948 * FIXME is this the right way to detect 852GM/852GMV?
6949 */
6950 if (dev->pdev->revision == 0x1)
6951 return 133333;
6952
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006953 pci_bus_read_config_word(dev->pdev->bus,
6954 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6955
Jesse Barnese70236a2009-09-21 10:42:27 -07006956 /* Assume that the hardware is in the high speed state. This
6957 * should be the default.
6958 */
6959 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6960 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006961 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006962 case GC_CLOCK_100_200:
6963 return 200000;
6964 case GC_CLOCK_166_250:
6965 return 250000;
6966 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006967 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006968 case GC_CLOCK_133_266:
6969 case GC_CLOCK_133_266_2:
6970 case GC_CLOCK_166_266:
6971 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006972 }
6973
6974 /* Shouldn't happen */
6975 return 0;
6976}
6977
6978static int i830_get_display_clock_speed(struct drm_device *dev)
6979{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006980 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006981}
6982
Ville Syrjälä34edce22015-05-22 11:22:33 +03006983static unsigned int intel_hpll_vco(struct drm_device *dev)
6984{
6985 struct drm_i915_private *dev_priv = dev->dev_private;
6986 static const unsigned int blb_vco[8] = {
6987 [0] = 3200000,
6988 [1] = 4000000,
6989 [2] = 5333333,
6990 [3] = 4800000,
6991 [4] = 6400000,
6992 };
6993 static const unsigned int pnv_vco[8] = {
6994 [0] = 3200000,
6995 [1] = 4000000,
6996 [2] = 5333333,
6997 [3] = 4800000,
6998 [4] = 2666667,
6999 };
7000 static const unsigned int cl_vco[8] = {
7001 [0] = 3200000,
7002 [1] = 4000000,
7003 [2] = 5333333,
7004 [3] = 6400000,
7005 [4] = 3333333,
7006 [5] = 3566667,
7007 [6] = 4266667,
7008 };
7009 static const unsigned int elk_vco[8] = {
7010 [0] = 3200000,
7011 [1] = 4000000,
7012 [2] = 5333333,
7013 [3] = 4800000,
7014 };
7015 static const unsigned int ctg_vco[8] = {
7016 [0] = 3200000,
7017 [1] = 4000000,
7018 [2] = 5333333,
7019 [3] = 6400000,
7020 [4] = 2666667,
7021 [5] = 4266667,
7022 };
7023 const unsigned int *vco_table;
7024 unsigned int vco;
7025 uint8_t tmp = 0;
7026
7027 /* FIXME other chipsets? */
7028 if (IS_GM45(dev))
7029 vco_table = ctg_vco;
7030 else if (IS_G4X(dev))
7031 vco_table = elk_vco;
7032 else if (IS_CRESTLINE(dev))
7033 vco_table = cl_vco;
7034 else if (IS_PINEVIEW(dev))
7035 vco_table = pnv_vco;
7036 else if (IS_G33(dev))
7037 vco_table = blb_vco;
7038 else
7039 return 0;
7040
7041 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7042
7043 vco = vco_table[tmp & 0x7];
7044 if (vco == 0)
7045 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7046 else
7047 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7048
7049 return vco;
7050}
7051
7052static int gm45_get_display_clock_speed(struct drm_device *dev)
7053{
7054 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7055 uint16_t tmp = 0;
7056
7057 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7058
7059 cdclk_sel = (tmp >> 12) & 0x1;
7060
7061 switch (vco) {
7062 case 2666667:
7063 case 4000000:
7064 case 5333333:
7065 return cdclk_sel ? 333333 : 222222;
7066 case 3200000:
7067 return cdclk_sel ? 320000 : 228571;
7068 default:
7069 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7070 return 222222;
7071 }
7072}
7073
7074static int i965gm_get_display_clock_speed(struct drm_device *dev)
7075{
7076 static const uint8_t div_3200[] = { 16, 10, 8 };
7077 static const uint8_t div_4000[] = { 20, 12, 10 };
7078 static const uint8_t div_5333[] = { 24, 16, 14 };
7079 const uint8_t *div_table;
7080 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7081 uint16_t tmp = 0;
7082
7083 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7084
7085 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7086
7087 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7088 goto fail;
7089
7090 switch (vco) {
7091 case 3200000:
7092 div_table = div_3200;
7093 break;
7094 case 4000000:
7095 div_table = div_4000;
7096 break;
7097 case 5333333:
7098 div_table = div_5333;
7099 break;
7100 default:
7101 goto fail;
7102 }
7103
7104 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7105
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007106fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007107 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7108 return 200000;
7109}
7110
7111static int g33_get_display_clock_speed(struct drm_device *dev)
7112{
7113 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7114 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7115 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7116 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7117 const uint8_t *div_table;
7118 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7119 uint16_t tmp = 0;
7120
7121 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7122
7123 cdclk_sel = (tmp >> 4) & 0x7;
7124
7125 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7126 goto fail;
7127
7128 switch (vco) {
7129 case 3200000:
7130 div_table = div_3200;
7131 break;
7132 case 4000000:
7133 div_table = div_4000;
7134 break;
7135 case 4800000:
7136 div_table = div_4800;
7137 break;
7138 case 5333333:
7139 div_table = div_5333;
7140 break;
7141 default:
7142 goto fail;
7143 }
7144
7145 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7146
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007147fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007148 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7149 return 190476;
7150}
7151
Zhenyu Wang2c072452009-06-05 15:38:42 +08007152static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007153intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007154{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007155 while (*num > DATA_LINK_M_N_MASK ||
7156 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007157 *num >>= 1;
7158 *den >>= 1;
7159 }
7160}
7161
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007162static void compute_m_n(unsigned int m, unsigned int n,
7163 uint32_t *ret_m, uint32_t *ret_n)
7164{
7165 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7166 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7167 intel_reduce_m_n_ratio(ret_m, ret_n);
7168}
7169
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007170void
7171intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7172 int pixel_clock, int link_clock,
7173 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007174{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007175 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007176
7177 compute_m_n(bits_per_pixel * pixel_clock,
7178 link_clock * nlanes * 8,
7179 &m_n->gmch_m, &m_n->gmch_n);
7180
7181 compute_m_n(pixel_clock, link_clock,
7182 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007183}
7184
Chris Wilsona7615032011-01-12 17:04:08 +00007185static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7186{
Jani Nikulad330a952014-01-21 11:24:25 +02007187 if (i915.panel_use_ssc >= 0)
7188 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007189 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007190 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007191}
7192
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007193static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7194 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007195{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007196 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007197 struct drm_i915_private *dev_priv = dev->dev_private;
7198 int refclk;
7199
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007200 WARN_ON(!crtc_state->base.state);
7201
Wayne Boyer666a4532015-12-09 12:29:35 -08007202 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007203 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007204 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007205 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007206 refclk = dev_priv->vbt.lvds_ssc_freq;
7207 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007208 } else if (!IS_GEN2(dev)) {
7209 refclk = 96000;
7210 } else {
7211 refclk = 48000;
7212 }
7213
7214 return refclk;
7215}
7216
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007217static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007218{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007219 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007220}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007221
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007222static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7223{
7224 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007225}
7226
Daniel Vetterf47709a2013-03-28 10:42:02 +01007227static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007228 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007229 intel_clock_t *reduced_clock)
7230{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007231 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007232 u32 fp, fp2 = 0;
7233
7234 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007235 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007236 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007237 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007238 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007239 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007240 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007241 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007242 }
7243
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007244 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007245
Daniel Vetterf47709a2013-03-28 10:42:02 +01007246 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007247 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007248 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007249 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007250 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007251 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007252 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007253 }
7254}
7255
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007256static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7257 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258{
7259 u32 reg_val;
7260
7261 /*
7262 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7263 * and set it to a reasonable value instead.
7264 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007265 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007266 reg_val &= 0xffffff00;
7267 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007268 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007269
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007270 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007271 reg_val &= 0x8cffffff;
7272 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007273 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007274
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007275 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007276 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007277 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007278
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007279 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007280 reg_val &= 0x00ffffff;
7281 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007282 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007283}
7284
Daniel Vetterb5518422013-05-03 11:49:48 +02007285static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7286 struct intel_link_m_n *m_n)
7287{
7288 struct drm_device *dev = crtc->base.dev;
7289 struct drm_i915_private *dev_priv = dev->dev_private;
7290 int pipe = crtc->pipe;
7291
Daniel Vettere3b95f12013-05-03 11:49:49 +02007292 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7293 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7294 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7295 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007296}
7297
7298static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007299 struct intel_link_m_n *m_n,
7300 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007301{
7302 struct drm_device *dev = crtc->base.dev;
7303 struct drm_i915_private *dev_priv = dev->dev_private;
7304 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007305 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007306
7307 if (INTEL_INFO(dev)->gen >= 5) {
7308 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7309 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7310 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7311 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007312 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7313 * for gen < 8) and if DRRS is supported (to make sure the
7314 * registers are not unnecessarily accessed).
7315 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307316 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007317 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007318 I915_WRITE(PIPE_DATA_M2(transcoder),
7319 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7320 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7321 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7322 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7323 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007324 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007325 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7326 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7327 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7328 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007329 }
7330}
7331
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307332void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007333{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307334 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7335
7336 if (m_n == M1_N1) {
7337 dp_m_n = &crtc->config->dp_m_n;
7338 dp_m2_n2 = &crtc->config->dp_m2_n2;
7339 } else if (m_n == M2_N2) {
7340
7341 /*
7342 * M2_N2 registers are not supported. Hence m2_n2 divider value
7343 * needs to be programmed into M1_N1.
7344 */
7345 dp_m_n = &crtc->config->dp_m2_n2;
7346 } else {
7347 DRM_ERROR("Unsupported divider value\n");
7348 return;
7349 }
7350
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007351 if (crtc->config->has_pch_encoder)
7352 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007353 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307354 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007355}
7356
Daniel Vetter251ac862015-06-18 10:30:24 +02007357static void vlv_compute_dpll(struct intel_crtc *crtc,
7358 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007359{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007360 u32 dpll, dpll_md;
7361
7362 /*
7363 * Enable DPIO clock input. We should never disable the reference
7364 * clock for pipe B, since VGA hotplug / manual detection depends
7365 * on it.
7366 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007367 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7368 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007369 /* We should never disable this, set it here for state tracking */
7370 if (crtc->pipe == PIPE_B)
7371 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7372 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007373 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007374
Ville Syrjäläd288f652014-10-28 13:20:22 +02007375 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007376 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007377 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007378}
7379
Ville Syrjäläd288f652014-10-28 13:20:22 +02007380static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007381 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007382{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007383 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007384 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007385 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007386 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007387 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007388 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007389
Ville Syrjäläa5805162015-05-26 20:42:30 +03007390 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007391
Ville Syrjäläd288f652014-10-28 13:20:22 +02007392 bestn = pipe_config->dpll.n;
7393 bestm1 = pipe_config->dpll.m1;
7394 bestm2 = pipe_config->dpll.m2;
7395 bestp1 = pipe_config->dpll.p1;
7396 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007397
Jesse Barnes89b667f2013-04-18 14:51:36 -07007398 /* See eDP HDMI DPIO driver vbios notes doc */
7399
7400 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007401 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007402 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007403
7404 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007405 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007406
7407 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007408 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007409 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007410 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007411
7412 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007413 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007414
7415 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007416 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7417 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7418 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007419 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007420
7421 /*
7422 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7423 * but we don't support that).
7424 * Note: don't use the DAC post divider as it seems unstable.
7425 */
7426 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007427 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007428
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007429 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007430 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007431
Jesse Barnes89b667f2013-04-18 14:51:36 -07007432 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007433 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007434 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7435 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007436 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007437 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007438 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007439 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007440 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007441
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007442 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007443 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007444 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007445 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007446 0x0df40000);
7447 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007448 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007449 0x0df70000);
7450 } else { /* HDMI or VGA */
7451 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007452 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007453 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007454 0x0df70000);
7455 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007456 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007457 0x0df40000);
7458 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007459
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007460 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007461 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007462 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7463 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007464 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007465 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007466
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007467 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007468 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007469}
7470
Daniel Vetter251ac862015-06-18 10:30:24 +02007471static void chv_compute_dpll(struct intel_crtc *crtc,
7472 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007473{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007474 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7475 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007476 DPLL_VCO_ENABLE;
7477 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007478 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007479
Ville Syrjäläd288f652014-10-28 13:20:22 +02007480 pipe_config->dpll_hw_state.dpll_md =
7481 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007482}
7483
Ville Syrjäläd288f652014-10-28 13:20:22 +02007484static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007485 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007486{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007487 struct drm_device *dev = crtc->base.dev;
7488 struct drm_i915_private *dev_priv = dev->dev_private;
7489 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007490 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007491 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307492 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007493 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307494 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307495 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007496
Ville Syrjäläd288f652014-10-28 13:20:22 +02007497 bestn = pipe_config->dpll.n;
7498 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7499 bestm1 = pipe_config->dpll.m1;
7500 bestm2 = pipe_config->dpll.m2 >> 22;
7501 bestp1 = pipe_config->dpll.p1;
7502 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307503 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307504 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307505 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007506
7507 /*
7508 * Enable Refclk and SSC
7509 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007510 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007511 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007512
Ville Syrjäläa5805162015-05-26 20:42:30 +03007513 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007514
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007515 /* p1 and p2 divider */
7516 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7517 5 << DPIO_CHV_S1_DIV_SHIFT |
7518 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7519 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7520 1 << DPIO_CHV_K_DIV_SHIFT);
7521
7522 /* Feedback post-divider - m2 */
7523 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7524
7525 /* Feedback refclk divider - n and m1 */
7526 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7527 DPIO_CHV_M1_DIV_BY_2 |
7528 1 << DPIO_CHV_N_DIV_SHIFT);
7529
7530 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007531 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007532
7533 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307534 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7535 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7536 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7537 if (bestm2_frac)
7538 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7539 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007540
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307541 /* Program digital lock detect threshold */
7542 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7543 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7544 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7545 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7546 if (!bestm2_frac)
7547 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7548 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7549
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007550 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307551 if (vco == 5400000) {
7552 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7553 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7554 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7555 tribuf_calcntr = 0x9;
7556 } else if (vco <= 6200000) {
7557 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7558 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7559 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7560 tribuf_calcntr = 0x9;
7561 } else if (vco <= 6480000) {
7562 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7563 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7564 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7565 tribuf_calcntr = 0x8;
7566 } else {
7567 /* Not supported. Apply the same limits as in the max case */
7568 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7569 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7570 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7571 tribuf_calcntr = 0;
7572 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007573 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7574
Ville Syrjälä968040b2015-03-11 22:52:08 +02007575 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307576 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7577 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7578 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7579
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007580 /* AFC Recal */
7581 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7582 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7583 DPIO_AFC_RECAL);
7584
Ville Syrjäläa5805162015-05-26 20:42:30 +03007585 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007586}
7587
Ville Syrjäläd288f652014-10-28 13:20:22 +02007588/**
7589 * vlv_force_pll_on - forcibly enable just the PLL
7590 * @dev_priv: i915 private structure
7591 * @pipe: pipe PLL to enable
7592 * @dpll: PLL configuration
7593 *
7594 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7595 * in cases where we need the PLL enabled even when @pipe is not going to
7596 * be enabled.
7597 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007598int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7599 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007600{
7601 struct intel_crtc *crtc =
7602 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007603 struct intel_crtc_state *pipe_config;
7604
7605 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7606 if (!pipe_config)
7607 return -ENOMEM;
7608
7609 pipe_config->base.crtc = &crtc->base;
7610 pipe_config->pixel_multiplier = 1;
7611 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007612
7613 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007614 chv_compute_dpll(crtc, pipe_config);
7615 chv_prepare_pll(crtc, pipe_config);
7616 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007617 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007618 vlv_compute_dpll(crtc, pipe_config);
7619 vlv_prepare_pll(crtc, pipe_config);
7620 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007621 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007622
7623 kfree(pipe_config);
7624
7625 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007626}
7627
7628/**
7629 * vlv_force_pll_off - forcibly disable just the PLL
7630 * @dev_priv: i915 private structure
7631 * @pipe: pipe PLL to disable
7632 *
7633 * Disable the PLL for @pipe. To be used in cases where we need
7634 * the PLL enabled even when @pipe is not going to be enabled.
7635 */
7636void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7637{
7638 if (IS_CHERRYVIEW(dev))
7639 chv_disable_pll(to_i915(dev), pipe);
7640 else
7641 vlv_disable_pll(to_i915(dev), pipe);
7642}
7643
Daniel Vetter251ac862015-06-18 10:30:24 +02007644static void i9xx_compute_dpll(struct intel_crtc *crtc,
7645 struct intel_crtc_state *crtc_state,
7646 intel_clock_t *reduced_clock,
7647 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007648{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007649 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007650 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007651 u32 dpll;
7652 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007653 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007654
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007655 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307656
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007657 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7658 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007659
7660 dpll = DPLL_VGA_MODE_DIS;
7661
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007662 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007663 dpll |= DPLLB_MODE_LVDS;
7664 else
7665 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007666
Daniel Vetteref1b4602013-06-01 17:17:04 +02007667 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007668 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007669 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007670 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007671
7672 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007673 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007674
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007675 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007676 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007677
7678 /* compute bitmask from p1 value */
7679 if (IS_PINEVIEW(dev))
7680 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7681 else {
7682 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7683 if (IS_G4X(dev) && reduced_clock)
7684 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7685 }
7686 switch (clock->p2) {
7687 case 5:
7688 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7689 break;
7690 case 7:
7691 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7692 break;
7693 case 10:
7694 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7695 break;
7696 case 14:
7697 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7698 break;
7699 }
7700 if (INTEL_INFO(dev)->gen >= 4)
7701 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7702
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007703 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007704 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007705 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007706 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7707 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7708 else
7709 dpll |= PLL_REF_INPUT_DREFCLK;
7710
7711 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007712 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007713
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007714 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007715 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007716 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007717 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007718 }
7719}
7720
Daniel Vetter251ac862015-06-18 10:30:24 +02007721static void i8xx_compute_dpll(struct intel_crtc *crtc,
7722 struct intel_crtc_state *crtc_state,
7723 intel_clock_t *reduced_clock,
7724 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007725{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007726 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007727 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007728 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007729 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007730
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007731 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307732
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007733 dpll = DPLL_VGA_MODE_DIS;
7734
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007735 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007736 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7737 } else {
7738 if (clock->p1 == 2)
7739 dpll |= PLL_P1_DIVIDE_BY_TWO;
7740 else
7741 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7742 if (clock->p2 == 4)
7743 dpll |= PLL_P2_DIVIDE_BY_4;
7744 }
7745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007746 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007747 dpll |= DPLL_DVO_2X_MODE;
7748
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007749 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007750 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7751 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7752 else
7753 dpll |= PLL_REF_INPUT_DREFCLK;
7754
7755 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007756 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007757}
7758
Daniel Vetter8a654f32013-06-01 17:16:22 +02007759static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007760{
7761 struct drm_device *dev = intel_crtc->base.dev;
7762 struct drm_i915_private *dev_priv = dev->dev_private;
7763 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007764 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007765 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007766 uint32_t crtc_vtotal, crtc_vblank_end;
7767 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007768
7769 /* We need to be careful not to changed the adjusted mode, for otherwise
7770 * the hw state checker will get angry at the mismatch. */
7771 crtc_vtotal = adjusted_mode->crtc_vtotal;
7772 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007773
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007774 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007775 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007776 crtc_vtotal -= 1;
7777 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007778
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007779 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007780 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7781 else
7782 vsyncshift = adjusted_mode->crtc_hsync_start -
7783 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007784 if (vsyncshift < 0)
7785 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007786 }
7787
7788 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007789 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007790
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007791 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007792 (adjusted_mode->crtc_hdisplay - 1) |
7793 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007794 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007795 (adjusted_mode->crtc_hblank_start - 1) |
7796 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007797 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007798 (adjusted_mode->crtc_hsync_start - 1) |
7799 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7800
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007801 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007802 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007803 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007804 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007805 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007806 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007807 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007808 (adjusted_mode->crtc_vsync_start - 1) |
7809 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7810
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007811 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7812 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7813 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7814 * bits. */
7815 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7816 (pipe == PIPE_B || pipe == PIPE_C))
7817 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7818
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007819 /* pipesrc controls the size that is scaled from, which should
7820 * always be the user's requested size.
7821 */
7822 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007823 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7824 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007825}
7826
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007827static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007828 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007829{
7830 struct drm_device *dev = crtc->base.dev;
7831 struct drm_i915_private *dev_priv = dev->dev_private;
7832 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7833 uint32_t tmp;
7834
7835 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007836 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7837 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007838 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007839 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7840 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007841 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007842 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7843 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007844
7845 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007846 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7847 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007848 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007849 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7850 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007851 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007852 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7853 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007854
7855 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007856 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7857 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7858 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007859 }
7860
7861 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007862 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7863 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7864
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007865 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7866 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007867}
7868
Daniel Vetterf6a83282014-02-11 15:28:57 -08007869void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007870 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007871{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007872 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7873 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7874 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7875 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007876
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007877 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7878 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7879 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7880 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007881
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007882 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007883 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007884
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007885 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7886 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007887
7888 mode->hsync = drm_mode_hsync(mode);
7889 mode->vrefresh = drm_mode_vrefresh(mode);
7890 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007891}
7892
Daniel Vetter84b046f2013-02-19 18:48:54 +01007893static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7894{
7895 struct drm_device *dev = intel_crtc->base.dev;
7896 struct drm_i915_private *dev_priv = dev->dev_private;
7897 uint32_t pipeconf;
7898
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007899 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007900
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007901 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7902 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7903 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007904
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007905 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007906 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007907
Daniel Vetterff9ce462013-04-24 14:57:17 +02007908 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007909 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007910 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007911 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007912 pipeconf |= PIPECONF_DITHER_EN |
7913 PIPECONF_DITHER_TYPE_SP;
7914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007915 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007916 case 18:
7917 pipeconf |= PIPECONF_6BPC;
7918 break;
7919 case 24:
7920 pipeconf |= PIPECONF_8BPC;
7921 break;
7922 case 30:
7923 pipeconf |= PIPECONF_10BPC;
7924 break;
7925 default:
7926 /* Case prevented by intel_choose_pipe_bpp_dither. */
7927 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007928 }
7929 }
7930
7931 if (HAS_PIPE_CXSR(dev)) {
7932 if (intel_crtc->lowfreq_avail) {
7933 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7934 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7935 } else {
7936 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007937 }
7938 }
7939
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007940 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007941 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007942 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007943 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7944 else
7945 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7946 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007947 pipeconf |= PIPECONF_PROGRESSIVE;
7948
Wayne Boyer666a4532015-12-09 12:29:35 -08007949 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7950 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007951 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007952
Daniel Vetter84b046f2013-02-19 18:48:54 +01007953 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7954 POSTING_READ(PIPECONF(intel_crtc->pipe));
7955}
7956
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007957static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7958 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007959{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007960 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007961 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007962 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007963 intel_clock_t clock;
7964 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007965 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007966 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007967 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007968 struct drm_connector_state *connector_state;
7969 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007970
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007971 memset(&crtc_state->dpll_hw_state, 0,
7972 sizeof(crtc_state->dpll_hw_state));
7973
Jani Nikulaa65347b2015-11-27 12:21:46 +02007974 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007975 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007976
Jani Nikulaa65347b2015-11-27 12:21:46 +02007977 for_each_connector_in_state(state, connector, connector_state, i) {
7978 if (connector_state->crtc == &crtc->base)
7979 num_connectors++;
7980 }
7981
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007982 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007983 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007984
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007985 /*
7986 * Returns a set of divisors for the desired target clock with
7987 * the given refclk, or FALSE. The returned values represent
7988 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7989 * 2) / p1 / p2.
7990 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007991 limit = intel_limit(crtc_state, refclk);
7992 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007993 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007994 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007995 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007996 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7997 return -EINVAL;
7998 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007999
Jani Nikulaf2335332013-09-13 11:03:09 +03008000 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008001 crtc_state->dpll.n = clock.n;
8002 crtc_state->dpll.m1 = clock.m1;
8003 crtc_state->dpll.m2 = clock.m2;
8004 crtc_state->dpll.p1 = clock.p1;
8005 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008006 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008007
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008008 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008009 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008010 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008011 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008012 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008013 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008014 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008015 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008016 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008017 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008018 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008019
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008020 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008021}
8022
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008023static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008024 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008025{
8026 struct drm_device *dev = crtc->base.dev;
8027 struct drm_i915_private *dev_priv = dev->dev_private;
8028 uint32_t tmp;
8029
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008030 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8031 return;
8032
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008033 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008034 if (!(tmp & PFIT_ENABLE))
8035 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008036
Daniel Vetter06922822013-07-11 13:35:40 +02008037 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008038 if (INTEL_INFO(dev)->gen < 4) {
8039 if (crtc->pipe != PIPE_B)
8040 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008041 } else {
8042 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8043 return;
8044 }
8045
Daniel Vetter06922822013-07-11 13:35:40 +02008046 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008047 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8048 if (INTEL_INFO(dev)->gen < 5)
8049 pipe_config->gmch_pfit.lvds_border_bits =
8050 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8051}
8052
Jesse Barnesacbec812013-09-20 11:29:32 -07008053static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008054 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008055{
8056 struct drm_device *dev = crtc->base.dev;
8057 struct drm_i915_private *dev_priv = dev->dev_private;
8058 int pipe = pipe_config->cpu_transcoder;
8059 intel_clock_t clock;
8060 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008061 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008062
Shobhit Kumarf573de52014-07-30 20:32:37 +05308063 /* In case of MIPI DPLL will not even be used */
8064 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8065 return;
8066
Ville Syrjäläa5805162015-05-26 20:42:30 +03008067 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008068 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008069 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008070
8071 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8072 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8073 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8074 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8075 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8076
Imre Deakdccbea32015-06-22 23:35:51 +03008077 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008078}
8079
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008080static void
8081i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8082 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008083{
8084 struct drm_device *dev = crtc->base.dev;
8085 struct drm_i915_private *dev_priv = dev->dev_private;
8086 u32 val, base, offset;
8087 int pipe = crtc->pipe, plane = crtc->plane;
8088 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008089 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008090 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008091 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008092
Damien Lespiau42a7b082015-02-05 19:35:13 +00008093 val = I915_READ(DSPCNTR(plane));
8094 if (!(val & DISPLAY_PLANE_ENABLE))
8095 return;
8096
Damien Lespiaud9806c92015-01-21 14:07:19 +00008097 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008098 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008099 DRM_DEBUG_KMS("failed to alloc fb\n");
8100 return;
8101 }
8102
Damien Lespiau1b842c82015-01-21 13:50:54 +00008103 fb = &intel_fb->base;
8104
Daniel Vetter18c52472015-02-10 17:16:09 +00008105 if (INTEL_INFO(dev)->gen >= 4) {
8106 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008107 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008108 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8109 }
8110 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008111
8112 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008113 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008114 fb->pixel_format = fourcc;
8115 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008116
8117 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008118 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008119 offset = I915_READ(DSPTILEOFF(plane));
8120 else
8121 offset = I915_READ(DSPLINOFF(plane));
8122 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8123 } else {
8124 base = I915_READ(DSPADDR(plane));
8125 }
8126 plane_config->base = base;
8127
8128 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008129 fb->width = ((val >> 16) & 0xfff) + 1;
8130 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008131
8132 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008133 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008134
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008135 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008136 fb->pixel_format,
8137 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008138
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008139 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008140
Damien Lespiau2844a922015-01-20 12:51:48 +00008141 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8142 pipe_name(pipe), plane, fb->width, fb->height,
8143 fb->bits_per_pixel, base, fb->pitches[0],
8144 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008145
Damien Lespiau2d140302015-02-05 17:22:18 +00008146 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008147}
8148
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008149static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008150 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008151{
8152 struct drm_device *dev = crtc->base.dev;
8153 struct drm_i915_private *dev_priv = dev->dev_private;
8154 int pipe = pipe_config->cpu_transcoder;
8155 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8156 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008157 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008158 int refclk = 100000;
8159
Ville Syrjäläa5805162015-05-26 20:42:30 +03008160 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008161 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8162 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8163 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8164 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008165 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008166 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008167
8168 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008169 clock.m2 = (pll_dw0 & 0xff) << 22;
8170 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8171 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008172 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8173 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8174 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8175
Imre Deakdccbea32015-06-22 23:35:51 +03008176 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008177}
8178
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008179static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008180 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008181{
8182 struct drm_device *dev = crtc->base.dev;
8183 struct drm_i915_private *dev_priv = dev->dev_private;
8184 uint32_t tmp;
8185
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008186 if (!intel_display_power_is_enabled(dev_priv,
8187 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008188 return false;
8189
Daniel Vettere143a212013-07-04 12:01:15 +02008190 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008191 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008192
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008193 tmp = I915_READ(PIPECONF(crtc->pipe));
8194 if (!(tmp & PIPECONF_ENABLE))
8195 return false;
8196
Wayne Boyer666a4532015-12-09 12:29:35 -08008197 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008198 switch (tmp & PIPECONF_BPC_MASK) {
8199 case PIPECONF_6BPC:
8200 pipe_config->pipe_bpp = 18;
8201 break;
8202 case PIPECONF_8BPC:
8203 pipe_config->pipe_bpp = 24;
8204 break;
8205 case PIPECONF_10BPC:
8206 pipe_config->pipe_bpp = 30;
8207 break;
8208 default:
8209 break;
8210 }
8211 }
8212
Wayne Boyer666a4532015-12-09 12:29:35 -08008213 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8214 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008215 pipe_config->limited_color_range = true;
8216
Ville Syrjälä282740f2013-09-04 18:30:03 +03008217 if (INTEL_INFO(dev)->gen < 4)
8218 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8219
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008220 intel_get_pipe_timings(crtc, pipe_config);
8221
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008222 i9xx_get_pfit_config(crtc, pipe_config);
8223
Daniel Vetter6c49f242013-06-06 12:45:25 +02008224 if (INTEL_INFO(dev)->gen >= 4) {
8225 tmp = I915_READ(DPLL_MD(crtc->pipe));
8226 pipe_config->pixel_multiplier =
8227 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8228 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008229 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008230 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8231 tmp = I915_READ(DPLL(crtc->pipe));
8232 pipe_config->pixel_multiplier =
8233 ((tmp & SDVO_MULTIPLIER_MASK)
8234 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8235 } else {
8236 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8237 * port and will be fixed up in the encoder->get_config
8238 * function. */
8239 pipe_config->pixel_multiplier = 1;
8240 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008241 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008242 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008243 /*
8244 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8245 * on 830. Filter it out here so that we don't
8246 * report errors due to that.
8247 */
8248 if (IS_I830(dev))
8249 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8250
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008251 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8252 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008253 } else {
8254 /* Mask out read-only status bits. */
8255 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8256 DPLL_PORTC_READY_MASK |
8257 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008258 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008259
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008260 if (IS_CHERRYVIEW(dev))
8261 chv_crtc_clock_get(crtc, pipe_config);
8262 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008263 vlv_crtc_clock_get(crtc, pipe_config);
8264 else
8265 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008266
Ville Syrjälä0f646142015-08-26 19:39:18 +03008267 /*
8268 * Normally the dotclock is filled in by the encoder .get_config()
8269 * but in case the pipe is enabled w/o any ports we need a sane
8270 * default.
8271 */
8272 pipe_config->base.adjusted_mode.crtc_clock =
8273 pipe_config->port_clock / pipe_config->pixel_multiplier;
8274
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008275 return true;
8276}
8277
Paulo Zanonidde86e22012-12-01 12:04:25 -02008278static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008279{
8280 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008281 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008282 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008283 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008284 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008285 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008286 bool has_ck505 = false;
8287 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008288
8289 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008290 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008291 switch (encoder->type) {
8292 case INTEL_OUTPUT_LVDS:
8293 has_panel = true;
8294 has_lvds = true;
8295 break;
8296 case INTEL_OUTPUT_EDP:
8297 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008298 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008299 has_cpu_edp = true;
8300 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008301 default:
8302 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008303 }
8304 }
8305
Keith Packard99eb6a02011-09-26 14:29:12 -07008306 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008307 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008308 can_ssc = has_ck505;
8309 } else {
8310 has_ck505 = false;
8311 can_ssc = true;
8312 }
8313
Imre Deak2de69052013-05-08 13:14:04 +03008314 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8315 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008316
8317 /* Ironlake: try to setup display ref clock before DPLL
8318 * enabling. This is only under driver's control after
8319 * PCH B stepping, previous chipset stepping should be
8320 * ignoring this setting.
8321 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008322 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008323
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008324 /* As we must carefully and slowly disable/enable each source in turn,
8325 * compute the final state we want first and check if we need to
8326 * make any changes at all.
8327 */
8328 final = val;
8329 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008330 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008331 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008332 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008333 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8334
8335 final &= ~DREF_SSC_SOURCE_MASK;
8336 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8337 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008338
Keith Packard199e5d72011-09-22 12:01:57 -07008339 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008340 final |= DREF_SSC_SOURCE_ENABLE;
8341
8342 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8343 final |= DREF_SSC1_ENABLE;
8344
8345 if (has_cpu_edp) {
8346 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8347 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8348 else
8349 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8350 } else
8351 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8352 } else {
8353 final |= DREF_SSC_SOURCE_DISABLE;
8354 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8355 }
8356
8357 if (final == val)
8358 return;
8359
8360 /* Always enable nonspread source */
8361 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8362
8363 if (has_ck505)
8364 val |= DREF_NONSPREAD_CK505_ENABLE;
8365 else
8366 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8367
8368 if (has_panel) {
8369 val &= ~DREF_SSC_SOURCE_MASK;
8370 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008371
Keith Packard199e5d72011-09-22 12:01:57 -07008372 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008373 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008374 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008375 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008376 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008377 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008378
8379 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008380 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008381 POSTING_READ(PCH_DREF_CONTROL);
8382 udelay(200);
8383
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008384 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008385
8386 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008387 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008388 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008389 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008390 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008391 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008392 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008393 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008394 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008395
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008396 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008397 POSTING_READ(PCH_DREF_CONTROL);
8398 udelay(200);
8399 } else {
8400 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8401
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008402 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008403
8404 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008405 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008406
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008407 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008408 POSTING_READ(PCH_DREF_CONTROL);
8409 udelay(200);
8410
8411 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008412 val &= ~DREF_SSC_SOURCE_MASK;
8413 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008414
8415 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008416 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008417
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008418 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008419 POSTING_READ(PCH_DREF_CONTROL);
8420 udelay(200);
8421 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008422
8423 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008424}
8425
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008426static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008427{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008428 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008429
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008430 tmp = I915_READ(SOUTH_CHICKEN2);
8431 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8432 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008433
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008434 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8435 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8436 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008437
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008438 tmp = I915_READ(SOUTH_CHICKEN2);
8439 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8440 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008441
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008442 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8443 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8444 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008445}
8446
8447/* WaMPhyProgramming:hsw */
8448static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8449{
8450 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008451
8452 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8453 tmp &= ~(0xFF << 24);
8454 tmp |= (0x12 << 24);
8455 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8456
Paulo Zanonidde86e22012-12-01 12:04:25 -02008457 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8458 tmp |= (1 << 11);
8459 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8460
8461 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8462 tmp |= (1 << 11);
8463 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8464
Paulo Zanonidde86e22012-12-01 12:04:25 -02008465 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8466 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8467 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8468
8469 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8470 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8471 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8472
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008473 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8474 tmp &= ~(7 << 13);
8475 tmp |= (5 << 13);
8476 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008477
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008478 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8479 tmp &= ~(7 << 13);
8480 tmp |= (5 << 13);
8481 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008482
8483 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8484 tmp &= ~0xFF;
8485 tmp |= 0x1C;
8486 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8487
8488 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8489 tmp &= ~0xFF;
8490 tmp |= 0x1C;
8491 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8492
8493 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8494 tmp &= ~(0xFF << 16);
8495 tmp |= (0x1C << 16);
8496 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8497
8498 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8499 tmp &= ~(0xFF << 16);
8500 tmp |= (0x1C << 16);
8501 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8502
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008503 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8504 tmp |= (1 << 27);
8505 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008506
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008507 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8508 tmp |= (1 << 27);
8509 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008510
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008511 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8512 tmp &= ~(0xF << 28);
8513 tmp |= (4 << 28);
8514 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008515
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008516 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8517 tmp &= ~(0xF << 28);
8518 tmp |= (4 << 28);
8519 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008520}
8521
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008522/* Implements 3 different sequences from BSpec chapter "Display iCLK
8523 * Programming" based on the parameters passed:
8524 * - Sequence to enable CLKOUT_DP
8525 * - Sequence to enable CLKOUT_DP without spread
8526 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8527 */
8528static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8529 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008530{
8531 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008532 uint32_t reg, tmp;
8533
8534 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8535 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008536 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008537 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008538
Ville Syrjäläa5805162015-05-26 20:42:30 +03008539 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008540
8541 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8542 tmp &= ~SBI_SSCCTL_DISABLE;
8543 tmp |= SBI_SSCCTL_PATHALT;
8544 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8545
8546 udelay(24);
8547
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008548 if (with_spread) {
8549 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8550 tmp &= ~SBI_SSCCTL_PATHALT;
8551 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008552
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008553 if (with_fdi) {
8554 lpt_reset_fdi_mphy(dev_priv);
8555 lpt_program_fdi_mphy(dev_priv);
8556 }
8557 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008558
Ville Syrjäläc2699522015-08-27 23:55:59 +03008559 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008560 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8561 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8562 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008563
Ville Syrjäläa5805162015-05-26 20:42:30 +03008564 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008565}
8566
Paulo Zanoni47701c32013-07-23 11:19:25 -03008567/* Sequence to disable CLKOUT_DP */
8568static void lpt_disable_clkout_dp(struct drm_device *dev)
8569{
8570 struct drm_i915_private *dev_priv = dev->dev_private;
8571 uint32_t reg, tmp;
8572
Ville Syrjäläa5805162015-05-26 20:42:30 +03008573 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008574
Ville Syrjäläc2699522015-08-27 23:55:59 +03008575 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008576 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8577 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8578 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8579
8580 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8581 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8582 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8583 tmp |= SBI_SSCCTL_PATHALT;
8584 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8585 udelay(32);
8586 }
8587 tmp |= SBI_SSCCTL_DISABLE;
8588 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8589 }
8590
Ville Syrjäläa5805162015-05-26 20:42:30 +03008591 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008592}
8593
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008594#define BEND_IDX(steps) ((50 + (steps)) / 5)
8595
8596static const uint16_t sscdivintphase[] = {
8597 [BEND_IDX( 50)] = 0x3B23,
8598 [BEND_IDX( 45)] = 0x3B23,
8599 [BEND_IDX( 40)] = 0x3C23,
8600 [BEND_IDX( 35)] = 0x3C23,
8601 [BEND_IDX( 30)] = 0x3D23,
8602 [BEND_IDX( 25)] = 0x3D23,
8603 [BEND_IDX( 20)] = 0x3E23,
8604 [BEND_IDX( 15)] = 0x3E23,
8605 [BEND_IDX( 10)] = 0x3F23,
8606 [BEND_IDX( 5)] = 0x3F23,
8607 [BEND_IDX( 0)] = 0x0025,
8608 [BEND_IDX( -5)] = 0x0025,
8609 [BEND_IDX(-10)] = 0x0125,
8610 [BEND_IDX(-15)] = 0x0125,
8611 [BEND_IDX(-20)] = 0x0225,
8612 [BEND_IDX(-25)] = 0x0225,
8613 [BEND_IDX(-30)] = 0x0325,
8614 [BEND_IDX(-35)] = 0x0325,
8615 [BEND_IDX(-40)] = 0x0425,
8616 [BEND_IDX(-45)] = 0x0425,
8617 [BEND_IDX(-50)] = 0x0525,
8618};
8619
8620/*
8621 * Bend CLKOUT_DP
8622 * steps -50 to 50 inclusive, in steps of 5
8623 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8624 * change in clock period = -(steps / 10) * 5.787 ps
8625 */
8626static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8627{
8628 uint32_t tmp;
8629 int idx = BEND_IDX(steps);
8630
8631 if (WARN_ON(steps % 5 != 0))
8632 return;
8633
8634 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8635 return;
8636
8637 mutex_lock(&dev_priv->sb_lock);
8638
8639 if (steps % 10 != 0)
8640 tmp = 0xAAAAAAAB;
8641 else
8642 tmp = 0x00000000;
8643 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8644
8645 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8646 tmp &= 0xffff0000;
8647 tmp |= sscdivintphase[idx];
8648 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8649
8650 mutex_unlock(&dev_priv->sb_lock);
8651}
8652
8653#undef BEND_IDX
8654
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008655static void lpt_init_pch_refclk(struct drm_device *dev)
8656{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008657 struct intel_encoder *encoder;
8658 bool has_vga = false;
8659
Damien Lespiaub2784e12014-08-05 11:29:37 +01008660 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008661 switch (encoder->type) {
8662 case INTEL_OUTPUT_ANALOG:
8663 has_vga = true;
8664 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008665 default:
8666 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008667 }
8668 }
8669
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008670 if (has_vga) {
8671 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008672 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008673 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008674 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008675 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008676}
8677
Paulo Zanonidde86e22012-12-01 12:04:25 -02008678/*
8679 * Initialize reference clocks when the driver loads
8680 */
8681void intel_init_pch_refclk(struct drm_device *dev)
8682{
8683 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8684 ironlake_init_pch_refclk(dev);
8685 else if (HAS_PCH_LPT(dev))
8686 lpt_init_pch_refclk(dev);
8687}
8688
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008689static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008690{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008691 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008692 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008693 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008694 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008695 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008696 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008697 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008698 bool is_lvds = false;
8699
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008700 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008701 if (connector_state->crtc != crtc_state->base.crtc)
8702 continue;
8703
8704 encoder = to_intel_encoder(connector_state->best_encoder);
8705
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008706 switch (encoder->type) {
8707 case INTEL_OUTPUT_LVDS:
8708 is_lvds = true;
8709 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008710 default:
8711 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008712 }
8713 num_connectors++;
8714 }
8715
8716 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008717 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008718 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008719 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008720 }
8721
8722 return 120000;
8723}
8724
Daniel Vetter6ff93602013-04-19 11:24:36 +02008725static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008726{
8727 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8729 int pipe = intel_crtc->pipe;
8730 uint32_t val;
8731
Daniel Vetter78114072013-06-13 00:54:57 +02008732 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008733
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008734 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008735 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008736 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008737 break;
8738 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008739 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008740 break;
8741 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008742 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008743 break;
8744 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008745 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008746 break;
8747 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008748 /* Case prevented by intel_choose_pipe_bpp_dither. */
8749 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008750 }
8751
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008752 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008753 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8754
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008755 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008756 val |= PIPECONF_INTERLACED_ILK;
8757 else
8758 val |= PIPECONF_PROGRESSIVE;
8759
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008760 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008761 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008762
Paulo Zanonic8203562012-09-12 10:06:29 -03008763 I915_WRITE(PIPECONF(pipe), val);
8764 POSTING_READ(PIPECONF(pipe));
8765}
8766
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008767/*
8768 * Set up the pipe CSC unit.
8769 *
8770 * Currently only full range RGB to limited range RGB conversion
8771 * is supported, but eventually this should handle various
8772 * RGB<->YCbCr scenarios as well.
8773 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008774static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008775{
8776 struct drm_device *dev = crtc->dev;
8777 struct drm_i915_private *dev_priv = dev->dev_private;
8778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8779 int pipe = intel_crtc->pipe;
8780 uint16_t coeff = 0x7800; /* 1.0 */
8781
8782 /*
8783 * TODO: Check what kind of values actually come out of the pipe
8784 * with these coeff/postoff values and adjust to get the best
8785 * accuracy. Perhaps we even need to take the bpc value into
8786 * consideration.
8787 */
8788
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008789 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008790 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8791
8792 /*
8793 * GY/GU and RY/RU should be the other way around according
8794 * to BSpec, but reality doesn't agree. Just set them up in
8795 * a way that results in the correct picture.
8796 */
8797 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8798 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8799
8800 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8801 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8802
8803 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8804 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8805
8806 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8807 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8808 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8809
8810 if (INTEL_INFO(dev)->gen > 6) {
8811 uint16_t postoff = 0;
8812
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008813 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008814 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008815
8816 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8817 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8818 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8819
8820 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8821 } else {
8822 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8823
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008824 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008825 mode |= CSC_BLACK_SCREEN_OFFSET;
8826
8827 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8828 }
8829}
8830
Daniel Vetter6ff93602013-04-19 11:24:36 +02008831static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008832{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008833 struct drm_device *dev = crtc->dev;
8834 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008836 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008837 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008838 uint32_t val;
8839
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008840 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008841
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008842 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008843 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8844
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008845 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008846 val |= PIPECONF_INTERLACED_ILK;
8847 else
8848 val |= PIPECONF_PROGRESSIVE;
8849
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008850 I915_WRITE(PIPECONF(cpu_transcoder), val);
8851 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008852
8853 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8854 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008855
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308856 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008857 val = 0;
8858
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008859 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008860 case 18:
8861 val |= PIPEMISC_DITHER_6_BPC;
8862 break;
8863 case 24:
8864 val |= PIPEMISC_DITHER_8_BPC;
8865 break;
8866 case 30:
8867 val |= PIPEMISC_DITHER_10_BPC;
8868 break;
8869 case 36:
8870 val |= PIPEMISC_DITHER_12_BPC;
8871 break;
8872 default:
8873 /* Case prevented by pipe_config_set_bpp. */
8874 BUG();
8875 }
8876
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008877 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008878 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8879
8880 I915_WRITE(PIPEMISC(pipe), val);
8881 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008882}
8883
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008884static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008885 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008886 intel_clock_t *clock,
8887 bool *has_reduced_clock,
8888 intel_clock_t *reduced_clock)
8889{
8890 struct drm_device *dev = crtc->dev;
8891 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008892 int refclk;
8893 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008894 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008895
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008896 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008897
8898 /*
8899 * Returns a set of divisors for the desired target clock with the given
8900 * refclk, or FALSE. The returned values represent the clock equation:
8901 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8902 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008903 limit = intel_limit(crtc_state, refclk);
8904 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008905 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008906 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008907 if (!ret)
8908 return false;
8909
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008910 return true;
8911}
8912
Paulo Zanonid4b19312012-11-29 11:29:32 -02008913int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8914{
8915 /*
8916 * Account for spread spectrum to avoid
8917 * oversubscribing the link. Max center spread
8918 * is 2.5%; use 5% for safety's sake.
8919 */
8920 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008921 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008922}
8923
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008924static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008925{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008926 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008927}
8928
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008929static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008930 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008931 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008932 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008933{
8934 struct drm_crtc *crtc = &intel_crtc->base;
8935 struct drm_device *dev = crtc->dev;
8936 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008937 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008938 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008939 struct drm_connector_state *connector_state;
8940 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008941 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008942 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008943 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008944
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008945 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008946 if (connector_state->crtc != crtc_state->base.crtc)
8947 continue;
8948
8949 encoder = to_intel_encoder(connector_state->best_encoder);
8950
8951 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008952 case INTEL_OUTPUT_LVDS:
8953 is_lvds = true;
8954 break;
8955 case INTEL_OUTPUT_SDVO:
8956 case INTEL_OUTPUT_HDMI:
8957 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008958 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008959 default:
8960 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008961 }
8962
8963 num_connectors++;
8964 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008965
Chris Wilsonc1858122010-12-03 21:35:48 +00008966 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008967 factor = 21;
8968 if (is_lvds) {
8969 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008970 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008971 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008972 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008973 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008974 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008975
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008976 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008977 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008978
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008979 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8980 *fp2 |= FP_CB_TUNE;
8981
Chris Wilson5eddb702010-09-11 13:48:45 +01008982 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008983
Eric Anholta07d6782011-03-30 13:01:08 -07008984 if (is_lvds)
8985 dpll |= DPLLB_MODE_LVDS;
8986 else
8987 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008988
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008989 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008990 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008991
8992 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008993 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008994 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008995 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008996
Eric Anholta07d6782011-03-30 13:01:08 -07008997 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008998 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008999 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009000 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009001
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009002 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009003 case 5:
9004 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9005 break;
9006 case 7:
9007 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9008 break;
9009 case 10:
9010 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9011 break;
9012 case 14:
9013 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9014 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009015 }
9016
Daniel Vetterb4c09f32013-04-30 14:01:42 +02009017 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009018 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009019 else
9020 dpll |= PLL_REF_INPUT_DREFCLK;
9021
Daniel Vetter959e16d2013-06-05 13:34:21 +02009022 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009023}
9024
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009025static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9026 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009027{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009028 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009029 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009030 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009031 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009032 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009033 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009034
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009035 memset(&crtc_state->dpll_hw_state, 0,
9036 sizeof(crtc_state->dpll_hw_state));
9037
Ville Syrjälä7905df22015-11-25 16:35:30 +02009038 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009039
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009040 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9041 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9042
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009043 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009044 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009045 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009046 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9047 return -EINVAL;
9048 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009049 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009050 if (!crtc_state->clock_set) {
9051 crtc_state->dpll.n = clock.n;
9052 crtc_state->dpll.m1 = clock.m1;
9053 crtc_state->dpll.m2 = clock.m2;
9054 crtc_state->dpll.p1 = clock.p1;
9055 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009056 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009057
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009058 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009059 if (crtc_state->has_pch_encoder) {
9060 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009061 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009062 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009063
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009064 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009065 &fp, &reduced_clock,
9066 has_reduced_clock ? &fp2 : NULL);
9067
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009068 crtc_state->dpll_hw_state.dpll = dpll;
9069 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009070 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009071 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009072 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009073 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009074
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009075 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009076 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009077 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009078 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009079 return -EINVAL;
9080 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009081 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009082
Rodrigo Viviab585de2015-03-24 12:40:09 -07009083 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009084 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009085 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009086 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009087
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009088 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009089}
9090
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009091static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9092 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009093{
9094 struct drm_device *dev = crtc->base.dev;
9095 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009096 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009097
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009098 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9099 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9100 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9101 & ~TU_SIZE_MASK;
9102 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9103 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9104 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9105}
9106
9107static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9108 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009109 struct intel_link_m_n *m_n,
9110 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009111{
9112 struct drm_device *dev = crtc->base.dev;
9113 struct drm_i915_private *dev_priv = dev->dev_private;
9114 enum pipe pipe = crtc->pipe;
9115
9116 if (INTEL_INFO(dev)->gen >= 5) {
9117 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9118 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9119 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9120 & ~TU_SIZE_MASK;
9121 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9122 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9123 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009124 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9125 * gen < 8) and if DRRS is supported (to make sure the
9126 * registers are not unnecessarily read).
9127 */
9128 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009129 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009130 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9131 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9132 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9133 & ~TU_SIZE_MASK;
9134 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9135 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9136 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9137 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009138 } else {
9139 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9140 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9141 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9142 & ~TU_SIZE_MASK;
9143 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9144 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9145 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9146 }
9147}
9148
9149void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009150 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009151{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009152 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009153 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9154 else
9155 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009156 &pipe_config->dp_m_n,
9157 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009158}
9159
Daniel Vetter72419202013-04-04 13:28:53 +02009160static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009161 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009162{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009163 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009164 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009165}
9166
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009167static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009168 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009169{
9170 struct drm_device *dev = crtc->base.dev;
9171 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009172 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9173 uint32_t ps_ctrl = 0;
9174 int id = -1;
9175 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009176
Chandra Kondurua1b22782015-04-07 15:28:45 -07009177 /* find scaler attached to this pipe */
9178 for (i = 0; i < crtc->num_scalers; i++) {
9179 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9180 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9181 id = i;
9182 pipe_config->pch_pfit.enabled = true;
9183 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9184 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9185 break;
9186 }
9187 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009188
Chandra Kondurua1b22782015-04-07 15:28:45 -07009189 scaler_state->scaler_id = id;
9190 if (id >= 0) {
9191 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9192 } else {
9193 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009194 }
9195}
9196
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009197static void
9198skylake_get_initial_plane_config(struct intel_crtc *crtc,
9199 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009200{
9201 struct drm_device *dev = crtc->base.dev;
9202 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009203 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009204 int pipe = crtc->pipe;
9205 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009206 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009207 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009208 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009209
Damien Lespiaud9806c92015-01-21 14:07:19 +00009210 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009211 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009212 DRM_DEBUG_KMS("failed to alloc fb\n");
9213 return;
9214 }
9215
Damien Lespiau1b842c82015-01-21 13:50:54 +00009216 fb = &intel_fb->base;
9217
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009218 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009219 if (!(val & PLANE_CTL_ENABLE))
9220 goto error;
9221
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009222 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9223 fourcc = skl_format_to_fourcc(pixel_format,
9224 val & PLANE_CTL_ORDER_RGBX,
9225 val & PLANE_CTL_ALPHA_MASK);
9226 fb->pixel_format = fourcc;
9227 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9228
Damien Lespiau40f46282015-02-27 11:15:21 +00009229 tiling = val & PLANE_CTL_TILED_MASK;
9230 switch (tiling) {
9231 case PLANE_CTL_TILED_LINEAR:
9232 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9233 break;
9234 case PLANE_CTL_TILED_X:
9235 plane_config->tiling = I915_TILING_X;
9236 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9237 break;
9238 case PLANE_CTL_TILED_Y:
9239 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9240 break;
9241 case PLANE_CTL_TILED_YF:
9242 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9243 break;
9244 default:
9245 MISSING_CASE(tiling);
9246 goto error;
9247 }
9248
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009249 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9250 plane_config->base = base;
9251
9252 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9253
9254 val = I915_READ(PLANE_SIZE(pipe, 0));
9255 fb->height = ((val >> 16) & 0xfff) + 1;
9256 fb->width = ((val >> 0) & 0x1fff) + 1;
9257
9258 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009259 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009260 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009261 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9262
9263 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009264 fb->pixel_format,
9265 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009266
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009267 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009268
9269 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9270 pipe_name(pipe), fb->width, fb->height,
9271 fb->bits_per_pixel, base, fb->pitches[0],
9272 plane_config->size);
9273
Damien Lespiau2d140302015-02-05 17:22:18 +00009274 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009275 return;
9276
9277error:
9278 kfree(fb);
9279}
9280
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009281static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009282 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009283{
9284 struct drm_device *dev = crtc->base.dev;
9285 struct drm_i915_private *dev_priv = dev->dev_private;
9286 uint32_t tmp;
9287
9288 tmp = I915_READ(PF_CTL(crtc->pipe));
9289
9290 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009291 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009292 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9293 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009294
9295 /* We currently do not free assignements of panel fitters on
9296 * ivb/hsw (since we don't use the higher upscaling modes which
9297 * differentiates them) so just WARN about this case for now. */
9298 if (IS_GEN7(dev)) {
9299 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9300 PF_PIPE_SEL_IVB(crtc->pipe));
9301 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009302 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009303}
9304
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009305static void
9306ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9307 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009308{
9309 struct drm_device *dev = crtc->base.dev;
9310 struct drm_i915_private *dev_priv = dev->dev_private;
9311 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009312 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009313 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009314 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009315 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009316 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009317
Damien Lespiau42a7b082015-02-05 19:35:13 +00009318 val = I915_READ(DSPCNTR(pipe));
9319 if (!(val & DISPLAY_PLANE_ENABLE))
9320 return;
9321
Damien Lespiaud9806c92015-01-21 14:07:19 +00009322 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009323 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009324 DRM_DEBUG_KMS("failed to alloc fb\n");
9325 return;
9326 }
9327
Damien Lespiau1b842c82015-01-21 13:50:54 +00009328 fb = &intel_fb->base;
9329
Daniel Vetter18c52472015-02-10 17:16:09 +00009330 if (INTEL_INFO(dev)->gen >= 4) {
9331 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009332 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009333 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9334 }
9335 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009336
9337 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009338 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009339 fb->pixel_format = fourcc;
9340 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009341
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009342 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009343 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009344 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009345 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009346 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009347 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009348 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009349 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009350 }
9351 plane_config->base = base;
9352
9353 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009354 fb->width = ((val >> 16) & 0xfff) + 1;
9355 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009356
9357 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009358 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009359
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009360 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009361 fb->pixel_format,
9362 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009363
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009364 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009365
Damien Lespiau2844a922015-01-20 12:51:48 +00009366 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9367 pipe_name(pipe), fb->width, fb->height,
9368 fb->bits_per_pixel, base, fb->pitches[0],
9369 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009370
Damien Lespiau2d140302015-02-05 17:22:18 +00009371 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009372}
9373
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009374static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009375 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009376{
9377 struct drm_device *dev = crtc->base.dev;
9378 struct drm_i915_private *dev_priv = dev->dev_private;
9379 uint32_t tmp;
9380
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009381 if (!intel_display_power_is_enabled(dev_priv,
9382 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009383 return false;
9384
Daniel Vettere143a212013-07-04 12:01:15 +02009385 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009386 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009387
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009388 tmp = I915_READ(PIPECONF(crtc->pipe));
9389 if (!(tmp & PIPECONF_ENABLE))
9390 return false;
9391
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009392 switch (tmp & PIPECONF_BPC_MASK) {
9393 case PIPECONF_6BPC:
9394 pipe_config->pipe_bpp = 18;
9395 break;
9396 case PIPECONF_8BPC:
9397 pipe_config->pipe_bpp = 24;
9398 break;
9399 case PIPECONF_10BPC:
9400 pipe_config->pipe_bpp = 30;
9401 break;
9402 case PIPECONF_12BPC:
9403 pipe_config->pipe_bpp = 36;
9404 break;
9405 default:
9406 break;
9407 }
9408
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009409 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9410 pipe_config->limited_color_range = true;
9411
Daniel Vetterab9412b2013-05-03 11:49:46 +02009412 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009413 struct intel_shared_dpll *pll;
9414
Daniel Vetter88adfff2013-03-28 10:42:01 +01009415 pipe_config->has_pch_encoder = true;
9416
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009417 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9418 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9419 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009420
9421 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009422
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009423 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009424 pipe_config->shared_dpll =
9425 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009426 } else {
9427 tmp = I915_READ(PCH_DPLL_SEL);
9428 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9429 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9430 else
9431 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9432 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009433
9434 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9435
9436 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9437 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009438
9439 tmp = pipe_config->dpll_hw_state.dpll;
9440 pipe_config->pixel_multiplier =
9441 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9442 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009443
9444 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009445 } else {
9446 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009447 }
9448
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009449 intel_get_pipe_timings(crtc, pipe_config);
9450
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009451 ironlake_get_pfit_config(crtc, pipe_config);
9452
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009453 return true;
9454}
9455
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009456static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9457{
9458 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009459 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009460
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009461 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009462 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009463 pipe_name(crtc->pipe));
9464
Rob Clarke2c719b2014-12-15 13:56:32 -05009465 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9466 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009467 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9468 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009469 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9470 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009471 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009472 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009473 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009474 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009475 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009476 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009477 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009478 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009479 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009480
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009481 /*
9482 * In theory we can still leave IRQs enabled, as long as only the HPD
9483 * interrupts remain enabled. We used to check for that, but since it's
9484 * gen-specific and since we only disable LCPLL after we fully disable
9485 * the interrupts, the check below should be enough.
9486 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009487 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009488}
9489
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009490static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9491{
9492 struct drm_device *dev = dev_priv->dev;
9493
9494 if (IS_HASWELL(dev))
9495 return I915_READ(D_COMP_HSW);
9496 else
9497 return I915_READ(D_COMP_BDW);
9498}
9499
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009500static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9501{
9502 struct drm_device *dev = dev_priv->dev;
9503
9504 if (IS_HASWELL(dev)) {
9505 mutex_lock(&dev_priv->rps.hw_lock);
9506 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9507 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009508 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009509 mutex_unlock(&dev_priv->rps.hw_lock);
9510 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009511 I915_WRITE(D_COMP_BDW, val);
9512 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009513 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009514}
9515
9516/*
9517 * This function implements pieces of two sequences from BSpec:
9518 * - Sequence for display software to disable LCPLL
9519 * - Sequence for display software to allow package C8+
9520 * The steps implemented here are just the steps that actually touch the LCPLL
9521 * register. Callers should take care of disabling all the display engine
9522 * functions, doing the mode unset, fixing interrupts, etc.
9523 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009524static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9525 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009526{
9527 uint32_t val;
9528
9529 assert_can_disable_lcpll(dev_priv);
9530
9531 val = I915_READ(LCPLL_CTL);
9532
9533 if (switch_to_fclk) {
9534 val |= LCPLL_CD_SOURCE_FCLK;
9535 I915_WRITE(LCPLL_CTL, val);
9536
9537 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9538 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9539 DRM_ERROR("Switching to FCLK failed\n");
9540
9541 val = I915_READ(LCPLL_CTL);
9542 }
9543
9544 val |= LCPLL_PLL_DISABLE;
9545 I915_WRITE(LCPLL_CTL, val);
9546 POSTING_READ(LCPLL_CTL);
9547
9548 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9549 DRM_ERROR("LCPLL still locked\n");
9550
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009551 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009552 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009553 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009554 ndelay(100);
9555
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009556 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9557 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009558 DRM_ERROR("D_COMP RCOMP still in progress\n");
9559
9560 if (allow_power_down) {
9561 val = I915_READ(LCPLL_CTL);
9562 val |= LCPLL_POWER_DOWN_ALLOW;
9563 I915_WRITE(LCPLL_CTL, val);
9564 POSTING_READ(LCPLL_CTL);
9565 }
9566}
9567
9568/*
9569 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9570 * source.
9571 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009572static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009573{
9574 uint32_t val;
9575
9576 val = I915_READ(LCPLL_CTL);
9577
9578 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9579 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9580 return;
9581
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009582 /*
9583 * Make sure we're not on PC8 state before disabling PC8, otherwise
9584 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009585 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009586 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009587
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009588 if (val & LCPLL_POWER_DOWN_ALLOW) {
9589 val &= ~LCPLL_POWER_DOWN_ALLOW;
9590 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009591 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009592 }
9593
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009594 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009595 val |= D_COMP_COMP_FORCE;
9596 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009597 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009598
9599 val = I915_READ(LCPLL_CTL);
9600 val &= ~LCPLL_PLL_DISABLE;
9601 I915_WRITE(LCPLL_CTL, val);
9602
9603 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9604 DRM_ERROR("LCPLL not locked yet\n");
9605
9606 if (val & LCPLL_CD_SOURCE_FCLK) {
9607 val = I915_READ(LCPLL_CTL);
9608 val &= ~LCPLL_CD_SOURCE_FCLK;
9609 I915_WRITE(LCPLL_CTL, val);
9610
9611 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9612 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9613 DRM_ERROR("Switching back to LCPLL failed\n");
9614 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009615
Mika Kuoppala59bad942015-01-16 11:34:40 +02009616 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009617 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009618}
9619
Paulo Zanoni765dab672014-03-07 20:08:18 -03009620/*
9621 * Package states C8 and deeper are really deep PC states that can only be
9622 * reached when all the devices on the system allow it, so even if the graphics
9623 * device allows PC8+, it doesn't mean the system will actually get to these
9624 * states. Our driver only allows PC8+ when going into runtime PM.
9625 *
9626 * The requirements for PC8+ are that all the outputs are disabled, the power
9627 * well is disabled and most interrupts are disabled, and these are also
9628 * requirements for runtime PM. When these conditions are met, we manually do
9629 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9630 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9631 * hang the machine.
9632 *
9633 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9634 * the state of some registers, so when we come back from PC8+ we need to
9635 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9636 * need to take care of the registers kept by RC6. Notice that this happens even
9637 * if we don't put the device in PCI D3 state (which is what currently happens
9638 * because of the runtime PM support).
9639 *
9640 * For more, read "Display Sequences for Package C8" on the hardware
9641 * documentation.
9642 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009643void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009644{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009645 struct drm_device *dev = dev_priv->dev;
9646 uint32_t val;
9647
Paulo Zanonic67a4702013-08-19 13:18:09 -03009648 DRM_DEBUG_KMS("Enabling package C8+\n");
9649
Ville Syrjäläc2699522015-08-27 23:55:59 +03009650 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009651 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9652 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9653 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9654 }
9655
9656 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009657 hsw_disable_lcpll(dev_priv, true, true);
9658}
9659
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009660void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009661{
9662 struct drm_device *dev = dev_priv->dev;
9663 uint32_t val;
9664
Paulo Zanonic67a4702013-08-19 13:18:09 -03009665 DRM_DEBUG_KMS("Disabling package C8+\n");
9666
9667 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009668 lpt_init_pch_refclk(dev);
9669
Ville Syrjäläc2699522015-08-27 23:55:59 +03009670 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009671 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9672 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9673 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9674 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009675}
9676
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009677static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309678{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009679 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009680 struct intel_atomic_state *old_intel_state =
9681 to_intel_atomic_state(old_state);
9682 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309683
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009684 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309685}
9686
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009687/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009688static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009689{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009690 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9691 struct drm_i915_private *dev_priv = state->dev->dev_private;
9692 struct drm_crtc *crtc;
9693 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009694 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009695 unsigned max_pixel_rate = 0, i;
9696 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009697
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009698 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9699 sizeof(intel_state->min_pixclk));
9700
9701 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009702 int pixel_rate;
9703
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009704 crtc_state = to_intel_crtc_state(cstate);
9705 if (!crtc_state->base.enable) {
9706 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009707 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009708 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009709
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009710 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009711
9712 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009713 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009714 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9715
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009716 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009717 }
9718
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009719 if (!intel_state->active_crtcs)
9720 return 0;
9721
9722 for_each_pipe(dev_priv, pipe)
9723 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9724
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009725 return max_pixel_rate;
9726}
9727
9728static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9729{
9730 struct drm_i915_private *dev_priv = dev->dev_private;
9731 uint32_t val, data;
9732 int ret;
9733
9734 if (WARN((I915_READ(LCPLL_CTL) &
9735 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9736 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9737 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9738 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9739 "trying to change cdclk frequency with cdclk not enabled\n"))
9740 return;
9741
9742 mutex_lock(&dev_priv->rps.hw_lock);
9743 ret = sandybridge_pcode_write(dev_priv,
9744 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9745 mutex_unlock(&dev_priv->rps.hw_lock);
9746 if (ret) {
9747 DRM_ERROR("failed to inform pcode about cdclk change\n");
9748 return;
9749 }
9750
9751 val = I915_READ(LCPLL_CTL);
9752 val |= LCPLL_CD_SOURCE_FCLK;
9753 I915_WRITE(LCPLL_CTL, val);
9754
9755 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9756 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9757 DRM_ERROR("Switching to FCLK failed\n");
9758
9759 val = I915_READ(LCPLL_CTL);
9760 val &= ~LCPLL_CLK_FREQ_MASK;
9761
9762 switch (cdclk) {
9763 case 450000:
9764 val |= LCPLL_CLK_FREQ_450;
9765 data = 0;
9766 break;
9767 case 540000:
9768 val |= LCPLL_CLK_FREQ_54O_BDW;
9769 data = 1;
9770 break;
9771 case 337500:
9772 val |= LCPLL_CLK_FREQ_337_5_BDW;
9773 data = 2;
9774 break;
9775 case 675000:
9776 val |= LCPLL_CLK_FREQ_675_BDW;
9777 data = 3;
9778 break;
9779 default:
9780 WARN(1, "invalid cdclk frequency\n");
9781 return;
9782 }
9783
9784 I915_WRITE(LCPLL_CTL, val);
9785
9786 val = I915_READ(LCPLL_CTL);
9787 val &= ~LCPLL_CD_SOURCE_FCLK;
9788 I915_WRITE(LCPLL_CTL, val);
9789
9790 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9791 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9792 DRM_ERROR("Switching back to LCPLL failed\n");
9793
9794 mutex_lock(&dev_priv->rps.hw_lock);
9795 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9796 mutex_unlock(&dev_priv->rps.hw_lock);
9797
9798 intel_update_cdclk(dev);
9799
9800 WARN(cdclk != dev_priv->cdclk_freq,
9801 "cdclk requested %d kHz but got %d kHz\n",
9802 cdclk, dev_priv->cdclk_freq);
9803}
9804
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009805static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009806{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009807 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009808 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009809 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009810 int cdclk;
9811
9812 /*
9813 * FIXME should also account for plane ratio
9814 * once 64bpp pixel formats are supported.
9815 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009816 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009817 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009818 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009819 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009820 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009821 cdclk = 450000;
9822 else
9823 cdclk = 337500;
9824
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009825 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009826 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9827 cdclk, dev_priv->max_cdclk_freq);
9828 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009829 }
9830
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009831 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9832 if (!intel_state->active_crtcs)
9833 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009834
9835 return 0;
9836}
9837
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009838static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009839{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009840 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009841 struct intel_atomic_state *old_intel_state =
9842 to_intel_atomic_state(old_state);
9843 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009844
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009845 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009846}
9847
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009848static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9849 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009850{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009851 struct intel_encoder *intel_encoder =
9852 intel_ddi_get_crtc_new_encoder(crtc_state);
9853
9854 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9855 if (!intel_ddi_pll_select(crtc, crtc_state))
9856 return -EINVAL;
9857 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009858
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009859 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009860
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009861 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009862}
9863
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309864static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9865 enum port port,
9866 struct intel_crtc_state *pipe_config)
9867{
9868 switch (port) {
9869 case PORT_A:
9870 pipe_config->ddi_pll_sel = SKL_DPLL0;
9871 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9872 break;
9873 case PORT_B:
9874 pipe_config->ddi_pll_sel = SKL_DPLL1;
9875 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9876 break;
9877 case PORT_C:
9878 pipe_config->ddi_pll_sel = SKL_DPLL2;
9879 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9880 break;
9881 default:
9882 DRM_ERROR("Incorrect port type\n");
9883 }
9884}
9885
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009886static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9887 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009888 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009889{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009890 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009891
9892 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9893 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9894
9895 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009896 case SKL_DPLL0:
9897 /*
9898 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9899 * of the shared DPLL framework and thus needs to be read out
9900 * separately
9901 */
9902 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9903 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9904 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009905 case SKL_DPLL1:
9906 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9907 break;
9908 case SKL_DPLL2:
9909 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9910 break;
9911 case SKL_DPLL3:
9912 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9913 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009914 }
9915}
9916
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009917static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9918 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009919 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009920{
9921 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9922
9923 switch (pipe_config->ddi_pll_sel) {
9924 case PORT_CLK_SEL_WRPLL1:
9925 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9926 break;
9927 case PORT_CLK_SEL_WRPLL2:
9928 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9929 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009930 case PORT_CLK_SEL_SPLL:
9931 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009932 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009933 }
9934}
9935
Daniel Vetter26804af2014-06-25 22:01:55 +03009936static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009937 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009938{
9939 struct drm_device *dev = crtc->base.dev;
9940 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009941 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009942 enum port port;
9943 uint32_t tmp;
9944
9945 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9946
9947 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9948
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009949 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009950 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309951 else if (IS_BROXTON(dev))
9952 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009953 else
9954 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009955
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009956 if (pipe_config->shared_dpll >= 0) {
9957 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9958
9959 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9960 &pipe_config->dpll_hw_state));
9961 }
9962
Daniel Vetter26804af2014-06-25 22:01:55 +03009963 /*
9964 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9965 * DDI E. So just check whether this pipe is wired to DDI E and whether
9966 * the PCH transcoder is on.
9967 */
Damien Lespiauca370452013-12-03 13:56:24 +00009968 if (INTEL_INFO(dev)->gen < 9 &&
9969 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009970 pipe_config->has_pch_encoder = true;
9971
9972 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9973 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9974 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9975
9976 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9977 }
9978}
9979
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009980static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009981 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009982{
9983 struct drm_device *dev = crtc->base.dev;
9984 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009985 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009986 uint32_t tmp;
9987
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009988 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009989 POWER_DOMAIN_PIPE(crtc->pipe)))
9990 return false;
9991
Daniel Vettere143a212013-07-04 12:01:15 +02009992 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009993 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9994
Daniel Vettereccb1402013-05-22 00:50:22 +02009995 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9996 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9997 enum pipe trans_edp_pipe;
9998 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9999 default:
10000 WARN(1, "unknown pipe linked to edp transcoder\n");
10001 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10002 case TRANS_DDI_EDP_INPUT_A_ON:
10003 trans_edp_pipe = PIPE_A;
10004 break;
10005 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10006 trans_edp_pipe = PIPE_B;
10007 break;
10008 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10009 trans_edp_pipe = PIPE_C;
10010 break;
10011 }
10012
10013 if (trans_edp_pipe == crtc->pipe)
10014 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10015 }
10016
Daniel Vetterf458ebb2014-09-30 10:56:39 +020010017 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +020010018 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -030010019 return false;
10020
Daniel Vettereccb1402013-05-22 00:50:22 +020010021 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010022 if (!(tmp & PIPECONF_ENABLE))
10023 return false;
10024
Daniel Vetter26804af2014-06-25 22:01:55 +030010025 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010026
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010027 intel_get_pipe_timings(crtc, pipe_config);
10028
Chandra Kondurua1b22782015-04-07 15:28:45 -070010029 if (INTEL_INFO(dev)->gen >= 9) {
10030 skl_init_scalers(dev, crtc, pipe_config);
10031 }
10032
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010033 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010034
10035 if (INTEL_INFO(dev)->gen >= 9) {
10036 pipe_config->scaler_state.scaler_id = -1;
10037 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10038 }
10039
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010040 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010041 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010042 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010043 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010044 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010045 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010046
Jesse Barnese59150d2014-01-07 13:30:45 -080010047 if (IS_HASWELL(dev))
10048 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10049 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010050
Clint Taylorebb69c92014-09-30 10:30:22 -070010051 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10052 pipe_config->pixel_multiplier =
10053 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10054 } else {
10055 pipe_config->pixel_multiplier = 1;
10056 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010057
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010058 return true;
10059}
10060
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010061static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10062 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010063{
10064 struct drm_device *dev = crtc->dev;
10065 struct drm_i915_private *dev_priv = dev->dev_private;
10066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010067 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010068
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010069 if (plane_state && plane_state->visible) {
10070 unsigned int width = plane_state->base.crtc_w;
10071 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010072 unsigned int stride = roundup_pow_of_two(width) * 4;
10073
10074 switch (stride) {
10075 default:
10076 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10077 width, stride);
10078 stride = 256;
10079 /* fallthrough */
10080 case 256:
10081 case 512:
10082 case 1024:
10083 case 2048:
10084 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010085 }
10086
Ville Syrjälädc41c152014-08-13 11:57:05 +030010087 cntl |= CURSOR_ENABLE |
10088 CURSOR_GAMMA_ENABLE |
10089 CURSOR_FORMAT_ARGB |
10090 CURSOR_STRIDE(stride);
10091
10092 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010093 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010094
Ville Syrjälädc41c152014-08-13 11:57:05 +030010095 if (intel_crtc->cursor_cntl != 0 &&
10096 (intel_crtc->cursor_base != base ||
10097 intel_crtc->cursor_size != size ||
10098 intel_crtc->cursor_cntl != cntl)) {
10099 /* On these chipsets we can only modify the base/size/stride
10100 * whilst the cursor is disabled.
10101 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010102 I915_WRITE(CURCNTR(PIPE_A), 0);
10103 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010104 intel_crtc->cursor_cntl = 0;
10105 }
10106
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010107 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010108 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010109 intel_crtc->cursor_base = base;
10110 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010111
10112 if (intel_crtc->cursor_size != size) {
10113 I915_WRITE(CURSIZE, size);
10114 intel_crtc->cursor_size = size;
10115 }
10116
Chris Wilson4b0e3332014-05-30 16:35:26 +030010117 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010118 I915_WRITE(CURCNTR(PIPE_A), cntl);
10119 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010120 intel_crtc->cursor_cntl = cntl;
10121 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010122}
10123
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010124static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10125 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010126{
10127 struct drm_device *dev = crtc->dev;
10128 struct drm_i915_private *dev_priv = dev->dev_private;
10129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10130 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010131 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010132
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010133 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010134 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010135 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010136 case 64:
10137 cntl |= CURSOR_MODE_64_ARGB_AX;
10138 break;
10139 case 128:
10140 cntl |= CURSOR_MODE_128_ARGB_AX;
10141 break;
10142 case 256:
10143 cntl |= CURSOR_MODE_256_ARGB_AX;
10144 break;
10145 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010146 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010147 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010148 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010149 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010150
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010151 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010152 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010153
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010154 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10155 cntl |= CURSOR_ROTATE_180;
10156 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010157
Chris Wilson4b0e3332014-05-30 16:35:26 +030010158 if (intel_crtc->cursor_cntl != cntl) {
10159 I915_WRITE(CURCNTR(pipe), cntl);
10160 POSTING_READ(CURCNTR(pipe));
10161 intel_crtc->cursor_cntl = cntl;
10162 }
10163
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010164 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010165 I915_WRITE(CURBASE(pipe), base);
10166 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010167
10168 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010169}
10170
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010171/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010172static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010173 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010174{
10175 struct drm_device *dev = crtc->dev;
10176 struct drm_i915_private *dev_priv = dev->dev_private;
10177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10178 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010179 u32 base = intel_crtc->cursor_addr;
10180 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010181
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010182 if (plane_state) {
10183 int x = plane_state->base.crtc_x;
10184 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010185
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010186 if (x < 0) {
10187 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10188 x = -x;
10189 }
10190 pos |= x << CURSOR_X_SHIFT;
10191
10192 if (y < 0) {
10193 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10194 y = -y;
10195 }
10196 pos |= y << CURSOR_Y_SHIFT;
10197
10198 /* ILK+ do this automagically */
10199 if (HAS_GMCH_DISPLAY(dev) &&
10200 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10201 base += (plane_state->base.crtc_h *
10202 plane_state->base.crtc_w - 1) * 4;
10203 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010204 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010205
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010206 I915_WRITE(CURPOS(pipe), pos);
10207
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010208 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010209 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010210 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010211 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010212}
10213
Ville Syrjälädc41c152014-08-13 11:57:05 +030010214static bool cursor_size_ok(struct drm_device *dev,
10215 uint32_t width, uint32_t height)
10216{
10217 if (width == 0 || height == 0)
10218 return false;
10219
10220 /*
10221 * 845g/865g are special in that they are only limited by
10222 * the width of their cursors, the height is arbitrary up to
10223 * the precision of the register. Everything else requires
10224 * square cursors, limited to a few power-of-two sizes.
10225 */
10226 if (IS_845G(dev) || IS_I865G(dev)) {
10227 if ((width & 63) != 0)
10228 return false;
10229
10230 if (width > (IS_845G(dev) ? 64 : 512))
10231 return false;
10232
10233 if (height > 1023)
10234 return false;
10235 } else {
10236 switch (width | height) {
10237 case 256:
10238 case 128:
10239 if (IS_GEN2(dev))
10240 return false;
10241 case 64:
10242 break;
10243 default:
10244 return false;
10245 }
10246 }
10247
10248 return true;
10249}
10250
Jesse Barnes79e53942008-11-07 14:24:08 -080010251static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010252 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010253{
James Simmons72034252010-08-03 01:33:19 +010010254 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010256
James Simmons72034252010-08-03 01:33:19 +010010257 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010258 intel_crtc->lut_r[i] = red[i] >> 8;
10259 intel_crtc->lut_g[i] = green[i] >> 8;
10260 intel_crtc->lut_b[i] = blue[i] >> 8;
10261 }
10262
10263 intel_crtc_load_lut(crtc);
10264}
10265
Jesse Barnes79e53942008-11-07 14:24:08 -080010266/* VESA 640x480x72Hz mode to set on the pipe */
10267static struct drm_display_mode load_detect_mode = {
10268 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10269 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10270};
10271
Daniel Vettera8bb6812014-02-10 18:00:39 +010010272struct drm_framebuffer *
10273__intel_framebuffer_create(struct drm_device *dev,
10274 struct drm_mode_fb_cmd2 *mode_cmd,
10275 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010276{
10277 struct intel_framebuffer *intel_fb;
10278 int ret;
10279
10280 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010281 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010282 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010283
10284 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010285 if (ret)
10286 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010287
10288 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010289
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010290err:
10291 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010292 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010293}
10294
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010295static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010296intel_framebuffer_create(struct drm_device *dev,
10297 struct drm_mode_fb_cmd2 *mode_cmd,
10298 struct drm_i915_gem_object *obj)
10299{
10300 struct drm_framebuffer *fb;
10301 int ret;
10302
10303 ret = i915_mutex_lock_interruptible(dev);
10304 if (ret)
10305 return ERR_PTR(ret);
10306 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10307 mutex_unlock(&dev->struct_mutex);
10308
10309 return fb;
10310}
10311
Chris Wilsond2dff872011-04-19 08:36:26 +010010312static u32
10313intel_framebuffer_pitch_for_width(int width, int bpp)
10314{
10315 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10316 return ALIGN(pitch, 64);
10317}
10318
10319static u32
10320intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10321{
10322 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010323 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010324}
10325
10326static struct drm_framebuffer *
10327intel_framebuffer_create_for_mode(struct drm_device *dev,
10328 struct drm_display_mode *mode,
10329 int depth, int bpp)
10330{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010331 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010332 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010333 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010334
10335 obj = i915_gem_alloc_object(dev,
10336 intel_framebuffer_size_for_mode(mode, bpp));
10337 if (obj == NULL)
10338 return ERR_PTR(-ENOMEM);
10339
10340 mode_cmd.width = mode->hdisplay;
10341 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010342 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10343 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010344 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010345
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010346 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10347 if (IS_ERR(fb))
10348 drm_gem_object_unreference_unlocked(&obj->base);
10349
10350 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010351}
10352
10353static struct drm_framebuffer *
10354mode_fits_in_fbdev(struct drm_device *dev,
10355 struct drm_display_mode *mode)
10356{
Daniel Vetter06957262015-08-10 13:34:08 +020010357#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010358 struct drm_i915_private *dev_priv = dev->dev_private;
10359 struct drm_i915_gem_object *obj;
10360 struct drm_framebuffer *fb;
10361
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010362 if (!dev_priv->fbdev)
10363 return NULL;
10364
10365 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010366 return NULL;
10367
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010368 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010369 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010370
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010371 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010372 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10373 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010374 return NULL;
10375
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010376 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010377 return NULL;
10378
10379 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010380#else
10381 return NULL;
10382#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010383}
10384
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010385static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10386 struct drm_crtc *crtc,
10387 struct drm_display_mode *mode,
10388 struct drm_framebuffer *fb,
10389 int x, int y)
10390{
10391 struct drm_plane_state *plane_state;
10392 int hdisplay, vdisplay;
10393 int ret;
10394
10395 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10396 if (IS_ERR(plane_state))
10397 return PTR_ERR(plane_state);
10398
10399 if (mode)
10400 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10401 else
10402 hdisplay = vdisplay = 0;
10403
10404 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10405 if (ret)
10406 return ret;
10407 drm_atomic_set_fb_for_plane(plane_state, fb);
10408 plane_state->crtc_x = 0;
10409 plane_state->crtc_y = 0;
10410 plane_state->crtc_w = hdisplay;
10411 plane_state->crtc_h = vdisplay;
10412 plane_state->src_x = x << 16;
10413 plane_state->src_y = y << 16;
10414 plane_state->src_w = hdisplay << 16;
10415 plane_state->src_h = vdisplay << 16;
10416
10417 return 0;
10418}
10419
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010420bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010421 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010422 struct intel_load_detect_pipe *old,
10423 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010424{
10425 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010426 struct intel_encoder *intel_encoder =
10427 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010428 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010429 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010430 struct drm_crtc *crtc = NULL;
10431 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010432 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010433 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010434 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010435 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010436 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010437 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010438
Chris Wilsond2dff872011-04-19 08:36:26 +010010439 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010440 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010441 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010442
Rob Clark51fd3712013-11-19 12:10:12 -050010443retry:
10444 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10445 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010446 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010447
Jesse Barnes79e53942008-11-07 14:24:08 -080010448 /*
10449 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010450 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010451 * - if the connector already has an assigned crtc, use it (but make
10452 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010453 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010454 * - try to find the first unused crtc that can drive this connector,
10455 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010456 */
10457
10458 /* See if we already have a CRTC for this connector */
10459 if (encoder->crtc) {
10460 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010461
Rob Clark51fd3712013-11-19 12:10:12 -050010462 ret = drm_modeset_lock(&crtc->mutex, ctx);
10463 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010464 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010465 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10466 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010467 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010468
Daniel Vetter24218aa2012-08-12 19:27:11 +020010469 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010470 old->load_detect_temp = false;
10471
10472 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010473 if (connector->dpms != DRM_MODE_DPMS_ON)
10474 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010475
Chris Wilson71731882011-04-19 23:10:58 +010010476 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010477 }
10478
10479 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010480 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010481 i++;
10482 if (!(encoder->possible_crtcs & (1 << i)))
10483 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010484 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010485 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010486
10487 crtc = possible_crtc;
10488 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010489 }
10490
10491 /*
10492 * If we didn't find an unused CRTC, don't use any.
10493 */
10494 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010495 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010496 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010497 }
10498
Rob Clark51fd3712013-11-19 12:10:12 -050010499 ret = drm_modeset_lock(&crtc->mutex, ctx);
10500 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010501 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010502 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10503 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010504 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010505
10506 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010507 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010508 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010509 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010510
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010511 state = drm_atomic_state_alloc(dev);
10512 if (!state)
10513 return false;
10514
10515 state->acquire_ctx = ctx;
10516
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010517 connector_state = drm_atomic_get_connector_state(state, connector);
10518 if (IS_ERR(connector_state)) {
10519 ret = PTR_ERR(connector_state);
10520 goto fail;
10521 }
10522
10523 connector_state->crtc = crtc;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010524
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010525 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10526 if (IS_ERR(crtc_state)) {
10527 ret = PTR_ERR(crtc_state);
10528 goto fail;
10529 }
10530
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010531 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010532
Chris Wilson64927112011-04-20 07:25:26 +010010533 if (!mode)
10534 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010535
Chris Wilsond2dff872011-04-19 08:36:26 +010010536 /* We need a framebuffer large enough to accommodate all accesses
10537 * that the plane may generate whilst we perform load detection.
10538 * We can not rely on the fbcon either being present (we get called
10539 * during its initialisation to detect all boot displays, or it may
10540 * not even exist) or that it is large enough to satisfy the
10541 * requested mode.
10542 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010543 fb = mode_fits_in_fbdev(dev, mode);
10544 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010545 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010546 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10547 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010548 } else
10549 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010550 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010551 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010552 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010553 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010554
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010555 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10556 if (ret)
10557 goto fail;
10558
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010559 drm_mode_copy(&crtc_state->base.mode, mode);
10560
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010561 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010562 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010563 if (old->release_fb)
10564 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010565 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010566 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010567 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010568
Jesse Barnes79e53942008-11-07 14:24:08 -080010569 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010570 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010571 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010572
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010573fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010574 drm_atomic_state_free(state);
10575 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010576
Rob Clark51fd3712013-11-19 12:10:12 -050010577 if (ret == -EDEADLK) {
10578 drm_modeset_backoff(ctx);
10579 goto retry;
10580 }
10581
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010582 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010583}
10584
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010585void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010586 struct intel_load_detect_pipe *old,
10587 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010588{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010589 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010590 struct intel_encoder *intel_encoder =
10591 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010592 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010593 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010595 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010596 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010597 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010598 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010599
Chris Wilsond2dff872011-04-19 08:36:26 +010010600 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010601 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010602 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010603
Chris Wilson8261b192011-04-19 23:18:09 +010010604 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010605 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010606 if (!state)
10607 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010608
10609 state->acquire_ctx = ctx;
10610
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010611 connector_state = drm_atomic_get_connector_state(state, connector);
10612 if (IS_ERR(connector_state))
10613 goto fail;
10614
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010615 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10616 if (IS_ERR(crtc_state))
10617 goto fail;
10618
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010619 connector_state->crtc = NULL;
10620
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010621 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010622
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010623 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10624 0, 0);
10625 if (ret)
10626 goto fail;
10627
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010628 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010629 if (ret)
10630 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010631
Daniel Vetter36206362012-12-10 20:42:17 +010010632 if (old->release_fb) {
10633 drm_framebuffer_unregister_private(old->release_fb);
10634 drm_framebuffer_unreference(old->release_fb);
10635 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010636
Chris Wilson0622a532011-04-21 09:32:11 +010010637 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010638 }
10639
Eric Anholtc751ce42010-03-25 11:48:48 -070010640 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010641 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10642 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010643
10644 return;
10645fail:
10646 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10647 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010648}
10649
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010650static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010651 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010652{
10653 struct drm_i915_private *dev_priv = dev->dev_private;
10654 u32 dpll = pipe_config->dpll_hw_state.dpll;
10655
10656 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010657 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010658 else if (HAS_PCH_SPLIT(dev))
10659 return 120000;
10660 else if (!IS_GEN2(dev))
10661 return 96000;
10662 else
10663 return 48000;
10664}
10665
Jesse Barnes79e53942008-11-07 14:24:08 -080010666/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010667static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010668 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010669{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010670 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010671 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010672 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010673 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010674 u32 fp;
10675 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010676 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010677 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010678
10679 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010680 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010681 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010682 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010683
10684 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010685 if (IS_PINEVIEW(dev)) {
10686 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10687 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010688 } else {
10689 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10690 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10691 }
10692
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010693 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010694 if (IS_PINEVIEW(dev))
10695 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10696 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010697 else
10698 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010699 DPLL_FPA01_P1_POST_DIV_SHIFT);
10700
10701 switch (dpll & DPLL_MODE_MASK) {
10702 case DPLLB_MODE_DAC_SERIAL:
10703 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10704 5 : 10;
10705 break;
10706 case DPLLB_MODE_LVDS:
10707 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10708 7 : 14;
10709 break;
10710 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010711 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010712 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010713 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010714 }
10715
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010716 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010717 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010718 else
Imre Deakdccbea32015-06-22 23:35:51 +030010719 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010720 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010721 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010722 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010723
10724 if (is_lvds) {
10725 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10726 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010727
10728 if (lvds & LVDS_CLKB_POWER_UP)
10729 clock.p2 = 7;
10730 else
10731 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010732 } else {
10733 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10734 clock.p1 = 2;
10735 else {
10736 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10737 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10738 }
10739 if (dpll & PLL_P2_DIVIDE_BY_4)
10740 clock.p2 = 4;
10741 else
10742 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010743 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010744
Imre Deakdccbea32015-06-22 23:35:51 +030010745 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010746 }
10747
Ville Syrjälä18442d02013-09-13 16:00:08 +030010748 /*
10749 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010750 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010751 * encoder's get_config() function.
10752 */
Imre Deakdccbea32015-06-22 23:35:51 +030010753 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010754}
10755
Ville Syrjälä6878da02013-09-13 15:59:11 +030010756int intel_dotclock_calculate(int link_freq,
10757 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010758{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010759 /*
10760 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010761 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010762 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010763 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010764 *
10765 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010766 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010767 */
10768
Ville Syrjälä6878da02013-09-13 15:59:11 +030010769 if (!m_n->link_n)
10770 return 0;
10771
10772 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10773}
10774
Ville Syrjälä18442d02013-09-13 16:00:08 +030010775static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010776 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010777{
10778 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010779
10780 /* read out port_clock from the DPLL */
10781 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010782
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010783 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010784 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010785 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010786 * agree once we know their relationship in the encoder's
10787 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010788 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010789 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010790 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10791 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010792}
10793
10794/** Returns the currently programmed mode of the given pipe. */
10795struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10796 struct drm_crtc *crtc)
10797{
Jesse Barnes548f2452011-02-17 10:40:53 -080010798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010800 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010801 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010802 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010803 int htot = I915_READ(HTOTAL(cpu_transcoder));
10804 int hsync = I915_READ(HSYNC(cpu_transcoder));
10805 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10806 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010807 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010808
10809 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10810 if (!mode)
10811 return NULL;
10812
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010813 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10814 if (!pipe_config) {
10815 kfree(mode);
10816 return NULL;
10817 }
10818
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010819 /*
10820 * Construct a pipe_config sufficient for getting the clock info
10821 * back out of crtc_clock_get.
10822 *
10823 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10824 * to use a real value here instead.
10825 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010826 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10827 pipe_config->pixel_multiplier = 1;
10828 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10829 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10830 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10831 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010832
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010833 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010834 mode->hdisplay = (htot & 0xffff) + 1;
10835 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10836 mode->hsync_start = (hsync & 0xffff) + 1;
10837 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10838 mode->vdisplay = (vtot & 0xffff) + 1;
10839 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10840 mode->vsync_start = (vsync & 0xffff) + 1;
10841 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10842
10843 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010844
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010845 kfree(pipe_config);
10846
Jesse Barnes79e53942008-11-07 14:24:08 -080010847 return mode;
10848}
10849
Chris Wilsonf047e392012-07-21 12:31:41 +010010850void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010851{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010852 struct drm_i915_private *dev_priv = dev->dev_private;
10853
Chris Wilsonf62a0072014-02-21 17:55:39 +000010854 if (dev_priv->mm.busy)
10855 return;
10856
Paulo Zanoni43694d62014-03-07 20:08:08 -030010857 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010858 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010859 if (INTEL_INFO(dev)->gen >= 6)
10860 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010861 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010862}
10863
10864void intel_mark_idle(struct drm_device *dev)
10865{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010866 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010867
Chris Wilsonf62a0072014-02-21 17:55:39 +000010868 if (!dev_priv->mm.busy)
10869 return;
10870
10871 dev_priv->mm.busy = false;
10872
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010873 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010874 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010875
Paulo Zanoni43694d62014-03-07 20:08:08 -030010876 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010877}
10878
Jesse Barnes79e53942008-11-07 14:24:08 -080010879static void intel_crtc_destroy(struct drm_crtc *crtc)
10880{
10881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010882 struct drm_device *dev = crtc->dev;
10883 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010884
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010885 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010886 work = intel_crtc->unpin_work;
10887 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010888 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010889
10890 if (work) {
10891 cancel_work_sync(&work->work);
10892 kfree(work);
10893 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010894
10895 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010896
Jesse Barnes79e53942008-11-07 14:24:08 -080010897 kfree(intel_crtc);
10898}
10899
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010900static void intel_unpin_work_fn(struct work_struct *__work)
10901{
10902 struct intel_unpin_work *work =
10903 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010904 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10905 struct drm_device *dev = crtc->base.dev;
10906 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010907
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010908 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010909 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010910 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010911
John Harrisonf06cc1b2014-11-24 18:49:37 +000010912 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010913 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010914 mutex_unlock(&dev->struct_mutex);
10915
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010916 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010917 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010918 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010919
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010920 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10921 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010922
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010923 kfree(work);
10924}
10925
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010926static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010927 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010928{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10930 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010931 unsigned long flags;
10932
10933 /* Ignore early vblank irqs */
10934 if (intel_crtc == NULL)
10935 return;
10936
Daniel Vetterf3260382014-09-15 14:55:23 +020010937 /*
10938 * This is called both by irq handlers and the reset code (to complete
10939 * lost pageflips) so needs the full irqsave spinlocks.
10940 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010941 spin_lock_irqsave(&dev->event_lock, flags);
10942 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010943
10944 /* Ensure we don't miss a work->pending update ... */
10945 smp_rmb();
10946
10947 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010948 spin_unlock_irqrestore(&dev->event_lock, flags);
10949 return;
10950 }
10951
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010952 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010953
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010954 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010955}
10956
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010957void intel_finish_page_flip(struct drm_device *dev, int pipe)
10958{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010959 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010960 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10961
Mario Kleiner49b14a52010-12-09 07:00:07 +010010962 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010963}
10964
10965void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10966{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010967 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010968 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10969
Mario Kleiner49b14a52010-12-09 07:00:07 +010010970 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010971}
10972
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010973/* Is 'a' after or equal to 'b'? */
10974static bool g4x_flip_count_after_eq(u32 a, u32 b)
10975{
10976 return !((a - b) & 0x80000000);
10977}
10978
10979static bool page_flip_finished(struct intel_crtc *crtc)
10980{
10981 struct drm_device *dev = crtc->base.dev;
10982 struct drm_i915_private *dev_priv = dev->dev_private;
10983
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010984 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10985 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10986 return true;
10987
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010988 /*
10989 * The relevant registers doen't exist on pre-ctg.
10990 * As the flip done interrupt doesn't trigger for mmio
10991 * flips on gmch platforms, a flip count check isn't
10992 * really needed there. But since ctg has the registers,
10993 * include it in the check anyway.
10994 */
10995 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10996 return true;
10997
10998 /*
10999 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11000 * used the same base address. In that case the mmio flip might
11001 * have completed, but the CS hasn't even executed the flip yet.
11002 *
11003 * A flip count check isn't enough as the CS might have updated
11004 * the base address just after start of vblank, but before we
11005 * managed to process the interrupt. This means we'd complete the
11006 * CS flip too soon.
11007 *
11008 * Combining both checks should get us a good enough result. It may
11009 * still happen that the CS flip has been executed, but has not
11010 * yet actually completed. But in case the base address is the same
11011 * anyway, we don't really care.
11012 */
11013 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11014 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011015 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011016 crtc->unpin_work->flip_count);
11017}
11018
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011019void intel_prepare_page_flip(struct drm_device *dev, int plane)
11020{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011021 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011022 struct intel_crtc *intel_crtc =
11023 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11024 unsigned long flags;
11025
Daniel Vetterf3260382014-09-15 14:55:23 +020011026
11027 /*
11028 * This is called both by irq handlers and the reset code (to complete
11029 * lost pageflips) so needs the full irqsave spinlocks.
11030 *
11031 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011032 * generate a page-flip completion irq, i.e. every modeset
11033 * is also accompanied by a spurious intel_prepare_page_flip().
11034 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011035 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011036 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011037 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011038 spin_unlock_irqrestore(&dev->event_lock, flags);
11039}
11040
Chris Wilson60426392015-10-10 10:44:32 +010011041static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011042{
11043 /* Ensure that the work item is consistent when activating it ... */
11044 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011045 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011046 /* and that it is marked active as soon as the irq could fire. */
11047 smp_wmb();
11048}
11049
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011050static int intel_gen2_queue_flip(struct drm_device *dev,
11051 struct drm_crtc *crtc,
11052 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011053 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011054 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011055 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056{
John Harrison6258fbe2015-05-29 17:43:48 +010011057 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011059 u32 flip_mask;
11060 int ret;
11061
John Harrison5fb9de12015-05-29 17:44:07 +010011062 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011063 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011064 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011065
11066 /* Can't queue multiple flips, so wait for the previous
11067 * one to finish before executing the next.
11068 */
11069 if (intel_crtc->plane)
11070 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11071 else
11072 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011073 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11074 intel_ring_emit(ring, MI_NOOP);
11075 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11076 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11077 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011078 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011079 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011080
Chris Wilson60426392015-10-10 10:44:32 +010011081 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011082 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011083}
11084
11085static int intel_gen3_queue_flip(struct drm_device *dev,
11086 struct drm_crtc *crtc,
11087 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011088 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011089 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011090 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011091{
John Harrison6258fbe2015-05-29 17:43:48 +010011092 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011094 u32 flip_mask;
11095 int ret;
11096
John Harrison5fb9de12015-05-29 17:44:07 +010011097 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011098 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011099 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011100
11101 if (intel_crtc->plane)
11102 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11103 else
11104 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011105 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11106 intel_ring_emit(ring, MI_NOOP);
11107 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11108 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11109 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011110 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011111 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011112
Chris Wilson60426392015-10-10 10:44:32 +010011113 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011114 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011115}
11116
11117static int intel_gen4_queue_flip(struct drm_device *dev,
11118 struct drm_crtc *crtc,
11119 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011120 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011121 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011122 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011123{
John Harrison6258fbe2015-05-29 17:43:48 +010011124 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011125 struct drm_i915_private *dev_priv = dev->dev_private;
11126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11127 uint32_t pf, pipesrc;
11128 int ret;
11129
John Harrison5fb9de12015-05-29 17:44:07 +010011130 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011131 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011132 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011133
11134 /* i965+ uses the linear or tiled offsets from the
11135 * Display Registers (which do not change across a page-flip)
11136 * so we need only reprogram the base address.
11137 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011138 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11139 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11140 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011141 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011142 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011143
11144 /* XXX Enabling the panel-fitter across page-flip is so far
11145 * untested on non-native modes, so ignore it for now.
11146 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11147 */
11148 pf = 0;
11149 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011150 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011151
Chris Wilson60426392015-10-10 10:44:32 +010011152 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011153 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011154}
11155
11156static int intel_gen6_queue_flip(struct drm_device *dev,
11157 struct drm_crtc *crtc,
11158 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011159 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011160 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011161 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011162{
John Harrison6258fbe2015-05-29 17:43:48 +010011163 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011164 struct drm_i915_private *dev_priv = dev->dev_private;
11165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11166 uint32_t pf, pipesrc;
11167 int ret;
11168
John Harrison5fb9de12015-05-29 17:44:07 +010011169 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011170 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011171 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011172
Daniel Vetter6d90c952012-04-26 23:28:05 +020011173 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11174 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11175 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011176 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011177
Chris Wilson99d9acd2012-04-17 20:37:00 +010011178 /* Contrary to the suggestions in the documentation,
11179 * "Enable Panel Fitter" does not seem to be required when page
11180 * flipping with a non-native mode, and worse causes a normal
11181 * modeset to fail.
11182 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11183 */
11184 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011185 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011186 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011187
Chris Wilson60426392015-10-10 10:44:32 +010011188 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011189 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011190}
11191
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011192static int intel_gen7_queue_flip(struct drm_device *dev,
11193 struct drm_crtc *crtc,
11194 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011195 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011196 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011197 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011198{
John Harrison6258fbe2015-05-29 17:43:48 +010011199 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011201 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011202 int len, ret;
11203
Robin Schroereba905b2014-05-18 02:24:50 +020011204 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011205 case PLANE_A:
11206 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11207 break;
11208 case PLANE_B:
11209 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11210 break;
11211 case PLANE_C:
11212 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11213 break;
11214 default:
11215 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011216 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011217 }
11218
Chris Wilsonffe74d72013-08-26 20:58:12 +010011219 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011220 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011221 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011222 /*
11223 * On Gen 8, SRM is now taking an extra dword to accommodate
11224 * 48bits addresses, and we need a NOOP for the batch size to
11225 * stay even.
11226 */
11227 if (IS_GEN8(dev))
11228 len += 2;
11229 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011230
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011231 /*
11232 * BSpec MI_DISPLAY_FLIP for IVB:
11233 * "The full packet must be contained within the same cache line."
11234 *
11235 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11236 * cacheline, if we ever start emitting more commands before
11237 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11238 * then do the cacheline alignment, and finally emit the
11239 * MI_DISPLAY_FLIP.
11240 */
John Harrisonbba09b12015-05-29 17:44:06 +010011241 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011242 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011243 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011244
John Harrison5fb9de12015-05-29 17:44:07 +010011245 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011246 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011247 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011248
Chris Wilsonffe74d72013-08-26 20:58:12 +010011249 /* Unmask the flip-done completion message. Note that the bspec says that
11250 * we should do this for both the BCS and RCS, and that we must not unmask
11251 * more than one flip event at any time (or ensure that one flip message
11252 * can be sent by waiting for flip-done prior to queueing new flips).
11253 * Experimentation says that BCS works despite DERRMR masking all
11254 * flip-done completion events and that unmasking all planes at once
11255 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11256 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11257 */
11258 if (ring->id == RCS) {
11259 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011260 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011261 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11262 DERRMR_PIPEB_PRI_FLIP_DONE |
11263 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011264 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011265 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011266 MI_SRM_LRM_GLOBAL_GTT);
11267 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011268 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011269 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011270 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011271 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011272 if (IS_GEN8(dev)) {
11273 intel_ring_emit(ring, 0);
11274 intel_ring_emit(ring, MI_NOOP);
11275 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011276 }
11277
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011278 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011279 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011280 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011281 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011282
Chris Wilson60426392015-10-10 10:44:32 +010011283 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011284 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011285}
11286
Sourab Gupta84c33a62014-06-02 16:47:17 +053011287static bool use_mmio_flip(struct intel_engine_cs *ring,
11288 struct drm_i915_gem_object *obj)
11289{
11290 /*
11291 * This is not being used for older platforms, because
11292 * non-availability of flip done interrupt forces us to use
11293 * CS flips. Older platforms derive flip done using some clever
11294 * tricks involving the flip_pending status bits and vblank irqs.
11295 * So using MMIO flips there would disrupt this mechanism.
11296 */
11297
Chris Wilson8e09bf82014-07-08 10:40:30 +010011298 if (ring == NULL)
11299 return true;
11300
Sourab Gupta84c33a62014-06-02 16:47:17 +053011301 if (INTEL_INFO(ring->dev)->gen < 5)
11302 return false;
11303
11304 if (i915.use_mmio_flip < 0)
11305 return false;
11306 else if (i915.use_mmio_flip > 0)
11307 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011308 else if (i915.enable_execlists)
11309 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011310 else if (obj->base.dma_buf &&
11311 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11312 false))
11313 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011314 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011315 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011316}
11317
Chris Wilson60426392015-10-10 10:44:32 +010011318static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011319 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011320 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011321{
11322 struct drm_device *dev = intel_crtc->base.dev;
11323 struct drm_i915_private *dev_priv = dev->dev_private;
11324 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011325 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011326 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011327
11328 ctl = I915_READ(PLANE_CTL(pipe, 0));
11329 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011330 switch (fb->modifier[0]) {
11331 case DRM_FORMAT_MOD_NONE:
11332 break;
11333 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011334 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011335 break;
11336 case I915_FORMAT_MOD_Y_TILED:
11337 ctl |= PLANE_CTL_TILED_Y;
11338 break;
11339 case I915_FORMAT_MOD_Yf_TILED:
11340 ctl |= PLANE_CTL_TILED_YF;
11341 break;
11342 default:
11343 MISSING_CASE(fb->modifier[0]);
11344 }
Damien Lespiauff944562014-11-20 14:58:16 +000011345
11346 /*
11347 * The stride is either expressed as a multiple of 64 bytes chunks for
11348 * linear buffers or in number of tiles for tiled buffers.
11349 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011350 if (intel_rotation_90_or_270(rotation)) {
11351 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011352 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011353 stride = DIV_ROUND_UP(fb->height, tile_height);
11354 } else {
11355 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011356 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11357 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011358 }
Damien Lespiauff944562014-11-20 14:58:16 +000011359
11360 /*
11361 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11362 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11363 */
11364 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11365 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11366
Chris Wilson60426392015-10-10 10:44:32 +010011367 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011368 POSTING_READ(PLANE_SURF(pipe, 0));
11369}
11370
Chris Wilson60426392015-10-10 10:44:32 +010011371static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11372 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011373{
11374 struct drm_device *dev = intel_crtc->base.dev;
11375 struct drm_i915_private *dev_priv = dev->dev_private;
11376 struct intel_framebuffer *intel_fb =
11377 to_intel_framebuffer(intel_crtc->base.primary->fb);
11378 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011379 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011380 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011381
Sourab Gupta84c33a62014-06-02 16:47:17 +053011382 dspcntr = I915_READ(reg);
11383
Damien Lespiauc5d97472014-10-25 00:11:11 +010011384 if (obj->tiling_mode != I915_TILING_NONE)
11385 dspcntr |= DISPPLANE_TILED;
11386 else
11387 dspcntr &= ~DISPPLANE_TILED;
11388
Sourab Gupta84c33a62014-06-02 16:47:17 +053011389 I915_WRITE(reg, dspcntr);
11390
Chris Wilson60426392015-10-10 10:44:32 +010011391 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011392 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011393}
11394
11395/*
11396 * XXX: This is the temporary way to update the plane registers until we get
11397 * around to using the usual plane update functions for MMIO flips
11398 */
Chris Wilson60426392015-10-10 10:44:32 +010011399static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011400{
Chris Wilson60426392015-10-10 10:44:32 +010011401 struct intel_crtc *crtc = mmio_flip->crtc;
11402 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011403
Chris Wilson60426392015-10-10 10:44:32 +010011404 spin_lock_irq(&crtc->base.dev->event_lock);
11405 work = crtc->unpin_work;
11406 spin_unlock_irq(&crtc->base.dev->event_lock);
11407 if (work == NULL)
11408 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011409
Chris Wilson60426392015-10-10 10:44:32 +010011410 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011411
Chris Wilson60426392015-10-10 10:44:32 +010011412 intel_pipe_update_start(crtc);
11413
11414 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011415 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011416 else
11417 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011418 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011419
Chris Wilson60426392015-10-10 10:44:32 +010011420 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011421}
11422
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011423static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011424{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011425 struct intel_mmio_flip *mmio_flip =
11426 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011427 struct intel_framebuffer *intel_fb =
11428 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11429 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011430
Chris Wilson60426392015-10-10 10:44:32 +010011431 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011432 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011433 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011434 false, NULL,
11435 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011436 i915_gem_request_unreference__unlocked(mmio_flip->req);
11437 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011438
Alex Goinsfd8e0582015-11-25 18:43:38 -080011439 /* For framebuffer backed by dmabuf, wait for fence */
11440 if (obj->base.dma_buf)
11441 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11442 false, false,
11443 MAX_SCHEDULE_TIMEOUT) < 0);
11444
Chris Wilson60426392015-10-10 10:44:32 +010011445 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011446 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011447}
11448
11449static int intel_queue_mmio_flip(struct drm_device *dev,
11450 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011451 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011452{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011453 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011454
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011455 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11456 if (mmio_flip == NULL)
11457 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011458
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011459 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011460 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011461 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011462 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011463
11464 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11465 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011466
Sourab Gupta84c33a62014-06-02 16:47:17 +053011467 return 0;
11468}
11469
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011470static int intel_default_queue_flip(struct drm_device *dev,
11471 struct drm_crtc *crtc,
11472 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011473 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011474 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011475 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011476{
11477 return -ENODEV;
11478}
11479
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011480static bool __intel_pageflip_stall_check(struct drm_device *dev,
11481 struct drm_crtc *crtc)
11482{
11483 struct drm_i915_private *dev_priv = dev->dev_private;
11484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11485 struct intel_unpin_work *work = intel_crtc->unpin_work;
11486 u32 addr;
11487
11488 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11489 return true;
11490
Chris Wilson908565c2015-08-12 13:08:22 +010011491 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11492 return false;
11493
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011494 if (!work->enable_stall_check)
11495 return false;
11496
11497 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011498 if (work->flip_queued_req &&
11499 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011500 return false;
11501
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011502 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011503 }
11504
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011505 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011506 return false;
11507
11508 /* Potential stall - if we see that the flip has happened,
11509 * assume a missed interrupt. */
11510 if (INTEL_INFO(dev)->gen >= 4)
11511 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11512 else
11513 addr = I915_READ(DSPADDR(intel_crtc->plane));
11514
11515 /* There is a potential issue here with a false positive after a flip
11516 * to the same address. We could address this by checking for a
11517 * non-incrementing frame counter.
11518 */
11519 return addr == work->gtt_offset;
11520}
11521
11522void intel_check_page_flip(struct drm_device *dev, int pipe)
11523{
11524 struct drm_i915_private *dev_priv = dev->dev_private;
11525 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011527 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011528
Dave Gordon6c51d462015-03-06 15:34:26 +000011529 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011530
11531 if (crtc == NULL)
11532 return;
11533
Daniel Vetterf3260382014-09-15 14:55:23 +020011534 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011535 work = intel_crtc->unpin_work;
11536 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011537 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011538 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011539 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011540 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011541 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011542 if (work != NULL &&
11543 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11544 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011545 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011546}
11547
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011548static int intel_crtc_page_flip(struct drm_crtc *crtc,
11549 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011550 struct drm_pending_vblank_event *event,
11551 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011552{
11553 struct drm_device *dev = crtc->dev;
11554 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011555 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011556 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011558 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011559 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011560 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011561 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011562 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011563 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011564 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011565
Matt Roper2ff8fde2014-07-08 07:50:07 -070011566 /*
11567 * drm_mode_page_flip_ioctl() should already catch this, but double
11568 * check to be safe. In the future we may enable pageflipping from
11569 * a disabled primary plane.
11570 */
11571 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11572 return -EBUSY;
11573
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011574 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011575 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011576 return -EINVAL;
11577
11578 /*
11579 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11580 * Note that pitch changes could also affect these register.
11581 */
11582 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011583 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11584 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011585 return -EINVAL;
11586
Chris Wilsonf900db42014-02-20 09:26:13 +000011587 if (i915_terminally_wedged(&dev_priv->gpu_error))
11588 goto out_hang;
11589
Daniel Vetterb14c5672013-09-19 12:18:32 +020011590 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011591 if (work == NULL)
11592 return -ENOMEM;
11593
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011594 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011595 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011596 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011597 INIT_WORK(&work->work, intel_unpin_work_fn);
11598
Daniel Vetter87b6b102014-05-15 15:33:46 +020011599 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011600 if (ret)
11601 goto free_work;
11602
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011603 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011604 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011605 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011606 /* Before declaring the flip queue wedged, check if
11607 * the hardware completed the operation behind our backs.
11608 */
11609 if (__intel_pageflip_stall_check(dev, crtc)) {
11610 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11611 page_flip_completed(intel_crtc);
11612 } else {
11613 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011614 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011615
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011616 drm_crtc_vblank_put(crtc);
11617 kfree(work);
11618 return -EBUSY;
11619 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011620 }
11621 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011622 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011623
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011624 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11625 flush_workqueue(dev_priv->wq);
11626
Jesse Barnes75dfca82010-02-10 15:09:44 -080011627 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011628 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011629 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011630
Matt Roperf4510a22014-04-01 15:22:40 -070011631 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011632 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011633 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011634
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011635 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011636
Chris Wilson89ed88b2015-02-16 14:31:49 +000011637 ret = i915_mutex_lock_interruptible(dev);
11638 if (ret)
11639 goto cleanup;
11640
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011641 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011642 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011643
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011644 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +030011645 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011646
Wayne Boyer666a4532015-12-09 12:29:35 -080011647 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011648 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011649 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011650 /* vlv: DISPLAY_FLIP fails to change tiling */
11651 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011652 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011653 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011654 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011655 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011656 if (ring == NULL || ring->id != RCS)
11657 ring = &dev_priv->ring[BCS];
11658 } else {
11659 ring = &dev_priv->ring[RCS];
11660 }
11661
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011662 mmio_flip = use_mmio_flip(ring, obj);
11663
11664 /* When using CS flips, we want to emit semaphores between rings.
11665 * However, when using mmio flips we will create a task to do the
11666 * synchronisation, so all we want here is to pin the framebuffer
11667 * into the display plane and skip any waits.
11668 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011669 if (!mmio_flip) {
11670 ret = i915_gem_object_sync(obj, ring, &request);
11671 if (ret)
11672 goto cleanup_pending;
11673 }
11674
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011675 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011676 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011677 if (ret)
11678 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011679
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011680 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11681 obj, 0);
11682 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011683
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011684 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011685 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011686 if (ret)
11687 goto cleanup_unpin;
11688
John Harrisonf06cc1b2014-11-24 18:49:37 +000011689 i915_gem_request_assign(&work->flip_queued_req,
11690 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011691 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011692 if (!request) {
Dave Gordon26827082016-01-19 19:02:53 +000011693 request = i915_gem_request_alloc(ring, NULL);
11694 if (IS_ERR(request)) {
11695 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011696 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011697 }
John Harrison6258fbe2015-05-29 17:43:48 +010011698 }
11699
11700 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011701 page_flip_flags);
11702 if (ret)
11703 goto cleanup_unpin;
11704
John Harrison6258fbe2015-05-29 17:43:48 +010011705 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011706 }
11707
John Harrison91af1272015-06-18 13:14:56 +010011708 if (request)
John Harrison75289872015-05-29 17:43:49 +010011709 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011710
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011711 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011712 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011713
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011714 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011715 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011716 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011717
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011718 intel_frontbuffer_flip_prepare(dev,
11719 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011720
Jesse Barnese5510fa2010-07-01 16:48:37 -070011721 trace_i915_flip_request(intel_crtc->plane, obj);
11722
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011723 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011724
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011725cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011726 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011727cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011728 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011729 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011730 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011731 mutex_unlock(&dev->struct_mutex);
11732cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011733 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011734 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011735
Chris Wilson89ed88b2015-02-16 14:31:49 +000011736 drm_gem_object_unreference_unlocked(&obj->base);
11737 drm_framebuffer_unreference(work->old_fb);
11738
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011739 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011740 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011741 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011742
Daniel Vetter87b6b102014-05-15 15:33:46 +020011743 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011744free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011745 kfree(work);
11746
Chris Wilsonf900db42014-02-20 09:26:13 +000011747 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011748 struct drm_atomic_state *state;
11749 struct drm_plane_state *plane_state;
11750
Chris Wilsonf900db42014-02-20 09:26:13 +000011751out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011752 state = drm_atomic_state_alloc(dev);
11753 if (!state)
11754 return -ENOMEM;
11755 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11756
11757retry:
11758 plane_state = drm_atomic_get_plane_state(state, primary);
11759 ret = PTR_ERR_OR_ZERO(plane_state);
11760 if (!ret) {
11761 drm_atomic_set_fb_for_plane(plane_state, fb);
11762
11763 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11764 if (!ret)
11765 ret = drm_atomic_commit(state);
11766 }
11767
11768 if (ret == -EDEADLK) {
11769 drm_modeset_backoff(state->acquire_ctx);
11770 drm_atomic_state_clear(state);
11771 goto retry;
11772 }
11773
11774 if (ret)
11775 drm_atomic_state_free(state);
11776
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011777 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011778 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011779 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011780 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011781 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011782 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011783 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011784}
11785
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011786
11787/**
11788 * intel_wm_need_update - Check whether watermarks need updating
11789 * @plane: drm plane
11790 * @state: new plane state
11791 *
11792 * Check current plane state versus the new one to determine whether
11793 * watermarks need to be recalculated.
11794 *
11795 * Returns true or false.
11796 */
11797static bool intel_wm_need_update(struct drm_plane *plane,
11798 struct drm_plane_state *state)
11799{
Matt Roperd21fbe82015-09-24 15:53:12 -070011800 struct intel_plane_state *new = to_intel_plane_state(state);
11801 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11802
11803 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011804 if (new->visible != cur->visible)
11805 return true;
11806
11807 if (!cur->base.fb || !new->base.fb)
11808 return false;
11809
11810 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11811 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011812 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11813 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11814 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11815 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011816 return true;
11817
11818 return false;
11819}
11820
Matt Roperd21fbe82015-09-24 15:53:12 -070011821static bool needs_scaling(struct intel_plane_state *state)
11822{
11823 int src_w = drm_rect_width(&state->src) >> 16;
11824 int src_h = drm_rect_height(&state->src) >> 16;
11825 int dst_w = drm_rect_width(&state->dst);
11826 int dst_h = drm_rect_height(&state->dst);
11827
11828 return (src_w != dst_w || src_h != dst_h);
11829}
11830
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011831int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11832 struct drm_plane_state *plane_state)
11833{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011834 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011835 struct drm_crtc *crtc = crtc_state->crtc;
11836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11837 struct drm_plane *plane = plane_state->plane;
11838 struct drm_device *dev = crtc->dev;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011839 struct intel_plane_state *old_plane_state =
11840 to_intel_plane_state(plane->state);
11841 int idx = intel_crtc->base.base.id, ret;
11842 int i = drm_plane_index(plane);
11843 bool mode_changed = needs_modeset(crtc_state);
11844 bool was_crtc_enabled = crtc->state->active;
11845 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011846 bool turn_off, turn_on, visible, was_visible;
11847 struct drm_framebuffer *fb = plane_state->fb;
11848
11849 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11850 plane->type != DRM_PLANE_TYPE_CURSOR) {
11851 ret = skl_update_scaler_plane(
11852 to_intel_crtc_state(crtc_state),
11853 to_intel_plane_state(plane_state));
11854 if (ret)
11855 return ret;
11856 }
11857
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011858 was_visible = old_plane_state->visible;
11859 visible = to_intel_plane_state(plane_state)->visible;
11860
11861 if (!was_crtc_enabled && WARN_ON(was_visible))
11862 was_visible = false;
11863
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011864 /*
11865 * Visibility is calculated as if the crtc was on, but
11866 * after scaler setup everything depends on it being off
11867 * when the crtc isn't active.
11868 */
11869 if (!is_crtc_enabled)
11870 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011871
11872 if (!was_visible && !visible)
11873 return 0;
11874
11875 turn_off = was_visible && (!visible || mode_changed);
11876 turn_on = visible && (!was_visible || mode_changed);
11877
11878 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11879 plane->base.id, fb ? fb->base.id : -1);
11880
11881 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11882 plane->base.id, was_visible, visible,
11883 turn_off, turn_on, mode_changed);
11884
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011885 if (turn_on || turn_off) {
11886 pipe_config->wm_changed = true;
11887
Ville Syrjälä852eb002015-06-24 22:00:07 +030011888 /* must disable cxsr around plane enable/disable */
11889 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11890 if (is_crtc_enabled)
11891 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011892 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011893 }
11894 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011895 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011896 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011897
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011898 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011899 intel_crtc->atomic.fb_bits |=
11900 to_intel_plane(plane)->frontbuffer_bit;
11901
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011902 switch (plane->type) {
11903 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011904 intel_crtc->atomic.post_enable_primary = turn_on;
Paulo Zanonifcf38d12016-01-21 18:07:17 -020011905 intel_crtc->atomic.update_fbc = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011906
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011907 /*
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011908 * BDW signals flip done immediately if the plane
11909 * is disabled, even if the plane enable is already
11910 * armed to occur at the next vblank :(
11911 */
11912 if (turn_on && IS_BROADWELL(dev))
11913 intel_crtc->atomic.wait_vblank = true;
11914
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011915 break;
11916 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011917 break;
11918 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011919 /*
11920 * WaCxSRDisabledForSpriteScaling:ivb
11921 *
11922 * cstate->update_wm was already set above, so this flag will
11923 * take effect when we commit and program watermarks.
11924 */
11925 if (IS_IVYBRIDGE(dev) &&
11926 needs_scaling(to_intel_plane_state(plane_state)) &&
11927 !needs_scaling(old_plane_state)) {
11928 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11929 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011930 intel_crtc->atomic.wait_vblank = true;
11931 intel_crtc->atomic.update_sprite_watermarks |=
11932 1 << i;
11933 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011934
11935 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011936 }
11937 return 0;
11938}
11939
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011940static bool encoders_cloneable(const struct intel_encoder *a,
11941 const struct intel_encoder *b)
11942{
11943 /* masks could be asymmetric, so check both ways */
11944 return a == b || (a->cloneable & (1 << b->type) &&
11945 b->cloneable & (1 << a->type));
11946}
11947
11948static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11949 struct intel_crtc *crtc,
11950 struct intel_encoder *encoder)
11951{
11952 struct intel_encoder *source_encoder;
11953 struct drm_connector *connector;
11954 struct drm_connector_state *connector_state;
11955 int i;
11956
11957 for_each_connector_in_state(state, connector, connector_state, i) {
11958 if (connector_state->crtc != &crtc->base)
11959 continue;
11960
11961 source_encoder =
11962 to_intel_encoder(connector_state->best_encoder);
11963 if (!encoders_cloneable(encoder, source_encoder))
11964 return false;
11965 }
11966
11967 return true;
11968}
11969
11970static bool check_encoder_cloning(struct drm_atomic_state *state,
11971 struct intel_crtc *crtc)
11972{
11973 struct intel_encoder *encoder;
11974 struct drm_connector *connector;
11975 struct drm_connector_state *connector_state;
11976 int i;
11977
11978 for_each_connector_in_state(state, connector, connector_state, i) {
11979 if (connector_state->crtc != &crtc->base)
11980 continue;
11981
11982 encoder = to_intel_encoder(connector_state->best_encoder);
11983 if (!check_single_encoder_cloning(state, crtc, encoder))
11984 return false;
11985 }
11986
11987 return true;
11988}
11989
11990static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11991 struct drm_crtc_state *crtc_state)
11992{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011993 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011994 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011996 struct intel_crtc_state *pipe_config =
11997 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011998 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011999 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012000 bool mode_changed = needs_modeset(crtc_state);
12001
12002 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12003 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12004 return -EINVAL;
12005 }
12006
Ville Syrjälä852eb002015-06-24 22:00:07 +030012007 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012008 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012009
Maarten Lankhorstad421372015-06-15 12:33:42 +020012010 if (mode_changed && crtc_state->enable &&
12011 dev_priv->display.crtc_compute_clock &&
12012 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12013 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12014 pipe_config);
12015 if (ret)
12016 return ret;
12017 }
12018
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012019 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012020 if (dev_priv->display.compute_pipe_wm) {
12021 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Roperbf220452016-01-19 11:43:04 -080012022 if (ret)
Matt Roper86c8bbb2015-09-24 15:53:16 -070012023 return ret;
12024 }
12025
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012026 if (INTEL_INFO(dev)->gen >= 9) {
12027 if (mode_changed)
12028 ret = skl_update_scaler_crtc(pipe_config);
12029
12030 if (!ret)
12031 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12032 pipe_config);
12033 }
12034
12035 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012036}
12037
Jani Nikula65b38e02015-04-13 11:26:56 +030012038static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012039 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12040 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012041 .atomic_begin = intel_begin_crtc_commit,
12042 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012043 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012044};
12045
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012046static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12047{
12048 struct intel_connector *connector;
12049
12050 for_each_intel_connector(dev, connector) {
12051 if (connector->base.encoder) {
12052 connector->base.state->best_encoder =
12053 connector->base.encoder;
12054 connector->base.state->crtc =
12055 connector->base.encoder->crtc;
12056 } else {
12057 connector->base.state->best_encoder = NULL;
12058 connector->base.state->crtc = NULL;
12059 }
12060 }
12061}
12062
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012063static void
Robin Schroereba905b2014-05-18 02:24:50 +020012064connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012065 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012066{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012067 int bpp = pipe_config->pipe_bpp;
12068
12069 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12070 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012071 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012072
12073 /* Don't use an invalid EDID bpc value */
12074 if (connector->base.display_info.bpc &&
12075 connector->base.display_info.bpc * 3 < bpp) {
12076 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12077 bpp, connector->base.display_info.bpc*3);
12078 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12079 }
12080
Jani Nikula013dd9e2016-01-13 16:35:20 +020012081 /* Clamp bpp to default limit on screens without EDID 1.4 */
12082 if (connector->base.display_info.bpc == 0) {
12083 int type = connector->base.connector_type;
12084 int clamp_bpp = 24;
12085
12086 /* Fall back to 18 bpp when DP sink capability is unknown. */
12087 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12088 type == DRM_MODE_CONNECTOR_eDP)
12089 clamp_bpp = 18;
12090
12091 if (bpp > clamp_bpp) {
12092 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12093 bpp, clamp_bpp);
12094 pipe_config->pipe_bpp = clamp_bpp;
12095 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012096 }
12097}
12098
12099static int
12100compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012101 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012102{
12103 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012104 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012105 struct drm_connector *connector;
12106 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012107 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012108
Wayne Boyer666a4532015-12-09 12:29:35 -080012109 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012110 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012111 else if (INTEL_INFO(dev)->gen >= 5)
12112 bpp = 12*3;
12113 else
12114 bpp = 8*3;
12115
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012116
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012117 pipe_config->pipe_bpp = bpp;
12118
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012119 state = pipe_config->base.state;
12120
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012121 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012122 for_each_connector_in_state(state, connector, connector_state, i) {
12123 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012124 continue;
12125
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012126 connected_sink_compute_bpp(to_intel_connector(connector),
12127 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012128 }
12129
12130 return bpp;
12131}
12132
Daniel Vetter644db712013-09-19 14:53:58 +020012133static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12134{
12135 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12136 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012137 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012138 mode->crtc_hdisplay, mode->crtc_hsync_start,
12139 mode->crtc_hsync_end, mode->crtc_htotal,
12140 mode->crtc_vdisplay, mode->crtc_vsync_start,
12141 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12142}
12143
Daniel Vetterc0b03412013-05-28 12:05:54 +020012144static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012145 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012146 const char *context)
12147{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012148 struct drm_device *dev = crtc->base.dev;
12149 struct drm_plane *plane;
12150 struct intel_plane *intel_plane;
12151 struct intel_plane_state *state;
12152 struct drm_framebuffer *fb;
12153
12154 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12155 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012156
12157 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12158 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12159 pipe_config->pipe_bpp, pipe_config->dither);
12160 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12161 pipe_config->has_pch_encoder,
12162 pipe_config->fdi_lanes,
12163 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12164 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12165 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012166 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012167 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012168 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012169 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12170 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12171 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012172
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012173 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012174 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012175 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012176 pipe_config->dp_m2_n2.gmch_m,
12177 pipe_config->dp_m2_n2.gmch_n,
12178 pipe_config->dp_m2_n2.link_m,
12179 pipe_config->dp_m2_n2.link_n,
12180 pipe_config->dp_m2_n2.tu);
12181
Daniel Vetter55072d12014-11-20 16:10:28 +010012182 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12183 pipe_config->has_audio,
12184 pipe_config->has_infoframe);
12185
Daniel Vetterc0b03412013-05-28 12:05:54 +020012186 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012187 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012188 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012189 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12190 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012191 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012192 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12193 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012194 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12195 crtc->num_scalers,
12196 pipe_config->scaler_state.scaler_users,
12197 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012198 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12199 pipe_config->gmch_pfit.control,
12200 pipe_config->gmch_pfit.pgm_ratios,
12201 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012202 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012203 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012204 pipe_config->pch_pfit.size,
12205 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012206 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012207 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012208
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012209 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012210 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012211 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012212 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012213 pipe_config->ddi_pll_sel,
12214 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012215 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012216 pipe_config->dpll_hw_state.pll0,
12217 pipe_config->dpll_hw_state.pll1,
12218 pipe_config->dpll_hw_state.pll2,
12219 pipe_config->dpll_hw_state.pll3,
12220 pipe_config->dpll_hw_state.pll6,
12221 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012222 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012223 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012224 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012225 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012226 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12227 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12228 pipe_config->ddi_pll_sel,
12229 pipe_config->dpll_hw_state.ctrl1,
12230 pipe_config->dpll_hw_state.cfgcr1,
12231 pipe_config->dpll_hw_state.cfgcr2);
12232 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012233 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012234 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012235 pipe_config->dpll_hw_state.wrpll,
12236 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012237 } else {
12238 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12239 "fp0: 0x%x, fp1: 0x%x\n",
12240 pipe_config->dpll_hw_state.dpll,
12241 pipe_config->dpll_hw_state.dpll_md,
12242 pipe_config->dpll_hw_state.fp0,
12243 pipe_config->dpll_hw_state.fp1);
12244 }
12245
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012246 DRM_DEBUG_KMS("planes on this crtc\n");
12247 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12248 intel_plane = to_intel_plane(plane);
12249 if (intel_plane->pipe != crtc->pipe)
12250 continue;
12251
12252 state = to_intel_plane_state(plane->state);
12253 fb = state->base.fb;
12254 if (!fb) {
12255 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12256 "disabled, scaler_id = %d\n",
12257 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12258 plane->base.id, intel_plane->pipe,
12259 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12260 drm_plane_index(plane), state->scaler_id);
12261 continue;
12262 }
12263
12264 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12265 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12266 plane->base.id, intel_plane->pipe,
12267 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12268 drm_plane_index(plane));
12269 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12270 fb->base.id, fb->width, fb->height, fb->pixel_format);
12271 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12272 state->scaler_id,
12273 state->src.x1 >> 16, state->src.y1 >> 16,
12274 drm_rect_width(&state->src) >> 16,
12275 drm_rect_height(&state->src) >> 16,
12276 state->dst.x1, state->dst.y1,
12277 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12278 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012279}
12280
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012281static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012282{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012283 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012284 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012285 unsigned int used_ports = 0;
12286
12287 /*
12288 * Walk the connector list instead of the encoder
12289 * list to detect the problem on ddi platforms
12290 * where there's just one encoder per digital port.
12291 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012292 drm_for_each_connector(connector, dev) {
12293 struct drm_connector_state *connector_state;
12294 struct intel_encoder *encoder;
12295
12296 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12297 if (!connector_state)
12298 connector_state = connector->state;
12299
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012300 if (!connector_state->best_encoder)
12301 continue;
12302
12303 encoder = to_intel_encoder(connector_state->best_encoder);
12304
12305 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012306
12307 switch (encoder->type) {
12308 unsigned int port_mask;
12309 case INTEL_OUTPUT_UNKNOWN:
12310 if (WARN_ON(!HAS_DDI(dev)))
12311 break;
12312 case INTEL_OUTPUT_DISPLAYPORT:
12313 case INTEL_OUTPUT_HDMI:
12314 case INTEL_OUTPUT_EDP:
12315 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12316
12317 /* the same port mustn't appear more than once */
12318 if (used_ports & port_mask)
12319 return false;
12320
12321 used_ports |= port_mask;
12322 default:
12323 break;
12324 }
12325 }
12326
12327 return true;
12328}
12329
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012330static void
12331clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12332{
12333 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012334 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012335 struct intel_dpll_hw_state dpll_hw_state;
12336 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012337 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012338 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012339
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012340 /* FIXME: before the switch to atomic started, a new pipe_config was
12341 * kzalloc'd. Code that depends on any field being zero should be
12342 * fixed, so that the crtc_state can be safely duplicated. For now,
12343 * only fields that are know to not cause problems are preserved. */
12344
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012345 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012346 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012347 shared_dpll = crtc_state->shared_dpll;
12348 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012349 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012350 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012351
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012352 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012353
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012354 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012355 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012356 crtc_state->shared_dpll = shared_dpll;
12357 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012358 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012359 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012360}
12361
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012362static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012363intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012364 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012365{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012366 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012367 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012368 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012369 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012370 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012371 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012372 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012373
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012374 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012375
Daniel Vettere143a212013-07-04 12:01:15 +020012376 pipe_config->cpu_transcoder =
12377 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012378
Imre Deak2960bc92013-07-30 13:36:32 +030012379 /*
12380 * Sanitize sync polarity flags based on requested ones. If neither
12381 * positive or negative polarity is requested, treat this as meaning
12382 * negative polarity.
12383 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012384 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012385 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012386 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012387
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012388 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012389 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012390 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012391
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012392 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12393 pipe_config);
12394 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012395 goto fail;
12396
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012397 /*
12398 * Determine the real pipe dimensions. Note that stereo modes can
12399 * increase the actual pipe size due to the frame doubling and
12400 * insertion of additional space for blanks between the frame. This
12401 * is stored in the crtc timings. We use the requested mode to do this
12402 * computation to clearly distinguish it from the adjusted mode, which
12403 * can be changed by the connectors in the below retry loop.
12404 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012405 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012406 &pipe_config->pipe_src_w,
12407 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012408
Daniel Vettere29c22c2013-02-21 00:00:16 +010012409encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012410 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012411 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012412 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012413
Daniel Vetter135c81b2013-07-21 21:37:09 +020012414 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012415 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12416 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012417
Daniel Vetter7758a112012-07-08 19:40:39 +020012418 /* Pass our mode to the connectors and the CRTC to give them a chance to
12419 * adjust it according to limitations or connector properties, and also
12420 * a chance to reject the mode entirely.
12421 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012422 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012423 if (connector_state->crtc != crtc)
12424 continue;
12425
12426 encoder = to_intel_encoder(connector_state->best_encoder);
12427
Daniel Vetterefea6e82013-07-21 21:36:59 +020012428 if (!(encoder->compute_config(encoder, pipe_config))) {
12429 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012430 goto fail;
12431 }
12432 }
12433
Daniel Vetterff9a6752013-06-01 17:16:21 +020012434 /* Set default port clock if not overwritten by the encoder. Needs to be
12435 * done afterwards in case the encoder adjusts the mode. */
12436 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012437 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012438 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012439
Daniel Vettera43f6e02013-06-07 23:10:32 +020012440 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012441 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012442 DRM_DEBUG_KMS("CRTC fixup failed\n");
12443 goto fail;
12444 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012445
12446 if (ret == RETRY) {
12447 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12448 ret = -EINVAL;
12449 goto fail;
12450 }
12451
12452 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12453 retry = false;
12454 goto encoder_retry;
12455 }
12456
Daniel Vettere8fa4272015-08-12 11:43:34 +020012457 /* Dithering seems to not pass-through bits correctly when it should, so
12458 * only enable it on 6bpc panels. */
12459 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012460 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012461 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012462
Daniel Vetter7758a112012-07-08 19:40:39 +020012463fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012464 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012465}
12466
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012467static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012468intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012469{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012470 struct drm_crtc *crtc;
12471 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012472 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012473
Ville Syrjälä76688512014-01-10 11:28:06 +020012474 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012475 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012476 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012477
12478 /* Update hwmode for vblank functions */
12479 if (crtc->state->active)
12480 crtc->hwmode = crtc->state->adjusted_mode;
12481 else
12482 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012483
12484 /*
12485 * Update legacy state to satisfy fbc code. This can
12486 * be removed when fbc uses the atomic state.
12487 */
12488 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12489 struct drm_plane_state *plane_state = crtc->primary->state;
12490
12491 crtc->primary->fb = plane_state->fb;
12492 crtc->x = plane_state->src_x >> 16;
12493 crtc->y = plane_state->src_y >> 16;
12494 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012495 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012496}
12497
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012498static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012499{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012500 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012501
12502 if (clock1 == clock2)
12503 return true;
12504
12505 if (!clock1 || !clock2)
12506 return false;
12507
12508 diff = abs(clock1 - clock2);
12509
12510 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12511 return true;
12512
12513 return false;
12514}
12515
Daniel Vetter25c5b262012-07-08 22:08:04 +020012516#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12517 list_for_each_entry((intel_crtc), \
12518 &(dev)->mode_config.crtc_list, \
12519 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012520 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012521
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012522static bool
12523intel_compare_m_n(unsigned int m, unsigned int n,
12524 unsigned int m2, unsigned int n2,
12525 bool exact)
12526{
12527 if (m == m2 && n == n2)
12528 return true;
12529
12530 if (exact || !m || !n || !m2 || !n2)
12531 return false;
12532
12533 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12534
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012535 if (n > n2) {
12536 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012537 m2 <<= 1;
12538 n2 <<= 1;
12539 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012540 } else if (n < n2) {
12541 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012542 m <<= 1;
12543 n <<= 1;
12544 }
12545 }
12546
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012547 if (n != n2)
12548 return false;
12549
12550 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012551}
12552
12553static bool
12554intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12555 struct intel_link_m_n *m2_n2,
12556 bool adjust)
12557{
12558 if (m_n->tu == m2_n2->tu &&
12559 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12560 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12561 intel_compare_m_n(m_n->link_m, m_n->link_n,
12562 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12563 if (adjust)
12564 *m2_n2 = *m_n;
12565
12566 return true;
12567 }
12568
12569 return false;
12570}
12571
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012572static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012573intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012574 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012575 struct intel_crtc_state *pipe_config,
12576 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012577{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012578 bool ret = true;
12579
12580#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12581 do { \
12582 if (!adjust) \
12583 DRM_ERROR(fmt, ##__VA_ARGS__); \
12584 else \
12585 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12586 } while (0)
12587
Daniel Vetter66e985c2013-06-05 13:34:20 +020012588#define PIPE_CONF_CHECK_X(name) \
12589 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012590 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012591 "(expected 0x%08x, found 0x%08x)\n", \
12592 current_config->name, \
12593 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012594 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012595 }
12596
Daniel Vetter08a24032013-04-19 11:25:34 +020012597#define PIPE_CONF_CHECK_I(name) \
12598 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012599 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012600 "(expected %i, found %i)\n", \
12601 current_config->name, \
12602 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012603 ret = false; \
12604 }
12605
12606#define PIPE_CONF_CHECK_M_N(name) \
12607 if (!intel_compare_link_m_n(&current_config->name, \
12608 &pipe_config->name,\
12609 adjust)) { \
12610 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12611 "(expected tu %i gmch %i/%i link %i/%i, " \
12612 "found tu %i, gmch %i/%i link %i/%i)\n", \
12613 current_config->name.tu, \
12614 current_config->name.gmch_m, \
12615 current_config->name.gmch_n, \
12616 current_config->name.link_m, \
12617 current_config->name.link_n, \
12618 pipe_config->name.tu, \
12619 pipe_config->name.gmch_m, \
12620 pipe_config->name.gmch_n, \
12621 pipe_config->name.link_m, \
12622 pipe_config->name.link_n); \
12623 ret = false; \
12624 }
12625
12626#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12627 if (!intel_compare_link_m_n(&current_config->name, \
12628 &pipe_config->name, adjust) && \
12629 !intel_compare_link_m_n(&current_config->alt_name, \
12630 &pipe_config->name, adjust)) { \
12631 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12632 "(expected tu %i gmch %i/%i link %i/%i, " \
12633 "or tu %i gmch %i/%i link %i/%i, " \
12634 "found tu %i, gmch %i/%i link %i/%i)\n", \
12635 current_config->name.tu, \
12636 current_config->name.gmch_m, \
12637 current_config->name.gmch_n, \
12638 current_config->name.link_m, \
12639 current_config->name.link_n, \
12640 current_config->alt_name.tu, \
12641 current_config->alt_name.gmch_m, \
12642 current_config->alt_name.gmch_n, \
12643 current_config->alt_name.link_m, \
12644 current_config->alt_name.link_n, \
12645 pipe_config->name.tu, \
12646 pipe_config->name.gmch_m, \
12647 pipe_config->name.gmch_n, \
12648 pipe_config->name.link_m, \
12649 pipe_config->name.link_n); \
12650 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012651 }
12652
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012653/* This is required for BDW+ where there is only one set of registers for
12654 * switching between high and low RR.
12655 * This macro can be used whenever a comparison has to be made between one
12656 * hw state and multiple sw state variables.
12657 */
12658#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12659 if ((current_config->name != pipe_config->name) && \
12660 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012661 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012662 "(expected %i or %i, found %i)\n", \
12663 current_config->name, \
12664 current_config->alt_name, \
12665 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012666 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012667 }
12668
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012669#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12670 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012671 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012672 "(expected %i, found %i)\n", \
12673 current_config->name & (mask), \
12674 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012675 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012676 }
12677
Ville Syrjälä5e550652013-09-06 23:29:07 +030012678#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12679 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012680 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012681 "(expected %i, found %i)\n", \
12682 current_config->name, \
12683 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012684 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012685 }
12686
Daniel Vetterbb760062013-06-06 14:55:52 +020012687#define PIPE_CONF_QUIRK(quirk) \
12688 ((current_config->quirks | pipe_config->quirks) & (quirk))
12689
Daniel Vettereccb1402013-05-22 00:50:22 +020012690 PIPE_CONF_CHECK_I(cpu_transcoder);
12691
Daniel Vetter08a24032013-04-19 11:25:34 +020012692 PIPE_CONF_CHECK_I(has_pch_encoder);
12693 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012694 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012695
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012696 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012697 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012698
12699 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012700 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012701
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012702 if (current_config->has_drrs)
12703 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12704 } else
12705 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012706
Jani Nikulaa65347b2015-11-27 12:21:46 +020012707 PIPE_CONF_CHECK_I(has_dsi_encoder);
12708
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012709 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12710 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12711 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12712 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12713 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12714 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012715
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012716 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12717 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12718 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12719 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12720 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12721 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012722
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012723 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012724 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012725 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012726 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012727 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012728 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012729
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012730 PIPE_CONF_CHECK_I(has_audio);
12731
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012732 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012733 DRM_MODE_FLAG_INTERLACE);
12734
Daniel Vetterbb760062013-06-06 14:55:52 +020012735 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012736 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012737 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012738 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012739 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012740 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012741 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012742 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012743 DRM_MODE_FLAG_NVSYNC);
12744 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012745
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012746 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012747 /* pfit ratios are autocomputed by the hw on gen4+ */
12748 if (INTEL_INFO(dev)->gen < 4)
12749 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012750 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012751
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012752 if (!adjust) {
12753 PIPE_CONF_CHECK_I(pipe_src_w);
12754 PIPE_CONF_CHECK_I(pipe_src_h);
12755
12756 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12757 if (current_config->pch_pfit.enabled) {
12758 PIPE_CONF_CHECK_X(pch_pfit.pos);
12759 PIPE_CONF_CHECK_X(pch_pfit.size);
12760 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012761
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012762 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12763 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012764
Jesse Barnese59150d2014-01-07 13:30:45 -080012765 /* BDW+ don't expose a synchronous way to read the state */
12766 if (IS_HASWELL(dev))
12767 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012768
Ville Syrjälä282740f2013-09-04 18:30:03 +030012769 PIPE_CONF_CHECK_I(double_wide);
12770
Daniel Vetter26804af2014-06-25 22:01:55 +030012771 PIPE_CONF_CHECK_X(ddi_pll_sel);
12772
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012773 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012774 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012775 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012776 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12777 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012778 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012779 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012780 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12781 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12782 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012783
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12785 PIPE_CONF_CHECK_I(pipe_bpp);
12786
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012787 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012788 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012789
Daniel Vetter66e985c2013-06-05 13:34:20 +020012790#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012791#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012792#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012793#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012794#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012795#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012796#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012797
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012798 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012799}
12800
Damien Lespiau08db6652014-11-04 17:06:52 +000012801static void check_wm_state(struct drm_device *dev)
12802{
12803 struct drm_i915_private *dev_priv = dev->dev_private;
12804 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12805 struct intel_crtc *intel_crtc;
12806 int plane;
12807
12808 if (INTEL_INFO(dev)->gen < 9)
12809 return;
12810
12811 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12812 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12813
12814 for_each_intel_crtc(dev, intel_crtc) {
12815 struct skl_ddb_entry *hw_entry, *sw_entry;
12816 const enum pipe pipe = intel_crtc->pipe;
12817
12818 if (!intel_crtc->active)
12819 continue;
12820
12821 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012822 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012823 hw_entry = &hw_ddb.plane[pipe][plane];
12824 sw_entry = &sw_ddb->plane[pipe][plane];
12825
12826 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12827 continue;
12828
12829 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12830 "(expected (%u,%u), found (%u,%u))\n",
12831 pipe_name(pipe), plane + 1,
12832 sw_entry->start, sw_entry->end,
12833 hw_entry->start, hw_entry->end);
12834 }
12835
12836 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012837 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12838 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012839
12840 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12841 continue;
12842
12843 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12844 "(expected (%u,%u), found (%u,%u))\n",
12845 pipe_name(pipe),
12846 sw_entry->start, sw_entry->end,
12847 hw_entry->start, hw_entry->end);
12848 }
12849}
12850
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012851static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012852check_connector_state(struct drm_device *dev,
12853 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012854{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012855 struct drm_connector_state *old_conn_state;
12856 struct drm_connector *connector;
12857 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012858
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012859 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12860 struct drm_encoder *encoder = connector->encoder;
12861 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012862
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012863 /* This also checks the encoder/connector hw state with the
12864 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012865 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012866
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012867 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012868 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012869 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012870}
12871
12872static void
12873check_encoder_state(struct drm_device *dev)
12874{
12875 struct intel_encoder *encoder;
12876 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012877
Damien Lespiaub2784e12014-08-05 11:29:37 +010012878 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012879 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012880 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012881
12882 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12883 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012884 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012885
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012886 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012887 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012888 continue;
12889 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012890
12891 I915_STATE_WARN(connector->base.state->crtc !=
12892 encoder->base.crtc,
12893 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012894 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012895
Rob Clarke2c719b2014-12-15 13:56:32 -050012896 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012897 "encoder's enabled state mismatch "
12898 "(expected %i, found %i)\n",
12899 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012900
12901 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012902 bool active;
12903
12904 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012905 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012906 "encoder detached but still enabled on pipe %c.\n",
12907 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012908 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012909 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012910}
12911
12912static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012913check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012914{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012915 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012916 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012917 struct drm_crtc_state *old_crtc_state;
12918 struct drm_crtc *crtc;
12919 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012920
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012921 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12923 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012924 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012925
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012926 if (!needs_modeset(crtc->state) &&
12927 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012928 continue;
12929
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012930 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12931 pipe_config = to_intel_crtc_state(old_crtc_state);
12932 memset(pipe_config, 0, sizeof(*pipe_config));
12933 pipe_config->base.crtc = crtc;
12934 pipe_config->base.state = old_state;
12935
12936 DRM_DEBUG_KMS("[CRTC:%d]\n",
12937 crtc->base.id);
12938
12939 active = dev_priv->display.get_pipe_config(intel_crtc,
12940 pipe_config);
12941
12942 /* hw state is inconsistent with the pipe quirk */
12943 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12944 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12945 active = crtc->state->active;
12946
12947 I915_STATE_WARN(crtc->state->active != active,
12948 "crtc active state doesn't match with hw state "
12949 "(expected %i, found %i)\n", crtc->state->active, active);
12950
12951 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12952 "transitional active state does not match atomic hw state "
12953 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12954
12955 for_each_encoder_on_crtc(dev, crtc, encoder) {
12956 enum pipe pipe;
12957
12958 active = encoder->get_hw_state(encoder, &pipe);
12959 I915_STATE_WARN(active != crtc->state->active,
12960 "[ENCODER:%i] active %i with crtc active %i\n",
12961 encoder->base.base.id, active, crtc->state->active);
12962
12963 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12964 "Encoder connected to wrong pipe %c\n",
12965 pipe_name(pipe));
12966
12967 if (active)
12968 encoder->get_config(encoder, pipe_config);
12969 }
12970
12971 if (!crtc->state->active)
12972 continue;
12973
12974 sw_config = to_intel_crtc_state(crtc->state);
12975 if (!intel_pipe_config_compare(dev, sw_config,
12976 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012977 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012978 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012979 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012980 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012981 "[sw state]");
12982 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012983 }
12984}
12985
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012986static void
12987check_shared_dpll_state(struct drm_device *dev)
12988{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012989 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012990 struct intel_crtc *crtc;
12991 struct intel_dpll_hw_state dpll_hw_state;
12992 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012993
12994 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12995 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12996 int enabled_crtcs = 0, active_crtcs = 0;
12997 bool active;
12998
12999 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13000
13001 DRM_DEBUG_KMS("%s\n", pll->name);
13002
13003 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13004
Rob Clarke2c719b2014-12-15 13:56:32 -050013005 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020013006 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013007 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050013008 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020013009 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013010 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020013011 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013012 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020013013 "pll on state mismatch (expected %i, found %i)\n",
13014 pll->on, active);
13015
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013016 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080013017 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013018 enabled_crtcs++;
13019 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13020 active_crtcs++;
13021 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013022 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013023 "pll active crtcs mismatch (expected %i, found %i)\n",
13024 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013025 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013026 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013027 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013028
Rob Clarke2c719b2014-12-15 13:56:32 -050013029 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013030 sizeof(dpll_hw_state)),
13031 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013032 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013033}
13034
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013035static void
13036intel_modeset_check_state(struct drm_device *dev,
13037 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013038{
Damien Lespiau08db6652014-11-04 17:06:52 +000013039 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013040 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013041 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013042 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013043 check_shared_dpll_state(dev);
13044}
13045
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013046void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013047 int dotclock)
13048{
13049 /*
13050 * FDI already provided one idea for the dotclock.
13051 * Yell if the encoder disagrees.
13052 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013053 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013054 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013055 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013056}
13057
Ville Syrjälä80715b22014-05-15 20:23:23 +030013058static void update_scanline_offset(struct intel_crtc *crtc)
13059{
13060 struct drm_device *dev = crtc->base.dev;
13061
13062 /*
13063 * The scanline counter increments at the leading edge of hsync.
13064 *
13065 * On most platforms it starts counting from vtotal-1 on the
13066 * first active line. That means the scanline counter value is
13067 * always one less than what we would expect. Ie. just after
13068 * start of vblank, which also occurs at start of hsync (on the
13069 * last active line), the scanline counter will read vblank_start-1.
13070 *
13071 * On gen2 the scanline counter starts counting from 1 instead
13072 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13073 * to keep the value positive), instead of adding one.
13074 *
13075 * On HSW+ the behaviour of the scanline counter depends on the output
13076 * type. For DP ports it behaves like most other platforms, but on HDMI
13077 * there's an extra 1 line difference. So we need to add two instead of
13078 * one to the value.
13079 */
13080 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013081 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013082 int vtotal;
13083
Ville Syrjälä124abe02015-09-08 13:40:45 +030013084 vtotal = adjusted_mode->crtc_vtotal;
13085 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013086 vtotal /= 2;
13087
13088 crtc->scanline_offset = vtotal - 1;
13089 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013090 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013091 crtc->scanline_offset = 2;
13092 } else
13093 crtc->scanline_offset = 1;
13094}
13095
Maarten Lankhorstad421372015-06-15 12:33:42 +020013096static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013097{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013098 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013099 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013100 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013101 struct drm_crtc *crtc;
13102 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013103 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013104
13105 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013106 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013107
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013108 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13110 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013111
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013112 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013113 continue;
13114
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013115 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13116
13117 if (old_dpll == DPLL_ID_PRIVATE)
13118 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013119
Maarten Lankhorstad421372015-06-15 12:33:42 +020013120 if (!shared_dpll)
13121 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13122
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013123 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013124 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013125}
13126
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013127/*
13128 * This implements the workaround described in the "notes" section of the mode
13129 * set sequence documentation. When going from no pipes or single pipe to
13130 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13131 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13132 */
13133static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13134{
13135 struct drm_crtc_state *crtc_state;
13136 struct intel_crtc *intel_crtc;
13137 struct drm_crtc *crtc;
13138 struct intel_crtc_state *first_crtc_state = NULL;
13139 struct intel_crtc_state *other_crtc_state = NULL;
13140 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13141 int i;
13142
13143 /* look at all crtc's that are going to be enabled in during modeset */
13144 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13145 intel_crtc = to_intel_crtc(crtc);
13146
13147 if (!crtc_state->active || !needs_modeset(crtc_state))
13148 continue;
13149
13150 if (first_crtc_state) {
13151 other_crtc_state = to_intel_crtc_state(crtc_state);
13152 break;
13153 } else {
13154 first_crtc_state = to_intel_crtc_state(crtc_state);
13155 first_pipe = intel_crtc->pipe;
13156 }
13157 }
13158
13159 /* No workaround needed? */
13160 if (!first_crtc_state)
13161 return 0;
13162
13163 /* w/a possibly needed, check how many crtc's are already enabled. */
13164 for_each_intel_crtc(state->dev, intel_crtc) {
13165 struct intel_crtc_state *pipe_config;
13166
13167 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13168 if (IS_ERR(pipe_config))
13169 return PTR_ERR(pipe_config);
13170
13171 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13172
13173 if (!pipe_config->base.active ||
13174 needs_modeset(&pipe_config->base))
13175 continue;
13176
13177 /* 2 or more enabled crtcs means no need for w/a */
13178 if (enabled_pipe != INVALID_PIPE)
13179 return 0;
13180
13181 enabled_pipe = intel_crtc->pipe;
13182 }
13183
13184 if (enabled_pipe != INVALID_PIPE)
13185 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13186 else if (other_crtc_state)
13187 other_crtc_state->hsw_workaround_pipe = first_pipe;
13188
13189 return 0;
13190}
13191
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013192static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13193{
13194 struct drm_crtc *crtc;
13195 struct drm_crtc_state *crtc_state;
13196 int ret = 0;
13197
13198 /* add all active pipes to the state */
13199 for_each_crtc(state->dev, crtc) {
13200 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13201 if (IS_ERR(crtc_state))
13202 return PTR_ERR(crtc_state);
13203
13204 if (!crtc_state->active || needs_modeset(crtc_state))
13205 continue;
13206
13207 crtc_state->mode_changed = true;
13208
13209 ret = drm_atomic_add_affected_connectors(state, crtc);
13210 if (ret)
13211 break;
13212
13213 ret = drm_atomic_add_affected_planes(state, crtc);
13214 if (ret)
13215 break;
13216 }
13217
13218 return ret;
13219}
13220
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013221static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013222{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013223 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13224 struct drm_i915_private *dev_priv = state->dev->dev_private;
13225 struct drm_crtc *crtc;
13226 struct drm_crtc_state *crtc_state;
13227 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013228
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013229 if (!check_digital_port_conflicts(state)) {
13230 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13231 return -EINVAL;
13232 }
13233
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013234 intel_state->modeset = true;
13235 intel_state->active_crtcs = dev_priv->active_crtcs;
13236
13237 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13238 if (crtc_state->active)
13239 intel_state->active_crtcs |= 1 << i;
13240 else
13241 intel_state->active_crtcs &= ~(1 << i);
13242 }
13243
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013244 /*
13245 * See if the config requires any additional preparation, e.g.
13246 * to adjust global state with pipes off. We need to do this
13247 * here so we can get the modeset_pipe updated config for the new
13248 * mode set on this crtc. For other crtcs we need to use the
13249 * adjusted_mode bits in the crtc directly.
13250 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013251 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013252 ret = dev_priv->display.modeset_calc_cdclk(state);
13253
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013254 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013255 ret = intel_modeset_all_pipes(state);
13256
13257 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013258 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013259 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013260 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013261
Maarten Lankhorstad421372015-06-15 12:33:42 +020013262 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013263
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013264 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013265 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013266
Maarten Lankhorstad421372015-06-15 12:33:42 +020013267 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013268}
13269
Matt Roperaa363132015-09-24 15:53:18 -070013270/*
13271 * Handle calculation of various watermark data at the end of the atomic check
13272 * phase. The code here should be run after the per-crtc and per-plane 'check'
13273 * handlers to ensure that all derived state has been updated.
13274 */
13275static void calc_watermark_data(struct drm_atomic_state *state)
13276{
13277 struct drm_device *dev = state->dev;
13278 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13279 struct drm_crtc *crtc;
13280 struct drm_crtc_state *cstate;
13281 struct drm_plane *plane;
13282 struct drm_plane_state *pstate;
13283
13284 /*
13285 * Calculate watermark configuration details now that derived
13286 * plane/crtc state is all properly updated.
13287 */
13288 drm_for_each_crtc(crtc, dev) {
13289 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13290 crtc->state;
13291
13292 if (cstate->active)
13293 intel_state->wm_config.num_pipes_active++;
13294 }
13295 drm_for_each_legacy_plane(plane, dev) {
13296 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13297 plane->state;
13298
13299 if (!to_intel_plane_state(pstate)->visible)
13300 continue;
13301
13302 intel_state->wm_config.sprites_enabled = true;
13303 if (pstate->crtc_w != pstate->src_w >> 16 ||
13304 pstate->crtc_h != pstate->src_h >> 16)
13305 intel_state->wm_config.sprites_scaled = true;
13306 }
13307}
13308
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013309/**
13310 * intel_atomic_check - validate state object
13311 * @dev: drm device
13312 * @state: state to validate
13313 */
13314static int intel_atomic_check(struct drm_device *dev,
13315 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013316{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013317 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013318 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013319 struct drm_crtc *crtc;
13320 struct drm_crtc_state *crtc_state;
13321 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013322 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013323
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013324 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013325 if (ret)
13326 return ret;
13327
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013328 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013329 struct intel_crtc_state *pipe_config =
13330 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013331
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013332 memset(&to_intel_crtc(crtc)->atomic, 0,
13333 sizeof(struct intel_crtc_atomic_commit));
13334
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013335 /* Catch I915_MODE_FLAG_INHERITED */
13336 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13337 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013338
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013339 if (!crtc_state->enable) {
13340 if (needs_modeset(crtc_state))
13341 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013342 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013343 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013344
Daniel Vetter26495482015-07-15 14:15:52 +020013345 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013346 continue;
13347
Daniel Vetter26495482015-07-15 14:15:52 +020013348 /* FIXME: For only active_changed we shouldn't need to do any
13349 * state recomputation at all. */
13350
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013351 ret = drm_atomic_add_affected_connectors(state, crtc);
13352 if (ret)
13353 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013354
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013355 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013356 if (ret)
13357 return ret;
13358
Jani Nikula73831232015-11-19 10:26:30 +020013359 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013360 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013361 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013362 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013363 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013364 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013365 }
13366
13367 if (needs_modeset(crtc_state)) {
13368 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013369
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013370 ret = drm_atomic_add_affected_planes(state, crtc);
13371 if (ret)
13372 return ret;
13373 }
13374
Daniel Vetter26495482015-07-15 14:15:52 +020013375 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13376 needs_modeset(crtc_state) ?
13377 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013378 }
13379
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013380 if (any_ms) {
13381 ret = intel_modeset_checks(state);
13382
13383 if (ret)
13384 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013385 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013386 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013387
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013388 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013389 if (ret)
13390 return ret;
13391
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013392 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013393 calc_watermark_data(state);
13394
13395 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013396}
13397
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013398static int intel_atomic_prepare_commit(struct drm_device *dev,
13399 struct drm_atomic_state *state,
13400 bool async)
13401{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013402 struct drm_i915_private *dev_priv = dev->dev_private;
13403 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013404 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013405 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013406 struct drm_crtc *crtc;
13407 int i, ret;
13408
13409 if (async) {
13410 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13411 return -EINVAL;
13412 }
13413
13414 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13415 ret = intel_crtc_wait_for_pending_flips(crtc);
13416 if (ret)
13417 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013418
13419 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13420 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013421 }
13422
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013423 ret = mutex_lock_interruptible(&dev->struct_mutex);
13424 if (ret)
13425 return ret;
13426
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013427 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013428 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13429 u32 reset_counter;
13430
13431 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13432 mutex_unlock(&dev->struct_mutex);
13433
13434 for_each_plane_in_state(state, plane, plane_state, i) {
13435 struct intel_plane_state *intel_plane_state =
13436 to_intel_plane_state(plane_state);
13437
13438 if (!intel_plane_state->wait_req)
13439 continue;
13440
13441 ret = __i915_wait_request(intel_plane_state->wait_req,
13442 reset_counter, true,
13443 NULL, NULL);
13444
13445 /* Swallow -EIO errors to allow updates during hw lockup. */
13446 if (ret == -EIO)
13447 ret = 0;
13448
13449 if (ret)
13450 break;
13451 }
13452
13453 if (!ret)
13454 return 0;
13455
13456 mutex_lock(&dev->struct_mutex);
13457 drm_atomic_helper_cleanup_planes(dev, state);
13458 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013459
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013460 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013461 return ret;
13462}
13463
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013464/**
13465 * intel_atomic_commit - commit validated state object
13466 * @dev: DRM device
13467 * @state: the top-level driver state object
13468 * @async: asynchronous commit
13469 *
13470 * This function commits a top-level state object that has been validated
13471 * with drm_atomic_helper_check().
13472 *
13473 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13474 * we can only handle plane-related operations and do not yet support
13475 * asynchronous commit.
13476 *
13477 * RETURNS
13478 * Zero for success or -errno.
13479 */
13480static int intel_atomic_commit(struct drm_device *dev,
13481 struct drm_atomic_state *state,
13482 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013483{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013484 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013485 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013486 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013487 struct drm_crtc *crtc;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013488 int ret = 0, i;
13489 bool hw_check = intel_state->modeset;
Daniel Vettera6778b32012-07-02 09:56:42 +020013490
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013491 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013492 if (ret) {
13493 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013494 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013495 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013496
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013497 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013498 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013499
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013500 if (intel_state->modeset) {
13501 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13502 sizeof(intel_state->min_pixclk));
13503 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013504 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013505 }
13506
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013507 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13509
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013510 if (!needs_modeset(crtc->state))
13511 continue;
13512
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013513 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013514
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013515 if (crtc_state->active) {
13516 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13517 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013518 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013519 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013520 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013521
13522 /*
13523 * Underruns don't always raise
13524 * interrupts, so check manually.
13525 */
13526 intel_check_cpu_fifo_underruns(dev_priv);
13527 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013528
13529 if (!crtc->state->active)
13530 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013531 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013532 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013533
Daniel Vetterea9d7582012-07-10 10:42:52 +020013534 /* Only after disabling all output pipelines that will be changed can we
13535 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013536 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013537
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013538 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013539 intel_shared_dpll_commit(state);
13540
13541 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013542 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013543 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013544
Daniel Vettera6778b32012-07-02 09:56:42 +020013545 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013546 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13548 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013549 bool update_pipe = !modeset &&
13550 to_intel_crtc_state(crtc->state)->update_pipe;
13551 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013552
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013553 if (modeset)
13554 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13555
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013556 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013557 update_scanline_offset(to_intel_crtc(crtc));
13558 dev_priv->display.crtc_enable(crtc);
13559 }
13560
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013561 if (update_pipe) {
13562 put_domains = modeset_get_crtc_power_domains(crtc);
13563
13564 /* make sure intel_modeset_check_state runs */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013565 hw_check = true;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013566 }
13567
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013568 if (!modeset)
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013569 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013570
Paulo Zanoni49227c42016-01-19 11:35:52 -020013571 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13572 intel_fbc_enable(intel_crtc);
13573
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013574 if (crtc->state->active &&
13575 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013576 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013577
13578 if (put_domains)
13579 modeset_put_power_domains(dev_priv, put_domains);
13580
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013581 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013582
13583 if (modeset)
13584 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013585 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013586
Daniel Vettera6778b32012-07-02 09:56:42 +020013587 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013588
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013589 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013590
13591 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013592 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013593 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013594
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013595 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013596 intel_modeset_check_state(dev, state);
13597
13598 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013599
Mika Kuoppala75714942015-12-16 09:26:48 +020013600 /* As one of the primary mmio accessors, KMS has a high likelihood
13601 * of triggering bugs in unclaimed access. After we finish
13602 * modesetting, see if an error has been flagged, and if so
13603 * enable debugging for the next modeset - and hope we catch
13604 * the culprit.
13605 *
13606 * XXX note that we assume display power is on at this point.
13607 * This might hold true now but we need to add pm helper to check
13608 * unclaimed only when the hardware is on, as atomic commits
13609 * can happen also when the device is completely off.
13610 */
13611 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13612
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013613 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013614}
13615
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013616void intel_crtc_restore_mode(struct drm_crtc *crtc)
13617{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013618 struct drm_device *dev = crtc->dev;
13619 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013620 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013621 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013622
13623 state = drm_atomic_state_alloc(dev);
13624 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013625 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013626 crtc->base.id);
13627 return;
13628 }
13629
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013630 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013631
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013632retry:
13633 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13634 ret = PTR_ERR_OR_ZERO(crtc_state);
13635 if (!ret) {
13636 if (!crtc_state->active)
13637 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013638
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013639 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013640 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013641 }
13642
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013643 if (ret == -EDEADLK) {
13644 drm_atomic_state_clear(state);
13645 drm_modeset_backoff(state->acquire_ctx);
13646 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013647 }
13648
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013649 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013650out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013651 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013652}
13653
Daniel Vetter25c5b262012-07-08 22:08:04 +020013654#undef for_each_intel_crtc_masked
13655
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013656static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013657 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013658 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013659 .destroy = intel_crtc_destroy,
13660 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013661 .atomic_duplicate_state = intel_crtc_duplicate_state,
13662 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013663};
13664
Daniel Vetter53589012013-06-05 13:34:16 +020013665static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13666 struct intel_shared_dpll *pll,
13667 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013668{
Daniel Vetter53589012013-06-05 13:34:16 +020013669 uint32_t val;
13670
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013671 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013672 return false;
13673
Daniel Vetter53589012013-06-05 13:34:16 +020013674 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013675 hw_state->dpll = val;
13676 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13677 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013678
13679 return val & DPLL_VCO_ENABLE;
13680}
13681
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013682static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13683 struct intel_shared_dpll *pll)
13684{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013685 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13686 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013687}
13688
Daniel Vettere7b903d2013-06-05 13:34:14 +020013689static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13690 struct intel_shared_dpll *pll)
13691{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013692 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013693 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013694
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013695 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013696
13697 /* Wait for the clocks to stabilize. */
13698 POSTING_READ(PCH_DPLL(pll->id));
13699 udelay(150);
13700
13701 /* The pixel multiplier can only be updated once the
13702 * DPLL is enabled and the clocks are stable.
13703 *
13704 * So write it again.
13705 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013706 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013707 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013708 udelay(200);
13709}
13710
13711static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13712 struct intel_shared_dpll *pll)
13713{
13714 struct drm_device *dev = dev_priv->dev;
13715 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013716
13717 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013718 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013719 if (intel_crtc_to_shared_dpll(crtc) == pll)
13720 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13721 }
13722
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013723 I915_WRITE(PCH_DPLL(pll->id), 0);
13724 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013725 udelay(200);
13726}
13727
Daniel Vetter46edb022013-06-05 13:34:12 +020013728static char *ibx_pch_dpll_names[] = {
13729 "PCH DPLL A",
13730 "PCH DPLL B",
13731};
13732
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013733static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013734{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013736 int i;
13737
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013738 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013739
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013740 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013741 dev_priv->shared_dplls[i].id = i;
13742 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013743 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013744 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13745 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013746 dev_priv->shared_dplls[i].get_hw_state =
13747 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013748 }
13749}
13750
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013751static void intel_shared_dpll_init(struct drm_device *dev)
13752{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013753 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013754
Daniel Vetter9cd86932014-06-25 22:01:57 +030013755 if (HAS_DDI(dev))
13756 intel_ddi_pll_init(dev);
13757 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013758 ibx_pch_dpll_init(dev);
13759 else
13760 dev_priv->num_shared_dpll = 0;
13761
13762 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013763}
13764
Matt Roper6beb8c232014-12-01 15:40:14 -080013765/**
13766 * intel_prepare_plane_fb - Prepare fb for usage on plane
13767 * @plane: drm plane to prepare for
13768 * @fb: framebuffer to prepare for presentation
13769 *
13770 * Prepares a framebuffer for usage on a display plane. Generally this
13771 * involves pinning the underlying object and updating the frontbuffer tracking
13772 * bits. Some older platforms need special physical address handling for
13773 * cursor planes.
13774 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013775 * Must be called with struct_mutex held.
13776 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013777 * Returns 0 on success, negative error code on failure.
13778 */
13779int
13780intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013781 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013782{
13783 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013784 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013785 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013786 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013787 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013788 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013789
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013790 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013791 return 0;
13792
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013793 if (old_obj) {
13794 struct drm_crtc_state *crtc_state =
13795 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13796
13797 /* Big Hammer, we also need to ensure that any pending
13798 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13799 * current scanout is retired before unpinning the old
13800 * framebuffer. Note that we rely on userspace rendering
13801 * into the buffer attached to the pipe they are waiting
13802 * on. If not, userspace generates a GPU hang with IPEHR
13803 * point to the MI_WAIT_FOR_EVENT.
13804 *
13805 * This should only fail upon a hung GPU, in which case we
13806 * can safely continue.
13807 */
13808 if (needs_modeset(crtc_state))
13809 ret = i915_gem_object_wait_rendering(old_obj, true);
13810
13811 /* Swallow -EIO errors to allow updates during hw lockup. */
13812 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013813 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013814 }
13815
Alex Goins3c28ff22015-11-25 18:43:39 -080013816 /* For framebuffer backed by dmabuf, wait for fence */
13817 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013818 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013819
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013820 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13821 false, true,
13822 MAX_SCHEDULE_TIMEOUT);
13823 if (lret == -ERESTARTSYS)
13824 return lret;
13825
13826 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013827 }
13828
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013829 if (!obj) {
13830 ret = 0;
13831 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013832 INTEL_INFO(dev)->cursor_needs_physical) {
13833 int align = IS_I830(dev) ? 16 * 1024 : 256;
13834 ret = i915_gem_object_attach_phys(obj, align);
13835 if (ret)
13836 DRM_DEBUG_KMS("failed to attach phys object\n");
13837 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013838 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013839 }
13840
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013841 if (ret == 0) {
13842 if (obj) {
13843 struct intel_plane_state *plane_state =
13844 to_intel_plane_state(new_state);
13845
13846 i915_gem_request_assign(&plane_state->wait_req,
13847 obj->last_write_req);
13848 }
13849
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013850 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013851 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013852
Matt Roper6beb8c232014-12-01 15:40:14 -080013853 return ret;
13854}
13855
Matt Roper38f3ce32014-12-02 07:45:25 -080013856/**
13857 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13858 * @plane: drm plane to clean up for
13859 * @fb: old framebuffer that was on plane
13860 *
13861 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013862 *
13863 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013864 */
13865void
13866intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013867 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013868{
13869 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013870 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013871 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013872 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13873 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013874
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013875 old_intel_state = to_intel_plane_state(old_state);
13876
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013877 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013878 return;
13879
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013880 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13881 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013882 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013883
13884 /* prepare_fb aborted? */
13885 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13886 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13887 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013888
13889 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13890
Matt Roper465c1202014-05-29 08:06:54 -070013891}
13892
Chandra Konduru6156a452015-04-27 13:48:39 -070013893int
13894skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13895{
13896 int max_scale;
13897 struct drm_device *dev;
13898 struct drm_i915_private *dev_priv;
13899 int crtc_clock, cdclk;
13900
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013901 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013902 return DRM_PLANE_HELPER_NO_SCALING;
13903
13904 dev = intel_crtc->base.dev;
13905 dev_priv = dev->dev_private;
13906 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013907 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013908
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013909 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013910 return DRM_PLANE_HELPER_NO_SCALING;
13911
13912 /*
13913 * skl max scale is lower of:
13914 * close to 3 but not 3, -1 is for that purpose
13915 * or
13916 * cdclk/crtc_clock
13917 */
13918 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13919
13920 return max_scale;
13921}
13922
Matt Roper465c1202014-05-29 08:06:54 -070013923static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013924intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013925 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013926 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013927{
Matt Roper2b875c22014-12-01 15:40:13 -080013928 struct drm_crtc *crtc = state->base.crtc;
13929 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013930 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013931 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13932 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013933
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013934 if (INTEL_INFO(plane->dev)->gen >= 9) {
13935 /* use scaler when colorkey is not required */
13936 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13937 min_scale = 1;
13938 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13939 }
Sonika Jindald8106362015-04-10 14:37:28 +053013940 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013941 }
Sonika Jindald8106362015-04-10 14:37:28 +053013942
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013943 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13944 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013945 min_scale, max_scale,
13946 can_position, true,
13947 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013948}
13949
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013950static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13951 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013952{
13953 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013955 struct intel_crtc_state *old_intel_state =
13956 to_intel_crtc_state(old_crtc_state);
13957 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013958
Matt Roperc34c9ee2014-12-23 10:41:50 -080013959 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013960 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013961
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013962 if (modeset)
13963 return;
13964
13965 if (to_intel_crtc_state(crtc->state)->update_pipe)
13966 intel_update_pipe_config(intel_crtc, old_intel_state);
13967 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013968 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013969}
13970
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013971static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13972 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013973{
Matt Roper32b7eee2014-12-24 07:59:06 -080013974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013975
Maarten Lankhorst62852622015-09-23 16:29:38 +020013976 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013977}
13978
Matt Ropercf4c7c12014-12-04 10:27:42 -080013979/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013980 * intel_plane_destroy - destroy a plane
13981 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013982 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013983 * Common destruction function for all types of planes (primary, cursor,
13984 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013985 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013986void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013987{
13988 struct intel_plane *intel_plane = to_intel_plane(plane);
13989 drm_plane_cleanup(plane);
13990 kfree(intel_plane);
13991}
13992
Matt Roper65a3fea2015-01-21 16:35:42 -080013993const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013994 .update_plane = drm_atomic_helper_update_plane,
13995 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013996 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013997 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013998 .atomic_get_property = intel_plane_atomic_get_property,
13999 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014000 .atomic_duplicate_state = intel_plane_duplicate_state,
14001 .atomic_destroy_state = intel_plane_destroy_state,
14002
Matt Roper465c1202014-05-29 08:06:54 -070014003};
14004
14005static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14006 int pipe)
14007{
14008 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080014009 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014010 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014011 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014012
14013 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14014 if (primary == NULL)
14015 return NULL;
14016
Matt Roper8e7d6882015-01-21 16:35:41 -080014017 state = intel_create_plane_state(&primary->base);
14018 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014019 kfree(primary);
14020 return NULL;
14021 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014022 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014023
Matt Roper465c1202014-05-29 08:06:54 -070014024 primary->can_scale = false;
14025 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014026 if (INTEL_INFO(dev)->gen >= 9) {
14027 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014028 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014029 }
Matt Roper465c1202014-05-29 08:06:54 -070014030 primary->pipe = pipe;
14031 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014032 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014033 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014034 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14035 primary->plane = !pipe;
14036
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014037 if (INTEL_INFO(dev)->gen >= 9) {
14038 intel_primary_formats = skl_primary_formats;
14039 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014040
14041 primary->update_plane = skylake_update_primary_plane;
14042 primary->disable_plane = skylake_disable_primary_plane;
14043 } else if (HAS_PCH_SPLIT(dev)) {
14044 intel_primary_formats = i965_primary_formats;
14045 num_formats = ARRAY_SIZE(i965_primary_formats);
14046
14047 primary->update_plane = ironlake_update_primary_plane;
14048 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014049 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014050 intel_primary_formats = i965_primary_formats;
14051 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014052
14053 primary->update_plane = i9xx_update_primary_plane;
14054 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014055 } else {
14056 intel_primary_formats = i8xx_primary_formats;
14057 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014058
14059 primary->update_plane = i9xx_update_primary_plane;
14060 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014061 }
14062
14063 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014064 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014065 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014066 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014067
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014068 if (INTEL_INFO(dev)->gen >= 4)
14069 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014070
Matt Roperea2c67b2014-12-23 10:41:52 -080014071 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14072
Matt Roper465c1202014-05-29 08:06:54 -070014073 return &primary->base;
14074}
14075
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014076void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14077{
14078 if (!dev->mode_config.rotation_property) {
14079 unsigned long flags = BIT(DRM_ROTATE_0) |
14080 BIT(DRM_ROTATE_180);
14081
14082 if (INTEL_INFO(dev)->gen >= 9)
14083 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14084
14085 dev->mode_config.rotation_property =
14086 drm_mode_create_rotation_property(dev, flags);
14087 }
14088 if (dev->mode_config.rotation_property)
14089 drm_object_attach_property(&plane->base.base,
14090 dev->mode_config.rotation_property,
14091 plane->base.state->rotation);
14092}
14093
Matt Roper3d7d6512014-06-10 08:28:13 -070014094static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014095intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014096 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014097 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014098{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014099 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014100 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014101 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014102 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014103 unsigned stride;
14104 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014105
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014106 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14107 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014108 DRM_PLANE_HELPER_NO_SCALING,
14109 DRM_PLANE_HELPER_NO_SCALING,
14110 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014111 if (ret)
14112 return ret;
14113
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014114 /* if we want to turn off the cursor ignore width and height */
14115 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014116 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014117
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014118 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014119 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014120 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14121 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014122 return -EINVAL;
14123 }
14124
Matt Roperea2c67b2014-12-23 10:41:52 -080014125 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14126 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014127 DRM_DEBUG_KMS("buffer is too small\n");
14128 return -ENOMEM;
14129 }
14130
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014131 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014132 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014133 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014134 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014135
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014136 /*
14137 * There's something wrong with the cursor on CHV pipe C.
14138 * If it straddles the left edge of the screen then
14139 * moving it away from the edge or disabling it often
14140 * results in a pipe underrun, and often that can lead to
14141 * dead pipe (constant underrun reported, and it scans
14142 * out just a solid color). To recover from that, the
14143 * display power well must be turned off and on again.
14144 * Refuse the put the cursor into that compromised position.
14145 */
14146 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14147 state->visible && state->base.crtc_x < 0) {
14148 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14149 return -EINVAL;
14150 }
14151
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014152 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014153}
14154
Matt Roperf4a2cf22014-12-01 15:40:12 -080014155static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014156intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014157 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014158{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14160
14161 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014162 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014163}
14164
14165static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014166intel_update_cursor_plane(struct drm_plane *plane,
14167 const struct intel_crtc_state *crtc_state,
14168 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014169{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014170 struct drm_crtc *crtc = crtc_state->base.crtc;
14171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014172 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014173 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014174 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014175
Matt Roperf4a2cf22014-12-01 15:40:12 -080014176 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014177 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014178 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014179 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014180 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014181 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014182
Gustavo Padovana912f122014-12-01 15:40:10 -080014183 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014184 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014185}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014186
Matt Roper3d7d6512014-06-10 08:28:13 -070014187static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14188 int pipe)
14189{
14190 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014191 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014192
14193 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14194 if (cursor == NULL)
14195 return NULL;
14196
Matt Roper8e7d6882015-01-21 16:35:41 -080014197 state = intel_create_plane_state(&cursor->base);
14198 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014199 kfree(cursor);
14200 return NULL;
14201 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014202 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014203
Matt Roper3d7d6512014-06-10 08:28:13 -070014204 cursor->can_scale = false;
14205 cursor->max_downscale = 1;
14206 cursor->pipe = pipe;
14207 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014208 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014209 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014210 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014211 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014212
14213 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014214 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014215 intel_cursor_formats,
14216 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014217 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014218
14219 if (INTEL_INFO(dev)->gen >= 4) {
14220 if (!dev->mode_config.rotation_property)
14221 dev->mode_config.rotation_property =
14222 drm_mode_create_rotation_property(dev,
14223 BIT(DRM_ROTATE_0) |
14224 BIT(DRM_ROTATE_180));
14225 if (dev->mode_config.rotation_property)
14226 drm_object_attach_property(&cursor->base.base,
14227 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014228 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014229 }
14230
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014231 if (INTEL_INFO(dev)->gen >=9)
14232 state->scaler_id = -1;
14233
Matt Roperea2c67b2014-12-23 10:41:52 -080014234 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14235
Matt Roper3d7d6512014-06-10 08:28:13 -070014236 return &cursor->base;
14237}
14238
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014239static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14240 struct intel_crtc_state *crtc_state)
14241{
14242 int i;
14243 struct intel_scaler *intel_scaler;
14244 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14245
14246 for (i = 0; i < intel_crtc->num_scalers; i++) {
14247 intel_scaler = &scaler_state->scalers[i];
14248 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014249 intel_scaler->mode = PS_SCALER_MODE_DYN;
14250 }
14251
14252 scaler_state->scaler_id = -1;
14253}
14254
Hannes Ederb358d0a2008-12-18 21:18:47 +010014255static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014256{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014257 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014258 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014259 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014260 struct drm_plane *primary = NULL;
14261 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014262 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014263
Daniel Vetter955382f2013-09-19 14:05:45 +020014264 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014265 if (intel_crtc == NULL)
14266 return;
14267
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014268 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14269 if (!crtc_state)
14270 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014271 intel_crtc->config = crtc_state;
14272 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014273 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014274
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014275 /* initialize shared scalers */
14276 if (INTEL_INFO(dev)->gen >= 9) {
14277 if (pipe == PIPE_C)
14278 intel_crtc->num_scalers = 1;
14279 else
14280 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14281
14282 skl_init_scalers(dev, intel_crtc, crtc_state);
14283 }
14284
Matt Roper465c1202014-05-29 08:06:54 -070014285 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014286 if (!primary)
14287 goto fail;
14288
14289 cursor = intel_cursor_plane_create(dev, pipe);
14290 if (!cursor)
14291 goto fail;
14292
Matt Roper465c1202014-05-29 08:06:54 -070014293 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014294 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014295 if (ret)
14296 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014297
14298 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014299 for (i = 0; i < 256; i++) {
14300 intel_crtc->lut_r[i] = i;
14301 intel_crtc->lut_g[i] = i;
14302 intel_crtc->lut_b[i] = i;
14303 }
14304
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014305 /*
14306 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014307 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014308 */
Jesse Barnes80824002009-09-10 15:28:06 -070014309 intel_crtc->pipe = pipe;
14310 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014311 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014312 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014313 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014314 }
14315
Chris Wilson4b0e3332014-05-30 16:35:26 +030014316 intel_crtc->cursor_base = ~0;
14317 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014318 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014319
Ville Syrjälä852eb002015-06-24 22:00:07 +030014320 intel_crtc->wm.cxsr_allowed = true;
14321
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014322 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14323 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14324 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14325 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14326
Jesse Barnes79e53942008-11-07 14:24:08 -080014327 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014328
14329 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014330 return;
14331
14332fail:
14333 if (primary)
14334 drm_plane_cleanup(primary);
14335 if (cursor)
14336 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014337 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014338 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014339}
14340
Jesse Barnes752aa882013-10-31 18:55:49 +020014341enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14342{
14343 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014344 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014345
Rob Clark51fd3712013-11-19 12:10:12 -050014346 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014347
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014348 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014349 return INVALID_PIPE;
14350
14351 return to_intel_crtc(encoder->crtc)->pipe;
14352}
14353
Carl Worth08d7b3d2009-04-29 14:43:54 -070014354int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014355 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014356{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014357 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014358 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014359 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014360
Rob Clark7707e652014-07-17 23:30:04 -040014361 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014362
Rob Clark7707e652014-07-17 23:30:04 -040014363 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014364 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014365 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014366 }
14367
Rob Clark7707e652014-07-17 23:30:04 -040014368 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014369 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014370
Daniel Vetterc05422d2009-08-11 16:05:30 +020014371 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014372}
14373
Daniel Vetter66a92782012-07-12 20:08:18 +020014374static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014375{
Daniel Vetter66a92782012-07-12 20:08:18 +020014376 struct drm_device *dev = encoder->base.dev;
14377 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014378 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014379 int entry = 0;
14380
Damien Lespiaub2784e12014-08-05 11:29:37 +010014381 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014382 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014383 index_mask |= (1 << entry);
14384
Jesse Barnes79e53942008-11-07 14:24:08 -080014385 entry++;
14386 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014387
Jesse Barnes79e53942008-11-07 14:24:08 -080014388 return index_mask;
14389}
14390
Chris Wilson4d302442010-12-14 19:21:29 +000014391static bool has_edp_a(struct drm_device *dev)
14392{
14393 struct drm_i915_private *dev_priv = dev->dev_private;
14394
14395 if (!IS_MOBILE(dev))
14396 return false;
14397
14398 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14399 return false;
14400
Damien Lespiaue3589902014-02-07 19:12:50 +000014401 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014402 return false;
14403
14404 return true;
14405}
14406
Jesse Barnes84b4e042014-06-25 08:24:29 -070014407static bool intel_crt_present(struct drm_device *dev)
14408{
14409 struct drm_i915_private *dev_priv = dev->dev_private;
14410
Damien Lespiau884497e2013-12-03 13:56:23 +000014411 if (INTEL_INFO(dev)->gen >= 9)
14412 return false;
14413
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014414 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014415 return false;
14416
14417 if (IS_CHERRYVIEW(dev))
14418 return false;
14419
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014420 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14421 return false;
14422
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014423 /* DDI E can't be used if DDI A requires 4 lanes */
14424 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14425 return false;
14426
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014427 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014428 return false;
14429
14430 return true;
14431}
14432
Jesse Barnes79e53942008-11-07 14:24:08 -080014433static void intel_setup_outputs(struct drm_device *dev)
14434{
Eric Anholt725e30a2009-01-22 13:01:02 -080014435 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014436 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014437 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014438
Daniel Vetterc9093352013-06-06 22:22:47 +020014439 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014440
Jesse Barnes84b4e042014-06-25 08:24:29 -070014441 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014442 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014443
Vandana Kannanc776eb22014-08-19 12:05:01 +053014444 if (IS_BROXTON(dev)) {
14445 /*
14446 * FIXME: Broxton doesn't support port detection via the
14447 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14448 * detect the ports.
14449 */
14450 intel_ddi_init(dev, PORT_A);
14451 intel_ddi_init(dev, PORT_B);
14452 intel_ddi_init(dev, PORT_C);
14453 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014454 int found;
14455
Jesse Barnesde31fac2015-03-06 15:53:32 -080014456 /*
14457 * Haswell uses DDI functions to detect digital outputs.
14458 * On SKL pre-D0 the strap isn't connected, so we assume
14459 * it's there.
14460 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014461 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014462 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014463 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014464 intel_ddi_init(dev, PORT_A);
14465
14466 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14467 * register */
14468 found = I915_READ(SFUSE_STRAP);
14469
14470 if (found & SFUSE_STRAP_DDIB_DETECTED)
14471 intel_ddi_init(dev, PORT_B);
14472 if (found & SFUSE_STRAP_DDIC_DETECTED)
14473 intel_ddi_init(dev, PORT_C);
14474 if (found & SFUSE_STRAP_DDID_DETECTED)
14475 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014476 /*
14477 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14478 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014479 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014480 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14481 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14482 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14483 intel_ddi_init(dev, PORT_E);
14484
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014485 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014486 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014487 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014488
14489 if (has_edp_a(dev))
14490 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014491
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014492 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014493 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014494 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014495 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014496 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014497 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014498 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014499 }
14500
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014501 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014502 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014503
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014504 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014505 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014506
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014507 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014508 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014509
Daniel Vetter270b3042012-10-27 15:52:05 +020014510 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014511 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014512 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014513 /*
14514 * The DP_DETECTED bit is the latched state of the DDC
14515 * SDA pin at boot. However since eDP doesn't require DDC
14516 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14517 * eDP ports may have been muxed to an alternate function.
14518 * Thus we can't rely on the DP_DETECTED bit alone to detect
14519 * eDP ports. Consult the VBT as well as DP_DETECTED to
14520 * detect eDP ports.
14521 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014522 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014523 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014524 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14525 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014526 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014527 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014528
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014529 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014530 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014531 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14532 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014533 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014534 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014535
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014536 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014537 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014538 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14539 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14540 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14541 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014542 }
14543
Jani Nikula3cfca972013-08-27 15:12:26 +030014544 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014545 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014546 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014547
Paulo Zanonie2debe92013-02-18 19:00:27 -030014548 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014549 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014550 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014551 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014552 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014553 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014554 }
Ma Ling27185ae2009-08-24 13:50:23 +080014555
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014556 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014557 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014558 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014559
14560 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014561
Paulo Zanonie2debe92013-02-18 19:00:27 -030014562 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014563 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014564 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014565 }
Ma Ling27185ae2009-08-24 13:50:23 +080014566
Paulo Zanonie2debe92013-02-18 19:00:27 -030014567 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014568
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014569 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014570 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014571 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014572 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014573 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014574 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014575 }
Ma Ling27185ae2009-08-24 13:50:23 +080014576
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014577 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014578 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014579 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014580 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014581 intel_dvo_init(dev);
14582
Zhenyu Wang103a1962009-11-27 11:44:36 +080014583 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014584 intel_tv_init(dev);
14585
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014586 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014587
Damien Lespiaub2784e12014-08-05 11:29:37 +010014588 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014589 encoder->base.possible_crtcs = encoder->crtc_mask;
14590 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014591 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014592 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014593
Paulo Zanonidde86e22012-12-01 12:04:25 -020014594 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014595
14596 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014597}
14598
14599static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14600{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014601 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014602 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014603
Daniel Vetteref2d6332014-02-10 18:00:38 +010014604 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014605 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014606 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014607 drm_gem_object_unreference(&intel_fb->obj->base);
14608 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014609 kfree(intel_fb);
14610}
14611
14612static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014613 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014614 unsigned int *handle)
14615{
14616 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014617 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014618
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014619 if (obj->userptr.mm) {
14620 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14621 return -EINVAL;
14622 }
14623
Chris Wilson05394f32010-11-08 19:18:58 +000014624 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014625}
14626
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014627static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14628 struct drm_file *file,
14629 unsigned flags, unsigned color,
14630 struct drm_clip_rect *clips,
14631 unsigned num_clips)
14632{
14633 struct drm_device *dev = fb->dev;
14634 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14635 struct drm_i915_gem_object *obj = intel_fb->obj;
14636
14637 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014638 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014639 mutex_unlock(&dev->struct_mutex);
14640
14641 return 0;
14642}
14643
Jesse Barnes79e53942008-11-07 14:24:08 -080014644static const struct drm_framebuffer_funcs intel_fb_funcs = {
14645 .destroy = intel_user_framebuffer_destroy,
14646 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014647 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014648};
14649
Damien Lespiaub3218032015-02-27 11:15:18 +000014650static
14651u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14652 uint32_t pixel_format)
14653{
14654 u32 gen = INTEL_INFO(dev)->gen;
14655
14656 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014657 int cpp = drm_format_plane_cpp(pixel_format, 0);
14658
Damien Lespiaub3218032015-02-27 11:15:18 +000014659 /* "The stride in bytes must not exceed the of the size of 8K
14660 * pixels and 32K bytes."
14661 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014662 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014663 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014664 return 32*1024;
14665 } else if (gen >= 4) {
14666 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14667 return 16*1024;
14668 else
14669 return 32*1024;
14670 } else if (gen >= 3) {
14671 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14672 return 8*1024;
14673 else
14674 return 16*1024;
14675 } else {
14676 /* XXX DSPC is limited to 4k tiled */
14677 return 8*1024;
14678 }
14679}
14680
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014681static int intel_framebuffer_init(struct drm_device *dev,
14682 struct intel_framebuffer *intel_fb,
14683 struct drm_mode_fb_cmd2 *mode_cmd,
14684 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014685{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014686 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014687 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014688 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014689 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014690
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014691 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14692
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014693 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14694 /* Enforce that fb modifier and tiling mode match, but only for
14695 * X-tiled. This is needed for FBC. */
14696 if (!!(obj->tiling_mode == I915_TILING_X) !=
14697 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14698 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14699 return -EINVAL;
14700 }
14701 } else {
14702 if (obj->tiling_mode == I915_TILING_X)
14703 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14704 else if (obj->tiling_mode == I915_TILING_Y) {
14705 DRM_DEBUG("No Y tiling for legacy addfb\n");
14706 return -EINVAL;
14707 }
14708 }
14709
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014710 /* Passed in modifier sanity checking. */
14711 switch (mode_cmd->modifier[0]) {
14712 case I915_FORMAT_MOD_Y_TILED:
14713 case I915_FORMAT_MOD_Yf_TILED:
14714 if (INTEL_INFO(dev)->gen < 9) {
14715 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14716 mode_cmd->modifier[0]);
14717 return -EINVAL;
14718 }
14719 case DRM_FORMAT_MOD_NONE:
14720 case I915_FORMAT_MOD_X_TILED:
14721 break;
14722 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014723 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14724 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014725 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014726 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014727
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014728 stride_alignment = intel_fb_stride_alignment(dev_priv,
14729 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014730 mode_cmd->pixel_format);
14731 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14732 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14733 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014734 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014735 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014736
Damien Lespiaub3218032015-02-27 11:15:18 +000014737 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14738 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014739 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014740 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14741 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014742 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014743 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014744 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014745 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014746
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014747 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014748 mode_cmd->pitches[0] != obj->stride) {
14749 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14750 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014751 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014752 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014753
Ville Syrjälä57779d02012-10-31 17:50:14 +020014754 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014755 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014756 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014757 case DRM_FORMAT_RGB565:
14758 case DRM_FORMAT_XRGB8888:
14759 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014760 break;
14761 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014762 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014763 DRM_DEBUG("unsupported pixel format: %s\n",
14764 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014765 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014766 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014767 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014768 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014769 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14770 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014771 DRM_DEBUG("unsupported pixel format: %s\n",
14772 drm_get_format_name(mode_cmd->pixel_format));
14773 return -EINVAL;
14774 }
14775 break;
14776 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014777 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014778 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014779 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014780 DRM_DEBUG("unsupported pixel format: %s\n",
14781 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014782 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014783 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014784 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014785 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014786 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014787 DRM_DEBUG("unsupported pixel format: %s\n",
14788 drm_get_format_name(mode_cmd->pixel_format));
14789 return -EINVAL;
14790 }
14791 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014792 case DRM_FORMAT_YUYV:
14793 case DRM_FORMAT_UYVY:
14794 case DRM_FORMAT_YVYU:
14795 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014796 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014797 DRM_DEBUG("unsupported pixel format: %s\n",
14798 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014799 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014800 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014801 break;
14802 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014803 DRM_DEBUG("unsupported pixel format: %s\n",
14804 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014805 return -EINVAL;
14806 }
14807
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014808 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14809 if (mode_cmd->offsets[0] != 0)
14810 return -EINVAL;
14811
Damien Lespiauec2c9812015-01-20 12:51:45 +000014812 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014813 mode_cmd->pixel_format,
14814 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014815 /* FIXME drm helper for size checks (especially planar formats)? */
14816 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14817 return -EINVAL;
14818
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014819 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14820 intel_fb->obj = obj;
14821
Jesse Barnes79e53942008-11-07 14:24:08 -080014822 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14823 if (ret) {
14824 DRM_ERROR("framebuffer init failed %d\n", ret);
14825 return ret;
14826 }
14827
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014828 intel_fb->obj->framebuffer_references++;
14829
Jesse Barnes79e53942008-11-07 14:24:08 -080014830 return 0;
14831}
14832
Jesse Barnes79e53942008-11-07 14:24:08 -080014833static struct drm_framebuffer *
14834intel_user_framebuffer_create(struct drm_device *dev,
14835 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014836 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014837{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014838 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014839 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014840 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014841
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014842 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014843 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014844 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014845 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014846
Daniel Vetter92907cb2015-11-23 09:04:05 +010014847 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014848 if (IS_ERR(fb))
14849 drm_gem_object_unreference_unlocked(&obj->base);
14850
14851 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014852}
14853
Daniel Vetter06957262015-08-10 13:34:08 +020014854#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014855static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014856{
14857}
14858#endif
14859
Jesse Barnes79e53942008-11-07 14:24:08 -080014860static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014861 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014862 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014863 .atomic_check = intel_atomic_check,
14864 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014865 .atomic_state_alloc = intel_atomic_state_alloc,
14866 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014867};
14868
Jesse Barnese70236a2009-09-21 10:42:27 -070014869/* Set up chip specific display functions */
14870static void intel_init_display(struct drm_device *dev)
14871{
14872 struct drm_i915_private *dev_priv = dev->dev_private;
14873
Daniel Vetteree9300b2013-06-03 22:40:22 +020014874 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14875 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014876 else if (IS_CHERRYVIEW(dev))
14877 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014878 else if (IS_VALLEYVIEW(dev))
14879 dev_priv->display.find_dpll = vlv_find_best_dpll;
14880 else if (IS_PINEVIEW(dev))
14881 dev_priv->display.find_dpll = pnv_find_best_dpll;
14882 else
14883 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14884
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014885 if (INTEL_INFO(dev)->gen >= 9) {
14886 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014887 dev_priv->display.get_initial_plane_config =
14888 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014889 dev_priv->display.crtc_compute_clock =
14890 haswell_crtc_compute_clock;
14891 dev_priv->display.crtc_enable = haswell_crtc_enable;
14892 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014893 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014894 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014895 dev_priv->display.get_initial_plane_config =
14896 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014897 dev_priv->display.crtc_compute_clock =
14898 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014899 dev_priv->display.crtc_enable = haswell_crtc_enable;
14900 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014901 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014902 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014903 dev_priv->display.get_initial_plane_config =
14904 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014905 dev_priv->display.crtc_compute_clock =
14906 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014907 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14908 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080014909 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014910 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014911 dev_priv->display.get_initial_plane_config =
14912 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014913 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014914 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14915 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014916 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014917 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014918 dev_priv->display.get_initial_plane_config =
14919 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014920 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014921 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14922 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014923 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014924
Jesse Barnese70236a2009-09-21 10:42:27 -070014925 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014926 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014927 dev_priv->display.get_display_clock_speed =
14928 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014929 else if (IS_BROXTON(dev))
14930 dev_priv->display.get_display_clock_speed =
14931 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014932 else if (IS_BROADWELL(dev))
14933 dev_priv->display.get_display_clock_speed =
14934 broadwell_get_display_clock_speed;
14935 else if (IS_HASWELL(dev))
14936 dev_priv->display.get_display_clock_speed =
14937 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080014938 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014939 dev_priv->display.get_display_clock_speed =
14940 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014941 else if (IS_GEN5(dev))
14942 dev_priv->display.get_display_clock_speed =
14943 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014944 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014945 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014946 dev_priv->display.get_display_clock_speed =
14947 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014948 else if (IS_GM45(dev))
14949 dev_priv->display.get_display_clock_speed =
14950 gm45_get_display_clock_speed;
14951 else if (IS_CRESTLINE(dev))
14952 dev_priv->display.get_display_clock_speed =
14953 i965gm_get_display_clock_speed;
14954 else if (IS_PINEVIEW(dev))
14955 dev_priv->display.get_display_clock_speed =
14956 pnv_get_display_clock_speed;
14957 else if (IS_G33(dev) || IS_G4X(dev))
14958 dev_priv->display.get_display_clock_speed =
14959 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014960 else if (IS_I915G(dev))
14961 dev_priv->display.get_display_clock_speed =
14962 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014963 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014964 dev_priv->display.get_display_clock_speed =
14965 i9xx_misc_get_display_clock_speed;
14966 else if (IS_I915GM(dev))
14967 dev_priv->display.get_display_clock_speed =
14968 i915gm_get_display_clock_speed;
14969 else if (IS_I865G(dev))
14970 dev_priv->display.get_display_clock_speed =
14971 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014972 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014973 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014974 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014975 else { /* 830 */
14976 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014977 dev_priv->display.get_display_clock_speed =
14978 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014979 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014980
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014981 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014982 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014983 } else if (IS_GEN6(dev)) {
14984 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014985 } else if (IS_IVYBRIDGE(dev)) {
14986 /* FIXME: detect B0+ stepping and use auto training */
14987 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014988 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014989 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014990 if (IS_BROADWELL(dev)) {
14991 dev_priv->display.modeset_commit_cdclk =
14992 broadwell_modeset_commit_cdclk;
14993 dev_priv->display.modeset_calc_cdclk =
14994 broadwell_modeset_calc_cdclk;
14995 }
Wayne Boyer666a4532015-12-09 12:29:35 -080014996 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014997 dev_priv->display.modeset_commit_cdclk =
14998 valleyview_modeset_commit_cdclk;
14999 dev_priv->display.modeset_calc_cdclk =
15000 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053015001 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015002 dev_priv->display.modeset_commit_cdclk =
15003 broxton_modeset_commit_cdclk;
15004 dev_priv->display.modeset_calc_cdclk =
15005 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015006 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015007
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015008 switch (INTEL_INFO(dev)->gen) {
15009 case 2:
15010 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15011 break;
15012
15013 case 3:
15014 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15015 break;
15016
15017 case 4:
15018 case 5:
15019 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15020 break;
15021
15022 case 6:
15023 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15024 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015025 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015026 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015027 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15028 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015029 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015030 /* Drop through - unsupported since execlist only. */
15031 default:
15032 /* Default just returns -ENODEV to indicate unsupported */
15033 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015034 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015035
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015036 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015037}
15038
Jesse Barnesb690e962010-07-19 13:53:12 -070015039/*
15040 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15041 * resume, or other times. This quirk makes sure that's the case for
15042 * affected systems.
15043 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015044static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015045{
15046 struct drm_i915_private *dev_priv = dev->dev_private;
15047
15048 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015049 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015050}
15051
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015052static void quirk_pipeb_force(struct drm_device *dev)
15053{
15054 struct drm_i915_private *dev_priv = dev->dev_private;
15055
15056 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15057 DRM_INFO("applying pipe b force quirk\n");
15058}
15059
Keith Packard435793d2011-07-12 14:56:22 -070015060/*
15061 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15062 */
15063static void quirk_ssc_force_disable(struct drm_device *dev)
15064{
15065 struct drm_i915_private *dev_priv = dev->dev_private;
15066 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015067 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015068}
15069
Carsten Emde4dca20e2012-03-15 15:56:26 +010015070/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015071 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15072 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015073 */
15074static void quirk_invert_brightness(struct drm_device *dev)
15075{
15076 struct drm_i915_private *dev_priv = dev->dev_private;
15077 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015078 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015079}
15080
Scot Doyle9c72cc62014-07-03 23:27:50 +000015081/* Some VBT's incorrectly indicate no backlight is present */
15082static void quirk_backlight_present(struct drm_device *dev)
15083{
15084 struct drm_i915_private *dev_priv = dev->dev_private;
15085 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15086 DRM_INFO("applying backlight present quirk\n");
15087}
15088
Jesse Barnesb690e962010-07-19 13:53:12 -070015089struct intel_quirk {
15090 int device;
15091 int subsystem_vendor;
15092 int subsystem_device;
15093 void (*hook)(struct drm_device *dev);
15094};
15095
Egbert Eich5f85f172012-10-14 15:46:38 +020015096/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15097struct intel_dmi_quirk {
15098 void (*hook)(struct drm_device *dev);
15099 const struct dmi_system_id (*dmi_id_list)[];
15100};
15101
15102static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15103{
15104 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15105 return 1;
15106}
15107
15108static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15109 {
15110 .dmi_id_list = &(const struct dmi_system_id[]) {
15111 {
15112 .callback = intel_dmi_reverse_brightness,
15113 .ident = "NCR Corporation",
15114 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15115 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15116 },
15117 },
15118 { } /* terminating entry */
15119 },
15120 .hook = quirk_invert_brightness,
15121 },
15122};
15123
Ben Widawskyc43b5632012-04-16 14:07:40 -070015124static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015125 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15126 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15127
Jesse Barnesb690e962010-07-19 13:53:12 -070015128 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15129 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15130
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015131 /* 830 needs to leave pipe A & dpll A up */
15132 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15133
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015134 /* 830 needs to leave pipe B & dpll B up */
15135 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15136
Keith Packard435793d2011-07-12 14:56:22 -070015137 /* Lenovo U160 cannot use SSC on LVDS */
15138 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015139
15140 /* Sony Vaio Y cannot use SSC on LVDS */
15141 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015142
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015143 /* Acer Aspire 5734Z must invert backlight brightness */
15144 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15145
15146 /* Acer/eMachines G725 */
15147 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15148
15149 /* Acer/eMachines e725 */
15150 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15151
15152 /* Acer/Packard Bell NCL20 */
15153 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15154
15155 /* Acer Aspire 4736Z */
15156 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015157
15158 /* Acer Aspire 5336 */
15159 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015160
15161 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15162 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015163
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015164 /* Acer C720 Chromebook (Core i3 4005U) */
15165 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15166
jens steinb2a96012014-10-28 20:25:53 +010015167 /* Apple Macbook 2,1 (Core 2 T7400) */
15168 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15169
Jani Nikula1b9448b02015-11-05 11:49:59 +020015170 /* Apple Macbook 4,1 */
15171 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15172
Scot Doyled4967d82014-07-03 23:27:52 +000015173 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15174 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015175
15176 /* HP Chromebook 14 (Celeron 2955U) */
15177 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015178
15179 /* Dell Chromebook 11 */
15180 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015181
15182 /* Dell Chromebook 11 (2015 version) */
15183 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015184};
15185
15186static void intel_init_quirks(struct drm_device *dev)
15187{
15188 struct pci_dev *d = dev->pdev;
15189 int i;
15190
15191 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15192 struct intel_quirk *q = &intel_quirks[i];
15193
15194 if (d->device == q->device &&
15195 (d->subsystem_vendor == q->subsystem_vendor ||
15196 q->subsystem_vendor == PCI_ANY_ID) &&
15197 (d->subsystem_device == q->subsystem_device ||
15198 q->subsystem_device == PCI_ANY_ID))
15199 q->hook(dev);
15200 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015201 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15202 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15203 intel_dmi_quirks[i].hook(dev);
15204 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015205}
15206
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015207/* Disable the VGA plane that we never use */
15208static void i915_disable_vga(struct drm_device *dev)
15209{
15210 struct drm_i915_private *dev_priv = dev->dev_private;
15211 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015212 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015213
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015214 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015215 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015216 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015217 sr1 = inb(VGA_SR_DATA);
15218 outb(sr1 | 1<<5, VGA_SR_DATA);
15219 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15220 udelay(300);
15221
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015222 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015223 POSTING_READ(vga_reg);
15224}
15225
Daniel Vetterf8175862012-04-10 15:50:11 +020015226void intel_modeset_init_hw(struct drm_device *dev)
15227{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015228 struct drm_i915_private *dev_priv = dev->dev_private;
15229
Ville Syrjäläb6283052015-06-03 15:45:07 +030015230 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015231
15232 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15233
Daniel Vetterf8175862012-04-10 15:50:11 +020015234 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015235 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015236}
15237
Matt Roperd93c0372015-12-03 11:37:41 -080015238/*
15239 * Calculate what we think the watermarks should be for the state we've read
15240 * out of the hardware and then immediately program those watermarks so that
15241 * we ensure the hardware settings match our internal state.
15242 *
15243 * We can calculate what we think WM's should be by creating a duplicate of the
15244 * current state (which was constructed during hardware readout) and running it
15245 * through the atomic check code to calculate new watermark values in the
15246 * state object.
15247 */
15248static void sanitize_watermarks(struct drm_device *dev)
15249{
15250 struct drm_i915_private *dev_priv = to_i915(dev);
15251 struct drm_atomic_state *state;
15252 struct drm_crtc *crtc;
15253 struct drm_crtc_state *cstate;
15254 struct drm_modeset_acquire_ctx ctx;
15255 int ret;
15256 int i;
15257
15258 /* Only supported on platforms that use atomic watermark design */
Matt Roperbf220452016-01-19 11:43:04 -080015259 if (!dev_priv->display.program_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015260 return;
15261
15262 /*
15263 * We need to hold connection_mutex before calling duplicate_state so
15264 * that the connector loop is protected.
15265 */
15266 drm_modeset_acquire_init(&ctx, 0);
15267retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015268 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015269 if (ret == -EDEADLK) {
15270 drm_modeset_backoff(&ctx);
15271 goto retry;
15272 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015273 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015274 }
15275
15276 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15277 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015278 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015279
15280 ret = intel_atomic_check(dev, state);
15281 if (ret) {
15282 /*
15283 * If we fail here, it means that the hardware appears to be
15284 * programmed in a way that shouldn't be possible, given our
15285 * understanding of watermark requirements. This might mean a
15286 * mistake in the hardware readout code or a mistake in the
15287 * watermark calculations for a given platform. Raise a WARN
15288 * so that this is noticeable.
15289 *
15290 * If this actually happens, we'll have to just leave the
15291 * BIOS-programmed watermarks untouched and hope for the best.
15292 */
15293 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015294 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015295 }
15296
15297 /* Write calculated watermark values back */
15298 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15299 for_each_crtc_in_state(state, crtc, cstate, i) {
15300 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15301
Matt Roperbf220452016-01-19 11:43:04 -080015302 dev_priv->display.program_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015303 }
15304
15305 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015306fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015307 drm_modeset_drop_locks(&ctx);
15308 drm_modeset_acquire_fini(&ctx);
15309}
15310
Jesse Barnes79e53942008-11-07 14:24:08 -080015311void intel_modeset_init(struct drm_device *dev)
15312{
Jesse Barnes652c3932009-08-17 13:31:43 -070015313 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015314 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015315 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015316 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015317
15318 drm_mode_config_init(dev);
15319
15320 dev->mode_config.min_width = 0;
15321 dev->mode_config.min_height = 0;
15322
Dave Airlie019d96c2011-09-29 16:20:42 +010015323 dev->mode_config.preferred_depth = 24;
15324 dev->mode_config.prefer_shadow = 1;
15325
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015326 dev->mode_config.allow_fb_modifiers = true;
15327
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015328 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015329
Jesse Barnesb690e962010-07-19 13:53:12 -070015330 intel_init_quirks(dev);
15331
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015332 intel_init_pm(dev);
15333
Ben Widawskye3c74752013-04-05 13:12:39 -070015334 if (INTEL_INFO(dev)->num_pipes == 0)
15335 return;
15336
Lukas Wunner69f92f62015-07-15 13:57:35 +020015337 /*
15338 * There may be no VBT; and if the BIOS enabled SSC we can
15339 * just keep using it to avoid unnecessary flicker. Whereas if the
15340 * BIOS isn't using it, don't assume it will work even if the VBT
15341 * indicates as much.
15342 */
15343 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15344 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15345 DREF_SSC1_ENABLE);
15346
15347 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15348 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15349 bios_lvds_use_ssc ? "en" : "dis",
15350 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15351 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15352 }
15353 }
15354
Jesse Barnese70236a2009-09-21 10:42:27 -070015355 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015356 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015357
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015358 if (IS_GEN2(dev)) {
15359 dev->mode_config.max_width = 2048;
15360 dev->mode_config.max_height = 2048;
15361 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015362 dev->mode_config.max_width = 4096;
15363 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015364 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015365 dev->mode_config.max_width = 8192;
15366 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015367 }
Damien Lespiau068be562014-03-28 14:17:49 +000015368
Ville Syrjälädc41c152014-08-13 11:57:05 +030015369 if (IS_845G(dev) || IS_I865G(dev)) {
15370 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15371 dev->mode_config.cursor_height = 1023;
15372 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015373 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15374 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15375 } else {
15376 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15377 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15378 }
15379
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015380 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015381
Zhao Yakui28c97732009-10-09 11:39:41 +080015382 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015383 INTEL_INFO(dev)->num_pipes,
15384 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015385
Damien Lespiau055e3932014-08-18 13:49:10 +010015386 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015387 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015388 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015389 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015390 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015391 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015392 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015393 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015394 }
15395
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015396 intel_update_czclk(dev_priv);
15397 intel_update_cdclk(dev);
15398
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015399 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015400
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015401 /* Just disable it once at startup */
15402 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015403 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015404
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015405 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015406 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015407 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015408
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015409 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015410 struct intel_initial_plane_config plane_config = {};
15411
Jesse Barnes46f297f2014-03-07 08:57:48 -080015412 if (!crtc->active)
15413 continue;
15414
Jesse Barnes46f297f2014-03-07 08:57:48 -080015415 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015416 * Note that reserving the BIOS fb up front prevents us
15417 * from stuffing other stolen allocations like the ring
15418 * on top. This prevents some ugliness at boot time, and
15419 * can even allow for smooth boot transitions if the BIOS
15420 * fb is large enough for the active pipe configuration.
15421 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015422 dev_priv->display.get_initial_plane_config(crtc,
15423 &plane_config);
15424
15425 /*
15426 * If the fb is shared between multiple heads, we'll
15427 * just get the first one.
15428 */
15429 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015430 }
Matt Roperd93c0372015-12-03 11:37:41 -080015431
15432 /*
15433 * Make sure hardware watermarks really match the state we read out.
15434 * Note that we need to do this after reconstructing the BIOS fb's
15435 * since the watermark calculation done here will use pstate->fb.
15436 */
15437 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015438}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015439
Daniel Vetter7fad7982012-07-04 17:51:47 +020015440static void intel_enable_pipe_a(struct drm_device *dev)
15441{
15442 struct intel_connector *connector;
15443 struct drm_connector *crt = NULL;
15444 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015445 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015446
15447 /* We can't just switch on the pipe A, we need to set things up with a
15448 * proper mode and output configuration. As a gross hack, enable pipe A
15449 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015450 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015451 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15452 crt = &connector->base;
15453 break;
15454 }
15455 }
15456
15457 if (!crt)
15458 return;
15459
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015460 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015461 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015462}
15463
Daniel Vetterfa555832012-10-10 23:14:00 +020015464static bool
15465intel_check_plane_mapping(struct intel_crtc *crtc)
15466{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015467 struct drm_device *dev = crtc->base.dev;
15468 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015469 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015470
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015471 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015472 return true;
15473
Ville Syrjälä649636e2015-09-22 19:50:01 +030015474 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015475
15476 if ((val & DISPLAY_PLANE_ENABLE) &&
15477 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15478 return false;
15479
15480 return true;
15481}
15482
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015483static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15484{
15485 struct drm_device *dev = crtc->base.dev;
15486 struct intel_encoder *encoder;
15487
15488 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15489 return true;
15490
15491 return false;
15492}
15493
Daniel Vetter24929352012-07-02 20:28:59 +020015494static void intel_sanitize_crtc(struct intel_crtc *crtc)
15495{
15496 struct drm_device *dev = crtc->base.dev;
15497 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015498 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015499
Daniel Vetter24929352012-07-02 20:28:59 +020015500 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015501 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15502
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015503 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015504 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015505 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015506 struct intel_plane *plane;
15507
Daniel Vetter96256042015-02-13 21:03:42 +010015508 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015509
15510 /* Disable everything but the primary plane */
15511 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15512 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15513 continue;
15514
15515 plane->disable_plane(&plane->base, &crtc->base);
15516 }
Daniel Vetter96256042015-02-13 21:03:42 +010015517 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015518
Daniel Vetter24929352012-07-02 20:28:59 +020015519 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015520 * disable the crtc (and hence change the state) if it is wrong. Note
15521 * that gen4+ has a fixed plane -> pipe mapping. */
15522 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015523 bool plane;
15524
Daniel Vetter24929352012-07-02 20:28:59 +020015525 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15526 crtc->base.base.id);
15527
15528 /* Pipe has the wrong plane attached and the plane is active.
15529 * Temporarily change the plane mapping and disable everything
15530 * ... */
15531 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015532 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015533 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015534 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015535 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015536 }
Daniel Vetter24929352012-07-02 20:28:59 +020015537
Daniel Vetter7fad7982012-07-04 17:51:47 +020015538 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15539 crtc->pipe == PIPE_A && !crtc->active) {
15540 /* BIOS forgot to enable pipe A, this mostly happens after
15541 * resume. Force-enable the pipe to fix this, the update_dpms
15542 * call below we restore the pipe to the right state, but leave
15543 * the required bits on. */
15544 intel_enable_pipe_a(dev);
15545 }
15546
Daniel Vetter24929352012-07-02 20:28:59 +020015547 /* Adjust the state of the output pipe according to whether we
15548 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015549 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015550 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015551
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015552 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015553 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015554
15555 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015556 * functions or because of calls to intel_crtc_disable_noatomic,
15557 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015558 * pipe A quirk. */
15559 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15560 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015561 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015562 crtc->active ? "enabled" : "disabled");
15563
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015564 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015565 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015566 crtc->base.enabled = crtc->active;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015567 crtc->base.state->connector_mask = 0;
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015568 crtc->base.state->encoder_mask = 0;
Daniel Vetter24929352012-07-02 20:28:59 +020015569
15570 /* Because we only establish the connector -> encoder ->
15571 * crtc links if something is active, this means the
15572 * crtc is now deactivated. Break the links. connector
15573 * -> encoder links are only establish when things are
15574 * actually up, hence no need to break them. */
15575 WARN_ON(crtc->active);
15576
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015577 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015578 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015579 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015580
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015581 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015582 /*
15583 * We start out with underrun reporting disabled to avoid races.
15584 * For correct bookkeeping mark this on active crtcs.
15585 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015586 * Also on gmch platforms we dont have any hardware bits to
15587 * disable the underrun reporting. Which means we need to start
15588 * out with underrun reporting disabled also on inactive pipes,
15589 * since otherwise we'll complain about the garbage we read when
15590 * e.g. coming up after runtime pm.
15591 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015592 * No protection against concurrent access is required - at
15593 * worst a fifo underrun happens which also sets this to false.
15594 */
15595 crtc->cpu_fifo_underrun_disabled = true;
15596 crtc->pch_fifo_underrun_disabled = true;
15597 }
Daniel Vetter24929352012-07-02 20:28:59 +020015598}
15599
15600static void intel_sanitize_encoder(struct intel_encoder *encoder)
15601{
15602 struct intel_connector *connector;
15603 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015604 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015605
15606 /* We need to check both for a crtc link (meaning that the
15607 * encoder is active and trying to read from a pipe) and the
15608 * pipe itself being active. */
15609 bool has_active_crtc = encoder->base.crtc &&
15610 to_intel_crtc(encoder->base.crtc)->active;
15611
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015612 for_each_intel_connector(dev, connector) {
15613 if (connector->base.encoder != &encoder->base)
15614 continue;
15615
15616 active = true;
15617 break;
15618 }
15619
15620 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015621 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15622 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015623 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015624
15625 /* Connector is active, but has no active pipe. This is
15626 * fallout from our resume register restoring. Disable
15627 * the encoder manually again. */
15628 if (encoder->base.crtc) {
15629 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15630 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015631 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015632 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015633 if (encoder->post_disable)
15634 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015635 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015636 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015637
15638 /* Inconsistent output/port/pipe state happens presumably due to
15639 * a bug in one of the get_hw_state functions. Or someplace else
15640 * in our code, like the register restore mess on resume. Clamp
15641 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015642 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015643 if (connector->encoder != encoder)
15644 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015645 connector->base.dpms = DRM_MODE_DPMS_OFF;
15646 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015647 }
15648 }
15649 /* Enabled encoders without active connectors will be fixed in
15650 * the crtc fixup. */
15651}
15652
Imre Deak04098752014-02-18 00:02:16 +020015653void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015654{
15655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015656 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015657
Imre Deak04098752014-02-18 00:02:16 +020015658 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15659 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15660 i915_disable_vga(dev);
15661 }
15662}
15663
15664void i915_redisable_vga(struct drm_device *dev)
15665{
15666 struct drm_i915_private *dev_priv = dev->dev_private;
15667
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015668 /* This function can be called both from intel_modeset_setup_hw_state or
15669 * at a very early point in our resume sequence, where the power well
15670 * structures are not yet restored. Since this function is at a very
15671 * paranoid "someone might have enabled VGA while we were not looking"
15672 * level, just check if the power well is enabled instead of trying to
15673 * follow the "don't touch the power well if we don't need it" policy
15674 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015675 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015676 return;
15677
Imre Deak04098752014-02-18 00:02:16 +020015678 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015679}
15680
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015681static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015682{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015683 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015684
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015685 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015686}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015687
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015688/* FIXME read out full plane state for all planes */
15689static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015690{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015691 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015692 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015693 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015694
Matt Roper19b8d382015-09-24 15:53:17 -070015695 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015696 primary_get_hw_state(to_intel_plane(primary));
15697
15698 if (plane_state->visible)
15699 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015700}
15701
Daniel Vetter30e984d2013-06-05 13:34:17 +020015702static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015703{
15704 struct drm_i915_private *dev_priv = dev->dev_private;
15705 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015706 struct intel_crtc *crtc;
15707 struct intel_encoder *encoder;
15708 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015709 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015710
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015711 dev_priv->active_crtcs = 0;
15712
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015713 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015714 struct intel_crtc_state *crtc_state = crtc->config;
15715 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015716
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015717 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15718 memset(crtc_state, 0, sizeof(*crtc_state));
15719 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015720
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015721 crtc_state->base.active = crtc_state->base.enable =
15722 dev_priv->display.get_pipe_config(crtc, crtc_state);
15723
15724 crtc->base.enabled = crtc_state->base.enable;
15725 crtc->active = crtc_state->base.active;
15726
15727 if (crtc_state->base.active) {
15728 dev_priv->active_crtcs |= 1 << crtc->pipe;
15729
15730 if (IS_BROADWELL(dev_priv)) {
15731 pixclk = ilk_pipe_pixel_rate(crtc_state);
15732
15733 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15734 if (crtc_state->ips_enabled)
15735 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15736 } else if (IS_VALLEYVIEW(dev_priv) ||
15737 IS_CHERRYVIEW(dev_priv) ||
15738 IS_BROXTON(dev_priv))
15739 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15740 else
15741 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15742 }
15743
15744 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015745
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015746 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015747
15748 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15749 crtc->base.base.id,
15750 crtc->active ? "enabled" : "disabled");
15751 }
15752
Daniel Vetter53589012013-06-05 13:34:16 +020015753 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15754 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15755
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015756 pll->on = pll->get_hw_state(dev_priv, pll,
15757 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015758 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015759 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015760 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015761 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015762 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015763 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015764 }
Daniel Vetter53589012013-06-05 13:34:16 +020015765 }
Daniel Vetter53589012013-06-05 13:34:16 +020015766
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015767 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015768 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015769
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015770 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015771 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015772 }
15773
Damien Lespiaub2784e12014-08-05 11:29:37 +010015774 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015775 pipe = 0;
15776
15777 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015778 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15779 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015780 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015781 } else {
15782 encoder->base.crtc = NULL;
15783 }
15784
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015785 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015786 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015787 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015788 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015789 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015790 }
15791
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015792 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015793 if (connector->get_hw_state(connector)) {
15794 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015795
15796 encoder = connector->encoder;
15797 connector->base.encoder = &encoder->base;
15798
15799 if (encoder->base.crtc &&
15800 encoder->base.crtc->state->active) {
15801 /*
15802 * This has to be done during hardware readout
15803 * because anything calling .crtc_disable may
15804 * rely on the connector_mask being accurate.
15805 */
15806 encoder->base.crtc->state->connector_mask |=
15807 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015808 encoder->base.crtc->state->encoder_mask |=
15809 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015810 }
15811
Daniel Vetter24929352012-07-02 20:28:59 +020015812 } else {
15813 connector->base.dpms = DRM_MODE_DPMS_OFF;
15814 connector->base.encoder = NULL;
15815 }
15816 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15817 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015818 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015819 connector->base.encoder ? "enabled" : "disabled");
15820 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015821
15822 for_each_intel_crtc(dev, crtc) {
15823 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15824
15825 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15826 if (crtc->base.state->active) {
15827 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15828 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15829 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15830
15831 /*
15832 * The initial mode needs to be set in order to keep
15833 * the atomic core happy. It wants a valid mode if the
15834 * crtc's enabled, so we do the above call.
15835 *
15836 * At this point some state updated by the connectors
15837 * in their ->detect() callback has not run yet, so
15838 * no recalculation can be done yet.
15839 *
15840 * Even if we could do a recalculation and modeset
15841 * right now it would cause a double modeset if
15842 * fbdev or userspace chooses a different initial mode.
15843 *
15844 * If that happens, someone indicated they wanted a
15845 * mode change, which means it's safe to do a full
15846 * recalculation.
15847 */
15848 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015849
15850 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15851 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015852 }
15853 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015854}
15855
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015856/* Scan out the current hw modeset state,
15857 * and sanitizes it to the current state
15858 */
15859static void
15860intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015861{
15862 struct drm_i915_private *dev_priv = dev->dev_private;
15863 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015864 struct intel_crtc *crtc;
15865 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015866 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015867
15868 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015869
15870 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015871 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015872 intel_sanitize_encoder(encoder);
15873 }
15874
Damien Lespiau055e3932014-08-18 13:49:10 +010015875 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015876 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15877 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015878 intel_dump_pipe_config(crtc, crtc->config,
15879 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015880 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015881
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015882 intel_modeset_update_connector_atomic_state(dev);
15883
Daniel Vetter35c95372013-07-17 06:55:04 +020015884 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15885 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15886
15887 if (!pll->on || pll->active)
15888 continue;
15889
15890 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15891
15892 pll->disable(dev_priv, pll);
15893 pll->on = false;
15894 }
15895
Wayne Boyer666a4532015-12-09 12:29:35 -080015896 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015897 vlv_wm_get_hw_state(dev);
15898 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015899 skl_wm_get_hw_state(dev);
15900 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015901 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015902
15903 for_each_intel_crtc(dev, crtc) {
15904 unsigned long put_domains;
15905
15906 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15907 if (WARN_ON(put_domains))
15908 modeset_put_power_domains(dev_priv, put_domains);
15909 }
15910 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015911
15912 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015913}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015914
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015915void intel_display_resume(struct drm_device *dev)
15916{
15917 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15918 struct intel_connector *conn;
15919 struct intel_plane *plane;
15920 struct drm_crtc *crtc;
15921 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015922
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015923 if (!state)
15924 return;
15925
15926 state->acquire_ctx = dev->mode_config.acquire_ctx;
15927
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015928 for_each_crtc(dev, crtc) {
15929 struct drm_crtc_state *crtc_state =
15930 drm_atomic_get_crtc_state(state, crtc);
15931
15932 ret = PTR_ERR_OR_ZERO(crtc_state);
15933 if (ret)
15934 goto err;
15935
15936 /* force a restore */
15937 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015938 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015939
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015940 for_each_intel_plane(dev, plane) {
15941 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15942 if (ret)
15943 goto err;
15944 }
15945
15946 for_each_intel_connector(dev, conn) {
15947 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15948 if (ret)
15949 goto err;
15950 }
15951
15952 intel_modeset_setup_hw_state(dev);
15953
15954 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015955 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015956 if (!ret)
15957 return;
15958
15959err:
15960 DRM_ERROR("Restoring old state failed with %i\n", ret);
15961 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015962}
15963
15964void intel_modeset_gem_init(struct drm_device *dev)
15965{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015966 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015967 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015968 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015969
Imre Deakae484342014-03-31 15:10:44 +030015970 mutex_lock(&dev->struct_mutex);
15971 intel_init_gt_powersave(dev);
15972 mutex_unlock(&dev->struct_mutex);
15973
Chris Wilson1833b132012-05-09 11:56:28 +010015974 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015975
15976 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015977
15978 /*
15979 * Make sure any fbs we allocated at startup are properly
15980 * pinned & fenced. When we do the allocation it's too early
15981 * for this.
15982 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015983 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015984 obj = intel_fb_obj(c->primary->fb);
15985 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015986 continue;
15987
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015988 mutex_lock(&dev->struct_mutex);
15989 ret = intel_pin_and_fence_fb_obj(c->primary,
15990 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015991 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015992 mutex_unlock(&dev->struct_mutex);
15993 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015994 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15995 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015996 drm_framebuffer_unreference(c->primary->fb);
15997 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015998 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015999 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016000 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016001 }
16002 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016003
16004 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016005}
16006
Imre Deak4932e2c2014-02-11 17:12:48 +020016007void intel_connector_unregister(struct intel_connector *intel_connector)
16008{
16009 struct drm_connector *connector = &intel_connector->base;
16010
16011 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016012 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016013}
16014
Jesse Barnes79e53942008-11-07 14:24:08 -080016015void intel_modeset_cleanup(struct drm_device *dev)
16016{
Jesse Barnes652c3932009-08-17 13:31:43 -070016017 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016018 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016019
Imre Deak2eb52522014-11-19 15:30:05 +020016020 intel_disable_gt_powersave(dev);
16021
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016022 intel_backlight_unregister(dev);
16023
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016024 /*
16025 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016026 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016027 * experience fancy races otherwise.
16028 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016029 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016030
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016031 /*
16032 * Due to the hpd irq storm handling the hotplug work can re-arm the
16033 * poll handlers. Hence disable polling after hpd handling is shut down.
16034 */
Keith Packardf87ea762010-10-03 19:36:26 -070016035 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016036
Jesse Barnes723bfd72010-10-07 16:01:13 -070016037 intel_unregister_dsm_handler();
16038
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016039 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016040
Chris Wilson1630fe72011-07-08 12:22:42 +010016041 /* flush any delayed tasks or pending work */
16042 flush_scheduled_work();
16043
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016044 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016045 for_each_intel_connector(dev, connector)
16046 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016047
Jesse Barnes79e53942008-11-07 14:24:08 -080016048 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016049
16050 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016051
16052 mutex_lock(&dev->struct_mutex);
16053 intel_cleanup_gt_powersave(dev);
16054 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf5949142016-01-13 11:55:28 +010016055
16056 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016057}
16058
Dave Airlie28d52042009-09-21 14:33:58 +100016059/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016060 * Return which encoder is currently attached for connector.
16061 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016062struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016063{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016064 return &intel_attached_encoder(connector)->base;
16065}
Jesse Barnes79e53942008-11-07 14:24:08 -080016066
Chris Wilsondf0e9242010-09-09 16:20:55 +010016067void intel_connector_attach_encoder(struct intel_connector *connector,
16068 struct intel_encoder *encoder)
16069{
16070 connector->encoder = encoder;
16071 drm_mode_connector_attach_encoder(&connector->base,
16072 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016073}
Dave Airlie28d52042009-09-21 14:33:58 +100016074
16075/*
16076 * set vga decode state - true == enable VGA decode
16077 */
16078int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16079{
16080 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016081 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016082 u16 gmch_ctrl;
16083
Chris Wilson75fa0412014-02-07 18:37:02 -020016084 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16085 DRM_ERROR("failed to read control word\n");
16086 return -EIO;
16087 }
16088
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016089 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16090 return 0;
16091
Dave Airlie28d52042009-09-21 14:33:58 +100016092 if (state)
16093 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16094 else
16095 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016096
16097 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16098 DRM_ERROR("failed to write control word\n");
16099 return -EIO;
16100 }
16101
Dave Airlie28d52042009-09-21 14:33:58 +100016102 return 0;
16103}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016104
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016105struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016106
16107 u32 power_well_driver;
16108
Chris Wilson63b66e52013-08-08 15:12:06 +020016109 int num_transcoders;
16110
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016111 struct intel_cursor_error_state {
16112 u32 control;
16113 u32 position;
16114 u32 base;
16115 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016116 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016117
16118 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016119 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016120 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030016121 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016122 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016123
16124 struct intel_plane_error_state {
16125 u32 control;
16126 u32 stride;
16127 u32 size;
16128 u32 pos;
16129 u32 addr;
16130 u32 surface;
16131 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016132 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016133
16134 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016135 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016136 enum transcoder cpu_transcoder;
16137
16138 u32 conf;
16139
16140 u32 htotal;
16141 u32 hblank;
16142 u32 hsync;
16143 u32 vtotal;
16144 u32 vblank;
16145 u32 vsync;
16146 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016147};
16148
16149struct intel_display_error_state *
16150intel_display_capture_error_state(struct drm_device *dev)
16151{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016152 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016153 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016154 int transcoders[] = {
16155 TRANSCODER_A,
16156 TRANSCODER_B,
16157 TRANSCODER_C,
16158 TRANSCODER_EDP,
16159 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016160 int i;
16161
Chris Wilson63b66e52013-08-08 15:12:06 +020016162 if (INTEL_INFO(dev)->num_pipes == 0)
16163 return NULL;
16164
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016165 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016166 if (error == NULL)
16167 return NULL;
16168
Imre Deak190be112013-11-25 17:15:31 +020016169 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016170 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16171
Damien Lespiau055e3932014-08-18 13:49:10 +010016172 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016173 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016174 __intel_display_power_is_enabled(dev_priv,
16175 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016176 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016177 continue;
16178
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016179 error->cursor[i].control = I915_READ(CURCNTR(i));
16180 error->cursor[i].position = I915_READ(CURPOS(i));
16181 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016182
16183 error->plane[i].control = I915_READ(DSPCNTR(i));
16184 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016185 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016186 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016187 error->plane[i].pos = I915_READ(DSPPOS(i));
16188 }
Paulo Zanonica291362013-03-06 20:03:14 -030016189 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16190 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016191 if (INTEL_INFO(dev)->gen >= 4) {
16192 error->plane[i].surface = I915_READ(DSPSURF(i));
16193 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16194 }
16195
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016196 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030016197
Sonika Jindal3abfce72014-07-21 15:23:43 +053016198 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030016199 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016200 }
16201
16202 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16203 if (HAS_DDI(dev_priv->dev))
16204 error->num_transcoders++; /* Account for eDP. */
16205
16206 for (i = 0; i < error->num_transcoders; i++) {
16207 enum transcoder cpu_transcoder = transcoders[i];
16208
Imre Deakddf9c532013-11-27 22:02:02 +020016209 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016210 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016211 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016212 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016213 continue;
16214
Chris Wilson63b66e52013-08-08 15:12:06 +020016215 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16216
16217 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16218 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16219 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16220 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16221 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16222 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16223 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016224 }
16225
16226 return error;
16227}
16228
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016229#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16230
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016231void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016232intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016233 struct drm_device *dev,
16234 struct intel_display_error_state *error)
16235{
Damien Lespiau055e3932014-08-18 13:49:10 +010016236 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016237 int i;
16238
Chris Wilson63b66e52013-08-08 15:12:06 +020016239 if (!error)
16240 return;
16241
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016242 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016243 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016244 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016245 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016246 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016247 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016248 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016249 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016250 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030016251 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016252
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016253 err_printf(m, "Plane [%d]:\n", i);
16254 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16255 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016256 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016257 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16258 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016259 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016260 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016261 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016262 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016263 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16264 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016265 }
16266
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016267 err_printf(m, "Cursor [%d]:\n", i);
16268 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16269 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16270 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016271 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016272
16273 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016274 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016275 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016276 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016277 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016278 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16279 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16280 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16281 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16282 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16283 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16284 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16285 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016286}