blob: 84f3054a066f035ade356eba2134cef188b4ef2c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
Chris Wilson8b99e682010-10-13 09:59:17 +0100348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100353}
354
Keith Packarde4b36692009-06-05 19:22:17 -0700355static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800366 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800380 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800394 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800411 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700412};
413
Ma Ling044c7c42009-03-18 20:13:23 +0800414 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700415static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
Ma Lingd4906092009-03-18 20:13:27 +0800428 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
Ma Lingd4906092009-03-18 20:13:27 +0800444 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
Ma Lingd4906092009-03-18 20:13:27 +0800468 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
Ma Lingd4906092009-03-18 20:13:27 +0800492 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700516};
517
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500518static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800529 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700530};
531
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800544 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700545};
546
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800559 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700560};
561
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800642 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643};
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800647{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800650 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000661 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Chris Wilson1b894b52010-12-14 20:04:54 +0000702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000708 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800714 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500715 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
Chris Wilson1b894b52010-12-14 20:04:54 +0000773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800776{
Jesse Barnes79e53942008-11-07 14:24:08 -0800777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
Ma Lingd4906092009-03-18 20:13:27 +0800802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
Jesse Barnes79e53942008-11-07 14:24:08 -0800806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 int err = target;
811
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800813 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
Zhao Yakui42158662009-11-20 11:24:18 +0800834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800845 int this_err;
846
Shaohua Li21778322009-02-23 15:19:16 +0800847 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
Ma Lingd4906092009-03-18 20:13:27 +0800865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800879 int lvds_reg;
880
Eric Anholtc619eed2010-01-28 16:45:52 -0800881 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200899 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200901 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
Shaohua Li21778322009-02-23 15:19:16 +0800910 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800913 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000914
915 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800926 return found;
927}
Ma Lingd4906092009-03-18 20:13:27 +0800928
Zhenyu Wang2c072452009-06-05 15:38:42 +0800929static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800935
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
Chris Wilson5eddb702010-09-11 13:48:45 +0100959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979}
980
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800990{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991 struct drm_i915_private *dev_priv = dev->dev_private;
992 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
993
Chris Wilson300387c2010-09-05 20:25:43 +0100994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
Keith Packardab7ad7f2010-10-03 00:33:06 -07001017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001032 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001033 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037
Keith Packardab7ad7f2010-10-03 00:33:06 -07001038 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001039 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001047 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001052 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
Jesse Barnes040484a2011-01-03 12:14:26 -08001084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
Jesse Barnesea0760c2011-01-04 15:09:32 -08001162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
1188 pipe ? 'B' : 'A');
1189}
1190
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001193{
1194 int reg;
1195 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001196 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
1203 pipe ? 'B' : 'A', state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
1218 plane ? 'B' : 'A');
1219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
Jesse Barnes19ec1352011-02-02 12:28:02 -08001228 /* Planes are fixed to pipes on ILK+ */
1229 if (HAS_PCH_SPLIT(dev_priv->dev))
1230 return;
1231
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232 /* Need to check both planes against the pipe */
1233 for (i = 0; i < 2; i++) {
1234 reg = DSPCNTR(i);
1235 val = I915_READ(reg);
1236 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1237 DISPPLANE_SEL_PIPE_SHIFT;
1238 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1239 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1240 i, pipe ? 'B' : 'A');
1241 }
1242}
1243
Jesse Barnes92f25842011-01-04 15:09:34 -08001244static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1245{
1246 u32 val;
1247 bool enabled;
1248
1249 val = I915_READ(PCH_DREF_CONTROL);
1250 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1251 DREF_SUPERSPREAD_SOURCE_MASK));
1252 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1253}
1254
1255static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
1258 int reg;
1259 u32 val;
1260 bool enabled;
1261
1262 reg = TRANSCONF(pipe);
1263 val = I915_READ(reg);
1264 enabled = !!(val & TRANS_ENABLE);
1265 WARN(enabled, "transcoder assertion failed, should be off on pipe %c but is still active\n", pipe ? 'B' :'A');
1266}
1267
Jesse Barnes291906f2011-02-02 12:28:03 -08001268static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1269 enum pipe pipe, int reg)
1270{
1271 u32 val;
1272 u32 sel_pipe;
1273
1274 val = I915_READ(reg);
1275 sel_pipe = (val & DP_PIPEB_SELECT) >> 30;
1276 WARN((val & DP_PORT_EN) && sel_pipe == pipe,
1277 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1278 reg, pipe ? 'B' : 'A');
1279}
1280
1281static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1282 enum pipe pipe, int reg)
1283{
1284 u32 val;
1285 u32 sel_pipe;
1286
1287 val = I915_READ(reg);
1288 sel_pipe = (val & TRANSCODER_B) >> 30;
1289 WARN((val & PORT_ENABLE) && sel_pipe == pipe,
1290 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1291 reg, pipe ? 'B' : 'A');
1292}
1293
1294static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
1297 int reg;
1298 u32 val;
1299 u32 sel_pipe;
1300
1301 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1302 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1303 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1304
1305 reg = PCH_ADPA;
1306 val = I915_READ(reg);
1307 sel_pipe = (val & ADPA_TRANS_B_SELECT) >> 30;
1308 WARN(sel_pipe == pipe && (val & ADPA_DAC_ENABLE),
1309 "PCH VGA enabled on transcoder %c, should be disabled\n",
1310 pipe ? 'B' : 'A');
1311
1312 reg = PCH_LVDS;
1313 val = I915_READ(reg);
1314 sel_pipe = (val & LVDS_PIPEB_SELECT) >> 30;
1315 WARN(sel_pipe == pipe && (val & LVDS_PORT_EN),
1316 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1317 pipe ? 'B' : 'A');
1318
1319 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1320 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1321 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1322}
1323
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001325 * intel_enable_pll - enable a PLL
1326 * @dev_priv: i915 private structure
1327 * @pipe: pipe PLL to enable
1328 *
1329 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1330 * make sure the PLL reg is writable first though, since the panel write
1331 * protect mechanism may be enabled.
1332 *
1333 * Note! This is for pre-ILK only.
1334 */
1335static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1336{
1337 int reg;
1338 u32 val;
1339
1340 /* No really, not for ILK+ */
1341 BUG_ON(dev_priv->info->gen >= 5);
1342
1343 /* PLL is protected by panel, make sure we can write it */
1344 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1345 assert_panel_unlocked(dev_priv, pipe);
1346
1347 reg = DPLL(pipe);
1348 val = I915_READ(reg);
1349 val |= DPLL_VCO_ENABLE;
1350
1351 /* We do this three times for luck */
1352 I915_WRITE(reg, val);
1353 POSTING_READ(reg);
1354 udelay(150); /* wait for warmup */
1355 I915_WRITE(reg, val);
1356 POSTING_READ(reg);
1357 udelay(150); /* wait for warmup */
1358 I915_WRITE(reg, val);
1359 POSTING_READ(reg);
1360 udelay(150); /* wait for warmup */
1361}
1362
1363/**
1364 * intel_disable_pll - disable a PLL
1365 * @dev_priv: i915 private structure
1366 * @pipe: pipe PLL to disable
1367 *
1368 * Disable the PLL for @pipe, making sure the pipe is off first.
1369 *
1370 * Note! This is for pre-ILK only.
1371 */
1372static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1373{
1374 int reg;
1375 u32 val;
1376
1377 /* Don't disable pipe A or pipe A PLLs if needed */
1378 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1379 return;
1380
1381 /* Make sure the pipe isn't still relying on us */
1382 assert_pipe_disabled(dev_priv, pipe);
1383
1384 reg = DPLL(pipe);
1385 val = I915_READ(reg);
1386 val &= ~DPLL_VCO_ENABLE;
1387 I915_WRITE(reg, val);
1388 POSTING_READ(reg);
1389}
1390
1391/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001392 * intel_enable_pch_pll - enable PCH PLL
1393 * @dev_priv: i915 private structure
1394 * @pipe: pipe PLL to enable
1395 *
1396 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1397 * drives the transcoder clock.
1398 */
1399static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1400 enum pipe pipe)
1401{
1402 int reg;
1403 u32 val;
1404
1405 /* PCH only available on ILK+ */
1406 BUG_ON(dev_priv->info->gen < 5);
1407
1408 /* PCH refclock must be enabled first */
1409 assert_pch_refclk_enabled(dev_priv);
1410
1411 reg = PCH_DPLL(pipe);
1412 val = I915_READ(reg);
1413 val |= DPLL_VCO_ENABLE;
1414 I915_WRITE(reg, val);
1415 POSTING_READ(reg);
1416 udelay(200);
1417}
1418
1419static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1420 enum pipe pipe)
1421{
1422 int reg;
1423 u32 val;
1424
1425 /* PCH only available on ILK+ */
1426 BUG_ON(dev_priv->info->gen < 5);
1427
1428 /* Make sure transcoder isn't still depending on us */
1429 assert_transcoder_disabled(dev_priv, pipe);
1430
1431 reg = PCH_DPLL(pipe);
1432 val = I915_READ(reg);
1433 val &= ~DPLL_VCO_ENABLE;
1434 I915_WRITE(reg, val);
1435 POSTING_READ(reg);
1436 udelay(200);
1437}
1438
Jesse Barnes040484a2011-01-03 12:14:26 -08001439static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1440 enum pipe pipe)
1441{
1442 int reg;
1443 u32 val;
1444
1445 /* PCH only available on ILK+ */
1446 BUG_ON(dev_priv->info->gen < 5);
1447
1448 /* Make sure PCH DPLL is enabled */
1449 assert_pch_pll_enabled(dev_priv, pipe);
1450
1451 /* FDI must be feeding us bits for PCH ports */
1452 assert_fdi_tx_enabled(dev_priv, pipe);
1453 assert_fdi_rx_enabled(dev_priv, pipe);
1454
1455 reg = TRANSCONF(pipe);
1456 val = I915_READ(reg);
1457 /*
1458 * make the BPC in transcoder be consistent with
1459 * that in pipeconf reg.
1460 */
1461 val &= ~PIPE_BPC_MASK;
1462 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1463 I915_WRITE(reg, val | TRANS_ENABLE);
1464 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1465 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1466}
1467
1468static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1469 enum pipe pipe)
1470{
1471 int reg;
1472 u32 val;
1473
1474 /* FDI relies on the transcoder */
1475 assert_fdi_tx_disabled(dev_priv, pipe);
1476 assert_fdi_rx_disabled(dev_priv, pipe);
1477
Jesse Barnes291906f2011-02-02 12:28:03 -08001478 /* Ports must be off as well */
1479 assert_pch_ports_disabled(dev_priv, pipe);
1480
Jesse Barnes040484a2011-01-03 12:14:26 -08001481 reg = TRANSCONF(pipe);
1482 val = I915_READ(reg);
1483 val &= ~TRANS_ENABLE;
1484 I915_WRITE(reg, val);
1485 /* wait for PCH transcoder off, transcoder state */
1486 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1487 DRM_ERROR("failed to disable transcoder\n");
1488}
1489
Jesse Barnes92f25842011-01-04 15:09:34 -08001490/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001491 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001492 * @dev_priv: i915 private structure
1493 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001494 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001495 *
1496 * Enable @pipe, making sure that various hardware specific requirements
1497 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1498 *
1499 * @pipe should be %PIPE_A or %PIPE_B.
1500 *
1501 * Will wait until the pipe is actually running (i.e. first vblank) before
1502 * returning.
1503 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001504static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1505 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001506{
1507 int reg;
1508 u32 val;
1509
1510 /*
1511 * A pipe without a PLL won't actually be able to drive bits from
1512 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1513 * need the check.
1514 */
1515 if (!HAS_PCH_SPLIT(dev_priv->dev))
1516 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001517 else {
1518 if (pch_port) {
1519 /* if driving the PCH, we need FDI enabled */
1520 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1521 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1522 }
1523 /* FIXME: assert CPU port conditions for SNB+ */
1524 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001525
1526 reg = PIPECONF(pipe);
1527 val = I915_READ(reg);
1528 val |= PIPECONF_ENABLE;
1529 I915_WRITE(reg, val);
1530 POSTING_READ(reg);
1531 intel_wait_for_vblank(dev_priv->dev, pipe);
1532}
1533
1534/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001535 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001536 * @dev_priv: i915 private structure
1537 * @pipe: pipe to disable
1538 *
1539 * Disable @pipe, making sure that various hardware specific requirements
1540 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1541 *
1542 * @pipe should be %PIPE_A or %PIPE_B.
1543 *
1544 * Will wait until the pipe has shut down before returning.
1545 */
1546static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1547 enum pipe pipe)
1548{
1549 int reg;
1550 u32 val;
1551
1552 /*
1553 * Make sure planes won't keep trying to pump pixels to us,
1554 * or we might hang the display.
1555 */
1556 assert_planes_disabled(dev_priv, pipe);
1557
1558 /* Don't disable pipe A or pipe A PLLs if needed */
1559 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1560 return;
1561
1562 reg = PIPECONF(pipe);
1563 val = I915_READ(reg);
1564 val &= ~PIPECONF_ENABLE;
1565 I915_WRITE(reg, val);
1566 POSTING_READ(reg);
1567 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1568}
1569
1570/**
1571 * intel_enable_plane - enable a display plane on a given pipe
1572 * @dev_priv: i915 private structure
1573 * @plane: plane to enable
1574 * @pipe: pipe being fed
1575 *
1576 * Enable @plane on @pipe, making sure that @pipe is running first.
1577 */
1578static void intel_enable_plane(struct drm_i915_private *dev_priv,
1579 enum plane plane, enum pipe pipe)
1580{
1581 int reg;
1582 u32 val;
1583
1584 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1585 assert_pipe_enabled(dev_priv, pipe);
1586
1587 reg = DSPCNTR(plane);
1588 val = I915_READ(reg);
1589 val |= DISPLAY_PLANE_ENABLE;
1590 I915_WRITE(reg, val);
1591 POSTING_READ(reg);
1592 intel_wait_for_vblank(dev_priv->dev, pipe);
1593}
1594
1595/*
1596 * Plane regs are double buffered, going from enabled->disabled needs a
1597 * trigger in order to latch. The display address reg provides this.
1598 */
1599static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1600 enum plane plane)
1601{
1602 u32 reg = DSPADDR(plane);
1603 I915_WRITE(reg, I915_READ(reg));
1604}
1605
1606/**
1607 * intel_disable_plane - disable a display plane
1608 * @dev_priv: i915 private structure
1609 * @plane: plane to disable
1610 * @pipe: pipe consuming the data
1611 *
1612 * Disable @plane; should be an independent operation.
1613 */
1614static void intel_disable_plane(struct drm_i915_private *dev_priv,
1615 enum plane plane, enum pipe pipe)
1616{
1617 int reg;
1618 u32 val;
1619
1620 reg = DSPCNTR(plane);
1621 val = I915_READ(reg);
1622 val &= ~DISPLAY_PLANE_ENABLE;
1623 I915_WRITE(reg, val);
1624 POSTING_READ(reg);
1625 intel_flush_display_plane(dev_priv, plane);
1626 intel_wait_for_vblank(dev_priv->dev, pipe);
1627}
1628
Jesse Barnes80824002009-09-10 15:28:06 -07001629static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1630{
1631 struct drm_device *dev = crtc->dev;
1632 struct drm_i915_private *dev_priv = dev->dev_private;
1633 struct drm_framebuffer *fb = crtc->fb;
1634 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001635 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1637 int plane, i;
1638 u32 fbc_ctl, fbc_ctl2;
1639
Chris Wilsonbed4a672010-09-11 10:47:47 +01001640 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001641 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001642 intel_crtc->plane == dev_priv->cfb_plane &&
1643 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1644 return;
1645
1646 i8xx_disable_fbc(dev);
1647
Jesse Barnes80824002009-09-10 15:28:06 -07001648 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1649
1650 if (fb->pitch < dev_priv->cfb_pitch)
1651 dev_priv->cfb_pitch = fb->pitch;
1652
1653 /* FBC_CTL wants 64B units */
1654 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001655 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001656 dev_priv->cfb_plane = intel_crtc->plane;
1657 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1658
1659 /* Clear old tags */
1660 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1661 I915_WRITE(FBC_TAG + (i * 4), 0);
1662
1663 /* Set it up... */
1664 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001665 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001666 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1667 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1668 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1669
1670 /* enable it... */
1671 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001672 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001673 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001674 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1675 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson05394f32010-11-08 19:18:58 +00001676 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001677 fbc_ctl |= dev_priv->cfb_fence;
1678 I915_WRITE(FBC_CONTROL, fbc_ctl);
1679
Zhao Yakui28c97732009-10-09 11:39:41 +08001680 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001681 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001682}
1683
1684void i8xx_disable_fbc(struct drm_device *dev)
1685{
1686 struct drm_i915_private *dev_priv = dev->dev_private;
1687 u32 fbc_ctl;
1688
1689 /* Disable compression */
1690 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001691 if ((fbc_ctl & FBC_CTL_EN) == 0)
1692 return;
1693
Jesse Barnes80824002009-09-10 15:28:06 -07001694 fbc_ctl &= ~FBC_CTL_EN;
1695 I915_WRITE(FBC_CONTROL, fbc_ctl);
1696
1697 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001698 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001699 DRM_DEBUG_KMS("FBC idle timed out\n");
1700 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001701 }
Jesse Barnes80824002009-09-10 15:28:06 -07001702
Zhao Yakui28c97732009-10-09 11:39:41 +08001703 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001704}
1705
Adam Jacksonee5382a2010-04-23 11:17:39 -04001706static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001707{
Jesse Barnes80824002009-09-10 15:28:06 -07001708 struct drm_i915_private *dev_priv = dev->dev_private;
1709
1710 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1711}
1712
Jesse Barnes74dff282009-09-14 15:39:40 -07001713static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1714{
1715 struct drm_device *dev = crtc->dev;
1716 struct drm_i915_private *dev_priv = dev->dev_private;
1717 struct drm_framebuffer *fb = crtc->fb;
1718 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001719 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001721 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001722 unsigned long stall_watermark = 200;
1723 u32 dpfc_ctl;
1724
Chris Wilsonbed4a672010-09-11 10:47:47 +01001725 dpfc_ctl = I915_READ(DPFC_CONTROL);
1726 if (dpfc_ctl & DPFC_CTL_EN) {
1727 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001728 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001729 dev_priv->cfb_plane == intel_crtc->plane &&
1730 dev_priv->cfb_y == crtc->y)
1731 return;
1732
1733 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1734 POSTING_READ(DPFC_CONTROL);
1735 intel_wait_for_vblank(dev, intel_crtc->pipe);
1736 }
1737
Jesse Barnes74dff282009-09-14 15:39:40 -07001738 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001739 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001740 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001741 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001742
1743 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson05394f32010-11-08 19:18:58 +00001744 if (obj->tiling_mode != I915_TILING_NONE) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001745 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1746 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1747 } else {
1748 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1749 }
1750
Jesse Barnes74dff282009-09-14 15:39:40 -07001751 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1752 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1753 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1754 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1755
1756 /* enable it... */
1757 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1758
Zhao Yakui28c97732009-10-09 11:39:41 +08001759 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001760}
1761
1762void g4x_disable_fbc(struct drm_device *dev)
1763{
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 u32 dpfc_ctl;
1766
1767 /* Disable compression */
1768 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001769 if (dpfc_ctl & DPFC_CTL_EN) {
1770 dpfc_ctl &= ~DPFC_CTL_EN;
1771 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001772
Chris Wilsonbed4a672010-09-11 10:47:47 +01001773 DRM_DEBUG_KMS("disabled FBC\n");
1774 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001775}
1776
Adam Jacksonee5382a2010-04-23 11:17:39 -04001777static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001778{
Jesse Barnes74dff282009-09-14 15:39:40 -07001779 struct drm_i915_private *dev_priv = dev->dev_private;
1780
1781 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1782}
1783
Jesse Barnes4efe0702011-01-18 11:25:41 -08001784static void sandybridge_blit_fbc_update(struct drm_device *dev)
1785{
1786 struct drm_i915_private *dev_priv = dev->dev_private;
1787 u32 blt_ecoskpd;
1788
1789 /* Make sure blitter notifies FBC of writes */
1790 __gen6_force_wake_get(dev_priv);
1791 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1792 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1793 GEN6_BLITTER_LOCK_SHIFT;
1794 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1795 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1796 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1797 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1798 GEN6_BLITTER_LOCK_SHIFT);
1799 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1800 POSTING_READ(GEN6_BLITTER_ECOSKPD);
1801 __gen6_force_wake_put(dev_priv);
1802}
1803
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001804static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1805{
1806 struct drm_device *dev = crtc->dev;
1807 struct drm_i915_private *dev_priv = dev->dev_private;
1808 struct drm_framebuffer *fb = crtc->fb;
1809 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001810 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001812 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001813 unsigned long stall_watermark = 200;
1814 u32 dpfc_ctl;
1815
Chris Wilsonbed4a672010-09-11 10:47:47 +01001816 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1817 if (dpfc_ctl & DPFC_CTL_EN) {
1818 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001819 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001820 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001821 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001822 dev_priv->cfb_y == crtc->y)
1823 return;
1824
1825 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1826 POSTING_READ(ILK_DPFC_CONTROL);
1827 intel_wait_for_vblank(dev, intel_crtc->pipe);
1828 }
1829
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001830 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001831 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001832 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001833 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001834 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001835
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001836 dpfc_ctl &= DPFC_RESERVED;
1837 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson05394f32010-11-08 19:18:58 +00001838 if (obj->tiling_mode != I915_TILING_NONE) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001839 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1840 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1841 } else {
1842 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1843 }
1844
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001845 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1846 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1847 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1848 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001849 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001850 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001851 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001852
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001853 if (IS_GEN6(dev)) {
1854 I915_WRITE(SNB_DPFC_CTL_SA,
1855 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1856 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001857 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001858 }
1859
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001860 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1861}
1862
1863void ironlake_disable_fbc(struct drm_device *dev)
1864{
1865 struct drm_i915_private *dev_priv = dev->dev_private;
1866 u32 dpfc_ctl;
1867
1868 /* Disable compression */
1869 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001870 if (dpfc_ctl & DPFC_CTL_EN) {
1871 dpfc_ctl &= ~DPFC_CTL_EN;
1872 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001873
Chris Wilsonbed4a672010-09-11 10:47:47 +01001874 DRM_DEBUG_KMS("disabled FBC\n");
1875 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001876}
1877
1878static bool ironlake_fbc_enabled(struct drm_device *dev)
1879{
1880 struct drm_i915_private *dev_priv = dev->dev_private;
1881
1882 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1883}
1884
Adam Jacksonee5382a2010-04-23 11:17:39 -04001885bool intel_fbc_enabled(struct drm_device *dev)
1886{
1887 struct drm_i915_private *dev_priv = dev->dev_private;
1888
1889 if (!dev_priv->display.fbc_enabled)
1890 return false;
1891
1892 return dev_priv->display.fbc_enabled(dev);
1893}
1894
1895void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1896{
1897 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1898
1899 if (!dev_priv->display.enable_fbc)
1900 return;
1901
1902 dev_priv->display.enable_fbc(crtc, interval);
1903}
1904
1905void intel_disable_fbc(struct drm_device *dev)
1906{
1907 struct drm_i915_private *dev_priv = dev->dev_private;
1908
1909 if (!dev_priv->display.disable_fbc)
1910 return;
1911
1912 dev_priv->display.disable_fbc(dev);
1913}
1914
Jesse Barnes80824002009-09-10 15:28:06 -07001915/**
1916 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001917 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001918 *
1919 * Set up the framebuffer compression hardware at mode set time. We
1920 * enable it if possible:
1921 * - plane A only (on pre-965)
1922 * - no pixel mulitply/line duplication
1923 * - no alpha buffer discard
1924 * - no dual wide
1925 * - framebuffer <= 2048 in width, 1536 in height
1926 *
1927 * We can't assume that any compression will take place (worst case),
1928 * so the compressed buffer has to be the same size as the uncompressed
1929 * one. It also must reside (along with the line length buffer) in
1930 * stolen memory.
1931 *
1932 * We need to enable/disable FBC on a global basis.
1933 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001934static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001935{
Jesse Barnes80824002009-09-10 15:28:06 -07001936 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001937 struct drm_crtc *crtc = NULL, *tmp_crtc;
1938 struct intel_crtc *intel_crtc;
1939 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001940 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001941 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001942
1943 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001944
1945 if (!i915_powersave)
1946 return;
1947
Adam Jacksonee5382a2010-04-23 11:17:39 -04001948 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001949 return;
1950
Jesse Barnes80824002009-09-10 15:28:06 -07001951 /*
1952 * If FBC is already on, we just have to verify that we can
1953 * keep it that way...
1954 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001955 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001956 * - changing FBC params (stride, fence, mode)
1957 * - new fb is too large to fit in compressed buffer
1958 * - going to an unsupported config (interlace, pixel multiply, etc.)
1959 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001960 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001961 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001962 if (crtc) {
1963 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1964 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1965 goto out_disable;
1966 }
1967 crtc = tmp_crtc;
1968 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001969 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001970
1971 if (!crtc || crtc->fb == NULL) {
1972 DRM_DEBUG_KMS("no output, disabling\n");
1973 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001974 goto out_disable;
1975 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001976
1977 intel_crtc = to_intel_crtc(crtc);
1978 fb = crtc->fb;
1979 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001980 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001981
Chris Wilson05394f32010-11-08 19:18:58 +00001982 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001983 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001984 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001985 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001986 goto out_disable;
1987 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001988 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1989 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001990 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001991 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001992 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001993 goto out_disable;
1994 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001995 if ((crtc->mode.hdisplay > 2048) ||
1996 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001997 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001998 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001999 goto out_disable;
2000 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002001 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002002 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002003 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07002004 goto out_disable;
2005 }
Chris Wilson05394f32010-11-08 19:18:58 +00002006 if (obj->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002007 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002008 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07002009 goto out_disable;
2010 }
2011
Jason Wesselc924b932010-08-05 09:22:32 -05002012 /* If the kernel debugger is active, always disable compression */
2013 if (in_dbg_master())
2014 goto out_disable;
2015
Chris Wilsonbed4a672010-09-11 10:47:47 +01002016 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07002017 return;
2018
2019out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07002020 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01002021 if (intel_fbc_enabled(dev)) {
2022 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04002023 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01002024 }
Jesse Barnes80824002009-09-10 15:28:06 -07002025}
2026
Chris Wilson127bd2a2010-07-23 23:32:05 +01002027int
Chris Wilson48b956c2010-09-14 12:50:34 +01002028intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002029 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002030 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002031{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002032 u32 alignment;
2033 int ret;
2034
Chris Wilson05394f32010-11-08 19:18:58 +00002035 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002036 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002037 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2038 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002039 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002040 alignment = 4 * 1024;
2041 else
2042 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002043 break;
2044 case I915_TILING_X:
2045 /* pin() will align the object as required by fence */
2046 alignment = 0;
2047 break;
2048 case I915_TILING_Y:
2049 /* FIXME: Is this true? */
2050 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2051 return -EINVAL;
2052 default:
2053 BUG();
2054 }
2055
Daniel Vetter75e9e912010-11-04 17:11:09 +01002056 ret = i915_gem_object_pin(obj, alignment, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002057 if (ret)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002058 return ret;
2059
Chris Wilson48b956c2010-09-14 12:50:34 +01002060 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
2061 if (ret)
2062 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01002063
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002064 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2065 * fence, whereas 965+ only requires a fence if using
2066 * framebuffer compression. For simplicity, we always install
2067 * a fence as the cost is not that onerous.
2068 */
Chris Wilson05394f32010-11-08 19:18:58 +00002069 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00002070 ret = i915_gem_object_get_fence(obj, pipelined, false);
Chris Wilson48b956c2010-09-14 12:50:34 +01002071 if (ret)
2072 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002073 }
2074
2075 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002076
2077err_unpin:
2078 i915_gem_object_unpin(obj);
2079 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002080}
2081
Jesse Barnes81255562010-08-02 12:07:50 -07002082/* Assume fb object is pinned & idle & fenced and just update base pointers */
2083static int
2084intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05002085 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07002086{
2087 struct drm_device *dev = crtc->dev;
2088 struct drm_i915_private *dev_priv = dev->dev_private;
2089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2090 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002091 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002092 int plane = intel_crtc->plane;
2093 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002094 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002095 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002096
2097 switch (plane) {
2098 case 0:
2099 case 1:
2100 break;
2101 default:
2102 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2103 return -EINVAL;
2104 }
2105
2106 intel_fb = to_intel_framebuffer(fb);
2107 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002108
Chris Wilson5eddb702010-09-11 13:48:45 +01002109 reg = DSPCNTR(plane);
2110 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002111 /* Mask out pixel format bits in case we change it */
2112 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2113 switch (fb->bits_per_pixel) {
2114 case 8:
2115 dspcntr |= DISPPLANE_8BPP;
2116 break;
2117 case 16:
2118 if (fb->depth == 15)
2119 dspcntr |= DISPPLANE_15_16BPP;
2120 else
2121 dspcntr |= DISPPLANE_16BPP;
2122 break;
2123 case 24:
2124 case 32:
2125 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2126 break;
2127 default:
2128 DRM_ERROR("Unknown color depth\n");
2129 return -EINVAL;
2130 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002131 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002132 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002133 dspcntr |= DISPPLANE_TILED;
2134 else
2135 dspcntr &= ~DISPPLANE_TILED;
2136 }
2137
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002138 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07002139 /* must disable */
2140 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2141
Chris Wilson5eddb702010-09-11 13:48:45 +01002142 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002143
Chris Wilson05394f32010-11-08 19:18:58 +00002144 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002145 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2146
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002147 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2148 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01002149 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002150 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002151 I915_WRITE(DSPSURF(plane), Start);
2152 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2153 I915_WRITE(DSPADDR(plane), Offset);
2154 } else
2155 I915_WRITE(DSPADDR(plane), Start + Offset);
2156 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002157
Chris Wilsonbed4a672010-09-11 10:47:47 +01002158 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002159 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002160
2161 return 0;
2162}
2163
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002164static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002165intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2166 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002167{
2168 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002169 struct drm_i915_master_private *master_priv;
2170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002171 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002172
2173 /* no fb bound */
2174 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002175 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002176 return 0;
2177 }
2178
Chris Wilson265db952010-09-20 15:41:01 +01002179 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002180 case 0:
2181 case 1:
2182 break;
2183 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002184 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002185 }
2186
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002187 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002188 ret = intel_pin_and_fence_fb_obj(dev,
2189 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002190 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002191 if (ret != 0) {
2192 mutex_unlock(&dev->struct_mutex);
2193 return ret;
2194 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002195
Chris Wilson265db952010-09-20 15:41:01 +01002196 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002197 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002198 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002199
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002200 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002201 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002202
2203 /* Big Hammer, we also need to ensure that any pending
2204 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2205 * current scanout is retired before unpinning the old
2206 * framebuffer.
2207 */
Chris Wilson05394f32010-11-08 19:18:58 +00002208 ret = i915_gem_object_flush_gpu(obj, false);
Chris Wilson85345512010-11-13 09:49:11 +00002209 if (ret) {
2210 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2211 mutex_unlock(&dev->struct_mutex);
2212 return ret;
2213 }
Chris Wilson265db952010-09-20 15:41:01 +01002214 }
2215
Jason Wessel21c74a82010-10-13 14:09:44 -05002216 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2217 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002218 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002219 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002220 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002221 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002222 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002223
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002224 if (old_fb) {
2225 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002226 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002227 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002228
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002229 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002230
2231 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002232 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002233
2234 master_priv = dev->primary->master->driver_priv;
2235 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002236 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002237
Chris Wilson265db952010-09-20 15:41:01 +01002238 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002239 master_priv->sarea_priv->pipeB_x = x;
2240 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002241 } else {
2242 master_priv->sarea_priv->pipeA_x = x;
2243 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002244 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002245
2246 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002247}
2248
Chris Wilson5eddb702010-09-11 13:48:45 +01002249static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002250{
2251 struct drm_device *dev = crtc->dev;
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 u32 dpa_ctl;
2254
Zhao Yakui28c97732009-10-09 11:39:41 +08002255 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002256 dpa_ctl = I915_READ(DP_A);
2257 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2258
2259 if (clock < 200000) {
2260 u32 temp;
2261 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2262 /* workaround for 160Mhz:
2263 1) program 0x4600c bits 15:0 = 0x8124
2264 2) program 0x46010 bit 0 = 1
2265 3) program 0x46034 bit 24 = 1
2266 4) program 0x64000 bit 14 = 1
2267 */
2268 temp = I915_READ(0x4600c);
2269 temp &= 0xffff0000;
2270 I915_WRITE(0x4600c, temp | 0x8124);
2271
2272 temp = I915_READ(0x46010);
2273 I915_WRITE(0x46010, temp | 1);
2274
2275 temp = I915_READ(0x46034);
2276 I915_WRITE(0x46034, temp | (1 << 24));
2277 } else {
2278 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2279 }
2280 I915_WRITE(DP_A, dpa_ctl);
2281
Chris Wilson5eddb702010-09-11 13:48:45 +01002282 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002283 udelay(500);
2284}
2285
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002286static void intel_fdi_normal_train(struct drm_crtc *crtc)
2287{
2288 struct drm_device *dev = crtc->dev;
2289 struct drm_i915_private *dev_priv = dev->dev_private;
2290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2291 int pipe = intel_crtc->pipe;
2292 u32 reg, temp;
2293
2294 /* enable normal train */
2295 reg = FDI_TX_CTL(pipe);
2296 temp = I915_READ(reg);
2297 temp &= ~FDI_LINK_TRAIN_NONE;
2298 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2299 I915_WRITE(reg, temp);
2300
2301 reg = FDI_RX_CTL(pipe);
2302 temp = I915_READ(reg);
2303 if (HAS_PCH_CPT(dev)) {
2304 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2305 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2306 } else {
2307 temp &= ~FDI_LINK_TRAIN_NONE;
2308 temp |= FDI_LINK_TRAIN_NONE;
2309 }
2310 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2311
2312 /* wait one idle pattern time */
2313 POSTING_READ(reg);
2314 udelay(1000);
2315}
2316
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002317/* The FDI link training functions for ILK/Ibexpeak. */
2318static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2319{
2320 struct drm_device *dev = crtc->dev;
2321 struct drm_i915_private *dev_priv = dev->dev_private;
2322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2323 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002324 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002325 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002326
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002327 /* FDI needs bits from pipe & plane first */
2328 assert_pipe_enabled(dev_priv, pipe);
2329 assert_plane_enabled(dev_priv, plane);
2330
Adam Jacksone1a44742010-06-25 15:32:14 -04002331 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2332 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002333 reg = FDI_RX_IMR(pipe);
2334 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002335 temp &= ~FDI_RX_SYMBOL_LOCK;
2336 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002337 I915_WRITE(reg, temp);
2338 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002339 udelay(150);
2340
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002341 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002342 reg = FDI_TX_CTL(pipe);
2343 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002344 temp &= ~(7 << 19);
2345 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002348 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002349
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 reg = FDI_RX_CTL(pipe);
2351 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002352 temp &= ~FDI_LINK_TRAIN_NONE;
2353 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002354 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2355
2356 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002357 udelay(150);
2358
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002359 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002360 if (HAS_PCH_IBX(dev)) {
2361 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2362 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2363 FDI_RX_PHASE_SYNC_POINTER_EN);
2364 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002365
Chris Wilson5eddb702010-09-11 13:48:45 +01002366 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002367 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2370
2371 if ((temp & FDI_RX_BIT_LOCK)) {
2372 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002373 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002374 break;
2375 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002376 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002377 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002379
2380 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002381 reg = FDI_TX_CTL(pipe);
2382 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002383 temp &= ~FDI_LINK_TRAIN_NONE;
2384 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 reg = FDI_RX_CTL(pipe);
2388 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002389 temp &= ~FDI_LINK_TRAIN_NONE;
2390 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 I915_WRITE(reg, temp);
2392
2393 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002394 udelay(150);
2395
Chris Wilson5eddb702010-09-11 13:48:45 +01002396 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002397 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2400
2401 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403 DRM_DEBUG_KMS("FDI train 2 done.\n");
2404 break;
2405 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002407 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002409
2410 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002411
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412}
2413
Chris Wilson311bd682011-01-13 19:06:50 +00002414static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2416 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2417 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2418 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2419};
2420
2421/* The FDI link training functions for SNB/Cougarpoint. */
2422static void gen6_fdi_link_train(struct drm_crtc *crtc)
2423{
2424 struct drm_device *dev = crtc->dev;
2425 struct drm_i915_private *dev_priv = dev->dev_private;
2426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2427 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429
Adam Jacksone1a44742010-06-25 15:32:14 -04002430 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2431 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 reg = FDI_RX_IMR(pipe);
2433 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002434 temp &= ~FDI_RX_SYMBOL_LOCK;
2435 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 I915_WRITE(reg, temp);
2437
2438 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002439 udelay(150);
2440
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002442 reg = FDI_TX_CTL(pipe);
2443 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002444 temp &= ~(7 << 19);
2445 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446 temp &= ~FDI_LINK_TRAIN_NONE;
2447 temp |= FDI_LINK_TRAIN_PATTERN_1;
2448 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2449 /* SNB-B */
2450 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 reg = FDI_RX_CTL(pipe);
2454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002455 if (HAS_PCH_CPT(dev)) {
2456 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2457 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2458 } else {
2459 temp &= ~FDI_LINK_TRAIN_NONE;
2460 temp |= FDI_LINK_TRAIN_PATTERN_1;
2461 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2463
2464 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465 udelay(150);
2466
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002468 reg = FDI_TX_CTL(pipe);
2469 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2471 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 I915_WRITE(reg, temp);
2473
2474 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475 udelay(500);
2476
Chris Wilson5eddb702010-09-11 13:48:45 +01002477 reg = FDI_RX_IIR(pipe);
2478 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2480
2481 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 DRM_DEBUG_KMS("FDI train 1 done.\n");
2484 break;
2485 }
2486 }
2487 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002488 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002489
2490 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 reg = FDI_TX_CTL(pipe);
2492 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493 temp &= ~FDI_LINK_TRAIN_NONE;
2494 temp |= FDI_LINK_TRAIN_PATTERN_2;
2495 if (IS_GEN6(dev)) {
2496 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2497 /* SNB-B */
2498 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2499 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002500 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 reg = FDI_RX_CTL(pipe);
2503 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002504 if (HAS_PCH_CPT(dev)) {
2505 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2506 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2507 } else {
2508 temp &= ~FDI_LINK_TRAIN_NONE;
2509 temp |= FDI_LINK_TRAIN_PATTERN_2;
2510 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 I915_WRITE(reg, temp);
2512
2513 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002514 udelay(150);
2515
2516 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002517 reg = FDI_TX_CTL(pipe);
2518 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2520 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 I915_WRITE(reg, temp);
2522
2523 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002524 udelay(500);
2525
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 reg = FDI_RX_IIR(pipe);
2527 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2529
2530 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 DRM_DEBUG_KMS("FDI train 2 done.\n");
2533 break;
2534 }
2535 }
2536 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002537 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538
2539 DRM_DEBUG_KMS("FDI train done.\n");
2540}
2541
Jesse Barnes0e23b992010-09-10 11:10:00 -07002542static void ironlake_fdi_enable(struct drm_crtc *crtc)
2543{
2544 struct drm_device *dev = crtc->dev;
2545 struct drm_i915_private *dev_priv = dev->dev_private;
2546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2547 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002549
Jesse Barnesc64e3112010-09-10 11:27:03 -07002550 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002551 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2552 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002553
Jesse Barnes0e23b992010-09-10 11:10:00 -07002554 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 reg = FDI_RX_CTL(pipe);
2556 temp = I915_READ(reg);
2557 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002558 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2560 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2561
2562 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002563 udelay(200);
2564
2565 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002566 temp = I915_READ(reg);
2567 I915_WRITE(reg, temp | FDI_PCDCLK);
2568
2569 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002570 udelay(200);
2571
2572 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 reg = FDI_TX_CTL(pipe);
2574 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002575 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002576 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2577
2578 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002579 udelay(100);
2580 }
2581}
2582
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002583static void ironlake_fdi_disable(struct drm_crtc *crtc)
2584{
2585 struct drm_device *dev = crtc->dev;
2586 struct drm_i915_private *dev_priv = dev->dev_private;
2587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2588 int pipe = intel_crtc->pipe;
2589 u32 reg, temp;
2590
2591 /* disable CPU FDI tx and PCH FDI rx */
2592 reg = FDI_TX_CTL(pipe);
2593 temp = I915_READ(reg);
2594 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2595 POSTING_READ(reg);
2596
2597 reg = FDI_RX_CTL(pipe);
2598 temp = I915_READ(reg);
2599 temp &= ~(0x7 << 16);
2600 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2601 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2602
2603 POSTING_READ(reg);
2604 udelay(100);
2605
2606 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002607 if (HAS_PCH_IBX(dev)) {
2608 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002609 I915_WRITE(FDI_RX_CHICKEN(pipe),
2610 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002611 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2612 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002613
2614 /* still set train pattern 1 */
2615 reg = FDI_TX_CTL(pipe);
2616 temp = I915_READ(reg);
2617 temp &= ~FDI_LINK_TRAIN_NONE;
2618 temp |= FDI_LINK_TRAIN_PATTERN_1;
2619 I915_WRITE(reg, temp);
2620
2621 reg = FDI_RX_CTL(pipe);
2622 temp = I915_READ(reg);
2623 if (HAS_PCH_CPT(dev)) {
2624 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2625 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2626 } else {
2627 temp &= ~FDI_LINK_TRAIN_NONE;
2628 temp |= FDI_LINK_TRAIN_PATTERN_1;
2629 }
2630 /* BPC in FDI rx is consistent with that in PIPECONF */
2631 temp &= ~(0x07 << 16);
2632 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2633 I915_WRITE(reg, temp);
2634
2635 POSTING_READ(reg);
2636 udelay(100);
2637}
2638
Chris Wilson6b383a72010-09-13 13:54:26 +01002639/*
2640 * When we disable a pipe, we need to clear any pending scanline wait events
2641 * to avoid hanging the ring, which we assume we are waiting on.
2642 */
2643static void intel_clear_scanline_wait(struct drm_device *dev)
2644{
2645 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002646 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002647 u32 tmp;
2648
2649 if (IS_GEN2(dev))
2650 /* Can't break the hang on i8xx */
2651 return;
2652
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002653 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002654 tmp = I915_READ_CTL(ring);
2655 if (tmp & RING_WAIT)
2656 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002657}
2658
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002659static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2660{
Chris Wilson05394f32010-11-08 19:18:58 +00002661 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002662 struct drm_i915_private *dev_priv;
2663
2664 if (crtc->fb == NULL)
2665 return;
2666
Chris Wilson05394f32010-11-08 19:18:58 +00002667 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002668 dev_priv = crtc->dev->dev_private;
2669 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002670 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002671}
2672
Jesse Barnes040484a2011-01-03 12:14:26 -08002673static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2674{
2675 struct drm_device *dev = crtc->dev;
2676 struct drm_mode_config *mode_config = &dev->mode_config;
2677 struct intel_encoder *encoder;
2678
2679 /*
2680 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2681 * must be driven by its own crtc; no sharing is possible.
2682 */
2683 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2684 if (encoder->base.crtc != crtc)
2685 continue;
2686
2687 switch (encoder->type) {
2688 case INTEL_OUTPUT_EDP:
2689 if (!intel_encoder_is_pch_edp(&encoder->base))
2690 return false;
2691 continue;
2692 }
2693 }
2694
2695 return true;
2696}
2697
Jesse Barnesf67a5592011-01-05 10:31:48 -08002698/*
2699 * Enable PCH resources required for PCH ports:
2700 * - PCH PLLs
2701 * - FDI training & RX/TX
2702 * - update transcoder timings
2703 * - DP transcoding bits
2704 * - transcoder
2705 */
2706static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002707{
2708 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002709 struct drm_i915_private *dev_priv = dev->dev_private;
2710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2711 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002712 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002713
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002714 /* For PCH output, training FDI link */
2715 if (IS_GEN6(dev))
2716 gen6_fdi_link_train(crtc);
2717 else
2718 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002719
Jesse Barnes92f25842011-01-04 15:09:34 -08002720 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002721
2722 if (HAS_PCH_CPT(dev)) {
2723 /* Be sure PCH DPLL SEL is set */
2724 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002725 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002726 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002727 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002728 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2729 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002730 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002731
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002732 /* set transcoder timing, panel must allow it */
2733 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002734 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2735 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2736 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2737
2738 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2739 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2740 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002741
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002742 intel_fdi_normal_train(crtc);
2743
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002744 /* For PCH DP, enable TRANS_DP_CTL */
2745 if (HAS_PCH_CPT(dev) &&
2746 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 reg = TRANS_DP_CTL(pipe);
2748 temp = I915_READ(reg);
2749 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002750 TRANS_DP_SYNC_MASK |
2751 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002752 temp |= (TRANS_DP_OUTPUT_ENABLE |
2753 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002754 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002755
2756 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002757 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002758 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002760
2761 switch (intel_trans_dp_port_sel(crtc)) {
2762 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002764 break;
2765 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002766 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002767 break;
2768 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002770 break;
2771 default:
2772 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002773 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002774 break;
2775 }
2776
Chris Wilson5eddb702010-09-11 13:48:45 +01002777 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002778 }
2779
Jesse Barnes040484a2011-01-03 12:14:26 -08002780 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002781}
2782
2783static void ironlake_crtc_enable(struct drm_crtc *crtc)
2784{
2785 struct drm_device *dev = crtc->dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2788 int pipe = intel_crtc->pipe;
2789 int plane = intel_crtc->plane;
2790 u32 temp;
2791 bool is_pch_port;
2792
2793 if (intel_crtc->active)
2794 return;
2795
2796 intel_crtc->active = true;
2797 intel_update_watermarks(dev);
2798
2799 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2800 temp = I915_READ(PCH_LVDS);
2801 if ((temp & LVDS_PORT_EN) == 0)
2802 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2803 }
2804
2805 is_pch_port = intel_crtc_driving_pch(crtc);
2806
2807 if (is_pch_port)
2808 ironlake_fdi_enable(crtc);
2809 else
2810 ironlake_fdi_disable(crtc);
2811
2812 /* Enable panel fitting for LVDS */
2813 if (dev_priv->pch_pf_size &&
2814 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2815 /* Force use of hard-coded filter coefficients
2816 * as some pre-programmed values are broken,
2817 * e.g. x201.
2818 */
2819 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2820 PF_ENABLE | PF_FILTER_MED_3x3);
2821 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2822 dev_priv->pch_pf_pos);
2823 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2824 dev_priv->pch_pf_size);
2825 }
2826
2827 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2828 intel_enable_plane(dev_priv, plane, pipe);
2829
2830 if (is_pch_port)
2831 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002832
2833 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002834 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002835 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002836}
2837
2838static void ironlake_crtc_disable(struct drm_crtc *crtc)
2839{
2840 struct drm_device *dev = crtc->dev;
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2843 int pipe = intel_crtc->pipe;
2844 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002845 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002846
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002847 if (!intel_crtc->active)
2848 return;
2849
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002850 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002851 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002852 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002853
Jesse Barnesb24e7172011-01-04 15:09:30 -08002854 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002855
2856 if (dev_priv->cfb_plane == plane &&
2857 dev_priv->display.disable_fbc)
2858 dev_priv->display.disable_fbc(dev);
2859
Jesse Barnesb24e7172011-01-04 15:09:30 -08002860 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002861
Jesse Barnes6be4a602010-09-10 10:26:01 -07002862 /* Disable PF */
2863 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2864 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2865
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002866 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002867
2868 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2869 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002870 if (temp & LVDS_PORT_EN) {
2871 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2872 POSTING_READ(PCH_LVDS);
2873 udelay(100);
2874 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002875 }
2876
Jesse Barnes040484a2011-01-03 12:14:26 -08002877 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002878
Jesse Barnes6be4a602010-09-10 10:26:01 -07002879 if (HAS_PCH_CPT(dev)) {
2880 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002881 reg = TRANS_DP_CTL(pipe);
2882 temp = I915_READ(reg);
2883 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002884 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002885 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002886
2887 /* disable DPLL_SEL */
2888 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002889 if (pipe == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002890 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2891 else
2892 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2893 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002894 }
2895
2896 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002897 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002898
2899 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002900 reg = FDI_RX_CTL(pipe);
2901 temp = I915_READ(reg);
2902 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002903
2904 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002905 reg = FDI_TX_CTL(pipe);
2906 temp = I915_READ(reg);
2907 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2908
2909 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002910 udelay(100);
2911
Chris Wilson5eddb702010-09-11 13:48:45 +01002912 reg = FDI_RX_CTL(pipe);
2913 temp = I915_READ(reg);
2914 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002915
2916 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002917 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002918 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002919
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002920 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002921 intel_update_watermarks(dev);
2922 intel_update_fbc(dev);
2923 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002924}
2925
2926static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2927{
2928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2929 int pipe = intel_crtc->pipe;
2930 int plane = intel_crtc->plane;
2931
Zhenyu Wang2c072452009-06-05 15:38:42 +08002932 /* XXX: When our outputs are all unaware of DPMS modes other than off
2933 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2934 */
2935 switch (mode) {
2936 case DRM_MODE_DPMS_ON:
2937 case DRM_MODE_DPMS_STANDBY:
2938 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002939 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002940 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002941 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002942
Zhenyu Wang2c072452009-06-05 15:38:42 +08002943 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002944 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002945 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002946 break;
2947 }
2948}
2949
Daniel Vetter02e792f2009-09-15 22:57:34 +02002950static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2951{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002952 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002953 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002954
Chris Wilson23f09ce2010-08-12 13:53:37 +01002955 mutex_lock(&dev->struct_mutex);
2956 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2957 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002958 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002959
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002960 /* Let userspace switch the overlay on again. In most cases userspace
2961 * has to recompute where to put it anyway.
2962 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002963}
2964
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002965static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002966{
2967 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2970 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002971 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002972
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002973 if (intel_crtc->active)
2974 return;
2975
2976 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002977 intel_update_watermarks(dev);
2978
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002979 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002980 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002981 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002982
2983 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002984 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002985
2986 /* Give the overlay scaler a chance to enable if it's on this pipe */
2987 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002988 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002989}
2990
2991static void i9xx_crtc_disable(struct drm_crtc *crtc)
2992{
2993 struct drm_device *dev = crtc->dev;
2994 struct drm_i915_private *dev_priv = dev->dev_private;
2995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2996 int pipe = intel_crtc->pipe;
2997 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002998
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002999 if (!intel_crtc->active)
3000 return;
3001
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003002 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003003 intel_crtc_wait_for_pending_flips(crtc);
3004 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003005 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003006 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003007
3008 if (dev_priv->cfb_plane == plane &&
3009 dev_priv->display.disable_fbc)
3010 dev_priv->display.disable_fbc(dev);
3011
Jesse Barnesb24e7172011-01-04 15:09:30 -08003012 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003013 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003014 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003015
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003016 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003017 intel_update_fbc(dev);
3018 intel_update_watermarks(dev);
3019 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003020}
3021
3022static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3023{
Jesse Barnes79e53942008-11-07 14:24:08 -08003024 /* XXX: When our outputs are all unaware of DPMS modes other than off
3025 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3026 */
3027 switch (mode) {
3028 case DRM_MODE_DPMS_ON:
3029 case DRM_MODE_DPMS_STANDBY:
3030 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003031 i9xx_crtc_enable(crtc);
3032 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003033 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003034 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003035 break;
3036 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003037}
3038
3039/**
3040 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003041 */
3042static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3043{
3044 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003045 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003046 struct drm_i915_master_private *master_priv;
3047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3048 int pipe = intel_crtc->pipe;
3049 bool enabled;
3050
Chris Wilson032d2a02010-09-06 16:17:22 +01003051 if (intel_crtc->dpms_mode == mode)
3052 return;
3053
Chris Wilsondebcadd2010-08-07 11:01:33 +01003054 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003055
Jesse Barnese70236a2009-09-21 10:42:27 -07003056 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003057
3058 if (!dev->primary->master)
3059 return;
3060
3061 master_priv = dev->primary->master->driver_priv;
3062 if (!master_priv->sarea_priv)
3063 return;
3064
3065 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3066
3067 switch (pipe) {
3068 case 0:
3069 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3070 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3071 break;
3072 case 1:
3073 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3074 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3075 break;
3076 default:
3077 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
3078 break;
3079 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003080}
3081
Chris Wilsoncdd59982010-09-08 16:30:16 +01003082static void intel_crtc_disable(struct drm_crtc *crtc)
3083{
3084 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3085 struct drm_device *dev = crtc->dev;
3086
3087 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3088
3089 if (crtc->fb) {
3090 mutex_lock(&dev->struct_mutex);
3091 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3092 mutex_unlock(&dev->struct_mutex);
3093 }
3094}
3095
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003096/* Prepare for a mode set.
3097 *
3098 * Note we could be a lot smarter here. We need to figure out which outputs
3099 * will be enabled, which disabled (in short, how the config will changes)
3100 * and perform the minimum necessary steps to accomplish that, e.g. updating
3101 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3102 * panel fitting is in the proper state, etc.
3103 */
3104static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003105{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003106 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003107}
3108
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003109static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003110{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003111 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003112}
3113
3114static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3115{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003116 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003117}
3118
3119static void ironlake_crtc_commit(struct drm_crtc *crtc)
3120{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003121 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003122}
3123
3124void intel_encoder_prepare (struct drm_encoder *encoder)
3125{
3126 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3127 /* lvds has its own version of prepare see intel_lvds_prepare */
3128 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3129}
3130
3131void intel_encoder_commit (struct drm_encoder *encoder)
3132{
3133 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3134 /* lvds has its own version of commit see intel_lvds_commit */
3135 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3136}
3137
Chris Wilsonea5b2132010-08-04 13:50:23 +01003138void intel_encoder_destroy(struct drm_encoder *encoder)
3139{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003140 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003141
Chris Wilsonea5b2132010-08-04 13:50:23 +01003142 drm_encoder_cleanup(encoder);
3143 kfree(intel_encoder);
3144}
3145
Jesse Barnes79e53942008-11-07 14:24:08 -08003146static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3147 struct drm_display_mode *mode,
3148 struct drm_display_mode *adjusted_mode)
3149{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003150 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003151
Eric Anholtbad720f2009-10-22 16:11:14 -07003152 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003153 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003154 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3155 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003156 }
Chris Wilson89749352010-09-12 18:25:19 +01003157
3158 /* XXX some encoders set the crtcinfo, others don't.
3159 * Obviously we need some form of conflict resolution here...
3160 */
3161 if (adjusted_mode->crtc_htotal == 0)
3162 drm_mode_set_crtcinfo(adjusted_mode, 0);
3163
Jesse Barnes79e53942008-11-07 14:24:08 -08003164 return true;
3165}
3166
Jesse Barnese70236a2009-09-21 10:42:27 -07003167static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003168{
Jesse Barnese70236a2009-09-21 10:42:27 -07003169 return 400000;
3170}
Jesse Barnes79e53942008-11-07 14:24:08 -08003171
Jesse Barnese70236a2009-09-21 10:42:27 -07003172static int i915_get_display_clock_speed(struct drm_device *dev)
3173{
3174 return 333000;
3175}
Jesse Barnes79e53942008-11-07 14:24:08 -08003176
Jesse Barnese70236a2009-09-21 10:42:27 -07003177static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3178{
3179 return 200000;
3180}
Jesse Barnes79e53942008-11-07 14:24:08 -08003181
Jesse Barnese70236a2009-09-21 10:42:27 -07003182static int i915gm_get_display_clock_speed(struct drm_device *dev)
3183{
3184 u16 gcfgc = 0;
3185
3186 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3187
3188 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003189 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003190 else {
3191 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3192 case GC_DISPLAY_CLOCK_333_MHZ:
3193 return 333000;
3194 default:
3195 case GC_DISPLAY_CLOCK_190_200_MHZ:
3196 return 190000;
3197 }
3198 }
3199}
Jesse Barnes79e53942008-11-07 14:24:08 -08003200
Jesse Barnese70236a2009-09-21 10:42:27 -07003201static int i865_get_display_clock_speed(struct drm_device *dev)
3202{
3203 return 266000;
3204}
3205
3206static int i855_get_display_clock_speed(struct drm_device *dev)
3207{
3208 u16 hpllcc = 0;
3209 /* Assume that the hardware is in the high speed state. This
3210 * should be the default.
3211 */
3212 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3213 case GC_CLOCK_133_200:
3214 case GC_CLOCK_100_200:
3215 return 200000;
3216 case GC_CLOCK_166_250:
3217 return 250000;
3218 case GC_CLOCK_100_133:
3219 return 133000;
3220 }
3221
3222 /* Shouldn't happen */
3223 return 0;
3224}
3225
3226static int i830_get_display_clock_speed(struct drm_device *dev)
3227{
3228 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003229}
3230
Zhenyu Wang2c072452009-06-05 15:38:42 +08003231struct fdi_m_n {
3232 u32 tu;
3233 u32 gmch_m;
3234 u32 gmch_n;
3235 u32 link_m;
3236 u32 link_n;
3237};
3238
3239static void
3240fdi_reduce_ratio(u32 *num, u32 *den)
3241{
3242 while (*num > 0xffffff || *den > 0xffffff) {
3243 *num >>= 1;
3244 *den >>= 1;
3245 }
3246}
3247
Zhenyu Wang2c072452009-06-05 15:38:42 +08003248static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003249ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3250 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003251{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003252 m_n->tu = 64; /* default size */
3253
Chris Wilson22ed1112010-12-04 01:01:29 +00003254 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3255 m_n->gmch_m = bits_per_pixel * pixel_clock;
3256 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003257 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3258
Chris Wilson22ed1112010-12-04 01:01:29 +00003259 m_n->link_m = pixel_clock;
3260 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003261 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3262}
3263
3264
Shaohua Li7662c8b2009-06-26 11:23:55 +08003265struct intel_watermark_params {
3266 unsigned long fifo_size;
3267 unsigned long max_wm;
3268 unsigned long default_wm;
3269 unsigned long guard_size;
3270 unsigned long cacheline_size;
3271};
3272
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003273/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003274static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003275 PINEVIEW_DISPLAY_FIFO,
3276 PINEVIEW_MAX_WM,
3277 PINEVIEW_DFT_WM,
3278 PINEVIEW_GUARD_WM,
3279 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003280};
Chris Wilsond2102462011-01-24 17:43:27 +00003281static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003282 PINEVIEW_DISPLAY_FIFO,
3283 PINEVIEW_MAX_WM,
3284 PINEVIEW_DFT_HPLLOFF_WM,
3285 PINEVIEW_GUARD_WM,
3286 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003287};
Chris Wilsond2102462011-01-24 17:43:27 +00003288static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003289 PINEVIEW_CURSOR_FIFO,
3290 PINEVIEW_CURSOR_MAX_WM,
3291 PINEVIEW_CURSOR_DFT_WM,
3292 PINEVIEW_CURSOR_GUARD_WM,
3293 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003294};
Chris Wilsond2102462011-01-24 17:43:27 +00003295static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003296 PINEVIEW_CURSOR_FIFO,
3297 PINEVIEW_CURSOR_MAX_WM,
3298 PINEVIEW_CURSOR_DFT_WM,
3299 PINEVIEW_CURSOR_GUARD_WM,
3300 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003301};
Chris Wilsond2102462011-01-24 17:43:27 +00003302static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003303 G4X_FIFO_SIZE,
3304 G4X_MAX_WM,
3305 G4X_MAX_WM,
3306 2,
3307 G4X_FIFO_LINE_SIZE,
3308};
Chris Wilsond2102462011-01-24 17:43:27 +00003309static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003310 I965_CURSOR_FIFO,
3311 I965_CURSOR_MAX_WM,
3312 I965_CURSOR_DFT_WM,
3313 2,
3314 G4X_FIFO_LINE_SIZE,
3315};
Chris Wilsond2102462011-01-24 17:43:27 +00003316static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003317 I965_CURSOR_FIFO,
3318 I965_CURSOR_MAX_WM,
3319 I965_CURSOR_DFT_WM,
3320 2,
3321 I915_FIFO_LINE_SIZE,
3322};
Chris Wilsond2102462011-01-24 17:43:27 +00003323static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003324 I945_FIFO_SIZE,
3325 I915_MAX_WM,
3326 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003327 2,
3328 I915_FIFO_LINE_SIZE
3329};
Chris Wilsond2102462011-01-24 17:43:27 +00003330static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003331 I915_FIFO_SIZE,
3332 I915_MAX_WM,
3333 1,
3334 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003335 I915_FIFO_LINE_SIZE
3336};
Chris Wilsond2102462011-01-24 17:43:27 +00003337static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003338 I855GM_FIFO_SIZE,
3339 I915_MAX_WM,
3340 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003341 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003342 I830_FIFO_LINE_SIZE
3343};
Chris Wilsond2102462011-01-24 17:43:27 +00003344static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003345 I830_FIFO_SIZE,
3346 I915_MAX_WM,
3347 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003348 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003349 I830_FIFO_LINE_SIZE
3350};
3351
Chris Wilsond2102462011-01-24 17:43:27 +00003352static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003353 ILK_DISPLAY_FIFO,
3354 ILK_DISPLAY_MAXWM,
3355 ILK_DISPLAY_DFTWM,
3356 2,
3357 ILK_FIFO_LINE_SIZE
3358};
Chris Wilsond2102462011-01-24 17:43:27 +00003359static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003360 ILK_CURSOR_FIFO,
3361 ILK_CURSOR_MAXWM,
3362 ILK_CURSOR_DFTWM,
3363 2,
3364 ILK_FIFO_LINE_SIZE
3365};
Chris Wilsond2102462011-01-24 17:43:27 +00003366static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003367 ILK_DISPLAY_SR_FIFO,
3368 ILK_DISPLAY_MAX_SRWM,
3369 ILK_DISPLAY_DFT_SRWM,
3370 2,
3371 ILK_FIFO_LINE_SIZE
3372};
Chris Wilsond2102462011-01-24 17:43:27 +00003373static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003374 ILK_CURSOR_SR_FIFO,
3375 ILK_CURSOR_MAX_SRWM,
3376 ILK_CURSOR_DFT_SRWM,
3377 2,
3378 ILK_FIFO_LINE_SIZE
3379};
3380
Chris Wilsond2102462011-01-24 17:43:27 +00003381static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003382 SNB_DISPLAY_FIFO,
3383 SNB_DISPLAY_MAXWM,
3384 SNB_DISPLAY_DFTWM,
3385 2,
3386 SNB_FIFO_LINE_SIZE
3387};
Chris Wilsond2102462011-01-24 17:43:27 +00003388static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003389 SNB_CURSOR_FIFO,
3390 SNB_CURSOR_MAXWM,
3391 SNB_CURSOR_DFTWM,
3392 2,
3393 SNB_FIFO_LINE_SIZE
3394};
Chris Wilsond2102462011-01-24 17:43:27 +00003395static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003396 SNB_DISPLAY_SR_FIFO,
3397 SNB_DISPLAY_MAX_SRWM,
3398 SNB_DISPLAY_DFT_SRWM,
3399 2,
3400 SNB_FIFO_LINE_SIZE
3401};
Chris Wilsond2102462011-01-24 17:43:27 +00003402static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003403 SNB_CURSOR_SR_FIFO,
3404 SNB_CURSOR_MAX_SRWM,
3405 SNB_CURSOR_DFT_SRWM,
3406 2,
3407 SNB_FIFO_LINE_SIZE
3408};
3409
3410
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003411/**
3412 * intel_calculate_wm - calculate watermark level
3413 * @clock_in_khz: pixel clock
3414 * @wm: chip FIFO params
3415 * @pixel_size: display pixel size
3416 * @latency_ns: memory latency for the platform
3417 *
3418 * Calculate the watermark level (the level at which the display plane will
3419 * start fetching from memory again). Each chip has a different display
3420 * FIFO size and allocation, so the caller needs to figure that out and pass
3421 * in the correct intel_watermark_params structure.
3422 *
3423 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3424 * on the pixel size. When it reaches the watermark level, it'll start
3425 * fetching FIFO line sized based chunks from memory until the FIFO fills
3426 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3427 * will occur, and a display engine hang could result.
3428 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003429static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003430 const struct intel_watermark_params *wm,
3431 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003432 int pixel_size,
3433 unsigned long latency_ns)
3434{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003435 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003436
Jesse Barnesd6604672009-09-11 12:25:56 -07003437 /*
3438 * Note: we need to make sure we don't overflow for various clock &
3439 * latency values.
3440 * clocks go from a few thousand to several hundred thousand.
3441 * latency is usually a few thousand
3442 */
3443 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3444 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003445 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003446
Zhao Yakui28c97732009-10-09 11:39:41 +08003447 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003448
Chris Wilsond2102462011-01-24 17:43:27 +00003449 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003450
Zhao Yakui28c97732009-10-09 11:39:41 +08003451 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003452
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003453 /* Don't promote wm_size to unsigned... */
3454 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003455 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003456 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003457 wm_size = wm->default_wm;
3458 return wm_size;
3459}
3460
3461struct cxsr_latency {
3462 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003463 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003464 unsigned long fsb_freq;
3465 unsigned long mem_freq;
3466 unsigned long display_sr;
3467 unsigned long display_hpll_disable;
3468 unsigned long cursor_sr;
3469 unsigned long cursor_hpll_disable;
3470};
3471
Chris Wilson403c89f2010-08-04 15:25:31 +01003472static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003473 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3474 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3475 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3476 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3477 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003478
Li Peng95534262010-05-18 18:58:44 +08003479 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3480 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3481 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3482 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3483 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003484
Li Peng95534262010-05-18 18:58:44 +08003485 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3486 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3487 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3488 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3489 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003490
Li Peng95534262010-05-18 18:58:44 +08003491 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3492 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3493 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3494 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3495 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003496
Li Peng95534262010-05-18 18:58:44 +08003497 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3498 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3499 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3500 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3501 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003502
Li Peng95534262010-05-18 18:58:44 +08003503 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3504 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3505 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3506 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3507 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003508};
3509
Chris Wilson403c89f2010-08-04 15:25:31 +01003510static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3511 int is_ddr3,
3512 int fsb,
3513 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003514{
Chris Wilson403c89f2010-08-04 15:25:31 +01003515 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003516 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003517
3518 if (fsb == 0 || mem == 0)
3519 return NULL;
3520
3521 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3522 latency = &cxsr_latency_table[i];
3523 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003524 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303525 fsb == latency->fsb_freq && mem == latency->mem_freq)
3526 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003527 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303528
Zhao Yakui28c97732009-10-09 11:39:41 +08003529 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303530
3531 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003532}
3533
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003534static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003535{
3536 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003537
3538 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003539 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003540}
3541
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003542/*
3543 * Latency for FIFO fetches is dependent on several factors:
3544 * - memory configuration (speed, channels)
3545 * - chipset
3546 * - current MCH state
3547 * It can be fairly high in some situations, so here we assume a fairly
3548 * pessimal value. It's a tradeoff between extra memory fetches (if we
3549 * set this value too high, the FIFO will fetch frequently to stay full)
3550 * and power consumption (set it too low to save power and we might see
3551 * FIFO underruns and display "flicker").
3552 *
3553 * A value of 5us seems to be a good balance; safe for very low end
3554 * platforms but not overly aggressive on lower latency configs.
3555 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003556static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003557
Jesse Barnese70236a2009-09-21 10:42:27 -07003558static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003559{
3560 struct drm_i915_private *dev_priv = dev->dev_private;
3561 uint32_t dsparb = I915_READ(DSPARB);
3562 int size;
3563
Chris Wilson8de9b312010-07-19 19:59:52 +01003564 size = dsparb & 0x7f;
3565 if (plane)
3566 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003567
Zhao Yakui28c97732009-10-09 11:39:41 +08003568 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003569 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003570
3571 return size;
3572}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003573
Jesse Barnese70236a2009-09-21 10:42:27 -07003574static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3575{
3576 struct drm_i915_private *dev_priv = dev->dev_private;
3577 uint32_t dsparb = I915_READ(DSPARB);
3578 int size;
3579
Chris Wilson8de9b312010-07-19 19:59:52 +01003580 size = dsparb & 0x1ff;
3581 if (plane)
3582 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003583 size >>= 1; /* Convert to cachelines */
3584
Zhao Yakui28c97732009-10-09 11:39:41 +08003585 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003586 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003587
3588 return size;
3589}
3590
3591static int i845_get_fifo_size(struct drm_device *dev, int plane)
3592{
3593 struct drm_i915_private *dev_priv = dev->dev_private;
3594 uint32_t dsparb = I915_READ(DSPARB);
3595 int size;
3596
3597 size = dsparb & 0x7f;
3598 size >>= 2; /* Convert to cachelines */
3599
Zhao Yakui28c97732009-10-09 11:39:41 +08003600 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 plane ? "B" : "A",
3602 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003603
3604 return size;
3605}
3606
3607static int i830_get_fifo_size(struct drm_device *dev, int plane)
3608{
3609 struct drm_i915_private *dev_priv = dev->dev_private;
3610 uint32_t dsparb = I915_READ(DSPARB);
3611 int size;
3612
3613 size = dsparb & 0x7f;
3614 size >>= 1; /* Convert to cachelines */
3615
Zhao Yakui28c97732009-10-09 11:39:41 +08003616 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003617 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003618
3619 return size;
3620}
3621
Chris Wilsond2102462011-01-24 17:43:27 +00003622static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3623{
3624 struct drm_crtc *crtc, *enabled = NULL;
3625
3626 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3627 if (crtc->enabled && crtc->fb) {
3628 if (enabled)
3629 return NULL;
3630 enabled = crtc;
3631 }
3632 }
3633
3634 return enabled;
3635}
3636
3637static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003638{
3639 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003640 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003641 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003642 u32 reg;
3643 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003644
Chris Wilson403c89f2010-08-04 15:25:31 +01003645 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003646 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003647 if (!latency) {
3648 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3649 pineview_disable_cxsr(dev);
3650 return;
3651 }
3652
Chris Wilsond2102462011-01-24 17:43:27 +00003653 crtc = single_enabled_crtc(dev);
3654 if (crtc) {
3655 int clock = crtc->mode.clock;
3656 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003657
3658 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003659 wm = intel_calculate_wm(clock, &pineview_display_wm,
3660 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003661 pixel_size, latency->display_sr);
3662 reg = I915_READ(DSPFW1);
3663 reg &= ~DSPFW_SR_MASK;
3664 reg |= wm << DSPFW_SR_SHIFT;
3665 I915_WRITE(DSPFW1, reg);
3666 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3667
3668 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003669 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3670 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003671 pixel_size, latency->cursor_sr);
3672 reg = I915_READ(DSPFW3);
3673 reg &= ~DSPFW_CURSOR_SR_MASK;
3674 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3675 I915_WRITE(DSPFW3, reg);
3676
3677 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003678 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3679 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003680 pixel_size, latency->display_hpll_disable);
3681 reg = I915_READ(DSPFW3);
3682 reg &= ~DSPFW_HPLL_SR_MASK;
3683 reg |= wm & DSPFW_HPLL_SR_MASK;
3684 I915_WRITE(DSPFW3, reg);
3685
3686 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003687 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3688 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003689 pixel_size, latency->cursor_hpll_disable);
3690 reg = I915_READ(DSPFW3);
3691 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3692 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3693 I915_WRITE(DSPFW3, reg);
3694 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3695
3696 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003697 I915_WRITE(DSPFW3,
3698 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003699 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3700 } else {
3701 pineview_disable_cxsr(dev);
3702 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3703 }
3704}
3705
Chris Wilson417ae142011-01-19 15:04:42 +00003706static bool g4x_compute_wm0(struct drm_device *dev,
3707 int plane,
3708 const struct intel_watermark_params *display,
3709 int display_latency_ns,
3710 const struct intel_watermark_params *cursor,
3711 int cursor_latency_ns,
3712 int *plane_wm,
3713 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003714{
Chris Wilson417ae142011-01-19 15:04:42 +00003715 struct drm_crtc *crtc;
3716 int htotal, hdisplay, clock, pixel_size;
3717 int line_time_us, line_count;
3718 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003719
Chris Wilson417ae142011-01-19 15:04:42 +00003720 crtc = intel_get_crtc_for_plane(dev, plane);
3721 if (crtc->fb == NULL || !crtc->enabled)
3722 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003723
Chris Wilson417ae142011-01-19 15:04:42 +00003724 htotal = crtc->mode.htotal;
3725 hdisplay = crtc->mode.hdisplay;
3726 clock = crtc->mode.clock;
3727 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003728
Chris Wilson417ae142011-01-19 15:04:42 +00003729 /* Use the small buffer method to calculate plane watermark */
3730 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3731 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3732 if (tlb_miss > 0)
3733 entries += tlb_miss;
3734 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3735 *plane_wm = entries + display->guard_size;
3736 if (*plane_wm > (int)display->max_wm)
3737 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003738
Chris Wilson417ae142011-01-19 15:04:42 +00003739 /* Use the large buffer method to calculate cursor watermark */
3740 line_time_us = ((htotal * 1000) / clock);
3741 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3742 entries = line_count * 64 * pixel_size;
3743 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3744 if (tlb_miss > 0)
3745 entries += tlb_miss;
3746 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3747 *cursor_wm = entries + cursor->guard_size;
3748 if (*cursor_wm > (int)cursor->max_wm)
3749 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003750
Chris Wilson417ae142011-01-19 15:04:42 +00003751 return true;
3752}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003753
Chris Wilson417ae142011-01-19 15:04:42 +00003754/*
3755 * Check the wm result.
3756 *
3757 * If any calculated watermark values is larger than the maximum value that
3758 * can be programmed into the associated watermark register, that watermark
3759 * must be disabled.
3760 */
3761static bool g4x_check_srwm(struct drm_device *dev,
3762 int display_wm, int cursor_wm,
3763 const struct intel_watermark_params *display,
3764 const struct intel_watermark_params *cursor)
3765{
3766 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3767 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003768
Chris Wilson417ae142011-01-19 15:04:42 +00003769 if (display_wm > display->max_wm) {
3770 DRM_DEBUG_KMS("display watermark is too large(%d), disabling\n",
3771 display_wm, display->max_wm);
3772 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003773 }
3774
Chris Wilson417ae142011-01-19 15:04:42 +00003775 if (cursor_wm > cursor->max_wm) {
3776 DRM_DEBUG_KMS("cursor watermark is too large(%d), disabling\n",
3777 cursor_wm, cursor->max_wm);
3778 return false;
3779 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003780
Chris Wilson417ae142011-01-19 15:04:42 +00003781 if (!(display_wm || cursor_wm)) {
3782 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3783 return false;
3784 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003785
Chris Wilson417ae142011-01-19 15:04:42 +00003786 return true;
3787}
3788
3789static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003790 int plane,
3791 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003792 const struct intel_watermark_params *display,
3793 const struct intel_watermark_params *cursor,
3794 int *display_wm, int *cursor_wm)
3795{
Chris Wilsond2102462011-01-24 17:43:27 +00003796 struct drm_crtc *crtc;
3797 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003798 unsigned long line_time_us;
3799 int line_count, line_size;
3800 int small, large;
3801 int entries;
3802
3803 if (!latency_ns) {
3804 *display_wm = *cursor_wm = 0;
3805 return false;
3806 }
3807
Chris Wilsond2102462011-01-24 17:43:27 +00003808 crtc = intel_get_crtc_for_plane(dev, plane);
3809 hdisplay = crtc->mode.hdisplay;
3810 htotal = crtc->mode.htotal;
3811 clock = crtc->mode.clock;
3812 pixel_size = crtc->fb->bits_per_pixel / 8;
3813
Chris Wilson417ae142011-01-19 15:04:42 +00003814 line_time_us = (htotal * 1000) / clock;
3815 line_count = (latency_ns / line_time_us + 1000) / 1000;
3816 line_size = hdisplay * pixel_size;
3817
3818 /* Use the minimum of the small and large buffer method for primary */
3819 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3820 large = line_count * line_size;
3821
3822 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3823 *display_wm = entries + display->guard_size;
3824
3825 /* calculate the self-refresh watermark for display cursor */
3826 entries = line_count * pixel_size * 64;
3827 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3828 *cursor_wm = entries + cursor->guard_size;
3829
3830 return g4x_check_srwm(dev,
3831 *display_wm, *cursor_wm,
3832 display, cursor);
3833}
3834
Chris Wilsond2102462011-01-24 17:43:27 +00003835static inline bool single_plane_enabled(unsigned int mask)
3836{
3837 return mask && (mask & -mask) == 0;
3838}
3839
3840static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003841{
3842 static const int sr_latency_ns = 12000;
3843 struct drm_i915_private *dev_priv = dev->dev_private;
3844 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003845 int plane_sr, cursor_sr;
3846 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003847
3848 if (g4x_compute_wm0(dev, 0,
3849 &g4x_wm_info, latency_ns,
3850 &g4x_cursor_wm_info, latency_ns,
3851 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003852 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003853
3854 if (g4x_compute_wm0(dev, 1,
3855 &g4x_wm_info, latency_ns,
3856 &g4x_cursor_wm_info, latency_ns,
3857 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003858 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003859
3860 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003861 if (single_plane_enabled(enabled) &&
3862 g4x_compute_srwm(dev, ffs(enabled) - 1,
3863 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003864 &g4x_wm_info,
3865 &g4x_cursor_wm_info,
3866 &plane_sr, &cursor_sr))
3867 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3868 else
3869 I915_WRITE(FW_BLC_SELF,
3870 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3871
Chris Wilson308977a2011-02-02 10:41:20 +00003872 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3873 planea_wm, cursora_wm,
3874 planeb_wm, cursorb_wm,
3875 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00003876
3877 I915_WRITE(DSPFW1,
3878 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003879 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003880 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3881 planea_wm);
3882 I915_WRITE(DSPFW2,
3883 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003884 (cursora_wm << DSPFW_CURSORA_SHIFT));
3885 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003886 I915_WRITE(DSPFW3,
3887 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003888 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003889}
3890
Chris Wilsond2102462011-01-24 17:43:27 +00003891static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003892{
3893 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003894 struct drm_crtc *crtc;
3895 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003896 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003897
Jesse Barnes1dc75462009-10-19 10:08:17 +09003898 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003899 crtc = single_enabled_crtc(dev);
3900 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003901 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003902 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003903 int clock = crtc->mode.clock;
3904 int htotal = crtc->mode.htotal;
3905 int hdisplay = crtc->mode.hdisplay;
3906 int pixel_size = crtc->fb->bits_per_pixel / 8;
3907 unsigned long line_time_us;
3908 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003909
Chris Wilsond2102462011-01-24 17:43:27 +00003910 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003911
3912 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003913 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3914 pixel_size * hdisplay;
3915 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00003916 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003917 if (srwm < 0)
3918 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003919 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00003920 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3921 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003922
Chris Wilsond2102462011-01-24 17:43:27 +00003923 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003924 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003925 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003926 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003927 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003928 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003929
3930 if (cursor_sr > i965_cursor_wm_info.max_wm)
3931 cursor_sr = i965_cursor_wm_info.max_wm;
3932
3933 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3934 "cursor %d\n", srwm, cursor_sr);
3935
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003936 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003937 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303938 } else {
3939 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003940 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003941 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3942 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003943 }
3944
3945 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3946 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003947
3948 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00003949 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3950 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003951 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003952 /* update cursor SR watermark */
3953 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003954}
3955
Chris Wilsond2102462011-01-24 17:43:27 +00003956static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003957{
3958 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003959 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003960 uint32_t fwater_lo;
3961 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00003962 int cwm, srwm = 1;
3963 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003964 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003965 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003966
Chris Wilson72557b42011-01-31 10:29:55 +00003967 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003968 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003969 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003970 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003971 else
Chris Wilsond2102462011-01-24 17:43:27 +00003972 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003973
Chris Wilsond2102462011-01-24 17:43:27 +00003974 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3975 crtc = intel_get_crtc_for_plane(dev, 0);
3976 if (crtc->enabled && crtc->fb) {
3977 planea_wm = intel_calculate_wm(crtc->mode.clock,
3978 wm_info, fifo_size,
3979 crtc->fb->bits_per_pixel / 8,
3980 latency_ns);
3981 enabled = crtc;
3982 } else
3983 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003984
Chris Wilsond2102462011-01-24 17:43:27 +00003985 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3986 crtc = intel_get_crtc_for_plane(dev, 1);
3987 if (crtc->enabled && crtc->fb) {
3988 planeb_wm = intel_calculate_wm(crtc->mode.clock,
3989 wm_info, fifo_size,
3990 crtc->fb->bits_per_pixel / 8,
3991 latency_ns);
3992 if (enabled == NULL)
3993 enabled = crtc;
3994 else
3995 enabled = NULL;
3996 } else
3997 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003998
Zhao Yakui28c97732009-10-09 11:39:41 +08003999 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004000
4001 /*
4002 * Overlay gets an aggressive default since video jitter is bad.
4003 */
4004 cwm = 2;
4005
Alexander Lam18b21902011-01-03 13:28:56 -05004006 /* Play safe and disable self-refresh before adjusting watermarks. */
4007 if (IS_I945G(dev) || IS_I945GM(dev))
4008 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4009 else if (IS_I915GM(dev))
4010 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4011
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004012 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004013 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004014 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004015 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004016 int clock = enabled->mode.clock;
4017 int htotal = enabled->mode.htotal;
4018 int hdisplay = enabled->mode.hdisplay;
4019 int pixel_size = enabled->fb->bits_per_pixel / 8;
4020 unsigned long line_time_us;
4021 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004022
Chris Wilsond2102462011-01-24 17:43:27 +00004023 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004024
4025 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004026 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4027 pixel_size * hdisplay;
4028 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4029 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4030 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004031 if (srwm < 0)
4032 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004033
4034 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004035 I915_WRITE(FW_BLC_SELF,
4036 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4037 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004038 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004039 }
4040
Zhao Yakui28c97732009-10-09 11:39:41 +08004041 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004042 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004043
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004044 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4045 fwater_hi = (cwm & 0x1f);
4046
4047 /* Set request length to 8 cachelines per fetch */
4048 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4049 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004050
4051 I915_WRITE(FW_BLC, fwater_lo);
4052 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004053
Chris Wilsond2102462011-01-24 17:43:27 +00004054 if (HAS_FW_BLC(dev)) {
4055 if (enabled) {
4056 if (IS_I945G(dev) || IS_I945GM(dev))
4057 I915_WRITE(FW_BLC_SELF,
4058 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4059 else if (IS_I915GM(dev))
4060 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4061 DRM_DEBUG_KMS("memory self refresh enabled\n");
4062 } else
4063 DRM_DEBUG_KMS("memory self refresh disabled\n");
4064 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004065}
4066
Chris Wilsond2102462011-01-24 17:43:27 +00004067static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004068{
4069 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004070 struct drm_crtc *crtc;
4071 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004072 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004073
Chris Wilsond2102462011-01-24 17:43:27 +00004074 crtc = single_enabled_crtc(dev);
4075 if (crtc == NULL)
4076 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004077
Chris Wilsond2102462011-01-24 17:43:27 +00004078 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4079 dev_priv->display.get_fifo_size(dev, 0),
4080 crtc->fb->bits_per_pixel / 8,
4081 latency_ns);
4082 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004083 fwater_lo |= (3<<8) | planea_wm;
4084
Zhao Yakui28c97732009-10-09 11:39:41 +08004085 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004086
4087 I915_WRITE(FW_BLC, fwater_lo);
4088}
4089
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004090#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004091#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004092
Chris Wilson4ed765f2010-09-11 10:46:47 +01004093static bool ironlake_compute_wm0(struct drm_device *dev,
4094 int pipe,
Yuanhan Liu13982612010-12-15 15:42:31 +08004095 const struct intel_watermark_params *display,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004096 int display_latency_ns,
Yuanhan Liu13982612010-12-15 15:42:31 +08004097 const struct intel_watermark_params *cursor,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004098 int cursor_latency_ns,
Chris Wilson4ed765f2010-09-11 10:46:47 +01004099 int *plane_wm,
4100 int *cursor_wm)
4101{
4102 struct drm_crtc *crtc;
Chris Wilsondb66e372011-01-08 09:02:21 +00004103 int htotal, hdisplay, clock, pixel_size;
4104 int line_time_us, line_count;
4105 int entries, tlb_miss;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004106
4107 crtc = intel_get_crtc_for_pipe(dev, pipe);
4108 if (crtc->fb == NULL || !crtc->enabled)
4109 return false;
4110
4111 htotal = crtc->mode.htotal;
4112 hdisplay = crtc->mode.hdisplay;
4113 clock = crtc->mode.clock;
4114 pixel_size = crtc->fb->bits_per_pixel / 8;
4115
4116 /* Use the small buffer method to calculate plane watermark */
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004117 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
Chris Wilsondb66e372011-01-08 09:02:21 +00004118 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4119 if (tlb_miss > 0)
4120 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004121 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4122 *plane_wm = entries + display->guard_size;
4123 if (*plane_wm > (int)display->max_wm)
4124 *plane_wm = display->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004125
4126 /* Use the large buffer method to calculate cursor watermark */
4127 line_time_us = ((htotal * 1000) / clock);
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004128 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004129 entries = line_count * 64 * pixel_size;
Chris Wilsondb66e372011-01-08 09:02:21 +00004130 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4131 if (tlb_miss > 0)
4132 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004133 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4134 *cursor_wm = entries + cursor->guard_size;
4135 if (*cursor_wm > (int)cursor->max_wm)
4136 *cursor_wm = (int)cursor->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004137
4138 return true;
4139}
4140
Jesse Barnesb79d4992010-12-21 13:10:23 -08004141/*
4142 * Check the wm result.
4143 *
4144 * If any calculated watermark values is larger than the maximum value that
4145 * can be programmed into the associated watermark register, that watermark
4146 * must be disabled.
4147 */
4148static bool ironlake_check_srwm(struct drm_device *dev, int level,
4149 int fbc_wm, int display_wm, int cursor_wm,
4150 const struct intel_watermark_params *display,
4151 const struct intel_watermark_params *cursor)
4152{
4153 struct drm_i915_private *dev_priv = dev->dev_private;
4154
4155 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4156 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4157
4158 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4159 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4160 fbc_wm, SNB_FBC_MAX_SRWM, level);
4161
4162 /* fbc has it's own way to disable FBC WM */
4163 I915_WRITE(DISP_ARB_CTL,
4164 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4165 return false;
4166 }
4167
4168 if (display_wm > display->max_wm) {
4169 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4170 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4171 return false;
4172 }
4173
4174 if (cursor_wm > cursor->max_wm) {
4175 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4176 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4177 return false;
4178 }
4179
4180 if (!(fbc_wm || display_wm || cursor_wm)) {
4181 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4182 return false;
4183 }
4184
4185 return true;
4186}
4187
4188/*
4189 * Compute watermark values of WM[1-3],
4190 */
Chris Wilsond2102462011-01-24 17:43:27 +00004191static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4192 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004193 const struct intel_watermark_params *display,
4194 const struct intel_watermark_params *cursor,
4195 int *fbc_wm, int *display_wm, int *cursor_wm)
4196{
Chris Wilsond2102462011-01-24 17:43:27 +00004197 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004198 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004199 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004200 int line_count, line_size;
4201 int small, large;
4202 int entries;
4203
4204 if (!latency_ns) {
4205 *fbc_wm = *display_wm = *cursor_wm = 0;
4206 return false;
4207 }
4208
Chris Wilsond2102462011-01-24 17:43:27 +00004209 crtc = intel_get_crtc_for_plane(dev, plane);
4210 hdisplay = crtc->mode.hdisplay;
4211 htotal = crtc->mode.htotal;
4212 clock = crtc->mode.clock;
4213 pixel_size = crtc->fb->bits_per_pixel / 8;
4214
Jesse Barnesb79d4992010-12-21 13:10:23 -08004215 line_time_us = (htotal * 1000) / clock;
4216 line_count = (latency_ns / line_time_us + 1000) / 1000;
4217 line_size = hdisplay * pixel_size;
4218
4219 /* Use the minimum of the small and large buffer method for primary */
4220 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4221 large = line_count * line_size;
4222
4223 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4224 *display_wm = entries + display->guard_size;
4225
4226 /*
4227 * Spec says:
4228 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4229 */
4230 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4231
4232 /* calculate the self-refresh watermark for display cursor */
4233 entries = line_count * pixel_size * 64;
4234 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4235 *cursor_wm = entries + cursor->guard_size;
4236
4237 return ironlake_check_srwm(dev, level,
4238 *fbc_wm, *display_wm, *cursor_wm,
4239 display, cursor);
4240}
4241
Chris Wilsond2102462011-01-24 17:43:27 +00004242static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004243{
4244 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004245 int fbc_wm, plane_wm, cursor_wm;
4246 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004247
Chris Wilson4ed765f2010-09-11 10:46:47 +01004248 enabled = 0;
Yuanhan Liu13982612010-12-15 15:42:31 +08004249 if (ironlake_compute_wm0(dev, 0,
4250 &ironlake_display_wm_info,
4251 ILK_LP0_PLANE_LATENCY,
4252 &ironlake_cursor_wm_info,
4253 ILK_LP0_CURSOR_LATENCY,
4254 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004255 I915_WRITE(WM0_PIPEA_ILK,
4256 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4257 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4258 " plane %d, " "cursor: %d\n",
4259 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004260 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004261 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004262
Yuanhan Liu13982612010-12-15 15:42:31 +08004263 if (ironlake_compute_wm0(dev, 1,
4264 &ironlake_display_wm_info,
4265 ILK_LP0_PLANE_LATENCY,
4266 &ironlake_cursor_wm_info,
4267 ILK_LP0_CURSOR_LATENCY,
4268 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004269 I915_WRITE(WM0_PIPEB_ILK,
4270 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4271 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4272 " plane %d, cursor: %d\n",
4273 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004274 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004275 }
4276
4277 /*
4278 * Calculate and update the self-refresh watermark only when one
4279 * display plane is used.
4280 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004281 I915_WRITE(WM3_LP_ILK, 0);
4282 I915_WRITE(WM2_LP_ILK, 0);
4283 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004284
Chris Wilsond2102462011-01-24 17:43:27 +00004285 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004286 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004287 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004288
Jesse Barnesb79d4992010-12-21 13:10:23 -08004289 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004290 if (!ironlake_compute_srwm(dev, 1, enabled,
4291 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004292 &ironlake_display_srwm_info,
4293 &ironlake_cursor_srwm_info,
4294 &fbc_wm, &plane_wm, &cursor_wm))
4295 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004296
Jesse Barnesb79d4992010-12-21 13:10:23 -08004297 I915_WRITE(WM1_LP_ILK,
4298 WM1_LP_SR_EN |
4299 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4300 (fbc_wm << WM1_LP_FBC_SHIFT) |
4301 (plane_wm << WM1_LP_SR_SHIFT) |
4302 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004303
Jesse Barnesb79d4992010-12-21 13:10:23 -08004304 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004305 if (!ironlake_compute_srwm(dev, 2, enabled,
4306 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004307 &ironlake_display_srwm_info,
4308 &ironlake_cursor_srwm_info,
4309 &fbc_wm, &plane_wm, &cursor_wm))
4310 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004311
Jesse Barnesb79d4992010-12-21 13:10:23 -08004312 I915_WRITE(WM2_LP_ILK,
4313 WM2_LP_EN |
4314 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4315 (fbc_wm << WM1_LP_FBC_SHIFT) |
4316 (plane_wm << WM1_LP_SR_SHIFT) |
4317 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004318
4319 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004320 * WM3 is unsupported on ILK, probably because we don't have latency
4321 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004322 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004323}
4324
Chris Wilsond2102462011-01-24 17:43:27 +00004325static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004326{
4327 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004328 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004329 int fbc_wm, plane_wm, cursor_wm;
4330 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004331
4332 enabled = 0;
4333 if (ironlake_compute_wm0(dev, 0,
4334 &sandybridge_display_wm_info, latency,
4335 &sandybridge_cursor_wm_info, latency,
4336 &plane_wm, &cursor_wm)) {
4337 I915_WRITE(WM0_PIPEA_ILK,
4338 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4339 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4340 " plane %d, " "cursor: %d\n",
4341 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004342 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004343 }
4344
4345 if (ironlake_compute_wm0(dev, 1,
4346 &sandybridge_display_wm_info, latency,
4347 &sandybridge_cursor_wm_info, latency,
4348 &plane_wm, &cursor_wm)) {
4349 I915_WRITE(WM0_PIPEB_ILK,
4350 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4351 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4352 " plane %d, cursor: %d\n",
4353 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004354 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004355 }
4356
4357 /*
4358 * Calculate and update the self-refresh watermark only when one
4359 * display plane is used.
4360 *
4361 * SNB support 3 levels of watermark.
4362 *
4363 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4364 * and disabled in the descending order
4365 *
4366 */
4367 I915_WRITE(WM3_LP_ILK, 0);
4368 I915_WRITE(WM2_LP_ILK, 0);
4369 I915_WRITE(WM1_LP_ILK, 0);
4370
Chris Wilsond2102462011-01-24 17:43:27 +00004371 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004372 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004373 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004374
4375 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004376 if (!ironlake_compute_srwm(dev, 1, enabled,
4377 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004378 &sandybridge_display_srwm_info,
4379 &sandybridge_cursor_srwm_info,
4380 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004381 return;
4382
4383 I915_WRITE(WM1_LP_ILK,
4384 WM1_LP_SR_EN |
4385 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4386 (fbc_wm << WM1_LP_FBC_SHIFT) |
4387 (plane_wm << WM1_LP_SR_SHIFT) |
4388 cursor_wm);
4389
4390 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004391 if (!ironlake_compute_srwm(dev, 2, enabled,
4392 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004393 &sandybridge_display_srwm_info,
4394 &sandybridge_cursor_srwm_info,
4395 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004396 return;
4397
4398 I915_WRITE(WM2_LP_ILK,
4399 WM2_LP_EN |
4400 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4401 (fbc_wm << WM1_LP_FBC_SHIFT) |
4402 (plane_wm << WM1_LP_SR_SHIFT) |
4403 cursor_wm);
4404
4405 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004406 if (!ironlake_compute_srwm(dev, 3, enabled,
4407 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004408 &sandybridge_display_srwm_info,
4409 &sandybridge_cursor_srwm_info,
4410 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004411 return;
4412
4413 I915_WRITE(WM3_LP_ILK,
4414 WM3_LP_EN |
4415 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4416 (fbc_wm << WM1_LP_FBC_SHIFT) |
4417 (plane_wm << WM1_LP_SR_SHIFT) |
4418 cursor_wm);
4419}
4420
Shaohua Li7662c8b2009-06-26 11:23:55 +08004421/**
4422 * intel_update_watermarks - update FIFO watermark values based on current modes
4423 *
4424 * Calculate watermark values for the various WM regs based on current mode
4425 * and plane configuration.
4426 *
4427 * There are several cases to deal with here:
4428 * - normal (i.e. non-self-refresh)
4429 * - self-refresh (SR) mode
4430 * - lines are large relative to FIFO size (buffer can hold up to 2)
4431 * - lines are small relative to FIFO size (buffer can hold more than 2
4432 * lines), so need to account for TLB latency
4433 *
4434 * The normal calculation is:
4435 * watermark = dotclock * bytes per pixel * latency
4436 * where latency is platform & configuration dependent (we assume pessimal
4437 * values here).
4438 *
4439 * The SR calculation is:
4440 * watermark = (trunc(latency/line time)+1) * surface width *
4441 * bytes per pixel
4442 * where
4443 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004444 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004445 * and latency is assumed to be high, as above.
4446 *
4447 * The final value programmed to the register should always be rounded up,
4448 * and include an extra 2 entries to account for clock crossings.
4449 *
4450 * We don't use the sprite, so we can ignore that. And on Crestline we have
4451 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004452 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004453static void intel_update_watermarks(struct drm_device *dev)
4454{
Jesse Barnese70236a2009-09-21 10:42:27 -07004455 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004456
Chris Wilsond2102462011-01-24 17:43:27 +00004457 if (dev_priv->display.update_wm)
4458 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004459}
4460
Chris Wilsona7615032011-01-12 17:04:08 +00004461static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4462{
4463 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4464}
4465
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004466static int intel_crtc_mode_set(struct drm_crtc *crtc,
4467 struct drm_display_mode *mode,
4468 struct drm_display_mode *adjusted_mode,
4469 int x, int y,
4470 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004471{
4472 struct drm_device *dev = crtc->dev;
4473 struct drm_i915_private *dev_priv = dev->dev_private;
4474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4475 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004476 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01004477 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07004478 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004479 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004480 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004481 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004482 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01004483 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004484 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004485 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004486 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004487 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004488 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01004489 u32 reg, temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004490 u32 lvds_sync = 0;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004491 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08004492
4493 drm_vblank_pre_modeset(dev, pipe);
4494
Chris Wilson5eddb702010-09-11 13:48:45 +01004495 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4496 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004497 continue;
4498
Chris Wilson5eddb702010-09-11 13:48:45 +01004499 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004500 case INTEL_OUTPUT_LVDS:
4501 is_lvds = true;
4502 break;
4503 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004504 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004505 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004506 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004507 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004508 break;
4509 case INTEL_OUTPUT_DVO:
4510 is_dvo = true;
4511 break;
4512 case INTEL_OUTPUT_TVOUT:
4513 is_tv = true;
4514 break;
4515 case INTEL_OUTPUT_ANALOG:
4516 is_crt = true;
4517 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004518 case INTEL_OUTPUT_DISPLAYPORT:
4519 is_dp = true;
4520 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004521 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01004522 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004523 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004524 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004525
Eric Anholtc751ce42010-03-25 11:48:48 -07004526 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004527 }
4528
Chris Wilsona7615032011-01-12 17:04:08 +00004529 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004530 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004531 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004532 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004533 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004534 refclk = 96000;
Jesse Barnes1cb1b752010-10-07 16:01:17 -07004535 if (HAS_PCH_SPLIT(dev) &&
4536 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004537 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004538 } else {
4539 refclk = 48000;
4540 }
4541
Ma Lingd4906092009-03-18 20:13:27 +08004542 /*
4543 * Returns a set of divisors for the desired target clock with the given
4544 * refclk, or FALSE. The returned values represent the clock equation:
4545 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4546 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004547 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004548 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004549 if (!ok) {
4550 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01004551 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004552 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004553 }
4554
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004555 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004556 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004557
Zhao Yakuiddc90032010-01-06 22:05:56 +08004558 if (is_lvds && dev_priv->lvds_downclock_avail) {
4559 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004560 dev_priv->lvds_downclock,
4561 refclk,
4562 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004563 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4564 /*
4565 * If the different P is found, it means that we can't
4566 * switch the display clock by using the FP0/FP1.
4567 * In such case we will disable the LVDS downclock
4568 * feature.
4569 */
4570 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01004571 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004572 has_reduced_clock = 0;
4573 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004574 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004575 /* SDVO TV has fixed PLL values depend on its clock range,
4576 this mirrors vbios setting. */
4577 if (is_sdvo && is_tv) {
4578 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004579 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004580 clock.p1 = 2;
4581 clock.p2 = 10;
4582 clock.n = 3;
4583 clock.m1 = 16;
4584 clock.m2 = 8;
4585 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004586 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004587 clock.p1 = 1;
4588 clock.p2 = 10;
4589 clock.n = 6;
4590 clock.m1 = 12;
4591 clock.m2 = 8;
4592 }
4593 }
4594
Zhenyu Wang2c072452009-06-05 15:38:42 +08004595 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07004596 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson49078f72010-12-04 07:45:57 +00004597 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Adam Jackson77ffb592010-04-12 11:38:44 -04004598 int lane = 0, link_bw, bpp;
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004599 /* CPU eDP doesn't require FDI link, so just set DP M/N
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004600 according to current link config */
Jesse Barnes858bc212011-01-04 10:46:49 -08004601 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004602 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01004603 intel_edp_link_config(has_edp_encoder,
4604 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004605 } else {
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004606 /* [e]DP over FDI requires target mode clock
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004607 instead of link clock */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004608 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004609 target_clock = mode->clock;
4610 else
4611 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004612
4613 /* FDI is a binary signal running at ~2.7GHz, encoding
4614 * each output octet as 10 bits. The actual frequency
4615 * is stored as a divider into a 100MHz clock, and the
4616 * mode pixel clock is stored in units of 1KHz.
4617 * Hence the bw of each lane in terms of the mode signal
4618 * is:
4619 */
4620 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004621 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00004622
4623 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01004624 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004625 temp &= ~PIPE_BPC_MASK;
4626 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004627 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01004628 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004629 temp |= PIPE_8BPC;
4630 else
4631 temp |= PIPE_6BPC;
Jesse Barnes1d850362010-10-07 16:01:10 -07004632 } else if (has_edp_encoder) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01004633 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08004634 case 8:
4635 temp |= PIPE_8BPC;
4636 break;
4637 case 10:
4638 temp |= PIPE_10BPC;
4639 break;
4640 case 6:
4641 temp |= PIPE_6BPC;
4642 break;
4643 case 12:
4644 temp |= PIPE_12BPC;
4645 break;
4646 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004647 } else
4648 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01004649 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00004650
4651 switch (temp & PIPE_BPC_MASK) {
4652 case PIPE_8BPC:
4653 bpp = 24;
4654 break;
4655 case PIPE_10BPC:
4656 bpp = 30;
4657 break;
4658 case PIPE_6BPC:
4659 bpp = 18;
4660 break;
4661 case PIPE_12BPC:
4662 bpp = 36;
4663 break;
4664 default:
4665 DRM_ERROR("unknown pipe bpc value\n");
4666 bpp = 24;
4667 }
4668
Adam Jackson77ffb592010-04-12 11:38:44 -04004669 if (!lane) {
4670 /*
4671 * Account for spread spectrum to avoid
4672 * oversubscribing the link. Max center spread
4673 * is 2.5%; use 5% for safety's sake.
4674 */
4675 u32 bps = target_clock * bpp * 21 / 20;
4676 lane = bps / (link_bw * 8) + 1;
4677 }
4678
4679 intel_crtc->fdi_lanes = lane;
4680
Chris Wilson49078f72010-12-04 07:45:57 +00004681 if (pixel_multiplier > 1)
4682 link_bw *= pixel_multiplier;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004683 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004684 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004685
Zhenyu Wangc038e512009-10-19 15:43:48 +08004686 /* Ironlake: try to setup display ref clock before DPLL
4687 * enabling. This is only under driver's control after
4688 * PCH B stepping, previous chipset stepping should be
4689 * ignoring this setting.
4690 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004691 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson633f2ea2011-01-19 13:29:42 +00004692 /*XXX BIOS treats 16:31 as a mask for 0:15 */
4693
Zhenyu Wangc038e512009-10-19 15:43:48 +08004694 temp = I915_READ(PCH_DREF_CONTROL);
Chris Wilson633f2ea2011-01-19 13:29:42 +00004695
4696 /* First clear the current state for output switching */
4697 temp &= ~DREF_SSC1_ENABLE;
4698 temp &= ~DREF_SSC4_ENABLE;
4699 temp &= ~DREF_SUPERSPREAD_SOURCE_MASK;
Zhenyu Wangc038e512009-10-19 15:43:48 +08004700 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Zhenyu Wangc038e512009-10-19 15:43:48 +08004701 temp &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson633f2ea2011-01-19 13:29:42 +00004702 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Zhenyu Wangc038e512009-10-19 15:43:48 +08004703 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004704
Chris Wilson5eddb702010-09-11 13:48:45 +01004705 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004706 udelay(200);
4707
Chris Wilson633f2ea2011-01-19 13:29:42 +00004708 if ((is_lvds || has_edp_encoder) &&
4709 intel_panel_use_ssc(dev_priv)) {
4710 temp |= DREF_SSC_SOURCE_ENABLE;
4711 if (has_edp_encoder) {
4712 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4713 /* Enable CPU source on CPU attached eDP */
Jesse Barnes7f823282010-10-07 16:01:16 -07004714 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Chris Wilson633f2ea2011-01-19 13:29:42 +00004715 } else {
4716 /* Enable SSC on PCH eDP if needed */
Jesse Barnes7f823282010-10-07 16:01:16 -07004717 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4718 }
Chris Wilson633f2ea2011-01-19 13:29:42 +00004719 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004720 }
Chris Wilson633f2ea2011-01-19 13:29:42 +00004721 if (!dev_priv->display_clock_mode)
4722 temp |= DREF_SSC1_ENABLE;
4723 } else {
4724 if (dev_priv->display_clock_mode)
4725 temp |= DREF_NONSPREAD_CK505_ENABLE;
4726 else
4727 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4728 if (has_edp_encoder &&
4729 !intel_encoder_is_pch_edp(&has_edp_encoder->base))
4730 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08004731 }
Chris Wilson633f2ea2011-01-19 13:29:42 +00004732
4733 I915_WRITE(PCH_DREF_CONTROL, temp);
4734 POSTING_READ(PCH_DREF_CONTROL);
4735 udelay(200);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004736 }
4737
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004738 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08004739 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004740 if (has_reduced_clock)
4741 fp2 = (1 << reduced_clock.n) << 16 |
4742 reduced_clock.m1 << 8 | reduced_clock.m2;
4743 } else {
Shaohua Li21778322009-02-23 15:19:16 +08004744 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004745 if (has_reduced_clock)
4746 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4747 reduced_clock.m2;
4748 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004749
Chris Wilsonc1858122010-12-03 21:35:48 +00004750 /* Enable autotuning of the PLL clock (if permissible) */
4751 if (HAS_PCH_SPLIT(dev)) {
4752 int factor = 21;
4753
4754 if (is_lvds) {
Chris Wilsona7615032011-01-12 17:04:08 +00004755 if ((intel_panel_use_ssc(dev_priv) &&
Chris Wilsonc1858122010-12-03 21:35:48 +00004756 dev_priv->lvds_ssc_freq == 100) ||
4757 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4758 factor = 25;
4759 } else if (is_sdvo && is_tv)
4760 factor = 20;
4761
4762 if (clock.m1 < factor * clock.n)
4763 fp |= FP_CB_TUNE;
4764 }
4765
Chris Wilson5eddb702010-09-11 13:48:45 +01004766 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07004767 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004768 dpll = DPLL_VGA_MODE_DIS;
4769
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004770 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004771 if (is_lvds)
4772 dpll |= DPLLB_MODE_LVDS;
4773 else
4774 dpll |= DPLLB_MODE_DAC_SERIAL;
4775 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004776 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4777 if (pixel_multiplier > 1) {
4778 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4779 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4780 else if (HAS_PCH_SPLIT(dev))
4781 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4782 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004783 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004784 }
Jesse Barnes83240122010-10-07 16:01:18 -07004785 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004786 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004787
4788 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004789 if (IS_PINEVIEW(dev))
4790 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004791 else {
Shaohua Li21778322009-02-23 15:19:16 +08004792 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004793 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004794 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004795 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07004796 if (IS_G4X(dev) && has_reduced_clock)
4797 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004798 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004799 switch (clock.p2) {
4800 case 5:
4801 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4802 break;
4803 case 7:
4804 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4805 break;
4806 case 10:
4807 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4808 break;
4809 case 14:
4810 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4811 break;
4812 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004813 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08004814 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4815 } else {
4816 if (is_lvds) {
4817 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4818 } else {
4819 if (clock.p1 == 2)
4820 dpll |= PLL_P1_DIVIDE_BY_TWO;
4821 else
4822 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4823 if (clock.p2 == 4)
4824 dpll |= PLL_P2_DIVIDE_BY_4;
4825 }
4826 }
4827
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004828 if (is_sdvo && is_tv)
4829 dpll |= PLL_REF_INPUT_TVCLKINBC;
4830 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08004831 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004832 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08004833 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004834 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004835 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08004836 else
4837 dpll |= PLL_REF_INPUT_DREFCLK;
4838
4839 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004840 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004841
4842 /* Set up the display plane register */
4843 dspcntr = DISPPLANE_GAMMA_ENABLE;
4844
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004845 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08004846 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07004847 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004848 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07004849 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004850 else
4851 dspcntr |= DISPPLANE_SEL_PIPE_B;
4852 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004853
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004854 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004855 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4856 * core speed.
4857 *
4858 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4859 * pipe == 0 check?
4860 */
Jesse Barnese70236a2009-09-21 10:42:27 -07004861 if (mode->clock >
4862 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01004863 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004864 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004865 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004866 }
4867
Jesse Barnesb24e7172011-01-04 15:09:30 -08004868 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes65993d62011-01-04 15:09:29 -08004869 dpll |= DPLL_VCO_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07004870
Zhao Yakui28c97732009-10-09 11:39:41 +08004871 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08004872 drm_mode_debug_printmodeline(mode);
4873
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004874 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07004875 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004876 fp_reg = PCH_FP0(pipe);
4877 dpll_reg = PCH_DPLL(pipe);
4878 } else {
4879 fp_reg = FP0(pipe);
4880 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004881 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004882
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004883 /* PCH eDP needs FDI, but CPU eDP does not */
4884 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004885 I915_WRITE(fp_reg, fp);
4886 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004887
4888 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004889 udelay(150);
4890 }
4891
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004892 /* enable transcoder DPLL */
4893 if (HAS_PCH_CPT(dev)) {
4894 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01004895 if (pipe == 0)
4896 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004897 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004898 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004899 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01004900
4901 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004902 udelay(150);
4903 }
4904
Jesse Barnes79e53942008-11-07 14:24:08 -08004905 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4906 * This is an exception to the general rule that mode_set doesn't turn
4907 * things on.
4908 */
4909 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004910 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07004911 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004912 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08004913
Chris Wilson5eddb702010-09-11 13:48:45 +01004914 temp = I915_READ(reg);
4915 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004916 if (pipe == 1) {
4917 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004918 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004919 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004920 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004921 } else {
4922 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004923 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004924 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004925 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004926 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004927 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004928 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004929 /* Set the B0-B3 data pairs corresponding to whether we're going to
4930 * set the DPLLs for dual-channel mode or not.
4931 */
4932 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004933 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004934 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004935 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004936
4937 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4938 * appropriately here, but we need to look more thoroughly into how
4939 * panels behave in the two modes.
4940 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004941 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004942 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07004943 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01004944 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07004945 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004946 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004947 }
Bryan Freedaa9b5002011-01-12 13:43:19 -08004948 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4949 lvds_sync |= LVDS_HSYNC_POLARITY;
4950 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4951 lvds_sync |= LVDS_VSYNC_POLARITY;
4952 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4953 != lvds_sync) {
4954 char flags[2] = "-+";
4955 DRM_INFO("Changing LVDS panel from "
4956 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
4957 flags[!(temp & LVDS_HSYNC_POLARITY)],
4958 flags[!(temp & LVDS_VSYNC_POLARITY)],
4959 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
4960 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
4961 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4962 temp |= lvds_sync;
4963 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004964 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004965 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004966
4967 /* set the dithering flag and clear for anything other than a panel. */
4968 if (HAS_PCH_SPLIT(dev)) {
4969 pipeconf &= ~PIPECONF_DITHER_EN;
4970 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4971 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4972 pipeconf |= PIPECONF_DITHER_EN;
4973 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4974 }
4975 }
4976
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004977 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004978 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004979 } else if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004980 /* For non-DP output, clear any trans DP clock recovery setting.*/
4981 if (pipe == 0) {
4982 I915_WRITE(TRANSA_DATA_M1, 0);
4983 I915_WRITE(TRANSA_DATA_N1, 0);
4984 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4985 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4986 } else {
4987 I915_WRITE(TRANSB_DATA_M1, 0);
4988 I915_WRITE(TRANSB_DATA_N1, 0);
4989 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4990 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4991 }
4992 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004993
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004994 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004995 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004996
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004997 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004998 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004999 udelay(150);
5000
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005001 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005002 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08005003 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005004 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5005 if (temp > 1)
5006 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01005007 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005008 temp = 0;
5009 }
5010 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005011 } else {
Chris Wilsona589b9f2010-12-03 21:13:16 +00005012 /* The pixel multiplier can only be updated once the
5013 * DPLL is enabled and the clocks are stable.
5014 *
5015 * So write it again.
5016 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005017 I915_WRITE(dpll_reg, dpll);
5018 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005019 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005020
Chris Wilson5eddb702010-09-11 13:48:45 +01005021 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005022 if (is_lvds && has_reduced_clock && i915_powersave) {
5023 I915_WRITE(fp_reg + 4, fp2);
5024 intel_crtc->lowfreq_avail = true;
5025 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005026 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005027 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5028 }
5029 } else {
5030 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005031 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005032 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005033 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5034 }
5035 }
5036
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005037 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5038 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5039 /* the chip adds 2 halflines automatically */
5040 adjusted_mode->crtc_vdisplay -= 1;
5041 adjusted_mode->crtc_vtotal -= 1;
5042 adjusted_mode->crtc_vblank_start -= 1;
5043 adjusted_mode->crtc_vblank_end -= 1;
5044 adjusted_mode->crtc_vsync_end -= 1;
5045 adjusted_mode->crtc_vsync_start -= 1;
5046 } else
5047 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5048
Chris Wilson5eddb702010-09-11 13:48:45 +01005049 I915_WRITE(HTOTAL(pipe),
5050 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005051 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005052 I915_WRITE(HBLANK(pipe),
5053 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005054 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005055 I915_WRITE(HSYNC(pipe),
5056 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005057 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005058
5059 I915_WRITE(VTOTAL(pipe),
5060 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005061 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005062 I915_WRITE(VBLANK(pipe),
5063 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005064 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005065 I915_WRITE(VSYNC(pipe),
5066 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005067 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005068
5069 /* pipesrc and dspsize control the size that is scaled from,
5070 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005071 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005072 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005073 I915_WRITE(DSPSIZE(plane),
5074 ((mode->vdisplay - 1) << 16) |
5075 (mode->hdisplay - 1));
5076 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005077 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005078 I915_WRITE(PIPESRC(pipe),
5079 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005080
Eric Anholtbad720f2009-10-22 16:11:14 -07005081 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005082 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5083 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5084 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5085 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005086
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005087 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005088 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005089 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005090 }
5091
Chris Wilson5eddb702010-09-11 13:48:45 +01005092 I915_WRITE(PIPECONF(pipe), pipeconf);
5093 POSTING_READ(PIPECONF(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08005094 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes040484a2011-01-03 12:14:26 -08005095 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08005096
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005097 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005098
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005099 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005100 /* enable address swizzle for tiling buffer */
5101 temp = I915_READ(DISP_ARB_CTL);
5102 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5103 }
5104
Chris Wilson5eddb702010-09-11 13:48:45 +01005105 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005106 POSTING_READ(DSPCNTR(plane));
5107 if (!HAS_PCH_SPLIT(dev))
5108 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005109
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005110 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005111
5112 intel_update_watermarks(dev);
5113
Jesse Barnes79e53942008-11-07 14:24:08 -08005114 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005115
Chris Wilson1f803ee2009-06-06 09:45:59 +01005116 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005117}
5118
5119/** Loads the palette/gamma unit for the CRTC with the prepared values */
5120void intel_crtc_load_lut(struct drm_crtc *crtc)
5121{
5122 struct drm_device *dev = crtc->dev;
5123 struct drm_i915_private *dev_priv = dev->dev_private;
5124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5125 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
5126 int i;
5127
5128 /* The clocks have to be on to load the palette. */
5129 if (!crtc->enabled)
5130 return;
5131
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005132 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005133 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08005134 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
5135 LGC_PALETTE_B;
5136
Jesse Barnes79e53942008-11-07 14:24:08 -08005137 for (i = 0; i < 256; i++) {
5138 I915_WRITE(palreg + 4 * i,
5139 (intel_crtc->lut_r[i] << 16) |
5140 (intel_crtc->lut_g[i] << 8) |
5141 intel_crtc->lut_b[i]);
5142 }
5143}
5144
Chris Wilson560b85b2010-08-07 11:01:38 +01005145static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5146{
5147 struct drm_device *dev = crtc->dev;
5148 struct drm_i915_private *dev_priv = dev->dev_private;
5149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5150 bool visible = base != 0;
5151 u32 cntl;
5152
5153 if (intel_crtc->cursor_visible == visible)
5154 return;
5155
5156 cntl = I915_READ(CURACNTR);
5157 if (visible) {
5158 /* On these chipsets we can only modify the base whilst
5159 * the cursor is disabled.
5160 */
5161 I915_WRITE(CURABASE, base);
5162
5163 cntl &= ~(CURSOR_FORMAT_MASK);
5164 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5165 cntl |= CURSOR_ENABLE |
5166 CURSOR_GAMMA_ENABLE |
5167 CURSOR_FORMAT_ARGB;
5168 } else
5169 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
5170 I915_WRITE(CURACNTR, cntl);
5171
5172 intel_crtc->cursor_visible = visible;
5173}
5174
5175static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5176{
5177 struct drm_device *dev = crtc->dev;
5178 struct drm_i915_private *dev_priv = dev->dev_private;
5179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5180 int pipe = intel_crtc->pipe;
5181 bool visible = base != 0;
5182
5183 if (intel_crtc->cursor_visible != visible) {
5184 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
5185 if (base) {
5186 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5187 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5188 cntl |= pipe << 28; /* Connect to correct pipe */
5189 } else {
5190 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5191 cntl |= CURSOR_MODE_DISABLE;
5192 }
5193 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
5194
5195 intel_crtc->cursor_visible = visible;
5196 }
5197 /* and commit changes on next vblank */
5198 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
5199}
5200
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005201/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005202static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5203 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005204{
5205 struct drm_device *dev = crtc->dev;
5206 struct drm_i915_private *dev_priv = dev->dev_private;
5207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5208 int pipe = intel_crtc->pipe;
5209 int x = intel_crtc->cursor_x;
5210 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005211 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005212 bool visible;
5213
5214 pos = 0;
5215
Chris Wilson6b383a72010-09-13 13:54:26 +01005216 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005217 base = intel_crtc->cursor_addr;
5218 if (x > (int) crtc->fb->width)
5219 base = 0;
5220
5221 if (y > (int) crtc->fb->height)
5222 base = 0;
5223 } else
5224 base = 0;
5225
5226 if (x < 0) {
5227 if (x + intel_crtc->cursor_width < 0)
5228 base = 0;
5229
5230 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5231 x = -x;
5232 }
5233 pos |= x << CURSOR_X_SHIFT;
5234
5235 if (y < 0) {
5236 if (y + intel_crtc->cursor_height < 0)
5237 base = 0;
5238
5239 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5240 y = -y;
5241 }
5242 pos |= y << CURSOR_Y_SHIFT;
5243
5244 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005245 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005246 return;
5247
5248 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005249 if (IS_845G(dev) || IS_I865G(dev))
5250 i845_update_cursor(crtc, base);
5251 else
5252 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005253
5254 if (visible)
5255 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5256}
5257
Jesse Barnes79e53942008-11-07 14:24:08 -08005258static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005259 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005260 uint32_t handle,
5261 uint32_t width, uint32_t height)
5262{
5263 struct drm_device *dev = crtc->dev;
5264 struct drm_i915_private *dev_priv = dev->dev_private;
5265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005266 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005267 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005268 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005269
Zhao Yakui28c97732009-10-09 11:39:41 +08005270 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005271
5272 /* if we want to turn off the cursor ignore width and height */
5273 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005274 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005275 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005276 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005277 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005278 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005279 }
5280
5281 /* Currently we only support 64x64 cursors */
5282 if (width != 64 || height != 64) {
5283 DRM_ERROR("we currently only support 64x64 cursors\n");
5284 return -EINVAL;
5285 }
5286
Chris Wilson05394f32010-11-08 19:18:58 +00005287 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5288 if (!obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005289 return -ENOENT;
5290
Chris Wilson05394f32010-11-08 19:18:58 +00005291 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005292 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005293 ret = -ENOMEM;
5294 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005295 }
5296
Dave Airlie71acb5e2008-12-30 20:31:46 +10005297 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005298 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005299 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005300 if (obj->tiling_mode) {
5301 DRM_ERROR("cursor cannot be tiled\n");
5302 ret = -EINVAL;
5303 goto fail_locked;
5304 }
5305
Chris Wilson05394f32010-11-08 19:18:58 +00005306 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005307 if (ret) {
5308 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005309 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005310 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01005311
Chris Wilson05394f32010-11-08 19:18:58 +00005312 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005313 if (ret) {
5314 DRM_ERROR("failed to move cursor bo into the GTT\n");
5315 goto fail_unpin;
5316 }
5317
Chris Wilsond9e86c02010-11-10 16:40:20 +00005318 ret = i915_gem_object_put_fence(obj);
5319 if (ret) {
5320 DRM_ERROR("failed to move cursor bo into the GTT\n");
5321 goto fail_unpin;
5322 }
5323
Chris Wilson05394f32010-11-08 19:18:58 +00005324 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005325 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005326 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005327 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005328 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5329 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005330 if (ret) {
5331 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005332 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005333 }
Chris Wilson05394f32010-11-08 19:18:58 +00005334 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005335 }
5336
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005337 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04005338 I915_WRITE(CURSIZE, (height << 12) | width);
5339
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005340 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005341 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005342 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005343 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005344 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5345 } else
5346 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005347 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005348 }
Jesse Barnes80824002009-09-10 15:28:06 -07005349
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005350 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005351
5352 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005353 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005354 intel_crtc->cursor_width = width;
5355 intel_crtc->cursor_height = height;
5356
Chris Wilson6b383a72010-09-13 13:54:26 +01005357 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005358
Jesse Barnes79e53942008-11-07 14:24:08 -08005359 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005360fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005361 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005362fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005363 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005364fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005365 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005366 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005367}
5368
5369static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5370{
Jesse Barnes79e53942008-11-07 14:24:08 -08005371 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005372
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005373 intel_crtc->cursor_x = x;
5374 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005375
Chris Wilson6b383a72010-09-13 13:54:26 +01005376 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005377
5378 return 0;
5379}
5380
5381/** Sets the color ramps on behalf of RandR */
5382void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5383 u16 blue, int regno)
5384{
5385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5386
5387 intel_crtc->lut_r[regno] = red >> 8;
5388 intel_crtc->lut_g[regno] = green >> 8;
5389 intel_crtc->lut_b[regno] = blue >> 8;
5390}
5391
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005392void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5393 u16 *blue, int regno)
5394{
5395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5396
5397 *red = intel_crtc->lut_r[regno] << 8;
5398 *green = intel_crtc->lut_g[regno] << 8;
5399 *blue = intel_crtc->lut_b[regno] << 8;
5400}
5401
Jesse Barnes79e53942008-11-07 14:24:08 -08005402static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005403 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005404{
James Simmons72034252010-08-03 01:33:19 +01005405 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005407
James Simmons72034252010-08-03 01:33:19 +01005408 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005409 intel_crtc->lut_r[i] = red[i] >> 8;
5410 intel_crtc->lut_g[i] = green[i] >> 8;
5411 intel_crtc->lut_b[i] = blue[i] >> 8;
5412 }
5413
5414 intel_crtc_load_lut(crtc);
5415}
5416
5417/**
5418 * Get a pipe with a simple mode set on it for doing load-based monitor
5419 * detection.
5420 *
5421 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005422 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005423 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005424 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005425 * configured for it. In the future, it could choose to temporarily disable
5426 * some outputs to free up a pipe for its use.
5427 *
5428 * \return crtc, or NULL if no pipes are available.
5429 */
5430
5431/* VESA 640x480x72Hz mode to set on the pipe */
5432static struct drm_display_mode load_detect_mode = {
5433 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5434 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5435};
5436
Eric Anholt21d40d32010-03-25 11:11:14 -07005437struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005438 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08005439 struct drm_display_mode *mode,
5440 int *dpms_mode)
5441{
5442 struct intel_crtc *intel_crtc;
5443 struct drm_crtc *possible_crtc;
5444 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005445 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005446 struct drm_crtc *crtc = NULL;
5447 struct drm_device *dev = encoder->dev;
5448 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5449 struct drm_crtc_helper_funcs *crtc_funcs;
5450 int i = -1;
5451
5452 /*
5453 * Algorithm gets a little messy:
5454 * - if the connector already has an assigned crtc, use it (but make
5455 * sure it's on first)
5456 * - try to find the first unused crtc that can drive this connector,
5457 * and use that if we find one
5458 * - if there are no unused crtcs available, try to use the first
5459 * one we found that supports the connector
5460 */
5461
5462 /* See if we already have a CRTC for this connector */
5463 if (encoder->crtc) {
5464 crtc = encoder->crtc;
5465 /* Make sure the crtc and connector are running */
5466 intel_crtc = to_intel_crtc(crtc);
5467 *dpms_mode = intel_crtc->dpms_mode;
5468 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5469 crtc_funcs = crtc->helper_private;
5470 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5471 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5472 }
5473 return crtc;
5474 }
5475
5476 /* Find an unused one (if possible) */
5477 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5478 i++;
5479 if (!(encoder->possible_crtcs & (1 << i)))
5480 continue;
5481 if (!possible_crtc->enabled) {
5482 crtc = possible_crtc;
5483 break;
5484 }
5485 if (!supported_crtc)
5486 supported_crtc = possible_crtc;
5487 }
5488
5489 /*
5490 * If we didn't find an unused CRTC, don't use any.
5491 */
5492 if (!crtc) {
5493 return NULL;
5494 }
5495
5496 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005497 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07005498 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005499
5500 intel_crtc = to_intel_crtc(crtc);
5501 *dpms_mode = intel_crtc->dpms_mode;
5502
5503 if (!crtc->enabled) {
5504 if (!mode)
5505 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05005506 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005507 } else {
5508 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5509 crtc_funcs = crtc->helper_private;
5510 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5511 }
5512
5513 /* Add this connector to the crtc */
5514 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5515 encoder_funcs->commit(encoder);
5516 }
5517 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005518 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005519
5520 return crtc;
5521}
5522
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005523void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5524 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005525{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005526 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005527 struct drm_device *dev = encoder->dev;
5528 struct drm_crtc *crtc = encoder->crtc;
5529 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5530 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5531
Eric Anholt21d40d32010-03-25 11:11:14 -07005532 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005533 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005534 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07005535 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005536 crtc->enabled = drm_helper_crtc_in_use(crtc);
5537 drm_helper_disable_unused_functions(dev);
5538 }
5539
Eric Anholtc751ce42010-03-25 11:48:48 -07005540 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08005541 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5542 if (encoder->crtc == crtc)
5543 encoder_funcs->dpms(encoder, dpms_mode);
5544 crtc_funcs->dpms(crtc, dpms_mode);
5545 }
5546}
5547
5548/* Returns the clock of the currently programmed mode of the given pipe. */
5549static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5550{
5551 struct drm_i915_private *dev_priv = dev->dev_private;
5552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5553 int pipe = intel_crtc->pipe;
5554 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
5555 u32 fp;
5556 intel_clock_t clock;
5557
5558 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5559 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
5560 else
5561 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
5562
5563 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005564 if (IS_PINEVIEW(dev)) {
5565 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5566 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005567 } else {
5568 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5569 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5570 }
5571
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005572 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005573 if (IS_PINEVIEW(dev))
5574 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5575 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005576 else
5577 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005578 DPLL_FPA01_P1_POST_DIV_SHIFT);
5579
5580 switch (dpll & DPLL_MODE_MASK) {
5581 case DPLLB_MODE_DAC_SERIAL:
5582 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5583 5 : 10;
5584 break;
5585 case DPLLB_MODE_LVDS:
5586 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5587 7 : 14;
5588 break;
5589 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005590 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005591 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5592 return 0;
5593 }
5594
5595 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005596 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005597 } else {
5598 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5599
5600 if (is_lvds) {
5601 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5602 DPLL_FPA01_P1_POST_DIV_SHIFT);
5603 clock.p2 = 14;
5604
5605 if ((dpll & PLL_REF_INPUT_MASK) ==
5606 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5607 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005608 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005609 } else
Shaohua Li21778322009-02-23 15:19:16 +08005610 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005611 } else {
5612 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5613 clock.p1 = 2;
5614 else {
5615 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5616 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5617 }
5618 if (dpll & PLL_P2_DIVIDE_BY_4)
5619 clock.p2 = 4;
5620 else
5621 clock.p2 = 2;
5622
Shaohua Li21778322009-02-23 15:19:16 +08005623 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005624 }
5625 }
5626
5627 /* XXX: It would be nice to validate the clocks, but we can't reuse
5628 * i830PllIsValid() because it relies on the xf86_config connector
5629 * configuration being accurate, which it isn't necessarily.
5630 */
5631
5632 return clock.dot;
5633}
5634
5635/** Returns the currently programmed mode of the given pipe. */
5636struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5637 struct drm_crtc *crtc)
5638{
5639 struct drm_i915_private *dev_priv = dev->dev_private;
5640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5641 int pipe = intel_crtc->pipe;
5642 struct drm_display_mode *mode;
5643 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
5644 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
5645 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
5646 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
5647
5648 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5649 if (!mode)
5650 return NULL;
5651
5652 mode->clock = intel_crtc_clock_get(dev, crtc);
5653 mode->hdisplay = (htot & 0xffff) + 1;
5654 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5655 mode->hsync_start = (hsync & 0xffff) + 1;
5656 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5657 mode->vdisplay = (vtot & 0xffff) + 1;
5658 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5659 mode->vsync_start = (vsync & 0xffff) + 1;
5660 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5661
5662 drm_mode_set_name(mode);
5663 drm_mode_set_crtcinfo(mode, 0);
5664
5665 return mode;
5666}
5667
Jesse Barnes652c3932009-08-17 13:31:43 -07005668#define GPU_IDLE_TIMEOUT 500 /* ms */
5669
5670/* When this timer fires, we've been idle for awhile */
5671static void intel_gpu_idle_timer(unsigned long arg)
5672{
5673 struct drm_device *dev = (struct drm_device *)arg;
5674 drm_i915_private_t *dev_priv = dev->dev_private;
5675
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005676 if (!list_empty(&dev_priv->mm.active_list)) {
5677 /* Still processing requests, so just re-arm the timer. */
5678 mod_timer(&dev_priv->idle_timer, jiffies +
5679 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5680 return;
5681 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005682
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005683 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005684 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005685}
5686
Jesse Barnes652c3932009-08-17 13:31:43 -07005687#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5688
5689static void intel_crtc_idle_timer(unsigned long arg)
5690{
5691 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5692 struct drm_crtc *crtc = &intel_crtc->base;
5693 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005694 struct intel_framebuffer *intel_fb;
5695
5696 intel_fb = to_intel_framebuffer(crtc->fb);
5697 if (intel_fb && intel_fb->obj->active) {
5698 /* The framebuffer is still being accessed by the GPU. */
5699 mod_timer(&intel_crtc->idle_timer, jiffies +
5700 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5701 return;
5702 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005703
Jesse Barnes652c3932009-08-17 13:31:43 -07005704 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005705 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005706}
5707
Daniel Vetter3dec0092010-08-20 21:40:52 +02005708static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005709{
5710 struct drm_device *dev = crtc->dev;
5711 drm_i915_private_t *dev_priv = dev->dev_private;
5712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5713 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005714 int dpll_reg = DPLL(pipe);
5715 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005716
Eric Anholtbad720f2009-10-22 16:11:14 -07005717 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005718 return;
5719
5720 if (!dev_priv->lvds_downclock_avail)
5721 return;
5722
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005723 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005724 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005725 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005726
5727 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005728 I915_WRITE(PP_CONTROL,
5729 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005730
5731 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5732 I915_WRITE(dpll_reg, dpll);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005733 POSTING_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005734 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005735
Jesse Barnes652c3932009-08-17 13:31:43 -07005736 dpll = I915_READ(dpll_reg);
5737 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005738 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005739
5740 /* ...and lock them again */
5741 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5742 }
5743
5744 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005745 mod_timer(&intel_crtc->idle_timer, jiffies +
5746 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005747}
5748
5749static void intel_decrease_pllclock(struct drm_crtc *crtc)
5750{
5751 struct drm_device *dev = crtc->dev;
5752 drm_i915_private_t *dev_priv = dev->dev_private;
5753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5754 int pipe = intel_crtc->pipe;
5755 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5756 int dpll = I915_READ(dpll_reg);
5757
Eric Anholtbad720f2009-10-22 16:11:14 -07005758 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005759 return;
5760
5761 if (!dev_priv->lvds_downclock_avail)
5762 return;
5763
5764 /*
5765 * Since this is called by a timer, we should never get here in
5766 * the manual case.
5767 */
5768 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005769 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005770
5771 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07005772 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5773 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005774
5775 dpll |= DISPLAY_RATE_SELECT_FPA1;
5776 I915_WRITE(dpll_reg, dpll);
5777 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005778 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005779 dpll = I915_READ(dpll_reg);
5780 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005781 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005782
5783 /* ...and lock them again */
5784 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5785 }
5786
5787}
5788
5789/**
5790 * intel_idle_update - adjust clocks for idleness
5791 * @work: work struct
5792 *
5793 * Either the GPU or display (or both) went idle. Check the busy status
5794 * here and adjust the CRTC and GPU clocks as necessary.
5795 */
5796static void intel_idle_update(struct work_struct *work)
5797{
5798 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5799 idle_work);
5800 struct drm_device *dev = dev_priv->dev;
5801 struct drm_crtc *crtc;
5802 struct intel_crtc *intel_crtc;
5803
5804 if (!i915_powersave)
5805 return;
5806
5807 mutex_lock(&dev->struct_mutex);
5808
Jesse Barnes7648fa92010-05-20 14:28:11 -07005809 i915_update_gfx_val(dev_priv);
5810
Jesse Barnes652c3932009-08-17 13:31:43 -07005811 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5812 /* Skip inactive CRTCs */
5813 if (!crtc->fb)
5814 continue;
5815
5816 intel_crtc = to_intel_crtc(crtc);
5817 if (!intel_crtc->busy)
5818 intel_decrease_pllclock(crtc);
5819 }
5820
Li Peng45ac22c2010-06-12 23:38:35 +08005821
Jesse Barnes652c3932009-08-17 13:31:43 -07005822 mutex_unlock(&dev->struct_mutex);
5823}
5824
5825/**
5826 * intel_mark_busy - mark the GPU and possibly the display busy
5827 * @dev: drm device
5828 * @obj: object we're operating on
5829 *
5830 * Callers can use this function to indicate that the GPU is busy processing
5831 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5832 * buffer), we'll also mark the display as busy, so we know to increase its
5833 * clock frequency.
5834 */
Chris Wilson05394f32010-11-08 19:18:58 +00005835void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07005836{
5837 drm_i915_private_t *dev_priv = dev->dev_private;
5838 struct drm_crtc *crtc = NULL;
5839 struct intel_framebuffer *intel_fb;
5840 struct intel_crtc *intel_crtc;
5841
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08005842 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5843 return;
5844
Alexander Lam18b21902011-01-03 13:28:56 -05005845 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00005846 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05005847 else
Chris Wilson28cf7982009-11-30 01:08:56 +00005848 mod_timer(&dev_priv->idle_timer, jiffies +
5849 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005850
5851 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5852 if (!crtc->fb)
5853 continue;
5854
5855 intel_crtc = to_intel_crtc(crtc);
5856 intel_fb = to_intel_framebuffer(crtc->fb);
5857 if (intel_fb->obj == obj) {
5858 if (!intel_crtc->busy) {
5859 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005860 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005861 intel_crtc->busy = true;
5862 } else {
5863 /* Busy -> busy, put off timer */
5864 mod_timer(&intel_crtc->idle_timer, jiffies +
5865 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5866 }
5867 }
5868 }
5869}
5870
Jesse Barnes79e53942008-11-07 14:24:08 -08005871static void intel_crtc_destroy(struct drm_crtc *crtc)
5872{
5873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005874 struct drm_device *dev = crtc->dev;
5875 struct intel_unpin_work *work;
5876 unsigned long flags;
5877
5878 spin_lock_irqsave(&dev->event_lock, flags);
5879 work = intel_crtc->unpin_work;
5880 intel_crtc->unpin_work = NULL;
5881 spin_unlock_irqrestore(&dev->event_lock, flags);
5882
5883 if (work) {
5884 cancel_work_sync(&work->work);
5885 kfree(work);
5886 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005887
5888 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005889
Jesse Barnes79e53942008-11-07 14:24:08 -08005890 kfree(intel_crtc);
5891}
5892
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005893static void intel_unpin_work_fn(struct work_struct *__work)
5894{
5895 struct intel_unpin_work *work =
5896 container_of(__work, struct intel_unpin_work, work);
5897
5898 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005899 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00005900 drm_gem_object_unreference(&work->pending_flip_obj->base);
5901 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005902
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005903 mutex_unlock(&work->dev->struct_mutex);
5904 kfree(work);
5905}
5906
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005907static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01005908 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005909{
5910 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5912 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00005913 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005914 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005915 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005916 unsigned long flags;
5917
5918 /* Ignore early vblank irqs */
5919 if (intel_crtc == NULL)
5920 return;
5921
Mario Kleiner49b14a52010-12-09 07:00:07 +01005922 do_gettimeofday(&tnow);
5923
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005924 spin_lock_irqsave(&dev->event_lock, flags);
5925 work = intel_crtc->unpin_work;
5926 if (work == NULL || !work->pending) {
5927 spin_unlock_irqrestore(&dev->event_lock, flags);
5928 return;
5929 }
5930
5931 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005932
5933 if (work->event) {
5934 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005935 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005936
5937 /* Called before vblank count and timestamps have
5938 * been updated for the vblank interval of flip
5939 * completion? Need to increment vblank count and
5940 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01005941 * to account for this. We assume this happened if we
5942 * get called over 0.9 frame durations after the last
5943 * timestamped vblank.
5944 *
5945 * This calculation can not be used with vrefresh rates
5946 * below 5Hz (10Hz to be on the safe side) without
5947 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005948 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01005949 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5950 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005951 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005952 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5953 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005954 }
5955
Mario Kleiner49b14a52010-12-09 07:00:07 +01005956 e->event.tv_sec = tvbl.tv_sec;
5957 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005958
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005959 list_add_tail(&e->base.link,
5960 &e->base.file_priv->event_list);
5961 wake_up_interruptible(&e->base.file_priv->event_wait);
5962 }
5963
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005964 drm_vblank_put(dev, intel_crtc->pipe);
5965
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005966 spin_unlock_irqrestore(&dev->event_lock, flags);
5967
Chris Wilson05394f32010-11-08 19:18:58 +00005968 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00005969
Chris Wilsone59f2ba2010-10-07 17:28:15 +01005970 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00005971 &obj->pending_flip.counter);
5972 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005973 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005974
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005975 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005976
5977 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005978}
5979
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005980void intel_finish_page_flip(struct drm_device *dev, int pipe)
5981{
5982 drm_i915_private_t *dev_priv = dev->dev_private;
5983 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5984
Mario Kleiner49b14a52010-12-09 07:00:07 +01005985 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005986}
5987
5988void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5989{
5990 drm_i915_private_t *dev_priv = dev->dev_private;
5991 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5992
Mario Kleiner49b14a52010-12-09 07:00:07 +01005993 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005994}
5995
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005996void intel_prepare_page_flip(struct drm_device *dev, int plane)
5997{
5998 drm_i915_private_t *dev_priv = dev->dev_private;
5999 struct intel_crtc *intel_crtc =
6000 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6001 unsigned long flags;
6002
6003 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006004 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006005 if ((++intel_crtc->unpin_work->pending) > 1)
6006 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006007 } else {
6008 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6009 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006010 spin_unlock_irqrestore(&dev->event_lock, flags);
6011}
6012
6013static int intel_crtc_page_flip(struct drm_crtc *crtc,
6014 struct drm_framebuffer *fb,
6015 struct drm_pending_vblank_event *event)
6016{
6017 struct drm_device *dev = crtc->dev;
6018 struct drm_i915_private *dev_priv = dev->dev_private;
6019 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006020 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6022 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006023 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01006024 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01006025 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01006026 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006027
6028 work = kzalloc(sizeof *work, GFP_KERNEL);
6029 if (work == NULL)
6030 return -ENOMEM;
6031
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006032 work->event = event;
6033 work->dev = crtc->dev;
6034 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006035 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006036 INIT_WORK(&work->work, intel_unpin_work_fn);
6037
6038 /* We borrow the event spin lock for protecting unpin_work */
6039 spin_lock_irqsave(&dev->event_lock, flags);
6040 if (intel_crtc->unpin_work) {
6041 spin_unlock_irqrestore(&dev->event_lock, flags);
6042 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01006043
6044 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006045 return -EBUSY;
6046 }
6047 intel_crtc->unpin_work = work;
6048 spin_unlock_irqrestore(&dev->event_lock, flags);
6049
6050 intel_fb = to_intel_framebuffer(fb);
6051 obj = intel_fb->obj;
6052
Chris Wilson468f0b42010-05-27 13:18:13 +01006053 mutex_lock(&dev->struct_mutex);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00006054 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
Chris Wilson96b099f2010-06-07 14:03:04 +01006055 if (ret)
6056 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006057
Jesse Barnes75dfca82010-02-10 15:09:44 -08006058 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006059 drm_gem_object_reference(&work->old_fb_obj->base);
6060 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006061
6062 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006063
6064 ret = drm_vblank_get(dev, intel_crtc->pipe);
6065 if (ret)
6066 goto cleanup_objs;
6067
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006068 if (IS_GEN3(dev) || IS_GEN2(dev)) {
6069 u32 flip_mask;
6070
6071 /* Can't queue multiple flips, so wait for the previous
6072 * one to finish before executing the next.
6073 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006074 ret = BEGIN_LP_RING(2);
6075 if (ret)
6076 goto cleanup_objs;
6077
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006078 if (intel_crtc->plane)
6079 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6080 else
6081 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6082 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6083 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02006084 ADVANCE_LP_RING();
6085 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07006086
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006087 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006088
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006089 work->enable_stall_check = true;
6090
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006091 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01006092 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006093
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006094 ret = BEGIN_LP_RING(4);
6095 if (ret)
6096 goto cleanup_objs;
6097
6098 /* Block clients from rendering to the new back buffer until
6099 * the flip occurs and the object is no longer visible.
6100 */
Chris Wilson05394f32010-11-08 19:18:58 +00006101 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006102
6103 switch (INTEL_INFO(dev)->gen) {
Chris Wilson52e68632010-08-08 10:15:59 +01006104 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006105 OUT_RING(MI_DISPLAY_FLIP |
6106 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6107 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006108 OUT_RING(obj->gtt_offset + offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006109 OUT_RING(MI_NOOP);
6110 break;
6111
6112 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006113 OUT_RING(MI_DISPLAY_FLIP_I915 |
6114 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6115 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006116 OUT_RING(obj->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006117 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01006118 break;
6119
6120 case 4:
6121 case 5:
6122 /* i965+ uses the linear or tiled offsets from the
6123 * Display Registers (which do not change across a page-flip)
6124 * so we need only reprogram the base address.
6125 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02006126 OUT_RING(MI_DISPLAY_FLIP |
6127 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6128 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006129 OUT_RING(obj->gtt_offset | obj->tiling_mode);
Chris Wilson52e68632010-08-08 10:15:59 +01006130
6131 /* XXX Enabling the panel-fitter across page-flip is so far
6132 * untested on non-native modes, so ignore it for now.
6133 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6134 */
6135 pf = 0;
6136 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
6137 OUT_RING(pf | pipesrc);
6138 break;
6139
6140 case 6:
6141 OUT_RING(MI_DISPLAY_FLIP |
6142 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilson05394f32010-11-08 19:18:58 +00006143 OUT_RING(fb->pitch | obj->tiling_mode);
6144 OUT_RING(obj->gtt_offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006145
6146 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6147 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
6148 OUT_RING(pf | pipesrc);
6149 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006150 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006151 ADVANCE_LP_RING();
6152
6153 mutex_unlock(&dev->struct_mutex);
6154
Jesse Barnese5510fa2010-07-01 16:48:37 -07006155 trace_i915_flip_request(intel_crtc->plane, obj);
6156
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006157 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006158
6159cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006160 drm_gem_object_unreference(&work->old_fb_obj->base);
6161 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006162cleanup_work:
6163 mutex_unlock(&dev->struct_mutex);
6164
6165 spin_lock_irqsave(&dev->event_lock, flags);
6166 intel_crtc->unpin_work = NULL;
6167 spin_unlock_irqrestore(&dev->event_lock, flags);
6168
6169 kfree(work);
6170
6171 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006172}
6173
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006174static void intel_crtc_reset(struct drm_crtc *crtc)
6175{
6176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6177
6178 /* Reset flags back to the 'unknown' status so that they
6179 * will be correctly set on the initial modeset.
6180 */
6181 intel_crtc->cursor_addr = 0;
6182 intel_crtc->dpms_mode = -1;
6183 intel_crtc->active = true; /* force the pipe off on setup_init_config */
6184}
6185
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006186static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006187 .dpms = intel_crtc_dpms,
6188 .mode_fixup = intel_crtc_mode_fixup,
6189 .mode_set = intel_crtc_mode_set,
6190 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07006191 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10006192 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01006193 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08006194};
6195
6196static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006197 .reset = intel_crtc_reset,
Jesse Barnes79e53942008-11-07 14:24:08 -08006198 .cursor_set = intel_crtc_cursor_set,
6199 .cursor_move = intel_crtc_cursor_move,
6200 .gamma_set = intel_crtc_gamma_set,
6201 .set_config = drm_crtc_helper_set_config,
6202 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006203 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08006204};
6205
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006206static void intel_sanitize_modesetting(struct drm_device *dev,
6207 int pipe, int plane)
6208{
6209 struct drm_i915_private *dev_priv = dev->dev_private;
6210 u32 reg, val;
6211
6212 if (HAS_PCH_SPLIT(dev))
6213 return;
6214
6215 /* Who knows what state these registers were left in by the BIOS or
6216 * grub?
6217 *
6218 * If we leave the registers in a conflicting state (e.g. with the
6219 * display plane reading from the other pipe than the one we intend
6220 * to use) then when we attempt to teardown the active mode, we will
6221 * not disable the pipes and planes in the correct order -- leaving
6222 * a plane reading from a disabled pipe and possibly leading to
6223 * undefined behaviour.
6224 */
6225
6226 reg = DSPCNTR(plane);
6227 val = I915_READ(reg);
6228
6229 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6230 return;
6231 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6232 return;
6233
6234 /* This display plane is active and attached to the other CPU pipe. */
6235 pipe = !pipe;
6236
6237 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006238 intel_disable_plane(dev_priv, plane, pipe);
6239 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006240}
Jesse Barnes79e53942008-11-07 14:24:08 -08006241
Hannes Ederb358d0a2008-12-18 21:18:47 +01006242static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006243{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006244 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006245 struct intel_crtc *intel_crtc;
6246 int i;
6247
6248 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6249 if (intel_crtc == NULL)
6250 return;
6251
6252 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6253
6254 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006255 for (i = 0; i < 256; i++) {
6256 intel_crtc->lut_r[i] = i;
6257 intel_crtc->lut_g[i] = i;
6258 intel_crtc->lut_b[i] = i;
6259 }
6260
Jesse Barnes80824002009-09-10 15:28:06 -07006261 /* Swap pipes & planes for FBC on pre-965 */
6262 intel_crtc->pipe = pipe;
6263 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006264 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006265 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006266 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006267 }
6268
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006269 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6270 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6271 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6272 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6273
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006274 intel_crtc_reset(&intel_crtc->base);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006275
6276 if (HAS_PCH_SPLIT(dev)) {
6277 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6278 intel_helper_funcs.commit = ironlake_crtc_commit;
6279 } else {
6280 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6281 intel_helper_funcs.commit = i9xx_crtc_commit;
6282 }
6283
Jesse Barnes79e53942008-11-07 14:24:08 -08006284 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6285
Jesse Barnes652c3932009-08-17 13:31:43 -07006286 intel_crtc->busy = false;
6287
6288 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6289 (unsigned long)intel_crtc);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006290
6291 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
Jesse Barnes79e53942008-11-07 14:24:08 -08006292}
6293
Carl Worth08d7b3d2009-04-29 14:43:54 -07006294int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006295 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006296{
6297 drm_i915_private_t *dev_priv = dev->dev_private;
6298 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006299 struct drm_mode_object *drmmode_obj;
6300 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006301
6302 if (!dev_priv) {
6303 DRM_ERROR("called with no initialization\n");
6304 return -EINVAL;
6305 }
6306
Daniel Vetterc05422d2009-08-11 16:05:30 +02006307 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6308 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006309
Daniel Vetterc05422d2009-08-11 16:05:30 +02006310 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006311 DRM_ERROR("no such CRTC id\n");
6312 return -EINVAL;
6313 }
6314
Daniel Vetterc05422d2009-08-11 16:05:30 +02006315 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6316 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006317
Daniel Vetterc05422d2009-08-11 16:05:30 +02006318 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006319}
6320
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006321static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006322{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006323 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006324 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006325 int entry = 0;
6326
Chris Wilson4ef69c72010-09-09 15:14:28 +01006327 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6328 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006329 index_mask |= (1 << entry);
6330 entry++;
6331 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006332
Jesse Barnes79e53942008-11-07 14:24:08 -08006333 return index_mask;
6334}
6335
Chris Wilson4d302442010-12-14 19:21:29 +00006336static bool has_edp_a(struct drm_device *dev)
6337{
6338 struct drm_i915_private *dev_priv = dev->dev_private;
6339
6340 if (!IS_MOBILE(dev))
6341 return false;
6342
6343 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6344 return false;
6345
6346 if (IS_GEN5(dev) &&
6347 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6348 return false;
6349
6350 return true;
6351}
6352
Jesse Barnes79e53942008-11-07 14:24:08 -08006353static void intel_setup_outputs(struct drm_device *dev)
6354{
Eric Anholt725e30a2009-01-22 13:01:02 -08006355 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006356 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006357 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006358 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006359
Zhenyu Wang541998a2009-06-05 15:38:44 +08006360 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006361 has_lvds = intel_lvds_init(dev);
6362 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6363 /* disable the panel fitter on everything but LVDS */
6364 I915_WRITE(PFIT_CONTROL, 0);
6365 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006366
Eric Anholtbad720f2009-10-22 16:11:14 -07006367 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006368 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006369
Chris Wilson4d302442010-12-14 19:21:29 +00006370 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006371 intel_dp_init(dev, DP_A);
6372
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006373 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6374 intel_dp_init(dev, PCH_DP_D);
6375 }
6376
6377 intel_crt_init(dev);
6378
6379 if (HAS_PCH_SPLIT(dev)) {
6380 int found;
6381
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006382 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006383 /* PCH SDVOB multiplex with HDMIB */
6384 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006385 if (!found)
6386 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006387 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6388 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006389 }
6390
6391 if (I915_READ(HDMIC) & PORT_DETECTED)
6392 intel_hdmi_init(dev, HDMIC);
6393
6394 if (I915_READ(HDMID) & PORT_DETECTED)
6395 intel_hdmi_init(dev, HDMID);
6396
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006397 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6398 intel_dp_init(dev, PCH_DP_C);
6399
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006400 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006401 intel_dp_init(dev, PCH_DP_D);
6402
Zhenyu Wang103a1962009-11-27 11:44:36 +08006403 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006404 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006405
Eric Anholt725e30a2009-01-22 13:01:02 -08006406 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006407 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006408 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006409 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6410 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006411 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006412 }
Ma Ling27185ae2009-08-24 13:50:23 +08006413
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006414 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6415 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006416 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006417 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006418 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006419
6420 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006421
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006422 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6423 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006424 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006425 }
Ma Ling27185ae2009-08-24 13:50:23 +08006426
6427 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6428
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006429 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6430 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006431 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006432 }
6433 if (SUPPORTS_INTEGRATED_DP(dev)) {
6434 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006435 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006436 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006437 }
Ma Ling27185ae2009-08-24 13:50:23 +08006438
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006439 if (SUPPORTS_INTEGRATED_DP(dev) &&
6440 (I915_READ(DP_D) & DP_DETECTED)) {
6441 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006442 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006443 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006444 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006445 intel_dvo_init(dev);
6446
Zhenyu Wang103a1962009-11-27 11:44:36 +08006447 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006448 intel_tv_init(dev);
6449
Chris Wilson4ef69c72010-09-09 15:14:28 +01006450 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6451 encoder->base.possible_crtcs = encoder->crtc_mask;
6452 encoder->base.possible_clones =
6453 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006454 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006455
6456 intel_panel_setup_backlight(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006457}
6458
6459static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6460{
6461 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006462
6463 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006464 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006465
6466 kfree(intel_fb);
6467}
6468
6469static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006470 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006471 unsigned int *handle)
6472{
6473 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006474 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006475
Chris Wilson05394f32010-11-08 19:18:58 +00006476 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006477}
6478
6479static const struct drm_framebuffer_funcs intel_fb_funcs = {
6480 .destroy = intel_user_framebuffer_destroy,
6481 .create_handle = intel_user_framebuffer_create_handle,
6482};
6483
Dave Airlie38651672010-03-30 05:34:13 +00006484int intel_framebuffer_init(struct drm_device *dev,
6485 struct intel_framebuffer *intel_fb,
6486 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006487 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006488{
Jesse Barnes79e53942008-11-07 14:24:08 -08006489 int ret;
6490
Chris Wilson05394f32010-11-08 19:18:58 +00006491 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006492 return -EINVAL;
6493
6494 if (mode_cmd->pitch & 63)
6495 return -EINVAL;
6496
6497 switch (mode_cmd->bpp) {
6498 case 8:
6499 case 16:
6500 case 24:
6501 case 32:
6502 break;
6503 default:
6504 return -EINVAL;
6505 }
6506
Jesse Barnes79e53942008-11-07 14:24:08 -08006507 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6508 if (ret) {
6509 DRM_ERROR("framebuffer init failed %d\n", ret);
6510 return ret;
6511 }
6512
6513 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006514 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006515 return 0;
6516}
6517
Jesse Barnes79e53942008-11-07 14:24:08 -08006518static struct drm_framebuffer *
6519intel_user_framebuffer_create(struct drm_device *dev,
6520 struct drm_file *filp,
6521 struct drm_mode_fb_cmd *mode_cmd)
6522{
Chris Wilson05394f32010-11-08 19:18:58 +00006523 struct drm_i915_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00006524 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006525 int ret;
6526
Chris Wilson05394f32010-11-08 19:18:58 +00006527 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Jesse Barnes79e53942008-11-07 14:24:08 -08006528 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006529 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006530
Dave Airlie38651672010-03-30 05:34:13 +00006531 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6532 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006533 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00006534
Chris Wilson05394f32010-11-08 19:18:58 +00006535 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006536 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00006537 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie38651672010-03-30 05:34:13 +00006538 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006539 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08006540 }
6541
Dave Airlie38651672010-03-30 05:34:13 +00006542 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006543}
6544
Jesse Barnes79e53942008-11-07 14:24:08 -08006545static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006546 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006547 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006548};
6549
Chris Wilson05394f32010-11-08 19:18:58 +00006550static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006551intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00006552{
Chris Wilson05394f32010-11-08 19:18:58 +00006553 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006554 int ret;
6555
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006556 ctx = i915_gem_alloc_object(dev, 4096);
6557 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00006558 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6559 return NULL;
6560 }
6561
6562 mutex_lock(&dev->struct_mutex);
Daniel Vetter75e9e912010-11-04 17:11:09 +01006563 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006564 if (ret) {
6565 DRM_ERROR("failed to pin power context: %d\n", ret);
6566 goto err_unref;
6567 }
6568
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006569 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006570 if (ret) {
6571 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6572 goto err_unpin;
6573 }
6574 mutex_unlock(&dev->struct_mutex);
6575
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006576 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006577
6578err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006579 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006580err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00006581 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006582 mutex_unlock(&dev->struct_mutex);
6583 return NULL;
6584}
6585
Jesse Barnes7648fa92010-05-20 14:28:11 -07006586bool ironlake_set_drps(struct drm_device *dev, u8 val)
6587{
6588 struct drm_i915_private *dev_priv = dev->dev_private;
6589 u16 rgvswctl;
6590
6591 rgvswctl = I915_READ16(MEMSWCTL);
6592 if (rgvswctl & MEMCTL_CMD_STS) {
6593 DRM_DEBUG("gpu busy, RCS change rejected\n");
6594 return false; /* still busy with another command */
6595 }
6596
6597 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6598 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6599 I915_WRITE16(MEMSWCTL, rgvswctl);
6600 POSTING_READ16(MEMSWCTL);
6601
6602 rgvswctl |= MEMCTL_CMD_STS;
6603 I915_WRITE16(MEMSWCTL, rgvswctl);
6604
6605 return true;
6606}
6607
Jesse Barnesf97108d2010-01-29 11:27:07 -08006608void ironlake_enable_drps(struct drm_device *dev)
6609{
6610 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006611 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006612 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006613
Jesse Barnesea056c12010-09-10 10:02:13 -07006614 /* Enable temp reporting */
6615 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6616 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6617
Jesse Barnesf97108d2010-01-29 11:27:07 -08006618 /* 100ms RC evaluation intervals */
6619 I915_WRITE(RCUPEI, 100000);
6620 I915_WRITE(RCDNEI, 100000);
6621
6622 /* Set max/min thresholds to 90ms and 80ms respectively */
6623 I915_WRITE(RCBMAXAVG, 90000);
6624 I915_WRITE(RCBMINAVG, 80000);
6625
6626 I915_WRITE(MEMIHYST, 1);
6627
6628 /* Set up min, max, and cur for interrupt handling */
6629 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6630 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6631 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6632 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006633
Jesse Barnesf97108d2010-01-29 11:27:07 -08006634 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6635 PXVFREQ_PX_SHIFT;
6636
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006637 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006638 dev_priv->fstart = fstart;
6639
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006640 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006641 dev_priv->min_delay = fmin;
6642 dev_priv->cur_delay = fstart;
6643
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006644 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6645 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006646
Jesse Barnesf97108d2010-01-29 11:27:07 -08006647 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6648
6649 /*
6650 * Interrupts will be enabled in ironlake_irq_postinstall
6651 */
6652
6653 I915_WRITE(VIDSTART, vstart);
6654 POSTING_READ(VIDSTART);
6655
6656 rgvmodectl |= MEMMODE_SWMODE_EN;
6657 I915_WRITE(MEMMODECTL, rgvmodectl);
6658
Chris Wilson481b6af2010-08-23 17:43:35 +01006659 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01006660 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08006661 msleep(1);
6662
Jesse Barnes7648fa92010-05-20 14:28:11 -07006663 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006664
Jesse Barnes7648fa92010-05-20 14:28:11 -07006665 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6666 I915_READ(0x112e0);
6667 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6668 dev_priv->last_count2 = I915_READ(0x112f4);
6669 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006670}
6671
6672void ironlake_disable_drps(struct drm_device *dev)
6673{
6674 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006675 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006676
6677 /* Ack interrupts, disable EFC interrupt */
6678 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6679 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6680 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6681 I915_WRITE(DEIIR, DE_PCU_EVENT);
6682 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6683
6684 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006685 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006686 msleep(1);
6687 rgvswctl |= MEMCTL_CMD_STS;
6688 I915_WRITE(MEMSWCTL, rgvswctl);
6689 msleep(1);
6690
6691}
6692
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006693void gen6_set_rps(struct drm_device *dev, u8 val)
6694{
6695 struct drm_i915_private *dev_priv = dev->dev_private;
6696 u32 swreq;
6697
6698 swreq = (val & 0x3ff) << 25;
6699 I915_WRITE(GEN6_RPNSWREQ, swreq);
6700}
6701
6702void gen6_disable_rps(struct drm_device *dev)
6703{
6704 struct drm_i915_private *dev_priv = dev->dev_private;
6705
6706 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6707 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6708 I915_WRITE(GEN6_PMIER, 0);
6709 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6710}
6711
Jesse Barnes7648fa92010-05-20 14:28:11 -07006712static unsigned long intel_pxfreq(u32 vidfreq)
6713{
6714 unsigned long freq;
6715 int div = (vidfreq & 0x3f0000) >> 16;
6716 int post = (vidfreq & 0x3000) >> 12;
6717 int pre = (vidfreq & 0x7);
6718
6719 if (!pre)
6720 return 0;
6721
6722 freq = ((div * 133333) / ((1<<post) * pre));
6723
6724 return freq;
6725}
6726
6727void intel_init_emon(struct drm_device *dev)
6728{
6729 struct drm_i915_private *dev_priv = dev->dev_private;
6730 u32 lcfuse;
6731 u8 pxw[16];
6732 int i;
6733
6734 /* Disable to program */
6735 I915_WRITE(ECR, 0);
6736 POSTING_READ(ECR);
6737
6738 /* Program energy weights for various events */
6739 I915_WRITE(SDEW, 0x15040d00);
6740 I915_WRITE(CSIEW0, 0x007f0000);
6741 I915_WRITE(CSIEW1, 0x1e220004);
6742 I915_WRITE(CSIEW2, 0x04000004);
6743
6744 for (i = 0; i < 5; i++)
6745 I915_WRITE(PEW + (i * 4), 0);
6746 for (i = 0; i < 3; i++)
6747 I915_WRITE(DEW + (i * 4), 0);
6748
6749 /* Program P-state weights to account for frequency power adjustment */
6750 for (i = 0; i < 16; i++) {
6751 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6752 unsigned long freq = intel_pxfreq(pxvidfreq);
6753 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6754 PXVFREQ_PX_SHIFT;
6755 unsigned long val;
6756
6757 val = vid * vid;
6758 val *= (freq / 1000);
6759 val *= 255;
6760 val /= (127*127*900);
6761 if (val > 0xff)
6762 DRM_ERROR("bad pxval: %ld\n", val);
6763 pxw[i] = val;
6764 }
6765 /* Render standby states get 0 weight */
6766 pxw[14] = 0;
6767 pxw[15] = 0;
6768
6769 for (i = 0; i < 4; i++) {
6770 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6771 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6772 I915_WRITE(PXW + (i * 4), val);
6773 }
6774
6775 /* Adjust magic regs to magic values (more experimental results) */
6776 I915_WRITE(OGW0, 0);
6777 I915_WRITE(OGW1, 0);
6778 I915_WRITE(EG0, 0x00007f00);
6779 I915_WRITE(EG1, 0x0000000e);
6780 I915_WRITE(EG2, 0x000e0000);
6781 I915_WRITE(EG3, 0x68000300);
6782 I915_WRITE(EG4, 0x42000000);
6783 I915_WRITE(EG5, 0x00140031);
6784 I915_WRITE(EG6, 0);
6785 I915_WRITE(EG7, 0);
6786
6787 for (i = 0; i < 8; i++)
6788 I915_WRITE(PXWL + (i * 4), 0);
6789
6790 /* Enable PMON + select events */
6791 I915_WRITE(ECR, 0x80000019);
6792
6793 lcfuse = I915_READ(LCFUSE02);
6794
6795 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6796}
6797
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006798void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00006799{
Jesse Barnesa6044e22010-12-20 11:34:20 -08006800 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6801 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6802 u32 pcu_mbox;
6803 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00006804 int i;
6805
6806 /* Here begins a magic sequence of register writes to enable
6807 * auto-downclocking.
6808 *
6809 * Perhaps there might be some value in exposing these to
6810 * userspace...
6811 */
6812 I915_WRITE(GEN6_RC_STATE, 0);
6813 __gen6_force_wake_get(dev_priv);
6814
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006815 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00006816 I915_WRITE(GEN6_RC_CONTROL, 0);
6817
6818 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6819 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6820 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6821 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6822 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6823
6824 for (i = 0; i < I915_NUM_RINGS; i++)
6825 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6826
6827 I915_WRITE(GEN6_RC_SLEEP, 0);
6828 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6829 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6830 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6831 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6832
6833 I915_WRITE(GEN6_RC_CONTROL,
6834 GEN6_RC_CTL_RC6p_ENABLE |
6835 GEN6_RC_CTL_RC6_ENABLE |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00006836 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00006837 GEN6_RC_CTL_HW_ENABLE);
6838
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006839 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00006840 GEN6_FREQUENCY(10) |
6841 GEN6_OFFSET(0) |
6842 GEN6_AGGRESSIVE_TURBO);
6843 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6844 GEN6_FREQUENCY(12));
6845
6846 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6847 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6848 18 << 24 |
6849 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006850 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
6851 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006852 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006853 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006854 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6855 I915_WRITE(GEN6_RP_CONTROL,
6856 GEN6_RP_MEDIA_TURBO |
6857 GEN6_RP_USE_NORMAL_FREQ |
6858 GEN6_RP_MEDIA_IS_GFX |
6859 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08006860 GEN6_RP_UP_BUSY_AVG |
6861 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00006862
6863 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6864 500))
6865 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6866
6867 I915_WRITE(GEN6_PCODE_DATA, 0);
6868 I915_WRITE(GEN6_PCODE_MAILBOX,
6869 GEN6_PCODE_READY |
6870 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6871 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6872 500))
6873 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6874
Jesse Barnesa6044e22010-12-20 11:34:20 -08006875 min_freq = (rp_state_cap & 0xff0000) >> 16;
6876 max_freq = rp_state_cap & 0xff;
6877 cur_freq = (gt_perf_status & 0xff00) >> 8;
6878
6879 /* Check for overclock support */
6880 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6881 500))
6882 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6883 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6884 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6885 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6886 500))
6887 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6888 if (pcu_mbox & (1<<31)) { /* OC supported */
6889 max_freq = pcu_mbox & 0xff;
6890 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6891 }
6892
6893 /* In units of 100MHz */
6894 dev_priv->max_delay = max_freq;
6895 dev_priv->min_delay = min_freq;
6896 dev_priv->cur_delay = cur_freq;
6897
Chris Wilson8fd26852010-12-08 18:40:43 +00006898 /* requires MSI enabled */
6899 I915_WRITE(GEN6_PMIER,
6900 GEN6_PM_MBOX_EVENT |
6901 GEN6_PM_THERMAL_EVENT |
6902 GEN6_PM_RP_DOWN_TIMEOUT |
6903 GEN6_PM_RP_UP_THRESHOLD |
6904 GEN6_PM_RP_DOWN_THRESHOLD |
6905 GEN6_PM_RP_UP_EI_EXPIRED |
6906 GEN6_PM_RP_DOWN_EI_EXPIRED);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006907 I915_WRITE(GEN6_PMIMR, 0);
6908 /* enable all PM interrupts */
6909 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00006910
6911 __gen6_force_wake_put(dev_priv);
6912}
6913
Chris Wilson0cdab212010-12-05 17:27:06 +00006914void intel_enable_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006915{
6916 struct drm_i915_private *dev_priv = dev->dev_private;
6917
6918 /*
6919 * Disable clock gating reported to work incorrectly according to the
6920 * specs, but enable as much else as we can.
6921 */
Eric Anholtbad720f2009-10-22 16:11:14 -07006922 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006923 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6924
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006925 if (IS_GEN5(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006926 /* Required for FBC */
Jesse Barnes1ffa3252011-01-17 13:35:57 -08006927 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
6928 DPFCRUNIT_CLOCK_GATE_DISABLE |
6929 DPFDUNIT_CLOCK_GATE_DISABLE;
Eric Anholt8956c8b2010-03-18 13:21:14 -07006930 /* Required for CxSR */
6931 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6932
6933 I915_WRITE(PCH_3DCGDIS0,
6934 MARIUNIT_CLOCK_GATE_DISABLE |
6935 SVSMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt06f37752010-12-14 10:06:46 -08006936 I915_WRITE(PCH_3DCGDIS1,
6937 VFMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt8956c8b2010-03-18 13:21:14 -07006938 }
6939
6940 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006941
6942 /*
Jesse Barnes382b0932010-10-07 16:01:25 -07006943 * On Ibex Peak and Cougar Point, we need to disable clock
6944 * gating for the panel power sequencer or it will fail to
6945 * start up when no ports are active.
6946 */
6947 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6948
6949 /*
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006950 * According to the spec the following bits should be set in
6951 * order to enable memory self-refresh
6952 * The bit 22/21 of 0x42004
6953 * The bit 5 of 0x42020
6954 * The bit 15 of 0x45000
6955 */
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006956 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006957 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6958 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6959 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
6960 I915_WRITE(ILK_DSPCLK_GATE,
6961 (I915_READ(ILK_DSPCLK_GATE) |
6962 ILK_DPARB_CLK_GATE));
6963 I915_WRITE(DISP_ARB_CTL,
6964 (I915_READ(DISP_ARB_CTL) |
6965 DISP_FBC_WM_DIS));
Yuanhan Liu13982612010-12-15 15:42:31 +08006966 I915_WRITE(WM3_LP_ILK, 0);
6967 I915_WRITE(WM2_LP_ILK, 0);
6968 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006969 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08006970 /*
6971 * Based on the document from hardware guys the following bits
6972 * should be set unconditionally in order to enable FBC.
6973 * The bit 22 of 0x42000
6974 * The bit 22 of 0x42004
6975 * The bit 7,8,9 of 0x42020.
6976 */
6977 if (IS_IRONLAKE_M(dev)) {
6978 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6979 I915_READ(ILK_DISPLAY_CHICKEN1) |
6980 ILK_FBCQ_DIS);
6981 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6982 I915_READ(ILK_DISPLAY_CHICKEN2) |
6983 ILK_DPARB_GATE);
6984 I915_WRITE(ILK_DSPCLK_GATE,
6985 I915_READ(ILK_DSPCLK_GATE) |
6986 ILK_DPFC_DIS1 |
6987 ILK_DPFC_DIS2 |
6988 ILK_CLK_FBC);
6989 }
Eric Anholtde6e2ea2010-11-06 14:53:32 -07006990
Eric Anholt67e92af2010-11-06 14:53:33 -07006991 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6992 I915_READ(ILK_DISPLAY_CHICKEN2) |
6993 ILK_ELPIN_409_SELECT);
6994
Eric Anholtde6e2ea2010-11-06 14:53:32 -07006995 if (IS_GEN5(dev)) {
6996 I915_WRITE(_3D_CHICKEN2,
6997 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6998 _3D_CHICKEN2_WM_READ_PIPELINED);
6999 }
Chris Wilson8fd26852010-12-08 18:40:43 +00007000
Yuanhan Liu13982612010-12-15 15:42:31 +08007001 if (IS_GEN6(dev)) {
7002 I915_WRITE(WM3_LP_ILK, 0);
7003 I915_WRITE(WM2_LP_ILK, 0);
7004 I915_WRITE(WM1_LP_ILK, 0);
7005
7006 /*
7007 * According to the spec the following bits should be
7008 * set in order to enable memory self-refresh and fbc:
7009 * The bit21 and bit22 of 0x42000
7010 * The bit21 and bit22 of 0x42004
7011 * The bit5 and bit7 of 0x42020
7012 * The bit14 of 0x70180
7013 * The bit14 of 0x71180
7014 */
7015 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7016 I915_READ(ILK_DISPLAY_CHICKEN1) |
7017 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7018 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7019 I915_READ(ILK_DISPLAY_CHICKEN2) |
7020 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7021 I915_WRITE(ILK_DSPCLK_GATE,
7022 I915_READ(ILK_DSPCLK_GATE) |
7023 ILK_DPARB_CLK_GATE |
7024 ILK_DPFD_CLK_GATE);
7025
7026 I915_WRITE(DSPACNTR,
7027 I915_READ(DSPACNTR) |
7028 DISPPLANE_TRICKLE_FEED_DISABLE);
7029 I915_WRITE(DSPBCNTR,
7030 I915_READ(DSPBCNTR) |
7031 DISPPLANE_TRICKLE_FEED_DISABLE);
7032 }
Zhenyu Wangc03342f2009-09-29 11:01:23 +08007033 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007034 uint32_t dspclk_gate;
7035 I915_WRITE(RENCLK_GATE_D1, 0);
7036 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7037 GS_UNIT_CLOCK_GATE_DISABLE |
7038 CL_UNIT_CLOCK_GATE_DISABLE);
7039 I915_WRITE(RAMCLK_GATE_D, 0);
7040 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7041 OVRUNIT_CLOCK_GATE_DISABLE |
7042 OVCUNIT_CLOCK_GATE_DISABLE;
7043 if (IS_GM45(dev))
7044 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7045 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007046 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007047 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7048 I915_WRITE(RENCLK_GATE_D2, 0);
7049 I915_WRITE(DSPCLK_GATE_D, 0);
7050 I915_WRITE(RAMCLK_GATE_D, 0);
7051 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007052 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007053 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7054 I965_RCC_CLOCK_GATE_DISABLE |
7055 I965_RCPB_CLOCK_GATE_DISABLE |
7056 I965_ISC_CLOCK_GATE_DISABLE |
7057 I965_FBC_CLOCK_GATE_DISABLE);
7058 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007059 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007060 u32 dstate = I915_READ(D_STATE);
7061
7062 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7063 DSTATE_DOT_CLOCK_GATING;
7064 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007065 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007066 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7067 } else if (IS_I830(dev)) {
7068 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
7069 }
7070}
7071
Chris Wilson0cdab212010-12-05 17:27:06 +00007072void intel_disable_clock_gating(struct drm_device *dev)
7073{
7074 struct drm_i915_private *dev_priv = dev->dev_private;
7075
7076 if (dev_priv->renderctx) {
7077 struct drm_i915_gem_object *obj = dev_priv->renderctx;
7078
7079 I915_WRITE(CCID, 0);
7080 POSTING_READ(CCID);
7081
7082 i915_gem_object_unpin(obj);
7083 drm_gem_object_unreference(&obj->base);
7084 dev_priv->renderctx = NULL;
7085 }
7086
7087 if (dev_priv->pwrctx) {
7088 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
7089
7090 I915_WRITE(PWRCTXA, 0);
7091 POSTING_READ(PWRCTXA);
7092
7093 i915_gem_object_unpin(obj);
7094 drm_gem_object_unreference(&obj->base);
7095 dev_priv->pwrctx = NULL;
7096 }
7097}
7098
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007099static void ironlake_disable_rc6(struct drm_device *dev)
7100{
7101 struct drm_i915_private *dev_priv = dev->dev_private;
7102
7103 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7104 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7105 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7106 10);
7107 POSTING_READ(CCID);
7108 I915_WRITE(PWRCTXA, 0);
7109 POSTING_READ(PWRCTXA);
7110 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7111 POSTING_READ(RSTDBYCTL);
7112 i915_gem_object_unpin(dev_priv->renderctx);
7113 drm_gem_object_unreference(&dev_priv->renderctx->base);
7114 dev_priv->renderctx = NULL;
7115 i915_gem_object_unpin(dev_priv->pwrctx);
7116 drm_gem_object_unreference(&dev_priv->pwrctx->base);
7117 dev_priv->pwrctx = NULL;
7118}
7119
7120void ironlake_enable_rc6(struct drm_device *dev)
7121{
7122 struct drm_i915_private *dev_priv = dev->dev_private;
7123 int ret;
7124
7125 /*
7126 * GPU can automatically power down the render unit if given a page
7127 * to save state.
7128 */
7129 ret = BEGIN_LP_RING(6);
7130 if (ret) {
7131 ironlake_disable_rc6(dev);
7132 return;
7133 }
7134 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7135 OUT_RING(MI_SET_CONTEXT);
7136 OUT_RING(dev_priv->renderctx->gtt_offset |
7137 MI_MM_SPACE_GTT |
7138 MI_SAVE_EXT_STATE_EN |
7139 MI_RESTORE_EXT_STATE_EN |
7140 MI_RESTORE_INHIBIT);
7141 OUT_RING(MI_SUSPEND_FLUSH);
7142 OUT_RING(MI_NOOP);
7143 OUT_RING(MI_FLUSH);
7144 ADVANCE_LP_RING();
7145
7146 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7147 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7148}
7149
Jesse Barnese70236a2009-09-21 10:42:27 -07007150/* Set up chip specific display functions */
7151static void intel_init_display(struct drm_device *dev)
7152{
7153 struct drm_i915_private *dev_priv = dev->dev_private;
7154
7155 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07007156 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007157 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07007158 else
7159 dev_priv->display.dpms = i9xx_crtc_dpms;
7160
Adam Jacksonee5382a2010-04-23 11:17:39 -04007161 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007162 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007163 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7164 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7165 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7166 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007167 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7168 dev_priv->display.enable_fbc = g4x_enable_fbc;
7169 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007170 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007171 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7172 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7173 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7174 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007175 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007176 }
7177
7178 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007179 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007180 dev_priv->display.get_display_clock_speed =
7181 i945_get_display_clock_speed;
7182 else if (IS_I915G(dev))
7183 dev_priv->display.get_display_clock_speed =
7184 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007185 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007186 dev_priv->display.get_display_clock_speed =
7187 i9xx_misc_get_display_clock_speed;
7188 else if (IS_I915GM(dev))
7189 dev_priv->display.get_display_clock_speed =
7190 i915gm_get_display_clock_speed;
7191 else if (IS_I865G(dev))
7192 dev_priv->display.get_display_clock_speed =
7193 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007194 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007195 dev_priv->display.get_display_clock_speed =
7196 i855_get_display_clock_speed;
7197 else /* 852, 830 */
7198 dev_priv->display.get_display_clock_speed =
7199 i830_get_display_clock_speed;
7200
7201 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007202 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007203 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007204 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7205 dev_priv->display.update_wm = ironlake_update_wm;
7206 else {
7207 DRM_DEBUG_KMS("Failed to get proper latency. "
7208 "Disable CxSR\n");
7209 dev_priv->display.update_wm = NULL;
7210 }
Yuanhan Liu13982612010-12-15 15:42:31 +08007211 } else if (IS_GEN6(dev)) {
7212 if (SNB_READ_WM0_LATENCY()) {
7213 dev_priv->display.update_wm = sandybridge_update_wm;
7214 } else {
7215 DRM_DEBUG_KMS("Failed to read display plane latency. "
7216 "Disable CxSR\n");
7217 dev_priv->display.update_wm = NULL;
7218 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007219 } else
7220 dev_priv->display.update_wm = NULL;
7221 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08007222 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08007223 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08007224 dev_priv->fsb_freq,
7225 dev_priv->mem_freq)) {
7226 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08007227 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007228 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007229 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007230 dev_priv->fsb_freq, dev_priv->mem_freq);
7231 /* Disable CxSR and never update its watermark again */
7232 pineview_disable_cxsr(dev);
7233 dev_priv->display.update_wm = NULL;
7234 } else
7235 dev_priv->display.update_wm = pineview_update_wm;
7236 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007237 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007238 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007239 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007240 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007241 dev_priv->display.update_wm = i9xx_update_wm;
7242 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007243 } else if (IS_I85X(dev)) {
7244 dev_priv->display.update_wm = i9xx_update_wm;
7245 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007246 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04007247 dev_priv->display.update_wm = i830_update_wm;
7248 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007249 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7250 else
7251 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007252 }
7253}
7254
Jesse Barnesb690e962010-07-19 13:53:12 -07007255/*
7256 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7257 * resume, or other times. This quirk makes sure that's the case for
7258 * affected systems.
7259 */
7260static void quirk_pipea_force (struct drm_device *dev)
7261{
7262 struct drm_i915_private *dev_priv = dev->dev_private;
7263
7264 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7265 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7266}
7267
7268struct intel_quirk {
7269 int device;
7270 int subsystem_vendor;
7271 int subsystem_device;
7272 void (*hook)(struct drm_device *dev);
7273};
7274
7275struct intel_quirk intel_quirks[] = {
7276 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7277 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7278 /* HP Mini needs pipe A force quirk (LP: #322104) */
7279 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7280
7281 /* Thinkpad R31 needs pipe A force quirk */
7282 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7283 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7284 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7285
7286 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7287 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7288 /* ThinkPad X40 needs pipe A force quirk */
7289
7290 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7291 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7292
7293 /* 855 & before need to leave pipe A & dpll A up */
7294 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7295 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7296};
7297
7298static void intel_init_quirks(struct drm_device *dev)
7299{
7300 struct pci_dev *d = dev->pdev;
7301 int i;
7302
7303 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7304 struct intel_quirk *q = &intel_quirks[i];
7305
7306 if (d->device == q->device &&
7307 (d->subsystem_vendor == q->subsystem_vendor ||
7308 q->subsystem_vendor == PCI_ANY_ID) &&
7309 (d->subsystem_device == q->subsystem_device ||
7310 q->subsystem_device == PCI_ANY_ID))
7311 q->hook(dev);
7312 }
7313}
7314
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007315/* Disable the VGA plane that we never use */
7316static void i915_disable_vga(struct drm_device *dev)
7317{
7318 struct drm_i915_private *dev_priv = dev->dev_private;
7319 u8 sr1;
7320 u32 vga_reg;
7321
7322 if (HAS_PCH_SPLIT(dev))
7323 vga_reg = CPU_VGACNTRL;
7324 else
7325 vga_reg = VGACNTRL;
7326
7327 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7328 outb(1, VGA_SR_INDEX);
7329 sr1 = inb(VGA_SR_DATA);
7330 outb(sr1 | 1<<5, VGA_SR_DATA);
7331 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7332 udelay(300);
7333
7334 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7335 POSTING_READ(vga_reg);
7336}
7337
Jesse Barnes79e53942008-11-07 14:24:08 -08007338void intel_modeset_init(struct drm_device *dev)
7339{
Jesse Barnes652c3932009-08-17 13:31:43 -07007340 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007341 int i;
7342
7343 drm_mode_config_init(dev);
7344
7345 dev->mode_config.min_width = 0;
7346 dev->mode_config.min_height = 0;
7347
7348 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7349
Jesse Barnesb690e962010-07-19 13:53:12 -07007350 intel_init_quirks(dev);
7351
Jesse Barnese70236a2009-09-21 10:42:27 -07007352 intel_init_display(dev);
7353
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007354 if (IS_GEN2(dev)) {
7355 dev->mode_config.max_width = 2048;
7356 dev->mode_config.max_height = 2048;
7357 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007358 dev->mode_config.max_width = 4096;
7359 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007360 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007361 dev->mode_config.max_width = 8192;
7362 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007363 }
Chris Wilson35c30472010-12-22 14:07:12 +00007364 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007365
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007366 if (IS_MOBILE(dev) || !IS_GEN2(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10007367 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007368 else
Dave Airliea3524f12010-06-06 18:59:41 +10007369 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08007370 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007371 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007372
Dave Airliea3524f12010-06-06 18:59:41 +10007373 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007374 intel_crtc_init(dev, i);
7375 }
7376
7377 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007378
Chris Wilson0cdab212010-12-05 17:27:06 +00007379 intel_enable_clock_gating(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007380
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007381 /* Just disable it once at startup */
7382 i915_disable_vga(dev);
7383
Jesse Barnes7648fa92010-05-20 14:28:11 -07007384 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08007385 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007386 intel_init_emon(dev);
7387 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08007388
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007389 if (IS_GEN6(dev))
7390 gen6_enable_rps(dev_priv);
7391
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007392 if (IS_IRONLAKE_M(dev)) {
7393 dev_priv->renderctx = intel_alloc_context_page(dev);
7394 if (!dev_priv->renderctx)
7395 goto skip_rc6;
7396 dev_priv->pwrctx = intel_alloc_context_page(dev);
7397 if (!dev_priv->pwrctx) {
7398 i915_gem_object_unpin(dev_priv->renderctx);
7399 drm_gem_object_unreference(&dev_priv->renderctx->base);
7400 dev_priv->renderctx = NULL;
7401 goto skip_rc6;
7402 }
7403 ironlake_enable_rc6(dev);
7404 }
7405
7406skip_rc6:
Jesse Barnes652c3932009-08-17 13:31:43 -07007407 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7408 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7409 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007410
7411 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007412}
7413
7414void intel_modeset_cleanup(struct drm_device *dev)
7415{
Jesse Barnes652c3932009-08-17 13:31:43 -07007416 struct drm_i915_private *dev_priv = dev->dev_private;
7417 struct drm_crtc *crtc;
7418 struct intel_crtc *intel_crtc;
7419
Keith Packardf87ea762010-10-03 19:36:26 -07007420 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007421 mutex_lock(&dev->struct_mutex);
7422
Jesse Barnes723bfd72010-10-07 16:01:13 -07007423 intel_unregister_dsm_handler();
7424
7425
Jesse Barnes652c3932009-08-17 13:31:43 -07007426 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7427 /* Skip inactive CRTCs */
7428 if (!crtc->fb)
7429 continue;
7430
7431 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007432 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007433 }
7434
Jesse Barnese70236a2009-09-21 10:42:27 -07007435 if (dev_priv->display.disable_fbc)
7436 dev_priv->display.disable_fbc(dev);
7437
Jesse Barnesf97108d2010-01-29 11:27:07 -08007438 if (IS_IRONLAKE_M(dev))
7439 ironlake_disable_drps(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007440 if (IS_GEN6(dev))
7441 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007442
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007443 if (IS_IRONLAKE_M(dev))
7444 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007445
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007446 mutex_unlock(&dev->struct_mutex);
7447
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007448 /* Disable the irq before mode object teardown, for the irq might
7449 * enqueue unpin/hotplug work. */
7450 drm_irq_uninstall(dev);
7451 cancel_work_sync(&dev_priv->hotplug_work);
7452
Daniel Vetter3dec0092010-08-20 21:40:52 +02007453 /* Shut off idle work before the crtcs get freed. */
7454 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7455 intel_crtc = to_intel_crtc(crtc);
7456 del_timer_sync(&intel_crtc->idle_timer);
7457 }
7458 del_timer_sync(&dev_priv->idle_timer);
7459 cancel_work_sync(&dev_priv->idle_work);
7460
Jesse Barnes79e53942008-11-07 14:24:08 -08007461 drm_mode_config_cleanup(dev);
7462}
7463
Dave Airlie28d52042009-09-21 14:33:58 +10007464/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007465 * Return which encoder is currently attached for connector.
7466 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007467struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007468{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007469 return &intel_attached_encoder(connector)->base;
7470}
Jesse Barnes79e53942008-11-07 14:24:08 -08007471
Chris Wilsondf0e9242010-09-09 16:20:55 +01007472void intel_connector_attach_encoder(struct intel_connector *connector,
7473 struct intel_encoder *encoder)
7474{
7475 connector->encoder = encoder;
7476 drm_mode_connector_attach_encoder(&connector->base,
7477 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007478}
Dave Airlie28d52042009-09-21 14:33:58 +10007479
7480/*
7481 * set vga decode state - true == enable VGA decode
7482 */
7483int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7484{
7485 struct drm_i915_private *dev_priv = dev->dev_private;
7486 u16 gmch_ctrl;
7487
7488 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7489 if (state)
7490 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7491 else
7492 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7493 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7494 return 0;
7495}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007496
7497#ifdef CONFIG_DEBUG_FS
7498#include <linux/seq_file.h>
7499
7500struct intel_display_error_state {
7501 struct intel_cursor_error_state {
7502 u32 control;
7503 u32 position;
7504 u32 base;
7505 u32 size;
7506 } cursor[2];
7507
7508 struct intel_pipe_error_state {
7509 u32 conf;
7510 u32 source;
7511
7512 u32 htotal;
7513 u32 hblank;
7514 u32 hsync;
7515 u32 vtotal;
7516 u32 vblank;
7517 u32 vsync;
7518 } pipe[2];
7519
7520 struct intel_plane_error_state {
7521 u32 control;
7522 u32 stride;
7523 u32 size;
7524 u32 pos;
7525 u32 addr;
7526 u32 surface;
7527 u32 tile_offset;
7528 } plane[2];
7529};
7530
7531struct intel_display_error_state *
7532intel_display_capture_error_state(struct drm_device *dev)
7533{
7534 drm_i915_private_t *dev_priv = dev->dev_private;
7535 struct intel_display_error_state *error;
7536 int i;
7537
7538 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7539 if (error == NULL)
7540 return NULL;
7541
7542 for (i = 0; i < 2; i++) {
7543 error->cursor[i].control = I915_READ(CURCNTR(i));
7544 error->cursor[i].position = I915_READ(CURPOS(i));
7545 error->cursor[i].base = I915_READ(CURBASE(i));
7546
7547 error->plane[i].control = I915_READ(DSPCNTR(i));
7548 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7549 error->plane[i].size = I915_READ(DSPSIZE(i));
7550 error->plane[i].pos= I915_READ(DSPPOS(i));
7551 error->plane[i].addr = I915_READ(DSPADDR(i));
7552 if (INTEL_INFO(dev)->gen >= 4) {
7553 error->plane[i].surface = I915_READ(DSPSURF(i));
7554 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7555 }
7556
7557 error->pipe[i].conf = I915_READ(PIPECONF(i));
7558 error->pipe[i].source = I915_READ(PIPESRC(i));
7559 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7560 error->pipe[i].hblank = I915_READ(HBLANK(i));
7561 error->pipe[i].hsync = I915_READ(HSYNC(i));
7562 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7563 error->pipe[i].vblank = I915_READ(VBLANK(i));
7564 error->pipe[i].vsync = I915_READ(VSYNC(i));
7565 }
7566
7567 return error;
7568}
7569
7570void
7571intel_display_print_error_state(struct seq_file *m,
7572 struct drm_device *dev,
7573 struct intel_display_error_state *error)
7574{
7575 int i;
7576
7577 for (i = 0; i < 2; i++) {
7578 seq_printf(m, "Pipe [%d]:\n", i);
7579 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7580 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7581 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7582 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7583 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7584 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7585 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7586 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7587
7588 seq_printf(m, "Plane [%d]:\n", i);
7589 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7590 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7591 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7592 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7593 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7594 if (INTEL_INFO(dev)->gen >= 4) {
7595 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7596 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7597 }
7598
7599 seq_printf(m, "Cursor [%d]:\n", i);
7600 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7601 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7602 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7603 }
7604}
7605#endif