blob: aaa1c707f6f195b98e1ab63a50d33d46def22b93 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilsonc37efb92016-06-17 08:28:47 +010040#include "i915_gem_dmabuf.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Jesse Barneseb1bfe82014-02-12 12:26:25 -0800100static int intel_framebuffer_init(struct drm_device *dev,
101 struct intel_framebuffer *ifb,
102 struct drm_mode_fb_cmd2 *mode_cmd,
103 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200104static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
105static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200106static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700108 struct intel_link_m_n *m_n,
109 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200110static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200111static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200112static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200113static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200114 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200115static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200116 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200117static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
118static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700119static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400630 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400635 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
637 return true;
638}
639
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 const struct intel_crtc_state *crtc_state,
643 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800644{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100653 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300654 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300656 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 } else {
658 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300659 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300661 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663}
664
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300676i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300677 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300682 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Akshay Joshi0206e352011-08-16 15:34:10 -0400685 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
Zhao Yakui42158662009-11-20 11:24:18 +0800689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200693 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 int err = target;
742
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 memset(best_clock, 0, sizeof(*best_clock));
744
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
755 int this_err;
756
Imre Deakdccbea32015-06-22 23:35:51 +0300757 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 &clock))
761 continue;
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200788 */
Ma Lingd4906092009-03-18 20:13:27 +0800789static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300790g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200791 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800794{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300796 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800797 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300798 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800801
802 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
Ma Lingd4906092009-03-18 20:13:27 +0800806 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200807 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200809 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
Imre Deakdccbea32015-06-22 23:35:51 +0300818 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000821 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800822 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000823
824 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800835 return found;
836}
Ma Lingd4906092009-03-18 20:13:27 +0800837
Imre Deakd5dd62b2015-03-17 11:40:03 +0200838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100852 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
Imre Deak24be4e42015-03-17 11:40:04 +0200858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300891 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300895 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700900
901 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200909 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300913
Imre Deakdccbea32015-06-22 23:35:51 +0300914 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300915
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300918 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919 continue;
920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930 }
931 }
932 }
933 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300935 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300944chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300950 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200971 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
Imre Deakdccbea32015-06-22 23:35:51 +0300983 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300984
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300986 continue;
987
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 }
996 }
997
998 return found;
999}
1000
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001002 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001004 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001005 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001006
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001007 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001008 target_clock, refclk, NULL, best_clock);
1009}
1010
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001011bool intel_crtc_active(struct drm_crtc *crtc)
1012{
1013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1014
1015 /* Be paranoid as we can arrive here with only partial
1016 * state retrieved from the hardware during setup.
1017 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001018 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001019 * as Haswell has gained clock readout/fastboot support.
1020 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001021 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001022 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001023 *
1024 * FIXME: The intel_crtc->active here should be switched to
1025 * crtc->state->active once we have proper CRTC states wired up
1026 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001027 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001028 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001029 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001030}
1031
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001032enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1033 enum pipe pipe)
1034{
1035 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1037
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001038 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001039}
1040
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001041static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1042{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001043 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001044 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001045 u32 line1, line2;
1046 u32 line_mask;
1047
1048 if (IS_GEN2(dev))
1049 line_mask = DSL_LINEMASK_GEN2;
1050 else
1051 line_mask = DSL_LINEMASK_GEN3;
1052
1053 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001054 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001055 line2 = I915_READ(reg) & line_mask;
1056
1057 return line1 == line2;
1058}
1059
Keith Packardab7ad7f2010-10-03 00:33:06 -07001060/*
1061 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001062 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001063 *
1064 * After disabling a pipe, we can't wait for vblank in the usual way,
1065 * spinning on the vblank interrupt status bit, since we won't actually
1066 * see an interrupt when the pipe is disabled.
1067 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001068 * On Gen4 and above:
1069 * wait for the pipe register state bit to turn off
1070 *
1071 * Otherwise:
1072 * wait for the display line value to settle (it usually
1073 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001074 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001075 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001078 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001079 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001080 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001081 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001082
Keith Packardab7ad7f2010-10-03 00:33:06 -07001083 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001084 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001085
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001087 if (intel_wait_for_register(dev_priv,
1088 reg, I965_PIPECONF_ACTIVE, 0,
1089 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001090 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001091 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001092 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001093 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001094 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001095 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001096}
1097
Jesse Barnesb24e7172011-01-04 15:09:30 -08001098/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001099void assert_pll(struct drm_i915_private *dev_priv,
1100 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102 u32 val;
1103 bool cur_state;
1104
Ville Syrjälä649636e2015-09-22 19:50:01 +03001105 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001107 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001109 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001110}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111
Jani Nikula23538ef2013-08-27 15:12:22 +03001112/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001113void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001114{
1115 u32 val;
1116 bool cur_state;
1117
Ville Syrjäläa5805162015-05-26 20:42:30 +03001118 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001120 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001121
1122 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001123 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001124 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001125 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001126}
Jani Nikula23538ef2013-08-27 15:12:22 +03001127
Jesse Barnes040484a2011-01-03 12:14:26 -08001128static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1129 enum pipe pipe, bool state)
1130{
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1133 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001134
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001135 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001136 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001137 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001138 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001139 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001140 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001141 cur_state = !!(val & FDI_TX_ENABLE);
1142 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001143 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001144 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001145 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001146}
1147#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1148#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1149
1150static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1151 enum pipe pipe, bool state)
1152{
Jesse Barnes040484a2011-01-03 12:14:26 -08001153 u32 val;
1154 bool cur_state;
1155
Ville Syrjälä649636e2015-09-22 19:50:01 +03001156 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001157 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001158 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001160 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001161}
1162#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1163#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1164
1165static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1166 enum pipe pipe)
1167{
Jesse Barnes040484a2011-01-03 12:14:26 -08001168 u32 val;
1169
1170 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001171 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 return;
1173
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001174 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001175 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001176 return;
1177
Ville Syrjälä649636e2015-09-22 19:50:01 +03001178 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001180}
1181
Daniel Vetter55607e82013-06-16 21:42:39 +02001182void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1183 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001184{
Jesse Barnes040484a2011-01-03 12:14:26 -08001185 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001187
Ville Syrjälä649636e2015-09-22 19:50:01 +03001188 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001189 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001190 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001191 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001192 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001193}
1194
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001195void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001197 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198 u32 val;
1199 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001200 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001201
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001202 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001203 return;
1204
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001205 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001206 u32 port_sel;
1207
Imre Deak44cb7342016-08-10 14:07:29 +03001208 pp_reg = PP_CONTROL(0);
1209 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001210
1211 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1212 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1213 panel_pipe = PIPE_B;
1214 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001215 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001217 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001218 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001220 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001221 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1222 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001223 }
1224
1225 val = I915_READ(pp_reg);
1226 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001227 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228 locked = false;
1229
Rob Clarke2c719b2014-12-15 13:56:32 -05001230 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001231 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001232 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001233}
1234
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001235static void assert_cursor(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001238 bool cur_state;
1239
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001240 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001241 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001242 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001243 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244
Rob Clarke2c719b2014-12-15 13:56:32 -05001245 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001246 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001247 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001248}
1249#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1250#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1251
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001252void assert_pipe(struct drm_i915_private *dev_priv,
1253 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001255 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001256 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1257 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001258 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001260 /* if we need the pipe quirk it must be always on */
1261 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1262 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001263 state = true;
1264
Imre Deak4feed0e2016-02-12 18:55:14 +02001265 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1266 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001268 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001269
1270 intel_display_power_put(dev_priv, power_domain);
1271 } else {
1272 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001273 }
1274
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001276 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278}
1279
Chris Wilson931872f2012-01-16 23:01:13 +00001280static void assert_plane(struct drm_i915_private *dev_priv,
1281 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001284 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285
Ville Syrjälä649636e2015-09-22 19:50:01 +03001286 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001287 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001289 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001290 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291}
1292
Chris Wilson931872f2012-01-16 23:01:13 +00001293#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1294#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1295
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1297 enum pipe pipe)
1298{
Chris Wilson91c8a322016-07-05 10:40:23 +01001299 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301
Ville Syrjälä653e1022013-06-04 13:49:05 +03001302 /* Primary planes are fixed to pipes on gen4+ */
1303 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001304 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001305 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001306 "plane %c assertion failure, should be disabled but not\n",
1307 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001308 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001309 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001310
Jesse Barnesb24e7172011-01-04 15:09:30 -08001311 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001312 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001313 u32 val = I915_READ(DSPCNTR(i));
1314 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001315 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001316 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001317 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1318 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319 }
1320}
1321
Jesse Barnes19332d72013-03-28 09:55:38 -07001322static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1323 enum pipe pipe)
1324{
Chris Wilson91c8a322016-07-05 10:40:23 +01001325 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001326 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001327
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001328 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001329 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001330 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001332 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1333 sprite, pipe_name(pipe));
1334 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001335 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001336 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001337 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001338 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001340 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001341 }
1342 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001343 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001345 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001346 plane_name(pipe), pipe_name(pipe));
1347 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001348 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001349 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001350 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1351 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001352 }
1353}
1354
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001355static void assert_vblank_disabled(struct drm_crtc *crtc)
1356{
Rob Clarke2c719b2014-12-15 13:56:32 -05001357 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001358 drm_crtc_vblank_put(crtc);
1359}
1360
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001361void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1362 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001363{
Jesse Barnes92f25842011-01-04 15:09:34 -08001364 u32 val;
1365 bool enabled;
1366
Ville Syrjälä649636e2015-09-22 19:50:01 +03001367 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001368 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001369 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001370 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1371 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001372}
1373
Keith Packard4e634382011-08-06 10:39:45 -07001374static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1375 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001376{
1377 if ((val & DP_PORT_EN) == 0)
1378 return false;
1379
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001380 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001381 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001382 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1383 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001384 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001385 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1386 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001387 } else {
1388 if ((val & DP_PIPE_MASK) != (pipe << 30))
1389 return false;
1390 }
1391 return true;
1392}
1393
Keith Packard1519b992011-08-06 10:35:34 -07001394static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1395 enum pipe pipe, u32 val)
1396{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001400 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001401 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001402 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001403 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001404 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1405 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001406 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001407 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001408 return false;
1409 }
1410 return true;
1411}
1412
1413static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 val)
1415{
1416 if ((val & LVDS_PORT_EN) == 0)
1417 return false;
1418
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001419 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001420 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1421 return false;
1422 } else {
1423 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1424 return false;
1425 }
1426 return true;
1427}
1428
1429static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1430 enum pipe pipe, u32 val)
1431{
1432 if ((val & ADPA_DAC_ENABLE) == 0)
1433 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001434 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001435 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1436 return false;
1437 } else {
1438 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1439 return false;
1440 }
1441 return true;
1442}
1443
Jesse Barnes291906f2011-02-02 12:28:03 -08001444static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001445 enum pipe pipe, i915_reg_t reg,
1446 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001447{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001448 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001449 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001450 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001451 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001452
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001453 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001454 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001455 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001456}
1457
1458static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001459 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001460{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001461 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001463 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001464 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001465
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001466 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001467 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001468 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001469}
1470
1471static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1472 enum pipe pipe)
1473{
Jesse Barnes291906f2011-02-02 12:28:03 -08001474 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
Keith Packardf0575e92011-07-25 22:12:43 -07001476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1477 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1478 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001479
Ville Syrjälä649636e2015-09-22 19:50:01 +03001480 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Ville Syrjälä649636e2015-09-22 19:50:01 +03001485 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001486 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001487 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001488 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001489
Paulo Zanonie2debe92013-02-18 19:00:27 -03001490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1491 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1492 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001493}
1494
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495static void _vlv_enable_pll(struct intel_crtc *crtc,
1496 const struct intel_crtc_state *pipe_config)
1497{
1498 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1499 enum pipe pipe = crtc->pipe;
1500
1501 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1502 POSTING_READ(DPLL(pipe));
1503 udelay(150);
1504
Chris Wilson2c30b432016-06-30 15:32:54 +01001505 if (intel_wait_for_register(dev_priv,
1506 DPLL(pipe),
1507 DPLL_LOCK_VLV,
1508 DPLL_LOCK_VLV,
1509 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001510 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1511}
1512
Ville Syrjäläd288f652014-10-28 13:20:22 +02001513static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001514 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001516 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001517 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001518
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001519 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001520
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001522 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001523
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001524 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1525 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001526
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001527 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1528 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001529}
1530
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001531
1532static void _chv_enable_pll(struct intel_crtc *crtc,
1533 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001535 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001536 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001537 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001538 u32 tmp;
1539
Ville Syrjäläa5805162015-05-26 20:42:30 +03001540 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001541
1542 /* Enable back the 10bit clock to display controller */
1543 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1544 tmp |= DPIO_DCLKP_EN;
1545 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1546
Ville Syrjälä54433e92015-05-26 20:42:31 +03001547 mutex_unlock(&dev_priv->sb_lock);
1548
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001549 /*
1550 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1551 */
1552 udelay(1);
1553
1554 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001555 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556
1557 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001558 if (intel_wait_for_register(dev_priv,
1559 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1560 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001561 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001562}
1563
1564static void chv_enable_pll(struct intel_crtc *crtc,
1565 const struct intel_crtc_state *pipe_config)
1566{
1567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1568 enum pipe pipe = crtc->pipe;
1569
1570 assert_pipe_disabled(dev_priv, pipe);
1571
1572 /* PLL is protected by panel, make sure we can write it */
1573 assert_panel_unlocked(dev_priv, pipe);
1574
1575 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1576 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001577
Ville Syrjäläc2317752016-03-15 16:39:56 +02001578 if (pipe != PIPE_A) {
1579 /*
1580 * WaPixelRepeatModeFixForC0:chv
1581 *
1582 * DPLLCMD is AWOL. Use chicken bits to propagate
1583 * the value from DPLLBMD to either pipe B or C.
1584 */
1585 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1586 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1587 I915_WRITE(CBR4_VLV, 0);
1588 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1589
1590 /*
1591 * DPLLB VGA mode also seems to cause problems.
1592 * We should always have it disabled.
1593 */
1594 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1595 } else {
1596 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1597 POSTING_READ(DPLL_MD(pipe));
1598 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001599}
1600
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001601static int intel_num_dvo_pipes(struct drm_device *dev)
1602{
1603 struct intel_crtc *crtc;
1604 int count = 0;
1605
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001606 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001607 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001608 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1609 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001610
1611 return count;
1612}
1613
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001615{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001616 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001617 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001618 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001619 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001620
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001621 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001623 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001626
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001628 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001629 /*
1630 * It appears to be important that we don't enable this
1631 * for the current pipe before otherwise configuring the
1632 * PLL. No idea how this should be handled if multiple
1633 * DVO outputs are enabled simultaneosly.
1634 */
1635 dpll |= DPLL_DVO_2X_MODE;
1636 I915_WRITE(DPLL(!crtc->pipe),
1637 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1638 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001639
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001640 /*
1641 * Apparently we need to have VGA mode enabled prior to changing
1642 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1643 * dividers, even though the register value does change.
1644 */
1645 I915_WRITE(reg, 0);
1646
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001647 I915_WRITE(reg, dpll);
1648
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 /* Wait for the clocks to stabilize. */
1650 POSTING_READ(reg);
1651 udelay(150);
1652
1653 if (INTEL_INFO(dev)->gen >= 4) {
1654 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001655 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 } else {
1657 /* The pixel multiplier can only be updated once the
1658 * DPLL is enabled and the clocks are stable.
1659 *
1660 * So write it again.
1661 */
1662 I915_WRITE(reg, dpll);
1663 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664
1665 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001666 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667 POSTING_READ(reg);
1668 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001669 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001670 POSTING_READ(reg);
1671 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001672 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673 POSTING_READ(reg);
1674 udelay(150); /* wait for warmup */
1675}
1676
1677/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001678 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679 * @dev_priv: i915 private structure
1680 * @pipe: pipe PLL to disable
1681 *
1682 * Disable the PLL for @pipe, making sure the pipe is off first.
1683 *
1684 * Note! This is for pre-ILK only.
1685 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001687{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001688 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001689 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001690 enum pipe pipe = crtc->pipe;
1691
1692 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001693 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001694 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001695 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001696 I915_WRITE(DPLL(PIPE_B),
1697 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1698 I915_WRITE(DPLL(PIPE_A),
1699 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1700 }
1701
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001702 /* Don't disable pipe or pipe PLLs if needed */
1703 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1704 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001705 return;
1706
1707 /* Make sure the pipe isn't still relying on us */
1708 assert_pipe_disabled(dev_priv, pipe);
1709
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001710 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001711 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001712}
1713
Jesse Barnesf6071162013-10-01 10:41:38 -07001714static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1715{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001716 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001717
1718 /* Make sure the pipe isn't still relying on us */
1719 assert_pipe_disabled(dev_priv, pipe);
1720
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001721 val = DPLL_INTEGRATED_REF_CLK_VLV |
1722 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1723 if (pipe != PIPE_A)
1724 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1725
Jesse Barnesf6071162013-10-01 10:41:38 -07001726 I915_WRITE(DPLL(pipe), val);
1727 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001728}
1729
1730static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1731{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001732 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001733 u32 val;
1734
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001735 /* Make sure the pipe isn't still relying on us */
1736 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001737
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001738 val = DPLL_SSC_REF_CLK_CHV |
1739 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001740 if (pipe != PIPE_A)
1741 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001742
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001743 I915_WRITE(DPLL(pipe), val);
1744 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745
Ville Syrjäläa5805162015-05-26 20:42:30 +03001746 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001747
1748 /* Disable 10bit clock to display controller */
1749 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1750 val &= ~DPIO_DCLKP_EN;
1751 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1752
Ville Syrjäläa5805162015-05-26 20:42:30 +03001753 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001754}
1755
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001756void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001757 struct intel_digital_port *dport,
1758 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001759{
1760 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001761 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001762
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001763 switch (dport->port) {
1764 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001765 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001766 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001767 break;
1768 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001771 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001772 break;
1773 case PORT_D:
1774 port_mask = DPLL_PORTD_READY_MASK;
1775 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001776 break;
1777 default:
1778 BUG();
1779 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001780
Chris Wilson370004d2016-06-30 15:32:56 +01001781 if (intel_wait_for_register(dev_priv,
1782 dpll_reg, port_mask, expected_mask,
1783 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001784 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1785 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001786}
1787
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001788static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1789 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001790{
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001791 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001793 i915_reg_t reg;
1794 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001795
Jesse Barnes040484a2011-01-03 12:14:26 -08001796 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001797 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001798
1799 /* FDI must be feeding us bits for PCH ports */
1800 assert_fdi_tx_enabled(dev_priv, pipe);
1801 assert_fdi_rx_enabled(dev_priv, pipe);
1802
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001803 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001804 /* Workaround: Set the timing override bit before enabling the
1805 * pch transcoder. */
1806 reg = TRANS_CHICKEN2(pipe);
1807 val = I915_READ(reg);
1808 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1809 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001810 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001811
Daniel Vetterab9412b2013-05-03 11:49:46 +02001812 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001813 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001814 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001815
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001816 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001817 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001818 * Make the BPC in transcoder be consistent with
1819 * that in pipeconf reg. For HDMI we must use 8bpc
1820 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001821 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001822 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001823 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001824 val |= PIPECONF_8BPC;
1825 else
1826 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001827 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001828
1829 val &= ~TRANS_INTERLACE_MASK;
1830 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001831 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001832 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001833 val |= TRANS_LEGACY_INTERLACED_ILK;
1834 else
1835 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001836 else
1837 val |= TRANS_PROGRESSIVE;
1838
Jesse Barnes040484a2011-01-03 12:14:26 -08001839 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001840 if (intel_wait_for_register(dev_priv,
1841 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1842 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001843 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001844}
1845
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001847 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001848{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001849 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001850
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001851 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001852 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001853 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001854
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001855 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001856 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001857 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001858 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001859
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001860 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001861 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001862
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001863 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1864 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001865 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001866 else
1867 val |= TRANS_PROGRESSIVE;
1868
Daniel Vetterab9412b2013-05-03 11:49:46 +02001869 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001870 if (intel_wait_for_register(dev_priv,
1871 LPT_TRANSCONF,
1872 TRANS_STATE_ENABLE,
1873 TRANS_STATE_ENABLE,
1874 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001875 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001876}
1877
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001878static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1879 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001880{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
1882 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001883
1884 /* FDI relies on the transcoder */
1885 assert_fdi_tx_disabled(dev_priv, pipe);
1886 assert_fdi_rx_disabled(dev_priv, pipe);
1887
Jesse Barnes291906f2011-02-02 12:28:03 -08001888 /* Ports must be off as well */
1889 assert_pch_ports_disabled(dev_priv, pipe);
1890
Daniel Vetterab9412b2013-05-03 11:49:46 +02001891 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001892 val = I915_READ(reg);
1893 val &= ~TRANS_ENABLE;
1894 I915_WRITE(reg, val);
1895 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001896 if (intel_wait_for_register(dev_priv,
1897 reg, TRANS_STATE_ENABLE, 0,
1898 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001899 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001900
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001901 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001902 /* Workaround: Clear the timing override chicken bit again. */
1903 reg = TRANS_CHICKEN2(pipe);
1904 val = I915_READ(reg);
1905 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1906 I915_WRITE(reg, val);
1907 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001908}
1909
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001910void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001911{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912 u32 val;
1913
Daniel Vetterab9412b2013-05-03 11:49:46 +02001914 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001915 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001916 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001917 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001918 if (intel_wait_for_register(dev_priv,
1919 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1920 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001921 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001922
1923 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001924 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001926 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001927}
1928
1929/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001930 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001931 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001932 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001933 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001936static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937{
Paulo Zanoni03722642014-01-17 13:51:09 -02001938 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001939 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001941 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001942 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001943 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 u32 val;
1945
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001946 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1947
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001948 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001949 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001950 assert_sprites_disabled(dev_priv, pipe);
1951
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001952 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001953 pch_transcoder = TRANSCODER_A;
1954 else
1955 pch_transcoder = pipe;
1956
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957 /*
1958 * A pipe without a PLL won't actually be able to drive bits from
1959 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1960 * need the check.
1961 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001962 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001963 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001964 assert_dsi_pll_enabled(dev_priv);
1965 else
1966 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001967 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001968 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001970 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001971 assert_fdi_tx_pll_enabled(dev_priv,
1972 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001973 }
1974 /* FIXME: assert CPU port conditions for SNB+ */
1975 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001977 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001979 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001980 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1981 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001982 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001983 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001984
1985 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001986 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001987
1988 /*
1989 * Until the pipe starts DSL will read as 0, which would cause
1990 * an apparent vblank timestamp jump, which messes up also the
1991 * frame count when it's derived from the timestamps. So let's
1992 * wait for the pipe to start properly before we call
1993 * drm_crtc_vblank_on()
1994 */
1995 if (dev->max_vblank_count == 0 &&
1996 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1997 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998}
1999
2000/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002001 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002002 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002003 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002004 * Disable the pipe of @crtc, making sure that various hardware
2005 * specific requirements are met, if applicable, e.g. plane
2006 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 *
2008 * Will wait until the pipe has shut down before returning.
2009 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002010static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002012 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002013 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002014 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002015 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 u32 val;
2017
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002018 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2019
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020 /*
2021 * Make sure planes won't keep trying to pump pixels to us,
2022 * or we might hang the display.
2023 */
2024 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002025 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002026 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002028 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002030 if ((val & PIPECONF_ENABLE) == 0)
2031 return;
2032
Ville Syrjälä67adc642014-08-15 01:21:57 +03002033 /*
2034 * Double wide has implications for planes
2035 * so best keep it disabled when not needed.
2036 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002037 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002038 val &= ~PIPECONF_DOUBLE_WIDE;
2039
2040 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002041 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2042 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002043 val &= ~PIPECONF_ENABLE;
2044
2045 I915_WRITE(reg, val);
2046 if ((val & PIPECONF_ENABLE) == 0)
2047 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048}
2049
Ville Syrjälä832be822016-01-12 21:08:33 +02002050static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2051{
2052 return IS_GEN2(dev_priv) ? 2048 : 4096;
2053}
2054
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002055static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2056 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002057{
2058 switch (fb_modifier) {
2059 case DRM_FORMAT_MOD_NONE:
2060 return cpp;
2061 case I915_FORMAT_MOD_X_TILED:
2062 if (IS_GEN2(dev_priv))
2063 return 128;
2064 else
2065 return 512;
2066 case I915_FORMAT_MOD_Y_TILED:
2067 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2068 return 128;
2069 else
2070 return 512;
2071 case I915_FORMAT_MOD_Yf_TILED:
2072 switch (cpp) {
2073 case 1:
2074 return 64;
2075 case 2:
2076 case 4:
2077 return 128;
2078 case 8:
2079 case 16:
2080 return 256;
2081 default:
2082 MISSING_CASE(cpp);
2083 return cpp;
2084 }
2085 break;
2086 default:
2087 MISSING_CASE(fb_modifier);
2088 return cpp;
2089 }
2090}
2091
Ville Syrjälä832be822016-01-12 21:08:33 +02002092unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2093 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002094{
Ville Syrjälä832be822016-01-12 21:08:33 +02002095 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2096 return 1;
2097 else
2098 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002099 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002100}
2101
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002102/* Return the tile dimensions in pixel units */
2103static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2104 unsigned int *tile_width,
2105 unsigned int *tile_height,
2106 uint64_t fb_modifier,
2107 unsigned int cpp)
2108{
2109 unsigned int tile_width_bytes =
2110 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2111
2112 *tile_width = tile_width_bytes / cpp;
2113 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2114}
2115
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002116unsigned int
2117intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002118 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002119{
Ville Syrjälä832be822016-01-12 21:08:33 +02002120 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2121 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2122
2123 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002124}
2125
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002126unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2127{
2128 unsigned int size = 0;
2129 int i;
2130
2131 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2132 size += rot_info->plane[i].width * rot_info->plane[i].height;
2133
2134 return size;
2135}
2136
Daniel Vetter75c82a52015-10-14 16:51:04 +02002137static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002138intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2139 const struct drm_framebuffer *fb,
2140 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002141{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002142 if (intel_rotation_90_or_270(rotation)) {
2143 *view = i915_ggtt_view_rotated;
2144 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2145 } else {
2146 *view = i915_ggtt_view_normal;
2147 }
2148}
2149
Ville Syrjälä603525d2016-01-12 21:08:37 +02002150static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002151{
2152 if (INTEL_INFO(dev_priv)->gen >= 9)
2153 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002154 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002155 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002156 return 128 * 1024;
2157 else if (INTEL_INFO(dev_priv)->gen >= 4)
2158 return 4 * 1024;
2159 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002160 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002161}
2162
Ville Syrjälä603525d2016-01-12 21:08:37 +02002163static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2164 uint64_t fb_modifier)
2165{
2166 switch (fb_modifier) {
2167 case DRM_FORMAT_MOD_NONE:
2168 return intel_linear_alignment(dev_priv);
2169 case I915_FORMAT_MOD_X_TILED:
2170 if (INTEL_INFO(dev_priv)->gen >= 9)
2171 return 256 * 1024;
2172 return 0;
2173 case I915_FORMAT_MOD_Y_TILED:
2174 case I915_FORMAT_MOD_Yf_TILED:
2175 return 1 * 1024 * 1024;
2176 default:
2177 MISSING_CASE(fb_modifier);
2178 return 0;
2179 }
2180}
2181
Chris Wilson058d88c2016-08-15 10:49:06 +01002182struct i915_vma *
2183intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002184{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002185 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002186 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002187 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002188 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002189 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002190 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002191
Matt Roperebcdd392014-07-09 16:22:11 -07002192 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2193
Ville Syrjälä603525d2016-01-12 21:08:37 +02002194 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195
Ville Syrjälä3465c582016-02-15 22:54:43 +02002196 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002197
Chris Wilson693db182013-03-05 14:52:39 +00002198 /* Note that the w/a also requires 64 PTE of padding following the
2199 * bo. We currently fill all unused PTE with the shadow page and so
2200 * we should always have valid PTE following the scanout preventing
2201 * the VT-d warning.
2202 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002203 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002204 alignment = 256 * 1024;
2205
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002206 /*
2207 * Global gtt pte registers are special registers which actually forward
2208 * writes to a chunk of system memory. Which means that there is no risk
2209 * that the register values disappear as soon as we call
2210 * intel_runtime_pm_put(), so it is correct to wrap only the
2211 * pin/unpin/fence and not more.
2212 */
2213 intel_runtime_pm_get(dev_priv);
2214
Chris Wilson058d88c2016-08-15 10:49:06 +01002215 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002216 if (IS_ERR(vma))
2217 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002218
Chris Wilson05a20d02016-08-18 17:16:55 +01002219 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002220 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2221 * fence, whereas 965+ only requires a fence if using
2222 * framebuffer compression. For simplicity, we always, when
2223 * possible, install a fence as the cost is not that onerous.
2224 *
2225 * If we fail to fence the tiled scanout, then either the
2226 * modeset will reject the change (which is highly unlikely as
2227 * the affected systems, all but one, do not have unmappable
2228 * space) or we will not be able to enable full powersaving
2229 * techniques (also likely not to apply due to various limits
2230 * FBC and the like impose on the size of the buffer, which
2231 * presumably we violated anyway with this unmappable buffer).
2232 * Anyway, it is presumably better to stumble onwards with
2233 * something and try to run the system in a "less than optimal"
2234 * mode that matches the user configuration.
2235 */
2236 if (i915_vma_get_fence(vma) == 0)
2237 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002238 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002239
Chris Wilson49ef5292016-08-18 17:17:00 +01002240err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002241 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002242 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243}
2244
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002245void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002246{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002247 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002248 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002249 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002250
Matt Roperebcdd392014-07-09 16:22:11 -07002251 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2252
Ville Syrjälä3465c582016-02-15 22:54:43 +02002253 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002254 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002255
Chris Wilson49ef5292016-08-18 17:17:00 +01002256 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002257 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002258}
2259
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002260static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2261 unsigned int rotation)
2262{
2263 if (intel_rotation_90_or_270(rotation))
2264 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2265 else
2266 return fb->pitches[plane];
2267}
2268
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002269/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002270 * Convert the x/y offsets into a linear offset.
2271 * Only valid with 0/180 degree rotation, which is fine since linear
2272 * offset is only used with linear buffers on pre-hsw and tiled buffers
2273 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2274 */
2275u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002276 const struct intel_plane_state *state,
2277 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002278{
Ville Syrjälä29490562016-01-20 18:02:50 +02002279 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002280 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2281 unsigned int pitch = fb->pitches[plane];
2282
2283 return y * pitch + x * cpp;
2284}
2285
2286/*
2287 * Add the x/y offsets derived from fb->offsets[] to the user
2288 * specified plane src x/y offsets. The resulting x/y offsets
2289 * specify the start of scanout from the beginning of the gtt mapping.
2290 */
2291void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002292 const struct intel_plane_state *state,
2293 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002294
2295{
Ville Syrjälä29490562016-01-20 18:02:50 +02002296 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2297 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002298
2299 if (intel_rotation_90_or_270(rotation)) {
2300 *x += intel_fb->rotated[plane].x;
2301 *y += intel_fb->rotated[plane].y;
2302 } else {
2303 *x += intel_fb->normal[plane].x;
2304 *y += intel_fb->normal[plane].y;
2305 }
2306}
2307
2308/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002309 * Input tile dimensions and pitch must already be
2310 * rotated to match x and y, and in pixel units.
2311 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002312static u32 _intel_adjust_tile_offset(int *x, int *y,
2313 unsigned int tile_width,
2314 unsigned int tile_height,
2315 unsigned int tile_size,
2316 unsigned int pitch_tiles,
2317 u32 old_offset,
2318 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002319{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002320 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002321 unsigned int tiles;
2322
2323 WARN_ON(old_offset & (tile_size - 1));
2324 WARN_ON(new_offset & (tile_size - 1));
2325 WARN_ON(new_offset > old_offset);
2326
2327 tiles = (old_offset - new_offset) / tile_size;
2328
2329 *y += tiles / pitch_tiles * tile_height;
2330 *x += tiles % pitch_tiles * tile_width;
2331
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002332 /* minimize x in case it got needlessly big */
2333 *y += *x / pitch_pixels * tile_height;
2334 *x %= pitch_pixels;
2335
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002336 return new_offset;
2337}
2338
2339/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002340 * Adjust the tile offset by moving the difference into
2341 * the x/y offsets.
2342 */
2343static u32 intel_adjust_tile_offset(int *x, int *y,
2344 const struct intel_plane_state *state, int plane,
2345 u32 old_offset, u32 new_offset)
2346{
2347 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2348 const struct drm_framebuffer *fb = state->base.fb;
2349 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2350 unsigned int rotation = state->base.rotation;
2351 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2352
2353 WARN_ON(new_offset > old_offset);
2354
2355 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2356 unsigned int tile_size, tile_width, tile_height;
2357 unsigned int pitch_tiles;
2358
2359 tile_size = intel_tile_size(dev_priv);
2360 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2361 fb->modifier[plane], cpp);
2362
2363 if (intel_rotation_90_or_270(rotation)) {
2364 pitch_tiles = pitch / tile_height;
2365 swap(tile_width, tile_height);
2366 } else {
2367 pitch_tiles = pitch / (tile_width * cpp);
2368 }
2369
2370 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2371 tile_size, pitch_tiles,
2372 old_offset, new_offset);
2373 } else {
2374 old_offset += *y * pitch + *x * cpp;
2375
2376 *y = (old_offset - new_offset) / pitch;
2377 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2378 }
2379
2380 return new_offset;
2381}
2382
2383/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002384 * Computes the linear offset to the base tile and adjusts
2385 * x, y. bytes per pixel is assumed to be a power-of-two.
2386 *
2387 * In the 90/270 rotated case, x and y are assumed
2388 * to be already rotated to match the rotated GTT view, and
2389 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002390 *
2391 * This function is used when computing the derived information
2392 * under intel_framebuffer, so using any of that information
2393 * here is not allowed. Anything under drm_framebuffer can be
2394 * used. This is why the user has to pass in the pitch since it
2395 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002396 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002397static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2398 int *x, int *y,
2399 const struct drm_framebuffer *fb, int plane,
2400 unsigned int pitch,
2401 unsigned int rotation,
2402 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002403{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002404 uint64_t fb_modifier = fb->modifier[plane];
2405 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002406 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002407
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002408 if (alignment)
2409 alignment--;
2410
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002411 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002412 unsigned int tile_size, tile_width, tile_height;
2413 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002414
Ville Syrjäläd8433102016-01-12 21:08:35 +02002415 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002416 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2417 fb_modifier, cpp);
2418
2419 if (intel_rotation_90_or_270(rotation)) {
2420 pitch_tiles = pitch / tile_height;
2421 swap(tile_width, tile_height);
2422 } else {
2423 pitch_tiles = pitch / (tile_width * cpp);
2424 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002425
Ville Syrjäläd8433102016-01-12 21:08:35 +02002426 tile_rows = *y / tile_height;
2427 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002428
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002429 tiles = *x / tile_width;
2430 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002431
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002432 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2433 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002434
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002435 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2436 tile_size, pitch_tiles,
2437 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002438 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002439 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002440 offset_aligned = offset & ~alignment;
2441
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002442 *y = (offset & alignment) / pitch;
2443 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002444 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002445
2446 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447}
2448
Ville Syrjälä6687c902015-09-15 13:16:41 +03002449u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002450 const struct intel_plane_state *state,
2451 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002452{
Ville Syrjälä29490562016-01-20 18:02:50 +02002453 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2454 const struct drm_framebuffer *fb = state->base.fb;
2455 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002456 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002457 u32 alignment;
2458
2459 /* AUX_DIST needs only 4K alignment */
2460 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2461 alignment = 4096;
2462 else
2463 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002464
2465 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2466 rotation, alignment);
2467}
2468
2469/* Convert the fb->offset[] linear offset into x/y offsets */
2470static void intel_fb_offset_to_xy(int *x, int *y,
2471 const struct drm_framebuffer *fb, int plane)
2472{
2473 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2474 unsigned int pitch = fb->pitches[plane];
2475 u32 linear_offset = fb->offsets[plane];
2476
2477 *y = linear_offset / pitch;
2478 *x = linear_offset % pitch / cpp;
2479}
2480
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002481static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2482{
2483 switch (fb_modifier) {
2484 case I915_FORMAT_MOD_X_TILED:
2485 return I915_TILING_X;
2486 case I915_FORMAT_MOD_Y_TILED:
2487 return I915_TILING_Y;
2488 default:
2489 return I915_TILING_NONE;
2490 }
2491}
2492
Ville Syrjälä6687c902015-09-15 13:16:41 +03002493static int
2494intel_fill_fb_info(struct drm_i915_private *dev_priv,
2495 struct drm_framebuffer *fb)
2496{
2497 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2498 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2499 u32 gtt_offset_rotated = 0;
2500 unsigned int max_size = 0;
2501 uint32_t format = fb->pixel_format;
2502 int i, num_planes = drm_format_num_planes(format);
2503 unsigned int tile_size = intel_tile_size(dev_priv);
2504
2505 for (i = 0; i < num_planes; i++) {
2506 unsigned int width, height;
2507 unsigned int cpp, size;
2508 u32 offset;
2509 int x, y;
2510
2511 cpp = drm_format_plane_cpp(format, i);
2512 width = drm_format_plane_width(fb->width, format, i);
2513 height = drm_format_plane_height(fb->height, format, i);
2514
2515 intel_fb_offset_to_xy(&x, &y, fb, i);
2516
2517 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002518 * The fence (if used) is aligned to the start of the object
2519 * so having the framebuffer wrap around across the edge of the
2520 * fenced region doesn't really work. We have no API to configure
2521 * the fence start offset within the object (nor could we probably
2522 * on gen2/3). So it's just easier if we just require that the
2523 * fb layout agrees with the fence layout. We already check that the
2524 * fb stride matches the fence stride elsewhere.
2525 */
2526 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2527 (x + width) * cpp > fb->pitches[i]) {
2528 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2529 i, fb->offsets[i]);
2530 return -EINVAL;
2531 }
2532
2533 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002534 * First pixel of the framebuffer from
2535 * the start of the normal gtt mapping.
2536 */
2537 intel_fb->normal[i].x = x;
2538 intel_fb->normal[i].y = y;
2539
2540 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2541 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002542 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 offset /= tile_size;
2544
2545 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2546 unsigned int tile_width, tile_height;
2547 unsigned int pitch_tiles;
2548 struct drm_rect r;
2549
2550 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2551 fb->modifier[i], cpp);
2552
2553 rot_info->plane[i].offset = offset;
2554 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2555 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2556 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2557
2558 intel_fb->rotated[i].pitch =
2559 rot_info->plane[i].height * tile_height;
2560
2561 /* how many tiles does this plane need */
2562 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2563 /*
2564 * If the plane isn't horizontally tile aligned,
2565 * we need one more tile.
2566 */
2567 if (x != 0)
2568 size++;
2569
2570 /* rotate the x/y offsets to match the GTT view */
2571 r.x1 = x;
2572 r.y1 = y;
2573 r.x2 = x + width;
2574 r.y2 = y + height;
2575 drm_rect_rotate(&r,
2576 rot_info->plane[i].width * tile_width,
2577 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002578 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002579 x = r.x1;
2580 y = r.y1;
2581
2582 /* rotate the tile dimensions to match the GTT view */
2583 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2584 swap(tile_width, tile_height);
2585
2586 /*
2587 * We only keep the x/y offsets, so push all of the
2588 * gtt offset into the x/y offsets.
2589 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002590 _intel_adjust_tile_offset(&x, &y, tile_size,
2591 tile_width, tile_height, pitch_tiles,
2592 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002593
2594 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2595
2596 /*
2597 * First pixel of the framebuffer from
2598 * the start of the rotated gtt mapping.
2599 */
2600 intel_fb->rotated[i].x = x;
2601 intel_fb->rotated[i].y = y;
2602 } else {
2603 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2604 x * cpp, tile_size);
2605 }
2606
2607 /* how many tiles in total needed in the bo */
2608 max_size = max(max_size, offset + size);
2609 }
2610
2611 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2612 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2613 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2614 return -EINVAL;
2615 }
2616
2617 return 0;
2618}
2619
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002620static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002621{
2622 switch (format) {
2623 case DISPPLANE_8BPP:
2624 return DRM_FORMAT_C8;
2625 case DISPPLANE_BGRX555:
2626 return DRM_FORMAT_XRGB1555;
2627 case DISPPLANE_BGRX565:
2628 return DRM_FORMAT_RGB565;
2629 default:
2630 case DISPPLANE_BGRX888:
2631 return DRM_FORMAT_XRGB8888;
2632 case DISPPLANE_RGBX888:
2633 return DRM_FORMAT_XBGR8888;
2634 case DISPPLANE_BGRX101010:
2635 return DRM_FORMAT_XRGB2101010;
2636 case DISPPLANE_RGBX101010:
2637 return DRM_FORMAT_XBGR2101010;
2638 }
2639}
2640
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002641static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2642{
2643 switch (format) {
2644 case PLANE_CTL_FORMAT_RGB_565:
2645 return DRM_FORMAT_RGB565;
2646 default:
2647 case PLANE_CTL_FORMAT_XRGB_8888:
2648 if (rgb_order) {
2649 if (alpha)
2650 return DRM_FORMAT_ABGR8888;
2651 else
2652 return DRM_FORMAT_XBGR8888;
2653 } else {
2654 if (alpha)
2655 return DRM_FORMAT_ARGB8888;
2656 else
2657 return DRM_FORMAT_XRGB8888;
2658 }
2659 case PLANE_CTL_FORMAT_XRGB_2101010:
2660 if (rgb_order)
2661 return DRM_FORMAT_XBGR2101010;
2662 else
2663 return DRM_FORMAT_XRGB2101010;
2664 }
2665}
2666
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002667static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002668intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2669 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002670{
2671 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002672 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002673 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002674 struct drm_i915_gem_object *obj = NULL;
2675 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002676 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002677 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2678 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2679 PAGE_SIZE);
2680
2681 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002682
Chris Wilsonff2652e2014-03-10 08:07:02 +00002683 if (plane_config->size == 0)
2684 return false;
2685
Paulo Zanoni3badb492015-09-23 12:52:23 -03002686 /* If the FB is too big, just don't use it since fbdev is not very
2687 * important and we should probably use that space with FBC or other
2688 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002689 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002690 return false;
2691
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002692 mutex_lock(&dev->struct_mutex);
2693
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002694 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2695 base_aligned,
2696 base_aligned,
2697 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002698 if (!obj) {
2699 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002700 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002701 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002702
Chris Wilson3e510a82016-08-05 10:14:23 +01002703 if (plane_config->tiling == I915_TILING_X)
2704 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002705
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002706 mode_cmd.pixel_format = fb->pixel_format;
2707 mode_cmd.width = fb->width;
2708 mode_cmd.height = fb->height;
2709 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002710 mode_cmd.modifier[0] = fb->modifier[0];
2711 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002712
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002713 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002714 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002715 DRM_DEBUG_KMS("intel fb init failed\n");
2716 goto out_unref_obj;
2717 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002718
Jesse Barnes46f297f2014-03-07 08:57:48 -08002719 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002720
Daniel Vetterf6936e22015-03-26 12:17:05 +01002721 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002722 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002723
2724out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002725 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002726 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002727 return false;
2728}
2729
Daniel Vetter5a21b662016-05-24 17:13:53 +02002730/* Update plane->state->fb to match plane->fb after driver-internal updates */
2731static void
2732update_state_fb(struct drm_plane *plane)
2733{
2734 if (plane->fb == plane->state->fb)
2735 return;
2736
2737 if (plane->state->fb)
2738 drm_framebuffer_unreference(plane->state->fb);
2739 plane->state->fb = plane->fb;
2740 if (plane->state->fb)
2741 drm_framebuffer_reference(plane->state->fb);
2742}
2743
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002744static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002745intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2746 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002747{
2748 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002749 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750 struct drm_crtc *c;
2751 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002752 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002753 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002754 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002755 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2756 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002757 struct intel_plane_state *intel_state =
2758 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002759 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002760
Damien Lespiau2d140302015-02-05 17:22:18 +00002761 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002762 return;
2763
Daniel Vetterf6936e22015-03-26 12:17:05 +01002764 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002765 fb = &plane_config->fb->base;
2766 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002767 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002768
Damien Lespiau2d140302015-02-05 17:22:18 +00002769 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002770
2771 /*
2772 * Failed to alloc the obj, check to see if we should share
2773 * an fb with another CRTC instead
2774 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002775 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002776 i = to_intel_crtc(c);
2777
2778 if (c == &intel_crtc->base)
2779 continue;
2780
Matt Roper2ff8fde2014-07-08 07:50:07 -07002781 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002782 continue;
2783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 fb = c->primary->fb;
2785 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002786 continue;
2787
Daniel Vetter88595ac2015-03-26 12:42:24 +01002788 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002789 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002790 drm_framebuffer_reference(fb);
2791 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002792 }
2793 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002794
Matt Roper200757f2015-12-03 11:37:36 -08002795 /*
2796 * We've failed to reconstruct the BIOS FB. Current display state
2797 * indicates that the primary plane is visible, but has a NULL FB,
2798 * which will lead to problems later if we don't fix it up. The
2799 * simplest solution is to just disable the primary plane now and
2800 * pretend the BIOS never had it enabled.
2801 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002802 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002803 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002804 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002805 intel_plane->disable_plane(primary, &intel_crtc->base);
2806
Daniel Vetter88595ac2015-03-26 12:42:24 +01002807 return;
2808
2809valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002810 plane_state->src_x = 0;
2811 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002812 plane_state->src_w = fb->width << 16;
2813 plane_state->src_h = fb->height << 16;
2814
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002815 plane_state->crtc_x = 0;
2816 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002817 plane_state->crtc_w = fb->width;
2818 plane_state->crtc_h = fb->height;
2819
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002820 intel_state->base.src.x1 = plane_state->src_x;
2821 intel_state->base.src.y1 = plane_state->src_y;
2822 intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w;
2823 intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h;
2824 intel_state->base.dst.x1 = plane_state->crtc_x;
2825 intel_state->base.dst.y1 = plane_state->crtc_y;
2826 intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2827 intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
Matt Roper0a8d8a82015-12-03 11:37:38 -08002828
Daniel Vetter88595ac2015-03-26 12:42:24 +01002829 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002830 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002831 dev_priv->preserve_bios_swizzle = true;
2832
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002833 drm_framebuffer_reference(fb);
2834 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002835 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002836 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002837 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2838 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002839}
2840
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002841static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2842 unsigned int rotation)
2843{
2844 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2845
2846 switch (fb->modifier[plane]) {
2847 case DRM_FORMAT_MOD_NONE:
2848 case I915_FORMAT_MOD_X_TILED:
2849 switch (cpp) {
2850 case 8:
2851 return 4096;
2852 case 4:
2853 case 2:
2854 case 1:
2855 return 8192;
2856 default:
2857 MISSING_CASE(cpp);
2858 break;
2859 }
2860 break;
2861 case I915_FORMAT_MOD_Y_TILED:
2862 case I915_FORMAT_MOD_Yf_TILED:
2863 switch (cpp) {
2864 case 8:
2865 return 2048;
2866 case 4:
2867 return 4096;
2868 case 2:
2869 case 1:
2870 return 8192;
2871 default:
2872 MISSING_CASE(cpp);
2873 break;
2874 }
2875 break;
2876 default:
2877 MISSING_CASE(fb->modifier[plane]);
2878 }
2879
2880 return 2048;
2881}
2882
2883static int skl_check_main_surface(struct intel_plane_state *plane_state)
2884{
2885 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2886 const struct drm_framebuffer *fb = plane_state->base.fb;
2887 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002888 int x = plane_state->base.src.x1 >> 16;
2889 int y = plane_state->base.src.y1 >> 16;
2890 int w = drm_rect_width(&plane_state->base.src) >> 16;
2891 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002892 int max_width = skl_max_plane_width(fb, 0, rotation);
2893 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002894 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002895
2896 if (w > max_width || h > max_height) {
2897 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2898 w, h, max_width, max_height);
2899 return -EINVAL;
2900 }
2901
2902 intel_add_fb_offsets(&x, &y, plane_state, 0);
2903 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2904
2905 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2906
2907 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002908 * AUX surface offset is specified as the distance from the
2909 * main surface offset, and it must be non-negative. Make
2910 * sure that is what we will get.
2911 */
2912 if (offset > aux_offset)
2913 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2914 offset, aux_offset & ~(alignment - 1));
2915
2916 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002917 * When using an X-tiled surface, the plane blows up
2918 * if the x offset + width exceed the stride.
2919 *
2920 * TODO: linear and Y-tiled seem fine, Yf untested,
2921 */
2922 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2923 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2924
2925 while ((x + w) * cpp > fb->pitches[0]) {
2926 if (offset == 0) {
2927 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2928 return -EINVAL;
2929 }
2930
2931 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2932 offset, offset - alignment);
2933 }
2934 }
2935
2936 plane_state->main.offset = offset;
2937 plane_state->main.x = x;
2938 plane_state->main.y = y;
2939
2940 return 0;
2941}
2942
Ville Syrjälä8d970652016-01-28 16:30:28 +02002943static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2944{
2945 const struct drm_framebuffer *fb = plane_state->base.fb;
2946 unsigned int rotation = plane_state->base.rotation;
2947 int max_width = skl_max_plane_width(fb, 1, rotation);
2948 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002949 int x = plane_state->base.src.x1 >> 17;
2950 int y = plane_state->base.src.y1 >> 17;
2951 int w = drm_rect_width(&plane_state->base.src) >> 17;
2952 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002953 u32 offset;
2954
2955 intel_add_fb_offsets(&x, &y, plane_state, 1);
2956 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2957
2958 /* FIXME not quite sure how/if these apply to the chroma plane */
2959 if (w > max_width || h > max_height) {
2960 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2961 w, h, max_width, max_height);
2962 return -EINVAL;
2963 }
2964
2965 plane_state->aux.offset = offset;
2966 plane_state->aux.x = x;
2967 plane_state->aux.y = y;
2968
2969 return 0;
2970}
2971
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002972int skl_check_plane_surface(struct intel_plane_state *plane_state)
2973{
2974 const struct drm_framebuffer *fb = plane_state->base.fb;
2975 unsigned int rotation = plane_state->base.rotation;
2976 int ret;
2977
2978 /* Rotate src coordinates to match rotated GTT view */
2979 if (intel_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002980 drm_rect_rotate(&plane_state->base.src,
2981 fb->width, fb->height, DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002982
Ville Syrjälä8d970652016-01-28 16:30:28 +02002983 /*
2984 * Handle the AUX surface first since
2985 * the main surface setup depends on it.
2986 */
2987 if (fb->pixel_format == DRM_FORMAT_NV12) {
2988 ret = skl_check_nv12_aux_surface(plane_state);
2989 if (ret)
2990 return ret;
2991 } else {
2992 plane_state->aux.offset = ~0xfff;
2993 plane_state->aux.x = 0;
2994 plane_state->aux.y = 0;
2995 }
2996
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002997 ret = skl_check_main_surface(plane_state);
2998 if (ret)
2999 return ret;
3000
3001 return 0;
3002}
3003
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003004static void i9xx_update_primary_plane(struct drm_plane *primary,
3005 const struct intel_crtc_state *crtc_state,
3006 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003007{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003008 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003009 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3011 struct drm_framebuffer *fb = plane_state->base.fb;
3012 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07003013 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003014 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003015 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003016 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003017 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003018 int x = plane_state->base.src.x1 >> 16;
3019 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003020
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003021 dspcntr = DISPPLANE_GAMMA_ENABLE;
3022
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003023 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003024
3025 if (INTEL_INFO(dev)->gen < 4) {
3026 if (intel_crtc->pipe == PIPE_B)
3027 dspcntr |= DISPPLANE_SEL_PIPE_B;
3028
3029 /* pipesrc and dspsize control the size that is scaled from,
3030 * which should always be the user's requested size.
3031 */
3032 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003033 ((crtc_state->pipe_src_h - 1) << 16) |
3034 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003035 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003036 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003037 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003038 ((crtc_state->pipe_src_h - 1) << 16) |
3039 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003040 I915_WRITE(PRIMPOS(plane), 0);
3041 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003042 }
3043
Ville Syrjälä57779d02012-10-31 17:50:14 +02003044 switch (fb->pixel_format) {
3045 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003046 dspcntr |= DISPPLANE_8BPP;
3047 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003048 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003049 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003050 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003051 case DRM_FORMAT_RGB565:
3052 dspcntr |= DISPPLANE_BGRX565;
3053 break;
3054 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003055 dspcntr |= DISPPLANE_BGRX888;
3056 break;
3057 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003058 dspcntr |= DISPPLANE_RGBX888;
3059 break;
3060 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003061 dspcntr |= DISPPLANE_BGRX101010;
3062 break;
3063 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003064 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003065 break;
3066 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003067 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003068 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003069
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003070 if (INTEL_GEN(dev_priv) >= 4 &&
3071 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003072 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003073
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003074 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003075 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3076
Ville Syrjälä29490562016-01-20 18:02:50 +02003077 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003078
Ville Syrjälä6687c902015-09-15 13:16:41 +03003079 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003080 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003081 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003082
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003083 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303084 dspcntr |= DISPPLANE_ROTATE_180;
3085
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003086 x += (crtc_state->pipe_src_w - 1);
3087 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303088 }
3089
Ville Syrjälä29490562016-01-20 18:02:50 +02003090 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003091
3092 if (INTEL_INFO(dev)->gen < 4)
3093 intel_crtc->dspaddr_offset = linear_offset;
3094
Paulo Zanoni2db33662015-09-14 15:20:03 -03003095 intel_crtc->adjusted_x = x;
3096 intel_crtc->adjusted_y = y;
3097
Sonika Jindal48404c12014-08-22 14:06:04 +05303098 I915_WRITE(reg, dspcntr);
3099
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003100 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003101 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003102 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003103 intel_fb_gtt_offset(fb, rotation) +
3104 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003106 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01003108 I915_WRITE(DSPADDR(plane), i915_gem_object_ggtt_offset(obj, NULL) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003110}
3111
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003112static void i9xx_disable_primary_plane(struct drm_plane *primary,
3113 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003114{
3115 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003116 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003118 int plane = intel_crtc->plane;
3119
3120 I915_WRITE(DSPCNTR(plane), 0);
3121 if (INTEL_INFO(dev_priv)->gen >= 4)
3122 I915_WRITE(DSPSURF(plane), 0);
3123 else
3124 I915_WRITE(DSPADDR(plane), 0);
3125 POSTING_READ(DSPCNTR(plane));
3126}
3127
3128static void ironlake_update_primary_plane(struct drm_plane *primary,
3129 const struct intel_crtc_state *crtc_state,
3130 const struct intel_plane_state *plane_state)
3131{
3132 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003133 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3135 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003136 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003137 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003139 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003140 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003141 int x = plane_state->base.src.x1 >> 16;
3142 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003143
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003144 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003145 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003146
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003147 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003148 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3149
Ville Syrjälä57779d02012-10-31 17:50:14 +02003150 switch (fb->pixel_format) {
3151 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003152 dspcntr |= DISPPLANE_8BPP;
3153 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003154 case DRM_FORMAT_RGB565:
3155 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003156 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003157 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003158 dspcntr |= DISPPLANE_BGRX888;
3159 break;
3160 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003161 dspcntr |= DISPPLANE_RGBX888;
3162 break;
3163 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003164 dspcntr |= DISPPLANE_BGRX101010;
3165 break;
3166 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003167 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003168 break;
3169 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003170 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171 }
3172
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003173 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003174 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003175
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003176 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003177 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Ville Syrjälä29490562016-01-20 18:02:50 +02003179 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003180
Daniel Vetterc2c75132012-07-05 12:17:30 +02003181 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003182 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003183
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003184 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303185 dspcntr |= DISPPLANE_ROTATE_180;
3186
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003187 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003188 x += (crtc_state->pipe_src_w - 1);
3189 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303190 }
3191 }
3192
Ville Syrjälä29490562016-01-20 18:02:50 +02003193 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003194
Paulo Zanoni2db33662015-09-14 15:20:03 -03003195 intel_crtc->adjusted_x = x;
3196 intel_crtc->adjusted_y = y;
3197
Sonika Jindal48404c12014-08-22 14:06:04 +05303198 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003199
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003200 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003201 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003202 intel_fb_gtt_offset(fb, rotation) +
3203 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003204 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003205 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3206 } else {
3207 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3208 I915_WRITE(DSPLINOFF(plane), linear_offset);
3209 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003210 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003211}
3212
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003213u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3214 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003215{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003216 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3217 return 64;
3218 } else {
3219 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003220
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003221 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003222 }
3223}
3224
Ville Syrjälä6687c902015-09-15 13:16:41 +03003225u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3226 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003227{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003228 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003229 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003230 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003231
Ville Syrjälä6687c902015-09-15 13:16:41 +03003232 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003233
Chris Wilson058d88c2016-08-15 10:49:06 +01003234 vma = i915_gem_object_to_ggtt(obj, &view);
3235 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3236 view.type))
3237 return -1;
3238
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003239 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003240}
3241
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003242static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3243{
3244 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003245 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003246
3247 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3248 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3249 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003250}
3251
Chandra Kondurua1b22782015-04-07 15:28:45 -07003252/*
3253 * This function detaches (aka. unbinds) unused scalers in hardware
3254 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003255static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003256{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003257 struct intel_crtc_scaler_state *scaler_state;
3258 int i;
3259
Chandra Kondurua1b22782015-04-07 15:28:45 -07003260 scaler_state = &intel_crtc->config->scaler_state;
3261
3262 /* loop through and disable scalers that aren't in use */
3263 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003264 if (!scaler_state->scalers[i].in_use)
3265 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003266 }
3267}
3268
Ville Syrjäläd2196772016-01-28 18:33:11 +02003269u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3270 unsigned int rotation)
3271{
3272 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3273 u32 stride = intel_fb_pitch(fb, plane, rotation);
3274
3275 /*
3276 * The stride is either expressed as a multiple of 64 bytes chunks for
3277 * linear buffers or in number of tiles for tiled buffers.
3278 */
3279 if (intel_rotation_90_or_270(rotation)) {
3280 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3281
3282 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3283 } else {
3284 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3285 fb->pixel_format);
3286 }
3287
3288 return stride;
3289}
3290
Chandra Konduru6156a452015-04-27 13:48:39 -07003291u32 skl_plane_ctl_format(uint32_t pixel_format)
3292{
Chandra Konduru6156a452015-04-27 13:48:39 -07003293 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003294 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003295 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003296 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003297 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003298 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003299 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003300 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003301 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003302 /*
3303 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3304 * to be already pre-multiplied. We need to add a knob (or a different
3305 * DRM_FORMAT) for user-space to configure that.
3306 */
3307 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003308 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003309 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003310 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003311 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003312 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003313 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003314 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003315 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003318 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003319 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003320 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003321 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003322 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003323 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003324 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003325 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003326 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003327 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003328
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003329 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003330}
3331
3332u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3333{
Chandra Konduru6156a452015-04-27 13:48:39 -07003334 switch (fb_modifier) {
3335 case DRM_FORMAT_MOD_NONE:
3336 break;
3337 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003338 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003339 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003340 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003341 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003342 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003343 default:
3344 MISSING_CASE(fb_modifier);
3345 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003346
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003347 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003348}
3349
3350u32 skl_plane_ctl_rotation(unsigned int rotation)
3351{
Chandra Konduru6156a452015-04-27 13:48:39 -07003352 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003353 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003354 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303355 /*
3356 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3357 * while i915 HW rotation is clockwise, thats why this swapping.
3358 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003359 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303360 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003361 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003362 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003363 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303364 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003365 default:
3366 MISSING_CASE(rotation);
3367 }
3368
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003369 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003370}
3371
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003372static void skylake_update_primary_plane(struct drm_plane *plane,
3373 const struct intel_crtc_state *crtc_state,
3374 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003375{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003376 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003377 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3379 struct drm_framebuffer *fb = plane_state->base.fb;
Lyude62e0fb82016-08-22 12:50:08 -04003380 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003381 int pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003382 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003383 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003384 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003385 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003386 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003387 int src_x = plane_state->main.x;
3388 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003389 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3390 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3391 int dst_x = plane_state->base.dst.x1;
3392 int dst_y = plane_state->base.dst.y1;
3393 int dst_w = drm_rect_width(&plane_state->base.dst);
3394 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003395
3396 plane_ctl = PLANE_CTL_ENABLE |
3397 PLANE_CTL_PIPE_GAMMA_ENABLE |
3398 PLANE_CTL_PIPE_CSC_ENABLE;
3399
Chandra Konduru6156a452015-04-27 13:48:39 -07003400 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3401 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003402 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003403 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003404
Ville Syrjälä6687c902015-09-15 13:16:41 +03003405 /* Sizes are 0 based */
3406 src_w--;
3407 src_h--;
3408 dst_w--;
3409 dst_h--;
3410
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003411 intel_crtc->dspaddr_offset = surf_addr;
3412
Ville Syrjälä6687c902015-09-15 13:16:41 +03003413 intel_crtc->adjusted_x = src_x;
3414 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003415
Lyude62e0fb82016-08-22 12:50:08 -04003416 if (wm->dirty_pipes & drm_crtc_mask(&intel_crtc->base))
3417 skl_write_plane_wm(intel_crtc, wm, 0);
3418
Damien Lespiau70d21f02013-07-03 21:06:04 +01003419 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003420 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +03003421 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003422 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003423
3424 if (scaler_id >= 0) {
3425 uint32_t ps_ctrl = 0;
3426
3427 WARN_ON(!dst_w || !dst_h);
3428 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3429 crtc_state->scaler_state.scalers[scaler_id].mode;
3430 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3431 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3432 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3433 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3434 I915_WRITE(PLANE_POS(pipe, 0), 0);
3435 } else {
3436 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3437 }
3438
Ville Syrjälä6687c902015-09-15 13:16:41 +03003439 I915_WRITE(PLANE_SURF(pipe, 0),
3440 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003441
3442 POSTING_READ(PLANE_SURF(pipe, 0));
3443}
3444
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003445static void skylake_disable_primary_plane(struct drm_plane *primary,
3446 struct drm_crtc *crtc)
3447{
3448 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003449 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude62e0fb82016-08-22 12:50:08 -04003450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3451 int pipe = intel_crtc->pipe;
3452
Lyudeccebc232016-08-29 12:31:27 -04003453 /*
3454 * We only populate skl_results on watermark updates, and if the
3455 * plane's visiblity isn't actually changing neither is its watermarks.
3456 */
3457 if (!crtc->primary->state->visible)
3458 skl_write_plane_wm(intel_crtc, &dev_priv->wm.skl_results, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003459
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003460 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3461 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3462 POSTING_READ(PLANE_SURF(pipe, 0));
3463}
3464
Jesse Barnes17638cd2011-06-24 12:19:23 -07003465/* Assume fb object is pinned & idle & fenced and just update base pointers */
3466static int
3467intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3468 int x, int y, enum mode_set_atomic state)
3469{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003470 /* Support for kgdboc is disabled, this needs a major rework. */
3471 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003472
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003473 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003474}
3475
Daniel Vetter5a21b662016-05-24 17:13:53 +02003476static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3477{
3478 struct intel_crtc *crtc;
3479
Chris Wilson91c8a322016-07-05 10:40:23 +01003480 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003481 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3482}
3483
Ville Syrjälä75147472014-11-24 18:28:11 +02003484static void intel_update_primary_planes(struct drm_device *dev)
3485{
Ville Syrjälä75147472014-11-24 18:28:11 +02003486 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003487
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003488 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003489 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003490 struct intel_plane_state *plane_state =
3491 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003492
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003493 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003494 plane->update_plane(&plane->base,
3495 to_intel_crtc_state(crtc->state),
3496 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003497 }
3498}
3499
Maarten Lankhorst73974892016-08-05 23:28:27 +03003500static int
3501__intel_display_resume(struct drm_device *dev,
3502 struct drm_atomic_state *state)
3503{
3504 struct drm_crtc_state *crtc_state;
3505 struct drm_crtc *crtc;
3506 int i, ret;
3507
3508 intel_modeset_setup_hw_state(dev);
3509 i915_redisable_vga(dev);
3510
3511 if (!state)
3512 return 0;
3513
3514 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3515 /*
3516 * Force recalculation even if we restore
3517 * current state. With fast modeset this may not result
3518 * in a modeset when the state is compatible.
3519 */
3520 crtc_state->mode_changed = true;
3521 }
3522
3523 /* ignore any reset values/BIOS leftovers in the WM registers */
3524 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3525
3526 ret = drm_atomic_commit(state);
3527
3528 WARN_ON(ret == -EDEADLK);
3529 return ret;
3530}
3531
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003532static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3533{
Ville Syrjäläae981042016-08-05 23:28:30 +03003534 return intel_has_gpu_reset(dev_priv) &&
3535 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003536}
3537
Chris Wilsonc0336662016-05-06 15:40:21 +01003538void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003539{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003540 struct drm_device *dev = &dev_priv->drm;
3541 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3542 struct drm_atomic_state *state;
3543 int ret;
3544
Maarten Lankhorst73974892016-08-05 23:28:27 +03003545 /*
3546 * Need mode_config.mutex so that we don't
3547 * trample ongoing ->detect() and whatnot.
3548 */
3549 mutex_lock(&dev->mode_config.mutex);
3550 drm_modeset_acquire_init(ctx, 0);
3551 while (1) {
3552 ret = drm_modeset_lock_all_ctx(dev, ctx);
3553 if (ret != -EDEADLK)
3554 break;
3555
3556 drm_modeset_backoff(ctx);
3557 }
3558
3559 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003560 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003561 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003562 return;
3563
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003564 /*
3565 * Disabling the crtcs gracefully seems nicer. Also the
3566 * g33 docs say we should at least disable all the planes.
3567 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003568 state = drm_atomic_helper_duplicate_state(dev, ctx);
3569 if (IS_ERR(state)) {
3570 ret = PTR_ERR(state);
3571 state = NULL;
3572 DRM_ERROR("Duplicating state failed with %i\n", ret);
3573 goto err;
3574 }
3575
3576 ret = drm_atomic_helper_disable_all(dev, ctx);
3577 if (ret) {
3578 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3579 goto err;
3580 }
3581
3582 dev_priv->modeset_restore_state = state;
3583 state->acquire_ctx = ctx;
3584 return;
3585
3586err:
3587 drm_atomic_state_free(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003588}
3589
Chris Wilsonc0336662016-05-06 15:40:21 +01003590void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003591{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003592 struct drm_device *dev = &dev_priv->drm;
3593 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3594 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3595 int ret;
3596
Daniel Vetter5a21b662016-05-24 17:13:53 +02003597 /*
3598 * Flips in the rings will be nuked by the reset,
3599 * so complete all pending flips so that user space
3600 * will get its events and not get stuck.
3601 */
3602 intel_complete_page_flips(dev_priv);
3603
Maarten Lankhorst73974892016-08-05 23:28:27 +03003604 dev_priv->modeset_restore_state = NULL;
3605
Ville Syrjälä75147472014-11-24 18:28:11 +02003606 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003607 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003608 if (!state) {
3609 /*
3610 * Flips in the rings have been nuked by the reset,
3611 * so update the base address of all primary
3612 * planes to the the last fb to make sure we're
3613 * showing the correct fb after a reset.
3614 *
3615 * FIXME: Atomic will make this obsolete since we won't schedule
3616 * CS-based flips (which might get lost in gpu resets) any more.
3617 */
3618 intel_update_primary_planes(dev);
3619 } else {
3620 ret = __intel_display_resume(dev, state);
3621 if (ret)
3622 DRM_ERROR("Restoring old state failed with %i\n", ret);
3623 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003624 } else {
3625 /*
3626 * The display has been reset as well,
3627 * so need a full re-initialization.
3628 */
3629 intel_runtime_pm_disable_interrupts(dev_priv);
3630 intel_runtime_pm_enable_interrupts(dev_priv);
3631
Imre Deak51f59202016-09-14 13:04:13 +03003632 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003633 intel_modeset_init_hw(dev);
3634
3635 spin_lock_irq(&dev_priv->irq_lock);
3636 if (dev_priv->display.hpd_irq_setup)
3637 dev_priv->display.hpd_irq_setup(dev_priv);
3638 spin_unlock_irq(&dev_priv->irq_lock);
3639
3640 ret = __intel_display_resume(dev, state);
3641 if (ret)
3642 DRM_ERROR("Restoring old state failed with %i\n", ret);
3643
3644 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003645 }
3646
Maarten Lankhorst73974892016-08-05 23:28:27 +03003647 drm_modeset_drop_locks(ctx);
3648 drm_modeset_acquire_fini(ctx);
3649 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003650}
3651
Chris Wilson8af29b02016-09-09 14:11:47 +01003652static bool abort_flip_on_reset(struct intel_crtc *crtc)
3653{
3654 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3655
3656 if (i915_reset_in_progress(error))
3657 return true;
3658
3659 if (crtc->reset_count != i915_reset_count(error))
3660 return true;
3661
3662 return false;
3663}
3664
Chris Wilson7d5e3792014-03-04 13:15:08 +00003665static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3666{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003667 struct drm_device *dev = crtc->dev;
3668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003669 bool pending;
3670
Chris Wilson8af29b02016-09-09 14:11:47 +01003671 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003672 return false;
3673
3674 spin_lock_irq(&dev->event_lock);
3675 pending = to_intel_crtc(crtc)->flip_work != NULL;
3676 spin_unlock_irq(&dev->event_lock);
3677
3678 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003679}
3680
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003681static void intel_update_pipe_config(struct intel_crtc *crtc,
3682 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003683{
3684 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003685 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003686 struct intel_crtc_state *pipe_config =
3687 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003688
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003689 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3690 crtc->base.mode = crtc->base.state->mode;
3691
3692 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3693 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3694 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003695
3696 /*
3697 * Update pipe size and adjust fitter if needed: the reason for this is
3698 * that in compute_mode_changes we check the native mode (not the pfit
3699 * mode) to see if we can flip rather than do a full mode set. In the
3700 * fastboot case, we'll flip, but if we don't update the pipesrc and
3701 * pfit state, we'll end up with a big fb scanned out into the wrong
3702 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003703 */
3704
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003705 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003706 ((pipe_config->pipe_src_w - 1) << 16) |
3707 (pipe_config->pipe_src_h - 1));
3708
3709 /* on skylake this is done by detaching scalers */
3710 if (INTEL_INFO(dev)->gen >= 9) {
3711 skl_detach_scalers(crtc);
3712
3713 if (pipe_config->pch_pfit.enabled)
3714 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003715 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003716 if (pipe_config->pch_pfit.enabled)
3717 ironlake_pfit_enable(crtc);
3718 else if (old_crtc_state->pch_pfit.enabled)
3719 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003720 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003721}
3722
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003723static void intel_fdi_normal_train(struct drm_crtc *crtc)
3724{
3725 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003726 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3728 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003729 i915_reg_t reg;
3730 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003731
3732 /* enable normal train */
3733 reg = FDI_TX_CTL(pipe);
3734 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003735 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003736 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3737 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003738 } else {
3739 temp &= ~FDI_LINK_TRAIN_NONE;
3740 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003741 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003742 I915_WRITE(reg, temp);
3743
3744 reg = FDI_RX_CTL(pipe);
3745 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003746 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003747 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3748 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3749 } else {
3750 temp &= ~FDI_LINK_TRAIN_NONE;
3751 temp |= FDI_LINK_TRAIN_NONE;
3752 }
3753 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3754
3755 /* wait one idle pattern time */
3756 POSTING_READ(reg);
3757 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003758
3759 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003760 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003761 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3762 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003763}
3764
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003765/* The FDI link training functions for ILK/Ibexpeak. */
3766static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3767{
3768 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003769 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3771 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003772 i915_reg_t reg;
3773 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003774
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003775 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003776 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003777
Adam Jacksone1a44742010-06-25 15:32:14 -04003778 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3779 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003780 reg = FDI_RX_IMR(pipe);
3781 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003782 temp &= ~FDI_RX_SYMBOL_LOCK;
3783 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003784 I915_WRITE(reg, temp);
3785 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003786 udelay(150);
3787
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003788 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003789 reg = FDI_TX_CTL(pipe);
3790 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003791 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003792 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003793 temp &= ~FDI_LINK_TRAIN_NONE;
3794 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003796
Chris Wilson5eddb702010-09-11 13:48:45 +01003797 reg = FDI_RX_CTL(pipe);
3798 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003799 temp &= ~FDI_LINK_TRAIN_NONE;
3800 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3802
3803 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003804 udelay(150);
3805
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003806 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003807 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3808 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3809 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003810
Chris Wilson5eddb702010-09-11 13:48:45 +01003811 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003812 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3815
3816 if ((temp & FDI_RX_BIT_LOCK)) {
3817 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003818 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003819 break;
3820 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003821 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003822 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003823 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003824
3825 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003826 reg = FDI_TX_CTL(pipe);
3827 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003828 temp &= ~FDI_LINK_TRAIN_NONE;
3829 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003831
Chris Wilson5eddb702010-09-11 13:48:45 +01003832 reg = FDI_RX_CTL(pipe);
3833 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834 temp &= ~FDI_LINK_TRAIN_NONE;
3835 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 I915_WRITE(reg, temp);
3837
3838 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839 udelay(150);
3840
Chris Wilson5eddb702010-09-11 13:48:45 +01003841 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003842 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003844 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3845
3846 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003847 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003848 DRM_DEBUG_KMS("FDI train 2 done.\n");
3849 break;
3850 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003852 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003853 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003854
3855 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003856
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003857}
3858
Akshay Joshi0206e352011-08-16 15:34:10 -04003859static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003860 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3861 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3862 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3863 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3864};
3865
3866/* The FDI link training functions for SNB/Cougarpoint. */
3867static void gen6_fdi_link_train(struct drm_crtc *crtc)
3868{
3869 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003870 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3872 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003873 i915_reg_t reg;
3874 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003875
Adam Jacksone1a44742010-06-25 15:32:14 -04003876 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3877 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003878 reg = FDI_RX_IMR(pipe);
3879 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003880 temp &= ~FDI_RX_SYMBOL_LOCK;
3881 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003882 I915_WRITE(reg, temp);
3883
3884 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003885 udelay(150);
3886
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003887 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003888 reg = FDI_TX_CTL(pipe);
3889 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003890 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003891 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003892 temp &= ~FDI_LINK_TRAIN_NONE;
3893 temp |= FDI_LINK_TRAIN_PATTERN_1;
3894 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3895 /* SNB-B */
3896 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003898
Daniel Vetterd74cf322012-10-26 10:58:13 +02003899 I915_WRITE(FDI_RX_MISC(pipe),
3900 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3901
Chris Wilson5eddb702010-09-11 13:48:45 +01003902 reg = FDI_RX_CTL(pipe);
3903 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003904 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003905 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3906 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3907 } else {
3908 temp &= ~FDI_LINK_TRAIN_NONE;
3909 temp |= FDI_LINK_TRAIN_PATTERN_1;
3910 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003911 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3912
3913 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003914 udelay(150);
3915
Akshay Joshi0206e352011-08-16 15:34:10 -04003916 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003917 reg = FDI_TX_CTL(pipe);
3918 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3920 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003921 I915_WRITE(reg, temp);
3922
3923 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003924 udelay(500);
3925
Sean Paulfa37d392012-03-02 12:53:39 -05003926 for (retry = 0; retry < 5; retry++) {
3927 reg = FDI_RX_IIR(pipe);
3928 temp = I915_READ(reg);
3929 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3930 if (temp & FDI_RX_BIT_LOCK) {
3931 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3932 DRM_DEBUG_KMS("FDI train 1 done.\n");
3933 break;
3934 }
3935 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003936 }
Sean Paulfa37d392012-03-02 12:53:39 -05003937 if (retry < 5)
3938 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003939 }
3940 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003941 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003942
3943 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003944 reg = FDI_TX_CTL(pipe);
3945 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003946 temp &= ~FDI_LINK_TRAIN_NONE;
3947 temp |= FDI_LINK_TRAIN_PATTERN_2;
3948 if (IS_GEN6(dev)) {
3949 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3950 /* SNB-B */
3951 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3952 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003953 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954
Chris Wilson5eddb702010-09-11 13:48:45 +01003955 reg = FDI_RX_CTL(pipe);
3956 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003957 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003958 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3959 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3960 } else {
3961 temp &= ~FDI_LINK_TRAIN_NONE;
3962 temp |= FDI_LINK_TRAIN_PATTERN_2;
3963 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003964 I915_WRITE(reg, temp);
3965
3966 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003967 udelay(150);
3968
Akshay Joshi0206e352011-08-16 15:34:10 -04003969 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003970 reg = FDI_TX_CTL(pipe);
3971 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003972 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3973 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003974 I915_WRITE(reg, temp);
3975
3976 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003977 udelay(500);
3978
Sean Paulfa37d392012-03-02 12:53:39 -05003979 for (retry = 0; retry < 5; retry++) {
3980 reg = FDI_RX_IIR(pipe);
3981 temp = I915_READ(reg);
3982 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3983 if (temp & FDI_RX_SYMBOL_LOCK) {
3984 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3985 DRM_DEBUG_KMS("FDI train 2 done.\n");
3986 break;
3987 }
3988 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003989 }
Sean Paulfa37d392012-03-02 12:53:39 -05003990 if (retry < 5)
3991 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003992 }
3993 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003994 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003995
3996 DRM_DEBUG_KMS("FDI train done.\n");
3997}
3998
Jesse Barnes357555c2011-04-28 15:09:55 -07003999/* Manual link training for Ivy Bridge A0 parts */
4000static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
4001{
4002 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004003 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07004004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4005 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004006 i915_reg_t reg;
4007 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004008
4009 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4010 for train result */
4011 reg = FDI_RX_IMR(pipe);
4012 temp = I915_READ(reg);
4013 temp &= ~FDI_RX_SYMBOL_LOCK;
4014 temp &= ~FDI_RX_BIT_LOCK;
4015 I915_WRITE(reg, temp);
4016
4017 POSTING_READ(reg);
4018 udelay(150);
4019
Daniel Vetter01a415f2012-10-27 15:58:40 +02004020 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4021 I915_READ(FDI_RX_IIR(pipe)));
4022
Jesse Barnes139ccd32013-08-19 11:04:55 -07004023 /* Try each vswing and preemphasis setting twice before moving on */
4024 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4025 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004026 reg = FDI_TX_CTL(pipe);
4027 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004028 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4029 temp &= ~FDI_TX_ENABLE;
4030 I915_WRITE(reg, temp);
4031
4032 reg = FDI_RX_CTL(pipe);
4033 temp = I915_READ(reg);
4034 temp &= ~FDI_LINK_TRAIN_AUTO;
4035 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4036 temp &= ~FDI_RX_ENABLE;
4037 I915_WRITE(reg, temp);
4038
4039 /* enable CPU FDI TX and PCH FDI RX */
4040 reg = FDI_TX_CTL(pipe);
4041 temp = I915_READ(reg);
4042 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004043 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004044 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004045 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004046 temp |= snb_b_fdi_train_param[j/2];
4047 temp |= FDI_COMPOSITE_SYNC;
4048 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4049
4050 I915_WRITE(FDI_RX_MISC(pipe),
4051 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4052
4053 reg = FDI_RX_CTL(pipe);
4054 temp = I915_READ(reg);
4055 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4056 temp |= FDI_COMPOSITE_SYNC;
4057 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4058
4059 POSTING_READ(reg);
4060 udelay(1); /* should be 0.5us */
4061
4062 for (i = 0; i < 4; i++) {
4063 reg = FDI_RX_IIR(pipe);
4064 temp = I915_READ(reg);
4065 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4066
4067 if (temp & FDI_RX_BIT_LOCK ||
4068 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4069 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4070 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4071 i);
4072 break;
4073 }
4074 udelay(1); /* should be 0.5us */
4075 }
4076 if (i == 4) {
4077 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4078 continue;
4079 }
4080
4081 /* Train 2 */
4082 reg = FDI_TX_CTL(pipe);
4083 temp = I915_READ(reg);
4084 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4085 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4086 I915_WRITE(reg, temp);
4087
4088 reg = FDI_RX_CTL(pipe);
4089 temp = I915_READ(reg);
4090 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4091 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004092 I915_WRITE(reg, temp);
4093
4094 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004095 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004096
Jesse Barnes139ccd32013-08-19 11:04:55 -07004097 for (i = 0; i < 4; i++) {
4098 reg = FDI_RX_IIR(pipe);
4099 temp = I915_READ(reg);
4100 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004101
Jesse Barnes139ccd32013-08-19 11:04:55 -07004102 if (temp & FDI_RX_SYMBOL_LOCK ||
4103 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4104 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4105 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4106 i);
4107 goto train_done;
4108 }
4109 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004110 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004111 if (i == 4)
4112 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004113 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004114
Jesse Barnes139ccd32013-08-19 11:04:55 -07004115train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004116 DRM_DEBUG_KMS("FDI train done.\n");
4117}
4118
Daniel Vetter88cefb62012-08-12 19:27:14 +02004119static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004120{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004121 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004122 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004123 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004124 i915_reg_t reg;
4125 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004126
Jesse Barnes0e23b992010-09-10 11:10:00 -07004127 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004128 reg = FDI_RX_CTL(pipe);
4129 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004130 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004131 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004132 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004133 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4134
4135 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004136 udelay(200);
4137
4138 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004139 temp = I915_READ(reg);
4140 I915_WRITE(reg, temp | FDI_PCDCLK);
4141
4142 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004143 udelay(200);
4144
Paulo Zanoni20749732012-11-23 15:30:38 -02004145 /* Enable CPU FDI TX PLL, always on for Ironlake */
4146 reg = FDI_TX_CTL(pipe);
4147 temp = I915_READ(reg);
4148 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4149 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004150
Paulo Zanoni20749732012-11-23 15:30:38 -02004151 POSTING_READ(reg);
4152 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004153 }
4154}
4155
Daniel Vetter88cefb62012-08-12 19:27:14 +02004156static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4157{
4158 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004159 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004160 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004161 i915_reg_t reg;
4162 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004163
4164 /* Switch from PCDclk to Rawclk */
4165 reg = FDI_RX_CTL(pipe);
4166 temp = I915_READ(reg);
4167 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4168
4169 /* Disable CPU FDI TX PLL */
4170 reg = FDI_TX_CTL(pipe);
4171 temp = I915_READ(reg);
4172 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4173
4174 POSTING_READ(reg);
4175 udelay(100);
4176
4177 reg = FDI_RX_CTL(pipe);
4178 temp = I915_READ(reg);
4179 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4180
4181 /* Wait for the clocks to turn off. */
4182 POSTING_READ(reg);
4183 udelay(100);
4184}
4185
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004186static void ironlake_fdi_disable(struct drm_crtc *crtc)
4187{
4188 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004189 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4191 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004192 i915_reg_t reg;
4193 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004194
4195 /* disable CPU FDI tx and PCH FDI rx */
4196 reg = FDI_TX_CTL(pipe);
4197 temp = I915_READ(reg);
4198 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4199 POSTING_READ(reg);
4200
4201 reg = FDI_RX_CTL(pipe);
4202 temp = I915_READ(reg);
4203 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004204 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004205 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4206
4207 POSTING_READ(reg);
4208 udelay(100);
4209
4210 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004211 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004212 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004213
4214 /* still set train pattern 1 */
4215 reg = FDI_TX_CTL(pipe);
4216 temp = I915_READ(reg);
4217 temp &= ~FDI_LINK_TRAIN_NONE;
4218 temp |= FDI_LINK_TRAIN_PATTERN_1;
4219 I915_WRITE(reg, temp);
4220
4221 reg = FDI_RX_CTL(pipe);
4222 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004223 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004224 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4225 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4226 } else {
4227 temp &= ~FDI_LINK_TRAIN_NONE;
4228 temp |= FDI_LINK_TRAIN_PATTERN_1;
4229 }
4230 /* BPC in FDI rx is consistent with that in PIPECONF */
4231 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004232 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004233 I915_WRITE(reg, temp);
4234
4235 POSTING_READ(reg);
4236 udelay(100);
4237}
4238
Chris Wilson5dce5b932014-01-20 10:17:36 +00004239bool intel_has_pending_fb_unpin(struct drm_device *dev)
4240{
4241 struct intel_crtc *crtc;
4242
4243 /* Note that we don't need to be called with mode_config.lock here
4244 * as our list of CRTC objects is static for the lifetime of the
4245 * device and so cannot disappear as we iterate. Similarly, we can
4246 * happily treat the predicates as racy, atomic checks as userspace
4247 * cannot claim and pin a new fb without at least acquring the
4248 * struct_mutex and so serialising with us.
4249 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004250 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004251 if (atomic_read(&crtc->unpin_work_count) == 0)
4252 continue;
4253
Daniel Vetter5a21b662016-05-24 17:13:53 +02004254 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004255 intel_wait_for_vblank(dev, crtc->pipe);
4256
4257 return true;
4258 }
4259
4260 return false;
4261}
4262
Daniel Vetter5a21b662016-05-24 17:13:53 +02004263static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004264{
4265 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004266 struct intel_flip_work *work = intel_crtc->flip_work;
4267
4268 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004269
4270 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004271 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004272
4273 drm_crtc_vblank_put(&intel_crtc->base);
4274
Daniel Vetter5a21b662016-05-24 17:13:53 +02004275 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004276 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004277
4278 trace_i915_flip_complete(intel_crtc->plane,
4279 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004280}
4281
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004282static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004283{
Chris Wilson0f911282012-04-17 10:05:38 +01004284 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004285 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004286 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004287
Daniel Vetter2c10d572012-12-20 21:24:07 +01004288 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004289
4290 ret = wait_event_interruptible_timeout(
4291 dev_priv->pending_flip_queue,
4292 !intel_crtc_has_pending_flip(crtc),
4293 60*HZ);
4294
4295 if (ret < 0)
4296 return ret;
4297
Daniel Vetter5a21b662016-05-24 17:13:53 +02004298 if (ret == 0) {
4299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4300 struct intel_flip_work *work;
4301
4302 spin_lock_irq(&dev->event_lock);
4303 work = intel_crtc->flip_work;
4304 if (work && !is_mmio_work(work)) {
4305 WARN_ONCE(1, "Removing stuck page flip\n");
4306 page_flip_completed(intel_crtc);
4307 }
4308 spin_unlock_irq(&dev->event_lock);
4309 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004310
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004311 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004312}
4313
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004314void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004315{
4316 u32 temp;
4317
4318 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4319
4320 mutex_lock(&dev_priv->sb_lock);
4321
4322 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4323 temp |= SBI_SSCCTL_DISABLE;
4324 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4325
4326 mutex_unlock(&dev_priv->sb_lock);
4327}
4328
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004329/* Program iCLKIP clock to the desired frequency */
4330static void lpt_program_iclkip(struct drm_crtc *crtc)
4331{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004332 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004333 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004334 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4335 u32 temp;
4336
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004337 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004338
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004339 /* The iCLK virtual clock root frequency is in MHz,
4340 * but the adjusted_mode->crtc_clock in in KHz. To get the
4341 * divisors, it is necessary to divide one by another, so we
4342 * convert the virtual clock precision to KHz here for higher
4343 * precision.
4344 */
4345 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004346 u32 iclk_virtual_root_freq = 172800 * 1000;
4347 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004348 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004349
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004350 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4351 clock << auxdiv);
4352 divsel = (desired_divisor / iclk_pi_range) - 2;
4353 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004354
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004355 /*
4356 * Near 20MHz is a corner case which is
4357 * out of range for the 7-bit divisor
4358 */
4359 if (divsel <= 0x7f)
4360 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004361 }
4362
4363 /* This should not happen with any sane values */
4364 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4365 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4366 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4367 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4368
4369 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004370 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004371 auxdiv,
4372 divsel,
4373 phasedir,
4374 phaseinc);
4375
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004376 mutex_lock(&dev_priv->sb_lock);
4377
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004378 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004379 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004380 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4381 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4382 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4383 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4384 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4385 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004386 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004387
4388 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004389 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004390 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4391 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004392 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004393
4394 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004395 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004396 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004397 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004398
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004399 mutex_unlock(&dev_priv->sb_lock);
4400
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004401 /* Wait for initialization time */
4402 udelay(24);
4403
4404 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4405}
4406
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004407int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4408{
4409 u32 divsel, phaseinc, auxdiv;
4410 u32 iclk_virtual_root_freq = 172800 * 1000;
4411 u32 iclk_pi_range = 64;
4412 u32 desired_divisor;
4413 u32 temp;
4414
4415 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4416 return 0;
4417
4418 mutex_lock(&dev_priv->sb_lock);
4419
4420 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4421 if (temp & SBI_SSCCTL_DISABLE) {
4422 mutex_unlock(&dev_priv->sb_lock);
4423 return 0;
4424 }
4425
4426 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4427 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4428 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4429 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4430 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4431
4432 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4433 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4434 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4435
4436 mutex_unlock(&dev_priv->sb_lock);
4437
4438 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4439
4440 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4441 desired_divisor << auxdiv);
4442}
4443
Daniel Vetter275f01b22013-05-03 11:49:47 +02004444static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4445 enum pipe pch_transcoder)
4446{
4447 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004448 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004449 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004450
4451 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4452 I915_READ(HTOTAL(cpu_transcoder)));
4453 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4454 I915_READ(HBLANK(cpu_transcoder)));
4455 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4456 I915_READ(HSYNC(cpu_transcoder)));
4457
4458 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4459 I915_READ(VTOTAL(cpu_transcoder)));
4460 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4461 I915_READ(VBLANK(cpu_transcoder)));
4462 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4463 I915_READ(VSYNC(cpu_transcoder)));
4464 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4465 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4466}
4467
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004468static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004469{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004470 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004471 uint32_t temp;
4472
4473 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004474 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004475 return;
4476
4477 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4478 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4479
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004480 temp &= ~FDI_BC_BIFURCATION_SELECT;
4481 if (enable)
4482 temp |= FDI_BC_BIFURCATION_SELECT;
4483
4484 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004485 I915_WRITE(SOUTH_CHICKEN1, temp);
4486 POSTING_READ(SOUTH_CHICKEN1);
4487}
4488
4489static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4490{
4491 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004492
4493 switch (intel_crtc->pipe) {
4494 case PIPE_A:
4495 break;
4496 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004497 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004498 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004499 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004500 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004501
4502 break;
4503 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004504 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004505
4506 break;
4507 default:
4508 BUG();
4509 }
4510}
4511
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004512/* Return which DP Port should be selected for Transcoder DP control */
4513static enum port
4514intel_trans_dp_port_sel(struct drm_crtc *crtc)
4515{
4516 struct drm_device *dev = crtc->dev;
4517 struct intel_encoder *encoder;
4518
4519 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004520 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004521 encoder->type == INTEL_OUTPUT_EDP)
4522 return enc_to_dig_port(&encoder->base)->port;
4523 }
4524
4525 return -1;
4526}
4527
Jesse Barnesf67a5592011-01-05 10:31:48 -08004528/*
4529 * Enable PCH resources required for PCH ports:
4530 * - PCH PLLs
4531 * - FDI training & RX/TX
4532 * - update transcoder timings
4533 * - DP transcoding bits
4534 * - transcoder
4535 */
4536static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004537{
4538 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004539 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4541 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004542 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004543
Daniel Vetterab9412b2013-05-03 11:49:46 +02004544 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004545
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004546 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004547 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4548
Daniel Vettercd986ab2012-10-26 10:58:12 +02004549 /* Write the TU size bits before fdi link training, so that error
4550 * detection works. */
4551 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4552 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4553
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004554 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004555 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004556
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004557 /* We need to program the right clock selection before writing the pixel
4558 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004559 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004560 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004561
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004562 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004563 temp |= TRANS_DPLL_ENABLE(pipe);
4564 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004565 if (intel_crtc->config->shared_dpll ==
4566 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004567 temp |= sel;
4568 else
4569 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004570 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004571 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004572
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004573 /* XXX: pch pll's can be enabled any time before we enable the PCH
4574 * transcoder, and we actually should do this to not upset any PCH
4575 * transcoder that already use the clock when we share it.
4576 *
4577 * Note that enable_shared_dpll tries to do the right thing, but
4578 * get_shared_dpll unconditionally resets the pll - we need that to have
4579 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004580 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004581
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004582 /* set transcoder timing, panel must allow it */
4583 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004584 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004585
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004586 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004587
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004588 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004589 if (HAS_PCH_CPT(dev_priv) &&
4590 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004591 const struct drm_display_mode *adjusted_mode =
4592 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004593 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004594 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004595 temp = I915_READ(reg);
4596 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004597 TRANS_DP_SYNC_MASK |
4598 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004599 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004600 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004601
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004602 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004603 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004604 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004605 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004606
4607 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004608 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004609 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004610 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004611 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004612 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004613 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004614 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004615 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004616 break;
4617 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004618 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004619 }
4620
Chris Wilson5eddb702010-09-11 13:48:45 +01004621 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004622 }
4623
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004624 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004625}
4626
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004627static void lpt_pch_enable(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004630 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004632 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004633
Daniel Vetterab9412b2013-05-03 11:49:46 +02004634 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004635
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004636 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004637
Paulo Zanoni0540e482012-10-31 18:12:40 -02004638 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004639 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004640
Paulo Zanoni937bb612012-10-31 18:12:47 -02004641 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004642}
4643
Daniel Vettera1520312013-05-03 11:49:50 +02004644static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004645{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004646 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004647 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004648 u32 temp;
4649
4650 temp = I915_READ(dslreg);
4651 udelay(500);
4652 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004653 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004654 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004655 }
4656}
4657
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004658static int
4659skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4660 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4661 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004662{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004663 struct intel_crtc_scaler_state *scaler_state =
4664 &crtc_state->scaler_state;
4665 struct intel_crtc *intel_crtc =
4666 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004667 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004668
4669 need_scaling = intel_rotation_90_or_270(rotation) ?
4670 (src_h != dst_w || src_w != dst_h):
4671 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004672
4673 /*
4674 * if plane is being disabled or scaler is no more required or force detach
4675 * - free scaler binded to this plane/crtc
4676 * - in order to do this, update crtc->scaler_usage
4677 *
4678 * Here scaler state in crtc_state is set free so that
4679 * scaler can be assigned to other user. Actual register
4680 * update to free the scaler is done in plane/panel-fit programming.
4681 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4682 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004683 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004684 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004685 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004686 scaler_state->scalers[*scaler_id].in_use = 0;
4687
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004688 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4689 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4690 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004691 scaler_state->scaler_users);
4692 *scaler_id = -1;
4693 }
4694 return 0;
4695 }
4696
4697 /* range checks */
4698 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4699 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4700
4701 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4702 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004703 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004704 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004705 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004706 return -EINVAL;
4707 }
4708
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004709 /* mark this plane as a scaler user in crtc_state */
4710 scaler_state->scaler_users |= (1 << scaler_user);
4711 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4712 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4713 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4714 scaler_state->scaler_users);
4715
4716 return 0;
4717}
4718
4719/**
4720 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4721 *
4722 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004723 *
4724 * Return
4725 * 0 - scaler_usage updated successfully
4726 * error - requested scaling cannot be supported or other error condition
4727 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004728int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004729{
4730 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004731 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004732
Ville Syrjälä78108b72016-05-27 20:59:19 +03004733 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4734 intel_crtc->base.base.id, intel_crtc->base.name,
4735 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004736
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004737 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004738 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004739 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004740 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004741}
4742
4743/**
4744 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4745 *
4746 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004747 * @plane_state: atomic plane state to update
4748 *
4749 * Return
4750 * 0 - scaler_usage updated successfully
4751 * error - requested scaling cannot be supported or other error condition
4752 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004753static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4754 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004755{
4756
4757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004758 struct intel_plane *intel_plane =
4759 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004760 struct drm_framebuffer *fb = plane_state->base.fb;
4761 int ret;
4762
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004763 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004764
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004765 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4766 intel_plane->base.base.id, intel_plane->base.name,
4767 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004768
4769 ret = skl_update_scaler(crtc_state, force_detach,
4770 drm_plane_index(&intel_plane->base),
4771 &plane_state->scaler_id,
4772 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004773 drm_rect_width(&plane_state->base.src) >> 16,
4774 drm_rect_height(&plane_state->base.src) >> 16,
4775 drm_rect_width(&plane_state->base.dst),
4776 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004777
4778 if (ret || plane_state->scaler_id < 0)
4779 return ret;
4780
Chandra Kondurua1b22782015-04-07 15:28:45 -07004781 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004782 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004783 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4784 intel_plane->base.base.id,
4785 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004786 return -EINVAL;
4787 }
4788
4789 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004790 switch (fb->pixel_format) {
4791 case DRM_FORMAT_RGB565:
4792 case DRM_FORMAT_XBGR8888:
4793 case DRM_FORMAT_XRGB8888:
4794 case DRM_FORMAT_ABGR8888:
4795 case DRM_FORMAT_ARGB8888:
4796 case DRM_FORMAT_XRGB2101010:
4797 case DRM_FORMAT_XBGR2101010:
4798 case DRM_FORMAT_YUYV:
4799 case DRM_FORMAT_YVYU:
4800 case DRM_FORMAT_UYVY:
4801 case DRM_FORMAT_VYUY:
4802 break;
4803 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004804 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4805 intel_plane->base.base.id, intel_plane->base.name,
4806 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004807 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004808 }
4809
Chandra Kondurua1b22782015-04-07 15:28:45 -07004810 return 0;
4811}
4812
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004813static void skylake_scaler_disable(struct intel_crtc *crtc)
4814{
4815 int i;
4816
4817 for (i = 0; i < crtc->num_scalers; i++)
4818 skl_detach_scaler(crtc, i);
4819}
4820
4821static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004822{
4823 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004824 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004825 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004826 struct intel_crtc_scaler_state *scaler_state =
4827 &crtc->config->scaler_state;
4828
4829 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4830
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004831 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004832 int id;
4833
4834 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4835 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4836 return;
4837 }
4838
4839 id = scaler_state->scaler_id;
4840 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4841 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4842 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4843 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4844
4845 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004846 }
4847}
4848
Jesse Barnesb074cec2013-04-25 12:55:02 -07004849static void ironlake_pfit_enable(struct intel_crtc *crtc)
4850{
4851 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004852 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004853 int pipe = crtc->pipe;
4854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004855 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004856 /* Force use of hard-coded filter coefficients
4857 * as some pre-programmed values are broken,
4858 * e.g. x201.
4859 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004860 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004861 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4862 PF_PIPE_SEL_IVB(pipe));
4863 else
4864 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004865 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4866 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004867 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004868}
4869
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004870void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004871{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004872 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004873 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004874
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004875 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004876 return;
4877
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004878 /*
4879 * We can only enable IPS after we enable a plane and wait for a vblank
4880 * This function is called from post_plane_update, which is run after
4881 * a vblank wait.
4882 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004883
Paulo Zanonid77e4532013-09-24 13:52:55 -03004884 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004885 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004886 mutex_lock(&dev_priv->rps.hw_lock);
4887 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4888 mutex_unlock(&dev_priv->rps.hw_lock);
4889 /* Quoting Art Runyan: "its not safe to expect any particular
4890 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004891 * mailbox." Moreover, the mailbox may return a bogus state,
4892 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004893 */
4894 } else {
4895 I915_WRITE(IPS_CTL, IPS_ENABLE);
4896 /* The bit only becomes 1 in the next vblank, so this wait here
4897 * is essentially intel_wait_for_vblank. If we don't have this
4898 * and don't wait for vblanks until the end of crtc_enable, then
4899 * the HW state readout code will complain that the expected
4900 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004901 if (intel_wait_for_register(dev_priv,
4902 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4903 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004904 DRM_ERROR("Timed out waiting for IPS enable\n");
4905 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004906}
4907
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004908void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004909{
4910 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004911 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004912
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004913 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004914 return;
4915
4916 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004917 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004918 mutex_lock(&dev_priv->rps.hw_lock);
4919 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4920 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004921 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004922 if (intel_wait_for_register(dev_priv,
4923 IPS_CTL, IPS_ENABLE, 0,
4924 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004925 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004926 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004927 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004928 POSTING_READ(IPS_CTL);
4929 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004930
4931 /* We need to wait for a vblank before we can disable the plane. */
4932 intel_wait_for_vblank(dev, crtc->pipe);
4933}
4934
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004935static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004936{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004937 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004938 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004939 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004940
4941 mutex_lock(&dev->struct_mutex);
4942 dev_priv->mm.interruptible = false;
4943 (void) intel_overlay_switch_off(intel_crtc->overlay);
4944 dev_priv->mm.interruptible = true;
4945 mutex_unlock(&dev->struct_mutex);
4946 }
4947
4948 /* Let userspace switch the overlay on again. In most cases userspace
4949 * has to recompute where to put it anyway.
4950 */
4951}
4952
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004953/**
4954 * intel_post_enable_primary - Perform operations after enabling primary plane
4955 * @crtc: the CRTC whose primary plane was just enabled
4956 *
4957 * Performs potentially sleeping operations that must be done after the primary
4958 * plane is enabled, such as updating FBC and IPS. Note that this may be
4959 * called due to an explicit primary plane update, or due to an implicit
4960 * re-enable that is caused when a sprite plane is updated to no longer
4961 * completely hide the primary plane.
4962 */
4963static void
4964intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004965{
4966 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004967 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4969 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004970
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004971 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004972 * FIXME IPS should be fine as long as one plane is
4973 * enabled, but in practice it seems to have problems
4974 * when going from primary only to sprite only and vice
4975 * versa.
4976 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004977 hsw_enable_ips(intel_crtc);
4978
Daniel Vetterf99d7062014-06-19 16:01:59 +02004979 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004980 * Gen2 reports pipe underruns whenever all planes are disabled.
4981 * So don't enable underrun reporting before at least some planes
4982 * are enabled.
4983 * FIXME: Need to fix the logic to work when we turn off all planes
4984 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004985 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004986 if (IS_GEN2(dev))
4987 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4988
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004989 /* Underruns don't always raise interrupts, so check manually. */
4990 intel_check_cpu_fifo_underruns(dev_priv);
4991 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004992}
4993
Ville Syrjälä2622a082016-03-09 19:07:26 +02004994/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004995static void
4996intel_pre_disable_primary(struct drm_crtc *crtc)
4997{
4998 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004999 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5001 int pipe = intel_crtc->pipe;
5002
5003 /*
5004 * Gen2 reports pipe underruns whenever all planes are disabled.
5005 * So diasble underrun reporting before all the planes get disabled.
5006 * FIXME: Need to fix the logic to work when we turn off all planes
5007 * but leave the pipe running.
5008 */
5009 if (IS_GEN2(dev))
5010 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5011
5012 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005013 * FIXME IPS should be fine as long as one plane is
5014 * enabled, but in practice it seems to have problems
5015 * when going from primary only to sprite only and vice
5016 * versa.
5017 */
5018 hsw_disable_ips(intel_crtc);
5019}
5020
5021/* FIXME get rid of this and use pre_plane_update */
5022static void
5023intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5024{
5025 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005026 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5028 int pipe = intel_crtc->pipe;
5029
5030 intel_pre_disable_primary(crtc);
5031
5032 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005033 * Vblank time updates from the shadow to live plane control register
5034 * are blocked if the memory self-refresh mode is active at that
5035 * moment. So to make sure the plane gets truly disabled, disable
5036 * first the self-refresh mode. The self-refresh enable bit in turn
5037 * will be checked/applied by the HW only at the next frame start
5038 * event which is after the vblank start event, so we need to have a
5039 * wait-for-vblank between disabling the plane and the pipe.
5040 */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005041 if (HAS_GMCH_DISPLAY(dev_priv)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005042 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005043 dev_priv->wm.vlv.cxsr = false;
5044 intel_wait_for_vblank(dev, pipe);
5045 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005046}
5047
Daniel Vetter5a21b662016-05-24 17:13:53 +02005048static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5049{
5050 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5051 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5052 struct intel_crtc_state *pipe_config =
5053 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005054 struct drm_plane *primary = crtc->base.primary;
5055 struct drm_plane_state *old_pri_state =
5056 drm_atomic_get_existing_plane_state(old_state, primary);
5057
Chris Wilson5748b6a2016-08-04 16:32:38 +01005058 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005059
5060 crtc->wm.cxsr_allowed = true;
5061
5062 if (pipe_config->update_wm_post && pipe_config->base.active)
5063 intel_update_watermarks(&crtc->base);
5064
5065 if (old_pri_state) {
5066 struct intel_plane_state *primary_state =
5067 to_intel_plane_state(primary->state);
5068 struct intel_plane_state *old_primary_state =
5069 to_intel_plane_state(old_pri_state);
5070
5071 intel_fbc_post_update(crtc);
5072
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005073 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005074 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005075 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005076 intel_post_enable_primary(&crtc->base);
5077 }
5078}
5079
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005080static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005081{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005082 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005083 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005084 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005085 struct intel_crtc_state *pipe_config =
5086 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005087 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5088 struct drm_plane *primary = crtc->base.primary;
5089 struct drm_plane_state *old_pri_state =
5090 drm_atomic_get_existing_plane_state(old_state, primary);
5091 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005092
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005093 if (old_pri_state) {
5094 struct intel_plane_state *primary_state =
5095 to_intel_plane_state(primary->state);
5096 struct intel_plane_state *old_primary_state =
5097 to_intel_plane_state(old_pri_state);
5098
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005099 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005100
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005101 if (old_primary_state->base.visible &&
5102 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005103 intel_pre_disable_primary(&crtc->base);
5104 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005105
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005106 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005107 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005108
Ville Syrjälä2622a082016-03-09 19:07:26 +02005109 /*
5110 * Vblank time updates from the shadow to live plane control register
5111 * are blocked if the memory self-refresh mode is active at that
5112 * moment. So to make sure the plane gets truly disabled, disable
5113 * first the self-refresh mode. The self-refresh enable bit in turn
5114 * will be checked/applied by the HW only at the next frame start
5115 * event which is after the vblank start event, so we need to have a
5116 * wait-for-vblank between disabling the plane and the pipe.
5117 */
5118 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005119 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005120 dev_priv->wm.vlv.cxsr = false;
5121 intel_wait_for_vblank(dev, crtc->pipe);
5122 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005123 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005124
Matt Ropered4a6a72016-02-23 17:20:13 -08005125 /*
5126 * IVB workaround: must disable low power watermarks for at least
5127 * one frame before enabling scaling. LP watermarks can be re-enabled
5128 * when scaling is disabled.
5129 *
5130 * WaCxSRDisabledForSpriteScaling:ivb
5131 */
5132 if (pipe_config->disable_lp_wm) {
5133 ilk_disable_lp_wm(dev);
5134 intel_wait_for_vblank(dev, crtc->pipe);
5135 }
5136
5137 /*
5138 * If we're doing a modeset, we're done. No need to do any pre-vblank
5139 * watermark programming here.
5140 */
5141 if (needs_modeset(&pipe_config->base))
5142 return;
5143
5144 /*
5145 * For platforms that support atomic watermarks, program the
5146 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5147 * will be the intermediate values that are safe for both pre- and
5148 * post- vblank; when vblank happens, the 'active' values will be set
5149 * to the final 'target' values and we'll do this again to get the
5150 * optimal watermarks. For gen9+ platforms, the values we program here
5151 * will be the final target values which will get automatically latched
5152 * at vblank time; no further programming will be necessary.
5153 *
5154 * If a platform hasn't been transitioned to atomic watermarks yet,
5155 * we'll continue to update watermarks the old way, if flags tell
5156 * us to.
5157 */
5158 if (dev_priv->display.initial_watermarks != NULL)
5159 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005160 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005161 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005162}
5163
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005164static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005165{
5166 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005168 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005169 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005170
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005171 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005172
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005173 drm_for_each_plane_mask(p, dev, plane_mask)
5174 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005175
Daniel Vetterf99d7062014-06-19 16:01:59 +02005176 /*
5177 * FIXME: Once we grow proper nuclear flip support out of this we need
5178 * to compute the mask of flip planes precisely. For the time being
5179 * consider this a flip to a NULL plane.
5180 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005181 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005182}
5183
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005184static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005185 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005186 struct drm_atomic_state *old_state)
5187{
5188 struct drm_connector_state *old_conn_state;
5189 struct drm_connector *conn;
5190 int i;
5191
5192 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5193 struct drm_connector_state *conn_state = conn->state;
5194 struct intel_encoder *encoder =
5195 to_intel_encoder(conn_state->best_encoder);
5196
5197 if (conn_state->crtc != crtc)
5198 continue;
5199
5200 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005201 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005202 }
5203}
5204
5205static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005206 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005207 struct drm_atomic_state *old_state)
5208{
5209 struct drm_connector_state *old_conn_state;
5210 struct drm_connector *conn;
5211 int i;
5212
5213 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5214 struct drm_connector_state *conn_state = conn->state;
5215 struct intel_encoder *encoder =
5216 to_intel_encoder(conn_state->best_encoder);
5217
5218 if (conn_state->crtc != crtc)
5219 continue;
5220
5221 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005222 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005223 }
5224}
5225
5226static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005227 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005228 struct drm_atomic_state *old_state)
5229{
5230 struct drm_connector_state *old_conn_state;
5231 struct drm_connector *conn;
5232 int i;
5233
5234 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5235 struct drm_connector_state *conn_state = conn->state;
5236 struct intel_encoder *encoder =
5237 to_intel_encoder(conn_state->best_encoder);
5238
5239 if (conn_state->crtc != crtc)
5240 continue;
5241
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005242 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005243 intel_opregion_notify_encoder(encoder, true);
5244 }
5245}
5246
5247static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005248 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005249 struct drm_atomic_state *old_state)
5250{
5251 struct drm_connector_state *old_conn_state;
5252 struct drm_connector *conn;
5253 int i;
5254
5255 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5256 struct intel_encoder *encoder =
5257 to_intel_encoder(old_conn_state->best_encoder);
5258
5259 if (old_conn_state->crtc != crtc)
5260 continue;
5261
5262 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005263 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005264 }
5265}
5266
5267static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005268 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005269 struct drm_atomic_state *old_state)
5270{
5271 struct drm_connector_state *old_conn_state;
5272 struct drm_connector *conn;
5273 int i;
5274
5275 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5276 struct intel_encoder *encoder =
5277 to_intel_encoder(old_conn_state->best_encoder);
5278
5279 if (old_conn_state->crtc != crtc)
5280 continue;
5281
5282 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005283 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005284 }
5285}
5286
5287static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005288 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005289 struct drm_atomic_state *old_state)
5290{
5291 struct drm_connector_state *old_conn_state;
5292 struct drm_connector *conn;
5293 int i;
5294
5295 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5296 struct intel_encoder *encoder =
5297 to_intel_encoder(old_conn_state->best_encoder);
5298
5299 if (old_conn_state->crtc != crtc)
5300 continue;
5301
5302 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005303 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005304 }
5305}
5306
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005307static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5308 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005309{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005310 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005311 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005312 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5314 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005315
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005316 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005317 return;
5318
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005319 /*
5320 * Sometimes spurious CPU pipe underruns happen during FDI
5321 * training, at least with VGA+HDMI cloning. Suppress them.
5322 *
5323 * On ILK we get an occasional spurious CPU pipe underruns
5324 * between eDP port A enable and vdd enable. Also PCH port
5325 * enable seems to result in the occasional CPU pipe underrun.
5326 *
5327 * Spurious PCH underruns also occur during PCH enabling.
5328 */
5329 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5330 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005331 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005332 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5333
5334 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005335 intel_prepare_shared_dpll(intel_crtc);
5336
Ville Syrjälä37a56502016-06-22 21:57:04 +03005337 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305338 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005339
5340 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005341 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005342
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005343 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005344 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005345 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005346 }
5347
5348 ironlake_set_pipeconf(crtc);
5349
Jesse Barnesf67a5592011-01-05 10:31:48 -08005350 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005351
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005352 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005353
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005354 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005355 /* Note: FDI PLL enabling _must_ be done before we enable the
5356 * cpu pipes, hence this is separate from all the other fdi/pch
5357 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005358 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005359 } else {
5360 assert_fdi_tx_disabled(dev_priv, pipe);
5361 assert_fdi_rx_disabled(dev_priv, pipe);
5362 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005363
Jesse Barnesb074cec2013-04-25 12:55:02 -07005364 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005365
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005366 /*
5367 * On ILK+ LUT must be loaded before the pipe is running but with
5368 * clocks enabled
5369 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005370 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005371
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005372 if (dev_priv->display.initial_watermarks != NULL)
5373 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005374 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005375
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005376 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005377 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005378
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005379 assert_vblank_disabled(crtc);
5380 drm_crtc_vblank_on(crtc);
5381
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005382 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005383
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005384 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005385 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005386
5387 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5388 if (intel_crtc->config->has_pch_encoder)
5389 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005390 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005391 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005392}
5393
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005394/* IPS only exists on ULT machines and is tied to pipe A. */
5395static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5396{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005397 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005398}
5399
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005400static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5401 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005402{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005403 struct drm_crtc *crtc = pipe_config->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005404 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005405 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005407 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005408 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005409
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005410 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005411 return;
5412
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005413 if (intel_crtc->config->has_pch_encoder)
5414 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5415 false);
5416
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005417 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005418
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005419 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005420 intel_enable_shared_dpll(intel_crtc);
5421
Ville Syrjälä37a56502016-06-22 21:57:04 +03005422 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305423 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005424
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005425 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005426 intel_set_pipe_timings(intel_crtc);
5427
Jani Nikulabc58be62016-03-18 17:05:39 +02005428 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005429
Jani Nikula4d1de972016-03-18 17:05:42 +02005430 if (cpu_transcoder != TRANSCODER_EDP &&
5431 !transcoder_is_dsi(cpu_transcoder)) {
5432 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005433 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005434 }
5435
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005436 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005437 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005438 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005439 }
5440
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005441 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005442 haswell_set_pipeconf(crtc);
5443
Jani Nikula391bf042016-03-18 17:05:40 +02005444 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005445
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005446 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005447
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005448 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005449
Daniel Vetter6b698512015-11-28 11:05:39 +01005450 if (intel_crtc->config->has_pch_encoder)
5451 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5452 else
5453 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5454
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005455 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005456
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005457 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005458 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005459
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005460 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305461 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005462
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005463 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005464 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005465 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005466 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005467
5468 /*
5469 * On ILK+ LUT must be loaded before the pipe is running but with
5470 * clocks enabled
5471 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005472 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005473
Paulo Zanoni1f544382012-10-24 11:32:00 -02005474 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005475 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305476 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005477
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005478 if (dev_priv->display.initial_watermarks != NULL)
5479 dev_priv->display.initial_watermarks(pipe_config);
5480 else
5481 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005482
5483 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005484 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005485 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005486
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005487 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005488 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005489
Jani Nikulaa65347b2015-11-27 12:21:46 +02005490 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005491 intel_ddi_set_vc_payload_alloc(crtc, true);
5492
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005493 assert_vblank_disabled(crtc);
5494 drm_crtc_vblank_on(crtc);
5495
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005496 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005497
Daniel Vetter6b698512015-11-28 11:05:39 +01005498 if (intel_crtc->config->has_pch_encoder) {
5499 intel_wait_for_vblank(dev, pipe);
5500 intel_wait_for_vblank(dev, pipe);
5501 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005502 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5503 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005504 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005505
Paulo Zanonie4916942013-09-20 16:21:19 -03005506 /* If we change the relative order between pipe/planes enabling, we need
5507 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005508 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005509 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005510 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5511 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5512 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005513}
5514
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005515static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005516{
5517 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005518 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005519 int pipe = crtc->pipe;
5520
5521 /* To avoid upsetting the power well on haswell only disable the pfit if
5522 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005523 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005524 I915_WRITE(PF_CTL(pipe), 0);
5525 I915_WRITE(PF_WIN_POS(pipe), 0);
5526 I915_WRITE(PF_WIN_SZ(pipe), 0);
5527 }
5528}
5529
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005530static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5531 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005532{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005533 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005534 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005535 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5537 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005538
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005539 /*
5540 * Sometimes spurious CPU pipe underruns happen when the
5541 * pipe is already disabled, but FDI RX/TX is still enabled.
5542 * Happens at least with VGA+HDMI cloning. Suppress them.
5543 */
5544 if (intel_crtc->config->has_pch_encoder) {
5545 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005546 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005547 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005548
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005549 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005550
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005551 drm_crtc_vblank_off(crtc);
5552 assert_vblank_disabled(crtc);
5553
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005554 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005555
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005556 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005557
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005558 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005559 ironlake_fdi_disable(crtc);
5560
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005561 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005562
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005563 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005564 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005565
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005566 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005567 i915_reg_t reg;
5568 u32 temp;
5569
Daniel Vetterd925c592013-06-05 13:34:04 +02005570 /* disable TRANS_DP_CTL */
5571 reg = TRANS_DP_CTL(pipe);
5572 temp = I915_READ(reg);
5573 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5574 TRANS_DP_PORT_SEL_MASK);
5575 temp |= TRANS_DP_PORT_SEL_NONE;
5576 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005577
Daniel Vetterd925c592013-06-05 13:34:04 +02005578 /* disable DPLL_SEL */
5579 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005580 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005581 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005582 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005583
Daniel Vetterd925c592013-06-05 13:34:04 +02005584 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005585 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005586
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005587 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005588 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005589}
5590
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005591static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5592 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005593{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005594 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005595 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005596 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005598 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005599
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005600 if (intel_crtc->config->has_pch_encoder)
5601 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5602 false);
5603
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005604 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005605
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005606 drm_crtc_vblank_off(crtc);
5607 assert_vblank_disabled(crtc);
5608
Jani Nikula4d1de972016-03-18 17:05:42 +02005609 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005610 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005611 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005612
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005613 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005614 intel_ddi_set_vc_payload_alloc(crtc, false);
5615
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005616 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305617 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005618
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005619 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005620 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005621 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005622 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005623
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005624 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305625 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005626
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005627 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005628
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005629 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005630 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5631 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005632}
5633
Jesse Barnes2dd24552013-04-25 12:55:01 -07005634static void i9xx_pfit_enable(struct intel_crtc *crtc)
5635{
5636 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005637 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005638 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005639
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005640 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005641 return;
5642
Daniel Vetterc0b03412013-05-28 12:05:54 +02005643 /*
5644 * The panel fitter should only be adjusted whilst the pipe is disabled,
5645 * according to register description and PRM.
5646 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005647 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5648 assert_pipe_disabled(dev_priv, crtc->pipe);
5649
Jesse Barnesb074cec2013-04-25 12:55:02 -07005650 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5651 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005652
5653 /* Border color in case we don't scale up to the full screen. Black by
5654 * default, change to something else for debugging. */
5655 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005656}
5657
Dave Airlied05410f2014-06-05 13:22:59 +10005658static enum intel_display_power_domain port_to_power_domain(enum port port)
5659{
5660 switch (port) {
5661 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005662 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005663 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005664 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005665 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005666 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005667 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005668 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005669 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005670 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005671 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005672 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005673 return POWER_DOMAIN_PORT_OTHER;
5674 }
5675}
5676
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005677static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5678{
5679 switch (port) {
5680 case PORT_A:
5681 return POWER_DOMAIN_AUX_A;
5682 case PORT_B:
5683 return POWER_DOMAIN_AUX_B;
5684 case PORT_C:
5685 return POWER_DOMAIN_AUX_C;
5686 case PORT_D:
5687 return POWER_DOMAIN_AUX_D;
5688 case PORT_E:
5689 /* FIXME: Check VBT for actual wiring of PORT E */
5690 return POWER_DOMAIN_AUX_D;
5691 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005692 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005693 return POWER_DOMAIN_AUX_A;
5694 }
5695}
5696
Imre Deak319be8a2014-03-04 19:22:57 +02005697enum intel_display_power_domain
5698intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005699{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005700 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005701 struct intel_digital_port *intel_dig_port;
5702
5703 switch (intel_encoder->type) {
5704 case INTEL_OUTPUT_UNKNOWN:
5705 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005706 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005707 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005708 case INTEL_OUTPUT_HDMI:
5709 case INTEL_OUTPUT_EDP:
5710 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005711 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005712 case INTEL_OUTPUT_DP_MST:
5713 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5714 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005715 case INTEL_OUTPUT_ANALOG:
5716 return POWER_DOMAIN_PORT_CRT;
5717 case INTEL_OUTPUT_DSI:
5718 return POWER_DOMAIN_PORT_DSI;
5719 default:
5720 return POWER_DOMAIN_PORT_OTHER;
5721 }
5722}
5723
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005724enum intel_display_power_domain
5725intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5726{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005727 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005728 struct intel_digital_port *intel_dig_port;
5729
5730 switch (intel_encoder->type) {
5731 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005732 case INTEL_OUTPUT_HDMI:
5733 /*
5734 * Only DDI platforms should ever use these output types.
5735 * We can get here after the HDMI detect code has already set
5736 * the type of the shared encoder. Since we can't be sure
5737 * what's the status of the given connectors, play safe and
5738 * run the DP detection too.
5739 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005740 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005741 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005742 case INTEL_OUTPUT_EDP:
5743 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5744 return port_to_aux_power_domain(intel_dig_port->port);
5745 case INTEL_OUTPUT_DP_MST:
5746 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5747 return port_to_aux_power_domain(intel_dig_port->port);
5748 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005749 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005750 return POWER_DOMAIN_AUX_A;
5751 }
5752}
5753
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005754static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5755 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005756{
5757 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005758 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5760 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005761 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005762 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005763
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005764 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005765 return 0;
5766
Imre Deak77d22dc2014-03-05 16:20:52 +02005767 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5768 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005769 if (crtc_state->pch_pfit.enabled ||
5770 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005771 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5772
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005773 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5774 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5775
Imre Deak319be8a2014-03-04 19:22:57 +02005776 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005777 }
Imre Deak319be8a2014-03-04 19:22:57 +02005778
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005779 if (crtc_state->shared_dpll)
5780 mask |= BIT(POWER_DOMAIN_PLLS);
5781
Imre Deak77d22dc2014-03-05 16:20:52 +02005782 return mask;
5783}
5784
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005785static unsigned long
5786modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5787 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005788{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005789 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5791 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005792 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005793
5794 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005795 intel_crtc->enabled_power_domains = new_domains =
5796 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005797
Daniel Vetter5a21b662016-05-24 17:13:53 +02005798 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005799
5800 for_each_power_domain(domain, domains)
5801 intel_display_power_get(dev_priv, domain);
5802
Daniel Vetter5a21b662016-05-24 17:13:53 +02005803 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005804}
5805
5806static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5807 unsigned long domains)
5808{
5809 enum intel_display_power_domain domain;
5810
5811 for_each_power_domain(domain, domains)
5812 intel_display_power_put(dev_priv, domain);
5813}
5814
Mika Kaholaadafdc62015-08-18 14:36:59 +03005815static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5816{
5817 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5818
5819 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5820 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5821 return max_cdclk_freq;
5822 else if (IS_CHERRYVIEW(dev_priv))
5823 return max_cdclk_freq*95/100;
5824 else if (INTEL_INFO(dev_priv)->gen < 4)
5825 return 2*max_cdclk_freq*90/100;
5826 else
5827 return max_cdclk_freq*90/100;
5828}
5829
Ville Syrjäläb2045352016-05-13 23:41:27 +03005830static int skl_calc_cdclk(int max_pixclk, int vco);
5831
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005832static void intel_update_max_cdclk(struct drm_device *dev)
5833{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005834 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005835
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005836 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005837 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005838 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005839
Ville Syrjäläb2045352016-05-13 23:41:27 +03005840 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005841 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005842
5843 /*
5844 * Use the lower (vco 8640) cdclk values as a
5845 * first guess. skl_calc_cdclk() will correct it
5846 * if the preferred vco is 8100 instead.
5847 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005848 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005849 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005850 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005851 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005852 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005853 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005854 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005855 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005856
5857 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005858 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005859 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005860 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005861 /*
5862 * FIXME with extra cooling we can allow
5863 * 540 MHz for ULX and 675 Mhz for ULT.
5864 * How can we know if extra cooling is
5865 * available? PCI ID, VTB, something else?
5866 */
5867 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5868 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005869 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005870 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005871 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005872 dev_priv->max_cdclk_freq = 540000;
5873 else
5874 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005875 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005876 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005877 } else if (IS_VALLEYVIEW(dev)) {
5878 dev_priv->max_cdclk_freq = 400000;
5879 } else {
5880 /* otherwise assume cdclk is fixed */
5881 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5882 }
5883
Mika Kaholaadafdc62015-08-18 14:36:59 +03005884 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5885
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005886 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5887 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005888
5889 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5890 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005891}
5892
5893static void intel_update_cdclk(struct drm_device *dev)
5894{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005895 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005896
5897 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005898
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005899 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005900 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5901 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5902 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005903 else
5904 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5905 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005906
5907 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005908 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5909 * Programmng [sic] note: bit[9:2] should be programmed to the number
5910 * of cdclk that generates 4MHz reference clock freq which is used to
5911 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005912 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005913 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005914 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005915}
5916
Ville Syrjälä92891e42016-05-11 22:44:45 +03005917/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5918static int skl_cdclk_decimal(int cdclk)
5919{
5920 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5921}
5922
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005923static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5924{
5925 int ratio;
5926
5927 if (cdclk == dev_priv->cdclk_pll.ref)
5928 return 0;
5929
5930 switch (cdclk) {
5931 default:
5932 MISSING_CASE(cdclk);
5933 case 144000:
5934 case 288000:
5935 case 384000:
5936 case 576000:
5937 ratio = 60;
5938 break;
5939 case 624000:
5940 ratio = 65;
5941 break;
5942 }
5943
5944 return dev_priv->cdclk_pll.ref * ratio;
5945}
5946
Ville Syrjälä2b730012016-05-13 23:41:34 +03005947static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5948{
5949 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5950
5951 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005952 if (intel_wait_for_register(dev_priv,
5953 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5954 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005955 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005956
5957 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005958}
5959
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005960static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005961{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005962 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005963 u32 val;
5964
5965 val = I915_READ(BXT_DE_PLL_CTL);
5966 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005967 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005968 I915_WRITE(BXT_DE_PLL_CTL, val);
5969
5970 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5971
5972 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005973 if (intel_wait_for_register(dev_priv,
5974 BXT_DE_PLL_ENABLE,
5975 BXT_DE_PLL_LOCK,
5976 BXT_DE_PLL_LOCK,
5977 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005978 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005979
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005980 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005981}
5982
Imre Deak324513c2016-06-13 16:44:36 +03005983static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305984{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005985 u32 val, divider;
5986 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305987
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005988 vco = bxt_de_pll_vco(dev_priv, cdclk);
5989
5990 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5991
5992 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5993 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5994 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305995 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305996 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005997 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305998 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006000 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306001 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306002 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006003 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306004 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306005 break;
6006 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006007 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6008 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306009
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006010 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6011 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306012 }
6013
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306014 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006015 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306016 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6017 0x80000000);
6018 mutex_unlock(&dev_priv->rps.hw_lock);
6019
6020 if (ret) {
6021 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006022 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306023 return;
6024 }
6025
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006026 if (dev_priv->cdclk_pll.vco != 0 &&
6027 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006028 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306029
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006030 if (dev_priv->cdclk_pll.vco != vco)
6031 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306032
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006033 val = divider | skl_cdclk_decimal(cdclk);
6034 /*
6035 * FIXME if only the cd2x divider needs changing, it could be done
6036 * without shutting off the pipe (if only one pipe is active).
6037 */
6038 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6039 /*
6040 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6041 * enable otherwise.
6042 */
6043 if (cdclk >= 500000)
6044 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6045 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306046
6047 mutex_lock(&dev_priv->rps.hw_lock);
6048 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006049 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306050 mutex_unlock(&dev_priv->rps.hw_lock);
6051
6052 if (ret) {
6053 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006054 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306055 return;
6056 }
6057
Chris Wilson91c8a322016-07-05 10:40:23 +01006058 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306059}
6060
Imre Deakd66a2192016-05-24 15:38:33 +03006061static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306062{
Imre Deakd66a2192016-05-24 15:38:33 +03006063 u32 cdctl, expected;
6064
Chris Wilson91c8a322016-07-05 10:40:23 +01006065 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306066
Imre Deakd66a2192016-05-24 15:38:33 +03006067 if (dev_priv->cdclk_pll.vco == 0 ||
6068 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6069 goto sanitize;
6070
6071 /* DPLL okay; verify the cdclock
6072 *
6073 * Some BIOS versions leave an incorrect decimal frequency value and
6074 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6075 * so sanitize this register.
6076 */
6077 cdctl = I915_READ(CDCLK_CTL);
6078 /*
6079 * Let's ignore the pipe field, since BIOS could have configured the
6080 * dividers both synching to an active pipe, or asynchronously
6081 * (PIPE_NONE).
6082 */
6083 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6084
6085 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6086 skl_cdclk_decimal(dev_priv->cdclk_freq);
6087 /*
6088 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6089 * enable otherwise.
6090 */
6091 if (dev_priv->cdclk_freq >= 500000)
6092 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6093
6094 if (cdctl == expected)
6095 /* All well; nothing to sanitize */
6096 return;
6097
6098sanitize:
6099 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6100
6101 /* force cdclk programming */
6102 dev_priv->cdclk_freq = 0;
6103
6104 /* force full PLL disable + enable */
6105 dev_priv->cdclk_pll.vco = -1;
6106}
6107
Imre Deak324513c2016-06-13 16:44:36 +03006108void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006109{
6110 bxt_sanitize_cdclk(dev_priv);
6111
6112 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006113 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006114
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306115 /*
6116 * FIXME:
6117 * - The initial CDCLK needs to be read from VBT.
6118 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306119 */
Imre Deak324513c2016-06-13 16:44:36 +03006120 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306121}
6122
Imre Deak324513c2016-06-13 16:44:36 +03006123void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306124{
Imre Deak324513c2016-06-13 16:44:36 +03006125 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306126}
6127
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006128static int skl_calc_cdclk(int max_pixclk, int vco)
6129{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006130 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006131 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006132 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006133 else if (max_pixclk > 432000)
6134 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006135 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006136 return 432000;
6137 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006138 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006139 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006140 if (max_pixclk > 540000)
6141 return 675000;
6142 else if (max_pixclk > 450000)
6143 return 540000;
6144 else if (max_pixclk > 337500)
6145 return 450000;
6146 else
6147 return 337500;
6148 }
6149}
6150
Ville Syrjäläea617912016-05-13 23:41:24 +03006151static void
6152skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006153{
Ville Syrjäläea617912016-05-13 23:41:24 +03006154 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006155
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006156 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006157 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006158
Ville Syrjäläea617912016-05-13 23:41:24 +03006159 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006160 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006161 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006162
Imre Deak1c3f7702016-05-24 15:38:32 +03006163 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6164 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006165
Ville Syrjäläea617912016-05-13 23:41:24 +03006166 val = I915_READ(DPLL_CTRL1);
6167
Imre Deak1c3f7702016-05-24 15:38:32 +03006168 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6169 DPLL_CTRL1_SSC(SKL_DPLL0) |
6170 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6171 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6172 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006173
Ville Syrjäläea617912016-05-13 23:41:24 +03006174 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6175 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6176 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6177 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6178 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006179 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006180 break;
6181 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6182 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006183 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006184 break;
6185 default:
6186 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006187 break;
6188 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006189}
6190
Ville Syrjäläb2045352016-05-13 23:41:27 +03006191void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6192{
6193 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6194
6195 dev_priv->skl_preferred_vco_freq = vco;
6196
6197 if (changed)
Chris Wilson91c8a322016-07-05 10:40:23 +01006198 intel_update_max_cdclk(&dev_priv->drm);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006199}
6200
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006201static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006202skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006203{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006204 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006205 u32 val;
6206
Ville Syrjälä63911d72016-05-13 23:41:32 +03006207 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006208
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006209 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006210 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006211 I915_WRITE(CDCLK_CTL, val);
6212 POSTING_READ(CDCLK_CTL);
6213
6214 /*
6215 * We always enable DPLL0 with the lowest link rate possible, but still
6216 * taking into account the VCO required to operate the eDP panel at the
6217 * desired frequency. The usual DP link rates operate with a VCO of
6218 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6219 * The modeset code is responsible for the selection of the exact link
6220 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006221 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006222 */
6223 val = I915_READ(DPLL_CTRL1);
6224
6225 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6226 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6227 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006228 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006229 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6230 SKL_DPLL0);
6231 else
6232 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6233 SKL_DPLL0);
6234
6235 I915_WRITE(DPLL_CTRL1, val);
6236 POSTING_READ(DPLL_CTRL1);
6237
6238 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6239
Chris Wilsone24ca052016-06-30 15:33:05 +01006240 if (intel_wait_for_register(dev_priv,
6241 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6242 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006243 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006244
Ville Syrjälä63911d72016-05-13 23:41:32 +03006245 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006246
6247 /* We'll want to keep using the current vco from now on. */
6248 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006249}
6250
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006251static void
6252skl_dpll0_disable(struct drm_i915_private *dev_priv)
6253{
6254 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006255 if (intel_wait_for_register(dev_priv,
6256 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6257 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006258 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006259
Ville Syrjälä63911d72016-05-13 23:41:32 +03006260 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006261}
6262
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006263static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6264{
6265 int ret;
6266 u32 val;
6267
6268 /* inform PCU we want to change CDCLK */
6269 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6270 mutex_lock(&dev_priv->rps.hw_lock);
6271 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6272 mutex_unlock(&dev_priv->rps.hw_lock);
6273
6274 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6275}
6276
6277static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6278{
Ville Syrjälä848496e2016-07-13 16:32:03 +03006279 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006280}
6281
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006282static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006283{
Chris Wilson91c8a322016-07-05 10:40:23 +01006284 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006285 u32 freq_select, pcu_ack;
6286
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006287 WARN_ON((cdclk == 24000) != (vco == 0));
6288
Ville Syrjälä63911d72016-05-13 23:41:32 +03006289 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006290
6291 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6292 DRM_ERROR("failed to inform PCU about cdclk change\n");
6293 return;
6294 }
6295
6296 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006297 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006298 case 450000:
6299 case 432000:
6300 freq_select = CDCLK_FREQ_450_432;
6301 pcu_ack = 1;
6302 break;
6303 case 540000:
6304 freq_select = CDCLK_FREQ_540;
6305 pcu_ack = 2;
6306 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006307 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006308 case 337500:
6309 default:
6310 freq_select = CDCLK_FREQ_337_308;
6311 pcu_ack = 0;
6312 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006313 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006314 case 675000:
6315 freq_select = CDCLK_FREQ_675_617;
6316 pcu_ack = 3;
6317 break;
6318 }
6319
Ville Syrjälä63911d72016-05-13 23:41:32 +03006320 if (dev_priv->cdclk_pll.vco != 0 &&
6321 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006322 skl_dpll0_disable(dev_priv);
6323
Ville Syrjälä63911d72016-05-13 23:41:32 +03006324 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006325 skl_dpll0_enable(dev_priv, vco);
6326
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006327 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006328 POSTING_READ(CDCLK_CTL);
6329
6330 /* inform PCU of the change */
6331 mutex_lock(&dev_priv->rps.hw_lock);
6332 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6333 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006334
6335 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006336}
6337
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006338static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6339
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006340void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6341{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006342 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006343}
6344
6345void skl_init_cdclk(struct drm_i915_private *dev_priv)
6346{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006347 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006348
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006349 skl_sanitize_cdclk(dev_priv);
6350
Ville Syrjälä63911d72016-05-13 23:41:32 +03006351 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006352 /*
6353 * Use the current vco as our initial
6354 * guess as to what the preferred vco is.
6355 */
6356 if (dev_priv->skl_preferred_vco_freq == 0)
6357 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006358 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006359 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006360 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006361
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006362 vco = dev_priv->skl_preferred_vco_freq;
6363 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006364 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006365 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006366
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006367 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006368}
6369
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006370static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306371{
Ville Syrjälä09492492016-05-13 23:41:28 +03006372 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306373
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306374 /*
6375 * check if the pre-os intialized the display
6376 * There is SWF18 scratchpad register defined which is set by the
6377 * pre-os which can be used by the OS drivers to check the status
6378 */
6379 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6380 goto sanitize;
6381
Chris Wilson91c8a322016-07-05 10:40:23 +01006382 intel_update_cdclk(&dev_priv->drm);
Imre Deak1c3f7702016-05-24 15:38:32 +03006383 /* Is PLL enabled and locked ? */
6384 if (dev_priv->cdclk_pll.vco == 0 ||
6385 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6386 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006387
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306388 /* DPLL okay; verify the cdclock
6389 *
6390 * Noticed in some instances that the freq selection is correct but
6391 * decimal part is programmed wrong from BIOS where pre-os does not
6392 * enable display. Verify the same as well.
6393 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006394 cdctl = I915_READ(CDCLK_CTL);
6395 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6396 skl_cdclk_decimal(dev_priv->cdclk_freq);
6397 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306398 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006399 return;
6400
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306401sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006402 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006403
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006404 /* force cdclk programming */
6405 dev_priv->cdclk_freq = 0;
6406 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006407 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306408}
6409
Jesse Barnes30a970c2013-11-04 13:48:12 -08006410/* Adjust CDclk dividers to allow high res or save power if possible */
6411static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6412{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006413 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006414 u32 val, cmd;
6415
Vandana Kannan164dfd22014-11-24 13:37:41 +05306416 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6417 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006418
Ville Syrjälädfcab172014-06-13 13:37:47 +03006419 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006420 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006421 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006422 cmd = 1;
6423 else
6424 cmd = 0;
6425
6426 mutex_lock(&dev_priv->rps.hw_lock);
6427 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6428 val &= ~DSPFREQGUAR_MASK;
6429 val |= (cmd << DSPFREQGUAR_SHIFT);
6430 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6431 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6432 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6433 50)) {
6434 DRM_ERROR("timed out waiting for CDclk change\n");
6435 }
6436 mutex_unlock(&dev_priv->rps.hw_lock);
6437
Ville Syrjälä54433e92015-05-26 20:42:31 +03006438 mutex_lock(&dev_priv->sb_lock);
6439
Ville Syrjälädfcab172014-06-13 13:37:47 +03006440 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006441 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006442
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006443 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006444
Jesse Barnes30a970c2013-11-04 13:48:12 -08006445 /* adjust cdclk divider */
6446 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006447 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006448 val |= divider;
6449 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006450
6451 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006452 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006453 50))
6454 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006455 }
6456
Jesse Barnes30a970c2013-11-04 13:48:12 -08006457 /* adjust self-refresh exit latency value */
6458 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6459 val &= ~0x7f;
6460
6461 /*
6462 * For high bandwidth configs, we set a higher latency in the bunit
6463 * so that the core display fetch happens in time to avoid underruns.
6464 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006465 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006466 val |= 4500 / 250; /* 4.5 usec */
6467 else
6468 val |= 3000 / 250; /* 3.0 usec */
6469 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006470
Ville Syrjäläa5805162015-05-26 20:42:30 +03006471 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006472
Ville Syrjäläb6283052015-06-03 15:45:07 +03006473 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006474}
6475
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006476static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6477{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006478 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006479 u32 val, cmd;
6480
Vandana Kannan164dfd22014-11-24 13:37:41 +05306481 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6482 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006483
6484 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006485 case 333333:
6486 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006487 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006488 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006489 break;
6490 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006491 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006492 return;
6493 }
6494
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006495 /*
6496 * Specs are full of misinformation, but testing on actual
6497 * hardware has shown that we just need to write the desired
6498 * CCK divider into the Punit register.
6499 */
6500 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6501
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006502 mutex_lock(&dev_priv->rps.hw_lock);
6503 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6504 val &= ~DSPFREQGUAR_MASK_CHV;
6505 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6506 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6507 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6508 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6509 50)) {
6510 DRM_ERROR("timed out waiting for CDclk change\n");
6511 }
6512 mutex_unlock(&dev_priv->rps.hw_lock);
6513
Ville Syrjäläb6283052015-06-03 15:45:07 +03006514 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006515}
6516
Jesse Barnes30a970c2013-11-04 13:48:12 -08006517static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6518 int max_pixclk)
6519{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006520 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006521 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006522
Jesse Barnes30a970c2013-11-04 13:48:12 -08006523 /*
6524 * Really only a few cases to deal with, as only 4 CDclks are supported:
6525 * 200MHz
6526 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006527 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006528 * 400MHz (VLV only)
6529 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6530 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006531 *
6532 * We seem to get an unstable or solid color picture at 200MHz.
6533 * Not sure what's wrong. For now use 200MHz only when all pipes
6534 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006535 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006536 if (!IS_CHERRYVIEW(dev_priv) &&
6537 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006538 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006539 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006540 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006541 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006542 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006543 else
6544 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006545}
6546
Imre Deak324513c2016-06-13 16:44:36 +03006547static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006548{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006549 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306550 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006551 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306552 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006553 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306554 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006555 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306556 return 288000;
6557 else
6558 return 144000;
6559}
6560
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006561/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006562static int intel_mode_max_pixclk(struct drm_device *dev,
6563 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006564{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006565 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006566 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006567 struct drm_crtc *crtc;
6568 struct drm_crtc_state *crtc_state;
6569 unsigned max_pixclk = 0, i;
6570 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006571
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006572 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6573 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006574
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006575 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6576 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006577
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006578 if (crtc_state->enable)
6579 pixclk = crtc_state->adjusted_mode.crtc_clock;
6580
6581 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006582 }
6583
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006584 for_each_pipe(dev_priv, pipe)
6585 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6586
Jesse Barnes30a970c2013-11-04 13:48:12 -08006587 return max_pixclk;
6588}
6589
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006590static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006591{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006592 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006593 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006594 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006595 struct intel_atomic_state *intel_state =
6596 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006597
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006598 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006599 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306600
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006601 if (!intel_state->active_crtcs)
6602 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6603
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006604 return 0;
6605}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006606
Imre Deak324513c2016-06-13 16:44:36 +03006607static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006608{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006609 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006610 struct intel_atomic_state *intel_state =
6611 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006612
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006613 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006614 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006615
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006616 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006617 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006618
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006619 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006620}
6621
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006622static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6623{
6624 unsigned int credits, default_credits;
6625
6626 if (IS_CHERRYVIEW(dev_priv))
6627 default_credits = PFI_CREDIT(12);
6628 else
6629 default_credits = PFI_CREDIT(8);
6630
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006631 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006632 /* CHV suggested value is 31 or 63 */
6633 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006634 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006635 else
6636 credits = PFI_CREDIT(15);
6637 } else {
6638 credits = default_credits;
6639 }
6640
6641 /*
6642 * WA - write default credits before re-programming
6643 * FIXME: should we also set the resend bit here?
6644 */
6645 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6646 default_credits);
6647
6648 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6649 credits | PFI_CREDIT_RESEND);
6650
6651 /*
6652 * FIXME is this guaranteed to clear
6653 * immediately or should we poll for it?
6654 */
6655 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6656}
6657
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006658static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006659{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006660 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006661 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006662 struct intel_atomic_state *old_intel_state =
6663 to_intel_atomic_state(old_state);
6664 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006665
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006666 /*
6667 * FIXME: We can end up here with all power domains off, yet
6668 * with a CDCLK frequency other than the minimum. To account
6669 * for this take the PIPE-A power domain, which covers the HW
6670 * blocks needed for the following programming. This can be
6671 * removed once it's guaranteed that we get here either with
6672 * the minimum CDCLK set, or the required power domains
6673 * enabled.
6674 */
6675 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006676
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006677 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006678 cherryview_set_cdclk(dev, req_cdclk);
6679 else
6680 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006681
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006682 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006683
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006684 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006685}
6686
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006687static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6688 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006689{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006690 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006691 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006692 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006694 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006695
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006696 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006697 return;
6698
Ville Syrjälä37a56502016-06-22 21:57:04 +03006699 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306700 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006701
6702 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006703 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006704
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006705 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006706 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006707
6708 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6709 I915_WRITE(CHV_CANVAS(pipe), 0);
6710 }
6711
Daniel Vetter5b18e572014-04-24 23:55:06 +02006712 i9xx_set_pipeconf(intel_crtc);
6713
Jesse Barnes89b667f2013-04-18 14:51:36 -07006714 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006715
Daniel Vettera72e4c92014-09-30 10:56:47 +02006716 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006717
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006718 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006719
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006720 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006721 chv_prepare_pll(intel_crtc, intel_crtc->config);
6722 chv_enable_pll(intel_crtc, intel_crtc->config);
6723 } else {
6724 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6725 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006726 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006727
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006728 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006729
Jesse Barnes2dd24552013-04-25 12:55:01 -07006730 i9xx_pfit_enable(intel_crtc);
6731
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006732 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006733
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006734 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006735 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006736
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006737 assert_vblank_disabled(crtc);
6738 drm_crtc_vblank_on(crtc);
6739
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006740 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006741}
6742
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006743static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6744{
6745 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006746 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006747
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006748 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6749 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006750}
6751
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006752static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6753 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006754{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006755 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006756 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006757 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006759 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006760
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006761 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006762 return;
6763
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006764 i9xx_set_pll_dividers(intel_crtc);
6765
Ville Syrjälä37a56502016-06-22 21:57:04 +03006766 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306767 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006768
6769 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006770 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006771
Daniel Vetter5b18e572014-04-24 23:55:06 +02006772 i9xx_set_pipeconf(intel_crtc);
6773
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006774 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006775
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006776 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006777 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006778
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006779 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006780
Daniel Vetterf6736a12013-06-05 13:34:30 +02006781 i9xx_enable_pll(intel_crtc);
6782
Jesse Barnes2dd24552013-04-25 12:55:01 -07006783 i9xx_pfit_enable(intel_crtc);
6784
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006785 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006786
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006787 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006788 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006789
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006790 assert_vblank_disabled(crtc);
6791 drm_crtc_vblank_on(crtc);
6792
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006793 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006794}
6795
Daniel Vetter87476d62013-04-11 16:29:06 +02006796static void i9xx_pfit_disable(struct intel_crtc *crtc)
6797{
6798 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006799 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006800
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006801 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006802 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006803
6804 assert_pipe_disabled(dev_priv, crtc->pipe);
6805
Daniel Vetter328d8e82013-05-08 10:36:31 +02006806 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6807 I915_READ(PFIT_CONTROL));
6808 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006809}
6810
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006811static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6812 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006813{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006814 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006815 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006816 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6818 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006819
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006820 /*
6821 * On gen2 planes are double buffered but the pipe isn't, so we must
6822 * wait for planes to fully turn off before disabling the pipe.
6823 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006824 if (IS_GEN2(dev))
6825 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006826
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006827 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006828
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006829 drm_crtc_vblank_off(crtc);
6830 assert_vblank_disabled(crtc);
6831
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006832 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006833
Daniel Vetter87476d62013-04-11 16:29:06 +02006834 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006835
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006836 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006837
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006838 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006839 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006840 chv_disable_pll(dev_priv, pipe);
6841 else if (IS_VALLEYVIEW(dev))
6842 vlv_disable_pll(dev_priv, pipe);
6843 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006844 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006845 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006846
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006847 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006848
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006849 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006850 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006851}
6852
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006853static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006854{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006855 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006857 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006858 enum intel_display_power_domain domain;
6859 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006860 struct drm_atomic_state *state;
6861 struct intel_crtc_state *crtc_state;
6862 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006863
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006864 if (!intel_crtc->active)
6865 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006866
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006867 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006868 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006869
Ville Syrjälä2622a082016-03-09 19:07:26 +02006870 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006871
6872 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006873 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006874 }
6875
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006876 state = drm_atomic_state_alloc(crtc->dev);
6877 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6878
6879 /* Everything's already locked, -EDEADLK can't happen. */
6880 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6881 ret = drm_atomic_add_affected_connectors(state, crtc);
6882
6883 WARN_ON(IS_ERR(crtc_state) || ret);
6884
6885 dev_priv->display.crtc_disable(crtc_state, state);
6886
6887 drm_atomic_state_free(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006888
Ville Syrjälä78108b72016-05-27 20:59:19 +03006889 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6890 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006891
6892 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6893 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006894 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006895 crtc->enabled = false;
6896 crtc->state->connector_mask = 0;
6897 crtc->state->encoder_mask = 0;
6898
6899 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6900 encoder->base.crtc = NULL;
6901
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006902 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006903 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006904 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006905
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006906 domains = intel_crtc->enabled_power_domains;
6907 for_each_power_domain(domain, domains)
6908 intel_display_power_put(dev_priv, domain);
6909 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006910
6911 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6912 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006913}
6914
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006915/*
6916 * turn all crtc's off, but do not adjust state
6917 * This has to be paired with a call to intel_modeset_setup_hw_state.
6918 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006919int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006920{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006921 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006922 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006923 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006924
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006925 state = drm_atomic_helper_suspend(dev);
6926 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006927 if (ret)
6928 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006929 else
6930 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006931 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006932}
6933
Chris Wilsonea5b2132010-08-04 13:50:23 +01006934void intel_encoder_destroy(struct drm_encoder *encoder)
6935{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006936 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006937
Chris Wilsonea5b2132010-08-04 13:50:23 +01006938 drm_encoder_cleanup(encoder);
6939 kfree(intel_encoder);
6940}
6941
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006942/* Cross check the actual hw state with our own modeset state tracking (and it's
6943 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006944static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006945{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006946 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006947
6948 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6949 connector->base.base.id,
6950 connector->base.name);
6951
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006952 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006953 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006954 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006955
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006956 I915_STATE_WARN(!crtc,
6957 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006958
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006959 if (!crtc)
6960 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006961
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006962 I915_STATE_WARN(!crtc->state->active,
6963 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006964
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006965 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006966 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006967
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006968 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006969 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006970
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006971 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006972 "attached encoder crtc differs from connector crtc\n");
6973 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006974 I915_STATE_WARN(crtc && crtc->state->active,
6975 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006976 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006977 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006978 }
6979}
6980
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006981int intel_connector_init(struct intel_connector *connector)
6982{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006983 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006984
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006985 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006986 return -ENOMEM;
6987
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006988 return 0;
6989}
6990
6991struct intel_connector *intel_connector_alloc(void)
6992{
6993 struct intel_connector *connector;
6994
6995 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6996 if (!connector)
6997 return NULL;
6998
6999 if (intel_connector_init(connector) < 0) {
7000 kfree(connector);
7001 return NULL;
7002 }
7003
7004 return connector;
7005}
7006
Daniel Vetterf0947c32012-07-02 13:10:34 +02007007/* Simple connector->get_hw_state implementation for encoders that support only
7008 * one connector and no cloning and hence the encoder state determines the state
7009 * of the connector. */
7010bool intel_connector_get_hw_state(struct intel_connector *connector)
7011{
Daniel Vetter24929352012-07-02 20:28:59 +02007012 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007013 struct intel_encoder *encoder = connector->encoder;
7014
7015 return encoder->get_hw_state(encoder, &pipe);
7016}
7017
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007018static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007019{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007020 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7021 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007022
7023 return 0;
7024}
7025
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007026static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007027 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007028{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007029 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007030 struct drm_atomic_state *state = pipe_config->base.state;
7031 struct intel_crtc *other_crtc;
7032 struct intel_crtc_state *other_crtc_state;
7033
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007034 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7035 pipe_name(pipe), pipe_config->fdi_lanes);
7036 if (pipe_config->fdi_lanes > 4) {
7037 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7038 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007039 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007040 }
7041
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007042 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007043 if (pipe_config->fdi_lanes > 2) {
7044 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7045 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007046 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007047 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007048 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007049 }
7050 }
7051
7052 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007053 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007054
7055 /* Ivybridge 3 pipe is really complicated */
7056 switch (pipe) {
7057 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007058 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007059 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007060 if (pipe_config->fdi_lanes <= 2)
7061 return 0;
7062
7063 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
7064 other_crtc_state =
7065 intel_atomic_get_crtc_state(state, other_crtc);
7066 if (IS_ERR(other_crtc_state))
7067 return PTR_ERR(other_crtc_state);
7068
7069 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007070 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7071 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007072 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007073 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007074 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007075 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007076 if (pipe_config->fdi_lanes > 2) {
7077 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7078 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007079 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007080 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007081
7082 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
7083 other_crtc_state =
7084 intel_atomic_get_crtc_state(state, other_crtc);
7085 if (IS_ERR(other_crtc_state))
7086 return PTR_ERR(other_crtc_state);
7087
7088 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007089 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007090 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007091 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007092 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007093 default:
7094 BUG();
7095 }
7096}
7097
Daniel Vettere29c22c2013-02-21 00:00:16 +01007098#define RETRY 1
7099static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007100 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007101{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007102 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007103 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007104 int lane, link_bw, fdi_dotclock, ret;
7105 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007106
Daniel Vettere29c22c2013-02-21 00:00:16 +01007107retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007108 /* FDI is a binary signal running at ~2.7GHz, encoding
7109 * each output octet as 10 bits. The actual frequency
7110 * is stored as a divider into a 100MHz clock, and the
7111 * mode pixel clock is stored in units of 1KHz.
7112 * Hence the bw of each lane in terms of the mode signal
7113 * is:
7114 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007115 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007116
Damien Lespiau241bfc32013-09-25 16:45:37 +01007117 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007118
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007119 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007120 pipe_config->pipe_bpp);
7121
7122 pipe_config->fdi_lanes = lane;
7123
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007124 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007125 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007126
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007127 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007128 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007129 pipe_config->pipe_bpp -= 2*3;
7130 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7131 pipe_config->pipe_bpp);
7132 needs_recompute = true;
7133 pipe_config->bw_constrained = true;
7134
7135 goto retry;
7136 }
7137
7138 if (needs_recompute)
7139 return RETRY;
7140
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007141 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007142}
7143
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007144static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7145 struct intel_crtc_state *pipe_config)
7146{
7147 if (pipe_config->pipe_bpp > 24)
7148 return false;
7149
7150 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007151 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007152 return true;
7153
7154 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007155 * We compare against max which means we must take
7156 * the increased cdclk requirement into account when
7157 * calculating the new cdclk.
7158 *
7159 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007160 */
7161 return ilk_pipe_pixel_rate(pipe_config) <=
7162 dev_priv->max_cdclk_freq * 95 / 100;
7163}
7164
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007165static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007166 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007167{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007168 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007169 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007170
Jani Nikulad330a952014-01-21 11:24:25 +02007171 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007172 hsw_crtc_supports_ips(crtc) &&
7173 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007174}
7175
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007176static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7177{
7178 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7179
7180 /* GDG double wide on either pipe, otherwise pipe A only */
7181 return INTEL_INFO(dev_priv)->gen < 4 &&
7182 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7183}
7184
Daniel Vettera43f6e02013-06-07 23:10:32 +02007185static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007186 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007187{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007188 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007189 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007190 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007191 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007192
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007193 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007194 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007195
7196 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007197 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007198 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007199 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007200 if (intel_crtc_supports_double_wide(crtc) &&
7201 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007202 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007203 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007204 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007205 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007206
Ville Syrjäläf3261152016-05-24 21:34:18 +03007207 if (adjusted_mode->crtc_clock > clock_limit) {
7208 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7209 adjusted_mode->crtc_clock, clock_limit,
7210 yesno(pipe_config->double_wide));
7211 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007212 }
Chris Wilson89749352010-09-12 18:25:19 +01007213
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007214 /*
7215 * Pipe horizontal size must be even in:
7216 * - DVO ganged mode
7217 * - LVDS dual channel mode
7218 * - Double wide pipe
7219 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007220 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007221 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7222 pipe_config->pipe_src_w &= ~1;
7223
Damien Lespiau8693a822013-05-03 18:48:11 +01007224 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7225 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007226 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007227 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007228 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007229 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007230
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007231 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007232 hsw_compute_ips_config(crtc, pipe_config);
7233
Daniel Vetter877d48d2013-04-19 11:24:43 +02007234 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007235 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007236
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007237 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007238}
7239
Ville Syrjälä1652d192015-03-31 14:12:01 +03007240static int skylake_get_display_clock_speed(struct drm_device *dev)
7241{
7242 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03007243 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007244
Ville Syrjäläea617912016-05-13 23:41:24 +03007245 skl_dpll0_update(dev_priv);
7246
Ville Syrjälä63911d72016-05-13 23:41:32 +03007247 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007248 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007249
Ville Syrjäläea617912016-05-13 23:41:24 +03007250 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007251
Ville Syrjälä63911d72016-05-13 23:41:32 +03007252 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007253 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7254 case CDCLK_FREQ_450_432:
7255 return 432000;
7256 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007257 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007258 case CDCLK_FREQ_540:
7259 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007260 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007261 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007262 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007263 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007264 }
7265 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007266 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7267 case CDCLK_FREQ_450_432:
7268 return 450000;
7269 case CDCLK_FREQ_337_308:
7270 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007271 case CDCLK_FREQ_540:
7272 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007273 case CDCLK_FREQ_675_617:
7274 return 675000;
7275 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007276 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007277 }
7278 }
7279
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007280 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007281}
7282
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007283static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7284{
7285 u32 val;
7286
7287 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007288 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007289
7290 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007291 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007292 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007293
Imre Deak1c3f7702016-05-24 15:38:32 +03007294 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7295 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007296
7297 val = I915_READ(BXT_DE_PLL_CTL);
7298 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7299 dev_priv->cdclk_pll.ref;
7300}
7301
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007302static int broxton_get_display_clock_speed(struct drm_device *dev)
7303{
7304 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03007305 u32 divider;
7306 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007307
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007308 bxt_de_pll_update(dev_priv);
7309
Ville Syrjäläf5986242016-05-13 23:41:37 +03007310 vco = dev_priv->cdclk_pll.vco;
7311 if (vco == 0)
7312 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007313
Ville Syrjäläf5986242016-05-13 23:41:37 +03007314 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007315
Ville Syrjäläf5986242016-05-13 23:41:37 +03007316 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007317 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007318 div = 2;
7319 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007320 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007321 div = 3;
7322 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007323 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007324 div = 4;
7325 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007326 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007327 div = 8;
7328 break;
7329 default:
7330 MISSING_CASE(divider);
7331 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007332 }
7333
Ville Syrjäläf5986242016-05-13 23:41:37 +03007334 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007335}
7336
Ville Syrjälä1652d192015-03-31 14:12:01 +03007337static int broadwell_get_display_clock_speed(struct drm_device *dev)
7338{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007339 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007340 uint32_t lcpll = I915_READ(LCPLL_CTL);
7341 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7342
7343 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7344 return 800000;
7345 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7346 return 450000;
7347 else if (freq == LCPLL_CLK_FREQ_450)
7348 return 450000;
7349 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7350 return 540000;
7351 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7352 return 337500;
7353 else
7354 return 675000;
7355}
7356
7357static int haswell_get_display_clock_speed(struct drm_device *dev)
7358{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007359 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007360 uint32_t lcpll = I915_READ(LCPLL_CTL);
7361 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7362
7363 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7364 return 800000;
7365 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7366 return 450000;
7367 else if (freq == LCPLL_CLK_FREQ_450)
7368 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007369 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007370 return 337500;
7371 else
7372 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007373}
7374
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007375static int valleyview_get_display_clock_speed(struct drm_device *dev)
7376{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007377 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
7378 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007379}
7380
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007381static int ilk_get_display_clock_speed(struct drm_device *dev)
7382{
7383 return 450000;
7384}
7385
Jesse Barnese70236a2009-09-21 10:42:27 -07007386static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08007387{
Jesse Barnese70236a2009-09-21 10:42:27 -07007388 return 400000;
7389}
Jesse Barnes79e53942008-11-07 14:24:08 -08007390
Jesse Barnese70236a2009-09-21 10:42:27 -07007391static int i915_get_display_clock_speed(struct drm_device *dev)
7392{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007393 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007394}
Jesse Barnes79e53942008-11-07 14:24:08 -08007395
Jesse Barnese70236a2009-09-21 10:42:27 -07007396static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
7397{
7398 return 200000;
7399}
Jesse Barnes79e53942008-11-07 14:24:08 -08007400
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007401static int pnv_get_display_clock_speed(struct drm_device *dev)
7402{
David Weinehall52a05c32016-08-22 13:32:44 +03007403 struct pci_dev *pdev = dev->pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007404 u16 gcfgc = 0;
7405
David Weinehall52a05c32016-08-22 13:32:44 +03007406 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007407
7408 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7409 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007410 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007411 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007412 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007413 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007414 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007415 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7416 return 200000;
7417 default:
7418 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7419 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007420 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007421 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007422 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007423 }
7424}
7425
Jesse Barnese70236a2009-09-21 10:42:27 -07007426static int i915gm_get_display_clock_speed(struct drm_device *dev)
7427{
David Weinehall52a05c32016-08-22 13:32:44 +03007428 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007429 u16 gcfgc = 0;
7430
David Weinehall52a05c32016-08-22 13:32:44 +03007431 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007432
7433 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007434 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007435 else {
7436 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7437 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007438 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007439 default:
7440 case GC_DISPLAY_CLOCK_190_200_MHZ:
7441 return 190000;
7442 }
7443 }
7444}
Jesse Barnes79e53942008-11-07 14:24:08 -08007445
Jesse Barnese70236a2009-09-21 10:42:27 -07007446static int i865_get_display_clock_speed(struct drm_device *dev)
7447{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007448 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007449}
7450
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007451static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07007452{
David Weinehall52a05c32016-08-22 13:32:44 +03007453 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007454 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007455
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007456 /*
7457 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7458 * encoding is different :(
7459 * FIXME is this the right way to detect 852GM/852GMV?
7460 */
David Weinehall52a05c32016-08-22 13:32:44 +03007461 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007462 return 133333;
7463
David Weinehall52a05c32016-08-22 13:32:44 +03007464 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007465 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7466
Jesse Barnese70236a2009-09-21 10:42:27 -07007467 /* Assume that the hardware is in the high speed state. This
7468 * should be the default.
7469 */
7470 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7471 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007472 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007473 case GC_CLOCK_100_200:
7474 return 200000;
7475 case GC_CLOCK_166_250:
7476 return 250000;
7477 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007478 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007479 case GC_CLOCK_133_266:
7480 case GC_CLOCK_133_266_2:
7481 case GC_CLOCK_166_266:
7482 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007483 }
7484
7485 /* Shouldn't happen */
7486 return 0;
7487}
7488
7489static int i830_get_display_clock_speed(struct drm_device *dev)
7490{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007491 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007492}
7493
Ville Syrjälä34edce22015-05-22 11:22:33 +03007494static unsigned int intel_hpll_vco(struct drm_device *dev)
7495{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007496 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007497 static const unsigned int blb_vco[8] = {
7498 [0] = 3200000,
7499 [1] = 4000000,
7500 [2] = 5333333,
7501 [3] = 4800000,
7502 [4] = 6400000,
7503 };
7504 static const unsigned int pnv_vco[8] = {
7505 [0] = 3200000,
7506 [1] = 4000000,
7507 [2] = 5333333,
7508 [3] = 4800000,
7509 [4] = 2666667,
7510 };
7511 static const unsigned int cl_vco[8] = {
7512 [0] = 3200000,
7513 [1] = 4000000,
7514 [2] = 5333333,
7515 [3] = 6400000,
7516 [4] = 3333333,
7517 [5] = 3566667,
7518 [6] = 4266667,
7519 };
7520 static const unsigned int elk_vco[8] = {
7521 [0] = 3200000,
7522 [1] = 4000000,
7523 [2] = 5333333,
7524 [3] = 4800000,
7525 };
7526 static const unsigned int ctg_vco[8] = {
7527 [0] = 3200000,
7528 [1] = 4000000,
7529 [2] = 5333333,
7530 [3] = 6400000,
7531 [4] = 2666667,
7532 [5] = 4266667,
7533 };
7534 const unsigned int *vco_table;
7535 unsigned int vco;
7536 uint8_t tmp = 0;
7537
7538 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007539 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007540 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007541 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007542 vco_table = elk_vco;
7543 else if (IS_CRESTLINE(dev))
7544 vco_table = cl_vco;
7545 else if (IS_PINEVIEW(dev))
7546 vco_table = pnv_vco;
7547 else if (IS_G33(dev))
7548 vco_table = blb_vco;
7549 else
7550 return 0;
7551
7552 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7553
7554 vco = vco_table[tmp & 0x7];
7555 if (vco == 0)
7556 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7557 else
7558 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7559
7560 return vco;
7561}
7562
7563static int gm45_get_display_clock_speed(struct drm_device *dev)
7564{
David Weinehall52a05c32016-08-22 13:32:44 +03007565 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007566 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7567 uint16_t tmp = 0;
7568
David Weinehall52a05c32016-08-22 13:32:44 +03007569 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007570
7571 cdclk_sel = (tmp >> 12) & 0x1;
7572
7573 switch (vco) {
7574 case 2666667:
7575 case 4000000:
7576 case 5333333:
7577 return cdclk_sel ? 333333 : 222222;
7578 case 3200000:
7579 return cdclk_sel ? 320000 : 228571;
7580 default:
7581 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7582 return 222222;
7583 }
7584}
7585
7586static int i965gm_get_display_clock_speed(struct drm_device *dev)
7587{
David Weinehall52a05c32016-08-22 13:32:44 +03007588 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007589 static const uint8_t div_3200[] = { 16, 10, 8 };
7590 static const uint8_t div_4000[] = { 20, 12, 10 };
7591 static const uint8_t div_5333[] = { 24, 16, 14 };
7592 const uint8_t *div_table;
7593 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7594 uint16_t tmp = 0;
7595
David Weinehall52a05c32016-08-22 13:32:44 +03007596 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007597
7598 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7599
7600 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7601 goto fail;
7602
7603 switch (vco) {
7604 case 3200000:
7605 div_table = div_3200;
7606 break;
7607 case 4000000:
7608 div_table = div_4000;
7609 break;
7610 case 5333333:
7611 div_table = div_5333;
7612 break;
7613 default:
7614 goto fail;
7615 }
7616
7617 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7618
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007619fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007620 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7621 return 200000;
7622}
7623
7624static int g33_get_display_clock_speed(struct drm_device *dev)
7625{
David Weinehall52a05c32016-08-22 13:32:44 +03007626 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007627 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7628 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7629 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7630 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7631 const uint8_t *div_table;
7632 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7633 uint16_t tmp = 0;
7634
David Weinehall52a05c32016-08-22 13:32:44 +03007635 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007636
7637 cdclk_sel = (tmp >> 4) & 0x7;
7638
7639 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7640 goto fail;
7641
7642 switch (vco) {
7643 case 3200000:
7644 div_table = div_3200;
7645 break;
7646 case 4000000:
7647 div_table = div_4000;
7648 break;
7649 case 4800000:
7650 div_table = div_4800;
7651 break;
7652 case 5333333:
7653 div_table = div_5333;
7654 break;
7655 default:
7656 goto fail;
7657 }
7658
7659 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7660
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007661fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007662 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7663 return 190476;
7664}
7665
Zhenyu Wang2c072452009-06-05 15:38:42 +08007666static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007667intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007668{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007669 while (*num > DATA_LINK_M_N_MASK ||
7670 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007671 *num >>= 1;
7672 *den >>= 1;
7673 }
7674}
7675
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007676static void compute_m_n(unsigned int m, unsigned int n,
7677 uint32_t *ret_m, uint32_t *ret_n)
7678{
7679 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7680 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7681 intel_reduce_m_n_ratio(ret_m, ret_n);
7682}
7683
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007684void
7685intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7686 int pixel_clock, int link_clock,
7687 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007688{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007689 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007690
7691 compute_m_n(bits_per_pixel * pixel_clock,
7692 link_clock * nlanes * 8,
7693 &m_n->gmch_m, &m_n->gmch_n);
7694
7695 compute_m_n(pixel_clock, link_clock,
7696 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007697}
7698
Chris Wilsona7615032011-01-12 17:04:08 +00007699static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7700{
Jani Nikulad330a952014-01-21 11:24:25 +02007701 if (i915.panel_use_ssc >= 0)
7702 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007703 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007704 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007705}
7706
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007707static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007708{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007709 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007710}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007711
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007712static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7713{
7714 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007715}
7716
Daniel Vetterf47709a2013-03-28 10:42:02 +01007717static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007718 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007719 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007720{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007721 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007722 u32 fp, fp2 = 0;
7723
7724 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007725 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007726 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007727 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007728 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007729 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007730 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007731 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007732 }
7733
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007734 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007735
Daniel Vetterf47709a2013-03-28 10:42:02 +01007736 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007737 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007738 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007739 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007740 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007741 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007742 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007743 }
7744}
7745
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007746static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7747 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007748{
7749 u32 reg_val;
7750
7751 /*
7752 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7753 * and set it to a reasonable value instead.
7754 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007755 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007756 reg_val &= 0xffffff00;
7757 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007758 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007759
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007760 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007761 reg_val &= 0x8cffffff;
7762 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007763 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007764
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007765 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007766 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007767 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007768
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007770 reg_val &= 0x00ffffff;
7771 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007772 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007773}
7774
Daniel Vetterb5518422013-05-03 11:49:48 +02007775static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7776 struct intel_link_m_n *m_n)
7777{
7778 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007779 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007780 int pipe = crtc->pipe;
7781
Daniel Vettere3b95f12013-05-03 11:49:49 +02007782 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7783 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7784 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7785 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007786}
7787
7788static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007789 struct intel_link_m_n *m_n,
7790 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007791{
7792 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007793 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007794 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007795 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007796
7797 if (INTEL_INFO(dev)->gen >= 5) {
7798 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7799 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7800 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7801 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007802 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7803 * for gen < 8) and if DRRS is supported (to make sure the
7804 * registers are not unnecessarily accessed).
7805 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007806 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7807 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007808 I915_WRITE(PIPE_DATA_M2(transcoder),
7809 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7810 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7811 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7812 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7813 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007814 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007815 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7816 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7817 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7818 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007819 }
7820}
7821
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307822void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007823{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307824 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7825
7826 if (m_n == M1_N1) {
7827 dp_m_n = &crtc->config->dp_m_n;
7828 dp_m2_n2 = &crtc->config->dp_m2_n2;
7829 } else if (m_n == M2_N2) {
7830
7831 /*
7832 * M2_N2 registers are not supported. Hence m2_n2 divider value
7833 * needs to be programmed into M1_N1.
7834 */
7835 dp_m_n = &crtc->config->dp_m2_n2;
7836 } else {
7837 DRM_ERROR("Unsupported divider value\n");
7838 return;
7839 }
7840
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007841 if (crtc->config->has_pch_encoder)
7842 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007843 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307844 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007845}
7846
Daniel Vetter251ac862015-06-18 10:30:24 +02007847static void vlv_compute_dpll(struct intel_crtc *crtc,
7848 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007849{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007850 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007851 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007852 if (crtc->pipe != PIPE_A)
7853 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007854
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007855 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007856 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007857 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7858 DPLL_EXT_BUFFER_ENABLE_VLV;
7859
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007860 pipe_config->dpll_hw_state.dpll_md =
7861 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7862}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007863
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007864static void chv_compute_dpll(struct intel_crtc *crtc,
7865 struct intel_crtc_state *pipe_config)
7866{
7867 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007868 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007869 if (crtc->pipe != PIPE_A)
7870 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7871
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007872 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007873 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007874 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7875
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007876 pipe_config->dpll_hw_state.dpll_md =
7877 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007878}
7879
Ville Syrjäläd288f652014-10-28 13:20:22 +02007880static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007881 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007882{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007883 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007884 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007885 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007886 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007887 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007888 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007889
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007890 /* Enable Refclk */
7891 I915_WRITE(DPLL(pipe),
7892 pipe_config->dpll_hw_state.dpll &
7893 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7894
7895 /* No need to actually set up the DPLL with DSI */
7896 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7897 return;
7898
Ville Syrjäläa5805162015-05-26 20:42:30 +03007899 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007900
Ville Syrjäläd288f652014-10-28 13:20:22 +02007901 bestn = pipe_config->dpll.n;
7902 bestm1 = pipe_config->dpll.m1;
7903 bestm2 = pipe_config->dpll.m2;
7904 bestp1 = pipe_config->dpll.p1;
7905 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007906
Jesse Barnes89b667f2013-04-18 14:51:36 -07007907 /* See eDP HDMI DPIO driver vbios notes doc */
7908
7909 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007910 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007911 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007912
7913 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007914 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007915
7916 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007917 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007918 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007919 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007920
7921 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007922 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007923
7924 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007925 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7926 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7927 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007928 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007929
7930 /*
7931 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7932 * but we don't support that).
7933 * Note: don't use the DAC post divider as it seems unstable.
7934 */
7935 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007936 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007937
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007938 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007940
Jesse Barnes89b667f2013-04-18 14:51:36 -07007941 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007942 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007943 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7944 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007945 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007946 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007947 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007949 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007950
Ville Syrjälä37a56502016-06-22 21:57:04 +03007951 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007952 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007953 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007955 0x0df40000);
7956 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007957 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007958 0x0df70000);
7959 } else { /* HDMI or VGA */
7960 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007961 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007962 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007963 0x0df70000);
7964 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007965 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007966 0x0df40000);
7967 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007968
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007969 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007970 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007971 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007972 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007974
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007975 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007976 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007977}
7978
Ville Syrjäläd288f652014-10-28 13:20:22 +02007979static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007980 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007981{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007982 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007983 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007984 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007985 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307986 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007987 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307988 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307989 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007990
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007991 /* Enable Refclk and SSC */
7992 I915_WRITE(DPLL(pipe),
7993 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7994
7995 /* No need to actually set up the DPLL with DSI */
7996 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7997 return;
7998
Ville Syrjäläd288f652014-10-28 13:20:22 +02007999 bestn = pipe_config->dpll.n;
8000 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8001 bestm1 = pipe_config->dpll.m1;
8002 bestm2 = pipe_config->dpll.m2 >> 22;
8003 bestp1 = pipe_config->dpll.p1;
8004 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308005 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308006 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308007 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008008
Ville Syrjäläa5805162015-05-26 20:42:30 +03008009 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008010
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008011 /* p1 and p2 divider */
8012 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8013 5 << DPIO_CHV_S1_DIV_SHIFT |
8014 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8015 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8016 1 << DPIO_CHV_K_DIV_SHIFT);
8017
8018 /* Feedback post-divider - m2 */
8019 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8020
8021 /* Feedback refclk divider - n and m1 */
8022 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8023 DPIO_CHV_M1_DIV_BY_2 |
8024 1 << DPIO_CHV_N_DIV_SHIFT);
8025
8026 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008027 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008028
8029 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308030 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8031 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8032 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8033 if (bestm2_frac)
8034 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8035 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008036
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308037 /* Program digital lock detect threshold */
8038 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8039 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8040 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8041 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8042 if (!bestm2_frac)
8043 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8044 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8045
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008046 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308047 if (vco == 5400000) {
8048 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8049 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8050 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8051 tribuf_calcntr = 0x9;
8052 } else if (vco <= 6200000) {
8053 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8054 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8055 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8056 tribuf_calcntr = 0x9;
8057 } else if (vco <= 6480000) {
8058 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8059 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8060 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8061 tribuf_calcntr = 0x8;
8062 } else {
8063 /* Not supported. Apply the same limits as in the max case */
8064 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8065 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8066 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8067 tribuf_calcntr = 0;
8068 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008069 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8070
Ville Syrjälä968040b2015-03-11 22:52:08 +02008071 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308072 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8073 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8074 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8075
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008076 /* AFC Recal */
8077 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8078 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8079 DPIO_AFC_RECAL);
8080
Ville Syrjäläa5805162015-05-26 20:42:30 +03008081 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008082}
8083
Ville Syrjäläd288f652014-10-28 13:20:22 +02008084/**
8085 * vlv_force_pll_on - forcibly enable just the PLL
8086 * @dev_priv: i915 private structure
8087 * @pipe: pipe PLL to enable
8088 * @dpll: PLL configuration
8089 *
8090 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8091 * in cases where we need the PLL enabled even when @pipe is not going to
8092 * be enabled.
8093 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008094int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
8095 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008096{
8097 struct intel_crtc *crtc =
8098 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008099 struct intel_crtc_state *pipe_config;
8100
8101 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8102 if (!pipe_config)
8103 return -ENOMEM;
8104
8105 pipe_config->base.crtc = &crtc->base;
8106 pipe_config->pixel_multiplier = 1;
8107 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008108
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008109 if (IS_CHERRYVIEW(to_i915(dev))) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008110 chv_compute_dpll(crtc, pipe_config);
8111 chv_prepare_pll(crtc, pipe_config);
8112 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008113 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008114 vlv_compute_dpll(crtc, pipe_config);
8115 vlv_prepare_pll(crtc, pipe_config);
8116 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008117 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008118
8119 kfree(pipe_config);
8120
8121 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008122}
8123
8124/**
8125 * vlv_force_pll_off - forcibly disable just the PLL
8126 * @dev_priv: i915 private structure
8127 * @pipe: pipe PLL to disable
8128 *
8129 * Disable the PLL for @pipe. To be used in cases where we need
8130 * the PLL enabled even when @pipe is not going to be enabled.
8131 */
8132void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
8133{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008134 if (IS_CHERRYVIEW(to_i915(dev)))
Ville Syrjäläd288f652014-10-28 13:20:22 +02008135 chv_disable_pll(to_i915(dev), pipe);
8136 else
8137 vlv_disable_pll(to_i915(dev), pipe);
8138}
8139
Daniel Vetter251ac862015-06-18 10:30:24 +02008140static void i9xx_compute_dpll(struct intel_crtc *crtc,
8141 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008142 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008143{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008144 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008145 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008146 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008147 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008148
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008149 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308150
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008151 dpll = DPLL_VGA_MODE_DIS;
8152
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008153 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008154 dpll |= DPLLB_MODE_LVDS;
8155 else
8156 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008157
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008158 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008159 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008160 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008161 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008162
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008163 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8164 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008165 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008166
Ville Syrjälä37a56502016-06-22 21:57:04 +03008167 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008168 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008169
8170 /* compute bitmask from p1 value */
8171 if (IS_PINEVIEW(dev))
8172 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8173 else {
8174 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008175 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008176 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8177 }
8178 switch (clock->p2) {
8179 case 5:
8180 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8181 break;
8182 case 7:
8183 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8184 break;
8185 case 10:
8186 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8187 break;
8188 case 14:
8189 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8190 break;
8191 }
8192 if (INTEL_INFO(dev)->gen >= 4)
8193 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8194
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008195 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008196 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008197 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008198 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008199 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8200 else
8201 dpll |= PLL_REF_INPUT_DREFCLK;
8202
8203 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008204 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008205
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008206 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008207 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008208 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008209 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008210 }
8211}
8212
Daniel Vetter251ac862015-06-18 10:30:24 +02008213static void i8xx_compute_dpll(struct intel_crtc *crtc,
8214 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008215 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008216{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008217 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008218 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008219 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008220 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008221
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008222 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308223
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008224 dpll = DPLL_VGA_MODE_DIS;
8225
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008226 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008227 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8228 } else {
8229 if (clock->p1 == 2)
8230 dpll |= PLL_P1_DIVIDE_BY_TWO;
8231 else
8232 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8233 if (clock->p2 == 4)
8234 dpll |= PLL_P2_DIVIDE_BY_4;
8235 }
8236
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008237 if (!IS_I830(dev_priv) &&
8238 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008239 dpll |= DPLL_DVO_2X_MODE;
8240
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008241 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008242 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008243 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8244 else
8245 dpll |= PLL_REF_INPUT_DREFCLK;
8246
8247 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008248 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008249}
8250
Daniel Vetter8a654f32013-06-01 17:16:22 +02008251static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008252{
8253 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008254 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008255 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008256 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008257 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008258 uint32_t crtc_vtotal, crtc_vblank_end;
8259 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008260
8261 /* We need to be careful not to changed the adjusted mode, for otherwise
8262 * the hw state checker will get angry at the mismatch. */
8263 crtc_vtotal = adjusted_mode->crtc_vtotal;
8264 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008265
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008266 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008267 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008268 crtc_vtotal -= 1;
8269 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008270
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008271 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008272 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8273 else
8274 vsyncshift = adjusted_mode->crtc_hsync_start -
8275 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008276 if (vsyncshift < 0)
8277 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008278 }
8279
8280 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008281 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008282
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008283 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008284 (adjusted_mode->crtc_hdisplay - 1) |
8285 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008286 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008287 (adjusted_mode->crtc_hblank_start - 1) |
8288 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008289 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008290 (adjusted_mode->crtc_hsync_start - 1) |
8291 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8292
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008293 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008294 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008295 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008296 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008297 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008298 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008299 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008300 (adjusted_mode->crtc_vsync_start - 1) |
8301 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8302
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008303 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8304 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8305 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8306 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008307 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008308 (pipe == PIPE_B || pipe == PIPE_C))
8309 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8310
Jani Nikulabc58be62016-03-18 17:05:39 +02008311}
8312
8313static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8314{
8315 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008316 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008317 enum pipe pipe = intel_crtc->pipe;
8318
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008319 /* pipesrc controls the size that is scaled from, which should
8320 * always be the user's requested size.
8321 */
8322 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008323 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8324 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008325}
8326
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008327static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008328 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008329{
8330 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008331 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008332 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8333 uint32_t tmp;
8334
8335 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008336 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8337 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008338 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008339 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8340 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008341 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008342 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8343 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008344
8345 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008346 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8347 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008348 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008349 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8350 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008351 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008352 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8353 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008354
8355 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008356 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8357 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8358 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008359 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008360}
8361
8362static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8363 struct intel_crtc_state *pipe_config)
8364{
8365 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008366 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008367 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008368
8369 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008370 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8371 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8372
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008373 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8374 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008375}
8376
Daniel Vetterf6a83282014-02-11 15:28:57 -08008377void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008378 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008379{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008380 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8381 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8382 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8383 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008384
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008385 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8386 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8387 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8388 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008389
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008390 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008391 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008392
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008393 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8394 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008395
8396 mode->hsync = drm_mode_hsync(mode);
8397 mode->vrefresh = drm_mode_vrefresh(mode);
8398 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008399}
8400
Daniel Vetter84b046f2013-02-19 18:48:54 +01008401static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8402{
8403 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008404 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008405 uint32_t pipeconf;
8406
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008407 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008408
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008409 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8410 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8411 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008412
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008413 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008414 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008415
Daniel Vetterff9ce462013-04-24 14:57:17 +02008416 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008417 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8418 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008419 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008420 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008421 pipeconf |= PIPECONF_DITHER_EN |
8422 PIPECONF_DITHER_TYPE_SP;
8423
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008424 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008425 case 18:
8426 pipeconf |= PIPECONF_6BPC;
8427 break;
8428 case 24:
8429 pipeconf |= PIPECONF_8BPC;
8430 break;
8431 case 30:
8432 pipeconf |= PIPECONF_10BPC;
8433 break;
8434 default:
8435 /* Case prevented by intel_choose_pipe_bpp_dither. */
8436 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008437 }
8438 }
8439
8440 if (HAS_PIPE_CXSR(dev)) {
8441 if (intel_crtc->lowfreq_avail) {
8442 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8443 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8444 } else {
8445 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008446 }
8447 }
8448
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008449 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008450 if (INTEL_INFO(dev)->gen < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008451 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008452 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8453 else
8454 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8455 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008456 pipeconf |= PIPECONF_PROGRESSIVE;
8457
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008458 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008459 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008460 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008461
Daniel Vetter84b046f2013-02-19 18:48:54 +01008462 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8463 POSTING_READ(PIPECONF(intel_crtc->pipe));
8464}
8465
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008466static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8467 struct intel_crtc_state *crtc_state)
8468{
8469 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008470 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008471 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008472 int refclk = 48000;
8473
8474 memset(&crtc_state->dpll_hw_state, 0,
8475 sizeof(crtc_state->dpll_hw_state));
8476
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008477 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008478 if (intel_panel_use_ssc(dev_priv)) {
8479 refclk = dev_priv->vbt.lvds_ssc_freq;
8480 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8481 }
8482
8483 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008484 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008485 limit = &intel_limits_i8xx_dvo;
8486 } else {
8487 limit = &intel_limits_i8xx_dac;
8488 }
8489
8490 if (!crtc_state->clock_set &&
8491 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8492 refclk, NULL, &crtc_state->dpll)) {
8493 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8494 return -EINVAL;
8495 }
8496
8497 i8xx_compute_dpll(crtc, crtc_state, NULL);
8498
8499 return 0;
8500}
8501
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008502static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8503 struct intel_crtc_state *crtc_state)
8504{
8505 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008506 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008507 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008508 int refclk = 96000;
8509
8510 memset(&crtc_state->dpll_hw_state, 0,
8511 sizeof(crtc_state->dpll_hw_state));
8512
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008513 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008514 if (intel_panel_use_ssc(dev_priv)) {
8515 refclk = dev_priv->vbt.lvds_ssc_freq;
8516 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8517 }
8518
8519 if (intel_is_dual_link_lvds(dev))
8520 limit = &intel_limits_g4x_dual_channel_lvds;
8521 else
8522 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008523 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8524 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008525 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008526 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008527 limit = &intel_limits_g4x_sdvo;
8528 } else {
8529 /* The option is for other outputs */
8530 limit = &intel_limits_i9xx_sdvo;
8531 }
8532
8533 if (!crtc_state->clock_set &&
8534 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8535 refclk, NULL, &crtc_state->dpll)) {
8536 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8537 return -EINVAL;
8538 }
8539
8540 i9xx_compute_dpll(crtc, crtc_state, NULL);
8541
8542 return 0;
8543}
8544
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008545static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8546 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008547{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008548 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008549 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008550 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008551 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008552
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008553 memset(&crtc_state->dpll_hw_state, 0,
8554 sizeof(crtc_state->dpll_hw_state));
8555
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008556 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008557 if (intel_panel_use_ssc(dev_priv)) {
8558 refclk = dev_priv->vbt.lvds_ssc_freq;
8559 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8560 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008561
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008562 limit = &intel_limits_pineview_lvds;
8563 } else {
8564 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008565 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008566
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008567 if (!crtc_state->clock_set &&
8568 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8569 refclk, NULL, &crtc_state->dpll)) {
8570 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8571 return -EINVAL;
8572 }
8573
8574 i9xx_compute_dpll(crtc, crtc_state, NULL);
8575
8576 return 0;
8577}
8578
8579static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8580 struct intel_crtc_state *crtc_state)
8581{
8582 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008583 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008584 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008585 int refclk = 96000;
8586
8587 memset(&crtc_state->dpll_hw_state, 0,
8588 sizeof(crtc_state->dpll_hw_state));
8589
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008590 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008591 if (intel_panel_use_ssc(dev_priv)) {
8592 refclk = dev_priv->vbt.lvds_ssc_freq;
8593 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008594 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008595
8596 limit = &intel_limits_i9xx_lvds;
8597 } else {
8598 limit = &intel_limits_i9xx_sdvo;
8599 }
8600
8601 if (!crtc_state->clock_set &&
8602 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8603 refclk, NULL, &crtc_state->dpll)) {
8604 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8605 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008606 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008607
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008608 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008609
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008610 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008611}
8612
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008613static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8614 struct intel_crtc_state *crtc_state)
8615{
8616 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008617 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008618
8619 memset(&crtc_state->dpll_hw_state, 0,
8620 sizeof(crtc_state->dpll_hw_state));
8621
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008622 if (!crtc_state->clock_set &&
8623 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8624 refclk, NULL, &crtc_state->dpll)) {
8625 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8626 return -EINVAL;
8627 }
8628
8629 chv_compute_dpll(crtc, crtc_state);
8630
8631 return 0;
8632}
8633
8634static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8635 struct intel_crtc_state *crtc_state)
8636{
8637 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008638 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008639
8640 memset(&crtc_state->dpll_hw_state, 0,
8641 sizeof(crtc_state->dpll_hw_state));
8642
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008643 if (!crtc_state->clock_set &&
8644 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8645 refclk, NULL, &crtc_state->dpll)) {
8646 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8647 return -EINVAL;
8648 }
8649
8650 vlv_compute_dpll(crtc, crtc_state);
8651
8652 return 0;
8653}
8654
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008655static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008656 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008657{
8658 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008659 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008660 uint32_t tmp;
8661
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008662 if (INTEL_GEN(dev_priv) <= 3 &&
8663 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008664 return;
8665
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008666 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008667 if (!(tmp & PFIT_ENABLE))
8668 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008669
Daniel Vetter06922822013-07-11 13:35:40 +02008670 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008671 if (INTEL_INFO(dev)->gen < 4) {
8672 if (crtc->pipe != PIPE_B)
8673 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008674 } else {
8675 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8676 return;
8677 }
8678
Daniel Vetter06922822013-07-11 13:35:40 +02008679 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008680 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008681}
8682
Jesse Barnesacbec812013-09-20 11:29:32 -07008683static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008684 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008685{
8686 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008687 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008688 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008689 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008690 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008691 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008692
Ville Syrjäläb5219732016-03-15 16:40:01 +02008693 /* In case of DSI, DPLL will not be used */
8694 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308695 return;
8696
Ville Syrjäläa5805162015-05-26 20:42:30 +03008697 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008698 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008699 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008700
8701 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8702 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8703 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8704 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8705 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8706
Imre Deakdccbea32015-06-22 23:35:51 +03008707 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008708}
8709
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008710static void
8711i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8712 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008713{
8714 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008715 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008716 u32 val, base, offset;
8717 int pipe = crtc->pipe, plane = crtc->plane;
8718 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008719 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008720 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008721 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008722
Damien Lespiau42a7b082015-02-05 19:35:13 +00008723 val = I915_READ(DSPCNTR(plane));
8724 if (!(val & DISPLAY_PLANE_ENABLE))
8725 return;
8726
Damien Lespiaud9806c92015-01-21 14:07:19 +00008727 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008728 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008729 DRM_DEBUG_KMS("failed to alloc fb\n");
8730 return;
8731 }
8732
Damien Lespiau1b842c82015-01-21 13:50:54 +00008733 fb = &intel_fb->base;
8734
Daniel Vetter18c52472015-02-10 17:16:09 +00008735 if (INTEL_INFO(dev)->gen >= 4) {
8736 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008737 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008738 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8739 }
8740 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008741
8742 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008743 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008744 fb->pixel_format = fourcc;
8745 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008746
8747 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008748 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008749 offset = I915_READ(DSPTILEOFF(plane));
8750 else
8751 offset = I915_READ(DSPLINOFF(plane));
8752 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8753 } else {
8754 base = I915_READ(DSPADDR(plane));
8755 }
8756 plane_config->base = base;
8757
8758 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008759 fb->width = ((val >> 16) & 0xfff) + 1;
8760 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008761
8762 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008763 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008764
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008765 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008766 fb->pixel_format,
8767 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008768
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008769 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008770
Damien Lespiau2844a922015-01-20 12:51:48 +00008771 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8772 pipe_name(pipe), plane, fb->width, fb->height,
8773 fb->bits_per_pixel, base, fb->pitches[0],
8774 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008775
Damien Lespiau2d140302015-02-05 17:22:18 +00008776 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008777}
8778
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008779static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008780 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008781{
8782 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008783 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008784 int pipe = pipe_config->cpu_transcoder;
8785 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008786 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008787 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008788 int refclk = 100000;
8789
Ville Syrjäläb5219732016-03-15 16:40:01 +02008790 /* In case of DSI, DPLL will not be used */
8791 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8792 return;
8793
Ville Syrjäläa5805162015-05-26 20:42:30 +03008794 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008795 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8796 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8797 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8798 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008799 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008800 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008801
8802 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008803 clock.m2 = (pll_dw0 & 0xff) << 22;
8804 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8805 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008806 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8807 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8808 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8809
Imre Deakdccbea32015-06-22 23:35:51 +03008810 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008811}
8812
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008813static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008814 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008815{
8816 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008817 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008818 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008819 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008820 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008821
Imre Deak17290502016-02-12 18:55:11 +02008822 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8823 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008824 return false;
8825
Daniel Vettere143a212013-07-04 12:01:15 +02008826 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008827 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008828
Imre Deak17290502016-02-12 18:55:11 +02008829 ret = false;
8830
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008831 tmp = I915_READ(PIPECONF(crtc->pipe));
8832 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008833 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008834
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008835 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8836 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008837 switch (tmp & PIPECONF_BPC_MASK) {
8838 case PIPECONF_6BPC:
8839 pipe_config->pipe_bpp = 18;
8840 break;
8841 case PIPECONF_8BPC:
8842 pipe_config->pipe_bpp = 24;
8843 break;
8844 case PIPECONF_10BPC:
8845 pipe_config->pipe_bpp = 30;
8846 break;
8847 default:
8848 break;
8849 }
8850 }
8851
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008852 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008853 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008854 pipe_config->limited_color_range = true;
8855
Ville Syrjälä282740f2013-09-04 18:30:03 +03008856 if (INTEL_INFO(dev)->gen < 4)
8857 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8858
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008859 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008860 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008861
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008862 i9xx_get_pfit_config(crtc, pipe_config);
8863
Daniel Vetter6c49f242013-06-06 12:45:25 +02008864 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008865 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008866 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008867 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8868 else
8869 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008870 pipe_config->pixel_multiplier =
8871 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8872 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008873 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008874 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8875 IS_G33(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008876 tmp = I915_READ(DPLL(crtc->pipe));
8877 pipe_config->pixel_multiplier =
8878 ((tmp & SDVO_MULTIPLIER_MASK)
8879 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8880 } else {
8881 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8882 * port and will be fixed up in the encoder->get_config
8883 * function. */
8884 pipe_config->pixel_multiplier = 1;
8885 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008886 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008887 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008888 /*
8889 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8890 * on 830. Filter it out here so that we don't
8891 * report errors due to that.
8892 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008893 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008894 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8895
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008896 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8897 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008898 } else {
8899 /* Mask out read-only status bits. */
8900 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8901 DPLL_PORTC_READY_MASK |
8902 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008903 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008904
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008905 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008906 chv_crtc_clock_get(crtc, pipe_config);
8907 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008908 vlv_crtc_clock_get(crtc, pipe_config);
8909 else
8910 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008911
Ville Syrjälä0f646142015-08-26 19:39:18 +03008912 /*
8913 * Normally the dotclock is filled in by the encoder .get_config()
8914 * but in case the pipe is enabled w/o any ports we need a sane
8915 * default.
8916 */
8917 pipe_config->base.adjusted_mode.crtc_clock =
8918 pipe_config->port_clock / pipe_config->pixel_multiplier;
8919
Imre Deak17290502016-02-12 18:55:11 +02008920 ret = true;
8921
8922out:
8923 intel_display_power_put(dev_priv, power_domain);
8924
8925 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008926}
8927
Paulo Zanonidde86e22012-12-01 12:04:25 -02008928static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008929{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008930 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008931 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008932 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008933 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008934 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008935 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008936 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008937 bool has_ck505 = false;
8938 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008939 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008940
8941 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008942 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008943 switch (encoder->type) {
8944 case INTEL_OUTPUT_LVDS:
8945 has_panel = true;
8946 has_lvds = true;
8947 break;
8948 case INTEL_OUTPUT_EDP:
8949 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008950 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008951 has_cpu_edp = true;
8952 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008953 default:
8954 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008955 }
8956 }
8957
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008958 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008959 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008960 can_ssc = has_ck505;
8961 } else {
8962 has_ck505 = false;
8963 can_ssc = true;
8964 }
8965
Lyude1c1a24d2016-06-14 11:04:09 -04008966 /* Check if any DPLLs are using the SSC source */
8967 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8968 u32 temp = I915_READ(PCH_DPLL(i));
8969
8970 if (!(temp & DPLL_VCO_ENABLE))
8971 continue;
8972
8973 if ((temp & PLL_REF_INPUT_MASK) ==
8974 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8975 using_ssc_source = true;
8976 break;
8977 }
8978 }
8979
8980 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8981 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008982
8983 /* Ironlake: try to setup display ref clock before DPLL
8984 * enabling. This is only under driver's control after
8985 * PCH B stepping, previous chipset stepping should be
8986 * ignoring this setting.
8987 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008988 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008989
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008990 /* As we must carefully and slowly disable/enable each source in turn,
8991 * compute the final state we want first and check if we need to
8992 * make any changes at all.
8993 */
8994 final = val;
8995 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008996 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008997 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008998 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008999 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9000
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009001 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009002 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009003 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009004
Keith Packard199e5d72011-09-22 12:01:57 -07009005 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009006 final |= DREF_SSC_SOURCE_ENABLE;
9007
9008 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9009 final |= DREF_SSC1_ENABLE;
9010
9011 if (has_cpu_edp) {
9012 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9013 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9014 else
9015 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9016 } else
9017 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009018 } else if (using_ssc_source) {
9019 final |= DREF_SSC_SOURCE_ENABLE;
9020 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009021 }
9022
9023 if (final == val)
9024 return;
9025
9026 /* Always enable nonspread source */
9027 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9028
9029 if (has_ck505)
9030 val |= DREF_NONSPREAD_CK505_ENABLE;
9031 else
9032 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9033
9034 if (has_panel) {
9035 val &= ~DREF_SSC_SOURCE_MASK;
9036 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009037
Keith Packard199e5d72011-09-22 12:01:57 -07009038 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009039 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009040 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009041 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009042 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009043 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009044
9045 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009046 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009047 POSTING_READ(PCH_DREF_CONTROL);
9048 udelay(200);
9049
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009050 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009051
9052 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009053 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009054 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009055 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009056 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009057 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009058 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009059 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009060 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009061
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009062 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009063 POSTING_READ(PCH_DREF_CONTROL);
9064 udelay(200);
9065 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009066 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009067
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009068 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009069
9070 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009071 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009072
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009073 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009074 POSTING_READ(PCH_DREF_CONTROL);
9075 udelay(200);
9076
Lyude1c1a24d2016-06-14 11:04:09 -04009077 if (!using_ssc_source) {
9078 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009079
Lyude1c1a24d2016-06-14 11:04:09 -04009080 /* Turn off the SSC source */
9081 val &= ~DREF_SSC_SOURCE_MASK;
9082 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009083
Lyude1c1a24d2016-06-14 11:04:09 -04009084 /* Turn off SSC1 */
9085 val &= ~DREF_SSC1_ENABLE;
9086
9087 I915_WRITE(PCH_DREF_CONTROL, val);
9088 POSTING_READ(PCH_DREF_CONTROL);
9089 udelay(200);
9090 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009091 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009092
9093 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009094}
9095
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009096static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009097{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009098 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009099
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009100 tmp = I915_READ(SOUTH_CHICKEN2);
9101 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9102 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009103
Imre Deakcf3598c2016-06-28 13:37:31 +03009104 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9105 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009106 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009107
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009108 tmp = I915_READ(SOUTH_CHICKEN2);
9109 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9110 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009111
Imre Deakcf3598c2016-06-28 13:37:31 +03009112 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9113 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009114 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009115}
9116
9117/* WaMPhyProgramming:hsw */
9118static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9119{
9120 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009121
9122 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9123 tmp &= ~(0xFF << 24);
9124 tmp |= (0x12 << 24);
9125 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9126
Paulo Zanonidde86e22012-12-01 12:04:25 -02009127 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9128 tmp |= (1 << 11);
9129 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9130
9131 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9132 tmp |= (1 << 11);
9133 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9134
Paulo Zanonidde86e22012-12-01 12:04:25 -02009135 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9136 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9137 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9138
9139 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9140 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9141 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9142
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009143 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9144 tmp &= ~(7 << 13);
9145 tmp |= (5 << 13);
9146 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009147
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009148 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9149 tmp &= ~(7 << 13);
9150 tmp |= (5 << 13);
9151 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009152
9153 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9154 tmp &= ~0xFF;
9155 tmp |= 0x1C;
9156 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9157
9158 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9159 tmp &= ~0xFF;
9160 tmp |= 0x1C;
9161 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9162
9163 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9164 tmp &= ~(0xFF << 16);
9165 tmp |= (0x1C << 16);
9166 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9167
9168 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9169 tmp &= ~(0xFF << 16);
9170 tmp |= (0x1C << 16);
9171 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9172
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009173 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9174 tmp |= (1 << 27);
9175 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009176
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009177 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9178 tmp |= (1 << 27);
9179 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009180
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009181 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9182 tmp &= ~(0xF << 28);
9183 tmp |= (4 << 28);
9184 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009185
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009186 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9187 tmp &= ~(0xF << 28);
9188 tmp |= (4 << 28);
9189 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009190}
9191
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009192/* Implements 3 different sequences from BSpec chapter "Display iCLK
9193 * Programming" based on the parameters passed:
9194 * - Sequence to enable CLKOUT_DP
9195 * - Sequence to enable CLKOUT_DP without spread
9196 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9197 */
9198static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9199 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009200{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009201 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009202 uint32_t reg, tmp;
9203
9204 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9205 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009206 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9207 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009208 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009209
Ville Syrjäläa5805162015-05-26 20:42:30 +03009210 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009211
9212 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9213 tmp &= ~SBI_SSCCTL_DISABLE;
9214 tmp |= SBI_SSCCTL_PATHALT;
9215 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9216
9217 udelay(24);
9218
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009219 if (with_spread) {
9220 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9221 tmp &= ~SBI_SSCCTL_PATHALT;
9222 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009223
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009224 if (with_fdi) {
9225 lpt_reset_fdi_mphy(dev_priv);
9226 lpt_program_fdi_mphy(dev_priv);
9227 }
9228 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009229
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009230 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009231 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9232 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9233 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009234
Ville Syrjäläa5805162015-05-26 20:42:30 +03009235 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009236}
9237
Paulo Zanoni47701c32013-07-23 11:19:25 -03009238/* Sequence to disable CLKOUT_DP */
9239static void lpt_disable_clkout_dp(struct drm_device *dev)
9240{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009241 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009242 uint32_t reg, tmp;
9243
Ville Syrjäläa5805162015-05-26 20:42:30 +03009244 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009245
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009246 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009247 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9248 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9249 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9250
9251 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9252 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9253 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9254 tmp |= SBI_SSCCTL_PATHALT;
9255 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9256 udelay(32);
9257 }
9258 tmp |= SBI_SSCCTL_DISABLE;
9259 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9260 }
9261
Ville Syrjäläa5805162015-05-26 20:42:30 +03009262 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009263}
9264
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009265#define BEND_IDX(steps) ((50 + (steps)) / 5)
9266
9267static const uint16_t sscdivintphase[] = {
9268 [BEND_IDX( 50)] = 0x3B23,
9269 [BEND_IDX( 45)] = 0x3B23,
9270 [BEND_IDX( 40)] = 0x3C23,
9271 [BEND_IDX( 35)] = 0x3C23,
9272 [BEND_IDX( 30)] = 0x3D23,
9273 [BEND_IDX( 25)] = 0x3D23,
9274 [BEND_IDX( 20)] = 0x3E23,
9275 [BEND_IDX( 15)] = 0x3E23,
9276 [BEND_IDX( 10)] = 0x3F23,
9277 [BEND_IDX( 5)] = 0x3F23,
9278 [BEND_IDX( 0)] = 0x0025,
9279 [BEND_IDX( -5)] = 0x0025,
9280 [BEND_IDX(-10)] = 0x0125,
9281 [BEND_IDX(-15)] = 0x0125,
9282 [BEND_IDX(-20)] = 0x0225,
9283 [BEND_IDX(-25)] = 0x0225,
9284 [BEND_IDX(-30)] = 0x0325,
9285 [BEND_IDX(-35)] = 0x0325,
9286 [BEND_IDX(-40)] = 0x0425,
9287 [BEND_IDX(-45)] = 0x0425,
9288 [BEND_IDX(-50)] = 0x0525,
9289};
9290
9291/*
9292 * Bend CLKOUT_DP
9293 * steps -50 to 50 inclusive, in steps of 5
9294 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9295 * change in clock period = -(steps / 10) * 5.787 ps
9296 */
9297static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9298{
9299 uint32_t tmp;
9300 int idx = BEND_IDX(steps);
9301
9302 if (WARN_ON(steps % 5 != 0))
9303 return;
9304
9305 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9306 return;
9307
9308 mutex_lock(&dev_priv->sb_lock);
9309
9310 if (steps % 10 != 0)
9311 tmp = 0xAAAAAAAB;
9312 else
9313 tmp = 0x00000000;
9314 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9315
9316 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9317 tmp &= 0xffff0000;
9318 tmp |= sscdivintphase[idx];
9319 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9320
9321 mutex_unlock(&dev_priv->sb_lock);
9322}
9323
9324#undef BEND_IDX
9325
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009326static void lpt_init_pch_refclk(struct drm_device *dev)
9327{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009328 struct intel_encoder *encoder;
9329 bool has_vga = false;
9330
Damien Lespiaub2784e12014-08-05 11:29:37 +01009331 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009332 switch (encoder->type) {
9333 case INTEL_OUTPUT_ANALOG:
9334 has_vga = true;
9335 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009336 default:
9337 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009338 }
9339 }
9340
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009341 if (has_vga) {
9342 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009343 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009344 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03009345 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009346 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009347}
9348
Paulo Zanonidde86e22012-12-01 12:04:25 -02009349/*
9350 * Initialize reference clocks when the driver loads
9351 */
9352void intel_init_pch_refclk(struct drm_device *dev)
9353{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009354 struct drm_i915_private *dev_priv = to_i915(dev);
9355
9356 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009357 ironlake_init_pch_refclk(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009358 else if (HAS_PCH_LPT(dev_priv))
Paulo Zanonidde86e22012-12-01 12:04:25 -02009359 lpt_init_pch_refclk(dev);
9360}
9361
Daniel Vetter6ff93602013-04-19 11:24:36 +02009362static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009363{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009364 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9366 int pipe = intel_crtc->pipe;
9367 uint32_t val;
9368
Daniel Vetter78114072013-06-13 00:54:57 +02009369 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009370
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009371 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009372 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009373 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009374 break;
9375 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009376 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009377 break;
9378 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009379 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009380 break;
9381 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009382 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009383 break;
9384 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009385 /* Case prevented by intel_choose_pipe_bpp_dither. */
9386 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009387 }
9388
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009389 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009390 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9391
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009392 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009393 val |= PIPECONF_INTERLACED_ILK;
9394 else
9395 val |= PIPECONF_PROGRESSIVE;
9396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009397 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009398 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009399
Paulo Zanonic8203562012-09-12 10:06:29 -03009400 I915_WRITE(PIPECONF(pipe), val);
9401 POSTING_READ(PIPECONF(pipe));
9402}
9403
Daniel Vetter6ff93602013-04-19 11:24:36 +02009404static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009405{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009406 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009408 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009409 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009410
Jani Nikula391bf042016-03-18 17:05:40 +02009411 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009412 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9413
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009414 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009415 val |= PIPECONF_INTERLACED_ILK;
9416 else
9417 val |= PIPECONF_PROGRESSIVE;
9418
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009419 I915_WRITE(PIPECONF(cpu_transcoder), val);
9420 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009421}
9422
Jani Nikula391bf042016-03-18 17:05:40 +02009423static void haswell_set_pipemisc(struct drm_crtc *crtc)
9424{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009425 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9427
9428 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9429 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009430
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009431 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009432 case 18:
9433 val |= PIPEMISC_DITHER_6_BPC;
9434 break;
9435 case 24:
9436 val |= PIPEMISC_DITHER_8_BPC;
9437 break;
9438 case 30:
9439 val |= PIPEMISC_DITHER_10_BPC;
9440 break;
9441 case 36:
9442 val |= PIPEMISC_DITHER_12_BPC;
9443 break;
9444 default:
9445 /* Case prevented by pipe_config_set_bpp. */
9446 BUG();
9447 }
9448
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009449 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009450 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9451
Jani Nikula391bf042016-03-18 17:05:40 +02009452 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009453 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009454}
9455
Paulo Zanonid4b19312012-11-29 11:29:32 -02009456int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9457{
9458 /*
9459 * Account for spread spectrum to avoid
9460 * oversubscribing the link. Max center spread
9461 * is 2.5%; use 5% for safety's sake.
9462 */
9463 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009464 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009465}
9466
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009467static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009468{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009469 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009470}
9471
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009472static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9473 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009474 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009475{
9476 struct drm_crtc *crtc = &intel_crtc->base;
9477 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009478 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009479 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009480 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009481
Chris Wilsonc1858122010-12-03 21:35:48 +00009482 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009483 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009484 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009485 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009486 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009487 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009488 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009489 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009490 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009491
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009492 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009493
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009494 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9495 fp |= FP_CB_TUNE;
9496
9497 if (reduced_clock) {
9498 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9499
9500 if (reduced_clock->m < factor * reduced_clock->n)
9501 fp2 |= FP_CB_TUNE;
9502 } else {
9503 fp2 = fp;
9504 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009505
Chris Wilson5eddb702010-09-11 13:48:45 +01009506 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009507
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009508 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009509 dpll |= DPLLB_MODE_LVDS;
9510 else
9511 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009512
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009513 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009514 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009515
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009516 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9517 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009518 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009519
Ville Syrjälä37a56502016-06-22 21:57:04 +03009520 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009521 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009522
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009523 /*
9524 * The high speed IO clock is only really required for
9525 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9526 * possible to share the DPLL between CRT and HDMI. Enabling
9527 * the clock needlessly does no real harm, except use up a
9528 * bit of power potentially.
9529 *
9530 * We'll limit this to IVB with 3 pipes, since it has only two
9531 * DPLLs and so DPLL sharing is the only way to get three pipes
9532 * driving PCH ports at the same time. On SNB we could do this,
9533 * and potentially avoid enabling the second DPLL, but it's not
9534 * clear if it''s a win or loss power wise. No point in doing
9535 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9536 */
9537 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9538 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9539 dpll |= DPLL_SDVO_HIGH_SPEED;
9540
Eric Anholta07d6782011-03-30 13:01:08 -07009541 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009542 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009543 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009544 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009545
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009546 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009547 case 5:
9548 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9549 break;
9550 case 7:
9551 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9552 break;
9553 case 10:
9554 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9555 break;
9556 case 14:
9557 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9558 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009559 }
9560
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009561 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9562 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009563 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009564 else
9565 dpll |= PLL_REF_INPUT_DREFCLK;
9566
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009567 dpll |= DPLL_VCO_ENABLE;
9568
9569 crtc_state->dpll_hw_state.dpll = dpll;
9570 crtc_state->dpll_hw_state.fp0 = fp;
9571 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009572}
9573
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009574static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9575 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009576{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009577 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009578 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009579 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009580 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009581 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009582 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009583 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009584
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009585 memset(&crtc_state->dpll_hw_state, 0,
9586 sizeof(crtc_state->dpll_hw_state));
9587
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009588 crtc->lowfreq_avail = false;
9589
9590 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9591 if (!crtc_state->has_pch_encoder)
9592 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009593
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009594 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009595 if (intel_panel_use_ssc(dev_priv)) {
9596 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9597 dev_priv->vbt.lvds_ssc_freq);
9598 refclk = dev_priv->vbt.lvds_ssc_freq;
9599 }
9600
9601 if (intel_is_dual_link_lvds(dev)) {
9602 if (refclk == 100000)
9603 limit = &intel_limits_ironlake_dual_lvds_100m;
9604 else
9605 limit = &intel_limits_ironlake_dual_lvds;
9606 } else {
9607 if (refclk == 100000)
9608 limit = &intel_limits_ironlake_single_lvds_100m;
9609 else
9610 limit = &intel_limits_ironlake_single_lvds;
9611 }
9612 } else {
9613 limit = &intel_limits_ironlake_dac;
9614 }
9615
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009616 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009617 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9618 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009619 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9620 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009621 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009622
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009623 ironlake_compute_dpll(crtc, crtc_state,
9624 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009625
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009626 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9627 if (pll == NULL) {
9628 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9629 pipe_name(crtc->pipe));
9630 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009631 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009632
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009633 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009634 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009635 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009636
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009637 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009638}
9639
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009640static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9641 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009642{
9643 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009644 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009645 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009646
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009647 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9648 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9649 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9650 & ~TU_SIZE_MASK;
9651 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9652 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9653 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9654}
9655
9656static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9657 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009658 struct intel_link_m_n *m_n,
9659 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009660{
9661 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009662 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009663 enum pipe pipe = crtc->pipe;
9664
9665 if (INTEL_INFO(dev)->gen >= 5) {
9666 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9667 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9668 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9669 & ~TU_SIZE_MASK;
9670 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9671 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9672 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009673 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9674 * gen < 8) and if DRRS is supported (to make sure the
9675 * registers are not unnecessarily read).
9676 */
9677 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009678 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009679 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9680 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9681 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9682 & ~TU_SIZE_MASK;
9683 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9684 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9685 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9686 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009687 } else {
9688 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9689 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9690 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9691 & ~TU_SIZE_MASK;
9692 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9693 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9694 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9695 }
9696}
9697
9698void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009699 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009700{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009701 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009702 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9703 else
9704 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009705 &pipe_config->dp_m_n,
9706 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009707}
9708
Daniel Vetter72419202013-04-04 13:28:53 +02009709static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009710 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009711{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009712 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009713 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009714}
9715
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009716static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009717 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009718{
9719 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009720 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009721 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9722 uint32_t ps_ctrl = 0;
9723 int id = -1;
9724 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009725
Chandra Kondurua1b22782015-04-07 15:28:45 -07009726 /* find scaler attached to this pipe */
9727 for (i = 0; i < crtc->num_scalers; i++) {
9728 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9729 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9730 id = i;
9731 pipe_config->pch_pfit.enabled = true;
9732 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9733 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9734 break;
9735 }
9736 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009737
Chandra Kondurua1b22782015-04-07 15:28:45 -07009738 scaler_state->scaler_id = id;
9739 if (id >= 0) {
9740 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9741 } else {
9742 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009743 }
9744}
9745
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009746static void
9747skylake_get_initial_plane_config(struct intel_crtc *crtc,
9748 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009749{
9750 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009751 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009752 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009753 int pipe = crtc->pipe;
9754 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009755 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009756 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009757 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009758
Damien Lespiaud9806c92015-01-21 14:07:19 +00009759 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009760 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009761 DRM_DEBUG_KMS("failed to alloc fb\n");
9762 return;
9763 }
9764
Damien Lespiau1b842c82015-01-21 13:50:54 +00009765 fb = &intel_fb->base;
9766
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009767 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009768 if (!(val & PLANE_CTL_ENABLE))
9769 goto error;
9770
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009771 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9772 fourcc = skl_format_to_fourcc(pixel_format,
9773 val & PLANE_CTL_ORDER_RGBX,
9774 val & PLANE_CTL_ALPHA_MASK);
9775 fb->pixel_format = fourcc;
9776 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9777
Damien Lespiau40f46282015-02-27 11:15:21 +00009778 tiling = val & PLANE_CTL_TILED_MASK;
9779 switch (tiling) {
9780 case PLANE_CTL_TILED_LINEAR:
9781 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9782 break;
9783 case PLANE_CTL_TILED_X:
9784 plane_config->tiling = I915_TILING_X;
9785 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9786 break;
9787 case PLANE_CTL_TILED_Y:
9788 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9789 break;
9790 case PLANE_CTL_TILED_YF:
9791 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9792 break;
9793 default:
9794 MISSING_CASE(tiling);
9795 goto error;
9796 }
9797
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009798 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9799 plane_config->base = base;
9800
9801 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9802
9803 val = I915_READ(PLANE_SIZE(pipe, 0));
9804 fb->height = ((val >> 16) & 0xfff) + 1;
9805 fb->width = ((val >> 0) & 0x1fff) + 1;
9806
9807 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009808 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009809 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009810 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9811
9812 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009813 fb->pixel_format,
9814 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009815
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009816 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009817
9818 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9819 pipe_name(pipe), fb->width, fb->height,
9820 fb->bits_per_pixel, base, fb->pitches[0],
9821 plane_config->size);
9822
Damien Lespiau2d140302015-02-05 17:22:18 +00009823 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009824 return;
9825
9826error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009827 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009828}
9829
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009830static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009831 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009832{
9833 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009834 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009835 uint32_t tmp;
9836
9837 tmp = I915_READ(PF_CTL(crtc->pipe));
9838
9839 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009840 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009841 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9842 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009843
9844 /* We currently do not free assignements of panel fitters on
9845 * ivb/hsw (since we don't use the higher upscaling modes which
9846 * differentiates them) so just WARN about this case for now. */
9847 if (IS_GEN7(dev)) {
9848 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9849 PF_PIPE_SEL_IVB(crtc->pipe));
9850 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009851 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009852}
9853
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009854static void
9855ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9856 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009857{
9858 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009859 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009860 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009861 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009862 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009863 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009864 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009865 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009866
Damien Lespiau42a7b082015-02-05 19:35:13 +00009867 val = I915_READ(DSPCNTR(pipe));
9868 if (!(val & DISPLAY_PLANE_ENABLE))
9869 return;
9870
Damien Lespiaud9806c92015-01-21 14:07:19 +00009871 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009872 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009873 DRM_DEBUG_KMS("failed to alloc fb\n");
9874 return;
9875 }
9876
Damien Lespiau1b842c82015-01-21 13:50:54 +00009877 fb = &intel_fb->base;
9878
Daniel Vetter18c52472015-02-10 17:16:09 +00009879 if (INTEL_INFO(dev)->gen >= 4) {
9880 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009881 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009882 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9883 }
9884 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009885
9886 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009887 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009888 fb->pixel_format = fourcc;
9889 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009890
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009891 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009892 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009893 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009894 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009895 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009896 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009897 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009898 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009899 }
9900 plane_config->base = base;
9901
9902 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009903 fb->width = ((val >> 16) & 0xfff) + 1;
9904 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009905
9906 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009907 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009908
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009909 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009910 fb->pixel_format,
9911 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009912
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009913 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009914
Damien Lespiau2844a922015-01-20 12:51:48 +00009915 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9916 pipe_name(pipe), fb->width, fb->height,
9917 fb->bits_per_pixel, base, fb->pitches[0],
9918 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009919
Damien Lespiau2d140302015-02-05 17:22:18 +00009920 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009921}
9922
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009923static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009924 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009925{
9926 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009927 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009928 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009929 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009930 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009931
Imre Deak17290502016-02-12 18:55:11 +02009932 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9933 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009934 return false;
9935
Daniel Vettere143a212013-07-04 12:01:15 +02009936 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009937 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009938
Imre Deak17290502016-02-12 18:55:11 +02009939 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009940 tmp = I915_READ(PIPECONF(crtc->pipe));
9941 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009942 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009943
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009944 switch (tmp & PIPECONF_BPC_MASK) {
9945 case PIPECONF_6BPC:
9946 pipe_config->pipe_bpp = 18;
9947 break;
9948 case PIPECONF_8BPC:
9949 pipe_config->pipe_bpp = 24;
9950 break;
9951 case PIPECONF_10BPC:
9952 pipe_config->pipe_bpp = 30;
9953 break;
9954 case PIPECONF_12BPC:
9955 pipe_config->pipe_bpp = 36;
9956 break;
9957 default:
9958 break;
9959 }
9960
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009961 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9962 pipe_config->limited_color_range = true;
9963
Daniel Vetterab9412b2013-05-03 11:49:46 +02009964 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009965 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009966 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009967
Daniel Vetter88adfff2013-03-28 10:42:01 +01009968 pipe_config->has_pch_encoder = true;
9969
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009970 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9971 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9972 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009973
9974 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009975
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009976 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009977 /*
9978 * The pipe->pch transcoder and pch transcoder->pll
9979 * mapping is fixed.
9980 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009981 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009982 } else {
9983 tmp = I915_READ(PCH_DPLL_SEL);
9984 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009985 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009986 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009987 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009988 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009989
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009990 pipe_config->shared_dpll =
9991 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9992 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009993
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009994 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9995 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009996
9997 tmp = pipe_config->dpll_hw_state.dpll;
9998 pipe_config->pixel_multiplier =
9999 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10000 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010001
10002 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010003 } else {
10004 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010005 }
10006
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010007 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010008 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010009
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010010 ironlake_get_pfit_config(crtc, pipe_config);
10011
Imre Deak17290502016-02-12 18:55:11 +020010012 ret = true;
10013
10014out:
10015 intel_display_power_put(dev_priv, power_domain);
10016
10017 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010018}
10019
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010020static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10021{
Chris Wilson91c8a322016-07-05 10:40:23 +010010022 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010023 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010024
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010025 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010026 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010027 pipe_name(crtc->pipe));
10028
Rob Clarke2c719b2014-12-15 13:56:32 -050010029 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10030 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010031 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10032 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010033 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010034 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010035 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010036 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010037 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010038 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010039 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010040 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010041 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010042 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010043 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010044
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010045 /*
10046 * In theory we can still leave IRQs enabled, as long as only the HPD
10047 * interrupts remain enabled. We used to check for that, but since it's
10048 * gen-specific and since we only disable LCPLL after we fully disable
10049 * the interrupts, the check below should be enough.
10050 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010051 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010052}
10053
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010054static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10055{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010056 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010057 return I915_READ(D_COMP_HSW);
10058 else
10059 return I915_READ(D_COMP_BDW);
10060}
10061
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010062static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10063{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010064 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010065 mutex_lock(&dev_priv->rps.hw_lock);
10066 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10067 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010068 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010069 mutex_unlock(&dev_priv->rps.hw_lock);
10070 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010071 I915_WRITE(D_COMP_BDW, val);
10072 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010073 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010074}
10075
10076/*
10077 * This function implements pieces of two sequences from BSpec:
10078 * - Sequence for display software to disable LCPLL
10079 * - Sequence for display software to allow package C8+
10080 * The steps implemented here are just the steps that actually touch the LCPLL
10081 * register. Callers should take care of disabling all the display engine
10082 * functions, doing the mode unset, fixing interrupts, etc.
10083 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010084static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10085 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010086{
10087 uint32_t val;
10088
10089 assert_can_disable_lcpll(dev_priv);
10090
10091 val = I915_READ(LCPLL_CTL);
10092
10093 if (switch_to_fclk) {
10094 val |= LCPLL_CD_SOURCE_FCLK;
10095 I915_WRITE(LCPLL_CTL, val);
10096
Imre Deakf53dd632016-06-28 13:37:32 +030010097 if (wait_for_us(I915_READ(LCPLL_CTL) &
10098 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010099 DRM_ERROR("Switching to FCLK failed\n");
10100
10101 val = I915_READ(LCPLL_CTL);
10102 }
10103
10104 val |= LCPLL_PLL_DISABLE;
10105 I915_WRITE(LCPLL_CTL, val);
10106 POSTING_READ(LCPLL_CTL);
10107
Chris Wilson24d84412016-06-30 15:33:07 +010010108 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010109 DRM_ERROR("LCPLL still locked\n");
10110
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010111 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010112 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010113 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010114 ndelay(100);
10115
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010116 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10117 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010118 DRM_ERROR("D_COMP RCOMP still in progress\n");
10119
10120 if (allow_power_down) {
10121 val = I915_READ(LCPLL_CTL);
10122 val |= LCPLL_POWER_DOWN_ALLOW;
10123 I915_WRITE(LCPLL_CTL, val);
10124 POSTING_READ(LCPLL_CTL);
10125 }
10126}
10127
10128/*
10129 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10130 * source.
10131 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010132static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010133{
10134 uint32_t val;
10135
10136 val = I915_READ(LCPLL_CTL);
10137
10138 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10139 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10140 return;
10141
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010142 /*
10143 * Make sure we're not on PC8 state before disabling PC8, otherwise
10144 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010145 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010146 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010147
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010148 if (val & LCPLL_POWER_DOWN_ALLOW) {
10149 val &= ~LCPLL_POWER_DOWN_ALLOW;
10150 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010151 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010152 }
10153
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010154 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010155 val |= D_COMP_COMP_FORCE;
10156 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010157 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010158
10159 val = I915_READ(LCPLL_CTL);
10160 val &= ~LCPLL_PLL_DISABLE;
10161 I915_WRITE(LCPLL_CTL, val);
10162
Chris Wilson93220c02016-06-30 15:33:08 +010010163 if (intel_wait_for_register(dev_priv,
10164 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10165 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010166 DRM_ERROR("LCPLL not locked yet\n");
10167
10168 if (val & LCPLL_CD_SOURCE_FCLK) {
10169 val = I915_READ(LCPLL_CTL);
10170 val &= ~LCPLL_CD_SOURCE_FCLK;
10171 I915_WRITE(LCPLL_CTL, val);
10172
Imre Deakf53dd632016-06-28 13:37:32 +030010173 if (wait_for_us((I915_READ(LCPLL_CTL) &
10174 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010175 DRM_ERROR("Switching back to LCPLL failed\n");
10176 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010177
Mika Kuoppala59bad942015-01-16 11:34:40 +020010178 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson91c8a322016-07-05 10:40:23 +010010179 intel_update_cdclk(&dev_priv->drm);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010180}
10181
Paulo Zanoni765dab672014-03-07 20:08:18 -030010182/*
10183 * Package states C8 and deeper are really deep PC states that can only be
10184 * reached when all the devices on the system allow it, so even if the graphics
10185 * device allows PC8+, it doesn't mean the system will actually get to these
10186 * states. Our driver only allows PC8+ when going into runtime PM.
10187 *
10188 * The requirements for PC8+ are that all the outputs are disabled, the power
10189 * well is disabled and most interrupts are disabled, and these are also
10190 * requirements for runtime PM. When these conditions are met, we manually do
10191 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10192 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10193 * hang the machine.
10194 *
10195 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10196 * the state of some registers, so when we come back from PC8+ we need to
10197 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10198 * need to take care of the registers kept by RC6. Notice that this happens even
10199 * if we don't put the device in PCI D3 state (which is what currently happens
10200 * because of the runtime PM support).
10201 *
10202 * For more, read "Display Sequences for Package C8" on the hardware
10203 * documentation.
10204 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010205void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010206{
Chris Wilson91c8a322016-07-05 10:40:23 +010010207 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010208 uint32_t val;
10209
Paulo Zanonic67a4702013-08-19 13:18:09 -030010210 DRM_DEBUG_KMS("Enabling package C8+\n");
10211
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010212 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010213 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10214 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10215 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10216 }
10217
10218 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010219 hsw_disable_lcpll(dev_priv, true, true);
10220}
10221
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010222void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010223{
Chris Wilson91c8a322016-07-05 10:40:23 +010010224 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010225 uint32_t val;
10226
Paulo Zanonic67a4702013-08-19 13:18:09 -030010227 DRM_DEBUG_KMS("Disabling package C8+\n");
10228
10229 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010230 lpt_init_pch_refclk(dev);
10231
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010232 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010233 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10234 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10235 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10236 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010237}
10238
Imre Deak324513c2016-06-13 16:44:36 +030010239static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010240{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010241 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010242 struct intel_atomic_state *old_intel_state =
10243 to_intel_atomic_state(old_state);
10244 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010245
Imre Deak324513c2016-06-13 16:44:36 +030010246 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010247}
10248
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010249/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010250static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010251{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010252 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010253 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010254 struct drm_crtc *crtc;
10255 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010256 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010257 unsigned max_pixel_rate = 0, i;
10258 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010259
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010260 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10261 sizeof(intel_state->min_pixclk));
10262
10263 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010264 int pixel_rate;
10265
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010266 crtc_state = to_intel_crtc_state(cstate);
10267 if (!crtc_state->base.enable) {
10268 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010269 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010270 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010271
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010272 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010273
10274 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010275 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010276 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10277
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010278 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010279 }
10280
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010281 for_each_pipe(dev_priv, pipe)
10282 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10283
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010284 return max_pixel_rate;
10285}
10286
10287static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10288{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010289 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010290 uint32_t val, data;
10291 int ret;
10292
10293 if (WARN((I915_READ(LCPLL_CTL) &
10294 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10295 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10296 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10297 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10298 "trying to change cdclk frequency with cdclk not enabled\n"))
10299 return;
10300
10301 mutex_lock(&dev_priv->rps.hw_lock);
10302 ret = sandybridge_pcode_write(dev_priv,
10303 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10304 mutex_unlock(&dev_priv->rps.hw_lock);
10305 if (ret) {
10306 DRM_ERROR("failed to inform pcode about cdclk change\n");
10307 return;
10308 }
10309
10310 val = I915_READ(LCPLL_CTL);
10311 val |= LCPLL_CD_SOURCE_FCLK;
10312 I915_WRITE(LCPLL_CTL, val);
10313
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010314 if (wait_for_us(I915_READ(LCPLL_CTL) &
10315 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010316 DRM_ERROR("Switching to FCLK failed\n");
10317
10318 val = I915_READ(LCPLL_CTL);
10319 val &= ~LCPLL_CLK_FREQ_MASK;
10320
10321 switch (cdclk) {
10322 case 450000:
10323 val |= LCPLL_CLK_FREQ_450;
10324 data = 0;
10325 break;
10326 case 540000:
10327 val |= LCPLL_CLK_FREQ_54O_BDW;
10328 data = 1;
10329 break;
10330 case 337500:
10331 val |= LCPLL_CLK_FREQ_337_5_BDW;
10332 data = 2;
10333 break;
10334 case 675000:
10335 val |= LCPLL_CLK_FREQ_675_BDW;
10336 data = 3;
10337 break;
10338 default:
10339 WARN(1, "invalid cdclk frequency\n");
10340 return;
10341 }
10342
10343 I915_WRITE(LCPLL_CTL, val);
10344
10345 val = I915_READ(LCPLL_CTL);
10346 val &= ~LCPLL_CD_SOURCE_FCLK;
10347 I915_WRITE(LCPLL_CTL, val);
10348
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010349 if (wait_for_us((I915_READ(LCPLL_CTL) &
10350 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010351 DRM_ERROR("Switching back to LCPLL failed\n");
10352
10353 mutex_lock(&dev_priv->rps.hw_lock);
10354 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10355 mutex_unlock(&dev_priv->rps.hw_lock);
10356
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010357 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10358
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010359 intel_update_cdclk(dev);
10360
10361 WARN(cdclk != dev_priv->cdclk_freq,
10362 "cdclk requested %d kHz but got %d kHz\n",
10363 cdclk, dev_priv->cdclk_freq);
10364}
10365
Ville Syrjälä587c7912016-05-11 22:44:41 +030010366static int broadwell_calc_cdclk(int max_pixclk)
10367{
10368 if (max_pixclk > 540000)
10369 return 675000;
10370 else if (max_pixclk > 450000)
10371 return 540000;
10372 else if (max_pixclk > 337500)
10373 return 450000;
10374 else
10375 return 337500;
10376}
10377
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010378static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010379{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010380 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010381 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010382 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010383 int cdclk;
10384
10385 /*
10386 * FIXME should also account for plane ratio
10387 * once 64bpp pixel formats are supported.
10388 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010389 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010390
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010391 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010392 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10393 cdclk, dev_priv->max_cdclk_freq);
10394 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010395 }
10396
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010397 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10398 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010399 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010400
10401 return 0;
10402}
10403
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010404static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010405{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010406 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010407 struct intel_atomic_state *old_intel_state =
10408 to_intel_atomic_state(old_state);
10409 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010410
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010411 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010412}
10413
Clint Taylorc89e39f2016-05-13 23:41:21 +030010414static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10415{
10416 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10417 struct drm_i915_private *dev_priv = to_i915(state->dev);
10418 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010419 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010420 int cdclk;
10421
10422 /*
10423 * FIXME should also account for plane ratio
10424 * once 64bpp pixel formats are supported.
10425 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010426 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010427
10428 /*
10429 * FIXME move the cdclk caclulation to
10430 * compute_config() so we can fail gracegully.
10431 */
10432 if (cdclk > dev_priv->max_cdclk_freq) {
10433 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10434 cdclk, dev_priv->max_cdclk_freq);
10435 cdclk = dev_priv->max_cdclk_freq;
10436 }
10437
10438 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10439 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010440 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010441
10442 return 0;
10443}
10444
10445static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10446{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010447 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10448 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10449 unsigned int req_cdclk = intel_state->dev_cdclk;
10450 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010451
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010452 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010453}
10454
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010455static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10456 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010457{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010458 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010459 if (!intel_ddi_pll_select(crtc, crtc_state))
10460 return -EINVAL;
10461 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010462
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010463 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010464
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010465 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010466}
10467
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010468static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10469 enum port port,
10470 struct intel_crtc_state *pipe_config)
10471{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010472 enum intel_dpll_id id;
10473
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010474 switch (port) {
10475 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010476 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010477 break;
10478 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010479 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010480 break;
10481 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010482 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010483 break;
10484 default:
10485 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010486 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010487 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010488
10489 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010490}
10491
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010492static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10493 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010494 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010495{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010496 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010497 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010498
10499 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010500 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010501
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010502 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010503 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010504
10505 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010506}
10507
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010508static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10509 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010510 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010511{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010512 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010513 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010514
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010515 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010516 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010517 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010518 break;
10519 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010520 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010521 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010522 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010523 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010524 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010525 case PORT_CLK_SEL_LCPLL_810:
10526 id = DPLL_ID_LCPLL_810;
10527 break;
10528 case PORT_CLK_SEL_LCPLL_1350:
10529 id = DPLL_ID_LCPLL_1350;
10530 break;
10531 case PORT_CLK_SEL_LCPLL_2700:
10532 id = DPLL_ID_LCPLL_2700;
10533 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010534 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010535 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010536 /* fall through */
10537 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010538 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010539 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010540
10541 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010542}
10543
Jani Nikulacf304292016-03-18 17:05:41 +020010544static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10545 struct intel_crtc_state *pipe_config,
10546 unsigned long *power_domain_mask)
10547{
10548 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010549 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010550 enum intel_display_power_domain power_domain;
10551 u32 tmp;
10552
Imre Deakd9a7bc62016-05-12 16:18:50 +030010553 /*
10554 * The pipe->transcoder mapping is fixed with the exception of the eDP
10555 * transcoder handled below.
10556 */
Jani Nikulacf304292016-03-18 17:05:41 +020010557 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10558
10559 /*
10560 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10561 * consistency and less surprising code; it's in always on power).
10562 */
10563 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10564 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10565 enum pipe trans_edp_pipe;
10566 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10567 default:
10568 WARN(1, "unknown pipe linked to edp transcoder\n");
10569 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10570 case TRANS_DDI_EDP_INPUT_A_ON:
10571 trans_edp_pipe = PIPE_A;
10572 break;
10573 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10574 trans_edp_pipe = PIPE_B;
10575 break;
10576 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10577 trans_edp_pipe = PIPE_C;
10578 break;
10579 }
10580
10581 if (trans_edp_pipe == crtc->pipe)
10582 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10583 }
10584
10585 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10586 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10587 return false;
10588 *power_domain_mask |= BIT(power_domain);
10589
10590 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10591
10592 return tmp & PIPECONF_ENABLE;
10593}
10594
Jani Nikula4d1de972016-03-18 17:05:42 +020010595static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10596 struct intel_crtc_state *pipe_config,
10597 unsigned long *power_domain_mask)
10598{
10599 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010600 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010601 enum intel_display_power_domain power_domain;
10602 enum port port;
10603 enum transcoder cpu_transcoder;
10604 u32 tmp;
10605
Jani Nikula4d1de972016-03-18 17:05:42 +020010606 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10607 if (port == PORT_A)
10608 cpu_transcoder = TRANSCODER_DSI_A;
10609 else
10610 cpu_transcoder = TRANSCODER_DSI_C;
10611
10612 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10613 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10614 continue;
10615 *power_domain_mask |= BIT(power_domain);
10616
Imre Deakdb18b6a2016-03-24 12:41:40 +020010617 /*
10618 * The PLL needs to be enabled with a valid divider
10619 * configuration, otherwise accessing DSI registers will hang
10620 * the machine. See BSpec North Display Engine
10621 * registers/MIPI[BXT]. We can break out here early, since we
10622 * need the same DSI PLL to be enabled for both DSI ports.
10623 */
10624 if (!intel_dsi_pll_is_enabled(dev_priv))
10625 break;
10626
Jani Nikula4d1de972016-03-18 17:05:42 +020010627 /* XXX: this works for video mode only */
10628 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10629 if (!(tmp & DPI_ENABLE))
10630 continue;
10631
10632 tmp = I915_READ(MIPI_CTRL(port));
10633 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10634 continue;
10635
10636 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010637 break;
10638 }
10639
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010640 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010641}
10642
Daniel Vetter26804af2014-06-25 22:01:55 +030010643static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010644 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010645{
10646 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010647 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010648 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010649 enum port port;
10650 uint32_t tmp;
10651
10652 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10653
10654 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10655
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010656 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010657 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010010658 else if (IS_BROXTON(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010659 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010660 else
10661 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010662
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010663 pll = pipe_config->shared_dpll;
10664 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010665 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10666 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010667 }
10668
Daniel Vetter26804af2014-06-25 22:01:55 +030010669 /*
10670 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10671 * DDI E. So just check whether this pipe is wired to DDI E and whether
10672 * the PCH transcoder is on.
10673 */
Damien Lespiauca370452013-12-03 13:56:24 +000010674 if (INTEL_INFO(dev)->gen < 9 &&
10675 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010676 pipe_config->has_pch_encoder = true;
10677
10678 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10679 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10680 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10681
10682 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10683 }
10684}
10685
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010686static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010687 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010688{
10689 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010690 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +020010691 enum intel_display_power_domain power_domain;
10692 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010693 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010694
Imre Deak17290502016-02-12 18:55:11 +020010695 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10696 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010697 return false;
Imre Deak17290502016-02-12 18:55:11 +020010698 power_domain_mask = BIT(power_domain);
10699
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010700 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010701
Jani Nikulacf304292016-03-18 17:05:41 +020010702 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010703
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010704 if (IS_BROXTON(dev_priv) &&
10705 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10706 WARN_ON(active);
10707 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010708 }
10709
Jani Nikulacf304292016-03-18 17:05:41 +020010710 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010711 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010712
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010713 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010714 haswell_get_ddi_port_state(crtc, pipe_config);
10715 intel_get_pipe_timings(crtc, pipe_config);
10716 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010717
Jani Nikulabc58be62016-03-18 17:05:39 +020010718 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010719
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010720 pipe_config->gamma_mode =
10721 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10722
Chandra Kondurua1b22782015-04-07 15:28:45 -070010723 if (INTEL_INFO(dev)->gen >= 9) {
10724 skl_init_scalers(dev, crtc, pipe_config);
10725 }
10726
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010727 if (INTEL_INFO(dev)->gen >= 9) {
10728 pipe_config->scaler_state.scaler_id = -1;
10729 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10730 }
10731
Imre Deak17290502016-02-12 18:55:11 +020010732 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10733 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10734 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010735 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010736 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010737 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010738 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010739 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010740
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010741 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010742 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10743 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010744
Jani Nikula4d1de972016-03-18 17:05:42 +020010745 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10746 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010747 pipe_config->pixel_multiplier =
10748 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10749 } else {
10750 pipe_config->pixel_multiplier = 1;
10751 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010752
Imre Deak17290502016-02-12 18:55:11 +020010753out:
10754 for_each_power_domain(power_domain, power_domain_mask)
10755 intel_display_power_put(dev_priv, power_domain);
10756
Jani Nikulacf304292016-03-18 17:05:41 +020010757 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010758}
10759
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010760static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10761 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010762{
10763 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010764 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010766 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010767
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010768 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010769 unsigned int width = plane_state->base.crtc_w;
10770 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010771 unsigned int stride = roundup_pow_of_two(width) * 4;
10772
10773 switch (stride) {
10774 default:
10775 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10776 width, stride);
10777 stride = 256;
10778 /* fallthrough */
10779 case 256:
10780 case 512:
10781 case 1024:
10782 case 2048:
10783 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010784 }
10785
Ville Syrjälädc41c152014-08-13 11:57:05 +030010786 cntl |= CURSOR_ENABLE |
10787 CURSOR_GAMMA_ENABLE |
10788 CURSOR_FORMAT_ARGB |
10789 CURSOR_STRIDE(stride);
10790
10791 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010792 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010793
Ville Syrjälädc41c152014-08-13 11:57:05 +030010794 if (intel_crtc->cursor_cntl != 0 &&
10795 (intel_crtc->cursor_base != base ||
10796 intel_crtc->cursor_size != size ||
10797 intel_crtc->cursor_cntl != cntl)) {
10798 /* On these chipsets we can only modify the base/size/stride
10799 * whilst the cursor is disabled.
10800 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010801 I915_WRITE(CURCNTR(PIPE_A), 0);
10802 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010803 intel_crtc->cursor_cntl = 0;
10804 }
10805
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010806 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010807 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010808 intel_crtc->cursor_base = base;
10809 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010810
10811 if (intel_crtc->cursor_size != size) {
10812 I915_WRITE(CURSIZE, size);
10813 intel_crtc->cursor_size = size;
10814 }
10815
Chris Wilson4b0e3332014-05-30 16:35:26 +030010816 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010817 I915_WRITE(CURCNTR(PIPE_A), cntl);
10818 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010819 intel_crtc->cursor_cntl = cntl;
10820 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010821}
10822
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010823static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10824 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010825{
10826 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010827 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyude62e0fb82016-08-22 12:50:08 -040010829 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
Chris Wilson560b85b2010-08-07 11:01:38 +010010830 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010831 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010832
Lyude62e0fb82016-08-22 12:50:08 -040010833 if (INTEL_GEN(dev_priv) >= 9 && wm->dirty_pipes & drm_crtc_mask(crtc))
10834 skl_write_cursor_wm(intel_crtc, wm);
10835
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010836 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010837 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010838 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010839 case 64:
10840 cntl |= CURSOR_MODE_64_ARGB_AX;
10841 break;
10842 case 128:
10843 cntl |= CURSOR_MODE_128_ARGB_AX;
10844 break;
10845 case 256:
10846 cntl |= CURSOR_MODE_256_ARGB_AX;
10847 break;
10848 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010849 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010850 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010851 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010852 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010853
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010854 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010855 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010856
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010857 if (plane_state->base.rotation == DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010858 cntl |= CURSOR_ROTATE_180;
10859 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010860
Chris Wilson4b0e3332014-05-30 16:35:26 +030010861 if (intel_crtc->cursor_cntl != cntl) {
10862 I915_WRITE(CURCNTR(pipe), cntl);
10863 POSTING_READ(CURCNTR(pipe));
10864 intel_crtc->cursor_cntl = cntl;
10865 }
10866
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010867 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010868 I915_WRITE(CURBASE(pipe), base);
10869 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010870
10871 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010872}
10873
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010874/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010875static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010876 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010877{
10878 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010879 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10881 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010882 u32 base = intel_crtc->cursor_addr;
10883 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010884
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010885 if (plane_state) {
10886 int x = plane_state->base.crtc_x;
10887 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010888
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010889 if (x < 0) {
10890 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10891 x = -x;
10892 }
10893 pos |= x << CURSOR_X_SHIFT;
10894
10895 if (y < 0) {
10896 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10897 y = -y;
10898 }
10899 pos |= y << CURSOR_Y_SHIFT;
10900
10901 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010902 if (HAS_GMCH_DISPLAY(dev_priv) &&
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010903 plane_state->base.rotation == DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010904 base += (plane_state->base.crtc_h *
10905 plane_state->base.crtc_w - 1) * 4;
10906 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010907 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010908
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010909 I915_WRITE(CURPOS(pipe), pos);
10910
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010911 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010912 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010913 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010914 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010915}
10916
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010917static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010918 uint32_t width, uint32_t height)
10919{
10920 if (width == 0 || height == 0)
10921 return false;
10922
10923 /*
10924 * 845g/865g are special in that they are only limited by
10925 * the width of their cursors, the height is arbitrary up to
10926 * the precision of the register. Everything else requires
10927 * square cursors, limited to a few power-of-two sizes.
10928 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010929 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010930 if ((width & 63) != 0)
10931 return false;
10932
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010933 if (width > (IS_845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010934 return false;
10935
10936 if (height > 1023)
10937 return false;
10938 } else {
10939 switch (width | height) {
10940 case 256:
10941 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010942 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010943 return false;
10944 case 64:
10945 break;
10946 default:
10947 return false;
10948 }
10949 }
10950
10951 return true;
10952}
10953
Jesse Barnes79e53942008-11-07 14:24:08 -080010954/* VESA 640x480x72Hz mode to set on the pipe */
10955static struct drm_display_mode load_detect_mode = {
10956 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10957 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10958};
10959
Daniel Vettera8bb6812014-02-10 18:00:39 +010010960struct drm_framebuffer *
10961__intel_framebuffer_create(struct drm_device *dev,
10962 struct drm_mode_fb_cmd2 *mode_cmd,
10963 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010964{
10965 struct intel_framebuffer *intel_fb;
10966 int ret;
10967
10968 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010969 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010970 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010971
10972 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010973 if (ret)
10974 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010975
10976 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010977
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010978err:
10979 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010980 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010981}
10982
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010983static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010984intel_framebuffer_create(struct drm_device *dev,
10985 struct drm_mode_fb_cmd2 *mode_cmd,
10986 struct drm_i915_gem_object *obj)
10987{
10988 struct drm_framebuffer *fb;
10989 int ret;
10990
10991 ret = i915_mutex_lock_interruptible(dev);
10992 if (ret)
10993 return ERR_PTR(ret);
10994 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10995 mutex_unlock(&dev->struct_mutex);
10996
10997 return fb;
10998}
10999
Chris Wilsond2dff872011-04-19 08:36:26 +010011000static u32
11001intel_framebuffer_pitch_for_width(int width, int bpp)
11002{
11003 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11004 return ALIGN(pitch, 64);
11005}
11006
11007static u32
11008intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11009{
11010 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011011 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011012}
11013
11014static struct drm_framebuffer *
11015intel_framebuffer_create_for_mode(struct drm_device *dev,
11016 struct drm_display_mode *mode,
11017 int depth, int bpp)
11018{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011019 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011020 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011021 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011022
Dave Gordond37cd8a2016-04-22 19:14:32 +010011023 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010011024 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011025 if (IS_ERR(obj))
11026 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011027
11028 mode_cmd.width = mode->hdisplay;
11029 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011030 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11031 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011032 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011033
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011034 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11035 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010011036 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011037
11038 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011039}
11040
11041static struct drm_framebuffer *
11042mode_fits_in_fbdev(struct drm_device *dev,
11043 struct drm_display_mode *mode)
11044{
Daniel Vetter06957262015-08-10 13:34:08 +020011045#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011046 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011047 struct drm_i915_gem_object *obj;
11048 struct drm_framebuffer *fb;
11049
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011050 if (!dev_priv->fbdev)
11051 return NULL;
11052
11053 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011054 return NULL;
11055
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011056 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011057 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011058
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011059 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011060 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11061 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011062 return NULL;
11063
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011064 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011065 return NULL;
11066
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011067 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011068 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011069#else
11070 return NULL;
11071#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011072}
11073
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011074static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11075 struct drm_crtc *crtc,
11076 struct drm_display_mode *mode,
11077 struct drm_framebuffer *fb,
11078 int x, int y)
11079{
11080 struct drm_plane_state *plane_state;
11081 int hdisplay, vdisplay;
11082 int ret;
11083
11084 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11085 if (IS_ERR(plane_state))
11086 return PTR_ERR(plane_state);
11087
11088 if (mode)
11089 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11090 else
11091 hdisplay = vdisplay = 0;
11092
11093 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11094 if (ret)
11095 return ret;
11096 drm_atomic_set_fb_for_plane(plane_state, fb);
11097 plane_state->crtc_x = 0;
11098 plane_state->crtc_y = 0;
11099 plane_state->crtc_w = hdisplay;
11100 plane_state->crtc_h = vdisplay;
11101 plane_state->src_x = x << 16;
11102 plane_state->src_y = y << 16;
11103 plane_state->src_w = hdisplay << 16;
11104 plane_state->src_h = vdisplay << 16;
11105
11106 return 0;
11107}
11108
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011109bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011110 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011111 struct intel_load_detect_pipe *old,
11112 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011113{
11114 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011115 struct intel_encoder *intel_encoder =
11116 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011117 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011118 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011119 struct drm_crtc *crtc = NULL;
11120 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020011121 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011122 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011123 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011124 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011125 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011126 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011127
Chris Wilsond2dff872011-04-19 08:36:26 +010011128 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011129 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011130 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011131
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011132 old->restore_state = NULL;
11133
Rob Clark51fd3712013-11-19 12:10:12 -050011134retry:
11135 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11136 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011137 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011138
Jesse Barnes79e53942008-11-07 14:24:08 -080011139 /*
11140 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011141 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011142 * - if the connector already has an assigned crtc, use it (but make
11143 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011144 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011145 * - try to find the first unused crtc that can drive this connector,
11146 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011147 */
11148
11149 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011150 if (connector->state->crtc) {
11151 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011152
Rob Clark51fd3712013-11-19 12:10:12 -050011153 ret = drm_modeset_lock(&crtc->mutex, ctx);
11154 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011155 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011156
11157 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011158 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011159 }
11160
11161 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011162 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011163 i++;
11164 if (!(encoder->possible_crtcs & (1 << i)))
11165 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011166
11167 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11168 if (ret)
11169 goto fail;
11170
11171 if (possible_crtc->state->enable) {
11172 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011173 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011174 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011175
11176 crtc = possible_crtc;
11177 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011178 }
11179
11180 /*
11181 * If we didn't find an unused CRTC, don't use any.
11182 */
11183 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011184 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011185 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011186 }
11187
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011188found:
11189 intel_crtc = to_intel_crtc(crtc);
11190
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011191 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11192 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011193 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011194
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011195 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011196 restore_state = drm_atomic_state_alloc(dev);
11197 if (!state || !restore_state) {
11198 ret = -ENOMEM;
11199 goto fail;
11200 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011201
11202 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011203 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011204
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011205 connector_state = drm_atomic_get_connector_state(state, connector);
11206 if (IS_ERR(connector_state)) {
11207 ret = PTR_ERR(connector_state);
11208 goto fail;
11209 }
11210
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011211 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11212 if (ret)
11213 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011214
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011215 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11216 if (IS_ERR(crtc_state)) {
11217 ret = PTR_ERR(crtc_state);
11218 goto fail;
11219 }
11220
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011221 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011222
Chris Wilson64927112011-04-20 07:25:26 +010011223 if (!mode)
11224 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011225
Chris Wilsond2dff872011-04-19 08:36:26 +010011226 /* We need a framebuffer large enough to accommodate all accesses
11227 * that the plane may generate whilst we perform load detection.
11228 * We can not rely on the fbcon either being present (we get called
11229 * during its initialisation to detect all boot displays, or it may
11230 * not even exist) or that it is large enough to satisfy the
11231 * requested mode.
11232 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011233 fb = mode_fits_in_fbdev(dev, mode);
11234 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011235 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011236 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011237 } else
11238 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011239 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011240 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011241 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011242 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011243
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011244 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11245 if (ret)
11246 goto fail;
11247
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011248 drm_framebuffer_unreference(fb);
11249
11250 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11251 if (ret)
11252 goto fail;
11253
11254 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11255 if (!ret)
11256 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11257 if (!ret)
11258 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11259 if (ret) {
11260 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11261 goto fail;
11262 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011263
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011264 ret = drm_atomic_commit(state);
11265 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011266 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011267 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011268 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011269
11270 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011271
Jesse Barnes79e53942008-11-07 14:24:08 -080011272 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070011273 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011274 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011275
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011276fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030011277 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011278 drm_atomic_state_free(restore_state);
11279 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011280
Rob Clark51fd3712013-11-19 12:10:12 -050011281 if (ret == -EDEADLK) {
11282 drm_modeset_backoff(ctx);
11283 goto retry;
11284 }
11285
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011286 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011287}
11288
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011289void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011290 struct intel_load_detect_pipe *old,
11291 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011292{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011293 struct intel_encoder *intel_encoder =
11294 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011295 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011296 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011297 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011298
Chris Wilsond2dff872011-04-19 08:36:26 +010011299 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011300 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011301 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011302
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011303 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011304 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011305
11306 ret = drm_atomic_commit(state);
11307 if (ret) {
11308 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
11309 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011310 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011311}
11312
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011313static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011314 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011315{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011316 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011317 u32 dpll = pipe_config->dpll_hw_state.dpll;
11318
11319 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011320 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011321 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011322 return 120000;
11323 else if (!IS_GEN2(dev))
11324 return 96000;
11325 else
11326 return 48000;
11327}
11328
Jesse Barnes79e53942008-11-07 14:24:08 -080011329/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011330static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011331 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011332{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011333 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011334 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011335 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011336 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011337 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011338 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011339 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011340 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011341
11342 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011343 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011344 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011345 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011346
11347 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011348 if (IS_PINEVIEW(dev)) {
11349 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11350 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011351 } else {
11352 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11353 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11354 }
11355
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011356 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011357 if (IS_PINEVIEW(dev))
11358 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11359 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011360 else
11361 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011362 DPLL_FPA01_P1_POST_DIV_SHIFT);
11363
11364 switch (dpll & DPLL_MODE_MASK) {
11365 case DPLLB_MODE_DAC_SERIAL:
11366 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11367 5 : 10;
11368 break;
11369 case DPLLB_MODE_LVDS:
11370 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11371 7 : 14;
11372 break;
11373 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011374 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011375 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011376 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011377 }
11378
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011379 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030011380 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011381 else
Imre Deakdccbea32015-06-22 23:35:51 +030011382 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011383 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011384 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011385 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011386
11387 if (is_lvds) {
11388 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11389 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011390
11391 if (lvds & LVDS_CLKB_POWER_UP)
11392 clock.p2 = 7;
11393 else
11394 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011395 } else {
11396 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11397 clock.p1 = 2;
11398 else {
11399 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11400 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11401 }
11402 if (dpll & PLL_P2_DIVIDE_BY_4)
11403 clock.p2 = 4;
11404 else
11405 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011406 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011407
Imre Deakdccbea32015-06-22 23:35:51 +030011408 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011409 }
11410
Ville Syrjälä18442d02013-09-13 16:00:08 +030011411 /*
11412 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011413 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011414 * encoder's get_config() function.
11415 */
Imre Deakdccbea32015-06-22 23:35:51 +030011416 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011417}
11418
Ville Syrjälä6878da02013-09-13 15:59:11 +030011419int intel_dotclock_calculate(int link_freq,
11420 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011421{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011422 /*
11423 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011424 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011425 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011426 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011427 *
11428 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011429 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011430 */
11431
Ville Syrjälä6878da02013-09-13 15:59:11 +030011432 if (!m_n->link_n)
11433 return 0;
11434
11435 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11436}
11437
Ville Syrjälä18442d02013-09-13 16:00:08 +030011438static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011439 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011440{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011441 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011442
11443 /* read out port_clock from the DPLL */
11444 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011445
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011446 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011447 * In case there is an active pipe without active ports,
11448 * we may need some idea for the dotclock anyway.
11449 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011450 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011451 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011452 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011453 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011454}
11455
11456/** Returns the currently programmed mode of the given pipe. */
11457struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11458 struct drm_crtc *crtc)
11459{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011460 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011462 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011463 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011464 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011465 int htot = I915_READ(HTOTAL(cpu_transcoder));
11466 int hsync = I915_READ(HSYNC(cpu_transcoder));
11467 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11468 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011469 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011470
11471 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11472 if (!mode)
11473 return NULL;
11474
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011475 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11476 if (!pipe_config) {
11477 kfree(mode);
11478 return NULL;
11479 }
11480
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011481 /*
11482 * Construct a pipe_config sufficient for getting the clock info
11483 * back out of crtc_clock_get.
11484 *
11485 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11486 * to use a real value here instead.
11487 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011488 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11489 pipe_config->pixel_multiplier = 1;
11490 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11491 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11492 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11493 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011494
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011495 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011496 mode->hdisplay = (htot & 0xffff) + 1;
11497 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11498 mode->hsync_start = (hsync & 0xffff) + 1;
11499 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11500 mode->vdisplay = (vtot & 0xffff) + 1;
11501 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11502 mode->vsync_start = (vsync & 0xffff) + 1;
11503 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11504
11505 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011506
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011507 kfree(pipe_config);
11508
Jesse Barnes79e53942008-11-07 14:24:08 -080011509 return mode;
11510}
11511
11512static void intel_crtc_destroy(struct drm_crtc *crtc)
11513{
11514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011515 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011516 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011517
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011518 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011519 work = intel_crtc->flip_work;
11520 intel_crtc->flip_work = NULL;
11521 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011522
Daniel Vetter5a21b662016-05-24 17:13:53 +020011523 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011524 cancel_work_sync(&work->mmio_work);
11525 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011526 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011527 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011528
11529 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011530
Jesse Barnes79e53942008-11-07 14:24:08 -080011531 kfree(intel_crtc);
11532}
11533
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011534static void intel_unpin_work_fn(struct work_struct *__work)
11535{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011536 struct intel_flip_work *work =
11537 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011538 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11539 struct drm_device *dev = crtc->base.dev;
11540 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011541
Daniel Vetter5a21b662016-05-24 17:13:53 +020011542 if (is_mmio_work(work))
11543 flush_work(&work->mmio_work);
11544
11545 mutex_lock(&dev->struct_mutex);
11546 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011547 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011548 mutex_unlock(&dev->struct_mutex);
11549
Chris Wilsone8a261e2016-07-20 13:31:49 +010011550 i915_gem_request_put(work->flip_queued_req);
11551
Chris Wilson5748b6a2016-08-04 16:32:38 +010011552 intel_frontbuffer_flip_complete(to_i915(dev),
11553 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011554 intel_fbc_post_update(crtc);
11555 drm_framebuffer_unreference(work->old_fb);
11556
11557 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11558 atomic_dec(&crtc->unpin_work_count);
11559
11560 kfree(work);
11561}
11562
11563/* Is 'a' after or equal to 'b'? */
11564static bool g4x_flip_count_after_eq(u32 a, u32 b)
11565{
11566 return !((a - b) & 0x80000000);
11567}
11568
11569static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11570 struct intel_flip_work *work)
11571{
11572 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011573 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011574
Chris Wilson8af29b02016-09-09 14:11:47 +010011575 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011576 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011577
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011578 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011579 * The relevant registers doen't exist on pre-ctg.
11580 * As the flip done interrupt doesn't trigger for mmio
11581 * flips on gmch platforms, a flip count check isn't
11582 * really needed there. But since ctg has the registers,
11583 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011584 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011585 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011586 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011587
Daniel Vetter5a21b662016-05-24 17:13:53 +020011588 /*
11589 * BDW signals flip done immediately if the plane
11590 * is disabled, even if the plane enable is already
11591 * armed to occur at the next vblank :(
11592 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011593
Daniel Vetter5a21b662016-05-24 17:13:53 +020011594 /*
11595 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11596 * used the same base address. In that case the mmio flip might
11597 * have completed, but the CS hasn't even executed the flip yet.
11598 *
11599 * A flip count check isn't enough as the CS might have updated
11600 * the base address just after start of vblank, but before we
11601 * managed to process the interrupt. This means we'd complete the
11602 * CS flip too soon.
11603 *
11604 * Combining both checks should get us a good enough result. It may
11605 * still happen that the CS flip has been executed, but has not
11606 * yet actually completed. But in case the base address is the same
11607 * anyway, we don't really care.
11608 */
11609 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11610 crtc->flip_work->gtt_offset &&
11611 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11612 crtc->flip_work->flip_count);
11613}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011614
Daniel Vetter5a21b662016-05-24 17:13:53 +020011615static bool
11616__pageflip_finished_mmio(struct intel_crtc *crtc,
11617 struct intel_flip_work *work)
11618{
11619 /*
11620 * MMIO work completes when vblank is different from
11621 * flip_queued_vblank.
11622 *
11623 * Reset counter value doesn't matter, this is handled by
11624 * i915_wait_request finishing early, so no need to handle
11625 * reset here.
11626 */
11627 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011628}
11629
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011630
11631static bool pageflip_finished(struct intel_crtc *crtc,
11632 struct intel_flip_work *work)
11633{
11634 if (!atomic_read(&work->pending))
11635 return false;
11636
11637 smp_rmb();
11638
Daniel Vetter5a21b662016-05-24 17:13:53 +020011639 if (is_mmio_work(work))
11640 return __pageflip_finished_mmio(crtc, work);
11641 else
11642 return __pageflip_finished_cs(crtc, work);
11643}
11644
11645void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11646{
Chris Wilson91c8a322016-07-05 10:40:23 +010011647 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011648 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11650 struct intel_flip_work *work;
11651 unsigned long flags;
11652
11653 /* Ignore early vblank irqs */
11654 if (!crtc)
11655 return;
11656
Daniel Vetterf3260382014-09-15 14:55:23 +020011657 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011658 * This is called both by irq handlers and the reset code (to complete
11659 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011660 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011661 spin_lock_irqsave(&dev->event_lock, flags);
11662 work = intel_crtc->flip_work;
11663
11664 if (work != NULL &&
11665 !is_mmio_work(work) &&
11666 pageflip_finished(intel_crtc, work))
11667 page_flip_completed(intel_crtc);
11668
11669 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011670}
11671
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011672void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011673{
Chris Wilson91c8a322016-07-05 10:40:23 +010011674 struct drm_device *dev = &dev_priv->drm;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011675 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11677 struct intel_flip_work *work;
11678 unsigned long flags;
11679
11680 /* Ignore early vblank irqs */
11681 if (!crtc)
11682 return;
11683
11684 /*
11685 * This is called both by irq handlers and the reset code (to complete
11686 * lost pageflips) so needs the full irqsave spinlocks.
11687 */
11688 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011689 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011690
Daniel Vetter5a21b662016-05-24 17:13:53 +020011691 if (work != NULL &&
11692 is_mmio_work(work) &&
11693 pageflip_finished(intel_crtc, work))
11694 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011695
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011696 spin_unlock_irqrestore(&dev->event_lock, flags);
11697}
11698
Daniel Vetter5a21b662016-05-24 17:13:53 +020011699static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11700 struct intel_flip_work *work)
11701{
11702 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11703
11704 /* Ensure that the work item is consistent when activating it ... */
11705 smp_mb__before_atomic();
11706 atomic_set(&work->pending, 1);
11707}
11708
11709static int intel_gen2_queue_flip(struct drm_device *dev,
11710 struct drm_crtc *crtc,
11711 struct drm_framebuffer *fb,
11712 struct drm_i915_gem_object *obj,
11713 struct drm_i915_gem_request *req,
11714 uint32_t flags)
11715{
Chris Wilson7e37f882016-08-02 22:50:21 +010011716 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11718 u32 flip_mask;
11719 int ret;
11720
11721 ret = intel_ring_begin(req, 6);
11722 if (ret)
11723 return ret;
11724
11725 /* Can't queue multiple flips, so wait for the previous
11726 * one to finish before executing the next.
11727 */
11728 if (intel_crtc->plane)
11729 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11730 else
11731 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011732 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11733 intel_ring_emit(ring, MI_NOOP);
11734 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011735 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011736 intel_ring_emit(ring, fb->pitches[0]);
11737 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11738 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011739
11740 return 0;
11741}
11742
11743static int intel_gen3_queue_flip(struct drm_device *dev,
11744 struct drm_crtc *crtc,
11745 struct drm_framebuffer *fb,
11746 struct drm_i915_gem_object *obj,
11747 struct drm_i915_gem_request *req,
11748 uint32_t flags)
11749{
Chris Wilson7e37f882016-08-02 22:50:21 +010011750 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11752 u32 flip_mask;
11753 int ret;
11754
11755 ret = intel_ring_begin(req, 6);
11756 if (ret)
11757 return ret;
11758
11759 if (intel_crtc->plane)
11760 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11761 else
11762 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011763 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11764 intel_ring_emit(ring, MI_NOOP);
11765 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011766 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011767 intel_ring_emit(ring, fb->pitches[0]);
11768 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11769 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011770
11771 return 0;
11772}
11773
11774static int intel_gen4_queue_flip(struct drm_device *dev,
11775 struct drm_crtc *crtc,
11776 struct drm_framebuffer *fb,
11777 struct drm_i915_gem_object *obj,
11778 struct drm_i915_gem_request *req,
11779 uint32_t flags)
11780{
Chris Wilson7e37f882016-08-02 22:50:21 +010011781 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011782 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11784 uint32_t pf, pipesrc;
11785 int ret;
11786
11787 ret = intel_ring_begin(req, 4);
11788 if (ret)
11789 return ret;
11790
11791 /* i965+ uses the linear or tiled offsets from the
11792 * Display Registers (which do not change across a page-flip)
11793 * so we need only reprogram the base address.
11794 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011795 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011796 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011797 intel_ring_emit(ring, fb->pitches[0]);
11798 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011799 intel_fb_modifier_to_tiling(fb->modifier[0]));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011800
11801 /* XXX Enabling the panel-fitter across page-flip is so far
11802 * untested on non-native modes, so ignore it for now.
11803 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11804 */
11805 pf = 0;
11806 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011807 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011808
11809 return 0;
11810}
11811
11812static int intel_gen6_queue_flip(struct drm_device *dev,
11813 struct drm_crtc *crtc,
11814 struct drm_framebuffer *fb,
11815 struct drm_i915_gem_object *obj,
11816 struct drm_i915_gem_request *req,
11817 uint32_t flags)
11818{
Chris Wilson7e37f882016-08-02 22:50:21 +010011819 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011820 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11822 uint32_t pf, pipesrc;
11823 int ret;
11824
11825 ret = intel_ring_begin(req, 4);
11826 if (ret)
11827 return ret;
11828
Chris Wilsonb5321f32016-08-02 22:50:18 +010011829 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011830 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011831 intel_ring_emit(ring, fb->pitches[0] |
11832 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011833 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011834
11835 /* Contrary to the suggestions in the documentation,
11836 * "Enable Panel Fitter" does not seem to be required when page
11837 * flipping with a non-native mode, and worse causes a normal
11838 * modeset to fail.
11839 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11840 */
11841 pf = 0;
11842 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011843 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011844
11845 return 0;
11846}
11847
11848static int intel_gen7_queue_flip(struct drm_device *dev,
11849 struct drm_crtc *crtc,
11850 struct drm_framebuffer *fb,
11851 struct drm_i915_gem_object *obj,
11852 struct drm_i915_gem_request *req,
11853 uint32_t flags)
11854{
Chris Wilson7e37f882016-08-02 22:50:21 +010011855 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11857 uint32_t plane_bit = 0;
11858 int len, ret;
11859
11860 switch (intel_crtc->plane) {
11861 case PLANE_A:
11862 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11863 break;
11864 case PLANE_B:
11865 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11866 break;
11867 case PLANE_C:
11868 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11869 break;
11870 default:
11871 WARN_ONCE(1, "unknown plane in flip command\n");
11872 return -ENODEV;
11873 }
11874
11875 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011876 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011877 len += 6;
11878 /*
11879 * On Gen 8, SRM is now taking an extra dword to accommodate
11880 * 48bits addresses, and we need a NOOP for the batch size to
11881 * stay even.
11882 */
11883 if (IS_GEN8(dev))
11884 len += 2;
11885 }
11886
11887 /*
11888 * BSpec MI_DISPLAY_FLIP for IVB:
11889 * "The full packet must be contained within the same cache line."
11890 *
11891 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11892 * cacheline, if we ever start emitting more commands before
11893 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11894 * then do the cacheline alignment, and finally emit the
11895 * MI_DISPLAY_FLIP.
11896 */
11897 ret = intel_ring_cacheline_align(req);
11898 if (ret)
11899 return ret;
11900
11901 ret = intel_ring_begin(req, len);
11902 if (ret)
11903 return ret;
11904
11905 /* Unmask the flip-done completion message. Note that the bspec says that
11906 * we should do this for both the BCS and RCS, and that we must not unmask
11907 * more than one flip event at any time (or ensure that one flip message
11908 * can be sent by waiting for flip-done prior to queueing new flips).
11909 * Experimentation says that BCS works despite DERRMR masking all
11910 * flip-done completion events and that unmasking all planes at once
11911 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11912 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11913 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011914 if (req->engine->id == RCS) {
11915 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11916 intel_ring_emit_reg(ring, DERRMR);
11917 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011918 DERRMR_PIPEB_PRI_FLIP_DONE |
11919 DERRMR_PIPEC_PRI_FLIP_DONE));
11920 if (IS_GEN8(dev))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011921 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011922 MI_SRM_LRM_GLOBAL_GTT);
11923 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011924 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011925 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011926 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011927 intel_ring_emit(ring,
11928 i915_ggtt_offset(req->engine->scratch) + 256);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011929 if (IS_GEN8(dev)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011930 intel_ring_emit(ring, 0);
11931 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011932 }
11933 }
11934
Chris Wilsonb5321f32016-08-02 22:50:18 +010011935 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011936 intel_ring_emit(ring, fb->pitches[0] |
11937 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011938 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11939 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011940
11941 return 0;
11942}
11943
11944static bool use_mmio_flip(struct intel_engine_cs *engine,
11945 struct drm_i915_gem_object *obj)
11946{
Chris Wilsonc37efb92016-06-17 08:28:47 +010011947 struct reservation_object *resv;
11948
Daniel Vetter5a21b662016-05-24 17:13:53 +020011949 /*
11950 * This is not being used for older platforms, because
11951 * non-availability of flip done interrupt forces us to use
11952 * CS flips. Older platforms derive flip done using some clever
11953 * tricks involving the flip_pending status bits and vblank irqs.
11954 * So using MMIO flips there would disrupt this mechanism.
11955 */
11956
11957 if (engine == NULL)
11958 return true;
11959
11960 if (INTEL_GEN(engine->i915) < 5)
11961 return false;
11962
11963 if (i915.use_mmio_flip < 0)
11964 return false;
11965 else if (i915.use_mmio_flip > 0)
11966 return true;
11967 else if (i915.enable_execlists)
11968 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011969
11970 resv = i915_gem_object_get_dmabuf_resv(obj);
11971 if (resv && !reservation_object_test_signaled_rcu(resv, false))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011972 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011973
Chris Wilsond72d9082016-08-04 07:52:31 +010011974 return engine != i915_gem_active_get_engine(&obj->last_write,
11975 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011976}
11977
11978static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11979 unsigned int rotation,
11980 struct intel_flip_work *work)
11981{
11982 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011983 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011984 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11985 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020011986 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011987
11988 ctl = I915_READ(PLANE_CTL(pipe, 0));
11989 ctl &= ~PLANE_CTL_TILED_MASK;
11990 switch (fb->modifier[0]) {
11991 case DRM_FORMAT_MOD_NONE:
11992 break;
11993 case I915_FORMAT_MOD_X_TILED:
11994 ctl |= PLANE_CTL_TILED_X;
11995 break;
11996 case I915_FORMAT_MOD_Y_TILED:
11997 ctl |= PLANE_CTL_TILED_Y;
11998 break;
11999 case I915_FORMAT_MOD_Yf_TILED:
12000 ctl |= PLANE_CTL_TILED_YF;
12001 break;
12002 default:
12003 MISSING_CASE(fb->modifier[0]);
12004 }
12005
12006 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012007 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12008 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12009 */
12010 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12011 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12012
12013 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12014 POSTING_READ(PLANE_SURF(pipe, 0));
12015}
12016
12017static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12018 struct intel_flip_work *work)
12019{
12020 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012021 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012022 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012023 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12024 u32 dspcntr;
12025
12026 dspcntr = I915_READ(reg);
12027
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012028 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012029 dspcntr |= DISPPLANE_TILED;
12030 else
12031 dspcntr &= ~DISPPLANE_TILED;
12032
12033 I915_WRITE(reg, dspcntr);
12034
12035 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12036 POSTING_READ(DSPSURF(intel_crtc->plane));
12037}
12038
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012039static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012040{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012041 struct intel_flip_work *work =
12042 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012043 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12044 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12045 struct intel_framebuffer *intel_fb =
12046 to_intel_framebuffer(crtc->base.primary->fb);
12047 struct drm_i915_gem_object *obj = intel_fb->obj;
Chris Wilsonc37efb92016-06-17 08:28:47 +010012048 struct reservation_object *resv;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012049
12050 if (work->flip_queued_req)
Chris Wilson776f3232016-08-04 07:52:40 +010012051 WARN_ON(i915_wait_request(work->flip_queued_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010012052 0, NULL, NO_WAITBOOST));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012053
12054 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010012055 resv = i915_gem_object_get_dmabuf_resv(obj);
12056 if (resv)
12057 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012058 MAX_SCHEDULE_TIMEOUT) < 0);
12059
12060 intel_pipe_update_start(crtc);
12061
12062 if (INTEL_GEN(dev_priv) >= 9)
12063 skl_do_mmio_flip(crtc, work->rotation, work);
12064 else
12065 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12066 ilk_do_mmio_flip(crtc, work);
12067
12068 intel_pipe_update_end(crtc, work);
12069}
12070
12071static int intel_default_queue_flip(struct drm_device *dev,
12072 struct drm_crtc *crtc,
12073 struct drm_framebuffer *fb,
12074 struct drm_i915_gem_object *obj,
12075 struct drm_i915_gem_request *req,
12076 uint32_t flags)
12077{
12078 return -ENODEV;
12079}
12080
12081static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12082 struct intel_crtc *intel_crtc,
12083 struct intel_flip_work *work)
12084{
12085 u32 addr, vblank;
12086
12087 if (!atomic_read(&work->pending))
12088 return false;
12089
12090 smp_rmb();
12091
12092 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12093 if (work->flip_ready_vblank == 0) {
12094 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012095 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012096 return false;
12097
12098 work->flip_ready_vblank = vblank;
12099 }
12100
12101 if (vblank - work->flip_ready_vblank < 3)
12102 return false;
12103
12104 /* Potential stall - if we see that the flip has happened,
12105 * assume a missed interrupt. */
12106 if (INTEL_GEN(dev_priv) >= 4)
12107 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12108 else
12109 addr = I915_READ(DSPADDR(intel_crtc->plane));
12110
12111 /* There is a potential issue here with a false positive after a flip
12112 * to the same address. We could address this by checking for a
12113 * non-incrementing frame counter.
12114 */
12115 return addr == work->gtt_offset;
12116}
12117
12118void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12119{
Chris Wilson91c8a322016-07-05 10:40:23 +010012120 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012121 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012123 struct intel_flip_work *work;
12124
12125 WARN_ON(!in_interrupt());
12126
12127 if (crtc == NULL)
12128 return;
12129
12130 spin_lock(&dev->event_lock);
12131 work = intel_crtc->flip_work;
12132
12133 if (work != NULL && !is_mmio_work(work) &&
12134 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
12135 WARN_ONCE(1,
12136 "Kicking stuck page flip: queued at %d, now %d\n",
12137 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
12138 page_flip_completed(intel_crtc);
12139 work = NULL;
12140 }
12141
12142 if (work != NULL && !is_mmio_work(work) &&
12143 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
12144 intel_queue_rps_boost_for_request(work->flip_queued_req);
12145 spin_unlock(&dev->event_lock);
12146}
12147
12148static int intel_crtc_page_flip(struct drm_crtc *crtc,
12149 struct drm_framebuffer *fb,
12150 struct drm_pending_vblank_event *event,
12151 uint32_t page_flip_flags)
12152{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012153 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012154 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012155 struct drm_framebuffer *old_fb = crtc->primary->fb;
12156 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12158 struct drm_plane *primary = crtc->primary;
12159 enum pipe pipe = intel_crtc->pipe;
12160 struct intel_flip_work *work;
12161 struct intel_engine_cs *engine;
12162 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012163 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012164 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012165 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012166
Daniel Vetter5a21b662016-05-24 17:13:53 +020012167 /*
12168 * drm_mode_page_flip_ioctl() should already catch this, but double
12169 * check to be safe. In the future we may enable pageflipping from
12170 * a disabled primary plane.
12171 */
12172 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12173 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012174
Daniel Vetter5a21b662016-05-24 17:13:53 +020012175 /* Can't change pixel format via MI display flips. */
12176 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12177 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012178
Daniel Vetter5a21b662016-05-24 17:13:53 +020012179 /*
12180 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12181 * Note that pitch changes could also affect these register.
12182 */
12183 if (INTEL_INFO(dev)->gen > 3 &&
12184 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12185 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12186 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012187
Daniel Vetter5a21b662016-05-24 17:13:53 +020012188 if (i915_terminally_wedged(&dev_priv->gpu_error))
12189 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012190
Daniel Vetter5a21b662016-05-24 17:13:53 +020012191 work = kzalloc(sizeof(*work), GFP_KERNEL);
12192 if (work == NULL)
12193 return -ENOMEM;
12194
12195 work->event = event;
12196 work->crtc = crtc;
12197 work->old_fb = old_fb;
12198 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012199
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012200 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012201 if (ret)
12202 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012203
Daniel Vetter5a21b662016-05-24 17:13:53 +020012204 /* We borrow the event spin lock for protecting flip_work */
12205 spin_lock_irq(&dev->event_lock);
12206 if (intel_crtc->flip_work) {
12207 /* Before declaring the flip queue wedged, check if
12208 * the hardware completed the operation behind our backs.
12209 */
12210 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12211 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12212 page_flip_completed(intel_crtc);
12213 } else {
12214 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12215 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012216
Daniel Vetter5a21b662016-05-24 17:13:53 +020012217 drm_crtc_vblank_put(crtc);
12218 kfree(work);
12219 return -EBUSY;
12220 }
12221 }
12222 intel_crtc->flip_work = work;
12223 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012224
Daniel Vetter5a21b662016-05-24 17:13:53 +020012225 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12226 flush_workqueue(dev_priv->wq);
12227
12228 /* Reference the objects for the scheduled work. */
12229 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012230
12231 crtc->primary->fb = fb;
12232 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012233
Chris Wilson25dc5562016-07-20 13:31:52 +010012234 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012235
12236 ret = i915_mutex_lock_interruptible(dev);
12237 if (ret)
12238 goto cleanup;
12239
Chris Wilson8af29b02016-09-09 14:11:47 +010012240 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12241 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012242 ret = -EIO;
12243 goto cleanup;
12244 }
12245
12246 atomic_inc(&intel_crtc->unpin_work_count);
12247
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012248 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012249 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12250
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012251 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012252 engine = dev_priv->engine[BCS];
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012253 if (fb->modifier[0] != old_fb->modifier[0])
Daniel Vetter5a21b662016-05-24 17:13:53 +020012254 /* vlv: DISPLAY_FLIP fails to change tiling */
12255 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012256 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012257 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012258 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsond72d9082016-08-04 07:52:31 +010012259 engine = i915_gem_active_get_engine(&obj->last_write,
12260 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012261 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012262 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012263 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012264 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012265 }
12266
12267 mmio_flip = use_mmio_flip(engine, obj);
12268
Chris Wilson058d88c2016-08-15 10:49:06 +010012269 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12270 if (IS_ERR(vma)) {
12271 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012272 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012273 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012274
Ville Syrjälä6687c902015-09-15 13:16:41 +030012275 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012276 work->gtt_offset += intel_crtc->dspaddr_offset;
12277 work->rotation = crtc->primary->state->rotation;
12278
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012279 /*
12280 * There's the potential that the next frame will not be compatible with
12281 * FBC, so we want to call pre_update() before the actual page flip.
12282 * The problem is that pre_update() caches some information about the fb
12283 * object, so we want to do this only after the object is pinned. Let's
12284 * be on the safe side and do this immediately before scheduling the
12285 * flip.
12286 */
12287 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12288 to_intel_plane_state(primary->state));
12289
Daniel Vetter5a21b662016-05-24 17:13:53 +020012290 if (mmio_flip) {
12291 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
12292
Chris Wilsond72d9082016-08-04 07:52:31 +010012293 work->flip_queued_req = i915_gem_active_get(&obj->last_write,
12294 &obj->base.dev->struct_mutex);
Imre Deak6277c8d2016-09-20 14:58:19 +030012295 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012296 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010012297 request = i915_gem_request_alloc(engine, engine->last_context);
12298 if (IS_ERR(request)) {
12299 ret = PTR_ERR(request);
12300 goto cleanup_unpin;
12301 }
12302
Chris Wilsona2bc4692016-09-09 14:11:56 +010012303 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012304 if (ret)
12305 goto cleanup_request;
12306
Daniel Vetter5a21b662016-05-24 17:13:53 +020012307 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12308 page_flip_flags);
12309 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012310 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012311
12312 intel_mark_page_flip_active(intel_crtc, work);
12313
Chris Wilson8e637172016-08-02 22:50:26 +010012314 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012315 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012316 }
12317
Daniel Vetter5a21b662016-05-24 17:13:53 +020012318 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12319 to_intel_plane(primary)->frontbuffer_bit);
12320 mutex_unlock(&dev->struct_mutex);
12321
Chris Wilson5748b6a2016-08-04 16:32:38 +010012322 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012323 to_intel_plane(primary)->frontbuffer_bit);
12324
12325 trace_i915_flip_request(intel_crtc->plane, obj);
12326
12327 return 0;
12328
Chris Wilson8e637172016-08-02 22:50:26 +010012329cleanup_request:
12330 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012331cleanup_unpin:
12332 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12333cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012334 atomic_dec(&intel_crtc->unpin_work_count);
12335 mutex_unlock(&dev->struct_mutex);
12336cleanup:
12337 crtc->primary->fb = old_fb;
12338 update_state_fb(crtc->primary);
12339
Chris Wilson34911fd2016-07-20 13:31:54 +010012340 i915_gem_object_put_unlocked(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012341 drm_framebuffer_unreference(work->old_fb);
12342
12343 spin_lock_irq(&dev->event_lock);
12344 intel_crtc->flip_work = NULL;
12345 spin_unlock_irq(&dev->event_lock);
12346
12347 drm_crtc_vblank_put(crtc);
12348free_work:
12349 kfree(work);
12350
12351 if (ret == -EIO) {
12352 struct drm_atomic_state *state;
12353 struct drm_plane_state *plane_state;
12354
12355out_hang:
12356 state = drm_atomic_state_alloc(dev);
12357 if (!state)
12358 return -ENOMEM;
12359 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12360
12361retry:
12362 plane_state = drm_atomic_get_plane_state(state, primary);
12363 ret = PTR_ERR_OR_ZERO(plane_state);
12364 if (!ret) {
12365 drm_atomic_set_fb_for_plane(plane_state, fb);
12366
12367 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12368 if (!ret)
12369 ret = drm_atomic_commit(state);
12370 }
12371
12372 if (ret == -EDEADLK) {
12373 drm_modeset_backoff(state->acquire_ctx);
12374 drm_atomic_state_clear(state);
12375 goto retry;
12376 }
12377
12378 if (ret)
12379 drm_atomic_state_free(state);
12380
12381 if (ret == 0 && event) {
12382 spin_lock_irq(&dev->event_lock);
12383 drm_crtc_send_vblank_event(crtc, event);
12384 spin_unlock_irq(&dev->event_lock);
12385 }
12386 }
12387 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012388}
12389
Daniel Vetter5a21b662016-05-24 17:13:53 +020012390
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012391/**
12392 * intel_wm_need_update - Check whether watermarks need updating
12393 * @plane: drm plane
12394 * @state: new plane state
12395 *
12396 * Check current plane state versus the new one to determine whether
12397 * watermarks need to be recalculated.
12398 *
12399 * Returns true or false.
12400 */
12401static bool intel_wm_need_update(struct drm_plane *plane,
12402 struct drm_plane_state *state)
12403{
Matt Roperd21fbe82015-09-24 15:53:12 -070012404 struct intel_plane_state *new = to_intel_plane_state(state);
12405 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12406
12407 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012408 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012409 return true;
12410
12411 if (!cur->base.fb || !new->base.fb)
12412 return false;
12413
12414 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12415 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012416 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12417 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12418 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12419 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012420 return true;
12421
12422 return false;
12423}
12424
Matt Roperd21fbe82015-09-24 15:53:12 -070012425static bool needs_scaling(struct intel_plane_state *state)
12426{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012427 int src_w = drm_rect_width(&state->base.src) >> 16;
12428 int src_h = drm_rect_height(&state->base.src) >> 16;
12429 int dst_w = drm_rect_width(&state->base.dst);
12430 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012431
12432 return (src_w != dst_w || src_h != dst_h);
12433}
12434
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012435int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12436 struct drm_plane_state *plane_state)
12437{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012438 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012439 struct drm_crtc *crtc = crtc_state->crtc;
12440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12441 struct drm_plane *plane = plane_state->plane;
12442 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012443 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012444 struct intel_plane_state *old_plane_state =
12445 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012446 bool mode_changed = needs_modeset(crtc_state);
12447 bool was_crtc_enabled = crtc->state->active;
12448 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012449 bool turn_off, turn_on, visible, was_visible;
12450 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012451 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012452
Chris Wilson84114992016-07-02 15:36:06 +010012453 if (INTEL_GEN(dev) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012454 ret = skl_update_scaler_plane(
12455 to_intel_crtc_state(crtc_state),
12456 to_intel_plane_state(plane_state));
12457 if (ret)
12458 return ret;
12459 }
12460
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012461 was_visible = old_plane_state->base.visible;
12462 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012463
12464 if (!was_crtc_enabled && WARN_ON(was_visible))
12465 was_visible = false;
12466
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012467 /*
12468 * Visibility is calculated as if the crtc was on, but
12469 * after scaler setup everything depends on it being off
12470 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012471 *
12472 * FIXME this is wrong for watermarks. Watermarks should also
12473 * be computed as if the pipe would be active. Perhaps move
12474 * per-plane wm computation to the .check_plane() hook, and
12475 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012476 */
12477 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012478 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012479
12480 if (!was_visible && !visible)
12481 return 0;
12482
Maarten Lankhorste8861672016-02-24 11:24:26 +010012483 if (fb != old_plane_state->base.fb)
12484 pipe_config->fb_changed = true;
12485
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012486 turn_off = was_visible && (!visible || mode_changed);
12487 turn_on = visible && (!was_visible || mode_changed);
12488
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012489 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012490 intel_crtc->base.base.id,
12491 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012492 plane->base.id, plane->name,
12493 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012494
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012495 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12496 plane->base.id, plane->name,
12497 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012498 turn_off, turn_on, mode_changed);
12499
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012500 if (turn_on) {
12501 pipe_config->update_wm_pre = true;
12502
12503 /* must disable cxsr around plane enable/disable */
12504 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12505 pipe_config->disable_cxsr = true;
12506 } else if (turn_off) {
12507 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012508
Ville Syrjälä852eb002015-06-24 22:00:07 +030012509 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012510 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012511 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012512 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012513 /* FIXME bollocks */
12514 pipe_config->update_wm_pre = true;
12515 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012516 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012517
Matt Ropered4a6a72016-02-23 17:20:13 -080012518 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012519 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12520 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012521 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12522
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012523 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012524 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012525
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012526 /*
12527 * WaCxSRDisabledForSpriteScaling:ivb
12528 *
12529 * cstate->update_wm was already set above, so this flag will
12530 * take effect when we commit and program watermarks.
12531 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012532 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012533 needs_scaling(to_intel_plane_state(plane_state)) &&
12534 !needs_scaling(old_plane_state))
12535 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012536
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012537 return 0;
12538}
12539
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012540static bool encoders_cloneable(const struct intel_encoder *a,
12541 const struct intel_encoder *b)
12542{
12543 /* masks could be asymmetric, so check both ways */
12544 return a == b || (a->cloneable & (1 << b->type) &&
12545 b->cloneable & (1 << a->type));
12546}
12547
12548static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12549 struct intel_crtc *crtc,
12550 struct intel_encoder *encoder)
12551{
12552 struct intel_encoder *source_encoder;
12553 struct drm_connector *connector;
12554 struct drm_connector_state *connector_state;
12555 int i;
12556
12557 for_each_connector_in_state(state, connector, connector_state, i) {
12558 if (connector_state->crtc != &crtc->base)
12559 continue;
12560
12561 source_encoder =
12562 to_intel_encoder(connector_state->best_encoder);
12563 if (!encoders_cloneable(encoder, source_encoder))
12564 return false;
12565 }
12566
12567 return true;
12568}
12569
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012570static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12571 struct drm_crtc_state *crtc_state)
12572{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012573 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012574 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012576 struct intel_crtc_state *pipe_config =
12577 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012578 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012579 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012580 bool mode_changed = needs_modeset(crtc_state);
12581
Ville Syrjälä852eb002015-06-24 22:00:07 +030012582 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012583 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012584
Maarten Lankhorstad421372015-06-15 12:33:42 +020012585 if (mode_changed && crtc_state->enable &&
12586 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012587 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012588 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12589 pipe_config);
12590 if (ret)
12591 return ret;
12592 }
12593
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012594 if (crtc_state->color_mgmt_changed) {
12595 ret = intel_color_check(crtc, crtc_state);
12596 if (ret)
12597 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012598
12599 /*
12600 * Changing color management on Intel hardware is
12601 * handled as part of planes update.
12602 */
12603 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012604 }
12605
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012606 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012607 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012608 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012609 if (ret) {
12610 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012611 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012612 }
12613 }
12614
12615 if (dev_priv->display.compute_intermediate_wm &&
12616 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12617 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12618 return 0;
12619
12620 /*
12621 * Calculate 'intermediate' watermarks that satisfy both the
12622 * old state and the new state. We can program these
12623 * immediately.
12624 */
12625 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12626 intel_crtc,
12627 pipe_config);
12628 if (ret) {
12629 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12630 return ret;
12631 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012632 } else if (dev_priv->display.compute_intermediate_wm) {
12633 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12634 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012635 }
12636
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012637 if (INTEL_INFO(dev)->gen >= 9) {
12638 if (mode_changed)
12639 ret = skl_update_scaler_crtc(pipe_config);
12640
12641 if (!ret)
12642 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12643 pipe_config);
12644 }
12645
12646 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012647}
12648
Jani Nikula65b38e02015-04-13 11:26:56 +030012649static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012650 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012651 .atomic_begin = intel_begin_crtc_commit,
12652 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012653 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012654};
12655
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012656static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12657{
12658 struct intel_connector *connector;
12659
12660 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012661 if (connector->base.state->crtc)
12662 drm_connector_unreference(&connector->base);
12663
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012664 if (connector->base.encoder) {
12665 connector->base.state->best_encoder =
12666 connector->base.encoder;
12667 connector->base.state->crtc =
12668 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012669
12670 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012671 } else {
12672 connector->base.state->best_encoder = NULL;
12673 connector->base.state->crtc = NULL;
12674 }
12675 }
12676}
12677
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012678static void
Robin Schroereba905b2014-05-18 02:24:50 +020012679connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012680 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012681{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012682 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012683 int bpp = pipe_config->pipe_bpp;
12684
12685 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012686 connector->base.base.id,
12687 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012688
12689 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012690 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012691 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012692 bpp, info->bpc * 3);
12693 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012694 }
12695
Mario Kleiner196f9542016-07-06 12:05:45 +020012696 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012697 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012698 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12699 bpp);
12700 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012701 }
12702}
12703
12704static int
12705compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012706 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012707{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012708 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012709 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012710 struct drm_connector *connector;
12711 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012712 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012713
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012714 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12715 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012716 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012717 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012718 bpp = 12*3;
12719 else
12720 bpp = 8*3;
12721
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012722
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012723 pipe_config->pipe_bpp = bpp;
12724
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012725 state = pipe_config->base.state;
12726
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012727 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012728 for_each_connector_in_state(state, connector, connector_state, i) {
12729 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012730 continue;
12731
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012732 connected_sink_compute_bpp(to_intel_connector(connector),
12733 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012734 }
12735
12736 return bpp;
12737}
12738
Daniel Vetter644db712013-09-19 14:53:58 +020012739static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12740{
12741 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12742 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012743 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012744 mode->crtc_hdisplay, mode->crtc_hsync_start,
12745 mode->crtc_hsync_end, mode->crtc_htotal,
12746 mode->crtc_vdisplay, mode->crtc_vsync_start,
12747 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12748}
12749
Daniel Vetterc0b03412013-05-28 12:05:54 +020012750static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012751 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012752 const char *context)
12753{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012754 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012755 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012756 struct drm_plane *plane;
12757 struct intel_plane *intel_plane;
12758 struct intel_plane_state *state;
12759 struct drm_framebuffer *fb;
12760
Ville Syrjälä78108b72016-05-27 20:59:19 +030012761 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12762 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012763 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012764
Jani Nikulada205632016-03-15 21:51:10 +020012765 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012766 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12767 pipe_config->pipe_bpp, pipe_config->dither);
12768 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12769 pipe_config->has_pch_encoder,
12770 pipe_config->fdi_lanes,
12771 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12772 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12773 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012774 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012775 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012776 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012777 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12778 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12779 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012780
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012781 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012782 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012783 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012784 pipe_config->dp_m2_n2.gmch_m,
12785 pipe_config->dp_m2_n2.gmch_n,
12786 pipe_config->dp_m2_n2.link_m,
12787 pipe_config->dp_m2_n2.link_n,
12788 pipe_config->dp_m2_n2.tu);
12789
Daniel Vetter55072d12014-11-20 16:10:28 +010012790 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12791 pipe_config->has_audio,
12792 pipe_config->has_infoframe);
12793
Daniel Vetterc0b03412013-05-28 12:05:54 +020012794 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012795 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012796 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012797 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12798 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012799 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012800 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12801 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012802 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12803 crtc->num_scalers,
12804 pipe_config->scaler_state.scaler_users,
12805 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012806 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12807 pipe_config->gmch_pfit.control,
12808 pipe_config->gmch_pfit.pgm_ratios,
12809 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012810 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012811 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012812 pipe_config->pch_pfit.size,
12813 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012814 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012815 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012816
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010012817 if (IS_BROXTON(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012818 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012819 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012820 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012821 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012822 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012823 pipe_config->dpll_hw_state.pll0,
12824 pipe_config->dpll_hw_state.pll1,
12825 pipe_config->dpll_hw_state.pll2,
12826 pipe_config->dpll_hw_state.pll3,
12827 pipe_config->dpll_hw_state.pll6,
12828 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012829 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012830 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012831 pipe_config->dpll_hw_state.pcsdw12);
Tvrtko Ursulin08537232016-10-13 11:03:02 +010012832 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012833 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012834 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012835 pipe_config->dpll_hw_state.ctrl1,
12836 pipe_config->dpll_hw_state.cfgcr1,
12837 pipe_config->dpll_hw_state.cfgcr2);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012838 } else if (HAS_DDI(dev_priv)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012839 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012840 pipe_config->dpll_hw_state.wrpll,
12841 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012842 } else {
12843 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12844 "fp0: 0x%x, fp1: 0x%x\n",
12845 pipe_config->dpll_hw_state.dpll,
12846 pipe_config->dpll_hw_state.dpll_md,
12847 pipe_config->dpll_hw_state.fp0,
12848 pipe_config->dpll_hw_state.fp1);
12849 }
12850
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012851 DRM_DEBUG_KMS("planes on this crtc\n");
12852 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromd3828142016-08-15 16:29:55 +010012853 char *format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012854 intel_plane = to_intel_plane(plane);
12855 if (intel_plane->pipe != crtc->pipe)
12856 continue;
12857
12858 state = to_intel_plane_state(plane->state);
12859 fb = state->base.fb;
12860 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012861 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12862 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012863 continue;
12864 }
12865
Eric Engestrom90844f02016-08-15 01:02:38 +010012866 format_name = drm_get_format_name(fb->pixel_format);
12867
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012868 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12869 plane->base.id, plane->name);
12870 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
Eric Engestrom90844f02016-08-15 01:02:38 +010012871 fb->base.id, fb->width, fb->height, format_name);
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012872 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12873 state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012874 state->base.src.x1 >> 16,
12875 state->base.src.y1 >> 16,
12876 drm_rect_width(&state->base.src) >> 16,
12877 drm_rect_height(&state->base.src) >> 16,
12878 state->base.dst.x1, state->base.dst.y1,
12879 drm_rect_width(&state->base.dst),
12880 drm_rect_height(&state->base.dst));
Eric Engestrom90844f02016-08-15 01:02:38 +010012881
12882 kfree(format_name);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012883 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012884}
12885
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012886static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012887{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012888 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012889 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012890 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012891 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012892
12893 /*
12894 * Walk the connector list instead of the encoder
12895 * list to detect the problem on ddi platforms
12896 * where there's just one encoder per digital port.
12897 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012898 drm_for_each_connector(connector, dev) {
12899 struct drm_connector_state *connector_state;
12900 struct intel_encoder *encoder;
12901
12902 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12903 if (!connector_state)
12904 connector_state = connector->state;
12905
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012906 if (!connector_state->best_encoder)
12907 continue;
12908
12909 encoder = to_intel_encoder(connector_state->best_encoder);
12910
12911 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012912
12913 switch (encoder->type) {
12914 unsigned int port_mask;
12915 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012916 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012917 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012918 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012919 case INTEL_OUTPUT_HDMI:
12920 case INTEL_OUTPUT_EDP:
12921 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12922
12923 /* the same port mustn't appear more than once */
12924 if (used_ports & port_mask)
12925 return false;
12926
12927 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012928 break;
12929 case INTEL_OUTPUT_DP_MST:
12930 used_mst_ports |=
12931 1 << enc_to_mst(&encoder->base)->primary->port;
12932 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012933 default:
12934 break;
12935 }
12936 }
12937
Ville Syrjälä477321e2016-07-28 17:50:40 +030012938 /* can't mix MST and SST/HDMI on the same port */
12939 if (used_ports & used_mst_ports)
12940 return false;
12941
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012942 return true;
12943}
12944
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012945static void
12946clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12947{
12948 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012949 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012950 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012951 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012952 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012953
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012954 /* FIXME: before the switch to atomic started, a new pipe_config was
12955 * kzalloc'd. Code that depends on any field being zero should be
12956 * fixed, so that the crtc_state can be safely duplicated. For now,
12957 * only fields that are know to not cause problems are preserved. */
12958
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012959 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012960 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012961 shared_dpll = crtc_state->shared_dpll;
12962 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012963 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012964
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012965 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012966
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012967 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012968 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012969 crtc_state->shared_dpll = shared_dpll;
12970 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012971 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012972}
12973
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012974static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012975intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012976 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012977{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012978 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012979 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012980 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012981 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012982 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012983 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012984 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012985
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012986 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012987
Daniel Vettere143a212013-07-04 12:01:15 +020012988 pipe_config->cpu_transcoder =
12989 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012990
Imre Deak2960bc92013-07-30 13:36:32 +030012991 /*
12992 * Sanitize sync polarity flags based on requested ones. If neither
12993 * positive or negative polarity is requested, treat this as meaning
12994 * negative polarity.
12995 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012996 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012997 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012998 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012999
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013000 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030013001 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013002 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030013003
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013004 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
13005 pipe_config);
13006 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013007 goto fail;
13008
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013009 /*
13010 * Determine the real pipe dimensions. Note that stereo modes can
13011 * increase the actual pipe size due to the frame doubling and
13012 * insertion of additional space for blanks between the frame. This
13013 * is stored in the crtc timings. We use the requested mode to do this
13014 * computation to clearly distinguish it from the adjusted mode, which
13015 * can be changed by the connectors in the below retry loop.
13016 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013017 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080013018 &pipe_config->pipe_src_w,
13019 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013020
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013021 for_each_connector_in_state(state, connector, connector_state, i) {
13022 if (connector_state->crtc != crtc)
13023 continue;
13024
13025 encoder = to_intel_encoder(connector_state->best_encoder);
13026
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013027 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13028 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13029 goto fail;
13030 }
13031
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013032 /*
13033 * Determine output_types before calling the .compute_config()
13034 * hooks so that the hooks can use this information safely.
13035 */
13036 pipe_config->output_types |= 1 << encoder->type;
13037 }
13038
Daniel Vettere29c22c2013-02-21 00:00:16 +010013039encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013040 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013041 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013042 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013043
Daniel Vetter135c81b2013-07-21 21:37:09 +020013044 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013045 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13046 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013047
Daniel Vetter7758a112012-07-08 19:40:39 +020013048 /* Pass our mode to the connectors and the CRTC to give them a chance to
13049 * adjust it according to limitations or connector properties, and also
13050 * a chance to reject the mode entirely.
13051 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013052 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013053 if (connector_state->crtc != crtc)
13054 continue;
13055
13056 encoder = to_intel_encoder(connector_state->best_encoder);
13057
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013058 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013059 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013060 goto fail;
13061 }
13062 }
13063
Daniel Vetterff9a6752013-06-01 17:16:21 +020013064 /* Set default port clock if not overwritten by the encoder. Needs to be
13065 * done afterwards in case the encoder adjusts the mode. */
13066 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013067 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013068 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013069
Daniel Vettera43f6e02013-06-07 23:10:32 +020013070 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013071 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013072 DRM_DEBUG_KMS("CRTC fixup failed\n");
13073 goto fail;
13074 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013075
13076 if (ret == RETRY) {
13077 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13078 ret = -EINVAL;
13079 goto fail;
13080 }
13081
13082 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13083 retry = false;
13084 goto encoder_retry;
13085 }
13086
Daniel Vettere8fa4272015-08-12 11:43:34 +020013087 /* Dithering seems to not pass-through bits correctly when it should, so
13088 * only enable it on 6bpc panels. */
13089 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013090 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013091 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013092
Daniel Vetter7758a112012-07-08 19:40:39 +020013093fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013094 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013095}
13096
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013097static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013098intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013099{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013100 struct drm_crtc *crtc;
13101 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013102 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013103
Ville Syrjälä76688512014-01-10 11:28:06 +020013104 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013105 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013106 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013107
13108 /* Update hwmode for vblank functions */
13109 if (crtc->state->active)
13110 crtc->hwmode = crtc->state->adjusted_mode;
13111 else
13112 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013113
13114 /*
13115 * Update legacy state to satisfy fbc code. This can
13116 * be removed when fbc uses the atomic state.
13117 */
13118 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13119 struct drm_plane_state *plane_state = crtc->primary->state;
13120
13121 crtc->primary->fb = plane_state->fb;
13122 crtc->x = plane_state->src_x >> 16;
13123 crtc->y = plane_state->src_y >> 16;
13124 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013125 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013126}
13127
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013128static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013129{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013130 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013131
13132 if (clock1 == clock2)
13133 return true;
13134
13135 if (!clock1 || !clock2)
13136 return false;
13137
13138 diff = abs(clock1 - clock2);
13139
13140 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13141 return true;
13142
13143 return false;
13144}
13145
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013146static bool
13147intel_compare_m_n(unsigned int m, unsigned int n,
13148 unsigned int m2, unsigned int n2,
13149 bool exact)
13150{
13151 if (m == m2 && n == n2)
13152 return true;
13153
13154 if (exact || !m || !n || !m2 || !n2)
13155 return false;
13156
13157 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13158
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013159 if (n > n2) {
13160 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013161 m2 <<= 1;
13162 n2 <<= 1;
13163 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013164 } else if (n < n2) {
13165 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013166 m <<= 1;
13167 n <<= 1;
13168 }
13169 }
13170
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013171 if (n != n2)
13172 return false;
13173
13174 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013175}
13176
13177static bool
13178intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13179 struct intel_link_m_n *m2_n2,
13180 bool adjust)
13181{
13182 if (m_n->tu == m2_n2->tu &&
13183 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13184 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13185 intel_compare_m_n(m_n->link_m, m_n->link_n,
13186 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13187 if (adjust)
13188 *m2_n2 = *m_n;
13189
13190 return true;
13191 }
13192
13193 return false;
13194}
13195
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013196static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013197intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013198 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013199 struct intel_crtc_state *pipe_config,
13200 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013201{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013202 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013203 bool ret = true;
13204
13205#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13206 do { \
13207 if (!adjust) \
13208 DRM_ERROR(fmt, ##__VA_ARGS__); \
13209 else \
13210 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13211 } while (0)
13212
Daniel Vetter66e985c2013-06-05 13:34:20 +020013213#define PIPE_CONF_CHECK_X(name) \
13214 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013215 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013216 "(expected 0x%08x, found 0x%08x)\n", \
13217 current_config->name, \
13218 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013219 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013220 }
13221
Daniel Vetter08a24032013-04-19 11:25:34 +020013222#define PIPE_CONF_CHECK_I(name) \
13223 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013224 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020013225 "(expected %i, found %i)\n", \
13226 current_config->name, \
13227 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013228 ret = false; \
13229 }
13230
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013231#define PIPE_CONF_CHECK_P(name) \
13232 if (current_config->name != pipe_config->name) { \
13233 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13234 "(expected %p, found %p)\n", \
13235 current_config->name, \
13236 pipe_config->name); \
13237 ret = false; \
13238 }
13239
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013240#define PIPE_CONF_CHECK_M_N(name) \
13241 if (!intel_compare_link_m_n(&current_config->name, \
13242 &pipe_config->name,\
13243 adjust)) { \
13244 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13245 "(expected tu %i gmch %i/%i link %i/%i, " \
13246 "found tu %i, gmch %i/%i link %i/%i)\n", \
13247 current_config->name.tu, \
13248 current_config->name.gmch_m, \
13249 current_config->name.gmch_n, \
13250 current_config->name.link_m, \
13251 current_config->name.link_n, \
13252 pipe_config->name.tu, \
13253 pipe_config->name.gmch_m, \
13254 pipe_config->name.gmch_n, \
13255 pipe_config->name.link_m, \
13256 pipe_config->name.link_n); \
13257 ret = false; \
13258 }
13259
Daniel Vetter55c561a2016-03-30 11:34:36 +020013260/* This is required for BDW+ where there is only one set of registers for
13261 * switching between high and low RR.
13262 * This macro can be used whenever a comparison has to be made between one
13263 * hw state and multiple sw state variables.
13264 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013265#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13266 if (!intel_compare_link_m_n(&current_config->name, \
13267 &pipe_config->name, adjust) && \
13268 !intel_compare_link_m_n(&current_config->alt_name, \
13269 &pipe_config->name, adjust)) { \
13270 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13271 "(expected tu %i gmch %i/%i link %i/%i, " \
13272 "or tu %i gmch %i/%i link %i/%i, " \
13273 "found tu %i, gmch %i/%i link %i/%i)\n", \
13274 current_config->name.tu, \
13275 current_config->name.gmch_m, \
13276 current_config->name.gmch_n, \
13277 current_config->name.link_m, \
13278 current_config->name.link_n, \
13279 current_config->alt_name.tu, \
13280 current_config->alt_name.gmch_m, \
13281 current_config->alt_name.gmch_n, \
13282 current_config->alt_name.link_m, \
13283 current_config->alt_name.link_n, \
13284 pipe_config->name.tu, \
13285 pipe_config->name.gmch_m, \
13286 pipe_config->name.gmch_n, \
13287 pipe_config->name.link_m, \
13288 pipe_config->name.link_n); \
13289 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013290 }
13291
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013292#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13293 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013294 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013295 "(expected %i, found %i)\n", \
13296 current_config->name & (mask), \
13297 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013298 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013299 }
13300
Ville Syrjälä5e550652013-09-06 23:29:07 +030013301#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13302 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013303 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013304 "(expected %i, found %i)\n", \
13305 current_config->name, \
13306 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013307 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013308 }
13309
Daniel Vetterbb760062013-06-06 14:55:52 +020013310#define PIPE_CONF_QUIRK(quirk) \
13311 ((current_config->quirks | pipe_config->quirks) & (quirk))
13312
Daniel Vettereccb1402013-05-22 00:50:22 +020013313 PIPE_CONF_CHECK_I(cpu_transcoder);
13314
Daniel Vetter08a24032013-04-19 11:25:34 +020013315 PIPE_CONF_CHECK_I(has_pch_encoder);
13316 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013317 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013318
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013319 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013320 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013321
13322 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013323 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013324
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013325 if (current_config->has_drrs)
13326 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13327 } else
13328 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013329
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013330 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013331
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013332 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13333 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13334 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13335 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13336 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13337 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013338
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013339 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13340 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13341 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13342 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13343 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13344 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013345
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013346 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013347 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013348 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013349 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013350 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013351 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013352
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013353 PIPE_CONF_CHECK_I(has_audio);
13354
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013355 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013356 DRM_MODE_FLAG_INTERLACE);
13357
Daniel Vetterbb760062013-06-06 14:55:52 +020013358 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013359 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013360 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013361 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013362 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013363 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013364 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013365 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013366 DRM_MODE_FLAG_NVSYNC);
13367 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013368
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013369 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013370 /* pfit ratios are autocomputed by the hw on gen4+ */
13371 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013372 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013373 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013374
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013375 if (!adjust) {
13376 PIPE_CONF_CHECK_I(pipe_src_w);
13377 PIPE_CONF_CHECK_I(pipe_src_h);
13378
13379 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13380 if (current_config->pch_pfit.enabled) {
13381 PIPE_CONF_CHECK_X(pch_pfit.pos);
13382 PIPE_CONF_CHECK_X(pch_pfit.size);
13383 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013384
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013385 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13386 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013387
Jesse Barnese59150d2014-01-07 13:30:45 -080013388 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013389 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013390 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013391
Ville Syrjälä282740f2013-09-04 18:30:03 +030013392 PIPE_CONF_CHECK_I(double_wide);
13393
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013394 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013395 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013396 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013397 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13398 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013399 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013400 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013401 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13402 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13403 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013404
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013405 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13406 PIPE_CONF_CHECK_X(dsi_pll.div);
13407
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013408 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013409 PIPE_CONF_CHECK_I(pipe_bpp);
13410
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013411 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013412 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013413
Daniel Vetter66e985c2013-06-05 13:34:20 +020013414#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013415#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013416#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013417#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013418#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013419#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013420#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013421
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013422 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013423}
13424
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013425static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13426 const struct intel_crtc_state *pipe_config)
13427{
13428 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013429 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013430 &pipe_config->fdi_m_n);
13431 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13432
13433 /*
13434 * FDI already provided one idea for the dotclock.
13435 * Yell if the encoder disagrees.
13436 */
13437 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13438 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13439 fdi_dotclock, dotclock);
13440 }
13441}
13442
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013443static void verify_wm_state(struct drm_crtc *crtc,
13444 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013445{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013446 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013447 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013448 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013449 struct skl_ddb_entry *hw_entry, *sw_entry;
13450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13451 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000013452 int plane;
13453
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013454 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013455 return;
13456
13457 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13458 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13459
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013460 /* planes */
13461 for_each_plane(dev_priv, pipe, plane) {
13462 hw_entry = &hw_ddb.plane[pipe][plane];
13463 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013464
13465 if (skl_ddb_entry_equal(hw_entry, sw_entry))
13466 continue;
13467
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013468 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
13469 "(expected (%u,%u), found (%u,%u))\n",
13470 pipe_name(pipe), plane + 1,
13471 sw_entry->start, sw_entry->end,
13472 hw_entry->start, hw_entry->end);
13473 }
13474
Lyude27082492016-08-24 07:48:10 +020013475 /*
13476 * cursor
13477 * If the cursor plane isn't active, we may not have updated it's ddb
13478 * allocation. In that case since the ddb allocation will be updated
13479 * once the plane becomes visible, we can skip this check
13480 */
13481 if (intel_crtc->cursor_addr) {
13482 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13483 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013484
Lyude27082492016-08-24 07:48:10 +020013485 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
13486 DRM_ERROR("mismatch in DDB state pipe %c cursor "
13487 "(expected (%u,%u), found (%u,%u))\n",
13488 pipe_name(pipe),
13489 sw_entry->start, sw_entry->end,
13490 hw_entry->start, hw_entry->end);
13491 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013492 }
13493}
13494
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013495static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013496verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013497{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013498 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013499
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013500 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013501 struct drm_encoder *encoder = connector->encoder;
13502 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013503
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013504 if (state->crtc != crtc)
13505 continue;
13506
Daniel Vetter5a21b662016-05-24 17:13:53 +020013507 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013508
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013509 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013510 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013511 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013512}
13513
13514static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013515verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013516{
13517 struct intel_encoder *encoder;
13518 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013519
Damien Lespiaub2784e12014-08-05 11:29:37 +010013520 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013521 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013522 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013523
13524 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13525 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013526 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013527
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013528 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013529 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013530 continue;
13531 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013532
13533 I915_STATE_WARN(connector->base.state->crtc !=
13534 encoder->base.crtc,
13535 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013536 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013537
Rob Clarke2c719b2014-12-15 13:56:32 -050013538 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013539 "encoder's enabled state mismatch "
13540 "(expected %i, found %i)\n",
13541 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013542
13543 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013544 bool active;
13545
13546 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013547 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013548 "encoder detached but still enabled on pipe %c.\n",
13549 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013550 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013551 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013552}
13553
13554static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013555verify_crtc_state(struct drm_crtc *crtc,
13556 struct drm_crtc_state *old_crtc_state,
13557 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013558{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013559 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013560 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013561 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13563 struct intel_crtc_state *pipe_config, *sw_config;
13564 struct drm_atomic_state *old_state;
13565 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013566
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013567 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013568 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013569 pipe_config = to_intel_crtc_state(old_crtc_state);
13570 memset(pipe_config, 0, sizeof(*pipe_config));
13571 pipe_config->base.crtc = crtc;
13572 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013573
Ville Syrjälä78108b72016-05-27 20:59:19 +030013574 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013575
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013576 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013577
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013578 /* hw state is inconsistent with the pipe quirk */
13579 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13580 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13581 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013582
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013583 I915_STATE_WARN(new_crtc_state->active != active,
13584 "crtc active state doesn't match with hw state "
13585 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013586
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013587 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13588 "transitional active state does not match atomic hw state "
13589 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013590
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013591 for_each_encoder_on_crtc(dev, crtc, encoder) {
13592 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013593
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013594 active = encoder->get_hw_state(encoder, &pipe);
13595 I915_STATE_WARN(active != new_crtc_state->active,
13596 "[ENCODER:%i] active %i with crtc active %i\n",
13597 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013598
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013599 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13600 "Encoder connected to wrong pipe %c\n",
13601 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013602
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013603 if (active) {
13604 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013605 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013606 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013607 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013608
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013609 if (!new_crtc_state->active)
13610 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013611
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013612 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013613
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013614 sw_config = to_intel_crtc_state(crtc->state);
13615 if (!intel_pipe_config_compare(dev, sw_config,
13616 pipe_config, false)) {
13617 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13618 intel_dump_pipe_config(intel_crtc, pipe_config,
13619 "[hw state]");
13620 intel_dump_pipe_config(intel_crtc, sw_config,
13621 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013622 }
13623}
13624
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013625static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013626verify_single_dpll_state(struct drm_i915_private *dev_priv,
13627 struct intel_shared_dpll *pll,
13628 struct drm_crtc *crtc,
13629 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013630{
13631 struct intel_dpll_hw_state dpll_hw_state;
13632 unsigned crtc_mask;
13633 bool active;
13634
13635 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13636
13637 DRM_DEBUG_KMS("%s\n", pll->name);
13638
13639 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13640
13641 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13642 I915_STATE_WARN(!pll->on && pll->active_mask,
13643 "pll in active use but not on in sw tracking\n");
13644 I915_STATE_WARN(pll->on && !pll->active_mask,
13645 "pll is on but not used by any active crtc\n");
13646 I915_STATE_WARN(pll->on != active,
13647 "pll on state mismatch (expected %i, found %i)\n",
13648 pll->on, active);
13649 }
13650
13651 if (!crtc) {
13652 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13653 "more active pll users than references: %x vs %x\n",
13654 pll->active_mask, pll->config.crtc_mask);
13655
13656 return;
13657 }
13658
13659 crtc_mask = 1 << drm_crtc_index(crtc);
13660
13661 if (new_state->active)
13662 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13663 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13664 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13665 else
13666 I915_STATE_WARN(pll->active_mask & crtc_mask,
13667 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13668 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13669
13670 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13671 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13672 crtc_mask, pll->config.crtc_mask);
13673
13674 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13675 &dpll_hw_state,
13676 sizeof(dpll_hw_state)),
13677 "pll hw state mismatch\n");
13678}
13679
13680static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013681verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13682 struct drm_crtc_state *old_crtc_state,
13683 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013684{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013685 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013686 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13687 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13688
13689 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013690 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013691
13692 if (old_state->shared_dpll &&
13693 old_state->shared_dpll != new_state->shared_dpll) {
13694 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13695 struct intel_shared_dpll *pll = old_state->shared_dpll;
13696
13697 I915_STATE_WARN(pll->active_mask & crtc_mask,
13698 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13699 pipe_name(drm_crtc_index(crtc)));
13700 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13701 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13702 pipe_name(drm_crtc_index(crtc)));
13703 }
13704}
13705
13706static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013707intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013708 struct drm_crtc_state *old_state,
13709 struct drm_crtc_state *new_state)
13710{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013711 if (!needs_modeset(new_state) &&
13712 !to_intel_crtc_state(new_state)->update_pipe)
13713 return;
13714
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013715 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013716 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013717 verify_crtc_state(crtc, old_state, new_state);
13718 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013719}
13720
13721static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013722verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013723{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013724 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013725 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013726
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013727 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013728 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013729}
Daniel Vetter53589012013-06-05 13:34:16 +020013730
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013731static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013732intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013733{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013734 verify_encoder_state(dev);
13735 verify_connector_state(dev, NULL);
13736 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013737}
13738
Ville Syrjälä80715b22014-05-15 20:23:23 +030013739static void update_scanline_offset(struct intel_crtc *crtc)
13740{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013741 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013742
13743 /*
13744 * The scanline counter increments at the leading edge of hsync.
13745 *
13746 * On most platforms it starts counting from vtotal-1 on the
13747 * first active line. That means the scanline counter value is
13748 * always one less than what we would expect. Ie. just after
13749 * start of vblank, which also occurs at start of hsync (on the
13750 * last active line), the scanline counter will read vblank_start-1.
13751 *
13752 * On gen2 the scanline counter starts counting from 1 instead
13753 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13754 * to keep the value positive), instead of adding one.
13755 *
13756 * On HSW+ the behaviour of the scanline counter depends on the output
13757 * type. For DP ports it behaves like most other platforms, but on HDMI
13758 * there's an extra 1 line difference. So we need to add two instead of
13759 * one to the value.
13760 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013761 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013762 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013763 int vtotal;
13764
Ville Syrjälä124abe02015-09-08 13:40:45 +030013765 vtotal = adjusted_mode->crtc_vtotal;
13766 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013767 vtotal /= 2;
13768
13769 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013770 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013771 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013772 crtc->scanline_offset = 2;
13773 } else
13774 crtc->scanline_offset = 1;
13775}
13776
Maarten Lankhorstad421372015-06-15 12:33:42 +020013777static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013778{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013779 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013780 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013781 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013782 struct drm_crtc *crtc;
13783 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013784 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013785
13786 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013787 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013788
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013789 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013791 struct intel_shared_dpll *old_dpll =
13792 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013793
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013794 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013795 continue;
13796
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013797 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013798
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013799 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013800 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013801
Maarten Lankhorstad421372015-06-15 12:33:42 +020013802 if (!shared_dpll)
13803 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13804
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013805 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013806 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013807}
13808
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013809/*
13810 * This implements the workaround described in the "notes" section of the mode
13811 * set sequence documentation. When going from no pipes or single pipe to
13812 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13813 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13814 */
13815static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13816{
13817 struct drm_crtc_state *crtc_state;
13818 struct intel_crtc *intel_crtc;
13819 struct drm_crtc *crtc;
13820 struct intel_crtc_state *first_crtc_state = NULL;
13821 struct intel_crtc_state *other_crtc_state = NULL;
13822 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13823 int i;
13824
13825 /* look at all crtc's that are going to be enabled in during modeset */
13826 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13827 intel_crtc = to_intel_crtc(crtc);
13828
13829 if (!crtc_state->active || !needs_modeset(crtc_state))
13830 continue;
13831
13832 if (first_crtc_state) {
13833 other_crtc_state = to_intel_crtc_state(crtc_state);
13834 break;
13835 } else {
13836 first_crtc_state = to_intel_crtc_state(crtc_state);
13837 first_pipe = intel_crtc->pipe;
13838 }
13839 }
13840
13841 /* No workaround needed? */
13842 if (!first_crtc_state)
13843 return 0;
13844
13845 /* w/a possibly needed, check how many crtc's are already enabled. */
13846 for_each_intel_crtc(state->dev, intel_crtc) {
13847 struct intel_crtc_state *pipe_config;
13848
13849 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13850 if (IS_ERR(pipe_config))
13851 return PTR_ERR(pipe_config);
13852
13853 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13854
13855 if (!pipe_config->base.active ||
13856 needs_modeset(&pipe_config->base))
13857 continue;
13858
13859 /* 2 or more enabled crtcs means no need for w/a */
13860 if (enabled_pipe != INVALID_PIPE)
13861 return 0;
13862
13863 enabled_pipe = intel_crtc->pipe;
13864 }
13865
13866 if (enabled_pipe != INVALID_PIPE)
13867 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13868 else if (other_crtc_state)
13869 other_crtc_state->hsw_workaround_pipe = first_pipe;
13870
13871 return 0;
13872}
13873
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013874static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13875{
13876 struct drm_crtc *crtc;
13877 struct drm_crtc_state *crtc_state;
13878 int ret = 0;
13879
13880 /* add all active pipes to the state */
13881 for_each_crtc(state->dev, crtc) {
13882 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13883 if (IS_ERR(crtc_state))
13884 return PTR_ERR(crtc_state);
13885
13886 if (!crtc_state->active || needs_modeset(crtc_state))
13887 continue;
13888
13889 crtc_state->mode_changed = true;
13890
13891 ret = drm_atomic_add_affected_connectors(state, crtc);
13892 if (ret)
13893 break;
13894
13895 ret = drm_atomic_add_affected_planes(state, crtc);
13896 if (ret)
13897 break;
13898 }
13899
13900 return ret;
13901}
13902
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013903static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013904{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013905 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013906 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013907 struct drm_crtc *crtc;
13908 struct drm_crtc_state *crtc_state;
13909 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013910
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013911 if (!check_digital_port_conflicts(state)) {
13912 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13913 return -EINVAL;
13914 }
13915
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013916 intel_state->modeset = true;
13917 intel_state->active_crtcs = dev_priv->active_crtcs;
13918
13919 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13920 if (crtc_state->active)
13921 intel_state->active_crtcs |= 1 << i;
13922 else
13923 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013924
13925 if (crtc_state->active != crtc->state->active)
13926 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013927 }
13928
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013929 /*
13930 * See if the config requires any additional preparation, e.g.
13931 * to adjust global state with pipes off. We need to do this
13932 * here so we can get the modeset_pipe updated config for the new
13933 * mode set on this crtc. For other crtcs we need to use the
13934 * adjusted_mode bits in the crtc directly.
13935 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013936 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030013937 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030013938 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030013939 if (!intel_state->cdclk_pll_vco)
13940 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013941
Clint Taylorc89e39f2016-05-13 23:41:21 +030013942 ret = dev_priv->display.modeset_calc_cdclk(state);
13943 if (ret < 0)
13944 return ret;
13945
13946 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013947 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013948 ret = intel_modeset_all_pipes(state);
13949
13950 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013951 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013952
13953 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13954 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013955 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013956 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013957
Maarten Lankhorstad421372015-06-15 12:33:42 +020013958 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013959
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013960 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013961 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013962
Maarten Lankhorstad421372015-06-15 12:33:42 +020013963 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013964}
13965
Matt Roperaa363132015-09-24 15:53:18 -070013966/*
13967 * Handle calculation of various watermark data at the end of the atomic check
13968 * phase. The code here should be run after the per-crtc and per-plane 'check'
13969 * handlers to ensure that all derived state has been updated.
13970 */
Matt Roper55994c22016-05-12 07:06:08 -070013971static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070013972{
13973 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070013974 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070013975
13976 /* Is there platform-specific watermark information to calculate? */
13977 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070013978 return dev_priv->display.compute_global_watermarks(state);
13979
13980 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070013981}
13982
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013983/**
13984 * intel_atomic_check - validate state object
13985 * @dev: drm device
13986 * @state: state to validate
13987 */
13988static int intel_atomic_check(struct drm_device *dev,
13989 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013990{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013991 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013992 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013993 struct drm_crtc *crtc;
13994 struct drm_crtc_state *crtc_state;
13995 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013996 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013997
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013998 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013999 if (ret)
14000 return ret;
14001
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014002 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014003 struct intel_crtc_state *pipe_config =
14004 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014005
14006 /* Catch I915_MODE_FLAG_INHERITED */
14007 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14008 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014009
Daniel Vetter26495482015-07-15 14:15:52 +020014010 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014011 continue;
14012
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014013 if (!crtc_state->enable) {
14014 any_ms = true;
14015 continue;
14016 }
14017
Daniel Vetter26495482015-07-15 14:15:52 +020014018 /* FIXME: For only active_changed we shouldn't need to do any
14019 * state recomputation at all. */
14020
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014021 ret = drm_atomic_add_affected_connectors(state, crtc);
14022 if (ret)
14023 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014024
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014025 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014026 if (ret) {
14027 intel_dump_pipe_config(to_intel_crtc(crtc),
14028 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014029 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014030 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014031
Jani Nikula73831232015-11-19 10:26:30 +020014032 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014033 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014034 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014035 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014036 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014037 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014038 }
14039
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014040 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014041 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014042
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014043 ret = drm_atomic_add_affected_planes(state, crtc);
14044 if (ret)
14045 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014046
Daniel Vetter26495482015-07-15 14:15:52 +020014047 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14048 needs_modeset(crtc_state) ?
14049 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014050 }
14051
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014052 if (any_ms) {
14053 ret = intel_modeset_checks(state);
14054
14055 if (ret)
14056 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014057 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014058 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014059
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014060 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014061 if (ret)
14062 return ret;
14063
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014064 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014065 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014066}
14067
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014068static int intel_atomic_prepare_commit(struct drm_device *dev,
14069 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020014070 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014071{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014072 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014073 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014074 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014075 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014076 struct drm_crtc *crtc;
14077 int i, ret;
14078
Daniel Vetter5a21b662016-05-24 17:13:53 +020014079 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14080 if (state->legacy_cursor_update)
14081 continue;
14082
14083 ret = intel_crtc_wait_for_pending_flips(crtc);
14084 if (ret)
14085 return ret;
14086
14087 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14088 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014089 }
14090
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014091 ret = mutex_lock_interruptible(&dev->struct_mutex);
14092 if (ret)
14093 return ret;
14094
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014095 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014096 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014097
Dave Airlie21daaee2016-05-05 09:56:30 +100014098 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014099 for_each_plane_in_state(state, plane, plane_state, i) {
14100 struct intel_plane_state *intel_plane_state =
14101 to_intel_plane_state(plane_state);
14102
14103 if (!intel_plane_state->wait_req)
14104 continue;
14105
Chris Wilson776f3232016-08-04 07:52:40 +010014106 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014107 I915_WAIT_INTERRUPTIBLE,
14108 NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014109 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014110 /* Any hang should be swallowed by the wait */
14111 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014112 mutex_lock(&dev->struct_mutex);
14113 drm_atomic_helper_cleanup_planes(dev, state);
14114 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014115 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010014116 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014117 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014118 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014119
14120 return ret;
14121}
14122
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014123u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14124{
14125 struct drm_device *dev = crtc->base.dev;
14126
14127 if (!dev->max_vblank_count)
14128 return drm_accurate_vblank_count(&crtc->base);
14129
14130 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14131}
14132
Daniel Vetter5a21b662016-05-24 17:13:53 +020014133static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14134 struct drm_i915_private *dev_priv,
14135 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014136{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014137 unsigned last_vblank_count[I915_MAX_PIPES];
14138 enum pipe pipe;
14139 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014140
Daniel Vetter5a21b662016-05-24 17:13:53 +020014141 if (!crtc_mask)
14142 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014143
Daniel Vetter5a21b662016-05-24 17:13:53 +020014144 for_each_pipe(dev_priv, pipe) {
14145 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010014146
Daniel Vetter5a21b662016-05-24 17:13:53 +020014147 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014148 continue;
14149
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014150 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014151 if (WARN_ON(ret != 0)) {
14152 crtc_mask &= ~(1 << pipe);
14153 continue;
14154 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014155
Daniel Vetter5a21b662016-05-24 17:13:53 +020014156 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
14157 }
14158
14159 for_each_pipe(dev_priv, pipe) {
14160 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
14161 long lret;
14162
14163 if (!((1 << pipe) & crtc_mask))
14164 continue;
14165
14166 lret = wait_event_timeout(dev->vblank[pipe].queue,
14167 last_vblank_count[pipe] !=
14168 drm_crtc_vblank_count(crtc),
14169 msecs_to_jiffies(50));
14170
14171 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14172
14173 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014174 }
14175}
14176
Daniel Vetter5a21b662016-05-24 17:13:53 +020014177static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014178{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014179 /* fb updated, need to unpin old fb */
14180 if (crtc_state->fb_changed)
14181 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014182
Daniel Vetter5a21b662016-05-24 17:13:53 +020014183 /* wm changes, need vblank before final wm's */
14184 if (crtc_state->update_wm_post)
14185 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014186
Daniel Vetter5a21b662016-05-24 17:13:53 +020014187 /*
14188 * cxsr is re-enabled after vblank.
14189 * This is already handled by crtc_state->update_wm_post,
14190 * but added for clarity.
14191 */
14192 if (crtc_state->disable_cxsr)
14193 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014194
Daniel Vetter5a21b662016-05-24 17:13:53 +020014195 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014196}
14197
Lyude896e5bb2016-08-24 07:48:09 +020014198static void intel_update_crtc(struct drm_crtc *crtc,
14199 struct drm_atomic_state *state,
14200 struct drm_crtc_state *old_crtc_state,
14201 unsigned int *crtc_vblank_mask)
14202{
14203 struct drm_device *dev = crtc->dev;
14204 struct drm_i915_private *dev_priv = to_i915(dev);
14205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14206 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14207 bool modeset = needs_modeset(crtc->state);
14208
14209 if (modeset) {
14210 update_scanline_offset(intel_crtc);
14211 dev_priv->display.crtc_enable(pipe_config, state);
14212 } else {
14213 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14214 }
14215
14216 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14217 intel_fbc_enable(
14218 intel_crtc, pipe_config,
14219 to_intel_plane_state(crtc->primary->state));
14220 }
14221
14222 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14223
14224 if (needs_vblank_wait(pipe_config))
14225 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14226}
14227
14228static void intel_update_crtcs(struct drm_atomic_state *state,
14229 unsigned int *crtc_vblank_mask)
14230{
14231 struct drm_crtc *crtc;
14232 struct drm_crtc_state *old_crtc_state;
14233 int i;
14234
14235 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14236 if (!crtc->state->active)
14237 continue;
14238
14239 intel_update_crtc(crtc, state, old_crtc_state,
14240 crtc_vblank_mask);
14241 }
14242}
14243
Lyude27082492016-08-24 07:48:10 +020014244static void skl_update_crtcs(struct drm_atomic_state *state,
14245 unsigned int *crtc_vblank_mask)
14246{
14247 struct drm_device *dev = state->dev;
14248 struct drm_i915_private *dev_priv = to_i915(dev);
14249 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14250 struct drm_crtc *crtc;
14251 struct drm_crtc_state *old_crtc_state;
14252 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
14253 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
14254 unsigned int updated = 0;
14255 bool progress;
14256 enum pipe pipe;
14257
14258 /*
14259 * Whenever the number of active pipes changes, we need to make sure we
14260 * update the pipes in the right order so that their ddb allocations
14261 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14262 * cause pipe underruns and other bad stuff.
14263 */
14264 do {
14265 int i;
14266 progress = false;
14267
14268 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14269 bool vbl_wait = false;
14270 unsigned int cmask = drm_crtc_mask(crtc);
14271 pipe = to_intel_crtc(crtc)->pipe;
14272
14273 if (updated & cmask || !crtc->state->active)
14274 continue;
14275 if (skl_ddb_allocation_overlaps(state, cur_ddb, new_ddb,
14276 pipe))
14277 continue;
14278
14279 updated |= cmask;
14280
14281 /*
14282 * If this is an already active pipe, it's DDB changed,
14283 * and this isn't the last pipe that needs updating
14284 * then we need to wait for a vblank to pass for the
14285 * new ddb allocation to take effect.
14286 */
14287 if (!skl_ddb_allocation_equals(cur_ddb, new_ddb, pipe) &&
14288 !crtc->state->active_changed &&
14289 intel_state->wm_results.dirty_pipes != updated)
14290 vbl_wait = true;
14291
14292 intel_update_crtc(crtc, state, old_crtc_state,
14293 crtc_vblank_mask);
14294
14295 if (vbl_wait)
14296 intel_wait_for_vblank(dev, pipe);
14297
14298 progress = true;
14299 }
14300 } while (progress);
14301}
14302
Daniel Vetter94f05022016-06-14 18:01:00 +020014303static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014304{
Daniel Vetter94f05022016-06-14 18:01:00 +020014305 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014306 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014307 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014308 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014309 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014310 struct intel_crtc_state *intel_cstate;
Daniel Vetter94f05022016-06-14 18:01:00 +020014311 struct drm_plane *plane;
14312 struct drm_plane_state *plane_state;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014313 bool hw_check = intel_state->modeset;
14314 unsigned long put_domains[I915_MAX_PIPES] = {};
14315 unsigned crtc_vblank_mask = 0;
Daniel Vetter94f05022016-06-14 18:01:00 +020014316 int i, ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020014317
Daniel Vetter94f05022016-06-14 18:01:00 +020014318 for_each_plane_in_state(state, plane, plane_state, i) {
14319 struct intel_plane_state *intel_plane_state =
14320 to_intel_plane_state(plane_state);
Daniel Vetterea0000f2016-06-13 16:13:46 +020014321
Daniel Vetter94f05022016-06-14 18:01:00 +020014322 if (!intel_plane_state->wait_req)
14323 continue;
14324
Chris Wilson776f3232016-08-04 07:52:40 +010014325 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014326 0, NULL, NULL);
Daniel Vetter94f05022016-06-14 18:01:00 +020014327 /* EIO should be eaten, and we can't get interrupted in the
14328 * worker, and blocking commits have waited already. */
14329 WARN_ON(ret);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014330 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030014331
Daniel Vetterea0000f2016-06-13 16:13:46 +020014332 drm_atomic_helper_wait_for_dependencies(state);
14333
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014334 if (intel_state->modeset) {
14335 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14336 sizeof(intel_state->min_pixclk));
14337 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014338 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014339
14340 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014341 }
14342
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014343 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14345
Daniel Vetter5a21b662016-05-24 17:13:53 +020014346 if (needs_modeset(crtc->state) ||
14347 to_intel_crtc_state(crtc->state)->update_pipe) {
14348 hw_check = true;
14349
14350 put_domains[to_intel_crtc(crtc)->pipe] =
14351 modeset_get_crtc_power_domains(crtc,
14352 to_intel_crtc_state(crtc->state));
14353 }
14354
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014355 if (!needs_modeset(crtc->state))
14356 continue;
14357
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014358 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014359
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014360 if (old_crtc_state->active) {
14361 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014362 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014363 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014364 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014365 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014366
14367 /*
14368 * Underruns don't always raise
14369 * interrupts, so check manually.
14370 */
14371 intel_check_cpu_fifo_underruns(dev_priv);
14372 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014373
14374 if (!crtc->state->active)
14375 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014376 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014377 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014378
Daniel Vetterea9d7582012-07-10 10:42:52 +020014379 /* Only after disabling all output pipelines that will be changed can we
14380 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014381 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014382
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014383 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014384 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014385
14386 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014387 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014388 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014389 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014390
Lyude656d1b82016-08-17 15:55:54 -040014391 /*
14392 * SKL workaround: bspec recommends we disable the SAGV when we
14393 * have more then one pipe enabled
14394 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014395 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014396 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014397
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020014398 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014399 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014400
Lyude896e5bb2016-08-24 07:48:09 +020014401 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014402 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014403 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014404
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014405 /* Complete events for now disable pipes here. */
14406 if (modeset && !crtc->state->active && crtc->state->event) {
14407 spin_lock_irq(&dev->event_lock);
14408 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14409 spin_unlock_irq(&dev->event_lock);
14410
14411 crtc->state->event = NULL;
14412 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014413 }
14414
Lyude896e5bb2016-08-24 07:48:09 +020014415 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14416 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14417
Daniel Vetter94f05022016-06-14 18:01:00 +020014418 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14419 * already, but still need the state for the delayed optimization. To
14420 * fix this:
14421 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14422 * - schedule that vblank worker _before_ calling hw_done
14423 * - at the start of commit_tail, cancel it _synchrously
14424 * - switch over to the vblank wait helper in the core after that since
14425 * we don't need out special handling any more.
14426 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014427 if (!state->legacy_cursor_update)
14428 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14429
14430 /*
14431 * Now that the vblank has passed, we can go ahead and program the
14432 * optimal watermarks on platforms that need two-step watermark
14433 * programming.
14434 *
14435 * TODO: Move this (and other cleanup) to an async worker eventually.
14436 */
14437 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14438 intel_cstate = to_intel_crtc_state(crtc->state);
14439
14440 if (dev_priv->display.optimize_watermarks)
14441 dev_priv->display.optimize_watermarks(intel_cstate);
14442 }
14443
14444 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14445 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14446
14447 if (put_domains[i])
14448 modeset_put_power_domains(dev_priv, put_domains[i]);
14449
14450 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
14451 }
14452
Paulo Zanoni56feca92016-09-22 18:00:28 -030014453 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014454 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014455
Daniel Vetter94f05022016-06-14 18:01:00 +020014456 drm_atomic_helper_commit_hw_done(state);
14457
Daniel Vetter5a21b662016-05-24 17:13:53 +020014458 if (intel_state->modeset)
14459 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14460
14461 mutex_lock(&dev->struct_mutex);
14462 drm_atomic_helper_cleanup_planes(dev, state);
14463 mutex_unlock(&dev->struct_mutex);
14464
Daniel Vetterea0000f2016-06-13 16:13:46 +020014465 drm_atomic_helper_commit_cleanup_done(state);
14466
Maarten Lankhorstee165b12015-08-05 12:37:00 +020014467 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014468
Mika Kuoppala75714942015-12-16 09:26:48 +020014469 /* As one of the primary mmio accessors, KMS has a high likelihood
14470 * of triggering bugs in unclaimed access. After we finish
14471 * modesetting, see if an error has been flagged, and if so
14472 * enable debugging for the next modeset - and hope we catch
14473 * the culprit.
14474 *
14475 * XXX note that we assume display power is on at this point.
14476 * This might hold true now but we need to add pm helper to check
14477 * unclaimed only when the hardware is on, as atomic commits
14478 * can happen also when the device is completely off.
14479 */
14480 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014481}
14482
14483static void intel_atomic_commit_work(struct work_struct *work)
14484{
14485 struct drm_atomic_state *state = container_of(work,
14486 struct drm_atomic_state,
14487 commit_work);
14488 intel_atomic_commit_tail(state);
14489}
14490
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014491static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14492{
14493 struct drm_plane_state *old_plane_state;
14494 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014495 int i;
14496
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014497 for_each_plane_in_state(state, plane, old_plane_state, i)
14498 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14499 intel_fb_obj(plane->state->fb),
14500 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014501}
14502
Daniel Vetter94f05022016-06-14 18:01:00 +020014503/**
14504 * intel_atomic_commit - commit validated state object
14505 * @dev: DRM device
14506 * @state: the top-level driver state object
14507 * @nonblock: nonblocking commit
14508 *
14509 * This function commits a top-level state object that has been validated
14510 * with drm_atomic_helper_check().
14511 *
14512 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14513 * nonblocking commits are only safe for pure plane updates. Everything else
14514 * should work though.
14515 *
14516 * RETURNS
14517 * Zero for success or -errno.
14518 */
14519static int intel_atomic_commit(struct drm_device *dev,
14520 struct drm_atomic_state *state,
14521 bool nonblock)
14522{
14523 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014524 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014525 int ret = 0;
14526
14527 if (intel_state->modeset && nonblock) {
14528 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14529 return -EINVAL;
14530 }
14531
14532 ret = drm_atomic_helper_setup_commit(state, nonblock);
14533 if (ret)
14534 return ret;
14535
14536 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
14537
14538 ret = intel_atomic_prepare_commit(dev, state, nonblock);
14539 if (ret) {
14540 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
14541 return ret;
14542 }
14543
14544 drm_atomic_helper_swap_state(state, true);
14545 dev_priv->wm.distrust_bios_wm = false;
14546 dev_priv->wm.skl_results = intel_state->wm_results;
14547 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014548 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014549
14550 if (nonblock)
14551 queue_work(system_unbound_wq, &state->commit_work);
14552 else
14553 intel_atomic_commit_tail(state);
Mika Kuoppala75714942015-12-16 09:26:48 +020014554
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014555 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014556}
14557
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014558void intel_crtc_restore_mode(struct drm_crtc *crtc)
14559{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014560 struct drm_device *dev = crtc->dev;
14561 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014562 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014563 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014564
14565 state = drm_atomic_state_alloc(dev);
14566 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014567 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14568 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014569 return;
14570 }
14571
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014572 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014573
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014574retry:
14575 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14576 ret = PTR_ERR_OR_ZERO(crtc_state);
14577 if (!ret) {
14578 if (!crtc_state->active)
14579 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014580
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014581 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014582 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014583 }
14584
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014585 if (ret == -EDEADLK) {
14586 drm_atomic_state_clear(state);
14587 drm_modeset_backoff(state->acquire_ctx);
14588 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014589 }
14590
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014591 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014592out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014593 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014594}
14595
Bob Paauwea8784872016-07-15 14:59:02 +010014596/*
14597 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14598 * drm_atomic_helper_legacy_gamma_set() directly.
14599 */
14600static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14601 u16 *red, u16 *green, u16 *blue,
14602 uint32_t size)
14603{
14604 struct drm_device *dev = crtc->dev;
14605 struct drm_mode_config *config = &dev->mode_config;
14606 struct drm_crtc_state *state;
14607 int ret;
14608
14609 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14610 if (ret)
14611 return ret;
14612
14613 /*
14614 * Make sure we update the legacy properties so this works when
14615 * atomic is not enabled.
14616 */
14617
14618 state = crtc->state;
14619
14620 drm_object_property_set_value(&crtc->base,
14621 config->degamma_lut_property,
14622 (state->degamma_lut) ?
14623 state->degamma_lut->base.id : 0);
14624
14625 drm_object_property_set_value(&crtc->base,
14626 config->ctm_property,
14627 (state->ctm) ?
14628 state->ctm->base.id : 0);
14629
14630 drm_object_property_set_value(&crtc->base,
14631 config->gamma_lut_property,
14632 (state->gamma_lut) ?
14633 state->gamma_lut->base.id : 0);
14634
14635 return 0;
14636}
14637
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014638static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014639 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014640 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014641 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014642 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014643 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014644 .atomic_duplicate_state = intel_crtc_duplicate_state,
14645 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014646};
14647
Matt Roper6beb8c232014-12-01 15:40:14 -080014648/**
14649 * intel_prepare_plane_fb - Prepare fb for usage on plane
14650 * @plane: drm plane to prepare for
14651 * @fb: framebuffer to prepare for presentation
14652 *
14653 * Prepares a framebuffer for usage on a display plane. Generally this
14654 * involves pinning the underlying object and updating the frontbuffer tracking
14655 * bits. Some older platforms need special physical address handling for
14656 * cursor planes.
14657 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014658 * Must be called with struct_mutex held.
14659 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014660 * Returns 0 on success, negative error code on failure.
14661 */
14662int
14663intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014664 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014665{
14666 struct drm_device *dev = plane->dev;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014667 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014668 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014669 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014670 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc37efb92016-06-17 08:28:47 +010014671 struct reservation_object *resv;
Matt Roper6beb8c232014-12-01 15:40:14 -080014672 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070014673
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014674 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014675 return 0;
14676
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014677 if (old_obj) {
14678 struct drm_crtc_state *crtc_state =
14679 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14680
14681 /* Big Hammer, we also need to ensure that any pending
14682 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14683 * current scanout is retired before unpinning the old
14684 * framebuffer. Note that we rely on userspace rendering
14685 * into the buffer attached to the pipe they are waiting
14686 * on. If not, userspace generates a GPU hang with IPEHR
14687 * point to the MI_WAIT_FOR_EVENT.
14688 *
14689 * This should only fail upon a hung GPU, in which case we
14690 * can safely continue.
14691 */
14692 if (needs_modeset(crtc_state))
14693 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014694 if (ret) {
14695 /* GPU hangs should have been swallowed by the wait */
14696 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014697 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014698 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014699 }
14700
Chris Wilsonc37efb92016-06-17 08:28:47 +010014701 if (!obj)
14702 return 0;
14703
Daniel Vetter5a21b662016-05-24 17:13:53 +020014704 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010014705 resv = i915_gem_object_get_dmabuf_resv(obj);
14706 if (resv) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014707 long lret;
14708
Chris Wilsonc37efb92016-06-17 08:28:47 +010014709 lret = reservation_object_wait_timeout_rcu(resv, false, true,
Daniel Vetter5a21b662016-05-24 17:13:53 +020014710 MAX_SCHEDULE_TIMEOUT);
14711 if (lret == -ERESTARTSYS)
14712 return lret;
14713
14714 WARN(lret < 0, "waiting returns %li\n", lret);
14715 }
14716
Chris Wilsonc37efb92016-06-17 08:28:47 +010014717 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014718 INTEL_INFO(dev)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014719 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014720 ret = i915_gem_object_attach_phys(obj, align);
14721 if (ret)
14722 DRM_DEBUG_KMS("failed to attach phys object\n");
14723 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014724 struct i915_vma *vma;
14725
14726 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
14727 if (IS_ERR(vma))
14728 ret = PTR_ERR(vma);
Matt Roper6beb8c232014-12-01 15:40:14 -080014729 }
14730
Chris Wilsonc37efb92016-06-17 08:28:47 +010014731 if (ret == 0) {
Chris Wilson27c01aa2016-08-04 07:52:30 +010014732 to_intel_plane_state(new_state)->wait_req =
Chris Wilsond72d9082016-08-04 07:52:31 +010014733 i915_gem_active_get(&obj->last_write,
14734 &obj->base.dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014735 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014736
Matt Roper6beb8c232014-12-01 15:40:14 -080014737 return ret;
14738}
14739
Matt Roper38f3ce32014-12-02 07:45:25 -080014740/**
14741 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14742 * @plane: drm plane to clean up for
14743 * @fb: old framebuffer that was on plane
14744 *
14745 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014746 *
14747 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014748 */
14749void
14750intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014751 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014752{
14753 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014754 struct intel_plane_state *old_intel_state;
Keith Packard84978252016-07-31 00:54:51 -070014755 struct intel_plane_state *intel_state = to_intel_plane_state(plane->state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014756 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14757 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014758
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014759 old_intel_state = to_intel_plane_state(old_state);
14760
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014761 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014762 return;
14763
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014764 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14765 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014766 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014767
Keith Packard84978252016-07-31 00:54:51 -070014768 i915_gem_request_assign(&intel_state->wait_req, NULL);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014769 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014770}
14771
Chandra Konduru6156a452015-04-27 13:48:39 -070014772int
14773skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14774{
14775 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014776 int crtc_clock, cdclk;
14777
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014778 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014779 return DRM_PLANE_HELPER_NO_SCALING;
14780
Chandra Konduru6156a452015-04-27 13:48:39 -070014781 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014782 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014783
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014784 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014785 return DRM_PLANE_HELPER_NO_SCALING;
14786
14787 /*
14788 * skl max scale is lower of:
14789 * close to 3 but not 3, -1 is for that purpose
14790 * or
14791 * cdclk/crtc_clock
14792 */
14793 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14794
14795 return max_scale;
14796}
14797
Matt Roper465c1202014-05-29 08:06:54 -070014798static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014799intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014800 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014801 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014802{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014803 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014804 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014805 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014806 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14807 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014808 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014809
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014810 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014811 /* use scaler when colorkey is not required */
14812 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14813 min_scale = 1;
14814 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14815 }
Sonika Jindald8106362015-04-10 14:37:28 +053014816 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014817 }
Sonika Jindald8106362015-04-10 14:37:28 +053014818
Daniel Vettercc926382016-08-15 10:41:47 +020014819 ret = drm_plane_helper_check_state(&state->base,
14820 &state->clip,
14821 min_scale, max_scale,
14822 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014823 if (ret)
14824 return ret;
14825
Daniel Vettercc926382016-08-15 10:41:47 +020014826 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014827 return 0;
14828
14829 if (INTEL_GEN(dev_priv) >= 9) {
14830 ret = skl_check_plane_surface(state);
14831 if (ret)
14832 return ret;
14833 }
14834
14835 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014836}
14837
Daniel Vetter5a21b662016-05-24 17:13:53 +020014838static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14839 struct drm_crtc_state *old_crtc_state)
14840{
14841 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014842 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14844 struct intel_crtc_state *old_intel_state =
14845 to_intel_crtc_state(old_crtc_state);
14846 bool modeset = needs_modeset(crtc->state);
Lyude62e0fb82016-08-22 12:50:08 -040014847 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014848
14849 /* Perform vblank evasion around commit operation */
14850 intel_pipe_update_start(intel_crtc);
14851
14852 if (modeset)
14853 return;
14854
14855 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14856 intel_color_set_csc(crtc->state);
14857 intel_color_load_luts(crtc->state);
14858 }
14859
14860 if (to_intel_crtc_state(crtc->state)->update_pipe)
14861 intel_update_pipe_config(intel_crtc, old_intel_state);
Lyude62e0fb82016-08-22 12:50:08 -040014862 else if (INTEL_GEN(dev_priv) >= 9) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014863 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014864
14865 I915_WRITE(PIPE_WM_LINETIME(pipe),
14866 dev_priv->wm.skl_hw.wm_linetime[pipe]);
14867 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014868}
14869
14870static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14871 struct drm_crtc_state *old_crtc_state)
14872{
14873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14874
14875 intel_pipe_update_end(intel_crtc, NULL);
14876}
14877
Matt Ropercf4c7c12014-12-04 10:27:42 -080014878/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014879 * intel_plane_destroy - destroy a plane
14880 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014881 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014882 * Common destruction function for all types of planes (primary, cursor,
14883 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014884 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014885void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014886{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014887 if (!plane)
14888 return;
14889
Matt Roper465c1202014-05-29 08:06:54 -070014890 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014891 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014892}
14893
Matt Roper65a3fea2015-01-21 16:35:42 -080014894const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014895 .update_plane = drm_atomic_helper_update_plane,
14896 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014897 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014898 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014899 .atomic_get_property = intel_plane_atomic_get_property,
14900 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014901 .atomic_duplicate_state = intel_plane_duplicate_state,
14902 .atomic_destroy_state = intel_plane_destroy_state,
14903
Matt Roper465c1202014-05-29 08:06:54 -070014904};
14905
14906static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14907 int pipe)
14908{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014909 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014910 struct intel_plane *primary = NULL;
14911 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014912 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014913 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014914 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014915
14916 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014917 if (!primary)
14918 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014919
Matt Roper8e7d6882015-01-21 16:35:41 -080014920 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014921 if (!state)
14922 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014923 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014924
Matt Roper465c1202014-05-29 08:06:54 -070014925 primary->can_scale = false;
14926 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014927 if (INTEL_INFO(dev)->gen >= 9) {
14928 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014929 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014930 }
Matt Roper465c1202014-05-29 08:06:54 -070014931 primary->pipe = pipe;
14932 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014933 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014934 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014935 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14936 primary->plane = !pipe;
14937
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014938 if (INTEL_INFO(dev)->gen >= 9) {
14939 intel_primary_formats = skl_primary_formats;
14940 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014941
14942 primary->update_plane = skylake_update_primary_plane;
14943 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014944 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014945 intel_primary_formats = i965_primary_formats;
14946 num_formats = ARRAY_SIZE(i965_primary_formats);
14947
14948 primary->update_plane = ironlake_update_primary_plane;
14949 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014950 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014951 intel_primary_formats = i965_primary_formats;
14952 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014953
14954 primary->update_plane = i9xx_update_primary_plane;
14955 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014956 } else {
14957 intel_primary_formats = i8xx_primary_formats;
14958 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014959
14960 primary->update_plane = i9xx_update_primary_plane;
14961 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014962 }
14963
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014964 if (INTEL_INFO(dev)->gen >= 9)
14965 ret = drm_universal_plane_init(dev, &primary->base, 0,
14966 &intel_plane_funcs,
14967 intel_primary_formats, num_formats,
14968 DRM_PLANE_TYPE_PRIMARY,
14969 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014970 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014971 ret = drm_universal_plane_init(dev, &primary->base, 0,
14972 &intel_plane_funcs,
14973 intel_primary_formats, num_formats,
14974 DRM_PLANE_TYPE_PRIMARY,
14975 "primary %c", pipe_name(pipe));
14976 else
14977 ret = drm_universal_plane_init(dev, &primary->base, 0,
14978 &intel_plane_funcs,
14979 intel_primary_formats, num_formats,
14980 DRM_PLANE_TYPE_PRIMARY,
14981 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014982 if (ret)
14983 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014984
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014985 if (INTEL_INFO(dev)->gen >= 4)
14986 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014987
Matt Roperea2c67b2014-12-23 10:41:52 -080014988 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14989
Matt Roper465c1202014-05-29 08:06:54 -070014990 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014991
14992fail:
14993 kfree(state);
14994 kfree(primary);
14995
14996 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014997}
14998
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014999void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
15000{
15001 if (!dev->mode_config.rotation_property) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030015002 unsigned long flags = DRM_ROTATE_0 |
15003 DRM_ROTATE_180;
Sonika Jindal3b7a5112015-04-10 14:37:29 +053015004
15005 if (INTEL_INFO(dev)->gen >= 9)
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030015006 flags |= DRM_ROTATE_90 | DRM_ROTATE_270;
Sonika Jindal3b7a5112015-04-10 14:37:29 +053015007
15008 dev->mode_config.rotation_property =
15009 drm_mode_create_rotation_property(dev, flags);
15010 }
15011 if (dev->mode_config.rotation_property)
15012 drm_object_attach_property(&plane->base.base,
15013 dev->mode_config.rotation_property,
15014 plane->base.state->rotation);
15015}
15016
Matt Roper3d7d6512014-06-10 08:28:13 -070015017static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015018intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015019 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015020 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015021{
Matt Roper2b875c22014-12-01 15:40:13 -080015022 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015023 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015024 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015025 unsigned stride;
15026 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015027
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015028 ret = drm_plane_helper_check_state(&state->base,
15029 &state->clip,
15030 DRM_PLANE_HELPER_NO_SCALING,
15031 DRM_PLANE_HELPER_NO_SCALING,
15032 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015033 if (ret)
15034 return ret;
15035
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015036 /* if we want to turn off the cursor ignore width and height */
15037 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015038 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015039
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015040 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015041 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15042 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015043 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15044 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015045 return -EINVAL;
15046 }
15047
Matt Roperea2c67b2014-12-23 10:41:52 -080015048 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15049 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015050 DRM_DEBUG_KMS("buffer is too small\n");
15051 return -ENOMEM;
15052 }
15053
Ville Syrjälä3a656b52015-03-09 21:08:37 +020015054 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015055 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015056 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015057 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015058
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015059 /*
15060 * There's something wrong with the cursor on CHV pipe C.
15061 * If it straddles the left edge of the screen then
15062 * moving it away from the edge or disabling it often
15063 * results in a pipe underrun, and often that can lead to
15064 * dead pipe (constant underrun reported, and it scans
15065 * out just a solid color). To recover from that, the
15066 * display power well must be turned off and on again.
15067 * Refuse the put the cursor into that compromised position.
15068 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015069 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015070 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015071 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15072 return -EINVAL;
15073 }
15074
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015075 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015076}
15077
Matt Roperf4a2cf22014-12-01 15:40:12 -080015078static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015079intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015080 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015081{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15083
15084 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015085 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015086}
15087
15088static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015089intel_update_cursor_plane(struct drm_plane *plane,
15090 const struct intel_crtc_state *crtc_state,
15091 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015092{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015093 struct drm_crtc *crtc = crtc_state->base.crtc;
15094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080015095 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080015096 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015097 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015098
Matt Roperf4a2cf22014-12-01 15:40:12 -080015099 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015100 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080015101 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015102 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015103 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015104 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015105
Gustavo Padovana912f122014-12-01 15:40:10 -080015106 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015107 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015108}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015109
Matt Roper3d7d6512014-06-10 08:28:13 -070015110static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
15111 int pipe)
15112{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015113 struct intel_plane *cursor = NULL;
15114 struct intel_plane_state *state = NULL;
15115 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015116
15117 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015118 if (!cursor)
15119 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070015120
Matt Roper8e7d6882015-01-21 16:35:41 -080015121 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015122 if (!state)
15123 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080015124 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015125
Matt Roper3d7d6512014-06-10 08:28:13 -070015126 cursor->can_scale = false;
15127 cursor->max_downscale = 1;
15128 cursor->pipe = pipe;
15129 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015130 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015131 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015132 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015133 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015134
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015135 ret = drm_universal_plane_init(dev, &cursor->base, 0,
15136 &intel_plane_funcs,
15137 intel_cursor_formats,
15138 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015139 DRM_PLANE_TYPE_CURSOR,
15140 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015141 if (ret)
15142 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015143
15144 if (INTEL_INFO(dev)->gen >= 4) {
15145 if (!dev->mode_config.rotation_property)
15146 dev->mode_config.rotation_property =
15147 drm_mode_create_rotation_property(dev,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030015148 DRM_ROTATE_0 |
15149 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015150 if (dev->mode_config.rotation_property)
15151 drm_object_attach_property(&cursor->base.base,
15152 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080015153 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015154 }
15155
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015156 if (INTEL_INFO(dev)->gen >=9)
15157 state->scaler_id = -1;
15158
Matt Roperea2c67b2014-12-23 10:41:52 -080015159 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15160
Matt Roper3d7d6512014-06-10 08:28:13 -070015161 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015162
15163fail:
15164 kfree(state);
15165 kfree(cursor);
15166
15167 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015168}
15169
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015170static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
15171 struct intel_crtc_state *crtc_state)
15172{
15173 int i;
15174 struct intel_scaler *intel_scaler;
15175 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
15176
15177 for (i = 0; i < intel_crtc->num_scalers; i++) {
15178 intel_scaler = &scaler_state->scalers[i];
15179 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015180 intel_scaler->mode = PS_SCALER_MODE_DYN;
15181 }
15182
15183 scaler_state->scaler_id = -1;
15184}
15185
Hannes Ederb358d0a2008-12-18 21:18:47 +010015186static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015187{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015188 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015189 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015190 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015191 struct drm_plane *primary = NULL;
15192 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015193 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015194
Daniel Vetter955382f2013-09-19 14:05:45 +020015195 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080015196 if (intel_crtc == NULL)
15197 return;
15198
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015199 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
15200 if (!crtc_state)
15201 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015202 intel_crtc->config = crtc_state;
15203 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015204 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015205
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015206 /* initialize shared scalers */
15207 if (INTEL_INFO(dev)->gen >= 9) {
15208 if (pipe == PIPE_C)
15209 intel_crtc->num_scalers = 1;
15210 else
15211 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15212
15213 skl_init_scalers(dev, intel_crtc, crtc_state);
15214 }
15215
Matt Roper465c1202014-05-29 08:06:54 -070015216 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015217 if (!primary)
15218 goto fail;
15219
15220 cursor = intel_cursor_plane_create(dev, pipe);
15221 if (!cursor)
15222 goto fail;
15223
Matt Roper465c1202014-05-29 08:06:54 -070015224 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015225 cursor, &intel_crtc_funcs,
15226 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015227 if (ret)
15228 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015229
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015230 /*
15231 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020015232 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015233 */
Jesse Barnes80824002009-09-10 15:28:06 -070015234 intel_crtc->pipe = pipe;
15235 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010015236 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080015237 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010015238 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070015239 }
15240
Chris Wilson4b0e3332014-05-30 16:35:26 +030015241 intel_crtc->cursor_base = ~0;
15242 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015243 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015244
Ville Syrjälä852eb002015-06-24 22:00:07 +030015245 intel_crtc->wm.cxsr_allowed = true;
15246
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015247 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15248 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
15249 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
15250 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
15251
Jesse Barnes79e53942008-11-07 14:24:08 -080015252 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015253
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015254 intel_color_init(&intel_crtc->base);
15255
Daniel Vetter87b6b102014-05-15 15:33:46 +020015256 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015257 return;
15258
15259fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030015260 intel_plane_destroy(primary);
15261 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015262 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015263 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080015264}
15265
Jesse Barnes752aa882013-10-31 18:55:49 +020015266enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15267{
15268 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015269 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015270
Rob Clark51fd3712013-11-19 12:10:12 -050015271 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015272
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015273 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015274 return INVALID_PIPE;
15275
15276 return to_intel_crtc(encoder->crtc)->pipe;
15277}
15278
Carl Worth08d7b3d2009-04-29 14:43:54 -070015279int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015280 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015281{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015282 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015283 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015284 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015285
Rob Clark7707e652014-07-17 23:30:04 -040015286 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015287 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015288 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015289
Rob Clark7707e652014-07-17 23:30:04 -040015290 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015291 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015292
Daniel Vetterc05422d2009-08-11 16:05:30 +020015293 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015294}
15295
Daniel Vetter66a92782012-07-12 20:08:18 +020015296static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015297{
Daniel Vetter66a92782012-07-12 20:08:18 +020015298 struct drm_device *dev = encoder->base.dev;
15299 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015300 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015301 int entry = 0;
15302
Damien Lespiaub2784e12014-08-05 11:29:37 +010015303 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015304 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015305 index_mask |= (1 << entry);
15306
Jesse Barnes79e53942008-11-07 14:24:08 -080015307 entry++;
15308 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015309
Jesse Barnes79e53942008-11-07 14:24:08 -080015310 return index_mask;
15311}
15312
Chris Wilson4d302442010-12-14 19:21:29 +000015313static bool has_edp_a(struct drm_device *dev)
15314{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015315 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4d302442010-12-14 19:21:29 +000015316
15317 if (!IS_MOBILE(dev))
15318 return false;
15319
15320 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15321 return false;
15322
Damien Lespiaue3589902014-02-07 19:12:50 +000015323 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015324 return false;
15325
15326 return true;
15327}
15328
Jesse Barnes84b4e042014-06-25 08:24:29 -070015329static bool intel_crt_present(struct drm_device *dev)
15330{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015331 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes84b4e042014-06-25 08:24:29 -070015332
Damien Lespiau884497e2013-12-03 13:56:23 +000015333 if (INTEL_INFO(dev)->gen >= 9)
15334 return false;
15335
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015336 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015337 return false;
15338
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015339 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015340 return false;
15341
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015342 if (HAS_PCH_LPT_H(dev_priv) &&
15343 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015344 return false;
15345
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015346 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015347 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015348 return false;
15349
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015350 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015351 return false;
15352
15353 return true;
15354}
15355
Imre Deak8090ba82016-08-10 14:07:33 +030015356void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15357{
15358 int pps_num;
15359 int pps_idx;
15360
15361 if (HAS_DDI(dev_priv))
15362 return;
15363 /*
15364 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15365 * everywhere where registers can be write protected.
15366 */
15367 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15368 pps_num = 2;
15369 else
15370 pps_num = 1;
15371
15372 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15373 u32 val = I915_READ(PP_CONTROL(pps_idx));
15374
15375 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15376 I915_WRITE(PP_CONTROL(pps_idx), val);
15377 }
15378}
15379
Imre Deak44cb7342016-08-10 14:07:29 +030015380static void intel_pps_init(struct drm_i915_private *dev_priv)
15381{
15382 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15383 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15384 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15385 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15386 else
15387 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015388
15389 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015390}
15391
Jesse Barnes79e53942008-11-07 14:24:08 -080015392static void intel_setup_outputs(struct drm_device *dev)
15393{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015394 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4ef69c72010-09-09 15:14:28 +010015395 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015396 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015397
Imre Deak44cb7342016-08-10 14:07:29 +030015398 intel_pps_init(dev_priv);
15399
Imre Deak97a824e12016-06-21 11:51:47 +030015400 /*
15401 * intel_edp_init_connector() depends on this completing first, to
15402 * prevent the registeration of both eDP and LVDS and the incorrect
15403 * sharing of the PPS.
15404 */
Daniel Vetterc9093352013-06-06 22:22:47 +020015405 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015406
Jesse Barnes84b4e042014-06-25 08:24:29 -070015407 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020015408 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015409
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +010015410 if (IS_BROXTON(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015411 /*
15412 * FIXME: Broxton doesn't support port detection via the
15413 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15414 * detect the ports.
15415 */
15416 intel_ddi_init(dev, PORT_A);
15417 intel_ddi_init(dev, PORT_B);
15418 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015419
15420 intel_dsi_init(dev);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015421 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015422 int found;
15423
Jesse Barnesde31fac2015-03-06 15:53:32 -080015424 /*
15425 * Haswell uses DDI functions to detect digital outputs.
15426 * On SKL pre-D0 the strap isn't connected, so we assume
15427 * it's there.
15428 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015429 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015430 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015431 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015432 intel_ddi_init(dev, PORT_A);
15433
15434 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15435 * register */
15436 found = I915_READ(SFUSE_STRAP);
15437
15438 if (found & SFUSE_STRAP_DDIB_DETECTED)
15439 intel_ddi_init(dev, PORT_B);
15440 if (found & SFUSE_STRAP_DDIC_DETECTED)
15441 intel_ddi_init(dev, PORT_C);
15442 if (found & SFUSE_STRAP_DDID_DETECTED)
15443 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015444 /*
15445 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15446 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015447 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015448 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15449 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15450 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15451 intel_ddi_init(dev, PORT_E);
15452
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015453 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015454 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020015455 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015456
15457 if (has_edp_a(dev))
15458 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015459
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015460 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015461 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015462 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015463 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015464 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015465 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015466 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015467 }
15468
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015469 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015470 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015471
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015472 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015473 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015474
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015475 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015476 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015477
Daniel Vetter270b3042012-10-27 15:52:05 +020015478 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015479 intel_dp_init(dev, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015480 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015481 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015482
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015483 /*
15484 * The DP_DETECTED bit is the latched state of the DDC
15485 * SDA pin at boot. However since eDP doesn't require DDC
15486 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15487 * eDP ports may have been muxed to an alternate function.
15488 * Thus we can't rely on the DP_DETECTED bit alone to detect
15489 * eDP ports. Consult the VBT as well as DP_DETECTED to
15490 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015491 *
15492 * Sadly the straps seem to be missing sometimes even for HDMI
15493 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15494 * and VBT for the presence of the port. Additionally we can't
15495 * trust the port type the VBT declares as we've seen at least
15496 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015497 */
Chris Wilson457c52d2016-06-01 08:27:50 +010015498 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015499 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15500 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015501 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015502 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015503 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015504
Chris Wilson457c52d2016-06-01 08:27:50 +010015505 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015506 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15507 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015508 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015509 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015510 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015511
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015512 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015513 /*
15514 * eDP not supported on port D,
15515 * so no need to worry about it
15516 */
15517 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15518 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015519 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015520 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15521 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015522 }
15523
Jani Nikula3cfca972013-08-27 15:12:26 +030015524 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020015525 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015526 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015527
Paulo Zanonie2debe92013-02-18 19:00:27 -030015528 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015529 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015530 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015531 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015532 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015533 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015534 }
Ma Ling27185ae2009-08-24 13:50:23 +080015535
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015536 if (!found && IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015537 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015538 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015539
15540 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015541
Paulo Zanonie2debe92013-02-18 19:00:27 -030015542 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015543 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015544 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015545 }
Ma Ling27185ae2009-08-24 13:50:23 +080015546
Paulo Zanonie2debe92013-02-18 19:00:27 -030015547 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015548
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015549 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015550 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015551 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015552 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015553 if (IS_G4X(dev_priv))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015554 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015555 }
Ma Ling27185ae2009-08-24 13:50:23 +080015556
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015557 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015558 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070015559 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015560 intel_dvo_init(dev);
15561
Zhenyu Wang103a1962009-11-27 11:44:36 +080015562 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015563 intel_tv_init(dev);
15564
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080015565 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015566
Damien Lespiaub2784e12014-08-05 11:29:37 +010015567 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015568 encoder->base.possible_crtcs = encoder->crtc_mask;
15569 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015570 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015571 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015572
Paulo Zanonidde86e22012-12-01 12:04:25 -020015573 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020015574
15575 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015576}
15577
15578static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15579{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015580 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015581 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015582
Daniel Vetteref2d6332014-02-10 18:00:38 +010015583 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015584 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015585 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015586 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015587 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015588 kfree(intel_fb);
15589}
15590
15591static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015592 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015593 unsigned int *handle)
15594{
15595 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015596 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015597
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015598 if (obj->userptr.mm) {
15599 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15600 return -EINVAL;
15601 }
15602
Chris Wilson05394f32010-11-08 19:18:58 +000015603 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015604}
15605
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015606static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15607 struct drm_file *file,
15608 unsigned flags, unsigned color,
15609 struct drm_clip_rect *clips,
15610 unsigned num_clips)
15611{
15612 struct drm_device *dev = fb->dev;
15613 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15614 struct drm_i915_gem_object *obj = intel_fb->obj;
15615
15616 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015617 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015618 mutex_unlock(&dev->struct_mutex);
15619
15620 return 0;
15621}
15622
Jesse Barnes79e53942008-11-07 14:24:08 -080015623static const struct drm_framebuffer_funcs intel_fb_funcs = {
15624 .destroy = intel_user_framebuffer_destroy,
15625 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015626 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015627};
15628
Damien Lespiaub3218032015-02-27 11:15:18 +000015629static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015630u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15631 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015632{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015633 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015634
15635 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015636 int cpp = drm_format_plane_cpp(pixel_format, 0);
15637
Damien Lespiaub3218032015-02-27 11:15:18 +000015638 /* "The stride in bytes must not exceed the of the size of 8K
15639 * pixels and 32K bytes."
15640 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015641 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015642 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15643 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015644 return 32*1024;
15645 } else if (gen >= 4) {
15646 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15647 return 16*1024;
15648 else
15649 return 32*1024;
15650 } else if (gen >= 3) {
15651 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15652 return 8*1024;
15653 else
15654 return 16*1024;
15655 } else {
15656 /* XXX DSPC is limited to 4k tiled */
15657 return 8*1024;
15658 }
15659}
15660
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015661static int intel_framebuffer_init(struct drm_device *dev,
15662 struct intel_framebuffer *intel_fb,
15663 struct drm_mode_fb_cmd2 *mode_cmd,
15664 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015665{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015666 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015667 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015668 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015669 u32 pitch_limit, stride_alignment;
Eric Engestromd3828142016-08-15 16:29:55 +010015670 char *format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015671
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015672 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15673
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015674 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015675 /*
15676 * If there's a fence, enforce that
15677 * the fb modifier and tiling mode match.
15678 */
15679 if (tiling != I915_TILING_NONE &&
15680 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015681 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15682 return -EINVAL;
15683 }
15684 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015685 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015686 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015687 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015688 DRM_DEBUG("No Y tiling for legacy addfb\n");
15689 return -EINVAL;
15690 }
15691 }
15692
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015693 /* Passed in modifier sanity checking. */
15694 switch (mode_cmd->modifier[0]) {
15695 case I915_FORMAT_MOD_Y_TILED:
15696 case I915_FORMAT_MOD_Yf_TILED:
15697 if (INTEL_INFO(dev)->gen < 9) {
15698 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15699 mode_cmd->modifier[0]);
15700 return -EINVAL;
15701 }
15702 case DRM_FORMAT_MOD_NONE:
15703 case I915_FORMAT_MOD_X_TILED:
15704 break;
15705 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015706 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15707 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015708 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015709 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015710
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015711 /*
15712 * gen2/3 display engine uses the fence if present,
15713 * so the tiling mode must match the fb modifier exactly.
15714 */
15715 if (INTEL_INFO(dev_priv)->gen < 4 &&
15716 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15717 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15718 return -EINVAL;
15719 }
15720
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015721 stride_alignment = intel_fb_stride_alignment(dev_priv,
15722 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015723 mode_cmd->pixel_format);
15724 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15725 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15726 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015727 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015728 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015729
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015730 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015731 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015732 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015733 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15734 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015735 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015736 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015737 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015738 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015739
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015740 /*
15741 * If there's a fence, enforce that
15742 * the fb pitch and fence stride match.
15743 */
15744 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015745 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015746 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015747 mode_cmd->pitches[0],
15748 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015749 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015750 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015751
Ville Syrjälä57779d02012-10-31 17:50:14 +020015752 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015753 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015754 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015755 case DRM_FORMAT_RGB565:
15756 case DRM_FORMAT_XRGB8888:
15757 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015758 break;
15759 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015760 if (INTEL_INFO(dev)->gen > 3) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015761 format_name = drm_get_format_name(mode_cmd->pixel_format);
15762 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15763 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015764 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015765 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015766 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015767 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015768 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Wayne Boyer666a4532015-12-09 12:29:35 -080015769 INTEL_INFO(dev)->gen < 9) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015770 format_name = drm_get_format_name(mode_cmd->pixel_format);
15771 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15772 kfree(format_name);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015773 return -EINVAL;
15774 }
15775 break;
15776 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015777 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015778 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015779 if (INTEL_INFO(dev)->gen < 4) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015780 format_name = drm_get_format_name(mode_cmd->pixel_format);
15781 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15782 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015783 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015784 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015785 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015786 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015787 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015788 format_name = drm_get_format_name(mode_cmd->pixel_format);
15789 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15790 kfree(format_name);
Damien Lespiau75312082015-05-15 19:06:01 +010015791 return -EINVAL;
15792 }
15793 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015794 case DRM_FORMAT_YUYV:
15795 case DRM_FORMAT_UYVY:
15796 case DRM_FORMAT_YVYU:
15797 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015798 if (INTEL_INFO(dev)->gen < 5) {
Eric Engestrom90844f02016-08-15 01:02:38 +010015799 format_name = drm_get_format_name(mode_cmd->pixel_format);
15800 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15801 kfree(format_name);
Ville Syrjälä57779d02012-10-31 17:50:14 +020015802 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015803 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015804 break;
15805 default:
Eric Engestrom90844f02016-08-15 01:02:38 +010015806 format_name = drm_get_format_name(mode_cmd->pixel_format);
15807 DRM_DEBUG("unsupported pixel format: %s\n", format_name);
15808 kfree(format_name);
Chris Wilson57cd6502010-08-08 12:34:44 +010015809 return -EINVAL;
15810 }
15811
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015812 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15813 if (mode_cmd->offsets[0] != 0)
15814 return -EINVAL;
15815
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015816 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15817 intel_fb->obj = obj;
15818
Ville Syrjälä6687c902015-09-15 13:16:41 +030015819 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15820 if (ret)
15821 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015822
Jesse Barnes79e53942008-11-07 14:24:08 -080015823 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15824 if (ret) {
15825 DRM_ERROR("framebuffer init failed %d\n", ret);
15826 return ret;
15827 }
15828
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015829 intel_fb->obj->framebuffer_references++;
15830
Jesse Barnes79e53942008-11-07 14:24:08 -080015831 return 0;
15832}
15833
Jesse Barnes79e53942008-11-07 14:24:08 -080015834static struct drm_framebuffer *
15835intel_user_framebuffer_create(struct drm_device *dev,
15836 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020015837 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015838{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015839 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015840 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015841 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015842
Chris Wilson03ac0642016-07-20 13:31:51 +010015843 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15844 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015845 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015846
Daniel Vetter92907cb2015-11-23 09:04:05 +010015847 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015848 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010015849 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015850
15851 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015852}
15853
Jesse Barnes79e53942008-11-07 14:24:08 -080015854static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015855 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015856 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015857 .atomic_check = intel_atomic_check,
15858 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015859 .atomic_state_alloc = intel_atomic_state_alloc,
15860 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015861};
15862
Imre Deak88212942016-03-16 13:38:53 +020015863/**
15864 * intel_init_display_hooks - initialize the display modesetting hooks
15865 * @dev_priv: device private
15866 */
15867void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015868{
Imre Deak88212942016-03-16 13:38:53 +020015869 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015870 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015871 dev_priv->display.get_initial_plane_config =
15872 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015873 dev_priv->display.crtc_compute_clock =
15874 haswell_crtc_compute_clock;
15875 dev_priv->display.crtc_enable = haswell_crtc_enable;
15876 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015877 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015878 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015879 dev_priv->display.get_initial_plane_config =
15880 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015881 dev_priv->display.crtc_compute_clock =
15882 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015883 dev_priv->display.crtc_enable = haswell_crtc_enable;
15884 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015885 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015886 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015887 dev_priv->display.get_initial_plane_config =
15888 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015889 dev_priv->display.crtc_compute_clock =
15890 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015891 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15892 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015893 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015894 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015895 dev_priv->display.get_initial_plane_config =
15896 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015897 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15898 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15899 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15900 } else if (IS_VALLEYVIEW(dev_priv)) {
15901 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15902 dev_priv->display.get_initial_plane_config =
15903 i9xx_get_initial_plane_config;
15904 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015905 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15906 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015907 } else if (IS_G4X(dev_priv)) {
15908 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15909 dev_priv->display.get_initial_plane_config =
15910 i9xx_get_initial_plane_config;
15911 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15912 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15913 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015914 } else if (IS_PINEVIEW(dev_priv)) {
15915 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15916 dev_priv->display.get_initial_plane_config =
15917 i9xx_get_initial_plane_config;
15918 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15919 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15920 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015921 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015922 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015923 dev_priv->display.get_initial_plane_config =
15924 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015925 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015926 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15927 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015928 } else {
15929 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15930 dev_priv->display.get_initial_plane_config =
15931 i9xx_get_initial_plane_config;
15932 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15933 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15934 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015935 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015936
Jesse Barnese70236a2009-09-21 10:42:27 -070015937 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020015938 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015939 dev_priv->display.get_display_clock_speed =
15940 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015941 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015942 dev_priv->display.get_display_clock_speed =
15943 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015944 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015945 dev_priv->display.get_display_clock_speed =
15946 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015947 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015948 dev_priv->display.get_display_clock_speed =
15949 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015950 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015951 dev_priv->display.get_display_clock_speed =
15952 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015953 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015954 dev_priv->display.get_display_clock_speed =
15955 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015956 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15957 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015958 dev_priv->display.get_display_clock_speed =
15959 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015960 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015961 dev_priv->display.get_display_clock_speed =
15962 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015963 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015964 dev_priv->display.get_display_clock_speed =
15965 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015966 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015967 dev_priv->display.get_display_clock_speed =
15968 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015969 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015970 dev_priv->display.get_display_clock_speed =
15971 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015972 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015973 dev_priv->display.get_display_clock_speed =
15974 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015975 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015976 dev_priv->display.get_display_clock_speed =
15977 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015978 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015979 dev_priv->display.get_display_clock_speed =
15980 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015981 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015982 dev_priv->display.get_display_clock_speed =
15983 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015984 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015985 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015986 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015987 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015988 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015989 dev_priv->display.get_display_clock_speed =
15990 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015991 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015992
Imre Deak88212942016-03-16 13:38:53 +020015993 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015994 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015995 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015996 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015997 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015998 /* FIXME: detect B0+ stepping and use auto training */
15999 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016000 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016001 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016002 }
16003
16004 if (IS_BROADWELL(dev_priv)) {
16005 dev_priv->display.modeset_commit_cdclk =
16006 broadwell_modeset_commit_cdclk;
16007 dev_priv->display.modeset_calc_cdclk =
16008 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016009 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016010 dev_priv->display.modeset_commit_cdclk =
16011 valleyview_modeset_commit_cdclk;
16012 dev_priv->display.modeset_calc_cdclk =
16013 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016014 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016015 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016016 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016017 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016018 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016019 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16020 dev_priv->display.modeset_commit_cdclk =
16021 skl_modeset_commit_cdclk;
16022 dev_priv->display.modeset_calc_cdclk =
16023 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016024 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016025
Lyude27082492016-08-24 07:48:10 +020016026 if (dev_priv->info.gen >= 9)
16027 dev_priv->display.update_crtcs = skl_update_crtcs;
16028 else
16029 dev_priv->display.update_crtcs = intel_update_crtcs;
16030
Daniel Vetter5a21b662016-05-24 17:13:53 +020016031 switch (INTEL_INFO(dev_priv)->gen) {
16032 case 2:
16033 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16034 break;
16035
16036 case 3:
16037 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16038 break;
16039
16040 case 4:
16041 case 5:
16042 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16043 break;
16044
16045 case 6:
16046 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16047 break;
16048 case 7:
16049 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16050 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16051 break;
16052 case 9:
16053 /* Drop through - unsupported since execlist only. */
16054 default:
16055 /* Default just returns -ENODEV to indicate unsupported */
16056 dev_priv->display.queue_flip = intel_default_queue_flip;
16057 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016058}
16059
Jesse Barnesb690e962010-07-19 13:53:12 -070016060/*
16061 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16062 * resume, or other times. This quirk makes sure that's the case for
16063 * affected systems.
16064 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016065static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016066{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016067 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016068
16069 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016070 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016071}
16072
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016073static void quirk_pipeb_force(struct drm_device *dev)
16074{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016075 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016076
16077 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16078 DRM_INFO("applying pipe b force quirk\n");
16079}
16080
Keith Packard435793d2011-07-12 14:56:22 -070016081/*
16082 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16083 */
16084static void quirk_ssc_force_disable(struct drm_device *dev)
16085{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016086 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016087 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016088 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016089}
16090
Carsten Emde4dca20e2012-03-15 15:56:26 +010016091/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016092 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16093 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016094 */
16095static void quirk_invert_brightness(struct drm_device *dev)
16096{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016097 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016098 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016099 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016100}
16101
Scot Doyle9c72cc62014-07-03 23:27:50 +000016102/* Some VBT's incorrectly indicate no backlight is present */
16103static void quirk_backlight_present(struct drm_device *dev)
16104{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016105 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016106 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16107 DRM_INFO("applying backlight present quirk\n");
16108}
16109
Jesse Barnesb690e962010-07-19 13:53:12 -070016110struct intel_quirk {
16111 int device;
16112 int subsystem_vendor;
16113 int subsystem_device;
16114 void (*hook)(struct drm_device *dev);
16115};
16116
Egbert Eich5f85f172012-10-14 15:46:38 +020016117/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16118struct intel_dmi_quirk {
16119 void (*hook)(struct drm_device *dev);
16120 const struct dmi_system_id (*dmi_id_list)[];
16121};
16122
16123static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16124{
16125 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16126 return 1;
16127}
16128
16129static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16130 {
16131 .dmi_id_list = &(const struct dmi_system_id[]) {
16132 {
16133 .callback = intel_dmi_reverse_brightness,
16134 .ident = "NCR Corporation",
16135 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16136 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16137 },
16138 },
16139 { } /* terminating entry */
16140 },
16141 .hook = quirk_invert_brightness,
16142 },
16143};
16144
Ben Widawskyc43b5632012-04-16 14:07:40 -070016145static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016146 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16147 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16148
Jesse Barnesb690e962010-07-19 13:53:12 -070016149 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16150 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16151
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016152 /* 830 needs to leave pipe A & dpll A up */
16153 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16154
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016155 /* 830 needs to leave pipe B & dpll B up */
16156 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16157
Keith Packard435793d2011-07-12 14:56:22 -070016158 /* Lenovo U160 cannot use SSC on LVDS */
16159 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016160
16161 /* Sony Vaio Y cannot use SSC on LVDS */
16162 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016163
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016164 /* Acer Aspire 5734Z must invert backlight brightness */
16165 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16166
16167 /* Acer/eMachines G725 */
16168 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16169
16170 /* Acer/eMachines e725 */
16171 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16172
16173 /* Acer/Packard Bell NCL20 */
16174 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16175
16176 /* Acer Aspire 4736Z */
16177 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016178
16179 /* Acer Aspire 5336 */
16180 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016181
16182 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16183 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016184
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016185 /* Acer C720 Chromebook (Core i3 4005U) */
16186 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16187
jens steinb2a96012014-10-28 20:25:53 +010016188 /* Apple Macbook 2,1 (Core 2 T7400) */
16189 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16190
Jani Nikula1b9448b02015-11-05 11:49:59 +020016191 /* Apple Macbook 4,1 */
16192 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16193
Scot Doyled4967d82014-07-03 23:27:52 +000016194 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16195 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016196
16197 /* HP Chromebook 14 (Celeron 2955U) */
16198 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016199
16200 /* Dell Chromebook 11 */
16201 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016202
16203 /* Dell Chromebook 11 (2015 version) */
16204 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016205};
16206
16207static void intel_init_quirks(struct drm_device *dev)
16208{
16209 struct pci_dev *d = dev->pdev;
16210 int i;
16211
16212 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16213 struct intel_quirk *q = &intel_quirks[i];
16214
16215 if (d->device == q->device &&
16216 (d->subsystem_vendor == q->subsystem_vendor ||
16217 q->subsystem_vendor == PCI_ANY_ID) &&
16218 (d->subsystem_device == q->subsystem_device ||
16219 q->subsystem_device == PCI_ANY_ID))
16220 q->hook(dev);
16221 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016222 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16223 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16224 intel_dmi_quirks[i].hook(dev);
16225 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016226}
16227
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016228/* Disable the VGA plane that we never use */
16229static void i915_disable_vga(struct drm_device *dev)
16230{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016231 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +030016232 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016233 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016234 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016235
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016236 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016237 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016238 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016239 sr1 = inb(VGA_SR_DATA);
16240 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016241 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016242 udelay(300);
16243
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016244 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016245 POSTING_READ(vga_reg);
16246}
16247
Daniel Vetterf8175862012-04-10 15:50:11 +020016248void intel_modeset_init_hw(struct drm_device *dev)
16249{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016250 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016251
Ville Syrjäläb6283052015-06-03 15:45:07 +030016252 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016253
16254 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16255
Daniel Vetterf8175862012-04-10 15:50:11 +020016256 intel_init_clock_gating(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020016257}
16258
Matt Roperd93c0372015-12-03 11:37:41 -080016259/*
16260 * Calculate what we think the watermarks should be for the state we've read
16261 * out of the hardware and then immediately program those watermarks so that
16262 * we ensure the hardware settings match our internal state.
16263 *
16264 * We can calculate what we think WM's should be by creating a duplicate of the
16265 * current state (which was constructed during hardware readout) and running it
16266 * through the atomic check code to calculate new watermark values in the
16267 * state object.
16268 */
16269static void sanitize_watermarks(struct drm_device *dev)
16270{
16271 struct drm_i915_private *dev_priv = to_i915(dev);
16272 struct drm_atomic_state *state;
16273 struct drm_crtc *crtc;
16274 struct drm_crtc_state *cstate;
16275 struct drm_modeset_acquire_ctx ctx;
16276 int ret;
16277 int i;
16278
16279 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016280 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016281 return;
16282
16283 /*
16284 * We need to hold connection_mutex before calling duplicate_state so
16285 * that the connector loop is protected.
16286 */
16287 drm_modeset_acquire_init(&ctx, 0);
16288retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016289 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016290 if (ret == -EDEADLK) {
16291 drm_modeset_backoff(&ctx);
16292 goto retry;
16293 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016294 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016295 }
16296
16297 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16298 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016299 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016300
Matt Ropered4a6a72016-02-23 17:20:13 -080016301 /*
16302 * Hardware readout is the only time we don't want to calculate
16303 * intermediate watermarks (since we don't trust the current
16304 * watermarks).
16305 */
16306 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16307
Matt Roperd93c0372015-12-03 11:37:41 -080016308 ret = intel_atomic_check(dev, state);
16309 if (ret) {
16310 /*
16311 * If we fail here, it means that the hardware appears to be
16312 * programmed in a way that shouldn't be possible, given our
16313 * understanding of watermark requirements. This might mean a
16314 * mistake in the hardware readout code or a mistake in the
16315 * watermark calculations for a given platform. Raise a WARN
16316 * so that this is noticeable.
16317 *
16318 * If this actually happens, we'll have to just leave the
16319 * BIOS-programmed watermarks untouched and hope for the best.
16320 */
16321 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080016322 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016323 }
16324
16325 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016326 for_each_crtc_in_state(state, crtc, cstate, i) {
16327 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16328
Matt Ropered4a6a72016-02-23 17:20:13 -080016329 cs->wm.need_postvbl_update = true;
16330 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016331 }
16332
16333 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016334fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016335 drm_modeset_drop_locks(&ctx);
16336 drm_modeset_acquire_fini(&ctx);
16337}
16338
Jesse Barnes79e53942008-11-07 14:24:08 -080016339void intel_modeset_init(struct drm_device *dev)
16340{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016341 struct drm_i915_private *dev_priv = to_i915(dev);
16342 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000016343 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016344 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016345 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016346
16347 drm_mode_config_init(dev);
16348
16349 dev->mode_config.min_width = 0;
16350 dev->mode_config.min_height = 0;
16351
Dave Airlie019d96c2011-09-29 16:20:42 +010016352 dev->mode_config.preferred_depth = 24;
16353 dev->mode_config.prefer_shadow = 1;
16354
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016355 dev->mode_config.allow_fb_modifiers = true;
16356
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016357 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016358
Jesse Barnesb690e962010-07-19 13:53:12 -070016359 intel_init_quirks(dev);
16360
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016361 intel_init_pm(dev);
16362
Ben Widawskye3c74752013-04-05 13:12:39 -070016363 if (INTEL_INFO(dev)->num_pipes == 0)
16364 return;
16365
Lukas Wunner69f92f62015-07-15 13:57:35 +020016366 /*
16367 * There may be no VBT; and if the BIOS enabled SSC we can
16368 * just keep using it to avoid unnecessary flicker. Whereas if the
16369 * BIOS isn't using it, don't assume it will work even if the VBT
16370 * indicates as much.
16371 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016372 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016373 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16374 DREF_SSC1_ENABLE);
16375
16376 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16377 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16378 bios_lvds_use_ssc ? "en" : "dis",
16379 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16380 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16381 }
16382 }
16383
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016384 if (IS_GEN2(dev)) {
16385 dev->mode_config.max_width = 2048;
16386 dev->mode_config.max_height = 2048;
16387 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016388 dev->mode_config.max_width = 4096;
16389 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016390 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016391 dev->mode_config.max_width = 8192;
16392 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016393 }
Damien Lespiau068be562014-03-28 14:17:49 +000016394
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010016395 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16396 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016397 dev->mode_config.cursor_height = 1023;
16398 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016399 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16400 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16401 } else {
16402 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16403 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16404 }
16405
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016406 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016407
Zhao Yakui28c97732009-10-09 11:39:41 +080016408 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016409 INTEL_INFO(dev)->num_pipes,
16410 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016411
Damien Lespiau055e3932014-08-18 13:49:10 +010016412 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016413 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000016414 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000016415 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016416 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030016417 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000016418 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016419 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016420 }
16421
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016422 intel_update_czclk(dev_priv);
16423 intel_update_cdclk(dev);
16424
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016425 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016426
Ville Syrjäläb2045352016-05-13 23:41:27 +030016427 if (dev_priv->max_cdclk_freq == 0)
16428 intel_update_max_cdclk(dev);
16429
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016430 /* Just disable it once at startup */
16431 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016432 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000016433
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016434 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016435 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016436 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016437
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016438 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016439 struct intel_initial_plane_config plane_config = {};
16440
Jesse Barnes46f297f2014-03-07 08:57:48 -080016441 if (!crtc->active)
16442 continue;
16443
Jesse Barnes46f297f2014-03-07 08:57:48 -080016444 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016445 * Note that reserving the BIOS fb up front prevents us
16446 * from stuffing other stolen allocations like the ring
16447 * on top. This prevents some ugliness at boot time, and
16448 * can even allow for smooth boot transitions if the BIOS
16449 * fb is large enough for the active pipe configuration.
16450 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016451 dev_priv->display.get_initial_plane_config(crtc,
16452 &plane_config);
16453
16454 /*
16455 * If the fb is shared between multiple heads, we'll
16456 * just get the first one.
16457 */
16458 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016459 }
Matt Roperd93c0372015-12-03 11:37:41 -080016460
16461 /*
16462 * Make sure hardware watermarks really match the state we read out.
16463 * Note that we need to do this after reconstructing the BIOS fb's
16464 * since the watermark calculation done here will use pstate->fb.
16465 */
16466 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016467}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016468
Daniel Vetter7fad7982012-07-04 17:51:47 +020016469static void intel_enable_pipe_a(struct drm_device *dev)
16470{
16471 struct intel_connector *connector;
16472 struct drm_connector *crt = NULL;
16473 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016474 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016475
16476 /* We can't just switch on the pipe A, we need to set things up with a
16477 * proper mode and output configuration. As a gross hack, enable pipe A
16478 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016479 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016480 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16481 crt = &connector->base;
16482 break;
16483 }
16484 }
16485
16486 if (!crt)
16487 return;
16488
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016489 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016490 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016491}
16492
Daniel Vetterfa555832012-10-10 23:14:00 +020016493static bool
16494intel_check_plane_mapping(struct intel_crtc *crtc)
16495{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016496 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016497 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016498 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016499
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016500 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016501 return true;
16502
Ville Syrjälä649636e2015-09-22 19:50:01 +030016503 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016504
16505 if ((val & DISPLAY_PLANE_ENABLE) &&
16506 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16507 return false;
16508
16509 return true;
16510}
16511
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016512static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16513{
16514 struct drm_device *dev = crtc->base.dev;
16515 struct intel_encoder *encoder;
16516
16517 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16518 return true;
16519
16520 return false;
16521}
16522
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016523static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16524{
16525 struct drm_device *dev = encoder->base.dev;
16526 struct intel_connector *connector;
16527
16528 for_each_connector_on_encoder(dev, &encoder->base, connector)
16529 return connector;
16530
16531 return NULL;
16532}
16533
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016534static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16535 enum transcoder pch_transcoder)
16536{
16537 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16538 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16539}
16540
Daniel Vetter24929352012-07-02 20:28:59 +020016541static void intel_sanitize_crtc(struct intel_crtc *crtc)
16542{
16543 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016544 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016545 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016546
Daniel Vetter24929352012-07-02 20:28:59 +020016547 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016548 if (!transcoder_is_dsi(cpu_transcoder)) {
16549 i915_reg_t reg = PIPECONF(cpu_transcoder);
16550
16551 I915_WRITE(reg,
16552 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16553 }
Daniel Vetter24929352012-07-02 20:28:59 +020016554
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016555 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016556 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016557 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016558 struct intel_plane *plane;
16559
Daniel Vetter96256042015-02-13 21:03:42 +010016560 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016561
16562 /* Disable everything but the primary plane */
16563 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16564 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16565 continue;
16566
16567 plane->disable_plane(&plane->base, &crtc->base);
16568 }
Daniel Vetter96256042015-02-13 21:03:42 +010016569 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016570
Daniel Vetter24929352012-07-02 20:28:59 +020016571 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016572 * disable the crtc (and hence change the state) if it is wrong. Note
16573 * that gen4+ has a fixed plane -> pipe mapping. */
16574 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016575 bool plane;
16576
Ville Syrjälä78108b72016-05-27 20:59:19 +030016577 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16578 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016579
16580 /* Pipe has the wrong plane attached and the plane is active.
16581 * Temporarily change the plane mapping and disable everything
16582 * ... */
16583 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016584 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016585 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016586 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016587 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016588 }
Daniel Vetter24929352012-07-02 20:28:59 +020016589
Daniel Vetter7fad7982012-07-04 17:51:47 +020016590 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16591 crtc->pipe == PIPE_A && !crtc->active) {
16592 /* BIOS forgot to enable pipe A, this mostly happens after
16593 * resume. Force-enable the pipe to fix this, the update_dpms
16594 * call below we restore the pipe to the right state, but leave
16595 * the required bits on. */
16596 intel_enable_pipe_a(dev);
16597 }
16598
Daniel Vetter24929352012-07-02 20:28:59 +020016599 /* Adjust the state of the output pipe according to whether we
16600 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016601 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016602 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016603
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016604 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016605 /*
16606 * We start out with underrun reporting disabled to avoid races.
16607 * For correct bookkeeping mark this on active crtcs.
16608 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016609 * Also on gmch platforms we dont have any hardware bits to
16610 * disable the underrun reporting. Which means we need to start
16611 * out with underrun reporting disabled also on inactive pipes,
16612 * since otherwise we'll complain about the garbage we read when
16613 * e.g. coming up after runtime pm.
16614 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016615 * No protection against concurrent access is required - at
16616 * worst a fifo underrun happens which also sets this to false.
16617 */
16618 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016619 /*
16620 * We track the PCH trancoder underrun reporting state
16621 * within the crtc. With crtc for pipe A housing the underrun
16622 * reporting state for PCH transcoder A, crtc for pipe B housing
16623 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16624 * and marking underrun reporting as disabled for the non-existing
16625 * PCH transcoders B and C would prevent enabling the south
16626 * error interrupt (see cpt_can_enable_serr_int()).
16627 */
16628 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16629 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016630 }
Daniel Vetter24929352012-07-02 20:28:59 +020016631}
16632
16633static void intel_sanitize_encoder(struct intel_encoder *encoder)
16634{
16635 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016636
16637 /* We need to check both for a crtc link (meaning that the
16638 * encoder is active and trying to read from a pipe) and the
16639 * pipe itself being active. */
16640 bool has_active_crtc = encoder->base.crtc &&
16641 to_intel_crtc(encoder->base.crtc)->active;
16642
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016643 connector = intel_encoder_find_connector(encoder);
16644 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016645 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16646 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016647 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016648
16649 /* Connector is active, but has no active pipe. This is
16650 * fallout from our resume register restoring. Disable
16651 * the encoder manually again. */
16652 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016653 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16654
Daniel Vetter24929352012-07-02 20:28:59 +020016655 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16656 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016657 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016658 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016659 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016660 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016661 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016662 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016663
16664 /* Inconsistent output/port/pipe state happens presumably due to
16665 * a bug in one of the get_hw_state functions. Or someplace else
16666 * in our code, like the register restore mess on resume. Clamp
16667 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016668
16669 connector->base.dpms = DRM_MODE_DPMS_OFF;
16670 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016671 }
16672 /* Enabled encoders without active connectors will be fixed in
16673 * the crtc fixup. */
16674}
16675
Imre Deak04098752014-02-18 00:02:16 +020016676void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016677{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016678 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016679 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016680
Imre Deak04098752014-02-18 00:02:16 +020016681 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16682 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16683 i915_disable_vga(dev);
16684 }
16685}
16686
16687void i915_redisable_vga(struct drm_device *dev)
16688{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016689 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak04098752014-02-18 00:02:16 +020016690
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016691 /* This function can be called both from intel_modeset_setup_hw_state or
16692 * at a very early point in our resume sequence, where the power well
16693 * structures are not yet restored. Since this function is at a very
16694 * paranoid "someone might have enabled VGA while we were not looking"
16695 * level, just check if the power well is enabled instead of trying to
16696 * follow the "don't touch the power well if we don't need it" policy
16697 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016698 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016699 return;
16700
Imre Deak04098752014-02-18 00:02:16 +020016701 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020016702
16703 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016704}
16705
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016706static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016707{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016708 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016709
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016710 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016711}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016712
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016713/* FIXME read out full plane state for all planes */
16714static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016715{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016716 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016717 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016718 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016719
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016720 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016721 primary_get_hw_state(to_intel_plane(primary));
16722
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016723 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016724 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016725}
16726
Daniel Vetter30e984d2013-06-05 13:34:17 +020016727static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016728{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016729 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016730 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016731 struct intel_crtc *crtc;
16732 struct intel_encoder *encoder;
16733 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016734 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016735
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016736 dev_priv->active_crtcs = 0;
16737
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016738 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016739 struct intel_crtc_state *crtc_state = crtc->config;
16740 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016741
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016742 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016743 memset(crtc_state, 0, sizeof(*crtc_state));
16744 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016745
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016746 crtc_state->base.active = crtc_state->base.enable =
16747 dev_priv->display.get_pipe_config(crtc, crtc_state);
16748
16749 crtc->base.enabled = crtc_state->base.enable;
16750 crtc->active = crtc_state->base.active;
16751
16752 if (crtc_state->base.active) {
16753 dev_priv->active_crtcs |= 1 << crtc->pipe;
16754
Clint Taylorc89e39f2016-05-13 23:41:21 +030016755 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016756 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016757 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016758 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16759 else
16760 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016761
16762 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16763 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16764 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016765 }
16766
16767 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016768
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016769 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016770
Ville Syrjälä78108b72016-05-27 20:59:19 +030016771 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16772 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016773 crtc->active ? "enabled" : "disabled");
16774 }
16775
Daniel Vetter53589012013-06-05 13:34:16 +020016776 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16777 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16778
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016779 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16780 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016781 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016782 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016783 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016784 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016785 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016786 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016787
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016788 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016789 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016790 }
16791
Damien Lespiaub2784e12014-08-05 11:29:37 +010016792 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016793 pipe = 0;
16794
16795 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016796 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16797 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016798 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016799 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016800 } else {
16801 encoder->base.crtc = NULL;
16802 }
16803
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016804 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016805 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016806 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016807 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016808 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016809 }
16810
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016811 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016812 if (connector->get_hw_state(connector)) {
16813 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016814
16815 encoder = connector->encoder;
16816 connector->base.encoder = &encoder->base;
16817
16818 if (encoder->base.crtc &&
16819 encoder->base.crtc->state->active) {
16820 /*
16821 * This has to be done during hardware readout
16822 * because anything calling .crtc_disable may
16823 * rely on the connector_mask being accurate.
16824 */
16825 encoder->base.crtc->state->connector_mask |=
16826 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016827 encoder->base.crtc->state->encoder_mask |=
16828 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016829 }
16830
Daniel Vetter24929352012-07-02 20:28:59 +020016831 } else {
16832 connector->base.dpms = DRM_MODE_DPMS_OFF;
16833 connector->base.encoder = NULL;
16834 }
16835 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16836 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016837 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016838 connector->base.encoder ? "enabled" : "disabled");
16839 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016840
16841 for_each_intel_crtc(dev, crtc) {
16842 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16843
16844 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16845 if (crtc->base.state->active) {
16846 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16847 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16848 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16849
16850 /*
16851 * The initial mode needs to be set in order to keep
16852 * the atomic core happy. It wants a valid mode if the
16853 * crtc's enabled, so we do the above call.
16854 *
16855 * At this point some state updated by the connectors
16856 * in their ->detect() callback has not run yet, so
16857 * no recalculation can be done yet.
16858 *
16859 * Even if we could do a recalculation and modeset
16860 * right now it would cause a double modeset if
16861 * fbdev or userspace chooses a different initial mode.
16862 *
16863 * If that happens, someone indicated they wanted a
16864 * mode change, which means it's safe to do a full
16865 * recalculation.
16866 */
16867 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016868
16869 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16870 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016871 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016872
16873 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016874 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016875}
16876
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016877/* Scan out the current hw modeset state,
16878 * and sanitizes it to the current state
16879 */
16880static void
16881intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016882{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016883 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016884 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016885 struct intel_crtc *crtc;
16886 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016887 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016888
16889 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016890
16891 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016892 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016893 intel_sanitize_encoder(encoder);
16894 }
16895
Damien Lespiau055e3932014-08-18 13:49:10 +010016896 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016897 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16898 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016899 intel_dump_pipe_config(crtc, crtc->config,
16900 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016901 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016902
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016903 intel_modeset_update_connector_atomic_state(dev);
16904
Daniel Vetter35c95372013-07-17 06:55:04 +020016905 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16906 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16907
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016908 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016909 continue;
16910
16911 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16912
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016913 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016914 pll->on = false;
16915 }
16916
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016917 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016918 vlv_wm_get_hw_state(dev);
16919 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016920 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016921 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016922 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016923
16924 for_each_intel_crtc(dev, crtc) {
16925 unsigned long put_domains;
16926
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016927 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016928 if (WARN_ON(put_domains))
16929 modeset_put_power_domains(dev_priv, put_domains);
16930 }
16931 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016932
16933 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016934}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016935
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016936void intel_display_resume(struct drm_device *dev)
16937{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016938 struct drm_i915_private *dev_priv = to_i915(dev);
16939 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16940 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016941 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020016942
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016943 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030016944 if (state)
16945 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016946
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016947 /*
16948 * This is a cludge because with real atomic modeset mode_config.mutex
16949 * won't be taken. Unfortunately some probed state like
16950 * audio_codec_enable is still protected by mode_config.mutex, so lock
16951 * it here for now.
16952 */
16953 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016954 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016955
Maarten Lankhorst73974892016-08-05 23:28:27 +030016956 while (1) {
16957 ret = drm_modeset_lock_all_ctx(dev, &ctx);
16958 if (ret != -EDEADLK)
16959 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016960
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016961 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016962 }
16963
Maarten Lankhorst73974892016-08-05 23:28:27 +030016964 if (!ret)
16965 ret = __intel_display_resume(dev, state);
16966
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016967 drm_modeset_drop_locks(&ctx);
16968 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016969 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016970
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016971 if (ret) {
16972 DRM_ERROR("Restoring old state failed with %i\n", ret);
16973 drm_atomic_state_free(state);
16974 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016975}
16976
16977void intel_modeset_gem_init(struct drm_device *dev)
16978{
Chris Wilsondc979972016-05-10 14:10:04 +010016979 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016980 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016981 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016982
Chris Wilsondc979972016-05-10 14:10:04 +010016983 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016984
Chris Wilson1833b132012-05-09 11:56:28 +010016985 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016986
Chris Wilson1ee8da62016-05-12 12:43:23 +010016987 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016988
16989 /*
16990 * Make sure any fbs we allocated at startup are properly
16991 * pinned & fenced. When we do the allocation it's too early
16992 * for this.
16993 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016994 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010016995 struct i915_vma *vma;
16996
Matt Roper2ff8fde2014-07-08 07:50:07 -070016997 obj = intel_fb_obj(c->primary->fb);
16998 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016999 continue;
17000
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017001 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017002 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020017003 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017004 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017005 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080017006 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17007 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100017008 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020017009 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017010 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017011 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017012 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017013 }
17014 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017015}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017016
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017017int intel_connector_register(struct drm_connector *connector)
17018{
17019 struct intel_connector *intel_connector = to_intel_connector(connector);
17020 int ret;
17021
17022 ret = intel_backlight_device_register(intel_connector);
17023 if (ret)
17024 goto err;
17025
17026 return 0;
17027
17028err:
17029 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017030}
17031
Chris Wilsonc191eca2016-06-17 11:40:33 +010017032void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017033{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017034 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017035
Chris Wilsone63d87c2016-06-17 11:40:34 +010017036 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017037 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017038}
17039
Jesse Barnes79e53942008-11-07 14:24:08 -080017040void intel_modeset_cleanup(struct drm_device *dev)
17041{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017042 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017043
Chris Wilsondc979972016-05-10 14:10:04 +010017044 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017045
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017046 /*
17047 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017048 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017049 * experience fancy races otherwise.
17050 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017051 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017052
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017053 /*
17054 * Due to the hpd irq storm handling the hotplug work can re-arm the
17055 * poll handlers. Hence disable polling after hpd handling is shut down.
17056 */
Keith Packardf87ea762010-10-03 19:36:26 -070017057 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017058
Jesse Barnes723bfd72010-10-07 16:01:13 -070017059 intel_unregister_dsm_handler();
17060
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017061 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017062
Chris Wilson1630fe72011-07-08 12:22:42 +010017063 /* flush any delayed tasks or pending work */
17064 flush_scheduled_work();
17065
Jesse Barnes79e53942008-11-07 14:24:08 -080017066 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017067
Chris Wilson1ee8da62016-05-12 12:43:23 +010017068 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017069
Chris Wilsondc979972016-05-10 14:10:04 +010017070 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017071
17072 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080017073}
17074
Chris Wilsondf0e9242010-09-09 16:20:55 +010017075void intel_connector_attach_encoder(struct intel_connector *connector,
17076 struct intel_encoder *encoder)
17077{
17078 connector->encoder = encoder;
17079 drm_mode_connector_attach_encoder(&connector->base,
17080 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017081}
Dave Airlie28d52042009-09-21 14:33:58 +100017082
17083/*
17084 * set vga decode state - true == enable VGA decode
17085 */
17086int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17087{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017088 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona885b3c2013-12-17 14:34:50 +000017089 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017090 u16 gmch_ctrl;
17091
Chris Wilson75fa0412014-02-07 18:37:02 -020017092 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17093 DRM_ERROR("failed to read control word\n");
17094 return -EIO;
17095 }
17096
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017097 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17098 return 0;
17099
Dave Airlie28d52042009-09-21 14:33:58 +100017100 if (state)
17101 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17102 else
17103 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017104
17105 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17106 DRM_ERROR("failed to write control word\n");
17107 return -EIO;
17108 }
17109
Dave Airlie28d52042009-09-21 14:33:58 +100017110 return 0;
17111}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017112
Chris Wilson98a2f412016-10-12 10:05:18 +010017113#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17114
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017115struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017116
17117 u32 power_well_driver;
17118
Chris Wilson63b66e52013-08-08 15:12:06 +020017119 int num_transcoders;
17120
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017121 struct intel_cursor_error_state {
17122 u32 control;
17123 u32 position;
17124 u32 base;
17125 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017126 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017127
17128 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017129 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017130 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030017131 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017132 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017133
17134 struct intel_plane_error_state {
17135 u32 control;
17136 u32 stride;
17137 u32 size;
17138 u32 pos;
17139 u32 addr;
17140 u32 surface;
17141 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017142 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017143
17144 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017145 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017146 enum transcoder cpu_transcoder;
17147
17148 u32 conf;
17149
17150 u32 htotal;
17151 u32 hblank;
17152 u32 hsync;
17153 u32 vtotal;
17154 u32 vblank;
17155 u32 vsync;
17156 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017157};
17158
17159struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017160intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017161{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017162 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017163 int transcoders[] = {
17164 TRANSCODER_A,
17165 TRANSCODER_B,
17166 TRANSCODER_C,
17167 TRANSCODER_EDP,
17168 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017169 int i;
17170
Chris Wilsonc0336662016-05-06 15:40:21 +010017171 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017172 return NULL;
17173
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017174 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017175 if (error == NULL)
17176 return NULL;
17177
Chris Wilsonc0336662016-05-06 15:40:21 +010017178 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017179 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17180
Damien Lespiau055e3932014-08-18 13:49:10 +010017181 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017182 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017183 __intel_display_power_is_enabled(dev_priv,
17184 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017185 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017186 continue;
17187
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017188 error->cursor[i].control = I915_READ(CURCNTR(i));
17189 error->cursor[i].position = I915_READ(CURPOS(i));
17190 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017191
17192 error->plane[i].control = I915_READ(DSPCNTR(i));
17193 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017194 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017195 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017196 error->plane[i].pos = I915_READ(DSPPOS(i));
17197 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017198 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017199 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017200 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017201 error->plane[i].surface = I915_READ(DSPSURF(i));
17202 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17203 }
17204
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017205 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030017206
Chris Wilsonc0336662016-05-06 15:40:21 +010017207 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030017208 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017209 }
17210
Jani Nikula4d1de972016-03-18 17:05:42 +020017211 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017212 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017213 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017214 error->num_transcoders++; /* Account for eDP. */
17215
17216 for (i = 0; i < error->num_transcoders; i++) {
17217 enum transcoder cpu_transcoder = transcoders[i];
17218
Imre Deakddf9c532013-11-27 22:02:02 +020017219 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017220 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017221 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017222 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017223 continue;
17224
Chris Wilson63b66e52013-08-08 15:12:06 +020017225 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17226
17227 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17228 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17229 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17230 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17231 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17232 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17233 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017234 }
17235
17236 return error;
17237}
17238
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017239#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17240
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017241void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017242intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017243 struct drm_device *dev,
17244 struct intel_display_error_state *error)
17245{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017246 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017247 int i;
17248
Chris Wilson63b66e52013-08-08 15:12:06 +020017249 if (!error)
17250 return;
17251
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017252 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017253 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017254 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017255 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017256 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017257 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017258 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017259 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017260 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030017261 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017262
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017263 err_printf(m, "Plane [%d]:\n", i);
17264 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17265 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017266 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017267 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17268 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017269 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017270 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017271 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017272 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017273 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17274 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017275 }
17276
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017277 err_printf(m, "Cursor [%d]:\n", i);
17278 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17279 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17280 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017281 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017282
17283 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017284 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017285 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017286 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017287 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017288 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17289 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17290 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17291 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17292 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17293 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17294 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17295 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017296}
Chris Wilson98a2f412016-10-12 10:05:18 +010017297
17298#endif