blob: 8a24c4492ce2cd224710415ff7b05c3dc18cb46e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilsonc37efb92016-06-17 08:28:47 +010040#include "i915_gem_dmabuf.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Jesse Barneseb1bfe82014-02-12 12:26:25 -0800100static int intel_framebuffer_init(struct drm_device *dev,
101 struct intel_framebuffer *ifb,
102 struct drm_mode_fb_cmd2 *mode_cmd,
103 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200104static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
105static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200106static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700108 struct intel_link_m_n *m_n,
109 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200110static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200111static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200112static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200113static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200114 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200115static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200116 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200117static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
118static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700119static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
120 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200124static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Chris Wilson1b894b52010-12-14 20:04:54 +0000603static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Wayne Boyer666a4532015-12-09 12:29:35 -0800616 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
617 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Wayne Boyer666a4532015-12-09 12:29:35 -0800621 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300622 if (clock->p < limit->p.min || limit->p.max < clock->p)
623 INTELPllInvalid("p out of range\n");
624 if (clock->m < limit->m.min || limit->m.max < clock->m)
625 INTELPllInvalid("m out of range\n");
626 }
627
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400629 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
631 * connector, etc., rather than just a single range.
632 */
633 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635
636 return true;
637}
638
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300639static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300640i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300641 const struct intel_crtc_state *crtc_state,
642 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800643{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300644 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300646 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100648 * For LVDS just rely on its current settings for dual-channel.
649 * We haven't figured out how to reliably set up different
650 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100652 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300653 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300655 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 } else {
657 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300658 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662}
663
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200664/*
665 * Returns a set of divisors for the desired target clock with the given
666 * refclk, or FALSE. The returned values represent the clock equation:
667 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
668 *
669 * Target and reference clocks are specified in kHz.
670 *
671 * If match_clock is provided, then best_clock P divider must match the P
672 * divider from @match_clock used for LVDS downclocking.
673 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300674static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300675i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300677 int target, int refclk, struct dpll *match_clock,
678 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679{
680 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300681 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300682 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800683
Akshay Joshi0206e352011-08-16 15:34:10 -0400684 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800685
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
687
Zhao Yakui42158662009-11-20 11:24:18 +0800688 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
689 clock.m1++) {
690 for (clock.m2 = limit->m2.min;
691 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200692 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800693 break;
694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 int this_err;
699
Imre Deakdccbea32015-06-22 23:35:51 +0300700 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800703 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200721/*
722 * Returns a set of divisors for the desired target clock with the given
723 * refclk, or FALSE. The returned values represent the clock equation:
724 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
725 *
726 * Target and reference clocks are specified in kHz.
727 *
728 * If match_clock is provided, then best_clock P divider must match the P
729 * divider from @match_clock used for LVDS downclocking.
730 */
Ma Lingd4906092009-03-18 20:13:27 +0800731static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300732pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200733 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300734 int target, int refclk, struct dpll *match_clock,
735 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200736{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300737 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300738 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 int err = target;
740
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 memset(best_clock, 0, sizeof(*best_clock));
742
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
744
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200745 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
746 clock.m1++) {
747 for (clock.m2 = limit->m2.min;
748 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200749 for (clock.n = limit->n.min;
750 clock.n <= limit->n.max; clock.n++) {
751 for (clock.p1 = limit->p1.min;
752 clock.p1 <= limit->p1.max; clock.p1++) {
753 int this_err;
754
Imre Deakdccbea32015-06-22 23:35:51 +0300755 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 if (!intel_PLL_is_valid(dev, limit,
757 &clock))
758 continue;
759 if (match_clock &&
760 clock.p != match_clock->p)
761 continue;
762
763 this_err = abs(clock.dot - target);
764 if (this_err < err) {
765 *best_clock = clock;
766 err = this_err;
767 }
768 }
769 }
770 }
771 }
772
773 return (err != target);
774}
775
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200776/*
777 * Returns a set of divisors for the desired target clock with the given
778 * refclk, or FALSE. The returned values represent the clock equation:
779 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200780 *
781 * Target and reference clocks are specified in kHz.
782 *
783 * If match_clock is provided, then best_clock P divider must match the P
784 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200785 */
Ma Lingd4906092009-03-18 20:13:27 +0800786static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300787g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200788 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300789 int target, int refclk, struct dpll *match_clock,
790 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800791{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300792 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300793 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800794 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400796 /* approximately equals target * 0.00585 */
797 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800798
799 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300800
801 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
802
Ma Lingd4906092009-03-18 20:13:27 +0800803 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200804 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800805 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200806 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800807 for (clock.m1 = limit->m1.max;
808 clock.m1 >= limit->m1.min; clock.m1--) {
809 for (clock.m2 = limit->m2.max;
810 clock.m2 >= limit->m2.min; clock.m2--) {
811 for (clock.p1 = limit->p1.max;
812 clock.p1 >= limit->p1.min; clock.p1--) {
813 int this_err;
814
Imre Deakdccbea32015-06-22 23:35:51 +0300815 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000816 if (!intel_PLL_is_valid(dev, limit,
817 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800818 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000819
820 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800821 if (this_err < err_most) {
822 *best_clock = clock;
823 err_most = this_err;
824 max_n = clock.n;
825 found = true;
826 }
827 }
828 }
829 }
830 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800831 return found;
832}
Ma Lingd4906092009-03-18 20:13:27 +0800833
Imre Deakd5dd62b2015-03-17 11:40:03 +0200834/*
835 * Check if the calculated PLL configuration is more optimal compared to the
836 * best configuration and error found so far. Return the calculated error.
837 */
838static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300839 const struct dpll *calculated_clock,
840 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200841 unsigned int best_error_ppm,
842 unsigned int *error_ppm)
843{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200844 /*
845 * For CHV ignore the error and consider only the P value.
846 * Prefer a bigger P value based on HW requirements.
847 */
848 if (IS_CHERRYVIEW(dev)) {
849 *error_ppm = 0;
850
851 return calculated_clock->p > best_clock->p;
852 }
853
Imre Deak24be4e42015-03-17 11:40:04 +0200854 if (WARN_ON_ONCE(!target_freq))
855 return false;
856
Imre Deakd5dd62b2015-03-17 11:40:03 +0200857 *error_ppm = div_u64(1000000ULL *
858 abs(target_freq - calculated_clock->dot),
859 target_freq);
860 /*
861 * Prefer a better P value over a better (smaller) error if the error
862 * is small. Ensure this preference for future configurations too by
863 * setting the error to 0.
864 */
865 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
866 *error_ppm = 0;
867
868 return true;
869 }
870
871 return *error_ppm + 10 < best_error_ppm;
872}
873
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200874/*
875 * Returns a set of divisors for the desired target clock with the given
876 * refclk, or FALSE. The returned values represent the clock equation:
877 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
878 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800879static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300880vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200881 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300882 int target, int refclk, struct dpll *match_clock,
883 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700884{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300886 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300887 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300888 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300889 /* min update 19.2 MHz */
890 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300891 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700892
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300893 target *= 5; /* fast clock */
894
895 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
897 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300898 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300899 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300900 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300901 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300902 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300904 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200905 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300906
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
908 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300909
Imre Deakdccbea32015-06-22 23:35:51 +0300910 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300912 if (!intel_PLL_is_valid(dev, limit,
913 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300914 continue;
915
Imre Deakd5dd62b2015-03-17 11:40:03 +0200916 if (!vlv_PLL_is_optimal(dev, target,
917 &clock,
918 best_clock,
919 bestppm, &ppm))
920 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300921
Imre Deakd5dd62b2015-03-17 11:40:03 +0200922 *best_clock = clock;
923 bestppm = ppm;
924 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700925 }
926 }
927 }
928 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700929
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300930 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700931}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700932
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200933/*
934 * Returns a set of divisors for the desired target clock with the given
935 * refclk, or FALSE. The returned values represent the clock equation:
936 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
937 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300938static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300939chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200940 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300941 int target, int refclk, struct dpll *match_clock,
942 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200944 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300945 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200946 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300947 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948 uint64_t m2;
949 int found = false;
950
951 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200952 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953
954 /*
955 * Based on hardware doc, the n always set to 1, and m1 always
956 * set to 2. If requires to support 200Mhz refclk, we need to
957 * revisit this because n may not 1 anymore.
958 */
959 clock.n = 1, clock.m1 = 2;
960 target *= 5; /* fast clock */
961
962 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
963 for (clock.p2 = limit->p2.p2_fast;
964 clock.p2 >= limit->p2.p2_slow;
965 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200966 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300967
968 clock.p = clock.p1 * clock.p2;
969
970 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
971 clock.n) << 22, refclk * clock.m1);
972
973 if (m2 > INT_MAX/clock.m1)
974 continue;
975
976 clock.m2 = m2;
977
Imre Deakdccbea32015-06-22 23:35:51 +0300978 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300979
980 if (!intel_PLL_is_valid(dev, limit, &clock))
981 continue;
982
Imre Deak9ca3ba02015-03-17 11:40:05 +0200983 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
984 best_error_ppm, &error_ppm))
985 continue;
986
987 *best_clock = clock;
988 best_error_ppm = error_ppm;
989 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300990 }
991 }
992
993 return found;
994}
995
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200996bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300997 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200998{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200999 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001000 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001002 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003 target_clock, refclk, NULL, best_clock);
1004}
1005
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001006bool intel_crtc_active(struct drm_crtc *crtc)
1007{
1008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1009
1010 /* Be paranoid as we can arrive here with only partial
1011 * state retrieved from the hardware during setup.
1012 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001013 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001014 * as Haswell has gained clock readout/fastboot support.
1015 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001016 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001018 *
1019 * FIXME: The intel_crtc->active here should be switched to
1020 * crtc->state->active once we have proper CRTC states wired up
1021 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001022 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001023 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001024 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025}
1026
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001027enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1028 enum pipe pipe)
1029{
1030 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001033 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034}
1035
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001036static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1037{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001038 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001039 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001040 u32 line1, line2;
1041 u32 line_mask;
1042
1043 if (IS_GEN2(dev))
1044 line_mask = DSL_LINEMASK_GEN2;
1045 else
1046 line_mask = DSL_LINEMASK_GEN3;
1047
1048 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001049 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001050 line2 = I915_READ(reg) & line_mask;
1051
1052 return line1 == line2;
1053}
1054
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055/*
1056 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001057 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001058 *
1059 * After disabling a pipe, we can't wait for vblank in the usual way,
1060 * spinning on the vblank interrupt status bit, since we won't actually
1061 * see an interrupt when the pipe is disabled.
1062 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001063 * On Gen4 and above:
1064 * wait for the pipe register state bit to turn off
1065 *
1066 * Otherwise:
1067 * wait for the display line value to settle (it usually
1068 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001069 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001071static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001073 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001074 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077
Keith Packardab7ad7f2010-10-03 00:33:06 -07001078 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001080
Keith Packardab7ad7f2010-10-03 00:33:06 -07001081 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001085 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001088 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001089 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001091}
1092
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Jani Nikula23538ef2013-08-27 15:12:22 +03001107/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001109{
1110 u32 val;
1111 bool cur_state;
1112
Ville Syrjäläa5805162015-05-26 20:42:30 +03001113 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116
1117 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001121}
Jani Nikula23538ef2013-08-27 15:12:22 +03001122
Jesse Barnes040484a2011-01-03 12:14:26 -08001123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001130 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001131 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001135 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001138 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001140 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
1149 bool cur_state;
1150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001166 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001170 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001181 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001182
Ville Syrjälä649636e2015-09-22 19:50:01 +03001183 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001187 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001188}
1189
Daniel Vetterb680c372014-09-19 18:27:27 +02001190void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1191 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192{
Chris Wilson91c8a322016-07-05 10:40:23 +01001193 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001194 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195 u32 val;
1196 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001197 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198
Jani Nikulabedd4db2014-08-22 15:04:13 +03001199 if (WARN_ON(HAS_DDI(dev)))
1200 return;
1201
1202 if (HAS_PCH_SPLIT(dev)) {
1203 u32 port_sel;
1204
Imre Deak44cb7342016-08-10 14:07:29 +03001205 pp_reg = PP_CONTROL(0);
1206 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001207
1208 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1209 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1210 panel_pipe = PIPE_B;
1211 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001212 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001214 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001215 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001217 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001218 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1219 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001220 }
1221
1222 val = I915_READ(pp_reg);
1223 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001224 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001225 locked = false;
1226
Rob Clarke2c719b2014-12-15 13:56:32 -05001227 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001232static void assert_cursor(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
1234{
Chris Wilson91c8a322016-07-05 10:40:23 +01001235 struct drm_device *dev = &dev_priv->drm;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001236 bool cur_state;
1237
Paulo Zanonid9d82082014-02-27 16:30:56 -03001238 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001239 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001240 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001241 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001242
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001246}
1247#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1248#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1249
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001250void assert_pipe(struct drm_i915_private *dev_priv,
1251 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001253 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001254 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1255 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001256 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001258 /* if we need the pipe quirk it must be always on */
1259 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1260 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001261 state = true;
1262
Imre Deak4feed0e2016-02-12 18:55:14 +02001263 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1264 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001265 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001266 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001267
1268 intel_display_power_put(dev_priv, power_domain);
1269 } else {
1270 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001271 }
1272
Rob Clarke2c719b2014-12-15 13:56:32 -05001273 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001274 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001275 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278static void assert_plane(struct drm_i915_private *dev_priv,
1279 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001282 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283
Ville Syrjälä649636e2015-09-22 19:50:01 +03001284 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001285 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001287 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001288 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289}
1290
Chris Wilson931872f2012-01-16 23:01:13 +00001291#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1292#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1293
Jesse Barnesb24e7172011-01-04 15:09:30 -08001294static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
Chris Wilson91c8a322016-07-05 10:40:23 +01001297 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001298 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299
Ville Syrjälä653e1022013-06-04 13:49:05 +03001300 /* Primary planes are fixed to pipes on gen4+ */
1301 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001302 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001303 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001304 "plane %c assertion failure, should be disabled but not\n",
1305 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001306 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001307 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001308
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001310 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001311 u32 val = I915_READ(DSPCNTR(i));
1312 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001315 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1316 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317 }
1318}
1319
Jesse Barnes19332d72013-03-28 09:55:38 -07001320static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe)
1322{
Chris Wilson91c8a322016-07-05 10:40:23 +01001323 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001324 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001325
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001326 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001327 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001328 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001329 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001330 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1331 sprite, pipe_name(pipe));
1332 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001333 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001334 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001335 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001336 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001337 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001338 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 }
1340 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001341 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001344 plane_name(pipe), pipe_name(pipe));
1345 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001346 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001348 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1349 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001350 }
1351}
1352
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001353static void assert_vblank_disabled(struct drm_crtc *crtc)
1354{
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001356 drm_crtc_vblank_put(crtc);
1357}
1358
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001359void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001361{
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 u32 val;
1363 bool enabled;
1364
Ville Syrjälä649636e2015-09-22 19:50:01 +03001365 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001366 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001367 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1369 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001370}
1371
Keith Packard4e634382011-08-06 10:39:45 -07001372static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001374{
1375 if ((val & DP_PORT_EN) == 0)
1376 return false;
1377
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001378 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001379 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001380 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1381 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001382 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001383 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1384 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001385 } else {
1386 if ((val & DP_PIPE_MASK) != (pipe << 30))
1387 return false;
1388 }
1389 return true;
1390}
1391
Keith Packard1519b992011-08-06 10:35:34 -07001392static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1393 enum pipe pipe, u32 val)
1394{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001395 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001396 return false;
1397
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001398 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001399 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001400 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001401 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001402 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1403 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001404 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001405 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001406 return false;
1407 }
1408 return true;
1409}
1410
1411static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe, u32 val)
1413{
1414 if ((val & LVDS_PORT_EN) == 0)
1415 return false;
1416
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001417 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001418 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1419 return false;
1420 } else {
1421 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1422 return false;
1423 }
1424 return true;
1425}
1426
1427static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1428 enum pipe pipe, u32 val)
1429{
1430 if ((val & ADPA_DAC_ENABLE) == 0)
1431 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001432 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001433 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1434 return false;
1435 } else {
1436 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1437 return false;
1438 }
1439 return true;
1440}
1441
Jesse Barnes291906f2011-02-02 12:28:03 -08001442static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001443 enum pipe pipe, i915_reg_t reg,
1444 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001445{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001446 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001447 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001448 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001449 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001451 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001452 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001453 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001454}
1455
1456static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001457 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001458{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001459 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001461 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001462 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001464 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001465 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001466 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001467}
1468
1469static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe)
1471{
Jesse Barnes291906f2011-02-02 12:28:03 -08001472 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001473
Keith Packardf0575e92011-07-25 22:12:43 -07001474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
Ville Syrjälä649636e2015-09-22 19:50:01 +03001478 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001479 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001482
Ville Syrjälä649636e2015-09-22 19:50:01 +03001483 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001484 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001493static void _vlv_enable_pll(struct intel_crtc *crtc,
1494 const struct intel_crtc_state *pipe_config)
1495{
1496 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1497 enum pipe pipe = crtc->pipe;
1498
1499 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1500 POSTING_READ(DPLL(pipe));
1501 udelay(150);
1502
Chris Wilson2c30b432016-06-30 15:32:54 +01001503 if (intel_wait_for_register(dev_priv,
1504 DPLL(pipe),
1505 DPLL_LOCK_VLV,
1506 DPLL_LOCK_VLV,
1507 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001508 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1509}
1510
Ville Syrjäläd288f652014-10-28 13:20:22 +02001511static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001512 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001513{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001514 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001515 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001516
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001517 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001518
Daniel Vetter87442f72013-06-06 00:52:17 +02001519 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001520 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001521
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001522 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1523 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001524
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001525 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1526 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001527}
1528
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001529
1530static void _chv_enable_pll(struct intel_crtc *crtc,
1531 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001533 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001534 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001535 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001536 u32 tmp;
1537
Ville Syrjäläa5805162015-05-26 20:42:30 +03001538 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001539
1540 /* Enable back the 10bit clock to display controller */
1541 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1542 tmp |= DPIO_DCLKP_EN;
1543 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1544
Ville Syrjälä54433e92015-05-26 20:42:31 +03001545 mutex_unlock(&dev_priv->sb_lock);
1546
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001547 /*
1548 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1549 */
1550 udelay(1);
1551
1552 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001553 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554
1555 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001556 if (intel_wait_for_register(dev_priv,
1557 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1558 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001559 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001560}
1561
1562static void chv_enable_pll(struct intel_crtc *crtc,
1563 const struct intel_crtc_state *pipe_config)
1564{
1565 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1566 enum pipe pipe = crtc->pipe;
1567
1568 assert_pipe_disabled(dev_priv, pipe);
1569
1570 /* PLL is protected by panel, make sure we can write it */
1571 assert_panel_unlocked(dev_priv, pipe);
1572
1573 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1574 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001575
Ville Syrjäläc2317752016-03-15 16:39:56 +02001576 if (pipe != PIPE_A) {
1577 /*
1578 * WaPixelRepeatModeFixForC0:chv
1579 *
1580 * DPLLCMD is AWOL. Use chicken bits to propagate
1581 * the value from DPLLBMD to either pipe B or C.
1582 */
1583 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1584 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1585 I915_WRITE(CBR4_VLV, 0);
1586 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1587
1588 /*
1589 * DPLLB VGA mode also seems to cause problems.
1590 * We should always have it disabled.
1591 */
1592 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1593 } else {
1594 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1595 POSTING_READ(DPLL_MD(pipe));
1596 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001597}
1598
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001599static int intel_num_dvo_pipes(struct drm_device *dev)
1600{
1601 struct intel_crtc *crtc;
1602 int count = 0;
1603
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001604 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001605 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001606 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1607 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001608
1609 return count;
1610}
1611
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001613{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001615 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001616 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001617 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001618
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001619 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001620
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001621 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001622 if (IS_MOBILE(dev) && !IS_I830(dev))
1623 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001624
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001625 /* Enable DVO 2x clock on both PLLs if necessary */
1626 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1627 /*
1628 * It appears to be important that we don't enable this
1629 * for the current pipe before otherwise configuring the
1630 * PLL. No idea how this should be handled if multiple
1631 * DVO outputs are enabled simultaneosly.
1632 */
1633 dpll |= DPLL_DVO_2X_MODE;
1634 I915_WRITE(DPLL(!crtc->pipe),
1635 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1636 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001637
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001638 /*
1639 * Apparently we need to have VGA mode enabled prior to changing
1640 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1641 * dividers, even though the register value does change.
1642 */
1643 I915_WRITE(reg, 0);
1644
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001645 I915_WRITE(reg, dpll);
1646
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 /* Wait for the clocks to stabilize. */
1648 POSTING_READ(reg);
1649 udelay(150);
1650
1651 if (INTEL_INFO(dev)->gen >= 4) {
1652 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001653 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001654 } else {
1655 /* The pixel multiplier can only be updated once the
1656 * DPLL is enabled and the clocks are stable.
1657 *
1658 * So write it again.
1659 */
1660 I915_WRITE(reg, dpll);
1661 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662
1663 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001664 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001667 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668 POSTING_READ(reg);
1669 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001670 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671 POSTING_READ(reg);
1672 udelay(150); /* wait for warmup */
1673}
1674
1675/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001676 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001677 * @dev_priv: i915 private structure
1678 * @pipe: pipe PLL to disable
1679 *
1680 * Disable the PLL for @pipe, making sure the pipe is off first.
1681 *
1682 * Note! This is for pre-ILK only.
1683 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001684static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001687 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001688 enum pipe pipe = crtc->pipe;
1689
1690 /* Disable DVO 2x clock on both PLLs if necessary */
1691 if (IS_I830(dev) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001692 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001693 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694 I915_WRITE(DPLL(PIPE_B),
1695 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1696 I915_WRITE(DPLL(PIPE_A),
1697 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1698 }
1699
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001700 /* Don't disable pipe or pipe PLLs if needed */
1701 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1702 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703 return;
1704
1705 /* Make sure the pipe isn't still relying on us */
1706 assert_pipe_disabled(dev_priv, pipe);
1707
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001708 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001709 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001710}
1711
Jesse Barnesf6071162013-10-01 10:41:38 -07001712static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001714 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001715
1716 /* Make sure the pipe isn't still relying on us */
1717 assert_pipe_disabled(dev_priv, pipe);
1718
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001719 val = DPLL_INTEGRATED_REF_CLK_VLV |
1720 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1721 if (pipe != PIPE_A)
1722 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1723
Jesse Barnesf6071162013-10-01 10:41:38 -07001724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001726}
1727
1728static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1729{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001730 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001731 u32 val;
1732
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001733 /* Make sure the pipe isn't still relying on us */
1734 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001735
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001736 val = DPLL_SSC_REF_CLK_CHV |
1737 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001738 if (pipe != PIPE_A)
1739 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001740
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001741 I915_WRITE(DPLL(pipe), val);
1742 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001743
Ville Syrjäläa5805162015-05-26 20:42:30 +03001744 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745
1746 /* Disable 10bit clock to display controller */
1747 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1748 val &= ~DPIO_DCLKP_EN;
1749 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1750
Ville Syrjäläa5805162015-05-26 20:42:30 +03001751 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001752}
1753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001755 struct intel_digital_port *dport,
1756 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757{
1758 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001759 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001761 switch (dport->port) {
1762 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001763 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001764 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001765 break;
1766 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001768 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001769 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 break;
1771 case PORT_D:
1772 port_mask = DPLL_PORTD_READY_MASK;
1773 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001774 break;
1775 default:
1776 BUG();
1777 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001778
Chris Wilson370004d2016-06-30 15:32:56 +01001779 if (intel_wait_for_register(dev_priv,
1780 dpll_reg, port_mask, expected_mask,
1781 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001782 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1783 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001784}
1785
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001786static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1787 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001788{
Chris Wilson91c8a322016-07-05 10:40:23 +01001789 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001790 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001792 i915_reg_t reg;
1793 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001794
Jesse Barnes040484a2011-01-03 12:14:26 -08001795 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001796 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001797
1798 /* FDI must be feeding us bits for PCH ports */
1799 assert_fdi_tx_enabled(dev_priv, pipe);
1800 assert_fdi_rx_enabled(dev_priv, pipe);
1801
Daniel Vetter23670b322012-11-01 09:15:30 +01001802 if (HAS_PCH_CPT(dev)) {
1803 /* Workaround: Set the timing override bit before enabling the
1804 * pch transcoder. */
1805 reg = TRANS_CHICKEN2(pipe);
1806 val = I915_READ(reg);
1807 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1808 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001809 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001810
Daniel Vetterab9412b2013-05-03 11:49:46 +02001811 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001812 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001813 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001814
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001815 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001816 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001817 * Make the BPC in transcoder be consistent with
1818 * that in pipeconf reg. For HDMI we must use 8bpc
1819 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001820 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001821 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001822 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001823 val |= PIPECONF_8BPC;
1824 else
1825 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001826 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001827
1828 val &= ~TRANS_INTERLACE_MASK;
1829 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001830 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001831 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001832 val |= TRANS_LEGACY_INTERLACED_ILK;
1833 else
1834 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001835 else
1836 val |= TRANS_PROGRESSIVE;
1837
Jesse Barnes040484a2011-01-03 12:14:26 -08001838 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001839 if (intel_wait_for_register(dev_priv,
1840 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1841 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001842 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001843}
1844
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001845static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001846 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001847{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001849
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001850 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001851 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001852 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001853
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001854 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001858
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001859 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001860 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001861
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001862 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1863 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001864 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001865 else
1866 val |= TRANS_PROGRESSIVE;
1867
Daniel Vetterab9412b2013-05-03 11:49:46 +02001868 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001869 if (intel_wait_for_register(dev_priv,
1870 LPT_TRANSCONF,
1871 TRANS_STATE_ENABLE,
1872 TRANS_STATE_ENABLE,
1873 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001874 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001875}
1876
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001877static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1878 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001879{
Chris Wilson91c8a322016-07-05 10:40:23 +01001880 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
1882 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001883
1884 /* FDI relies on the transcoder */
1885 assert_fdi_tx_disabled(dev_priv, pipe);
1886 assert_fdi_rx_disabled(dev_priv, pipe);
1887
Jesse Barnes291906f2011-02-02 12:28:03 -08001888 /* Ports must be off as well */
1889 assert_pch_ports_disabled(dev_priv, pipe);
1890
Daniel Vetterab9412b2013-05-03 11:49:46 +02001891 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001892 val = I915_READ(reg);
1893 val &= ~TRANS_ENABLE;
1894 I915_WRITE(reg, val);
1895 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001896 if (intel_wait_for_register(dev_priv,
1897 reg, TRANS_STATE_ENABLE, 0,
1898 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001899 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001900
Ville Syrjäläc4656132015-10-29 21:25:56 +02001901 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001902 /* Workaround: Clear the timing override chicken bit again. */
1903 reg = TRANS_CHICKEN2(pipe);
1904 val = I915_READ(reg);
1905 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1906 I915_WRITE(reg, val);
1907 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001908}
1909
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001910void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001911{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912 u32 val;
1913
Daniel Vetterab9412b2013-05-03 11:49:46 +02001914 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001915 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001916 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001917 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001918 if (intel_wait_for_register(dev_priv,
1919 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1920 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001921 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001922
1923 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001924 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001926 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001927}
1928
1929/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001930 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001931 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001932 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001933 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001936static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937{
Paulo Zanoni03722642014-01-17 13:51:09 -02001938 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001939 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001941 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001942 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001943 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 u32 val;
1945
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001946 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1947
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001948 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001949 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001950 assert_sprites_disabled(dev_priv, pipe);
1951
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001952 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001953 pch_transcoder = TRANSCODER_A;
1954 else
1955 pch_transcoder = pipe;
1956
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957 /*
1958 * A pipe without a PLL won't actually be able to drive bits from
1959 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1960 * need the check.
1961 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001962 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001963 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001964 assert_dsi_pll_enabled(dev_priv);
1965 else
1966 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001967 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001968 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001970 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001971 assert_fdi_tx_pll_enabled(dev_priv,
1972 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001973 }
1974 /* FIXME: assert CPU port conditions for SNB+ */
1975 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001977 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001979 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001980 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1981 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001982 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001983 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001984
1985 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001986 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001987
1988 /*
1989 * Until the pipe starts DSL will read as 0, which would cause
1990 * an apparent vblank timestamp jump, which messes up also the
1991 * frame count when it's derived from the timestamps. So let's
1992 * wait for the pipe to start properly before we call
1993 * drm_crtc_vblank_on()
1994 */
1995 if (dev->max_vblank_count == 0 &&
1996 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1997 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998}
1999
2000/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002001 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002002 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002003 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002004 * Disable the pipe of @crtc, making sure that various hardware
2005 * specific requirements are met, if applicable, e.g. plane
2006 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 *
2008 * Will wait until the pipe has shut down before returning.
2009 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002010static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002012 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002013 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002014 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002015 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 u32 val;
2017
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002018 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2019
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020 /*
2021 * Make sure planes won't keep trying to pump pixels to us,
2022 * or we might hang the display.
2023 */
2024 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002025 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002026 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002028 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002030 if ((val & PIPECONF_ENABLE) == 0)
2031 return;
2032
Ville Syrjälä67adc642014-08-15 01:21:57 +03002033 /*
2034 * Double wide has implications for planes
2035 * so best keep it disabled when not needed.
2036 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002037 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002038 val &= ~PIPECONF_DOUBLE_WIDE;
2039
2040 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002041 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2042 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002043 val &= ~PIPECONF_ENABLE;
2044
2045 I915_WRITE(reg, val);
2046 if ((val & PIPECONF_ENABLE) == 0)
2047 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048}
2049
Ville Syrjälä832be822016-01-12 21:08:33 +02002050static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2051{
2052 return IS_GEN2(dev_priv) ? 2048 : 4096;
2053}
2054
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002055static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2056 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002057{
2058 switch (fb_modifier) {
2059 case DRM_FORMAT_MOD_NONE:
2060 return cpp;
2061 case I915_FORMAT_MOD_X_TILED:
2062 if (IS_GEN2(dev_priv))
2063 return 128;
2064 else
2065 return 512;
2066 case I915_FORMAT_MOD_Y_TILED:
2067 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2068 return 128;
2069 else
2070 return 512;
2071 case I915_FORMAT_MOD_Yf_TILED:
2072 switch (cpp) {
2073 case 1:
2074 return 64;
2075 case 2:
2076 case 4:
2077 return 128;
2078 case 8:
2079 case 16:
2080 return 256;
2081 default:
2082 MISSING_CASE(cpp);
2083 return cpp;
2084 }
2085 break;
2086 default:
2087 MISSING_CASE(fb_modifier);
2088 return cpp;
2089 }
2090}
2091
Ville Syrjälä832be822016-01-12 21:08:33 +02002092unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2093 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002094{
Ville Syrjälä832be822016-01-12 21:08:33 +02002095 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2096 return 1;
2097 else
2098 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002099 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002100}
2101
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002102/* Return the tile dimensions in pixel units */
2103static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2104 unsigned int *tile_width,
2105 unsigned int *tile_height,
2106 uint64_t fb_modifier,
2107 unsigned int cpp)
2108{
2109 unsigned int tile_width_bytes =
2110 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2111
2112 *tile_width = tile_width_bytes / cpp;
2113 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2114}
2115
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002116unsigned int
2117intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002118 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002119{
Ville Syrjälä832be822016-01-12 21:08:33 +02002120 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2121 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2122
2123 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002124}
2125
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002126unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2127{
2128 unsigned int size = 0;
2129 int i;
2130
2131 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2132 size += rot_info->plane[i].width * rot_info->plane[i].height;
2133
2134 return size;
2135}
2136
Daniel Vetter75c82a52015-10-14 16:51:04 +02002137static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002138intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2139 const struct drm_framebuffer *fb,
2140 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002141{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002142 if (intel_rotation_90_or_270(rotation)) {
2143 *view = i915_ggtt_view_rotated;
2144 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2145 } else {
2146 *view = i915_ggtt_view_normal;
2147 }
2148}
2149
Ville Syrjälä603525d2016-01-12 21:08:37 +02002150static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002151{
2152 if (INTEL_INFO(dev_priv)->gen >= 9)
2153 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002154 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002155 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002156 return 128 * 1024;
2157 else if (INTEL_INFO(dev_priv)->gen >= 4)
2158 return 4 * 1024;
2159 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002160 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002161}
2162
Ville Syrjälä603525d2016-01-12 21:08:37 +02002163static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2164 uint64_t fb_modifier)
2165{
2166 switch (fb_modifier) {
2167 case DRM_FORMAT_MOD_NONE:
2168 return intel_linear_alignment(dev_priv);
2169 case I915_FORMAT_MOD_X_TILED:
2170 if (INTEL_INFO(dev_priv)->gen >= 9)
2171 return 256 * 1024;
2172 return 0;
2173 case I915_FORMAT_MOD_Y_TILED:
2174 case I915_FORMAT_MOD_Yf_TILED:
2175 return 1 * 1024 * 1024;
2176 default:
2177 MISSING_CASE(fb_modifier);
2178 return 0;
2179 }
2180}
2181
Chris Wilson058d88c2016-08-15 10:49:06 +01002182struct i915_vma *
2183intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002184{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002185 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002186 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002187 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002188 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002189 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002190 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002191
Matt Roperebcdd392014-07-09 16:22:11 -07002192 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2193
Ville Syrjälä603525d2016-01-12 21:08:37 +02002194 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195
Ville Syrjälä3465c582016-02-15 22:54:43 +02002196 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002197
Chris Wilson693db182013-03-05 14:52:39 +00002198 /* Note that the w/a also requires 64 PTE of padding following the
2199 * bo. We currently fill all unused PTE with the shadow page and so
2200 * we should always have valid PTE following the scanout preventing
2201 * the VT-d warning.
2202 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002203 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002204 alignment = 256 * 1024;
2205
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002206 /*
2207 * Global gtt pte registers are special registers which actually forward
2208 * writes to a chunk of system memory. Which means that there is no risk
2209 * that the register values disappear as soon as we call
2210 * intel_runtime_pm_put(), so it is correct to wrap only the
2211 * pin/unpin/fence and not more.
2212 */
2213 intel_runtime_pm_get(dev_priv);
2214
Chris Wilson058d88c2016-08-15 10:49:06 +01002215 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002216 if (IS_ERR(vma))
2217 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002218
Chris Wilson05a20d02016-08-18 17:16:55 +01002219 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002220 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2221 * fence, whereas 965+ only requires a fence if using
2222 * framebuffer compression. For simplicity, we always, when
2223 * possible, install a fence as the cost is not that onerous.
2224 *
2225 * If we fail to fence the tiled scanout, then either the
2226 * modeset will reject the change (which is highly unlikely as
2227 * the affected systems, all but one, do not have unmappable
2228 * space) or we will not be able to enable full powersaving
2229 * techniques (also likely not to apply due to various limits
2230 * FBC and the like impose on the size of the buffer, which
2231 * presumably we violated anyway with this unmappable buffer).
2232 * Anyway, it is presumably better to stumble onwards with
2233 * something and try to run the system in a "less than optimal"
2234 * mode that matches the user configuration.
2235 */
2236 if (i915_vma_get_fence(vma) == 0)
2237 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002238 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002239
Chris Wilson49ef5292016-08-18 17:17:00 +01002240err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002241 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002242 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243}
2244
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002245void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002246{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002247 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002248 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002249 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002250
Matt Roperebcdd392014-07-09 16:22:11 -07002251 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2252
Ville Syrjälä3465c582016-02-15 22:54:43 +02002253 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002254 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002255
Chris Wilson49ef5292016-08-18 17:17:00 +01002256 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002257 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002258}
2259
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002260static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2261 unsigned int rotation)
2262{
2263 if (intel_rotation_90_or_270(rotation))
2264 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2265 else
2266 return fb->pitches[plane];
2267}
2268
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002269/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002270 * Convert the x/y offsets into a linear offset.
2271 * Only valid with 0/180 degree rotation, which is fine since linear
2272 * offset is only used with linear buffers on pre-hsw and tiled buffers
2273 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2274 */
2275u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002276 const struct intel_plane_state *state,
2277 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002278{
Ville Syrjälä29490562016-01-20 18:02:50 +02002279 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002280 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2281 unsigned int pitch = fb->pitches[plane];
2282
2283 return y * pitch + x * cpp;
2284}
2285
2286/*
2287 * Add the x/y offsets derived from fb->offsets[] to the user
2288 * specified plane src x/y offsets. The resulting x/y offsets
2289 * specify the start of scanout from the beginning of the gtt mapping.
2290 */
2291void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002292 const struct intel_plane_state *state,
2293 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002294
2295{
Ville Syrjälä29490562016-01-20 18:02:50 +02002296 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2297 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002298
2299 if (intel_rotation_90_or_270(rotation)) {
2300 *x += intel_fb->rotated[plane].x;
2301 *y += intel_fb->rotated[plane].y;
2302 } else {
2303 *x += intel_fb->normal[plane].x;
2304 *y += intel_fb->normal[plane].y;
2305 }
2306}
2307
2308/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002309 * Input tile dimensions and pitch must already be
2310 * rotated to match x and y, and in pixel units.
2311 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002312static u32 _intel_adjust_tile_offset(int *x, int *y,
2313 unsigned int tile_width,
2314 unsigned int tile_height,
2315 unsigned int tile_size,
2316 unsigned int pitch_tiles,
2317 u32 old_offset,
2318 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002319{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002320 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002321 unsigned int tiles;
2322
2323 WARN_ON(old_offset & (tile_size - 1));
2324 WARN_ON(new_offset & (tile_size - 1));
2325 WARN_ON(new_offset > old_offset);
2326
2327 tiles = (old_offset - new_offset) / tile_size;
2328
2329 *y += tiles / pitch_tiles * tile_height;
2330 *x += tiles % pitch_tiles * tile_width;
2331
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002332 /* minimize x in case it got needlessly big */
2333 *y += *x / pitch_pixels * tile_height;
2334 *x %= pitch_pixels;
2335
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002336 return new_offset;
2337}
2338
2339/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002340 * Adjust the tile offset by moving the difference into
2341 * the x/y offsets.
2342 */
2343static u32 intel_adjust_tile_offset(int *x, int *y,
2344 const struct intel_plane_state *state, int plane,
2345 u32 old_offset, u32 new_offset)
2346{
2347 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2348 const struct drm_framebuffer *fb = state->base.fb;
2349 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2350 unsigned int rotation = state->base.rotation;
2351 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2352
2353 WARN_ON(new_offset > old_offset);
2354
2355 if (fb->modifier[plane] != DRM_FORMAT_MOD_NONE) {
2356 unsigned int tile_size, tile_width, tile_height;
2357 unsigned int pitch_tiles;
2358
2359 tile_size = intel_tile_size(dev_priv);
2360 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2361 fb->modifier[plane], cpp);
2362
2363 if (intel_rotation_90_or_270(rotation)) {
2364 pitch_tiles = pitch / tile_height;
2365 swap(tile_width, tile_height);
2366 } else {
2367 pitch_tiles = pitch / (tile_width * cpp);
2368 }
2369
2370 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2371 tile_size, pitch_tiles,
2372 old_offset, new_offset);
2373 } else {
2374 old_offset += *y * pitch + *x * cpp;
2375
2376 *y = (old_offset - new_offset) / pitch;
2377 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2378 }
2379
2380 return new_offset;
2381}
2382
2383/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002384 * Computes the linear offset to the base tile and adjusts
2385 * x, y. bytes per pixel is assumed to be a power-of-two.
2386 *
2387 * In the 90/270 rotated case, x and y are assumed
2388 * to be already rotated to match the rotated GTT view, and
2389 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002390 *
2391 * This function is used when computing the derived information
2392 * under intel_framebuffer, so using any of that information
2393 * here is not allowed. Anything under drm_framebuffer can be
2394 * used. This is why the user has to pass in the pitch since it
2395 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002396 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002397static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2398 int *x, int *y,
2399 const struct drm_framebuffer *fb, int plane,
2400 unsigned int pitch,
2401 unsigned int rotation,
2402 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002403{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002404 uint64_t fb_modifier = fb->modifier[plane];
2405 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002406 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002407
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002408 if (alignment)
2409 alignment--;
2410
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002411 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002412 unsigned int tile_size, tile_width, tile_height;
2413 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002414
Ville Syrjäläd8433102016-01-12 21:08:35 +02002415 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002416 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2417 fb_modifier, cpp);
2418
2419 if (intel_rotation_90_or_270(rotation)) {
2420 pitch_tiles = pitch / tile_height;
2421 swap(tile_width, tile_height);
2422 } else {
2423 pitch_tiles = pitch / (tile_width * cpp);
2424 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002425
Ville Syrjäläd8433102016-01-12 21:08:35 +02002426 tile_rows = *y / tile_height;
2427 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002428
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002429 tiles = *x / tile_width;
2430 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002431
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002432 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2433 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002434
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002435 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2436 tile_size, pitch_tiles,
2437 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002438 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002439 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002440 offset_aligned = offset & ~alignment;
2441
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002442 *y = (offset & alignment) / pitch;
2443 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002444 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002445
2446 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447}
2448
Ville Syrjälä6687c902015-09-15 13:16:41 +03002449u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002450 const struct intel_plane_state *state,
2451 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002452{
Ville Syrjälä29490562016-01-20 18:02:50 +02002453 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2454 const struct drm_framebuffer *fb = state->base.fb;
2455 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002456 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002457 u32 alignment;
2458
2459 /* AUX_DIST needs only 4K alignment */
2460 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2461 alignment = 4096;
2462 else
2463 alignment = intel_surf_alignment(dev_priv, fb->modifier[plane]);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002464
2465 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2466 rotation, alignment);
2467}
2468
2469/* Convert the fb->offset[] linear offset into x/y offsets */
2470static void intel_fb_offset_to_xy(int *x, int *y,
2471 const struct drm_framebuffer *fb, int plane)
2472{
2473 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2474 unsigned int pitch = fb->pitches[plane];
2475 u32 linear_offset = fb->offsets[plane];
2476
2477 *y = linear_offset / pitch;
2478 *x = linear_offset % pitch / cpp;
2479}
2480
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002481static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2482{
2483 switch (fb_modifier) {
2484 case I915_FORMAT_MOD_X_TILED:
2485 return I915_TILING_X;
2486 case I915_FORMAT_MOD_Y_TILED:
2487 return I915_TILING_Y;
2488 default:
2489 return I915_TILING_NONE;
2490 }
2491}
2492
Ville Syrjälä6687c902015-09-15 13:16:41 +03002493static int
2494intel_fill_fb_info(struct drm_i915_private *dev_priv,
2495 struct drm_framebuffer *fb)
2496{
2497 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2498 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2499 u32 gtt_offset_rotated = 0;
2500 unsigned int max_size = 0;
2501 uint32_t format = fb->pixel_format;
2502 int i, num_planes = drm_format_num_planes(format);
2503 unsigned int tile_size = intel_tile_size(dev_priv);
2504
2505 for (i = 0; i < num_planes; i++) {
2506 unsigned int width, height;
2507 unsigned int cpp, size;
2508 u32 offset;
2509 int x, y;
2510
2511 cpp = drm_format_plane_cpp(format, i);
2512 width = drm_format_plane_width(fb->width, format, i);
2513 height = drm_format_plane_height(fb->height, format, i);
2514
2515 intel_fb_offset_to_xy(&x, &y, fb, i);
2516
2517 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002518 * The fence (if used) is aligned to the start of the object
2519 * so having the framebuffer wrap around across the edge of the
2520 * fenced region doesn't really work. We have no API to configure
2521 * the fence start offset within the object (nor could we probably
2522 * on gen2/3). So it's just easier if we just require that the
2523 * fb layout agrees with the fence layout. We already check that the
2524 * fb stride matches the fence stride elsewhere.
2525 */
2526 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2527 (x + width) * cpp > fb->pitches[i]) {
2528 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2529 i, fb->offsets[i]);
2530 return -EINVAL;
2531 }
2532
2533 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002534 * First pixel of the framebuffer from
2535 * the start of the normal gtt mapping.
2536 */
2537 intel_fb->normal[i].x = x;
2538 intel_fb->normal[i].y = y;
2539
2540 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2541 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002542 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 offset /= tile_size;
2544
2545 if (fb->modifier[i] != DRM_FORMAT_MOD_NONE) {
2546 unsigned int tile_width, tile_height;
2547 unsigned int pitch_tiles;
2548 struct drm_rect r;
2549
2550 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2551 fb->modifier[i], cpp);
2552
2553 rot_info->plane[i].offset = offset;
2554 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2555 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2556 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2557
2558 intel_fb->rotated[i].pitch =
2559 rot_info->plane[i].height * tile_height;
2560
2561 /* how many tiles does this plane need */
2562 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2563 /*
2564 * If the plane isn't horizontally tile aligned,
2565 * we need one more tile.
2566 */
2567 if (x != 0)
2568 size++;
2569
2570 /* rotate the x/y offsets to match the GTT view */
2571 r.x1 = x;
2572 r.y1 = y;
2573 r.x2 = x + width;
2574 r.y2 = y + height;
2575 drm_rect_rotate(&r,
2576 rot_info->plane[i].width * tile_width,
2577 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002578 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002579 x = r.x1;
2580 y = r.y1;
2581
2582 /* rotate the tile dimensions to match the GTT view */
2583 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2584 swap(tile_width, tile_height);
2585
2586 /*
2587 * We only keep the x/y offsets, so push all of the
2588 * gtt offset into the x/y offsets.
2589 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002590 _intel_adjust_tile_offset(&x, &y, tile_size,
2591 tile_width, tile_height, pitch_tiles,
2592 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002593
2594 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2595
2596 /*
2597 * First pixel of the framebuffer from
2598 * the start of the rotated gtt mapping.
2599 */
2600 intel_fb->rotated[i].x = x;
2601 intel_fb->rotated[i].y = y;
2602 } else {
2603 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2604 x * cpp, tile_size);
2605 }
2606
2607 /* how many tiles in total needed in the bo */
2608 max_size = max(max_size, offset + size);
2609 }
2610
2611 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2612 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2613 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2614 return -EINVAL;
2615 }
2616
2617 return 0;
2618}
2619
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002620static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002621{
2622 switch (format) {
2623 case DISPPLANE_8BPP:
2624 return DRM_FORMAT_C8;
2625 case DISPPLANE_BGRX555:
2626 return DRM_FORMAT_XRGB1555;
2627 case DISPPLANE_BGRX565:
2628 return DRM_FORMAT_RGB565;
2629 default:
2630 case DISPPLANE_BGRX888:
2631 return DRM_FORMAT_XRGB8888;
2632 case DISPPLANE_RGBX888:
2633 return DRM_FORMAT_XBGR8888;
2634 case DISPPLANE_BGRX101010:
2635 return DRM_FORMAT_XRGB2101010;
2636 case DISPPLANE_RGBX101010:
2637 return DRM_FORMAT_XBGR2101010;
2638 }
2639}
2640
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002641static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2642{
2643 switch (format) {
2644 case PLANE_CTL_FORMAT_RGB_565:
2645 return DRM_FORMAT_RGB565;
2646 default:
2647 case PLANE_CTL_FORMAT_XRGB_8888:
2648 if (rgb_order) {
2649 if (alpha)
2650 return DRM_FORMAT_ABGR8888;
2651 else
2652 return DRM_FORMAT_XBGR8888;
2653 } else {
2654 if (alpha)
2655 return DRM_FORMAT_ARGB8888;
2656 else
2657 return DRM_FORMAT_XRGB8888;
2658 }
2659 case PLANE_CTL_FORMAT_XRGB_2101010:
2660 if (rgb_order)
2661 return DRM_FORMAT_XBGR2101010;
2662 else
2663 return DRM_FORMAT_XRGB2101010;
2664 }
2665}
2666
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002667static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002668intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2669 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002670{
2671 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002672 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002673 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002674 struct drm_i915_gem_object *obj = NULL;
2675 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002676 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002677 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2678 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2679 PAGE_SIZE);
2680
2681 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002682
Chris Wilsonff2652e2014-03-10 08:07:02 +00002683 if (plane_config->size == 0)
2684 return false;
2685
Paulo Zanoni3badb492015-09-23 12:52:23 -03002686 /* If the FB is too big, just don't use it since fbdev is not very
2687 * important and we should probably use that space with FBC or other
2688 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002689 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002690 return false;
2691
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002692 mutex_lock(&dev->struct_mutex);
2693
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002694 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2695 base_aligned,
2696 base_aligned,
2697 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002698 if (!obj) {
2699 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002700 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002701 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002702
Chris Wilson3e510a82016-08-05 10:14:23 +01002703 if (plane_config->tiling == I915_TILING_X)
2704 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002705
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002706 mode_cmd.pixel_format = fb->pixel_format;
2707 mode_cmd.width = fb->width;
2708 mode_cmd.height = fb->height;
2709 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002710 mode_cmd.modifier[0] = fb->modifier[0];
2711 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002712
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002713 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002714 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002715 DRM_DEBUG_KMS("intel fb init failed\n");
2716 goto out_unref_obj;
2717 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002718
Jesse Barnes46f297f2014-03-07 08:57:48 -08002719 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002720
Daniel Vetterf6936e22015-03-26 12:17:05 +01002721 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002722 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002723
2724out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002725 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002726 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002727 return false;
2728}
2729
Daniel Vetter5a21b662016-05-24 17:13:53 +02002730/* Update plane->state->fb to match plane->fb after driver-internal updates */
2731static void
2732update_state_fb(struct drm_plane *plane)
2733{
2734 if (plane->fb == plane->state->fb)
2735 return;
2736
2737 if (plane->state->fb)
2738 drm_framebuffer_unreference(plane->state->fb);
2739 plane->state->fb = plane->fb;
2740 if (plane->state->fb)
2741 drm_framebuffer_reference(plane->state->fb);
2742}
2743
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002744static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002745intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2746 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002747{
2748 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002749 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750 struct drm_crtc *c;
2751 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002752 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002753 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002754 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002755 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2756 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002757 struct intel_plane_state *intel_state =
2758 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002759 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002760
Damien Lespiau2d140302015-02-05 17:22:18 +00002761 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002762 return;
2763
Daniel Vetterf6936e22015-03-26 12:17:05 +01002764 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002765 fb = &plane_config->fb->base;
2766 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002767 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002768
Damien Lespiau2d140302015-02-05 17:22:18 +00002769 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002770
2771 /*
2772 * Failed to alloc the obj, check to see if we should share
2773 * an fb with another CRTC instead
2774 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002775 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002776 i = to_intel_crtc(c);
2777
2778 if (c == &intel_crtc->base)
2779 continue;
2780
Matt Roper2ff8fde2014-07-08 07:50:07 -07002781 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002782 continue;
2783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 fb = c->primary->fb;
2785 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002786 continue;
2787
Daniel Vetter88595ac2015-03-26 12:42:24 +01002788 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002789 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002790 drm_framebuffer_reference(fb);
2791 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002792 }
2793 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002794
Matt Roper200757f2015-12-03 11:37:36 -08002795 /*
2796 * We've failed to reconstruct the BIOS FB. Current display state
2797 * indicates that the primary plane is visible, but has a NULL FB,
2798 * which will lead to problems later if we don't fix it up. The
2799 * simplest solution is to just disable the primary plane now and
2800 * pretend the BIOS never had it enabled.
2801 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002802 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002803 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002804 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002805 intel_plane->disable_plane(primary, &intel_crtc->base);
2806
Daniel Vetter88595ac2015-03-26 12:42:24 +01002807 return;
2808
2809valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002810 plane_state->src_x = 0;
2811 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002812 plane_state->src_w = fb->width << 16;
2813 plane_state->src_h = fb->height << 16;
2814
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002815 plane_state->crtc_x = 0;
2816 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002817 plane_state->crtc_w = fb->width;
2818 plane_state->crtc_h = fb->height;
2819
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002820 intel_state->base.src.x1 = plane_state->src_x;
2821 intel_state->base.src.y1 = plane_state->src_y;
2822 intel_state->base.src.x2 = plane_state->src_x + plane_state->src_w;
2823 intel_state->base.src.y2 = plane_state->src_y + plane_state->src_h;
2824 intel_state->base.dst.x1 = plane_state->crtc_x;
2825 intel_state->base.dst.y1 = plane_state->crtc_y;
2826 intel_state->base.dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2827 intel_state->base.dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
Matt Roper0a8d8a82015-12-03 11:37:38 -08002828
Daniel Vetter88595ac2015-03-26 12:42:24 +01002829 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002830 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002831 dev_priv->preserve_bios_swizzle = true;
2832
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002833 drm_framebuffer_reference(fb);
2834 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002835 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002836 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002837 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2838 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002839}
2840
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002841static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2842 unsigned int rotation)
2843{
2844 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2845
2846 switch (fb->modifier[plane]) {
2847 case DRM_FORMAT_MOD_NONE:
2848 case I915_FORMAT_MOD_X_TILED:
2849 switch (cpp) {
2850 case 8:
2851 return 4096;
2852 case 4:
2853 case 2:
2854 case 1:
2855 return 8192;
2856 default:
2857 MISSING_CASE(cpp);
2858 break;
2859 }
2860 break;
2861 case I915_FORMAT_MOD_Y_TILED:
2862 case I915_FORMAT_MOD_Yf_TILED:
2863 switch (cpp) {
2864 case 8:
2865 return 2048;
2866 case 4:
2867 return 4096;
2868 case 2:
2869 case 1:
2870 return 8192;
2871 default:
2872 MISSING_CASE(cpp);
2873 break;
2874 }
2875 break;
2876 default:
2877 MISSING_CASE(fb->modifier[plane]);
2878 }
2879
2880 return 2048;
2881}
2882
2883static int skl_check_main_surface(struct intel_plane_state *plane_state)
2884{
2885 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2886 const struct drm_framebuffer *fb = plane_state->base.fb;
2887 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002888 int x = plane_state->base.src.x1 >> 16;
2889 int y = plane_state->base.src.y1 >> 16;
2890 int w = drm_rect_width(&plane_state->base.src) >> 16;
2891 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002892 int max_width = skl_max_plane_width(fb, 0, rotation);
2893 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002894 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002895
2896 if (w > max_width || h > max_height) {
2897 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2898 w, h, max_width, max_height);
2899 return -EINVAL;
2900 }
2901
2902 intel_add_fb_offsets(&x, &y, plane_state, 0);
2903 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2904
2905 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
2906
2907 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002908 * AUX surface offset is specified as the distance from the
2909 * main surface offset, and it must be non-negative. Make
2910 * sure that is what we will get.
2911 */
2912 if (offset > aux_offset)
2913 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2914 offset, aux_offset & ~(alignment - 1));
2915
2916 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002917 * When using an X-tiled surface, the plane blows up
2918 * if the x offset + width exceed the stride.
2919 *
2920 * TODO: linear and Y-tiled seem fine, Yf untested,
2921 */
2922 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED) {
2923 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2924
2925 while ((x + w) * cpp > fb->pitches[0]) {
2926 if (offset == 0) {
2927 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2928 return -EINVAL;
2929 }
2930
2931 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2932 offset, offset - alignment);
2933 }
2934 }
2935
2936 plane_state->main.offset = offset;
2937 plane_state->main.x = x;
2938 plane_state->main.y = y;
2939
2940 return 0;
2941}
2942
Ville Syrjälä8d970652016-01-28 16:30:28 +02002943static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2944{
2945 const struct drm_framebuffer *fb = plane_state->base.fb;
2946 unsigned int rotation = plane_state->base.rotation;
2947 int max_width = skl_max_plane_width(fb, 1, rotation);
2948 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002949 int x = plane_state->base.src.x1 >> 17;
2950 int y = plane_state->base.src.y1 >> 17;
2951 int w = drm_rect_width(&plane_state->base.src) >> 17;
2952 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002953 u32 offset;
2954
2955 intel_add_fb_offsets(&x, &y, plane_state, 1);
2956 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2957
2958 /* FIXME not quite sure how/if these apply to the chroma plane */
2959 if (w > max_width || h > max_height) {
2960 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2961 w, h, max_width, max_height);
2962 return -EINVAL;
2963 }
2964
2965 plane_state->aux.offset = offset;
2966 plane_state->aux.x = x;
2967 plane_state->aux.y = y;
2968
2969 return 0;
2970}
2971
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002972int skl_check_plane_surface(struct intel_plane_state *plane_state)
2973{
2974 const struct drm_framebuffer *fb = plane_state->base.fb;
2975 unsigned int rotation = plane_state->base.rotation;
2976 int ret;
2977
2978 /* Rotate src coordinates to match rotated GTT view */
2979 if (intel_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002980 drm_rect_rotate(&plane_state->base.src,
2981 fb->width, fb->height, DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002982
Ville Syrjälä8d970652016-01-28 16:30:28 +02002983 /*
2984 * Handle the AUX surface first since
2985 * the main surface setup depends on it.
2986 */
2987 if (fb->pixel_format == DRM_FORMAT_NV12) {
2988 ret = skl_check_nv12_aux_surface(plane_state);
2989 if (ret)
2990 return ret;
2991 } else {
2992 plane_state->aux.offset = ~0xfff;
2993 plane_state->aux.x = 0;
2994 plane_state->aux.y = 0;
2995 }
2996
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002997 ret = skl_check_main_surface(plane_state);
2998 if (ret)
2999 return ret;
3000
3001 return 0;
3002}
3003
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003004static void i9xx_update_primary_plane(struct drm_plane *primary,
3005 const struct intel_crtc_state *crtc_state,
3006 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003007{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003008 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003009 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3011 struct drm_framebuffer *fb = plane_state->base.fb;
3012 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07003013 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003014 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003015 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003016 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003017 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003018 int x = plane_state->base.src.x1 >> 16;
3019 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003020
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003021 dspcntr = DISPPLANE_GAMMA_ENABLE;
3022
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003023 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003024
3025 if (INTEL_INFO(dev)->gen < 4) {
3026 if (intel_crtc->pipe == PIPE_B)
3027 dspcntr |= DISPPLANE_SEL_PIPE_B;
3028
3029 /* pipesrc and dspsize control the size that is scaled from,
3030 * which should always be the user's requested size.
3031 */
3032 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003033 ((crtc_state->pipe_src_h - 1) << 16) |
3034 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003035 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003036 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
3037 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003038 ((crtc_state->pipe_src_h - 1) << 16) |
3039 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003040 I915_WRITE(PRIMPOS(plane), 0);
3041 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003042 }
3043
Ville Syrjälä57779d02012-10-31 17:50:14 +02003044 switch (fb->pixel_format) {
3045 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003046 dspcntr |= DISPPLANE_8BPP;
3047 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003048 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003049 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003050 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003051 case DRM_FORMAT_RGB565:
3052 dspcntr |= DISPPLANE_BGRX565;
3053 break;
3054 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003055 dspcntr |= DISPPLANE_BGRX888;
3056 break;
3057 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003058 dspcntr |= DISPPLANE_RGBX888;
3059 break;
3060 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003061 dspcntr |= DISPPLANE_BGRX101010;
3062 break;
3063 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003064 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003065 break;
3066 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003067 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003068 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003069
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003070 if (INTEL_GEN(dev_priv) >= 4 &&
3071 fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003072 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003073
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003074 if (IS_G4X(dev))
3075 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3076
Ville Syrjälä29490562016-01-20 18:02:50 +02003077 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003078
Ville Syrjälä6687c902015-09-15 13:16:41 +03003079 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003080 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003081 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003082
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003083 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303084 dspcntr |= DISPPLANE_ROTATE_180;
3085
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003086 x += (crtc_state->pipe_src_w - 1);
3087 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303088 }
3089
Ville Syrjälä29490562016-01-20 18:02:50 +02003090 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003091
3092 if (INTEL_INFO(dev)->gen < 4)
3093 intel_crtc->dspaddr_offset = linear_offset;
3094
Paulo Zanoni2db33662015-09-14 15:20:03 -03003095 intel_crtc->adjusted_x = x;
3096 intel_crtc->adjusted_y = y;
3097
Sonika Jindal48404c12014-08-22 14:06:04 +05303098 I915_WRITE(reg, dspcntr);
3099
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003100 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003101 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003102 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003103 intel_fb_gtt_offset(fb, rotation) +
3104 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003106 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01003108 I915_WRITE(DSPADDR(plane), i915_gem_object_ggtt_offset(obj, NULL) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003110}
3111
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003112static void i9xx_disable_primary_plane(struct drm_plane *primary,
3113 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003114{
3115 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003116 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003118 int plane = intel_crtc->plane;
3119
3120 I915_WRITE(DSPCNTR(plane), 0);
3121 if (INTEL_INFO(dev_priv)->gen >= 4)
3122 I915_WRITE(DSPSURF(plane), 0);
3123 else
3124 I915_WRITE(DSPADDR(plane), 0);
3125 POSTING_READ(DSPCNTR(plane));
3126}
3127
3128static void ironlake_update_primary_plane(struct drm_plane *primary,
3129 const struct intel_crtc_state *crtc_state,
3130 const struct intel_plane_state *plane_state)
3131{
3132 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003133 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3135 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003136 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003137 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003139 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003140 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003141 int x = plane_state->base.src.x1 >> 16;
3142 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003143
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003144 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003145 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003146
3147 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
3148 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3149
Ville Syrjälä57779d02012-10-31 17:50:14 +02003150 switch (fb->pixel_format) {
3151 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003152 dspcntr |= DISPPLANE_8BPP;
3153 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003154 case DRM_FORMAT_RGB565:
3155 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003156 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003157 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003158 dspcntr |= DISPPLANE_BGRX888;
3159 break;
3160 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003161 dspcntr |= DISPPLANE_RGBX888;
3162 break;
3163 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003164 dspcntr |= DISPPLANE_BGRX101010;
3165 break;
3166 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003167 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003168 break;
3169 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003170 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171 }
3172
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003173 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003174 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003175
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003176 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003177 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Ville Syrjälä29490562016-01-20 18:02:50 +02003179 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003180
Daniel Vetterc2c75132012-07-05 12:17:30 +02003181 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003182 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003183
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003184 if (rotation == DRM_ROTATE_180) {
Sonika Jindal48404c12014-08-22 14:06:04 +05303185 dspcntr |= DISPPLANE_ROTATE_180;
3186
3187 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003188 x += (crtc_state->pipe_src_w - 1);
3189 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05303190 }
3191 }
3192
Ville Syrjälä29490562016-01-20 18:02:50 +02003193 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003194
Paulo Zanoni2db33662015-09-14 15:20:03 -03003195 intel_crtc->adjusted_x = x;
3196 intel_crtc->adjusted_y = y;
3197
Sonika Jindal48404c12014-08-22 14:06:04 +05303198 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003199
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003200 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003201 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003202 intel_fb_gtt_offset(fb, rotation) +
3203 intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07003204 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003205 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3206 } else {
3207 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3208 I915_WRITE(DSPLINOFF(plane), linear_offset);
3209 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003210 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003211}
3212
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003213u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3214 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003215{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003216 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3217 return 64;
3218 } else {
3219 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003220
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003221 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003222 }
3223}
3224
Ville Syrjälä6687c902015-09-15 13:16:41 +03003225u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3226 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003227{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003228 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003229 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003230 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003231
Ville Syrjälä6687c902015-09-15 13:16:41 +03003232 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003233
Chris Wilson058d88c2016-08-15 10:49:06 +01003234 vma = i915_gem_object_to_ggtt(obj, &view);
3235 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3236 view.type))
3237 return -1;
3238
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003239 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003240}
3241
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003242static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3243{
3244 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003245 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003246
3247 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3248 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3249 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003250}
3251
Chandra Kondurua1b22782015-04-07 15:28:45 -07003252/*
3253 * This function detaches (aka. unbinds) unused scalers in hardware
3254 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003255static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003256{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003257 struct intel_crtc_scaler_state *scaler_state;
3258 int i;
3259
Chandra Kondurua1b22782015-04-07 15:28:45 -07003260 scaler_state = &intel_crtc->config->scaler_state;
3261
3262 /* loop through and disable scalers that aren't in use */
3263 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003264 if (!scaler_state->scalers[i].in_use)
3265 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003266 }
3267}
3268
Ville Syrjäläd2196772016-01-28 18:33:11 +02003269u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3270 unsigned int rotation)
3271{
3272 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3273 u32 stride = intel_fb_pitch(fb, plane, rotation);
3274
3275 /*
3276 * The stride is either expressed as a multiple of 64 bytes chunks for
3277 * linear buffers or in number of tiles for tiled buffers.
3278 */
3279 if (intel_rotation_90_or_270(rotation)) {
3280 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3281
3282 stride /= intel_tile_height(dev_priv, fb->modifier[0], cpp);
3283 } else {
3284 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier[0],
3285 fb->pixel_format);
3286 }
3287
3288 return stride;
3289}
3290
Chandra Konduru6156a452015-04-27 13:48:39 -07003291u32 skl_plane_ctl_format(uint32_t pixel_format)
3292{
Chandra Konduru6156a452015-04-27 13:48:39 -07003293 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003294 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003295 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003296 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003297 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003298 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003299 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003300 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003301 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003302 /*
3303 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3304 * to be already pre-multiplied. We need to add a knob (or a different
3305 * DRM_FORMAT) for user-space to configure that.
3306 */
3307 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003308 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003309 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003310 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003311 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003312 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003313 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003314 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003315 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003318 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003319 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003320 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003321 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003322 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003323 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003324 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003325 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003326 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003327 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003328
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003329 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003330}
3331
3332u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3333{
Chandra Konduru6156a452015-04-27 13:48:39 -07003334 switch (fb_modifier) {
3335 case DRM_FORMAT_MOD_NONE:
3336 break;
3337 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003338 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003339 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003340 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003341 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003342 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003343 default:
3344 MISSING_CASE(fb_modifier);
3345 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003346
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003347 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003348}
3349
3350u32 skl_plane_ctl_rotation(unsigned int rotation)
3351{
Chandra Konduru6156a452015-04-27 13:48:39 -07003352 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003353 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003354 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303355 /*
3356 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3357 * while i915 HW rotation is clockwise, thats why this swapping.
3358 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003359 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303360 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003361 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003362 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003363 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303364 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003365 default:
3366 MISSING_CASE(rotation);
3367 }
3368
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003369 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003370}
3371
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003372static void skylake_update_primary_plane(struct drm_plane *plane,
3373 const struct intel_crtc_state *crtc_state,
3374 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003375{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003376 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003377 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3379 struct drm_framebuffer *fb = plane_state->base.fb;
Lyude62e0fb82016-08-22 12:50:08 -04003380 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003381 int pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003382 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003383 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003384 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003385 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003386 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003387 int src_x = plane_state->main.x;
3388 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003389 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3390 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3391 int dst_x = plane_state->base.dst.x1;
3392 int dst_y = plane_state->base.dst.y1;
3393 int dst_w = drm_rect_width(&plane_state->base.dst);
3394 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003395
3396 plane_ctl = PLANE_CTL_ENABLE |
3397 PLANE_CTL_PIPE_GAMMA_ENABLE |
3398 PLANE_CTL_PIPE_CSC_ENABLE;
3399
Chandra Konduru6156a452015-04-27 13:48:39 -07003400 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3401 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003402 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003403 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003404
Ville Syrjälä6687c902015-09-15 13:16:41 +03003405 /* Sizes are 0 based */
3406 src_w--;
3407 src_h--;
3408 dst_w--;
3409 dst_h--;
3410
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003411 intel_crtc->dspaddr_offset = surf_addr;
3412
Ville Syrjälä6687c902015-09-15 13:16:41 +03003413 intel_crtc->adjusted_x = src_x;
3414 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003415
Lyude62e0fb82016-08-22 12:50:08 -04003416 if (wm->dirty_pipes & drm_crtc_mask(&intel_crtc->base))
3417 skl_write_plane_wm(intel_crtc, wm, 0);
3418
Damien Lespiau70d21f02013-07-03 21:06:04 +01003419 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003420 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +03003421 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003422 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003423
3424 if (scaler_id >= 0) {
3425 uint32_t ps_ctrl = 0;
3426
3427 WARN_ON(!dst_w || !dst_h);
3428 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3429 crtc_state->scaler_state.scalers[scaler_id].mode;
3430 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3431 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3432 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3433 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3434 I915_WRITE(PLANE_POS(pipe, 0), 0);
3435 } else {
3436 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3437 }
3438
Ville Syrjälä6687c902015-09-15 13:16:41 +03003439 I915_WRITE(PLANE_SURF(pipe, 0),
3440 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003441
3442 POSTING_READ(PLANE_SURF(pipe, 0));
3443}
3444
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003445static void skylake_disable_primary_plane(struct drm_plane *primary,
3446 struct drm_crtc *crtc)
3447{
3448 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003449 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude62e0fb82016-08-22 12:50:08 -04003450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3451 int pipe = intel_crtc->pipe;
3452
Lyudeccebc232016-08-29 12:31:27 -04003453 /*
3454 * We only populate skl_results on watermark updates, and if the
3455 * plane's visiblity isn't actually changing neither is its watermarks.
3456 */
3457 if (!crtc->primary->state->visible)
3458 skl_write_plane_wm(intel_crtc, &dev_priv->wm.skl_results, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003459
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003460 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3461 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3462 POSTING_READ(PLANE_SURF(pipe, 0));
3463}
3464
Jesse Barnes17638cd2011-06-24 12:19:23 -07003465/* Assume fb object is pinned & idle & fenced and just update base pointers */
3466static int
3467intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3468 int x, int y, enum mode_set_atomic state)
3469{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003470 /* Support for kgdboc is disabled, this needs a major rework. */
3471 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003472
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003473 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003474}
3475
Daniel Vetter5a21b662016-05-24 17:13:53 +02003476static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3477{
3478 struct intel_crtc *crtc;
3479
Chris Wilson91c8a322016-07-05 10:40:23 +01003480 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003481 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3482}
3483
Ville Syrjälä75147472014-11-24 18:28:11 +02003484static void intel_update_primary_planes(struct drm_device *dev)
3485{
Ville Syrjälä75147472014-11-24 18:28:11 +02003486 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003487
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003488 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003489 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003490 struct intel_plane_state *plane_state =
3491 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003492
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003493 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003494 plane->update_plane(&plane->base,
3495 to_intel_crtc_state(crtc->state),
3496 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003497 }
3498}
3499
Maarten Lankhorst73974892016-08-05 23:28:27 +03003500static int
3501__intel_display_resume(struct drm_device *dev,
3502 struct drm_atomic_state *state)
3503{
3504 struct drm_crtc_state *crtc_state;
3505 struct drm_crtc *crtc;
3506 int i, ret;
3507
3508 intel_modeset_setup_hw_state(dev);
3509 i915_redisable_vga(dev);
3510
3511 if (!state)
3512 return 0;
3513
3514 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3515 /*
3516 * Force recalculation even if we restore
3517 * current state. With fast modeset this may not result
3518 * in a modeset when the state is compatible.
3519 */
3520 crtc_state->mode_changed = true;
3521 }
3522
3523 /* ignore any reset values/BIOS leftovers in the WM registers */
3524 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3525
3526 ret = drm_atomic_commit(state);
3527
3528 WARN_ON(ret == -EDEADLK);
3529 return ret;
3530}
3531
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003532static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3533{
Ville Syrjäläae981042016-08-05 23:28:30 +03003534 return intel_has_gpu_reset(dev_priv) &&
3535 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003536}
3537
Chris Wilsonc0336662016-05-06 15:40:21 +01003538void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003539{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003540 struct drm_device *dev = &dev_priv->drm;
3541 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3542 struct drm_atomic_state *state;
3543 int ret;
3544
Maarten Lankhorst73974892016-08-05 23:28:27 +03003545 /*
3546 * Need mode_config.mutex so that we don't
3547 * trample ongoing ->detect() and whatnot.
3548 */
3549 mutex_lock(&dev->mode_config.mutex);
3550 drm_modeset_acquire_init(ctx, 0);
3551 while (1) {
3552 ret = drm_modeset_lock_all_ctx(dev, ctx);
3553 if (ret != -EDEADLK)
3554 break;
3555
3556 drm_modeset_backoff(ctx);
3557 }
3558
3559 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003560 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003561 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003562 return;
3563
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003564 /*
3565 * Disabling the crtcs gracefully seems nicer. Also the
3566 * g33 docs say we should at least disable all the planes.
3567 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003568 state = drm_atomic_helper_duplicate_state(dev, ctx);
3569 if (IS_ERR(state)) {
3570 ret = PTR_ERR(state);
3571 state = NULL;
3572 DRM_ERROR("Duplicating state failed with %i\n", ret);
3573 goto err;
3574 }
3575
3576 ret = drm_atomic_helper_disable_all(dev, ctx);
3577 if (ret) {
3578 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3579 goto err;
3580 }
3581
3582 dev_priv->modeset_restore_state = state;
3583 state->acquire_ctx = ctx;
3584 return;
3585
3586err:
3587 drm_atomic_state_free(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003588}
3589
Chris Wilsonc0336662016-05-06 15:40:21 +01003590void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003591{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003592 struct drm_device *dev = &dev_priv->drm;
3593 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3594 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3595 int ret;
3596
Daniel Vetter5a21b662016-05-24 17:13:53 +02003597 /*
3598 * Flips in the rings will be nuked by the reset,
3599 * so complete all pending flips so that user space
3600 * will get its events and not get stuck.
3601 */
3602 intel_complete_page_flips(dev_priv);
3603
Maarten Lankhorst73974892016-08-05 23:28:27 +03003604 dev_priv->modeset_restore_state = NULL;
3605
Ville Syrjälä75147472014-11-24 18:28:11 +02003606 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003607 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003608 if (!state) {
3609 /*
3610 * Flips in the rings have been nuked by the reset,
3611 * so update the base address of all primary
3612 * planes to the the last fb to make sure we're
3613 * showing the correct fb after a reset.
3614 *
3615 * FIXME: Atomic will make this obsolete since we won't schedule
3616 * CS-based flips (which might get lost in gpu resets) any more.
3617 */
3618 intel_update_primary_planes(dev);
3619 } else {
3620 ret = __intel_display_resume(dev, state);
3621 if (ret)
3622 DRM_ERROR("Restoring old state failed with %i\n", ret);
3623 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003624 } else {
3625 /*
3626 * The display has been reset as well,
3627 * so need a full re-initialization.
3628 */
3629 intel_runtime_pm_disable_interrupts(dev_priv);
3630 intel_runtime_pm_enable_interrupts(dev_priv);
3631
Imre Deak51f59202016-09-14 13:04:13 +03003632 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003633 intel_modeset_init_hw(dev);
3634
3635 spin_lock_irq(&dev_priv->irq_lock);
3636 if (dev_priv->display.hpd_irq_setup)
3637 dev_priv->display.hpd_irq_setup(dev_priv);
3638 spin_unlock_irq(&dev_priv->irq_lock);
3639
3640 ret = __intel_display_resume(dev, state);
3641 if (ret)
3642 DRM_ERROR("Restoring old state failed with %i\n", ret);
3643
3644 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003645 }
3646
Maarten Lankhorst73974892016-08-05 23:28:27 +03003647 drm_modeset_drop_locks(ctx);
3648 drm_modeset_acquire_fini(ctx);
3649 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003650}
3651
Chris Wilson8af29b02016-09-09 14:11:47 +01003652static bool abort_flip_on_reset(struct intel_crtc *crtc)
3653{
3654 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3655
3656 if (i915_reset_in_progress(error))
3657 return true;
3658
3659 if (crtc->reset_count != i915_reset_count(error))
3660 return true;
3661
3662 return false;
3663}
3664
Chris Wilson7d5e3792014-03-04 13:15:08 +00003665static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3666{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003667 struct drm_device *dev = crtc->dev;
3668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003669 bool pending;
3670
Chris Wilson8af29b02016-09-09 14:11:47 +01003671 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003672 return false;
3673
3674 spin_lock_irq(&dev->event_lock);
3675 pending = to_intel_crtc(crtc)->flip_work != NULL;
3676 spin_unlock_irq(&dev->event_lock);
3677
3678 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003679}
3680
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003681static void intel_update_pipe_config(struct intel_crtc *crtc,
3682 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003683{
3684 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003685 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003686 struct intel_crtc_state *pipe_config =
3687 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003688
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003689 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3690 crtc->base.mode = crtc->base.state->mode;
3691
3692 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3693 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3694 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003695
3696 /*
3697 * Update pipe size and adjust fitter if needed: the reason for this is
3698 * that in compute_mode_changes we check the native mode (not the pfit
3699 * mode) to see if we can flip rather than do a full mode set. In the
3700 * fastboot case, we'll flip, but if we don't update the pipesrc and
3701 * pfit state, we'll end up with a big fb scanned out into the wrong
3702 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003703 */
3704
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003705 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003706 ((pipe_config->pipe_src_w - 1) << 16) |
3707 (pipe_config->pipe_src_h - 1));
3708
3709 /* on skylake this is done by detaching scalers */
3710 if (INTEL_INFO(dev)->gen >= 9) {
3711 skl_detach_scalers(crtc);
3712
3713 if (pipe_config->pch_pfit.enabled)
3714 skylake_pfit_enable(crtc);
3715 } else if (HAS_PCH_SPLIT(dev)) {
3716 if (pipe_config->pch_pfit.enabled)
3717 ironlake_pfit_enable(crtc);
3718 else if (old_crtc_state->pch_pfit.enabled)
3719 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003720 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003721}
3722
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003723static void intel_fdi_normal_train(struct drm_crtc *crtc)
3724{
3725 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003726 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3728 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003729 i915_reg_t reg;
3730 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003731
3732 /* enable normal train */
3733 reg = FDI_TX_CTL(pipe);
3734 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003735 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003736 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3737 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003738 } else {
3739 temp &= ~FDI_LINK_TRAIN_NONE;
3740 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003741 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003742 I915_WRITE(reg, temp);
3743
3744 reg = FDI_RX_CTL(pipe);
3745 temp = I915_READ(reg);
3746 if (HAS_PCH_CPT(dev)) {
3747 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3748 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3749 } else {
3750 temp &= ~FDI_LINK_TRAIN_NONE;
3751 temp |= FDI_LINK_TRAIN_NONE;
3752 }
3753 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3754
3755 /* wait one idle pattern time */
3756 POSTING_READ(reg);
3757 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003758
3759 /* IVB wants error correction enabled */
3760 if (IS_IVYBRIDGE(dev))
3761 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3762 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003763}
3764
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003765/* The FDI link training functions for ILK/Ibexpeak. */
3766static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3767{
3768 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003769 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3771 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003772 i915_reg_t reg;
3773 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003774
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003775 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003776 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003777
Adam Jacksone1a44742010-06-25 15:32:14 -04003778 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3779 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003780 reg = FDI_RX_IMR(pipe);
3781 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003782 temp &= ~FDI_RX_SYMBOL_LOCK;
3783 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003784 I915_WRITE(reg, temp);
3785 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003786 udelay(150);
3787
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003788 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003789 reg = FDI_TX_CTL(pipe);
3790 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003791 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003792 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003793 temp &= ~FDI_LINK_TRAIN_NONE;
3794 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003796
Chris Wilson5eddb702010-09-11 13:48:45 +01003797 reg = FDI_RX_CTL(pipe);
3798 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003799 temp &= ~FDI_LINK_TRAIN_NONE;
3800 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3802
3803 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003804 udelay(150);
3805
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003806 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003807 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3808 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3809 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003810
Chris Wilson5eddb702010-09-11 13:48:45 +01003811 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003812 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3815
3816 if ((temp & FDI_RX_BIT_LOCK)) {
3817 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003818 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003819 break;
3820 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003821 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003822 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003823 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003824
3825 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003826 reg = FDI_TX_CTL(pipe);
3827 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003828 temp &= ~FDI_LINK_TRAIN_NONE;
3829 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003831
Chris Wilson5eddb702010-09-11 13:48:45 +01003832 reg = FDI_RX_CTL(pipe);
3833 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834 temp &= ~FDI_LINK_TRAIN_NONE;
3835 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 I915_WRITE(reg, temp);
3837
3838 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839 udelay(150);
3840
Chris Wilson5eddb702010-09-11 13:48:45 +01003841 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003842 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003844 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3845
3846 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003847 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003848 DRM_DEBUG_KMS("FDI train 2 done.\n");
3849 break;
3850 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003852 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003853 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003854
3855 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003856
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003857}
3858
Akshay Joshi0206e352011-08-16 15:34:10 -04003859static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003860 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3861 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3862 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3863 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3864};
3865
3866/* The FDI link training functions for SNB/Cougarpoint. */
3867static void gen6_fdi_link_train(struct drm_crtc *crtc)
3868{
3869 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003870 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3872 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003873 i915_reg_t reg;
3874 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003875
Adam Jacksone1a44742010-06-25 15:32:14 -04003876 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3877 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003878 reg = FDI_RX_IMR(pipe);
3879 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003880 temp &= ~FDI_RX_SYMBOL_LOCK;
3881 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003882 I915_WRITE(reg, temp);
3883
3884 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003885 udelay(150);
3886
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003887 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003888 reg = FDI_TX_CTL(pipe);
3889 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003890 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003891 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003892 temp &= ~FDI_LINK_TRAIN_NONE;
3893 temp |= FDI_LINK_TRAIN_PATTERN_1;
3894 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3895 /* SNB-B */
3896 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003898
Daniel Vetterd74cf322012-10-26 10:58:13 +02003899 I915_WRITE(FDI_RX_MISC(pipe),
3900 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3901
Chris Wilson5eddb702010-09-11 13:48:45 +01003902 reg = FDI_RX_CTL(pipe);
3903 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 if (HAS_PCH_CPT(dev)) {
3905 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3906 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3907 } else {
3908 temp &= ~FDI_LINK_TRAIN_NONE;
3909 temp |= FDI_LINK_TRAIN_PATTERN_1;
3910 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003911 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3912
3913 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003914 udelay(150);
3915
Akshay Joshi0206e352011-08-16 15:34:10 -04003916 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003917 reg = FDI_TX_CTL(pipe);
3918 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3920 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003921 I915_WRITE(reg, temp);
3922
3923 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003924 udelay(500);
3925
Sean Paulfa37d392012-03-02 12:53:39 -05003926 for (retry = 0; retry < 5; retry++) {
3927 reg = FDI_RX_IIR(pipe);
3928 temp = I915_READ(reg);
3929 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3930 if (temp & FDI_RX_BIT_LOCK) {
3931 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3932 DRM_DEBUG_KMS("FDI train 1 done.\n");
3933 break;
3934 }
3935 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003936 }
Sean Paulfa37d392012-03-02 12:53:39 -05003937 if (retry < 5)
3938 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003939 }
3940 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003941 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003942
3943 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003944 reg = FDI_TX_CTL(pipe);
3945 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003946 temp &= ~FDI_LINK_TRAIN_NONE;
3947 temp |= FDI_LINK_TRAIN_PATTERN_2;
3948 if (IS_GEN6(dev)) {
3949 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3950 /* SNB-B */
3951 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3952 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003953 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954
Chris Wilson5eddb702010-09-11 13:48:45 +01003955 reg = FDI_RX_CTL(pipe);
3956 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003957 if (HAS_PCH_CPT(dev)) {
3958 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3959 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3960 } else {
3961 temp &= ~FDI_LINK_TRAIN_NONE;
3962 temp |= FDI_LINK_TRAIN_PATTERN_2;
3963 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003964 I915_WRITE(reg, temp);
3965
3966 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003967 udelay(150);
3968
Akshay Joshi0206e352011-08-16 15:34:10 -04003969 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003970 reg = FDI_TX_CTL(pipe);
3971 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003972 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3973 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003974 I915_WRITE(reg, temp);
3975
3976 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003977 udelay(500);
3978
Sean Paulfa37d392012-03-02 12:53:39 -05003979 for (retry = 0; retry < 5; retry++) {
3980 reg = FDI_RX_IIR(pipe);
3981 temp = I915_READ(reg);
3982 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3983 if (temp & FDI_RX_SYMBOL_LOCK) {
3984 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3985 DRM_DEBUG_KMS("FDI train 2 done.\n");
3986 break;
3987 }
3988 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003989 }
Sean Paulfa37d392012-03-02 12:53:39 -05003990 if (retry < 5)
3991 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003992 }
3993 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003994 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003995
3996 DRM_DEBUG_KMS("FDI train done.\n");
3997}
3998
Jesse Barnes357555c2011-04-28 15:09:55 -07003999/* Manual link training for Ivy Bridge A0 parts */
4000static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
4001{
4002 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004003 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07004004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4005 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004006 i915_reg_t reg;
4007 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004008
4009 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4010 for train result */
4011 reg = FDI_RX_IMR(pipe);
4012 temp = I915_READ(reg);
4013 temp &= ~FDI_RX_SYMBOL_LOCK;
4014 temp &= ~FDI_RX_BIT_LOCK;
4015 I915_WRITE(reg, temp);
4016
4017 POSTING_READ(reg);
4018 udelay(150);
4019
Daniel Vetter01a415f2012-10-27 15:58:40 +02004020 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4021 I915_READ(FDI_RX_IIR(pipe)));
4022
Jesse Barnes139ccd32013-08-19 11:04:55 -07004023 /* Try each vswing and preemphasis setting twice before moving on */
4024 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4025 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004026 reg = FDI_TX_CTL(pipe);
4027 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004028 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4029 temp &= ~FDI_TX_ENABLE;
4030 I915_WRITE(reg, temp);
4031
4032 reg = FDI_RX_CTL(pipe);
4033 temp = I915_READ(reg);
4034 temp &= ~FDI_LINK_TRAIN_AUTO;
4035 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4036 temp &= ~FDI_RX_ENABLE;
4037 I915_WRITE(reg, temp);
4038
4039 /* enable CPU FDI TX and PCH FDI RX */
4040 reg = FDI_TX_CTL(pipe);
4041 temp = I915_READ(reg);
4042 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004043 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004044 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004045 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004046 temp |= snb_b_fdi_train_param[j/2];
4047 temp |= FDI_COMPOSITE_SYNC;
4048 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4049
4050 I915_WRITE(FDI_RX_MISC(pipe),
4051 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4052
4053 reg = FDI_RX_CTL(pipe);
4054 temp = I915_READ(reg);
4055 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4056 temp |= FDI_COMPOSITE_SYNC;
4057 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4058
4059 POSTING_READ(reg);
4060 udelay(1); /* should be 0.5us */
4061
4062 for (i = 0; i < 4; i++) {
4063 reg = FDI_RX_IIR(pipe);
4064 temp = I915_READ(reg);
4065 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4066
4067 if (temp & FDI_RX_BIT_LOCK ||
4068 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4069 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4070 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4071 i);
4072 break;
4073 }
4074 udelay(1); /* should be 0.5us */
4075 }
4076 if (i == 4) {
4077 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4078 continue;
4079 }
4080
4081 /* Train 2 */
4082 reg = FDI_TX_CTL(pipe);
4083 temp = I915_READ(reg);
4084 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4085 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4086 I915_WRITE(reg, temp);
4087
4088 reg = FDI_RX_CTL(pipe);
4089 temp = I915_READ(reg);
4090 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4091 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004092 I915_WRITE(reg, temp);
4093
4094 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004095 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004096
Jesse Barnes139ccd32013-08-19 11:04:55 -07004097 for (i = 0; i < 4; i++) {
4098 reg = FDI_RX_IIR(pipe);
4099 temp = I915_READ(reg);
4100 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004101
Jesse Barnes139ccd32013-08-19 11:04:55 -07004102 if (temp & FDI_RX_SYMBOL_LOCK ||
4103 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4104 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4105 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4106 i);
4107 goto train_done;
4108 }
4109 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004110 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004111 if (i == 4)
4112 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004113 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004114
Jesse Barnes139ccd32013-08-19 11:04:55 -07004115train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004116 DRM_DEBUG_KMS("FDI train done.\n");
4117}
4118
Daniel Vetter88cefb62012-08-12 19:27:14 +02004119static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004120{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004121 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004122 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004123 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004124 i915_reg_t reg;
4125 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004126
Jesse Barnes0e23b992010-09-10 11:10:00 -07004127 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004128 reg = FDI_RX_CTL(pipe);
4129 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004130 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004131 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004132 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004133 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4134
4135 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004136 udelay(200);
4137
4138 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004139 temp = I915_READ(reg);
4140 I915_WRITE(reg, temp | FDI_PCDCLK);
4141
4142 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004143 udelay(200);
4144
Paulo Zanoni20749732012-11-23 15:30:38 -02004145 /* Enable CPU FDI TX PLL, always on for Ironlake */
4146 reg = FDI_TX_CTL(pipe);
4147 temp = I915_READ(reg);
4148 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4149 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004150
Paulo Zanoni20749732012-11-23 15:30:38 -02004151 POSTING_READ(reg);
4152 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004153 }
4154}
4155
Daniel Vetter88cefb62012-08-12 19:27:14 +02004156static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4157{
4158 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004159 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004160 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004161 i915_reg_t reg;
4162 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004163
4164 /* Switch from PCDclk to Rawclk */
4165 reg = FDI_RX_CTL(pipe);
4166 temp = I915_READ(reg);
4167 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4168
4169 /* Disable CPU FDI TX PLL */
4170 reg = FDI_TX_CTL(pipe);
4171 temp = I915_READ(reg);
4172 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4173
4174 POSTING_READ(reg);
4175 udelay(100);
4176
4177 reg = FDI_RX_CTL(pipe);
4178 temp = I915_READ(reg);
4179 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4180
4181 /* Wait for the clocks to turn off. */
4182 POSTING_READ(reg);
4183 udelay(100);
4184}
4185
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004186static void ironlake_fdi_disable(struct drm_crtc *crtc)
4187{
4188 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004189 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4191 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004192 i915_reg_t reg;
4193 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004194
4195 /* disable CPU FDI tx and PCH FDI rx */
4196 reg = FDI_TX_CTL(pipe);
4197 temp = I915_READ(reg);
4198 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4199 POSTING_READ(reg);
4200
4201 reg = FDI_RX_CTL(pipe);
4202 temp = I915_READ(reg);
4203 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004204 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004205 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4206
4207 POSTING_READ(reg);
4208 udelay(100);
4209
4210 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02004211 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004212 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004213
4214 /* still set train pattern 1 */
4215 reg = FDI_TX_CTL(pipe);
4216 temp = I915_READ(reg);
4217 temp &= ~FDI_LINK_TRAIN_NONE;
4218 temp |= FDI_LINK_TRAIN_PATTERN_1;
4219 I915_WRITE(reg, temp);
4220
4221 reg = FDI_RX_CTL(pipe);
4222 temp = I915_READ(reg);
4223 if (HAS_PCH_CPT(dev)) {
4224 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4225 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4226 } else {
4227 temp &= ~FDI_LINK_TRAIN_NONE;
4228 temp |= FDI_LINK_TRAIN_PATTERN_1;
4229 }
4230 /* BPC in FDI rx is consistent with that in PIPECONF */
4231 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004232 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004233 I915_WRITE(reg, temp);
4234
4235 POSTING_READ(reg);
4236 udelay(100);
4237}
4238
Chris Wilson5dce5b932014-01-20 10:17:36 +00004239bool intel_has_pending_fb_unpin(struct drm_device *dev)
4240{
4241 struct intel_crtc *crtc;
4242
4243 /* Note that we don't need to be called with mode_config.lock here
4244 * as our list of CRTC objects is static for the lifetime of the
4245 * device and so cannot disappear as we iterate. Similarly, we can
4246 * happily treat the predicates as racy, atomic checks as userspace
4247 * cannot claim and pin a new fb without at least acquring the
4248 * struct_mutex and so serialising with us.
4249 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004250 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004251 if (atomic_read(&crtc->unpin_work_count) == 0)
4252 continue;
4253
Daniel Vetter5a21b662016-05-24 17:13:53 +02004254 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004255 intel_wait_for_vblank(dev, crtc->pipe);
4256
4257 return true;
4258 }
4259
4260 return false;
4261}
4262
Daniel Vetter5a21b662016-05-24 17:13:53 +02004263static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004264{
4265 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004266 struct intel_flip_work *work = intel_crtc->flip_work;
4267
4268 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004269
4270 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004271 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004272
4273 drm_crtc_vblank_put(&intel_crtc->base);
4274
Daniel Vetter5a21b662016-05-24 17:13:53 +02004275 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004276 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004277
4278 trace_i915_flip_complete(intel_crtc->plane,
4279 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004280}
4281
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004282static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004283{
Chris Wilson0f911282012-04-17 10:05:38 +01004284 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004285 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004286 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004287
Daniel Vetter2c10d572012-12-20 21:24:07 +01004288 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004289
4290 ret = wait_event_interruptible_timeout(
4291 dev_priv->pending_flip_queue,
4292 !intel_crtc_has_pending_flip(crtc),
4293 60*HZ);
4294
4295 if (ret < 0)
4296 return ret;
4297
Daniel Vetter5a21b662016-05-24 17:13:53 +02004298 if (ret == 0) {
4299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4300 struct intel_flip_work *work;
4301
4302 spin_lock_irq(&dev->event_lock);
4303 work = intel_crtc->flip_work;
4304 if (work && !is_mmio_work(work)) {
4305 WARN_ONCE(1, "Removing stuck page flip\n");
4306 page_flip_completed(intel_crtc);
4307 }
4308 spin_unlock_irq(&dev->event_lock);
4309 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004310
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004311 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004312}
4313
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004314void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004315{
4316 u32 temp;
4317
4318 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4319
4320 mutex_lock(&dev_priv->sb_lock);
4321
4322 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4323 temp |= SBI_SSCCTL_DISABLE;
4324 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4325
4326 mutex_unlock(&dev_priv->sb_lock);
4327}
4328
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004329/* Program iCLKIP clock to the desired frequency */
4330static void lpt_program_iclkip(struct drm_crtc *crtc)
4331{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004332 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004333 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004334 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4335 u32 temp;
4336
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004337 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004338
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004339 /* The iCLK virtual clock root frequency is in MHz,
4340 * but the adjusted_mode->crtc_clock in in KHz. To get the
4341 * divisors, it is necessary to divide one by another, so we
4342 * convert the virtual clock precision to KHz here for higher
4343 * precision.
4344 */
4345 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004346 u32 iclk_virtual_root_freq = 172800 * 1000;
4347 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004348 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004349
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004350 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4351 clock << auxdiv);
4352 divsel = (desired_divisor / iclk_pi_range) - 2;
4353 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004354
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004355 /*
4356 * Near 20MHz is a corner case which is
4357 * out of range for the 7-bit divisor
4358 */
4359 if (divsel <= 0x7f)
4360 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004361 }
4362
4363 /* This should not happen with any sane values */
4364 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4365 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4366 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4367 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4368
4369 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004370 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004371 auxdiv,
4372 divsel,
4373 phasedir,
4374 phaseinc);
4375
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004376 mutex_lock(&dev_priv->sb_lock);
4377
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004378 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004379 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004380 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4381 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4382 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4383 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4384 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4385 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004386 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004387
4388 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004389 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004390 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4391 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004392 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004393
4394 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004395 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004396 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004397 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004398
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004399 mutex_unlock(&dev_priv->sb_lock);
4400
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004401 /* Wait for initialization time */
4402 udelay(24);
4403
4404 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4405}
4406
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004407int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4408{
4409 u32 divsel, phaseinc, auxdiv;
4410 u32 iclk_virtual_root_freq = 172800 * 1000;
4411 u32 iclk_pi_range = 64;
4412 u32 desired_divisor;
4413 u32 temp;
4414
4415 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4416 return 0;
4417
4418 mutex_lock(&dev_priv->sb_lock);
4419
4420 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4421 if (temp & SBI_SSCCTL_DISABLE) {
4422 mutex_unlock(&dev_priv->sb_lock);
4423 return 0;
4424 }
4425
4426 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4427 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4428 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4429 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4430 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4431
4432 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4433 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4434 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4435
4436 mutex_unlock(&dev_priv->sb_lock);
4437
4438 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4439
4440 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4441 desired_divisor << auxdiv);
4442}
4443
Daniel Vetter275f01b22013-05-03 11:49:47 +02004444static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4445 enum pipe pch_transcoder)
4446{
4447 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004448 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004449 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004450
4451 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4452 I915_READ(HTOTAL(cpu_transcoder)));
4453 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4454 I915_READ(HBLANK(cpu_transcoder)));
4455 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4456 I915_READ(HSYNC(cpu_transcoder)));
4457
4458 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4459 I915_READ(VTOTAL(cpu_transcoder)));
4460 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4461 I915_READ(VBLANK(cpu_transcoder)));
4462 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4463 I915_READ(VSYNC(cpu_transcoder)));
4464 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4465 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4466}
4467
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004468static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004469{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004470 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004471 uint32_t temp;
4472
4473 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004474 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004475 return;
4476
4477 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4478 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4479
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004480 temp &= ~FDI_BC_BIFURCATION_SELECT;
4481 if (enable)
4482 temp |= FDI_BC_BIFURCATION_SELECT;
4483
4484 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004485 I915_WRITE(SOUTH_CHICKEN1, temp);
4486 POSTING_READ(SOUTH_CHICKEN1);
4487}
4488
4489static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4490{
4491 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004492
4493 switch (intel_crtc->pipe) {
4494 case PIPE_A:
4495 break;
4496 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004497 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004498 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004499 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004500 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004501
4502 break;
4503 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004504 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004505
4506 break;
4507 default:
4508 BUG();
4509 }
4510}
4511
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004512/* Return which DP Port should be selected for Transcoder DP control */
4513static enum port
4514intel_trans_dp_port_sel(struct drm_crtc *crtc)
4515{
4516 struct drm_device *dev = crtc->dev;
4517 struct intel_encoder *encoder;
4518
4519 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004520 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004521 encoder->type == INTEL_OUTPUT_EDP)
4522 return enc_to_dig_port(&encoder->base)->port;
4523 }
4524
4525 return -1;
4526}
4527
Jesse Barnesf67a5592011-01-05 10:31:48 -08004528/*
4529 * Enable PCH resources required for PCH ports:
4530 * - PCH PLLs
4531 * - FDI training & RX/TX
4532 * - update transcoder timings
4533 * - DP transcoding bits
4534 * - transcoder
4535 */
4536static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004537{
4538 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004539 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4541 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004542 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004543
Daniel Vetterab9412b2013-05-03 11:49:46 +02004544 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004545
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004546 if (IS_IVYBRIDGE(dev))
4547 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4548
Daniel Vettercd986ab2012-10-26 10:58:12 +02004549 /* Write the TU size bits before fdi link training, so that error
4550 * detection works. */
4551 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4552 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4553
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004554 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004555 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004556
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004557 /* We need to program the right clock selection before writing the pixel
4558 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004559 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004560 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004561
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004562 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004563 temp |= TRANS_DPLL_ENABLE(pipe);
4564 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004565 if (intel_crtc->config->shared_dpll ==
4566 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004567 temp |= sel;
4568 else
4569 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004570 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004571 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004572
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004573 /* XXX: pch pll's can be enabled any time before we enable the PCH
4574 * transcoder, and we actually should do this to not upset any PCH
4575 * transcoder that already use the clock when we share it.
4576 *
4577 * Note that enable_shared_dpll tries to do the right thing, but
4578 * get_shared_dpll unconditionally resets the pll - we need that to have
4579 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004580 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004581
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004582 /* set transcoder timing, panel must allow it */
4583 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004584 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004585
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004586 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004587
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004588 /* For PCH DP, enable TRANS_DP_CTL */
Ville Syrjälä37a56502016-06-22 21:57:04 +03004589 if (HAS_PCH_CPT(dev) && intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004590 const struct drm_display_mode *adjusted_mode =
4591 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004592 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004593 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004594 temp = I915_READ(reg);
4595 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004596 TRANS_DP_SYNC_MASK |
4597 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004598 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004599 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004600
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004601 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004602 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004603 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004604 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004605
4606 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004607 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004608 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004609 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004610 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004611 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004612 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004613 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004614 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004615 break;
4616 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004617 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004618 }
4619
Chris Wilson5eddb702010-09-11 13:48:45 +01004620 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004621 }
4622
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004623 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004624}
4625
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004626static void lpt_pch_enable(struct drm_crtc *crtc)
4627{
4628 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004629 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004631 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004632
Daniel Vetterab9412b2013-05-03 11:49:46 +02004633 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004634
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004635 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004636
Paulo Zanoni0540e482012-10-31 18:12:40 -02004637 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004638 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004639
Paulo Zanoni937bb612012-10-31 18:12:47 -02004640 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004641}
4642
Daniel Vettera1520312013-05-03 11:49:50 +02004643static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004644{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004645 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004646 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004647 u32 temp;
4648
4649 temp = I915_READ(dslreg);
4650 udelay(500);
4651 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004652 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004653 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004654 }
4655}
4656
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004657static int
4658skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4659 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4660 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004661{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004662 struct intel_crtc_scaler_state *scaler_state =
4663 &crtc_state->scaler_state;
4664 struct intel_crtc *intel_crtc =
4665 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004666 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004667
4668 need_scaling = intel_rotation_90_or_270(rotation) ?
4669 (src_h != dst_w || src_w != dst_h):
4670 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004671
4672 /*
4673 * if plane is being disabled or scaler is no more required or force detach
4674 * - free scaler binded to this plane/crtc
4675 * - in order to do this, update crtc->scaler_usage
4676 *
4677 * Here scaler state in crtc_state is set free so that
4678 * scaler can be assigned to other user. Actual register
4679 * update to free the scaler is done in plane/panel-fit programming.
4680 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4681 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004682 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004683 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004684 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004685 scaler_state->scalers[*scaler_id].in_use = 0;
4686
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004687 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4688 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4689 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004690 scaler_state->scaler_users);
4691 *scaler_id = -1;
4692 }
4693 return 0;
4694 }
4695
4696 /* range checks */
4697 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4698 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4699
4700 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4701 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004702 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004703 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004704 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004705 return -EINVAL;
4706 }
4707
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708 /* mark this plane as a scaler user in crtc_state */
4709 scaler_state->scaler_users |= (1 << scaler_user);
4710 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4711 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4712 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4713 scaler_state->scaler_users);
4714
4715 return 0;
4716}
4717
4718/**
4719 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4720 *
4721 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722 *
4723 * Return
4724 * 0 - scaler_usage updated successfully
4725 * error - requested scaling cannot be supported or other error condition
4726 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004727int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004728{
4729 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004730 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004731
Ville Syrjälä78108b72016-05-27 20:59:19 +03004732 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4733 intel_crtc->base.base.id, intel_crtc->base.name,
4734 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004735
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004736 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004737 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004738 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004739 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004740}
4741
4742/**
4743 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4744 *
4745 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004746 * @plane_state: atomic plane state to update
4747 *
4748 * Return
4749 * 0 - scaler_usage updated successfully
4750 * error - requested scaling cannot be supported or other error condition
4751 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004752static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4753 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004754{
4755
4756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004757 struct intel_plane *intel_plane =
4758 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004759 struct drm_framebuffer *fb = plane_state->base.fb;
4760 int ret;
4761
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004762 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004763
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004764 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4765 intel_plane->base.base.id, intel_plane->base.name,
4766 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004767
4768 ret = skl_update_scaler(crtc_state, force_detach,
4769 drm_plane_index(&intel_plane->base),
4770 &plane_state->scaler_id,
4771 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004772 drm_rect_width(&plane_state->base.src) >> 16,
4773 drm_rect_height(&plane_state->base.src) >> 16,
4774 drm_rect_width(&plane_state->base.dst),
4775 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004776
4777 if (ret || plane_state->scaler_id < 0)
4778 return ret;
4779
Chandra Kondurua1b22782015-04-07 15:28:45 -07004780 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004781 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004782 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4783 intel_plane->base.base.id,
4784 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004785 return -EINVAL;
4786 }
4787
4788 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004789 switch (fb->pixel_format) {
4790 case DRM_FORMAT_RGB565:
4791 case DRM_FORMAT_XBGR8888:
4792 case DRM_FORMAT_XRGB8888:
4793 case DRM_FORMAT_ABGR8888:
4794 case DRM_FORMAT_ARGB8888:
4795 case DRM_FORMAT_XRGB2101010:
4796 case DRM_FORMAT_XBGR2101010:
4797 case DRM_FORMAT_YUYV:
4798 case DRM_FORMAT_YVYU:
4799 case DRM_FORMAT_UYVY:
4800 case DRM_FORMAT_VYUY:
4801 break;
4802 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004803 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4804 intel_plane->base.base.id, intel_plane->base.name,
4805 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004806 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004807 }
4808
Chandra Kondurua1b22782015-04-07 15:28:45 -07004809 return 0;
4810}
4811
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004812static void skylake_scaler_disable(struct intel_crtc *crtc)
4813{
4814 int i;
4815
4816 for (i = 0; i < crtc->num_scalers; i++)
4817 skl_detach_scaler(crtc, i);
4818}
4819
4820static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004821{
4822 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004823 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004824 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004825 struct intel_crtc_scaler_state *scaler_state =
4826 &crtc->config->scaler_state;
4827
4828 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4829
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004830 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004831 int id;
4832
4833 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4834 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4835 return;
4836 }
4837
4838 id = scaler_state->scaler_id;
4839 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4840 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4841 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4842 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4843
4844 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004845 }
4846}
4847
Jesse Barnesb074cec2013-04-25 12:55:02 -07004848static void ironlake_pfit_enable(struct intel_crtc *crtc)
4849{
4850 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004851 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004852 int pipe = crtc->pipe;
4853
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004854 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004855 /* Force use of hard-coded filter coefficients
4856 * as some pre-programmed values are broken,
4857 * e.g. x201.
4858 */
4859 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4860 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4861 PF_PIPE_SEL_IVB(pipe));
4862 else
4863 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004864 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4865 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004866 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867}
4868
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004869void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004870{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004871 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004872 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004874 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004875 return;
4876
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004877 /*
4878 * We can only enable IPS after we enable a plane and wait for a vblank
4879 * This function is called from post_plane_update, which is run after
4880 * a vblank wait.
4881 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004882
Paulo Zanonid77e4532013-09-24 13:52:55 -03004883 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004884 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004885 mutex_lock(&dev_priv->rps.hw_lock);
4886 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4887 mutex_unlock(&dev_priv->rps.hw_lock);
4888 /* Quoting Art Runyan: "its not safe to expect any particular
4889 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004890 * mailbox." Moreover, the mailbox may return a bogus state,
4891 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004892 */
4893 } else {
4894 I915_WRITE(IPS_CTL, IPS_ENABLE);
4895 /* The bit only becomes 1 in the next vblank, so this wait here
4896 * is essentially intel_wait_for_vblank. If we don't have this
4897 * and don't wait for vblanks until the end of crtc_enable, then
4898 * the HW state readout code will complain that the expected
4899 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004900 if (intel_wait_for_register(dev_priv,
4901 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4902 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004903 DRM_ERROR("Timed out waiting for IPS enable\n");
4904 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004905}
4906
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004907void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004908{
4909 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004910 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004911
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004912 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004913 return;
4914
4915 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004916 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004917 mutex_lock(&dev_priv->rps.hw_lock);
4918 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4919 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004920 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004921 if (intel_wait_for_register(dev_priv,
4922 IPS_CTL, IPS_ENABLE, 0,
4923 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004924 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004925 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004926 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004927 POSTING_READ(IPS_CTL);
4928 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004929
4930 /* We need to wait for a vblank before we can disable the plane. */
4931 intel_wait_for_vblank(dev, crtc->pipe);
4932}
4933
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004934static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004935{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004936 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004937 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004938 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004939
4940 mutex_lock(&dev->struct_mutex);
4941 dev_priv->mm.interruptible = false;
4942 (void) intel_overlay_switch_off(intel_crtc->overlay);
4943 dev_priv->mm.interruptible = true;
4944 mutex_unlock(&dev->struct_mutex);
4945 }
4946
4947 /* Let userspace switch the overlay on again. In most cases userspace
4948 * has to recompute where to put it anyway.
4949 */
4950}
4951
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004952/**
4953 * intel_post_enable_primary - Perform operations after enabling primary plane
4954 * @crtc: the CRTC whose primary plane was just enabled
4955 *
4956 * Performs potentially sleeping operations that must be done after the primary
4957 * plane is enabled, such as updating FBC and IPS. Note that this may be
4958 * called due to an explicit primary plane update, or due to an implicit
4959 * re-enable that is caused when a sprite plane is updated to no longer
4960 * completely hide the primary plane.
4961 */
4962static void
4963intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004964{
4965 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004966 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4968 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004969
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004970 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004971 * FIXME IPS should be fine as long as one plane is
4972 * enabled, but in practice it seems to have problems
4973 * when going from primary only to sprite only and vice
4974 * versa.
4975 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004976 hsw_enable_ips(intel_crtc);
4977
Daniel Vetterf99d7062014-06-19 16:01:59 +02004978 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004979 * Gen2 reports pipe underruns whenever all planes are disabled.
4980 * So don't enable underrun reporting before at least some planes
4981 * are enabled.
4982 * FIXME: Need to fix the logic to work when we turn off all planes
4983 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004984 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004985 if (IS_GEN2(dev))
4986 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4987
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004988 /* Underruns don't always raise interrupts, so check manually. */
4989 intel_check_cpu_fifo_underruns(dev_priv);
4990 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004991}
4992
Ville Syrjälä2622a082016-03-09 19:07:26 +02004993/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004994static void
4995intel_pre_disable_primary(struct drm_crtc *crtc)
4996{
4997 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004998 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5000 int pipe = intel_crtc->pipe;
5001
5002 /*
5003 * Gen2 reports pipe underruns whenever all planes are disabled.
5004 * So diasble underrun reporting before all the planes get disabled.
5005 * FIXME: Need to fix the logic to work when we turn off all planes
5006 * but leave the pipe running.
5007 */
5008 if (IS_GEN2(dev))
5009 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5010
5011 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005012 * FIXME IPS should be fine as long as one plane is
5013 * enabled, but in practice it seems to have problems
5014 * when going from primary only to sprite only and vice
5015 * versa.
5016 */
5017 hsw_disable_ips(intel_crtc);
5018}
5019
5020/* FIXME get rid of this and use pre_plane_update */
5021static void
5022intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5023{
5024 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005025 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5027 int pipe = intel_crtc->pipe;
5028
5029 intel_pre_disable_primary(crtc);
5030
5031 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005032 * Vblank time updates from the shadow to live plane control register
5033 * are blocked if the memory self-refresh mode is active at that
5034 * moment. So to make sure the plane gets truly disabled, disable
5035 * first the self-refresh mode. The self-refresh enable bit in turn
5036 * will be checked/applied by the HW only at the next frame start
5037 * event which is after the vblank start event, so we need to have a
5038 * wait-for-vblank between disabling the plane and the pipe.
5039 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005040 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005041 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03005042 dev_priv->wm.vlv.cxsr = false;
5043 intel_wait_for_vblank(dev, pipe);
5044 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005045}
5046
Daniel Vetter5a21b662016-05-24 17:13:53 +02005047static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5048{
5049 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5050 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5051 struct intel_crtc_state *pipe_config =
5052 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005053 struct drm_plane *primary = crtc->base.primary;
5054 struct drm_plane_state *old_pri_state =
5055 drm_atomic_get_existing_plane_state(old_state, primary);
5056
Chris Wilson5748b6a2016-08-04 16:32:38 +01005057 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005058
5059 crtc->wm.cxsr_allowed = true;
5060
5061 if (pipe_config->update_wm_post && pipe_config->base.active)
5062 intel_update_watermarks(&crtc->base);
5063
5064 if (old_pri_state) {
5065 struct intel_plane_state *primary_state =
5066 to_intel_plane_state(primary->state);
5067 struct intel_plane_state *old_primary_state =
5068 to_intel_plane_state(old_pri_state);
5069
5070 intel_fbc_post_update(crtc);
5071
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005072 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005073 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005074 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005075 intel_post_enable_primary(&crtc->base);
5076 }
5077}
5078
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005079static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005080{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005081 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005082 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005083 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005084 struct intel_crtc_state *pipe_config =
5085 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005086 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5087 struct drm_plane *primary = crtc->base.primary;
5088 struct drm_plane_state *old_pri_state =
5089 drm_atomic_get_existing_plane_state(old_state, primary);
5090 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005091
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005092 if (old_pri_state) {
5093 struct intel_plane_state *primary_state =
5094 to_intel_plane_state(primary->state);
5095 struct intel_plane_state *old_primary_state =
5096 to_intel_plane_state(old_pri_state);
5097
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005098 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005099
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005100 if (old_primary_state->base.visible &&
5101 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005102 intel_pre_disable_primary(&crtc->base);
5103 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005104
David Weinehalla4015f92016-05-19 15:50:36 +03005105 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005106 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005107
Ville Syrjälä2622a082016-03-09 19:07:26 +02005108 /*
5109 * Vblank time updates from the shadow to live plane control register
5110 * are blocked if the memory self-refresh mode is active at that
5111 * moment. So to make sure the plane gets truly disabled, disable
5112 * first the self-refresh mode. The self-refresh enable bit in turn
5113 * will be checked/applied by the HW only at the next frame start
5114 * event which is after the vblank start event, so we need to have a
5115 * wait-for-vblank between disabling the plane and the pipe.
5116 */
5117 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005118 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005119 dev_priv->wm.vlv.cxsr = false;
5120 intel_wait_for_vblank(dev, crtc->pipe);
5121 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005122 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005123
Matt Ropered4a6a72016-02-23 17:20:13 -08005124 /*
5125 * IVB workaround: must disable low power watermarks for at least
5126 * one frame before enabling scaling. LP watermarks can be re-enabled
5127 * when scaling is disabled.
5128 *
5129 * WaCxSRDisabledForSpriteScaling:ivb
5130 */
5131 if (pipe_config->disable_lp_wm) {
5132 ilk_disable_lp_wm(dev);
5133 intel_wait_for_vblank(dev, crtc->pipe);
5134 }
5135
5136 /*
5137 * If we're doing a modeset, we're done. No need to do any pre-vblank
5138 * watermark programming here.
5139 */
5140 if (needs_modeset(&pipe_config->base))
5141 return;
5142
5143 /*
5144 * For platforms that support atomic watermarks, program the
5145 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5146 * will be the intermediate values that are safe for both pre- and
5147 * post- vblank; when vblank happens, the 'active' values will be set
5148 * to the final 'target' values and we'll do this again to get the
5149 * optimal watermarks. For gen9+ platforms, the values we program here
5150 * will be the final target values which will get automatically latched
5151 * at vblank time; no further programming will be necessary.
5152 *
5153 * If a platform hasn't been transitioned to atomic watermarks yet,
5154 * we'll continue to update watermarks the old way, if flags tell
5155 * us to.
5156 */
5157 if (dev_priv->display.initial_watermarks != NULL)
5158 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005159 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005160 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005161}
5162
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005163static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005164{
5165 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005167 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005168 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005169
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005170 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005171
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005172 drm_for_each_plane_mask(p, dev, plane_mask)
5173 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005174
Daniel Vetterf99d7062014-06-19 16:01:59 +02005175 /*
5176 * FIXME: Once we grow proper nuclear flip support out of this we need
5177 * to compute the mask of flip planes precisely. For the time being
5178 * consider this a flip to a NULL plane.
5179 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005180 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005181}
5182
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005183static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005184 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005185 struct drm_atomic_state *old_state)
5186{
5187 struct drm_connector_state *old_conn_state;
5188 struct drm_connector *conn;
5189 int i;
5190
5191 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5192 struct drm_connector_state *conn_state = conn->state;
5193 struct intel_encoder *encoder =
5194 to_intel_encoder(conn_state->best_encoder);
5195
5196 if (conn_state->crtc != crtc)
5197 continue;
5198
5199 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005200 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005201 }
5202}
5203
5204static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005205 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005206 struct drm_atomic_state *old_state)
5207{
5208 struct drm_connector_state *old_conn_state;
5209 struct drm_connector *conn;
5210 int i;
5211
5212 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5213 struct drm_connector_state *conn_state = conn->state;
5214 struct intel_encoder *encoder =
5215 to_intel_encoder(conn_state->best_encoder);
5216
5217 if (conn_state->crtc != crtc)
5218 continue;
5219
5220 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005221 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005222 }
5223}
5224
5225static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005226 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005227 struct drm_atomic_state *old_state)
5228{
5229 struct drm_connector_state *old_conn_state;
5230 struct drm_connector *conn;
5231 int i;
5232
5233 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5234 struct drm_connector_state *conn_state = conn->state;
5235 struct intel_encoder *encoder =
5236 to_intel_encoder(conn_state->best_encoder);
5237
5238 if (conn_state->crtc != crtc)
5239 continue;
5240
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005241 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005242 intel_opregion_notify_encoder(encoder, true);
5243 }
5244}
5245
5246static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005247 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005248 struct drm_atomic_state *old_state)
5249{
5250 struct drm_connector_state *old_conn_state;
5251 struct drm_connector *conn;
5252 int i;
5253
5254 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5255 struct intel_encoder *encoder =
5256 to_intel_encoder(old_conn_state->best_encoder);
5257
5258 if (old_conn_state->crtc != crtc)
5259 continue;
5260
5261 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005262 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005263 }
5264}
5265
5266static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005267 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005268 struct drm_atomic_state *old_state)
5269{
5270 struct drm_connector_state *old_conn_state;
5271 struct drm_connector *conn;
5272 int i;
5273
5274 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5275 struct intel_encoder *encoder =
5276 to_intel_encoder(old_conn_state->best_encoder);
5277
5278 if (old_conn_state->crtc != crtc)
5279 continue;
5280
5281 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005282 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005283 }
5284}
5285
5286static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005287 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005288 struct drm_atomic_state *old_state)
5289{
5290 struct drm_connector_state *old_conn_state;
5291 struct drm_connector *conn;
5292 int i;
5293
5294 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5295 struct intel_encoder *encoder =
5296 to_intel_encoder(old_conn_state->best_encoder);
5297
5298 if (old_conn_state->crtc != crtc)
5299 continue;
5300
5301 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005302 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005303 }
5304}
5305
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005306static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5307 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005308{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005309 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005310 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005311 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5313 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005314
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005315 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005316 return;
5317
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005318 /*
5319 * Sometimes spurious CPU pipe underruns happen during FDI
5320 * training, at least with VGA+HDMI cloning. Suppress them.
5321 *
5322 * On ILK we get an occasional spurious CPU pipe underruns
5323 * between eDP port A enable and vdd enable. Also PCH port
5324 * enable seems to result in the occasional CPU pipe underrun.
5325 *
5326 * Spurious PCH underruns also occur during PCH enabling.
5327 */
5328 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5329 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005330 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005331 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5332
5333 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005334 intel_prepare_shared_dpll(intel_crtc);
5335
Ville Syrjälä37a56502016-06-22 21:57:04 +03005336 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305337 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005338
5339 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005340 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005341
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005342 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005343 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005344 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005345 }
5346
5347 ironlake_set_pipeconf(crtc);
5348
Jesse Barnesf67a5592011-01-05 10:31:48 -08005349 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005350
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005351 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005352
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005353 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005354 /* Note: FDI PLL enabling _must_ be done before we enable the
5355 * cpu pipes, hence this is separate from all the other fdi/pch
5356 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005357 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005358 } else {
5359 assert_fdi_tx_disabled(dev_priv, pipe);
5360 assert_fdi_rx_disabled(dev_priv, pipe);
5361 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005362
Jesse Barnesb074cec2013-04-25 12:55:02 -07005363 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005364
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005365 /*
5366 * On ILK+ LUT must be loaded before the pipe is running but with
5367 * clocks enabled
5368 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005369 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005370
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005371 if (dev_priv->display.initial_watermarks != NULL)
5372 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005373 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005374
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005375 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005376 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005377
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005378 assert_vblank_disabled(crtc);
5379 drm_crtc_vblank_on(crtc);
5380
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005381 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005382
5383 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02005384 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005385
5386 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5387 if (intel_crtc->config->has_pch_encoder)
5388 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005389 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005390 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005391}
5392
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005393/* IPS only exists on ULT machines and is tied to pipe A. */
5394static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5395{
Damien Lespiauf5adf942013-06-24 18:29:34 +01005396 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005397}
5398
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005399static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5400 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005401{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005402 struct drm_crtc *crtc = pipe_config->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005403 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005404 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005406 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005407 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005408
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005409 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005410 return;
5411
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005412 if (intel_crtc->config->has_pch_encoder)
5413 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5414 false);
5415
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005416 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005417
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005418 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005419 intel_enable_shared_dpll(intel_crtc);
5420
Ville Syrjälä37a56502016-06-22 21:57:04 +03005421 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305422 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005423
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005424 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005425 intel_set_pipe_timings(intel_crtc);
5426
Jani Nikulabc58be62016-03-18 17:05:39 +02005427 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005428
Jani Nikula4d1de972016-03-18 17:05:42 +02005429 if (cpu_transcoder != TRANSCODER_EDP &&
5430 !transcoder_is_dsi(cpu_transcoder)) {
5431 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005432 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005433 }
5434
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005435 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005436 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005437 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005438 }
5439
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005440 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005441 haswell_set_pipeconf(crtc);
5442
Jani Nikula391bf042016-03-18 17:05:40 +02005443 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005444
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005445 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005446
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005447 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005448
Daniel Vetter6b698512015-11-28 11:05:39 +01005449 if (intel_crtc->config->has_pch_encoder)
5450 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5451 else
5452 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5453
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005454 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005455
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005456 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005457 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005458
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005459 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305460 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005461
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005462 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005463 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005464 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005465 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005466
5467 /*
5468 * On ILK+ LUT must be loaded before the pipe is running but with
5469 * clocks enabled
5470 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005471 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005472
Paulo Zanoni1f544382012-10-24 11:32:00 -02005473 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005474 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305475 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005476
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005477 if (dev_priv->display.initial_watermarks != NULL)
5478 dev_priv->display.initial_watermarks(pipe_config);
5479 else
5480 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02005481
5482 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005483 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005484 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005485
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005486 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005487 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005488
Jani Nikulaa65347b2015-11-27 12:21:46 +02005489 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005490 intel_ddi_set_vc_payload_alloc(crtc, true);
5491
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005492 assert_vblank_disabled(crtc);
5493 drm_crtc_vblank_on(crtc);
5494
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005495 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005496
Daniel Vetter6b698512015-11-28 11:05:39 +01005497 if (intel_crtc->config->has_pch_encoder) {
5498 intel_wait_for_vblank(dev, pipe);
5499 intel_wait_for_vblank(dev, pipe);
5500 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005501 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5502 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005503 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005504
Paulo Zanonie4916942013-09-20 16:21:19 -03005505 /* If we change the relative order between pipe/planes enabling, we need
5506 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005507 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5508 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5509 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5510 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5511 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005512}
5513
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005514static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005515{
5516 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005517 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005518 int pipe = crtc->pipe;
5519
5520 /* To avoid upsetting the power well on haswell only disable the pfit if
5521 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005522 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005523 I915_WRITE(PF_CTL(pipe), 0);
5524 I915_WRITE(PF_WIN_POS(pipe), 0);
5525 I915_WRITE(PF_WIN_SZ(pipe), 0);
5526 }
5527}
5528
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005529static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5530 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005531{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005532 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005533 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005534 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5536 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005537
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005538 /*
5539 * Sometimes spurious CPU pipe underruns happen when the
5540 * pipe is already disabled, but FDI RX/TX is still enabled.
5541 * Happens at least with VGA+HDMI cloning. Suppress them.
5542 */
5543 if (intel_crtc->config->has_pch_encoder) {
5544 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005545 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005546 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005547
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005548 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005549
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005550 drm_crtc_vblank_off(crtc);
5551 assert_vblank_disabled(crtc);
5552
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005553 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005554
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005555 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005556
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005557 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005558 ironlake_fdi_disable(crtc);
5559
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005560 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005561
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005562 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005563 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005564
Daniel Vetterd925c592013-06-05 13:34:04 +02005565 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005566 i915_reg_t reg;
5567 u32 temp;
5568
Daniel Vetterd925c592013-06-05 13:34:04 +02005569 /* disable TRANS_DP_CTL */
5570 reg = TRANS_DP_CTL(pipe);
5571 temp = I915_READ(reg);
5572 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5573 TRANS_DP_PORT_SEL_MASK);
5574 temp |= TRANS_DP_PORT_SEL_NONE;
5575 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005576
Daniel Vetterd925c592013-06-05 13:34:04 +02005577 /* disable DPLL_SEL */
5578 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005579 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005580 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005581 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005582
Daniel Vetterd925c592013-06-05 13:34:04 +02005583 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005584 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005585
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005586 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005587 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005588}
5589
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005590static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5591 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005592{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005593 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005594 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005595 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005597 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005598
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005599 if (intel_crtc->config->has_pch_encoder)
5600 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5601 false);
5602
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005603 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005604
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005605 drm_crtc_vblank_off(crtc);
5606 assert_vblank_disabled(crtc);
5607
Jani Nikula4d1de972016-03-18 17:05:42 +02005608 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005609 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005610 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005611
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005612 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005613 intel_ddi_set_vc_payload_alloc(crtc, false);
5614
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005615 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305616 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005617
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005618 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005619 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005620 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005621 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005622
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005623 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305624 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005625
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005626 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005627
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005628 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005629 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5630 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005631}
5632
Jesse Barnes2dd24552013-04-25 12:55:01 -07005633static void i9xx_pfit_enable(struct intel_crtc *crtc)
5634{
5635 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005636 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005637 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005638
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005639 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005640 return;
5641
Daniel Vetterc0b03412013-05-28 12:05:54 +02005642 /*
5643 * The panel fitter should only be adjusted whilst the pipe is disabled,
5644 * according to register description and PRM.
5645 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005646 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5647 assert_pipe_disabled(dev_priv, crtc->pipe);
5648
Jesse Barnesb074cec2013-04-25 12:55:02 -07005649 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5650 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005651
5652 /* Border color in case we don't scale up to the full screen. Black by
5653 * default, change to something else for debugging. */
5654 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005655}
5656
Dave Airlied05410f2014-06-05 13:22:59 +10005657static enum intel_display_power_domain port_to_power_domain(enum port port)
5658{
5659 switch (port) {
5660 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005661 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005662 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005663 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005664 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005665 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005666 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005667 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005668 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005669 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005670 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005671 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005672 return POWER_DOMAIN_PORT_OTHER;
5673 }
5674}
5675
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005676static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5677{
5678 switch (port) {
5679 case PORT_A:
5680 return POWER_DOMAIN_AUX_A;
5681 case PORT_B:
5682 return POWER_DOMAIN_AUX_B;
5683 case PORT_C:
5684 return POWER_DOMAIN_AUX_C;
5685 case PORT_D:
5686 return POWER_DOMAIN_AUX_D;
5687 case PORT_E:
5688 /* FIXME: Check VBT for actual wiring of PORT E */
5689 return POWER_DOMAIN_AUX_D;
5690 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005691 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005692 return POWER_DOMAIN_AUX_A;
5693 }
5694}
5695
Imre Deak319be8a2014-03-04 19:22:57 +02005696enum intel_display_power_domain
5697intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005698{
Imre Deak319be8a2014-03-04 19:22:57 +02005699 struct drm_device *dev = intel_encoder->base.dev;
5700 struct intel_digital_port *intel_dig_port;
5701
5702 switch (intel_encoder->type) {
5703 case INTEL_OUTPUT_UNKNOWN:
5704 /* Only DDI platforms should ever use this output type */
5705 WARN_ON_ONCE(!HAS_DDI(dev));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005706 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005707 case INTEL_OUTPUT_HDMI:
5708 case INTEL_OUTPUT_EDP:
5709 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005710 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005711 case INTEL_OUTPUT_DP_MST:
5712 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5713 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005714 case INTEL_OUTPUT_ANALOG:
5715 return POWER_DOMAIN_PORT_CRT;
5716 case INTEL_OUTPUT_DSI:
5717 return POWER_DOMAIN_PORT_DSI;
5718 default:
5719 return POWER_DOMAIN_PORT_OTHER;
5720 }
5721}
5722
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005723enum intel_display_power_domain
5724intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5725{
5726 struct drm_device *dev = intel_encoder->base.dev;
5727 struct intel_digital_port *intel_dig_port;
5728
5729 switch (intel_encoder->type) {
5730 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005731 case INTEL_OUTPUT_HDMI:
5732 /*
5733 * Only DDI platforms should ever use these output types.
5734 * We can get here after the HDMI detect code has already set
5735 * the type of the shared encoder. Since we can't be sure
5736 * what's the status of the given connectors, play safe and
5737 * run the DP detection too.
5738 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005739 WARN_ON_ONCE(!HAS_DDI(dev));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005740 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005741 case INTEL_OUTPUT_EDP:
5742 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5743 return port_to_aux_power_domain(intel_dig_port->port);
5744 case INTEL_OUTPUT_DP_MST:
5745 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5746 return port_to_aux_power_domain(intel_dig_port->port);
5747 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005748 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005749 return POWER_DOMAIN_AUX_A;
5750 }
5751}
5752
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005753static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5754 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005755{
5756 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005757 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5759 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005760 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005761 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005762
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005763 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005764 return 0;
5765
Imre Deak77d22dc2014-03-05 16:20:52 +02005766 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5767 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005768 if (crtc_state->pch_pfit.enabled ||
5769 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005770 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5771
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005772 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5773 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5774
Imre Deak319be8a2014-03-04 19:22:57 +02005775 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005776 }
Imre Deak319be8a2014-03-04 19:22:57 +02005777
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005778 if (crtc_state->shared_dpll)
5779 mask |= BIT(POWER_DOMAIN_PLLS);
5780
Imre Deak77d22dc2014-03-05 16:20:52 +02005781 return mask;
5782}
5783
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005784static unsigned long
5785modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5786 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005787{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005788 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5790 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005791 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005792
5793 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005794 intel_crtc->enabled_power_domains = new_domains =
5795 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005796
Daniel Vetter5a21b662016-05-24 17:13:53 +02005797 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005798
5799 for_each_power_domain(domain, domains)
5800 intel_display_power_get(dev_priv, domain);
5801
Daniel Vetter5a21b662016-05-24 17:13:53 +02005802 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005803}
5804
5805static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5806 unsigned long domains)
5807{
5808 enum intel_display_power_domain domain;
5809
5810 for_each_power_domain(domain, domains)
5811 intel_display_power_put(dev_priv, domain);
5812}
5813
Mika Kaholaadafdc62015-08-18 14:36:59 +03005814static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5815{
5816 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5817
5818 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5819 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5820 return max_cdclk_freq;
5821 else if (IS_CHERRYVIEW(dev_priv))
5822 return max_cdclk_freq*95/100;
5823 else if (INTEL_INFO(dev_priv)->gen < 4)
5824 return 2*max_cdclk_freq*90/100;
5825 else
5826 return max_cdclk_freq*90/100;
5827}
5828
Ville Syrjäläb2045352016-05-13 23:41:27 +03005829static int skl_calc_cdclk(int max_pixclk, int vco);
5830
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005831static void intel_update_max_cdclk(struct drm_device *dev)
5832{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005833 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005834
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005835 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005836 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005837 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005838
Ville Syrjäläb2045352016-05-13 23:41:27 +03005839 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005840 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005841
5842 /*
5843 * Use the lower (vco 8640) cdclk values as a
5844 * first guess. skl_calc_cdclk() will correct it
5845 * if the preferred vco is 8100 instead.
5846 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005847 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005848 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005849 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005850 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005851 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005852 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005853 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005854 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005855
5856 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Matt Roper281c1142016-04-05 14:37:19 -07005857 } else if (IS_BROXTON(dev)) {
5858 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005859 } else if (IS_BROADWELL(dev)) {
5860 /*
5861 * FIXME with extra cooling we can allow
5862 * 540 MHz for ULX and 675 Mhz for ULT.
5863 * How can we know if extra cooling is
5864 * available? PCI ID, VTB, something else?
5865 */
5866 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5867 dev_priv->max_cdclk_freq = 450000;
5868 else if (IS_BDW_ULX(dev))
5869 dev_priv->max_cdclk_freq = 450000;
5870 else if (IS_BDW_ULT(dev))
5871 dev_priv->max_cdclk_freq = 540000;
5872 else
5873 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005874 } else if (IS_CHERRYVIEW(dev)) {
5875 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005876 } else if (IS_VALLEYVIEW(dev)) {
5877 dev_priv->max_cdclk_freq = 400000;
5878 } else {
5879 /* otherwise assume cdclk is fixed */
5880 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5881 }
5882
Mika Kaholaadafdc62015-08-18 14:36:59 +03005883 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5884
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005885 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5886 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005887
5888 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5889 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005890}
5891
5892static void intel_update_cdclk(struct drm_device *dev)
5893{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005894 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005895
5896 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005897
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005898 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005899 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5900 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5901 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005902 else
5903 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5904 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005905
5906 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005907 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5908 * Programmng [sic] note: bit[9:2] should be programmed to the number
5909 * of cdclk that generates 4MHz reference clock freq which is used to
5910 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005911 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005912 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005913 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005914}
5915
Ville Syrjälä92891e42016-05-11 22:44:45 +03005916/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5917static int skl_cdclk_decimal(int cdclk)
5918{
5919 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5920}
5921
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005922static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5923{
5924 int ratio;
5925
5926 if (cdclk == dev_priv->cdclk_pll.ref)
5927 return 0;
5928
5929 switch (cdclk) {
5930 default:
5931 MISSING_CASE(cdclk);
5932 case 144000:
5933 case 288000:
5934 case 384000:
5935 case 576000:
5936 ratio = 60;
5937 break;
5938 case 624000:
5939 ratio = 65;
5940 break;
5941 }
5942
5943 return dev_priv->cdclk_pll.ref * ratio;
5944}
5945
Ville Syrjälä2b730012016-05-13 23:41:34 +03005946static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5947{
5948 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5949
5950 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005951 if (intel_wait_for_register(dev_priv,
5952 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5953 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005954 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005955
5956 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005957}
5958
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005959static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005960{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005961 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005962 u32 val;
5963
5964 val = I915_READ(BXT_DE_PLL_CTL);
5965 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005966 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005967 I915_WRITE(BXT_DE_PLL_CTL, val);
5968
5969 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5970
5971 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005972 if (intel_wait_for_register(dev_priv,
5973 BXT_DE_PLL_ENABLE,
5974 BXT_DE_PLL_LOCK,
5975 BXT_DE_PLL_LOCK,
5976 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005977 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005978
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005979 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005980}
5981
Imre Deak324513c2016-06-13 16:44:36 +03005982static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305983{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005984 u32 val, divider;
5985 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305986
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005987 vco = bxt_de_pll_vco(dev_priv, cdclk);
5988
5989 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5990
5991 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5992 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5993 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305994 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305995 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005996 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305997 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305998 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005999 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306000 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306001 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006002 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306003 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306004 break;
6005 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006006 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6007 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306008
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006009 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6010 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306011 }
6012
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006014 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306015 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6016 0x80000000);
6017 mutex_unlock(&dev_priv->rps.hw_lock);
6018
6019 if (ret) {
6020 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006021 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306022 return;
6023 }
6024
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006025 if (dev_priv->cdclk_pll.vco != 0 &&
6026 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006027 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306028
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006029 if (dev_priv->cdclk_pll.vco != vco)
6030 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306031
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006032 val = divider | skl_cdclk_decimal(cdclk);
6033 /*
6034 * FIXME if only the cd2x divider needs changing, it could be done
6035 * without shutting off the pipe (if only one pipe is active).
6036 */
6037 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6038 /*
6039 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6040 * enable otherwise.
6041 */
6042 if (cdclk >= 500000)
6043 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6044 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306045
6046 mutex_lock(&dev_priv->rps.hw_lock);
6047 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006048 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306049 mutex_unlock(&dev_priv->rps.hw_lock);
6050
6051 if (ret) {
6052 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006053 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306054 return;
6055 }
6056
Chris Wilson91c8a322016-07-05 10:40:23 +01006057 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306058}
6059
Imre Deakd66a2192016-05-24 15:38:33 +03006060static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306061{
Imre Deakd66a2192016-05-24 15:38:33 +03006062 u32 cdctl, expected;
6063
Chris Wilson91c8a322016-07-05 10:40:23 +01006064 intel_update_cdclk(&dev_priv->drm);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306065
Imre Deakd66a2192016-05-24 15:38:33 +03006066 if (dev_priv->cdclk_pll.vco == 0 ||
6067 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6068 goto sanitize;
6069
6070 /* DPLL okay; verify the cdclock
6071 *
6072 * Some BIOS versions leave an incorrect decimal frequency value and
6073 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6074 * so sanitize this register.
6075 */
6076 cdctl = I915_READ(CDCLK_CTL);
6077 /*
6078 * Let's ignore the pipe field, since BIOS could have configured the
6079 * dividers both synching to an active pipe, or asynchronously
6080 * (PIPE_NONE).
6081 */
6082 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6083
6084 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6085 skl_cdclk_decimal(dev_priv->cdclk_freq);
6086 /*
6087 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6088 * enable otherwise.
6089 */
6090 if (dev_priv->cdclk_freq >= 500000)
6091 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6092
6093 if (cdctl == expected)
6094 /* All well; nothing to sanitize */
6095 return;
6096
6097sanitize:
6098 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6099
6100 /* force cdclk programming */
6101 dev_priv->cdclk_freq = 0;
6102
6103 /* force full PLL disable + enable */
6104 dev_priv->cdclk_pll.vco = -1;
6105}
6106
Imre Deak324513c2016-06-13 16:44:36 +03006107void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006108{
6109 bxt_sanitize_cdclk(dev_priv);
6110
6111 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006112 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006113
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306114 /*
6115 * FIXME:
6116 * - The initial CDCLK needs to be read from VBT.
6117 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306118 */
Imre Deak324513c2016-06-13 16:44:36 +03006119 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306120}
6121
Imre Deak324513c2016-06-13 16:44:36 +03006122void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306123{
Imre Deak324513c2016-06-13 16:44:36 +03006124 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306125}
6126
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006127static int skl_calc_cdclk(int max_pixclk, int vco)
6128{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006129 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006130 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006131 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006132 else if (max_pixclk > 432000)
6133 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006134 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006135 return 432000;
6136 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006137 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006138 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006139 if (max_pixclk > 540000)
6140 return 675000;
6141 else if (max_pixclk > 450000)
6142 return 540000;
6143 else if (max_pixclk > 337500)
6144 return 450000;
6145 else
6146 return 337500;
6147 }
6148}
6149
Ville Syrjäläea617912016-05-13 23:41:24 +03006150static void
6151skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006152{
Ville Syrjäläea617912016-05-13 23:41:24 +03006153 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006154
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006155 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006156 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006157
Ville Syrjäläea617912016-05-13 23:41:24 +03006158 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006159 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006160 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006161
Imre Deak1c3f7702016-05-24 15:38:32 +03006162 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6163 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006164
Ville Syrjäläea617912016-05-13 23:41:24 +03006165 val = I915_READ(DPLL_CTRL1);
6166
Imre Deak1c3f7702016-05-24 15:38:32 +03006167 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6168 DPLL_CTRL1_SSC(SKL_DPLL0) |
6169 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6170 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6171 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006172
Ville Syrjäläea617912016-05-13 23:41:24 +03006173 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6174 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6175 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6176 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6177 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006178 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006179 break;
6180 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6181 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006182 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006183 break;
6184 default:
6185 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006186 break;
6187 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006188}
6189
Ville Syrjäläb2045352016-05-13 23:41:27 +03006190void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6191{
6192 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6193
6194 dev_priv->skl_preferred_vco_freq = vco;
6195
6196 if (changed)
Chris Wilson91c8a322016-07-05 10:40:23 +01006197 intel_update_max_cdclk(&dev_priv->drm);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006198}
6199
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006200static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006201skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006202{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006203 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006204 u32 val;
6205
Ville Syrjälä63911d72016-05-13 23:41:32 +03006206 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006207
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006208 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006209 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006210 I915_WRITE(CDCLK_CTL, val);
6211 POSTING_READ(CDCLK_CTL);
6212
6213 /*
6214 * We always enable DPLL0 with the lowest link rate possible, but still
6215 * taking into account the VCO required to operate the eDP panel at the
6216 * desired frequency. The usual DP link rates operate with a VCO of
6217 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6218 * The modeset code is responsible for the selection of the exact link
6219 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006220 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006221 */
6222 val = I915_READ(DPLL_CTRL1);
6223
6224 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6225 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6226 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006227 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006228 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6229 SKL_DPLL0);
6230 else
6231 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6232 SKL_DPLL0);
6233
6234 I915_WRITE(DPLL_CTRL1, val);
6235 POSTING_READ(DPLL_CTRL1);
6236
6237 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6238
Chris Wilsone24ca052016-06-30 15:33:05 +01006239 if (intel_wait_for_register(dev_priv,
6240 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6241 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006242 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006243
Ville Syrjälä63911d72016-05-13 23:41:32 +03006244 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006245
6246 /* We'll want to keep using the current vco from now on. */
6247 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006248}
6249
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006250static void
6251skl_dpll0_disable(struct drm_i915_private *dev_priv)
6252{
6253 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006254 if (intel_wait_for_register(dev_priv,
6255 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6256 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006257 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006258
Ville Syrjälä63911d72016-05-13 23:41:32 +03006259 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006260}
6261
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006262static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
6263{
6264 int ret;
6265 u32 val;
6266
6267 /* inform PCU we want to change CDCLK */
6268 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
6269 mutex_lock(&dev_priv->rps.hw_lock);
6270 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
6271 mutex_unlock(&dev_priv->rps.hw_lock);
6272
6273 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
6274}
6275
6276static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
6277{
Ville Syrjälä848496e2016-07-13 16:32:03 +03006278 return _wait_for(skl_cdclk_pcu_ready(dev_priv), 3000, 10) == 0;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006279}
6280
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006281static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006282{
Chris Wilson91c8a322016-07-05 10:40:23 +01006283 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006284 u32 freq_select, pcu_ack;
6285
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006286 WARN_ON((cdclk == 24000) != (vco == 0));
6287
Ville Syrjälä63911d72016-05-13 23:41:32 +03006288 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006289
6290 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
6291 DRM_ERROR("failed to inform PCU about cdclk change\n");
6292 return;
6293 }
6294
6295 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006296 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006297 case 450000:
6298 case 432000:
6299 freq_select = CDCLK_FREQ_450_432;
6300 pcu_ack = 1;
6301 break;
6302 case 540000:
6303 freq_select = CDCLK_FREQ_540;
6304 pcu_ack = 2;
6305 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006306 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006307 case 337500:
6308 default:
6309 freq_select = CDCLK_FREQ_337_308;
6310 pcu_ack = 0;
6311 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006312 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006313 case 675000:
6314 freq_select = CDCLK_FREQ_675_617;
6315 pcu_ack = 3;
6316 break;
6317 }
6318
Ville Syrjälä63911d72016-05-13 23:41:32 +03006319 if (dev_priv->cdclk_pll.vco != 0 &&
6320 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006321 skl_dpll0_disable(dev_priv);
6322
Ville Syrjälä63911d72016-05-13 23:41:32 +03006323 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006324 skl_dpll0_enable(dev_priv, vco);
6325
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006326 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006327 POSTING_READ(CDCLK_CTL);
6328
6329 /* inform PCU of the change */
6330 mutex_lock(&dev_priv->rps.hw_lock);
6331 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6332 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006333
6334 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006335}
6336
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006337static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6338
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006339void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6340{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006341 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006342}
6343
6344void skl_init_cdclk(struct drm_i915_private *dev_priv)
6345{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006346 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006347
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006348 skl_sanitize_cdclk(dev_priv);
6349
Ville Syrjälä63911d72016-05-13 23:41:32 +03006350 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006351 /*
6352 * Use the current vco as our initial
6353 * guess as to what the preferred vco is.
6354 */
6355 if (dev_priv->skl_preferred_vco_freq == 0)
6356 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006357 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006358 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006359 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006360
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006361 vco = dev_priv->skl_preferred_vco_freq;
6362 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006363 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006364 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006365
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006366 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006367}
6368
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006369static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306370{
Ville Syrjälä09492492016-05-13 23:41:28 +03006371 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306372
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306373 /*
6374 * check if the pre-os intialized the display
6375 * There is SWF18 scratchpad register defined which is set by the
6376 * pre-os which can be used by the OS drivers to check the status
6377 */
6378 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6379 goto sanitize;
6380
Chris Wilson91c8a322016-07-05 10:40:23 +01006381 intel_update_cdclk(&dev_priv->drm);
Imre Deak1c3f7702016-05-24 15:38:32 +03006382 /* Is PLL enabled and locked ? */
6383 if (dev_priv->cdclk_pll.vco == 0 ||
6384 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6385 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006386
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306387 /* DPLL okay; verify the cdclock
6388 *
6389 * Noticed in some instances that the freq selection is correct but
6390 * decimal part is programmed wrong from BIOS where pre-os does not
6391 * enable display. Verify the same as well.
6392 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006393 cdctl = I915_READ(CDCLK_CTL);
6394 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6395 skl_cdclk_decimal(dev_priv->cdclk_freq);
6396 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306397 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006398 return;
6399
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306400sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006401 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006402
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006403 /* force cdclk programming */
6404 dev_priv->cdclk_freq = 0;
6405 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006406 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306407}
6408
Jesse Barnes30a970c2013-11-04 13:48:12 -08006409/* Adjust CDclk dividers to allow high res or save power if possible */
6410static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6411{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006412 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006413 u32 val, cmd;
6414
Vandana Kannan164dfd22014-11-24 13:37:41 +05306415 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6416 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006417
Ville Syrjälädfcab172014-06-13 13:37:47 +03006418 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006419 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006420 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006421 cmd = 1;
6422 else
6423 cmd = 0;
6424
6425 mutex_lock(&dev_priv->rps.hw_lock);
6426 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6427 val &= ~DSPFREQGUAR_MASK;
6428 val |= (cmd << DSPFREQGUAR_SHIFT);
6429 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6430 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6431 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6432 50)) {
6433 DRM_ERROR("timed out waiting for CDclk change\n");
6434 }
6435 mutex_unlock(&dev_priv->rps.hw_lock);
6436
Ville Syrjälä54433e92015-05-26 20:42:31 +03006437 mutex_lock(&dev_priv->sb_lock);
6438
Ville Syrjälädfcab172014-06-13 13:37:47 +03006439 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006440 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006441
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006442 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006443
Jesse Barnes30a970c2013-11-04 13:48:12 -08006444 /* adjust cdclk divider */
6445 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006446 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006447 val |= divider;
6448 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006449
6450 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006451 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006452 50))
6453 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006454 }
6455
Jesse Barnes30a970c2013-11-04 13:48:12 -08006456 /* adjust self-refresh exit latency value */
6457 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6458 val &= ~0x7f;
6459
6460 /*
6461 * For high bandwidth configs, we set a higher latency in the bunit
6462 * so that the core display fetch happens in time to avoid underruns.
6463 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006464 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006465 val |= 4500 / 250; /* 4.5 usec */
6466 else
6467 val |= 3000 / 250; /* 3.0 usec */
6468 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006469
Ville Syrjäläa5805162015-05-26 20:42:30 +03006470 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006471
Ville Syrjäläb6283052015-06-03 15:45:07 +03006472 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006473}
6474
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006475static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6476{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006477 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006478 u32 val, cmd;
6479
Vandana Kannan164dfd22014-11-24 13:37:41 +05306480 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6481 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006482
6483 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006484 case 333333:
6485 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006486 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006487 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006488 break;
6489 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006490 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006491 return;
6492 }
6493
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006494 /*
6495 * Specs are full of misinformation, but testing on actual
6496 * hardware has shown that we just need to write the desired
6497 * CCK divider into the Punit register.
6498 */
6499 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6500
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006501 mutex_lock(&dev_priv->rps.hw_lock);
6502 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6503 val &= ~DSPFREQGUAR_MASK_CHV;
6504 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6505 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6506 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6507 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6508 50)) {
6509 DRM_ERROR("timed out waiting for CDclk change\n");
6510 }
6511 mutex_unlock(&dev_priv->rps.hw_lock);
6512
Ville Syrjäläb6283052015-06-03 15:45:07 +03006513 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006514}
6515
Jesse Barnes30a970c2013-11-04 13:48:12 -08006516static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6517 int max_pixclk)
6518{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006519 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006520 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006521
Jesse Barnes30a970c2013-11-04 13:48:12 -08006522 /*
6523 * Really only a few cases to deal with, as only 4 CDclks are supported:
6524 * 200MHz
6525 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006526 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006527 * 400MHz (VLV only)
6528 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6529 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006530 *
6531 * We seem to get an unstable or solid color picture at 200MHz.
6532 * Not sure what's wrong. For now use 200MHz only when all pipes
6533 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006534 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006535 if (!IS_CHERRYVIEW(dev_priv) &&
6536 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006537 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006538 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006539 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006540 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006541 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006542 else
6543 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006544}
6545
Imre Deak324513c2016-06-13 16:44:36 +03006546static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006547{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006548 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306549 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006550 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306551 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006552 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306553 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006554 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306555 return 288000;
6556 else
6557 return 144000;
6558}
6559
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006560/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006561static int intel_mode_max_pixclk(struct drm_device *dev,
6562 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006563{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006564 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006565 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006566 struct drm_crtc *crtc;
6567 struct drm_crtc_state *crtc_state;
6568 unsigned max_pixclk = 0, i;
6569 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006570
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006571 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6572 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006573
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006574 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6575 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006576
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006577 if (crtc_state->enable)
6578 pixclk = crtc_state->adjusted_mode.crtc_clock;
6579
6580 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006581 }
6582
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006583 for_each_pipe(dev_priv, pipe)
6584 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6585
Jesse Barnes30a970c2013-11-04 13:48:12 -08006586 return max_pixclk;
6587}
6588
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006589static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006590{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006591 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006592 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006593 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006594 struct intel_atomic_state *intel_state =
6595 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006596
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006597 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006598 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306599
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006600 if (!intel_state->active_crtcs)
6601 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6602
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006603 return 0;
6604}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006605
Imre Deak324513c2016-06-13 16:44:36 +03006606static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006607{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006608 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006609 struct intel_atomic_state *intel_state =
6610 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006611
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006612 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006613 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006614
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006615 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006616 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006617
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006618 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006619}
6620
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006621static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6622{
6623 unsigned int credits, default_credits;
6624
6625 if (IS_CHERRYVIEW(dev_priv))
6626 default_credits = PFI_CREDIT(12);
6627 else
6628 default_credits = PFI_CREDIT(8);
6629
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006630 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006631 /* CHV suggested value is 31 or 63 */
6632 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006633 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006634 else
6635 credits = PFI_CREDIT(15);
6636 } else {
6637 credits = default_credits;
6638 }
6639
6640 /*
6641 * WA - write default credits before re-programming
6642 * FIXME: should we also set the resend bit here?
6643 */
6644 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6645 default_credits);
6646
6647 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6648 credits | PFI_CREDIT_RESEND);
6649
6650 /*
6651 * FIXME is this guaranteed to clear
6652 * immediately or should we poll for it?
6653 */
6654 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6655}
6656
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006657static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006658{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006659 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006660 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006661 struct intel_atomic_state *old_intel_state =
6662 to_intel_atomic_state(old_state);
6663 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006664
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006665 /*
6666 * FIXME: We can end up here with all power domains off, yet
6667 * with a CDCLK frequency other than the minimum. To account
6668 * for this take the PIPE-A power domain, which covers the HW
6669 * blocks needed for the following programming. This can be
6670 * removed once it's guaranteed that we get here either with
6671 * the minimum CDCLK set, or the required power domains
6672 * enabled.
6673 */
6674 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006675
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006676 if (IS_CHERRYVIEW(dev))
6677 cherryview_set_cdclk(dev, req_cdclk);
6678 else
6679 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006680
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006681 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006682
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006683 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006684}
6685
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006686static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6687 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006688{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006689 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006690 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006691 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006693 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006694
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006695 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006696 return;
6697
Ville Syrjälä37a56502016-06-22 21:57:04 +03006698 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306699 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006700
6701 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006702 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006703
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006704 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006705 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006706
6707 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6708 I915_WRITE(CHV_CANVAS(pipe), 0);
6709 }
6710
Daniel Vetter5b18e572014-04-24 23:55:06 +02006711 i9xx_set_pipeconf(intel_crtc);
6712
Jesse Barnes89b667f2013-04-18 14:51:36 -07006713 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006714
Daniel Vettera72e4c92014-09-30 10:56:47 +02006715 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006716
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006717 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006718
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006719 if (IS_CHERRYVIEW(dev)) {
6720 chv_prepare_pll(intel_crtc, intel_crtc->config);
6721 chv_enable_pll(intel_crtc, intel_crtc->config);
6722 } else {
6723 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6724 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006725 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006726
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006727 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006728
Jesse Barnes2dd24552013-04-25 12:55:01 -07006729 i9xx_pfit_enable(intel_crtc);
6730
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006731 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006732
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006733 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006734 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006735
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006736 assert_vblank_disabled(crtc);
6737 drm_crtc_vblank_on(crtc);
6738
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006739 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006740}
6741
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006742static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6743{
6744 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006745 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006746
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006747 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6748 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006749}
6750
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006751static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6752 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006753{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006754 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006755 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006756 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006758 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006759
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006760 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006761 return;
6762
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006763 i9xx_set_pll_dividers(intel_crtc);
6764
Ville Syrjälä37a56502016-06-22 21:57:04 +03006765 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306766 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006767
6768 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006769 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006770
Daniel Vetter5b18e572014-04-24 23:55:06 +02006771 i9xx_set_pipeconf(intel_crtc);
6772
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006773 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006774
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006775 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006776 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006777
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006778 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006779
Daniel Vetterf6736a12013-06-05 13:34:30 +02006780 i9xx_enable_pll(intel_crtc);
6781
Jesse Barnes2dd24552013-04-25 12:55:01 -07006782 i9xx_pfit_enable(intel_crtc);
6783
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006784 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006785
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006786 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006787 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006788
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006789 assert_vblank_disabled(crtc);
6790 drm_crtc_vblank_on(crtc);
6791
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006792 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006793}
6794
Daniel Vetter87476d62013-04-11 16:29:06 +02006795static void i9xx_pfit_disable(struct intel_crtc *crtc)
6796{
6797 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006798 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006799
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006800 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006801 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006802
6803 assert_pipe_disabled(dev_priv, crtc->pipe);
6804
Daniel Vetter328d8e82013-05-08 10:36:31 +02006805 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6806 I915_READ(PFIT_CONTROL));
6807 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006808}
6809
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006810static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6811 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006812{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006813 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006814 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006815 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6817 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006818
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006819 /*
6820 * On gen2 planes are double buffered but the pipe isn't, so we must
6821 * wait for planes to fully turn off before disabling the pipe.
6822 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006823 if (IS_GEN2(dev))
6824 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006825
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006826 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006827
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006828 drm_crtc_vblank_off(crtc);
6829 assert_vblank_disabled(crtc);
6830
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006831 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006832
Daniel Vetter87476d62013-04-11 16:29:06 +02006833 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006834
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006835 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006836
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006837 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006838 if (IS_CHERRYVIEW(dev))
6839 chv_disable_pll(dev_priv, pipe);
6840 else if (IS_VALLEYVIEW(dev))
6841 vlv_disable_pll(dev_priv, pipe);
6842 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006843 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006844 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006845
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006846 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006847
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006848 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006849 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006850}
6851
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006852static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006853{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006854 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006856 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006857 enum intel_display_power_domain domain;
6858 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006859 struct drm_atomic_state *state;
6860 struct intel_crtc_state *crtc_state;
6861 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006862
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006863 if (!intel_crtc->active)
6864 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006865
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006866 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006867 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006868
Ville Syrjälä2622a082016-03-09 19:07:26 +02006869 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006870
6871 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006872 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006873 }
6874
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006875 state = drm_atomic_state_alloc(crtc->dev);
6876 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6877
6878 /* Everything's already locked, -EDEADLK can't happen. */
6879 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6880 ret = drm_atomic_add_affected_connectors(state, crtc);
6881
6882 WARN_ON(IS_ERR(crtc_state) || ret);
6883
6884 dev_priv->display.crtc_disable(crtc_state, state);
6885
6886 drm_atomic_state_free(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006887
Ville Syrjälä78108b72016-05-27 20:59:19 +03006888 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6889 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006890
6891 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6892 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006893 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006894 crtc->enabled = false;
6895 crtc->state->connector_mask = 0;
6896 crtc->state->encoder_mask = 0;
6897
6898 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6899 encoder->base.crtc = NULL;
6900
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006901 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006902 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006903 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006904
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006905 domains = intel_crtc->enabled_power_domains;
6906 for_each_power_domain(domain, domains)
6907 intel_display_power_put(dev_priv, domain);
6908 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006909
6910 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6911 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006912}
6913
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006914/*
6915 * turn all crtc's off, but do not adjust state
6916 * This has to be paired with a call to intel_modeset_setup_hw_state.
6917 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006918int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006919{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006920 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006921 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006922 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006923
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006924 state = drm_atomic_helper_suspend(dev);
6925 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006926 if (ret)
6927 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006928 else
6929 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006930 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006931}
6932
Chris Wilsonea5b2132010-08-04 13:50:23 +01006933void intel_encoder_destroy(struct drm_encoder *encoder)
6934{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006935 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006936
Chris Wilsonea5b2132010-08-04 13:50:23 +01006937 drm_encoder_cleanup(encoder);
6938 kfree(intel_encoder);
6939}
6940
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006941/* Cross check the actual hw state with our own modeset state tracking (and it's
6942 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006943static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006944{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006945 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006946
6947 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6948 connector->base.base.id,
6949 connector->base.name);
6950
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006951 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006952 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006953 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006954
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006955 I915_STATE_WARN(!crtc,
6956 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006957
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006958 if (!crtc)
6959 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006960
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006961 I915_STATE_WARN(!crtc->state->active,
6962 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006963
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006964 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006965 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006966
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006967 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006968 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006969
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006970 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006971 "attached encoder crtc differs from connector crtc\n");
6972 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006973 I915_STATE_WARN(crtc && crtc->state->active,
6974 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006975 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006976 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006977 }
6978}
6979
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006980int intel_connector_init(struct intel_connector *connector)
6981{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006982 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006983
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006984 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006985 return -ENOMEM;
6986
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006987 return 0;
6988}
6989
6990struct intel_connector *intel_connector_alloc(void)
6991{
6992 struct intel_connector *connector;
6993
6994 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6995 if (!connector)
6996 return NULL;
6997
6998 if (intel_connector_init(connector) < 0) {
6999 kfree(connector);
7000 return NULL;
7001 }
7002
7003 return connector;
7004}
7005
Daniel Vetterf0947c32012-07-02 13:10:34 +02007006/* Simple connector->get_hw_state implementation for encoders that support only
7007 * one connector and no cloning and hence the encoder state determines the state
7008 * of the connector. */
7009bool intel_connector_get_hw_state(struct intel_connector *connector)
7010{
Daniel Vetter24929352012-07-02 20:28:59 +02007011 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007012 struct intel_encoder *encoder = connector->encoder;
7013
7014 return encoder->get_hw_state(encoder, &pipe);
7015}
7016
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007017static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007018{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007019 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7020 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007021
7022 return 0;
7023}
7024
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007025static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007026 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007027{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007028 struct drm_atomic_state *state = pipe_config->base.state;
7029 struct intel_crtc *other_crtc;
7030 struct intel_crtc_state *other_crtc_state;
7031
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007032 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7033 pipe_name(pipe), pipe_config->fdi_lanes);
7034 if (pipe_config->fdi_lanes > 4) {
7035 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7036 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007037 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007038 }
7039
Paulo Zanonibafb6552013-11-02 21:07:44 -07007040 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007041 if (pipe_config->fdi_lanes > 2) {
7042 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7043 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007044 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007045 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007046 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007047 }
7048 }
7049
7050 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007051 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007052
7053 /* Ivybridge 3 pipe is really complicated */
7054 switch (pipe) {
7055 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007056 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007057 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007058 if (pipe_config->fdi_lanes <= 2)
7059 return 0;
7060
7061 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
7062 other_crtc_state =
7063 intel_atomic_get_crtc_state(state, other_crtc);
7064 if (IS_ERR(other_crtc_state))
7065 return PTR_ERR(other_crtc_state);
7066
7067 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007068 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7069 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007070 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007071 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007072 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007073 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007074 if (pipe_config->fdi_lanes > 2) {
7075 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7076 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007077 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007078 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007079
7080 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
7081 other_crtc_state =
7082 intel_atomic_get_crtc_state(state, other_crtc);
7083 if (IS_ERR(other_crtc_state))
7084 return PTR_ERR(other_crtc_state);
7085
7086 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007087 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007088 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007089 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007090 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007091 default:
7092 BUG();
7093 }
7094}
7095
Daniel Vettere29c22c2013-02-21 00:00:16 +01007096#define RETRY 1
7097static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007098 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007099{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007100 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007101 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007102 int lane, link_bw, fdi_dotclock, ret;
7103 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007104
Daniel Vettere29c22c2013-02-21 00:00:16 +01007105retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007106 /* FDI is a binary signal running at ~2.7GHz, encoding
7107 * each output octet as 10 bits. The actual frequency
7108 * is stored as a divider into a 100MHz clock, and the
7109 * mode pixel clock is stored in units of 1KHz.
7110 * Hence the bw of each lane in terms of the mode signal
7111 * is:
7112 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007113 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007114
Damien Lespiau241bfc32013-09-25 16:45:37 +01007115 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007116
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007117 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007118 pipe_config->pipe_bpp);
7119
7120 pipe_config->fdi_lanes = lane;
7121
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007122 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007123 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007124
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007125 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007126 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007127 pipe_config->pipe_bpp -= 2*3;
7128 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7129 pipe_config->pipe_bpp);
7130 needs_recompute = true;
7131 pipe_config->bw_constrained = true;
7132
7133 goto retry;
7134 }
7135
7136 if (needs_recompute)
7137 return RETRY;
7138
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007139 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007140}
7141
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007142static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7143 struct intel_crtc_state *pipe_config)
7144{
7145 if (pipe_config->pipe_bpp > 24)
7146 return false;
7147
7148 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007149 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007150 return true;
7151
7152 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007153 * We compare against max which means we must take
7154 * the increased cdclk requirement into account when
7155 * calculating the new cdclk.
7156 *
7157 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007158 */
7159 return ilk_pipe_pixel_rate(pipe_config) <=
7160 dev_priv->max_cdclk_freq * 95 / 100;
7161}
7162
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007163static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007164 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007165{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007166 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007167 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007168
Jani Nikulad330a952014-01-21 11:24:25 +02007169 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007170 hsw_crtc_supports_ips(crtc) &&
7171 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007172}
7173
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007174static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7175{
7176 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7177
7178 /* GDG double wide on either pipe, otherwise pipe A only */
7179 return INTEL_INFO(dev_priv)->gen < 4 &&
7180 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7181}
7182
Daniel Vettera43f6e02013-06-07 23:10:32 +02007183static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007184 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007185{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007186 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007187 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007188 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007189 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007190
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007191 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007192 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007193
7194 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007195 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007196 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007197 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007198 if (intel_crtc_supports_double_wide(crtc) &&
7199 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007200 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007201 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007202 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007203 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007204
Ville Syrjäläf3261152016-05-24 21:34:18 +03007205 if (adjusted_mode->crtc_clock > clock_limit) {
7206 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7207 adjusted_mode->crtc_clock, clock_limit,
7208 yesno(pipe_config->double_wide));
7209 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007210 }
Chris Wilson89749352010-09-12 18:25:19 +01007211
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007212 /*
7213 * Pipe horizontal size must be even in:
7214 * - DVO ganged mode
7215 * - LVDS dual channel mode
7216 * - Double wide pipe
7217 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007218 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007219 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7220 pipe_config->pipe_src_w &= ~1;
7221
Damien Lespiau8693a822013-05-03 18:48:11 +01007222 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7223 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007224 */
7225 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007226 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007227 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007228
Damien Lespiauf5adf942013-06-24 18:29:34 +01007229 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007230 hsw_compute_ips_config(crtc, pipe_config);
7231
Daniel Vetter877d48d2013-04-19 11:24:43 +02007232 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007233 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007234
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007235 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007236}
7237
Ville Syrjälä1652d192015-03-31 14:12:01 +03007238static int skylake_get_display_clock_speed(struct drm_device *dev)
7239{
7240 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03007241 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007242
Ville Syrjäläea617912016-05-13 23:41:24 +03007243 skl_dpll0_update(dev_priv);
7244
Ville Syrjälä63911d72016-05-13 23:41:32 +03007245 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007246 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007247
Ville Syrjäläea617912016-05-13 23:41:24 +03007248 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007249
Ville Syrjälä63911d72016-05-13 23:41:32 +03007250 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007251 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7252 case CDCLK_FREQ_450_432:
7253 return 432000;
7254 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007255 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007256 case CDCLK_FREQ_540:
7257 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007258 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007259 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007260 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007261 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007262 }
7263 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007264 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7265 case CDCLK_FREQ_450_432:
7266 return 450000;
7267 case CDCLK_FREQ_337_308:
7268 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007269 case CDCLK_FREQ_540:
7270 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007271 case CDCLK_FREQ_675_617:
7272 return 675000;
7273 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007274 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007275 }
7276 }
7277
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007278 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007279}
7280
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007281static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7282{
7283 u32 val;
7284
7285 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007286 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007287
7288 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007289 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007290 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007291
Imre Deak1c3f7702016-05-24 15:38:32 +03007292 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7293 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007294
7295 val = I915_READ(BXT_DE_PLL_CTL);
7296 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7297 dev_priv->cdclk_pll.ref;
7298}
7299
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007300static int broxton_get_display_clock_speed(struct drm_device *dev)
7301{
7302 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03007303 u32 divider;
7304 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007305
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007306 bxt_de_pll_update(dev_priv);
7307
Ville Syrjäläf5986242016-05-13 23:41:37 +03007308 vco = dev_priv->cdclk_pll.vco;
7309 if (vco == 0)
7310 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007311
Ville Syrjäläf5986242016-05-13 23:41:37 +03007312 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007313
Ville Syrjäläf5986242016-05-13 23:41:37 +03007314 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007315 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007316 div = 2;
7317 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007318 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007319 div = 3;
7320 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007321 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007322 div = 4;
7323 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007324 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007325 div = 8;
7326 break;
7327 default:
7328 MISSING_CASE(divider);
7329 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007330 }
7331
Ville Syrjäläf5986242016-05-13 23:41:37 +03007332 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007333}
7334
Ville Syrjälä1652d192015-03-31 14:12:01 +03007335static int broadwell_get_display_clock_speed(struct drm_device *dev)
7336{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007337 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007338 uint32_t lcpll = I915_READ(LCPLL_CTL);
7339 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7340
7341 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7342 return 800000;
7343 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7344 return 450000;
7345 else if (freq == LCPLL_CLK_FREQ_450)
7346 return 450000;
7347 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7348 return 540000;
7349 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7350 return 337500;
7351 else
7352 return 675000;
7353}
7354
7355static int haswell_get_display_clock_speed(struct drm_device *dev)
7356{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007357 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007358 uint32_t lcpll = I915_READ(LCPLL_CTL);
7359 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7360
7361 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7362 return 800000;
7363 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7364 return 450000;
7365 else if (freq == LCPLL_CLK_FREQ_450)
7366 return 450000;
7367 else if (IS_HSW_ULT(dev))
7368 return 337500;
7369 else
7370 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007371}
7372
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007373static int valleyview_get_display_clock_speed(struct drm_device *dev)
7374{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007375 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
7376 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007377}
7378
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007379static int ilk_get_display_clock_speed(struct drm_device *dev)
7380{
7381 return 450000;
7382}
7383
Jesse Barnese70236a2009-09-21 10:42:27 -07007384static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08007385{
Jesse Barnese70236a2009-09-21 10:42:27 -07007386 return 400000;
7387}
Jesse Barnes79e53942008-11-07 14:24:08 -08007388
Jesse Barnese70236a2009-09-21 10:42:27 -07007389static int i915_get_display_clock_speed(struct drm_device *dev)
7390{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007391 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007392}
Jesse Barnes79e53942008-11-07 14:24:08 -08007393
Jesse Barnese70236a2009-09-21 10:42:27 -07007394static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
7395{
7396 return 200000;
7397}
Jesse Barnes79e53942008-11-07 14:24:08 -08007398
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007399static int pnv_get_display_clock_speed(struct drm_device *dev)
7400{
David Weinehall52a05c32016-08-22 13:32:44 +03007401 struct pci_dev *pdev = dev->pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007402 u16 gcfgc = 0;
7403
David Weinehall52a05c32016-08-22 13:32:44 +03007404 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007405
7406 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7407 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007408 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007409 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007410 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007411 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007412 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007413 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7414 return 200000;
7415 default:
7416 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7417 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007418 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007419 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007420 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007421 }
7422}
7423
Jesse Barnese70236a2009-09-21 10:42:27 -07007424static int i915gm_get_display_clock_speed(struct drm_device *dev)
7425{
David Weinehall52a05c32016-08-22 13:32:44 +03007426 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007427 u16 gcfgc = 0;
7428
David Weinehall52a05c32016-08-22 13:32:44 +03007429 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007430
7431 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007432 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007433 else {
7434 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7435 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007436 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007437 default:
7438 case GC_DISPLAY_CLOCK_190_200_MHZ:
7439 return 190000;
7440 }
7441 }
7442}
Jesse Barnes79e53942008-11-07 14:24:08 -08007443
Jesse Barnese70236a2009-09-21 10:42:27 -07007444static int i865_get_display_clock_speed(struct drm_device *dev)
7445{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007446 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007447}
7448
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007449static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07007450{
David Weinehall52a05c32016-08-22 13:32:44 +03007451 struct pci_dev *pdev = dev->pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007452 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007453
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007454 /*
7455 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7456 * encoding is different :(
7457 * FIXME is this the right way to detect 852GM/852GMV?
7458 */
David Weinehall52a05c32016-08-22 13:32:44 +03007459 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007460 return 133333;
7461
David Weinehall52a05c32016-08-22 13:32:44 +03007462 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007463 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7464
Jesse Barnese70236a2009-09-21 10:42:27 -07007465 /* Assume that the hardware is in the high speed state. This
7466 * should be the default.
7467 */
7468 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7469 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007470 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007471 case GC_CLOCK_100_200:
7472 return 200000;
7473 case GC_CLOCK_166_250:
7474 return 250000;
7475 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007476 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007477 case GC_CLOCK_133_266:
7478 case GC_CLOCK_133_266_2:
7479 case GC_CLOCK_166_266:
7480 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007481 }
7482
7483 /* Shouldn't happen */
7484 return 0;
7485}
7486
7487static int i830_get_display_clock_speed(struct drm_device *dev)
7488{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007489 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007490}
7491
Ville Syrjälä34edce22015-05-22 11:22:33 +03007492static unsigned int intel_hpll_vco(struct drm_device *dev)
7493{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007494 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007495 static const unsigned int blb_vco[8] = {
7496 [0] = 3200000,
7497 [1] = 4000000,
7498 [2] = 5333333,
7499 [3] = 4800000,
7500 [4] = 6400000,
7501 };
7502 static const unsigned int pnv_vco[8] = {
7503 [0] = 3200000,
7504 [1] = 4000000,
7505 [2] = 5333333,
7506 [3] = 4800000,
7507 [4] = 2666667,
7508 };
7509 static const unsigned int cl_vco[8] = {
7510 [0] = 3200000,
7511 [1] = 4000000,
7512 [2] = 5333333,
7513 [3] = 6400000,
7514 [4] = 3333333,
7515 [5] = 3566667,
7516 [6] = 4266667,
7517 };
7518 static const unsigned int elk_vco[8] = {
7519 [0] = 3200000,
7520 [1] = 4000000,
7521 [2] = 5333333,
7522 [3] = 4800000,
7523 };
7524 static const unsigned int ctg_vco[8] = {
7525 [0] = 3200000,
7526 [1] = 4000000,
7527 [2] = 5333333,
7528 [3] = 6400000,
7529 [4] = 2666667,
7530 [5] = 4266667,
7531 };
7532 const unsigned int *vco_table;
7533 unsigned int vco;
7534 uint8_t tmp = 0;
7535
7536 /* FIXME other chipsets? */
7537 if (IS_GM45(dev))
7538 vco_table = ctg_vco;
7539 else if (IS_G4X(dev))
7540 vco_table = elk_vco;
7541 else if (IS_CRESTLINE(dev))
7542 vco_table = cl_vco;
7543 else if (IS_PINEVIEW(dev))
7544 vco_table = pnv_vco;
7545 else if (IS_G33(dev))
7546 vco_table = blb_vco;
7547 else
7548 return 0;
7549
7550 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7551
7552 vco = vco_table[tmp & 0x7];
7553 if (vco == 0)
7554 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7555 else
7556 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7557
7558 return vco;
7559}
7560
7561static int gm45_get_display_clock_speed(struct drm_device *dev)
7562{
David Weinehall52a05c32016-08-22 13:32:44 +03007563 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007564 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7565 uint16_t tmp = 0;
7566
David Weinehall52a05c32016-08-22 13:32:44 +03007567 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007568
7569 cdclk_sel = (tmp >> 12) & 0x1;
7570
7571 switch (vco) {
7572 case 2666667:
7573 case 4000000:
7574 case 5333333:
7575 return cdclk_sel ? 333333 : 222222;
7576 case 3200000:
7577 return cdclk_sel ? 320000 : 228571;
7578 default:
7579 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7580 return 222222;
7581 }
7582}
7583
7584static int i965gm_get_display_clock_speed(struct drm_device *dev)
7585{
David Weinehall52a05c32016-08-22 13:32:44 +03007586 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007587 static const uint8_t div_3200[] = { 16, 10, 8 };
7588 static const uint8_t div_4000[] = { 20, 12, 10 };
7589 static const uint8_t div_5333[] = { 24, 16, 14 };
7590 const uint8_t *div_table;
7591 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7592 uint16_t tmp = 0;
7593
David Weinehall52a05c32016-08-22 13:32:44 +03007594 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007595
7596 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7597
7598 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7599 goto fail;
7600
7601 switch (vco) {
7602 case 3200000:
7603 div_table = div_3200;
7604 break;
7605 case 4000000:
7606 div_table = div_4000;
7607 break;
7608 case 5333333:
7609 div_table = div_5333;
7610 break;
7611 default:
7612 goto fail;
7613 }
7614
7615 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7616
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007617fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007618 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7619 return 200000;
7620}
7621
7622static int g33_get_display_clock_speed(struct drm_device *dev)
7623{
David Weinehall52a05c32016-08-22 13:32:44 +03007624 struct pci_dev *pdev = dev->pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007625 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7626 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7627 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7628 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7629 const uint8_t *div_table;
7630 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7631 uint16_t tmp = 0;
7632
David Weinehall52a05c32016-08-22 13:32:44 +03007633 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007634
7635 cdclk_sel = (tmp >> 4) & 0x7;
7636
7637 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7638 goto fail;
7639
7640 switch (vco) {
7641 case 3200000:
7642 div_table = div_3200;
7643 break;
7644 case 4000000:
7645 div_table = div_4000;
7646 break;
7647 case 4800000:
7648 div_table = div_4800;
7649 break;
7650 case 5333333:
7651 div_table = div_5333;
7652 break;
7653 default:
7654 goto fail;
7655 }
7656
7657 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7658
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007659fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007660 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7661 return 190476;
7662}
7663
Zhenyu Wang2c072452009-06-05 15:38:42 +08007664static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007665intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007666{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007667 while (*num > DATA_LINK_M_N_MASK ||
7668 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007669 *num >>= 1;
7670 *den >>= 1;
7671 }
7672}
7673
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007674static void compute_m_n(unsigned int m, unsigned int n,
7675 uint32_t *ret_m, uint32_t *ret_n)
7676{
7677 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7678 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7679 intel_reduce_m_n_ratio(ret_m, ret_n);
7680}
7681
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007682void
7683intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7684 int pixel_clock, int link_clock,
7685 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007686{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007687 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007688
7689 compute_m_n(bits_per_pixel * pixel_clock,
7690 link_clock * nlanes * 8,
7691 &m_n->gmch_m, &m_n->gmch_n);
7692
7693 compute_m_n(pixel_clock, link_clock,
7694 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007695}
7696
Chris Wilsona7615032011-01-12 17:04:08 +00007697static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7698{
Jani Nikulad330a952014-01-21 11:24:25 +02007699 if (i915.panel_use_ssc >= 0)
7700 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007701 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007702 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007703}
7704
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007705static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007706{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007707 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007708}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007709
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007710static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7711{
7712 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007713}
7714
Daniel Vetterf47709a2013-03-28 10:42:02 +01007715static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007716 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007717 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007718{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007719 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007720 u32 fp, fp2 = 0;
7721
7722 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007723 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007724 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007725 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007726 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007727 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007728 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007729 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007730 }
7731
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007732 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007733
Daniel Vetterf47709a2013-03-28 10:42:02 +01007734 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007735 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007736 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007737 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007738 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007739 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007740 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007741 }
7742}
7743
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007744static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7745 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007746{
7747 u32 reg_val;
7748
7749 /*
7750 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7751 * and set it to a reasonable value instead.
7752 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007753 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007754 reg_val &= 0xffffff00;
7755 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007756 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007757
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007758 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007759 reg_val &= 0x8cffffff;
7760 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007761 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007762
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007763 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007764 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007765 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007766
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007767 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007768 reg_val &= 0x00ffffff;
7769 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007770 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007771}
7772
Daniel Vetterb5518422013-05-03 11:49:48 +02007773static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7774 struct intel_link_m_n *m_n)
7775{
7776 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007777 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007778 int pipe = crtc->pipe;
7779
Daniel Vettere3b95f12013-05-03 11:49:49 +02007780 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7781 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7782 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7783 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007784}
7785
7786static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007787 struct intel_link_m_n *m_n,
7788 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007789{
7790 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007791 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007792 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007793 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007794
7795 if (INTEL_INFO(dev)->gen >= 5) {
7796 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7797 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7798 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7799 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007800 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7801 * for gen < 8) and if DRRS is supported (to make sure the
7802 * registers are not unnecessarily accessed).
7803 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307804 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007805 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007806 I915_WRITE(PIPE_DATA_M2(transcoder),
7807 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7808 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7809 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7810 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7811 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007812 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007813 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7814 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7815 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7816 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007817 }
7818}
7819
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307820void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007821{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307822 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7823
7824 if (m_n == M1_N1) {
7825 dp_m_n = &crtc->config->dp_m_n;
7826 dp_m2_n2 = &crtc->config->dp_m2_n2;
7827 } else if (m_n == M2_N2) {
7828
7829 /*
7830 * M2_N2 registers are not supported. Hence m2_n2 divider value
7831 * needs to be programmed into M1_N1.
7832 */
7833 dp_m_n = &crtc->config->dp_m2_n2;
7834 } else {
7835 DRM_ERROR("Unsupported divider value\n");
7836 return;
7837 }
7838
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007839 if (crtc->config->has_pch_encoder)
7840 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007841 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307842 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007843}
7844
Daniel Vetter251ac862015-06-18 10:30:24 +02007845static void vlv_compute_dpll(struct intel_crtc *crtc,
7846 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007847{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007848 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007849 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007850 if (crtc->pipe != PIPE_A)
7851 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007852
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007853 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007854 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007855 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7856 DPLL_EXT_BUFFER_ENABLE_VLV;
7857
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007858 pipe_config->dpll_hw_state.dpll_md =
7859 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7860}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007861
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007862static void chv_compute_dpll(struct intel_crtc *crtc,
7863 struct intel_crtc_state *pipe_config)
7864{
7865 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007866 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007867 if (crtc->pipe != PIPE_A)
7868 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7869
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007870 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007871 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007872 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7873
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007874 pipe_config->dpll_hw_state.dpll_md =
7875 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007876}
7877
Ville Syrjäläd288f652014-10-28 13:20:22 +02007878static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007879 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007880{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007882 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007883 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007884 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007885 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007886 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007887
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007888 /* Enable Refclk */
7889 I915_WRITE(DPLL(pipe),
7890 pipe_config->dpll_hw_state.dpll &
7891 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7892
7893 /* No need to actually set up the DPLL with DSI */
7894 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7895 return;
7896
Ville Syrjäläa5805162015-05-26 20:42:30 +03007897 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007898
Ville Syrjäläd288f652014-10-28 13:20:22 +02007899 bestn = pipe_config->dpll.n;
7900 bestm1 = pipe_config->dpll.m1;
7901 bestm2 = pipe_config->dpll.m2;
7902 bestp1 = pipe_config->dpll.p1;
7903 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007904
Jesse Barnes89b667f2013-04-18 14:51:36 -07007905 /* See eDP HDMI DPIO driver vbios notes doc */
7906
7907 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007908 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007909 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007910
7911 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007912 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007913
7914 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007915 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007916 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007917 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007918
7919 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007920 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007921
7922 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007923 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7924 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7925 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007926 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007927
7928 /*
7929 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7930 * but we don't support that).
7931 * Note: don't use the DAC post divider as it seems unstable.
7932 */
7933 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007934 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007935
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007936 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007937 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007938
Jesse Barnes89b667f2013-04-18 14:51:36 -07007939 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007940 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007941 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7942 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007943 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007944 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007945 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007946 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007947 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007948
Ville Syrjälä37a56502016-06-22 21:57:04 +03007949 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007950 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007951 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007953 0x0df40000);
7954 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007956 0x0df70000);
7957 } else { /* HDMI or VGA */
7958 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007959 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007961 0x0df70000);
7962 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007963 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007964 0x0df40000);
7965 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007966
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007967 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007968 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007969 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007970 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007972
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007974 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007975}
7976
Ville Syrjäläd288f652014-10-28 13:20:22 +02007977static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007978 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007979{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007980 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007981 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007982 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007983 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307984 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007985 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307986 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307987 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007988
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007989 /* Enable Refclk and SSC */
7990 I915_WRITE(DPLL(pipe),
7991 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7992
7993 /* No need to actually set up the DPLL with DSI */
7994 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7995 return;
7996
Ville Syrjäläd288f652014-10-28 13:20:22 +02007997 bestn = pipe_config->dpll.n;
7998 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7999 bestm1 = pipe_config->dpll.m1;
8000 bestm2 = pipe_config->dpll.m2 >> 22;
8001 bestp1 = pipe_config->dpll.p1;
8002 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308003 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308004 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308005 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008006
Ville Syrjäläa5805162015-05-26 20:42:30 +03008007 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008008
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008009 /* p1 and p2 divider */
8010 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8011 5 << DPIO_CHV_S1_DIV_SHIFT |
8012 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8013 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8014 1 << DPIO_CHV_K_DIV_SHIFT);
8015
8016 /* Feedback post-divider - m2 */
8017 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8018
8019 /* Feedback refclk divider - n and m1 */
8020 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8021 DPIO_CHV_M1_DIV_BY_2 |
8022 1 << DPIO_CHV_N_DIV_SHIFT);
8023
8024 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008025 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008026
8027 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308028 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8029 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8030 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8031 if (bestm2_frac)
8032 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8033 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008034
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308035 /* Program digital lock detect threshold */
8036 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8037 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8038 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8039 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8040 if (!bestm2_frac)
8041 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8042 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8043
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008044 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308045 if (vco == 5400000) {
8046 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8047 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8048 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8049 tribuf_calcntr = 0x9;
8050 } else if (vco <= 6200000) {
8051 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8052 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8053 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8054 tribuf_calcntr = 0x9;
8055 } else if (vco <= 6480000) {
8056 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8057 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8058 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8059 tribuf_calcntr = 0x8;
8060 } else {
8061 /* Not supported. Apply the same limits as in the max case */
8062 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8063 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8064 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8065 tribuf_calcntr = 0;
8066 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008067 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8068
Ville Syrjälä968040b2015-03-11 22:52:08 +02008069 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308070 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8071 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8072 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8073
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008074 /* AFC Recal */
8075 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8076 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8077 DPIO_AFC_RECAL);
8078
Ville Syrjäläa5805162015-05-26 20:42:30 +03008079 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008080}
8081
Ville Syrjäläd288f652014-10-28 13:20:22 +02008082/**
8083 * vlv_force_pll_on - forcibly enable just the PLL
8084 * @dev_priv: i915 private structure
8085 * @pipe: pipe PLL to enable
8086 * @dpll: PLL configuration
8087 *
8088 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8089 * in cases where we need the PLL enabled even when @pipe is not going to
8090 * be enabled.
8091 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008092int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
8093 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008094{
8095 struct intel_crtc *crtc =
8096 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008097 struct intel_crtc_state *pipe_config;
8098
8099 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8100 if (!pipe_config)
8101 return -ENOMEM;
8102
8103 pipe_config->base.crtc = &crtc->base;
8104 pipe_config->pixel_multiplier = 1;
8105 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008106
8107 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008108 chv_compute_dpll(crtc, pipe_config);
8109 chv_prepare_pll(crtc, pipe_config);
8110 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008111 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008112 vlv_compute_dpll(crtc, pipe_config);
8113 vlv_prepare_pll(crtc, pipe_config);
8114 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008115 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008116
8117 kfree(pipe_config);
8118
8119 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008120}
8121
8122/**
8123 * vlv_force_pll_off - forcibly disable just the PLL
8124 * @dev_priv: i915 private structure
8125 * @pipe: pipe PLL to disable
8126 *
8127 * Disable the PLL for @pipe. To be used in cases where we need
8128 * the PLL enabled even when @pipe is not going to be enabled.
8129 */
8130void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
8131{
8132 if (IS_CHERRYVIEW(dev))
8133 chv_disable_pll(to_i915(dev), pipe);
8134 else
8135 vlv_disable_pll(to_i915(dev), pipe);
8136}
8137
Daniel Vetter251ac862015-06-18 10:30:24 +02008138static void i9xx_compute_dpll(struct intel_crtc *crtc,
8139 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008140 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008141{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008142 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008143 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008144 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008145 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008146
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008147 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308148
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008149 dpll = DPLL_VGA_MODE_DIS;
8150
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008151 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008152 dpll |= DPLLB_MODE_LVDS;
8153 else
8154 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008155
Daniel Vetteref1b4602013-06-01 17:17:04 +02008156 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008157 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008158 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008159 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008160
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008161 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8162 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008163 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008164
Ville Syrjälä37a56502016-06-22 21:57:04 +03008165 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008166 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008167
8168 /* compute bitmask from p1 value */
8169 if (IS_PINEVIEW(dev))
8170 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8171 else {
8172 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8173 if (IS_G4X(dev) && reduced_clock)
8174 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8175 }
8176 switch (clock->p2) {
8177 case 5:
8178 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8179 break;
8180 case 7:
8181 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8182 break;
8183 case 10:
8184 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8185 break;
8186 case 14:
8187 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8188 break;
8189 }
8190 if (INTEL_INFO(dev)->gen >= 4)
8191 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8192
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008193 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008194 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008195 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008196 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008197 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8198 else
8199 dpll |= PLL_REF_INPUT_DREFCLK;
8200
8201 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008202 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008203
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008204 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008205 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008206 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008207 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008208 }
8209}
8210
Daniel Vetter251ac862015-06-18 10:30:24 +02008211static void i8xx_compute_dpll(struct intel_crtc *crtc,
8212 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008213 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008214{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008215 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008216 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008217 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008218 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008219
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008220 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308221
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008222 dpll = DPLL_VGA_MODE_DIS;
8223
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008224 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008225 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8226 } else {
8227 if (clock->p1 == 2)
8228 dpll |= PLL_P1_DIVIDE_BY_TWO;
8229 else
8230 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8231 if (clock->p2 == 4)
8232 dpll |= PLL_P2_DIVIDE_BY_4;
8233 }
8234
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008235 if (!IS_I830(dev) && intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008236 dpll |= DPLL_DVO_2X_MODE;
8237
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008238 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008239 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008240 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8241 else
8242 dpll |= PLL_REF_INPUT_DREFCLK;
8243
8244 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008245 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008246}
8247
Daniel Vetter8a654f32013-06-01 17:16:22 +02008248static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008249{
8250 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008251 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008252 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008253 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008254 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008255 uint32_t crtc_vtotal, crtc_vblank_end;
8256 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008257
8258 /* We need to be careful not to changed the adjusted mode, for otherwise
8259 * the hw state checker will get angry at the mismatch. */
8260 crtc_vtotal = adjusted_mode->crtc_vtotal;
8261 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008262
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008263 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008264 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008265 crtc_vtotal -= 1;
8266 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008267
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008268 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008269 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8270 else
8271 vsyncshift = adjusted_mode->crtc_hsync_start -
8272 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008273 if (vsyncshift < 0)
8274 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008275 }
8276
8277 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008278 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008279
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008280 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008281 (adjusted_mode->crtc_hdisplay - 1) |
8282 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008283 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008284 (adjusted_mode->crtc_hblank_start - 1) |
8285 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008286 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008287 (adjusted_mode->crtc_hsync_start - 1) |
8288 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8289
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008290 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008291 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008292 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008293 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008294 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008295 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008296 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008297 (adjusted_mode->crtc_vsync_start - 1) |
8298 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8299
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008300 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8301 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8302 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8303 * bits. */
8304 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
8305 (pipe == PIPE_B || pipe == PIPE_C))
8306 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8307
Jani Nikulabc58be62016-03-18 17:05:39 +02008308}
8309
8310static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8311{
8312 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008313 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008314 enum pipe pipe = intel_crtc->pipe;
8315
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008316 /* pipesrc controls the size that is scaled from, which should
8317 * always be the user's requested size.
8318 */
8319 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008320 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8321 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008322}
8323
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008324static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008325 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008326{
8327 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008328 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008329 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8330 uint32_t tmp;
8331
8332 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008333 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8334 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008335 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008336 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8337 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008338 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008339 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8340 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008341
8342 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008343 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8344 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008345 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008346 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8347 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008348 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008349 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8350 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008351
8352 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008353 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8354 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8355 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008356 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008357}
8358
8359static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8360 struct intel_crtc_state *pipe_config)
8361{
8362 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008363 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008364 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008365
8366 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008367 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8368 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8369
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008370 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8371 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008372}
8373
Daniel Vetterf6a83282014-02-11 15:28:57 -08008374void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008375 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008376{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008377 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8378 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8379 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8380 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008381
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008382 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8383 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8384 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8385 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008386
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008387 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008388 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008389
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008390 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8391 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008392
8393 mode->hsync = drm_mode_hsync(mode);
8394 mode->vrefresh = drm_mode_vrefresh(mode);
8395 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008396}
8397
Daniel Vetter84b046f2013-02-19 18:48:54 +01008398static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8399{
8400 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008401 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008402 uint32_t pipeconf;
8403
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008404 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008405
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008406 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8407 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8408 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008409
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008410 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008411 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008412
Daniel Vetterff9ce462013-04-24 14:57:17 +02008413 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08008414 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008415 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008416 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008417 pipeconf |= PIPECONF_DITHER_EN |
8418 PIPECONF_DITHER_TYPE_SP;
8419
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008420 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008421 case 18:
8422 pipeconf |= PIPECONF_6BPC;
8423 break;
8424 case 24:
8425 pipeconf |= PIPECONF_8BPC;
8426 break;
8427 case 30:
8428 pipeconf |= PIPECONF_10BPC;
8429 break;
8430 default:
8431 /* Case prevented by intel_choose_pipe_bpp_dither. */
8432 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008433 }
8434 }
8435
8436 if (HAS_PIPE_CXSR(dev)) {
8437 if (intel_crtc->lowfreq_avail) {
8438 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8439 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8440 } else {
8441 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008442 }
8443 }
8444
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008445 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008446 if (INTEL_INFO(dev)->gen < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008447 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008448 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8449 else
8450 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8451 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008452 pipeconf |= PIPECONF_PROGRESSIVE;
8453
Wayne Boyer666a4532015-12-09 12:29:35 -08008454 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8455 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008456 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008457
Daniel Vetter84b046f2013-02-19 18:48:54 +01008458 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8459 POSTING_READ(PIPECONF(intel_crtc->pipe));
8460}
8461
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008462static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8463 struct intel_crtc_state *crtc_state)
8464{
8465 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008466 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008467 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008468 int refclk = 48000;
8469
8470 memset(&crtc_state->dpll_hw_state, 0,
8471 sizeof(crtc_state->dpll_hw_state));
8472
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008473 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008474 if (intel_panel_use_ssc(dev_priv)) {
8475 refclk = dev_priv->vbt.lvds_ssc_freq;
8476 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8477 }
8478
8479 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008480 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008481 limit = &intel_limits_i8xx_dvo;
8482 } else {
8483 limit = &intel_limits_i8xx_dac;
8484 }
8485
8486 if (!crtc_state->clock_set &&
8487 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8488 refclk, NULL, &crtc_state->dpll)) {
8489 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8490 return -EINVAL;
8491 }
8492
8493 i8xx_compute_dpll(crtc, crtc_state, NULL);
8494
8495 return 0;
8496}
8497
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008498static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8499 struct intel_crtc_state *crtc_state)
8500{
8501 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008502 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008503 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008504 int refclk = 96000;
8505
8506 memset(&crtc_state->dpll_hw_state, 0,
8507 sizeof(crtc_state->dpll_hw_state));
8508
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008509 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008510 if (intel_panel_use_ssc(dev_priv)) {
8511 refclk = dev_priv->vbt.lvds_ssc_freq;
8512 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8513 }
8514
8515 if (intel_is_dual_link_lvds(dev))
8516 limit = &intel_limits_g4x_dual_channel_lvds;
8517 else
8518 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008519 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8520 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008521 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008522 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008523 limit = &intel_limits_g4x_sdvo;
8524 } else {
8525 /* The option is for other outputs */
8526 limit = &intel_limits_i9xx_sdvo;
8527 }
8528
8529 if (!crtc_state->clock_set &&
8530 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8531 refclk, NULL, &crtc_state->dpll)) {
8532 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8533 return -EINVAL;
8534 }
8535
8536 i9xx_compute_dpll(crtc, crtc_state, NULL);
8537
8538 return 0;
8539}
8540
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008541static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8542 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008543{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008544 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008545 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008546 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008547 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008548
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008549 memset(&crtc_state->dpll_hw_state, 0,
8550 sizeof(crtc_state->dpll_hw_state));
8551
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008552 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008553 if (intel_panel_use_ssc(dev_priv)) {
8554 refclk = dev_priv->vbt.lvds_ssc_freq;
8555 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8556 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008557
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008558 limit = &intel_limits_pineview_lvds;
8559 } else {
8560 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008561 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008562
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008563 if (!crtc_state->clock_set &&
8564 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8565 refclk, NULL, &crtc_state->dpll)) {
8566 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8567 return -EINVAL;
8568 }
8569
8570 i9xx_compute_dpll(crtc, crtc_state, NULL);
8571
8572 return 0;
8573}
8574
8575static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8576 struct intel_crtc_state *crtc_state)
8577{
8578 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008579 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008580 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008581 int refclk = 96000;
8582
8583 memset(&crtc_state->dpll_hw_state, 0,
8584 sizeof(crtc_state->dpll_hw_state));
8585
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008586 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008587 if (intel_panel_use_ssc(dev_priv)) {
8588 refclk = dev_priv->vbt.lvds_ssc_freq;
8589 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008590 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008591
8592 limit = &intel_limits_i9xx_lvds;
8593 } else {
8594 limit = &intel_limits_i9xx_sdvo;
8595 }
8596
8597 if (!crtc_state->clock_set &&
8598 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8599 refclk, NULL, &crtc_state->dpll)) {
8600 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8601 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008602 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008603
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008604 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008605
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008606 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008607}
8608
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008609static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8610 struct intel_crtc_state *crtc_state)
8611{
8612 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008613 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008614
8615 memset(&crtc_state->dpll_hw_state, 0,
8616 sizeof(crtc_state->dpll_hw_state));
8617
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008618 if (!crtc_state->clock_set &&
8619 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8620 refclk, NULL, &crtc_state->dpll)) {
8621 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8622 return -EINVAL;
8623 }
8624
8625 chv_compute_dpll(crtc, crtc_state);
8626
8627 return 0;
8628}
8629
8630static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8631 struct intel_crtc_state *crtc_state)
8632{
8633 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008634 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008635
8636 memset(&crtc_state->dpll_hw_state, 0,
8637 sizeof(crtc_state->dpll_hw_state));
8638
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008639 if (!crtc_state->clock_set &&
8640 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8641 refclk, NULL, &crtc_state->dpll)) {
8642 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8643 return -EINVAL;
8644 }
8645
8646 vlv_compute_dpll(crtc, crtc_state);
8647
8648 return 0;
8649}
8650
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008651static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008652 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008653{
8654 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008655 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008656 uint32_t tmp;
8657
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008658 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8659 return;
8660
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008661 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008662 if (!(tmp & PFIT_ENABLE))
8663 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008664
Daniel Vetter06922822013-07-11 13:35:40 +02008665 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008666 if (INTEL_INFO(dev)->gen < 4) {
8667 if (crtc->pipe != PIPE_B)
8668 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008669 } else {
8670 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8671 return;
8672 }
8673
Daniel Vetter06922822013-07-11 13:35:40 +02008674 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008675 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008676}
8677
Jesse Barnesacbec812013-09-20 11:29:32 -07008678static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008679 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008680{
8681 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008682 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008683 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008684 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008685 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008686 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008687
Ville Syrjäläb5219732016-03-15 16:40:01 +02008688 /* In case of DSI, DPLL will not be used */
8689 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308690 return;
8691
Ville Syrjäläa5805162015-05-26 20:42:30 +03008692 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008693 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008694 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008695
8696 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8697 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8698 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8699 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8700 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8701
Imre Deakdccbea32015-06-22 23:35:51 +03008702 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008703}
8704
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008705static void
8706i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8707 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008708{
8709 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008710 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008711 u32 val, base, offset;
8712 int pipe = crtc->pipe, plane = crtc->plane;
8713 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008714 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008715 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008716 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008717
Damien Lespiau42a7b082015-02-05 19:35:13 +00008718 val = I915_READ(DSPCNTR(plane));
8719 if (!(val & DISPLAY_PLANE_ENABLE))
8720 return;
8721
Damien Lespiaud9806c92015-01-21 14:07:19 +00008722 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008723 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008724 DRM_DEBUG_KMS("failed to alloc fb\n");
8725 return;
8726 }
8727
Damien Lespiau1b842c82015-01-21 13:50:54 +00008728 fb = &intel_fb->base;
8729
Daniel Vetter18c52472015-02-10 17:16:09 +00008730 if (INTEL_INFO(dev)->gen >= 4) {
8731 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008732 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008733 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8734 }
8735 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008736
8737 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008738 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008739 fb->pixel_format = fourcc;
8740 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008741
8742 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008743 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008744 offset = I915_READ(DSPTILEOFF(plane));
8745 else
8746 offset = I915_READ(DSPLINOFF(plane));
8747 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8748 } else {
8749 base = I915_READ(DSPADDR(plane));
8750 }
8751 plane_config->base = base;
8752
8753 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008754 fb->width = ((val >> 16) & 0xfff) + 1;
8755 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008756
8757 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008758 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008759
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008760 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008761 fb->pixel_format,
8762 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008763
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008764 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008765
Damien Lespiau2844a922015-01-20 12:51:48 +00008766 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8767 pipe_name(pipe), plane, fb->width, fb->height,
8768 fb->bits_per_pixel, base, fb->pitches[0],
8769 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008770
Damien Lespiau2d140302015-02-05 17:22:18 +00008771 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008772}
8773
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008774static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008775 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008776{
8777 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008778 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008779 int pipe = pipe_config->cpu_transcoder;
8780 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008781 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008782 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008783 int refclk = 100000;
8784
Ville Syrjäläb5219732016-03-15 16:40:01 +02008785 /* In case of DSI, DPLL will not be used */
8786 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8787 return;
8788
Ville Syrjäläa5805162015-05-26 20:42:30 +03008789 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008790 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8791 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8792 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8793 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008794 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008795 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008796
8797 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008798 clock.m2 = (pll_dw0 & 0xff) << 22;
8799 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8800 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008801 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8802 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8803 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8804
Imre Deakdccbea32015-06-22 23:35:51 +03008805 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008806}
8807
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008808static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008809 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008810{
8811 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008812 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008813 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008814 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008815 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008816
Imre Deak17290502016-02-12 18:55:11 +02008817 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8818 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008819 return false;
8820
Daniel Vettere143a212013-07-04 12:01:15 +02008821 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008822 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008823
Imre Deak17290502016-02-12 18:55:11 +02008824 ret = false;
8825
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008826 tmp = I915_READ(PIPECONF(crtc->pipe));
8827 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008828 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008829
Wayne Boyer666a4532015-12-09 12:29:35 -08008830 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008831 switch (tmp & PIPECONF_BPC_MASK) {
8832 case PIPECONF_6BPC:
8833 pipe_config->pipe_bpp = 18;
8834 break;
8835 case PIPECONF_8BPC:
8836 pipe_config->pipe_bpp = 24;
8837 break;
8838 case PIPECONF_10BPC:
8839 pipe_config->pipe_bpp = 30;
8840 break;
8841 default:
8842 break;
8843 }
8844 }
8845
Wayne Boyer666a4532015-12-09 12:29:35 -08008846 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8847 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008848 pipe_config->limited_color_range = true;
8849
Ville Syrjälä282740f2013-09-04 18:30:03 +03008850 if (INTEL_INFO(dev)->gen < 4)
8851 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8852
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008853 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008854 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008855
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008856 i9xx_get_pfit_config(crtc, pipe_config);
8857
Daniel Vetter6c49f242013-06-06 12:45:25 +02008858 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008859 /* No way to read it out on pipes B and C */
8860 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8861 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8862 else
8863 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008864 pipe_config->pixel_multiplier =
8865 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8866 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008867 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008868 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8869 tmp = I915_READ(DPLL(crtc->pipe));
8870 pipe_config->pixel_multiplier =
8871 ((tmp & SDVO_MULTIPLIER_MASK)
8872 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8873 } else {
8874 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8875 * port and will be fixed up in the encoder->get_config
8876 * function. */
8877 pipe_config->pixel_multiplier = 1;
8878 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008879 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008880 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008881 /*
8882 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8883 * on 830. Filter it out here so that we don't
8884 * report errors due to that.
8885 */
8886 if (IS_I830(dev))
8887 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8888
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008889 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8890 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008891 } else {
8892 /* Mask out read-only status bits. */
8893 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8894 DPLL_PORTC_READY_MASK |
8895 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008896 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008897
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008898 if (IS_CHERRYVIEW(dev))
8899 chv_crtc_clock_get(crtc, pipe_config);
8900 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008901 vlv_crtc_clock_get(crtc, pipe_config);
8902 else
8903 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008904
Ville Syrjälä0f646142015-08-26 19:39:18 +03008905 /*
8906 * Normally the dotclock is filled in by the encoder .get_config()
8907 * but in case the pipe is enabled w/o any ports we need a sane
8908 * default.
8909 */
8910 pipe_config->base.adjusted_mode.crtc_clock =
8911 pipe_config->port_clock / pipe_config->pixel_multiplier;
8912
Imre Deak17290502016-02-12 18:55:11 +02008913 ret = true;
8914
8915out:
8916 intel_display_power_put(dev_priv, power_domain);
8917
8918 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008919}
8920
Paulo Zanonidde86e22012-12-01 12:04:25 -02008921static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008922{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008923 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008924 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008925 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008926 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008927 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008928 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008929 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008930 bool has_ck505 = false;
8931 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008932 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008933
8934 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008935 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008936 switch (encoder->type) {
8937 case INTEL_OUTPUT_LVDS:
8938 has_panel = true;
8939 has_lvds = true;
8940 break;
8941 case INTEL_OUTPUT_EDP:
8942 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008943 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008944 has_cpu_edp = true;
8945 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008946 default:
8947 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008948 }
8949 }
8950
Keith Packard99eb6a02011-09-26 14:29:12 -07008951 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008952 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008953 can_ssc = has_ck505;
8954 } else {
8955 has_ck505 = false;
8956 can_ssc = true;
8957 }
8958
Lyude1c1a24d2016-06-14 11:04:09 -04008959 /* Check if any DPLLs are using the SSC source */
8960 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8961 u32 temp = I915_READ(PCH_DPLL(i));
8962
8963 if (!(temp & DPLL_VCO_ENABLE))
8964 continue;
8965
8966 if ((temp & PLL_REF_INPUT_MASK) ==
8967 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8968 using_ssc_source = true;
8969 break;
8970 }
8971 }
8972
8973 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8974 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008975
8976 /* Ironlake: try to setup display ref clock before DPLL
8977 * enabling. This is only under driver's control after
8978 * PCH B stepping, previous chipset stepping should be
8979 * ignoring this setting.
8980 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008981 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008982
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008983 /* As we must carefully and slowly disable/enable each source in turn,
8984 * compute the final state we want first and check if we need to
8985 * make any changes at all.
8986 */
8987 final = val;
8988 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008989 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008990 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008991 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008992 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8993
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008994 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008995 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008996 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008997
Keith Packard199e5d72011-09-22 12:01:57 -07008998 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008999 final |= DREF_SSC_SOURCE_ENABLE;
9000
9001 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9002 final |= DREF_SSC1_ENABLE;
9003
9004 if (has_cpu_edp) {
9005 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9006 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9007 else
9008 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9009 } else
9010 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009011 } else if (using_ssc_source) {
9012 final |= DREF_SSC_SOURCE_ENABLE;
9013 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009014 }
9015
9016 if (final == val)
9017 return;
9018
9019 /* Always enable nonspread source */
9020 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9021
9022 if (has_ck505)
9023 val |= DREF_NONSPREAD_CK505_ENABLE;
9024 else
9025 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9026
9027 if (has_panel) {
9028 val &= ~DREF_SSC_SOURCE_MASK;
9029 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009030
Keith Packard199e5d72011-09-22 12:01:57 -07009031 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009032 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009033 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009034 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009035 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009036 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009037
9038 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009039 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009040 POSTING_READ(PCH_DREF_CONTROL);
9041 udelay(200);
9042
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009043 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009044
9045 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009046 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009047 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009048 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009049 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009050 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009051 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009052 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009053 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009054
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009055 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009056 POSTING_READ(PCH_DREF_CONTROL);
9057 udelay(200);
9058 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009059 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009060
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009061 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009062
9063 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009064 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009065
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009066 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009067 POSTING_READ(PCH_DREF_CONTROL);
9068 udelay(200);
9069
Lyude1c1a24d2016-06-14 11:04:09 -04009070 if (!using_ssc_source) {
9071 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009072
Lyude1c1a24d2016-06-14 11:04:09 -04009073 /* Turn off the SSC source */
9074 val &= ~DREF_SSC_SOURCE_MASK;
9075 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009076
Lyude1c1a24d2016-06-14 11:04:09 -04009077 /* Turn off SSC1 */
9078 val &= ~DREF_SSC1_ENABLE;
9079
9080 I915_WRITE(PCH_DREF_CONTROL, val);
9081 POSTING_READ(PCH_DREF_CONTROL);
9082 udelay(200);
9083 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009084 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009085
9086 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009087}
9088
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009089static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009090{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009091 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009092
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009093 tmp = I915_READ(SOUTH_CHICKEN2);
9094 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9095 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009096
Imre Deakcf3598c2016-06-28 13:37:31 +03009097 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9098 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009099 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009100
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009101 tmp = I915_READ(SOUTH_CHICKEN2);
9102 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9103 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009104
Imre Deakcf3598c2016-06-28 13:37:31 +03009105 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9106 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009107 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009108}
9109
9110/* WaMPhyProgramming:hsw */
9111static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9112{
9113 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009114
9115 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9116 tmp &= ~(0xFF << 24);
9117 tmp |= (0x12 << 24);
9118 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9119
Paulo Zanonidde86e22012-12-01 12:04:25 -02009120 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9121 tmp |= (1 << 11);
9122 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9123
9124 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9125 tmp |= (1 << 11);
9126 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9127
Paulo Zanonidde86e22012-12-01 12:04:25 -02009128 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9129 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9130 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9131
9132 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9133 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9134 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9135
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009136 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9137 tmp &= ~(7 << 13);
9138 tmp |= (5 << 13);
9139 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009140
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009141 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9142 tmp &= ~(7 << 13);
9143 tmp |= (5 << 13);
9144 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009145
9146 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9147 tmp &= ~0xFF;
9148 tmp |= 0x1C;
9149 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9150
9151 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9152 tmp &= ~0xFF;
9153 tmp |= 0x1C;
9154 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9155
9156 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9157 tmp &= ~(0xFF << 16);
9158 tmp |= (0x1C << 16);
9159 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9160
9161 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9162 tmp &= ~(0xFF << 16);
9163 tmp |= (0x1C << 16);
9164 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9165
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009166 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9167 tmp |= (1 << 27);
9168 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009169
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009170 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9171 tmp |= (1 << 27);
9172 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009173
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009174 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9175 tmp &= ~(0xF << 28);
9176 tmp |= (4 << 28);
9177 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009178
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009179 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9180 tmp &= ~(0xF << 28);
9181 tmp |= (4 << 28);
9182 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009183}
9184
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009185/* Implements 3 different sequences from BSpec chapter "Display iCLK
9186 * Programming" based on the parameters passed:
9187 * - Sequence to enable CLKOUT_DP
9188 * - Sequence to enable CLKOUT_DP without spread
9189 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9190 */
9191static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9192 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009193{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009194 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009195 uint32_t reg, tmp;
9196
9197 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9198 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03009199 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009200 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009201
Ville Syrjäläa5805162015-05-26 20:42:30 +03009202 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009203
9204 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9205 tmp &= ~SBI_SSCCTL_DISABLE;
9206 tmp |= SBI_SSCCTL_PATHALT;
9207 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9208
9209 udelay(24);
9210
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009211 if (with_spread) {
9212 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9213 tmp &= ~SBI_SSCCTL_PATHALT;
9214 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009215
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009216 if (with_fdi) {
9217 lpt_reset_fdi_mphy(dev_priv);
9218 lpt_program_fdi_mphy(dev_priv);
9219 }
9220 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009221
Ville Syrjäläc2699522015-08-27 23:55:59 +03009222 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009223 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9224 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9225 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009226
Ville Syrjäläa5805162015-05-26 20:42:30 +03009227 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009228}
9229
Paulo Zanoni47701c32013-07-23 11:19:25 -03009230/* Sequence to disable CLKOUT_DP */
9231static void lpt_disable_clkout_dp(struct drm_device *dev)
9232{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009233 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009234 uint32_t reg, tmp;
9235
Ville Syrjäläa5805162015-05-26 20:42:30 +03009236 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009237
Ville Syrjäläc2699522015-08-27 23:55:59 +03009238 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009239 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9240 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9241 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9242
9243 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9244 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9245 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9246 tmp |= SBI_SSCCTL_PATHALT;
9247 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9248 udelay(32);
9249 }
9250 tmp |= SBI_SSCCTL_DISABLE;
9251 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9252 }
9253
Ville Syrjäläa5805162015-05-26 20:42:30 +03009254 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009255}
9256
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009257#define BEND_IDX(steps) ((50 + (steps)) / 5)
9258
9259static const uint16_t sscdivintphase[] = {
9260 [BEND_IDX( 50)] = 0x3B23,
9261 [BEND_IDX( 45)] = 0x3B23,
9262 [BEND_IDX( 40)] = 0x3C23,
9263 [BEND_IDX( 35)] = 0x3C23,
9264 [BEND_IDX( 30)] = 0x3D23,
9265 [BEND_IDX( 25)] = 0x3D23,
9266 [BEND_IDX( 20)] = 0x3E23,
9267 [BEND_IDX( 15)] = 0x3E23,
9268 [BEND_IDX( 10)] = 0x3F23,
9269 [BEND_IDX( 5)] = 0x3F23,
9270 [BEND_IDX( 0)] = 0x0025,
9271 [BEND_IDX( -5)] = 0x0025,
9272 [BEND_IDX(-10)] = 0x0125,
9273 [BEND_IDX(-15)] = 0x0125,
9274 [BEND_IDX(-20)] = 0x0225,
9275 [BEND_IDX(-25)] = 0x0225,
9276 [BEND_IDX(-30)] = 0x0325,
9277 [BEND_IDX(-35)] = 0x0325,
9278 [BEND_IDX(-40)] = 0x0425,
9279 [BEND_IDX(-45)] = 0x0425,
9280 [BEND_IDX(-50)] = 0x0525,
9281};
9282
9283/*
9284 * Bend CLKOUT_DP
9285 * steps -50 to 50 inclusive, in steps of 5
9286 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9287 * change in clock period = -(steps / 10) * 5.787 ps
9288 */
9289static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9290{
9291 uint32_t tmp;
9292 int idx = BEND_IDX(steps);
9293
9294 if (WARN_ON(steps % 5 != 0))
9295 return;
9296
9297 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9298 return;
9299
9300 mutex_lock(&dev_priv->sb_lock);
9301
9302 if (steps % 10 != 0)
9303 tmp = 0xAAAAAAAB;
9304 else
9305 tmp = 0x00000000;
9306 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9307
9308 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9309 tmp &= 0xffff0000;
9310 tmp |= sscdivintphase[idx];
9311 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9312
9313 mutex_unlock(&dev_priv->sb_lock);
9314}
9315
9316#undef BEND_IDX
9317
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009318static void lpt_init_pch_refclk(struct drm_device *dev)
9319{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009320 struct intel_encoder *encoder;
9321 bool has_vga = false;
9322
Damien Lespiaub2784e12014-08-05 11:29:37 +01009323 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009324 switch (encoder->type) {
9325 case INTEL_OUTPUT_ANALOG:
9326 has_vga = true;
9327 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009328 default:
9329 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009330 }
9331 }
9332
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009333 if (has_vga) {
9334 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009335 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009336 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03009337 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009338 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009339}
9340
Paulo Zanonidde86e22012-12-01 12:04:25 -02009341/*
9342 * Initialize reference clocks when the driver loads
9343 */
9344void intel_init_pch_refclk(struct drm_device *dev)
9345{
9346 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9347 ironlake_init_pch_refclk(dev);
9348 else if (HAS_PCH_LPT(dev))
9349 lpt_init_pch_refclk(dev);
9350}
9351
Daniel Vetter6ff93602013-04-19 11:24:36 +02009352static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009353{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009354 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9356 int pipe = intel_crtc->pipe;
9357 uint32_t val;
9358
Daniel Vetter78114072013-06-13 00:54:57 +02009359 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009360
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009361 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009362 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009363 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009364 break;
9365 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009366 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009367 break;
9368 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009369 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009370 break;
9371 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009372 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009373 break;
9374 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009375 /* Case prevented by intel_choose_pipe_bpp_dither. */
9376 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009377 }
9378
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009379 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009380 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9381
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009382 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009383 val |= PIPECONF_INTERLACED_ILK;
9384 else
9385 val |= PIPECONF_PROGRESSIVE;
9386
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009387 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009388 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009389
Paulo Zanonic8203562012-09-12 10:06:29 -03009390 I915_WRITE(PIPECONF(pipe), val);
9391 POSTING_READ(PIPECONF(pipe));
9392}
9393
Daniel Vetter6ff93602013-04-19 11:24:36 +02009394static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009395{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009396 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009398 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009399 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009400
Jani Nikula391bf042016-03-18 17:05:40 +02009401 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009402 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009404 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009405 val |= PIPECONF_INTERLACED_ILK;
9406 else
9407 val |= PIPECONF_PROGRESSIVE;
9408
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009409 I915_WRITE(PIPECONF(cpu_transcoder), val);
9410 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009411}
9412
Jani Nikula391bf042016-03-18 17:05:40 +02009413static void haswell_set_pipemisc(struct drm_crtc *crtc)
9414{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009415 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9417
9418 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9419 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009420
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009421 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009422 case 18:
9423 val |= PIPEMISC_DITHER_6_BPC;
9424 break;
9425 case 24:
9426 val |= PIPEMISC_DITHER_8_BPC;
9427 break;
9428 case 30:
9429 val |= PIPEMISC_DITHER_10_BPC;
9430 break;
9431 case 36:
9432 val |= PIPEMISC_DITHER_12_BPC;
9433 break;
9434 default:
9435 /* Case prevented by pipe_config_set_bpp. */
9436 BUG();
9437 }
9438
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009439 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009440 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9441
Jani Nikula391bf042016-03-18 17:05:40 +02009442 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009443 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009444}
9445
Paulo Zanonid4b19312012-11-29 11:29:32 -02009446int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9447{
9448 /*
9449 * Account for spread spectrum to avoid
9450 * oversubscribing the link. Max center spread
9451 * is 2.5%; use 5% for safety's sake.
9452 */
9453 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009454 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009455}
9456
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009457static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009458{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009459 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009460}
9461
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009462static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9463 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009464 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009465{
9466 struct drm_crtc *crtc = &intel_crtc->base;
9467 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009468 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009469 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009470 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009471
Chris Wilsonc1858122010-12-03 21:35:48 +00009472 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009473 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009474 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009475 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009476 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02009477 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009478 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009479 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009480 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009481
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009482 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009483
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009484 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9485 fp |= FP_CB_TUNE;
9486
9487 if (reduced_clock) {
9488 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9489
9490 if (reduced_clock->m < factor * reduced_clock->n)
9491 fp2 |= FP_CB_TUNE;
9492 } else {
9493 fp2 = fp;
9494 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009495
Chris Wilson5eddb702010-09-11 13:48:45 +01009496 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009497
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009498 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009499 dpll |= DPLLB_MODE_LVDS;
9500 else
9501 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009502
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009503 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009504 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009505
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009506 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9507 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009508 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009509
Ville Syrjälä37a56502016-06-22 21:57:04 +03009510 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009511 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009512
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009513 /*
9514 * The high speed IO clock is only really required for
9515 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9516 * possible to share the DPLL between CRT and HDMI. Enabling
9517 * the clock needlessly does no real harm, except use up a
9518 * bit of power potentially.
9519 *
9520 * We'll limit this to IVB with 3 pipes, since it has only two
9521 * DPLLs and so DPLL sharing is the only way to get three pipes
9522 * driving PCH ports at the same time. On SNB we could do this,
9523 * and potentially avoid enabling the second DPLL, but it's not
9524 * clear if it''s a win or loss power wise. No point in doing
9525 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9526 */
9527 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9528 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9529 dpll |= DPLL_SDVO_HIGH_SPEED;
9530
Eric Anholta07d6782011-03-30 13:01:08 -07009531 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009532 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009533 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009534 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009535
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009536 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009537 case 5:
9538 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9539 break;
9540 case 7:
9541 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9542 break;
9543 case 10:
9544 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9545 break;
9546 case 14:
9547 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9548 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009549 }
9550
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009551 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9552 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009553 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009554 else
9555 dpll |= PLL_REF_INPUT_DREFCLK;
9556
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009557 dpll |= DPLL_VCO_ENABLE;
9558
9559 crtc_state->dpll_hw_state.dpll = dpll;
9560 crtc_state->dpll_hw_state.fp0 = fp;
9561 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009562}
9563
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009564static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9565 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009566{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009567 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009568 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009569 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009570 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009571 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009572 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009573 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009574
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009575 memset(&crtc_state->dpll_hw_state, 0,
9576 sizeof(crtc_state->dpll_hw_state));
9577
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009578 crtc->lowfreq_avail = false;
9579
9580 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9581 if (!crtc_state->has_pch_encoder)
9582 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009583
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009584 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009585 if (intel_panel_use_ssc(dev_priv)) {
9586 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9587 dev_priv->vbt.lvds_ssc_freq);
9588 refclk = dev_priv->vbt.lvds_ssc_freq;
9589 }
9590
9591 if (intel_is_dual_link_lvds(dev)) {
9592 if (refclk == 100000)
9593 limit = &intel_limits_ironlake_dual_lvds_100m;
9594 else
9595 limit = &intel_limits_ironlake_dual_lvds;
9596 } else {
9597 if (refclk == 100000)
9598 limit = &intel_limits_ironlake_single_lvds_100m;
9599 else
9600 limit = &intel_limits_ironlake_single_lvds;
9601 }
9602 } else {
9603 limit = &intel_limits_ironlake_dac;
9604 }
9605
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009606 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009607 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9608 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009609 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9610 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009611 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009612
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009613 ironlake_compute_dpll(crtc, crtc_state,
9614 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009615
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009616 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9617 if (pll == NULL) {
9618 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9619 pipe_name(crtc->pipe));
9620 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009621 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009622
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009623 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009624 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009625 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009626
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009627 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009628}
9629
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009630static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9631 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009632{
9633 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009634 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009635 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009636
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009637 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9638 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9639 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9640 & ~TU_SIZE_MASK;
9641 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9642 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9643 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9644}
9645
9646static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9647 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009648 struct intel_link_m_n *m_n,
9649 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009650{
9651 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009652 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009653 enum pipe pipe = crtc->pipe;
9654
9655 if (INTEL_INFO(dev)->gen >= 5) {
9656 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9657 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9658 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9659 & ~TU_SIZE_MASK;
9660 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9661 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9662 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009663 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9664 * gen < 8) and if DRRS is supported (to make sure the
9665 * registers are not unnecessarily read).
9666 */
9667 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009668 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009669 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9670 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9671 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9672 & ~TU_SIZE_MASK;
9673 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9674 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9675 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9676 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009677 } else {
9678 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9679 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9680 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9681 & ~TU_SIZE_MASK;
9682 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9683 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9684 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9685 }
9686}
9687
9688void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009689 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009690{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009691 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009692 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9693 else
9694 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009695 &pipe_config->dp_m_n,
9696 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009697}
9698
Daniel Vetter72419202013-04-04 13:28:53 +02009699static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009700 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009701{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009702 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009703 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009704}
9705
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009706static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009707 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009708{
9709 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009710 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009711 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9712 uint32_t ps_ctrl = 0;
9713 int id = -1;
9714 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009715
Chandra Kondurua1b22782015-04-07 15:28:45 -07009716 /* find scaler attached to this pipe */
9717 for (i = 0; i < crtc->num_scalers; i++) {
9718 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9719 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9720 id = i;
9721 pipe_config->pch_pfit.enabled = true;
9722 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9723 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9724 break;
9725 }
9726 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009727
Chandra Kondurua1b22782015-04-07 15:28:45 -07009728 scaler_state->scaler_id = id;
9729 if (id >= 0) {
9730 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9731 } else {
9732 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009733 }
9734}
9735
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009736static void
9737skylake_get_initial_plane_config(struct intel_crtc *crtc,
9738 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009739{
9740 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009741 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009742 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009743 int pipe = crtc->pipe;
9744 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009745 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009746 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009747 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009748
Damien Lespiaud9806c92015-01-21 14:07:19 +00009749 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009750 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009751 DRM_DEBUG_KMS("failed to alloc fb\n");
9752 return;
9753 }
9754
Damien Lespiau1b842c82015-01-21 13:50:54 +00009755 fb = &intel_fb->base;
9756
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009757 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009758 if (!(val & PLANE_CTL_ENABLE))
9759 goto error;
9760
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009761 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9762 fourcc = skl_format_to_fourcc(pixel_format,
9763 val & PLANE_CTL_ORDER_RGBX,
9764 val & PLANE_CTL_ALPHA_MASK);
9765 fb->pixel_format = fourcc;
9766 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9767
Damien Lespiau40f46282015-02-27 11:15:21 +00009768 tiling = val & PLANE_CTL_TILED_MASK;
9769 switch (tiling) {
9770 case PLANE_CTL_TILED_LINEAR:
9771 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9772 break;
9773 case PLANE_CTL_TILED_X:
9774 plane_config->tiling = I915_TILING_X;
9775 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9776 break;
9777 case PLANE_CTL_TILED_Y:
9778 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9779 break;
9780 case PLANE_CTL_TILED_YF:
9781 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9782 break;
9783 default:
9784 MISSING_CASE(tiling);
9785 goto error;
9786 }
9787
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009788 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9789 plane_config->base = base;
9790
9791 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9792
9793 val = I915_READ(PLANE_SIZE(pipe, 0));
9794 fb->height = ((val >> 16) & 0xfff) + 1;
9795 fb->width = ((val >> 0) & 0x1fff) + 1;
9796
9797 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009798 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009799 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009800 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9801
9802 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009803 fb->pixel_format,
9804 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009805
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009806 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009807
9808 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9809 pipe_name(pipe), fb->width, fb->height,
9810 fb->bits_per_pixel, base, fb->pitches[0],
9811 plane_config->size);
9812
Damien Lespiau2d140302015-02-05 17:22:18 +00009813 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009814 return;
9815
9816error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009817 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009818}
9819
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009820static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009821 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009822{
9823 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009824 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009825 uint32_t tmp;
9826
9827 tmp = I915_READ(PF_CTL(crtc->pipe));
9828
9829 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009830 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009831 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9832 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009833
9834 /* We currently do not free assignements of panel fitters on
9835 * ivb/hsw (since we don't use the higher upscaling modes which
9836 * differentiates them) so just WARN about this case for now. */
9837 if (IS_GEN7(dev)) {
9838 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9839 PF_PIPE_SEL_IVB(crtc->pipe));
9840 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009841 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009842}
9843
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009844static void
9845ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9846 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009847{
9848 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009849 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009850 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009851 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009852 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009853 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009854 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009855 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009856
Damien Lespiau42a7b082015-02-05 19:35:13 +00009857 val = I915_READ(DSPCNTR(pipe));
9858 if (!(val & DISPLAY_PLANE_ENABLE))
9859 return;
9860
Damien Lespiaud9806c92015-01-21 14:07:19 +00009861 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009862 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009863 DRM_DEBUG_KMS("failed to alloc fb\n");
9864 return;
9865 }
9866
Damien Lespiau1b842c82015-01-21 13:50:54 +00009867 fb = &intel_fb->base;
9868
Daniel Vetter18c52472015-02-10 17:16:09 +00009869 if (INTEL_INFO(dev)->gen >= 4) {
9870 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009871 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009872 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9873 }
9874 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009875
9876 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009877 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009878 fb->pixel_format = fourcc;
9879 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009880
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009881 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009882 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009883 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009884 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009885 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009886 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009887 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009888 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009889 }
9890 plane_config->base = base;
9891
9892 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009893 fb->width = ((val >> 16) & 0xfff) + 1;
9894 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009895
9896 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009897 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009898
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009899 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009900 fb->pixel_format,
9901 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009902
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009903 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009904
Damien Lespiau2844a922015-01-20 12:51:48 +00009905 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9906 pipe_name(pipe), fb->width, fb->height,
9907 fb->bits_per_pixel, base, fb->pitches[0],
9908 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009909
Damien Lespiau2d140302015-02-05 17:22:18 +00009910 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009911}
9912
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009913static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009914 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009915{
9916 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009917 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009918 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009919 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009920 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009921
Imre Deak17290502016-02-12 18:55:11 +02009922 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9923 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009924 return false;
9925
Daniel Vettere143a212013-07-04 12:01:15 +02009926 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009927 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009928
Imre Deak17290502016-02-12 18:55:11 +02009929 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009930 tmp = I915_READ(PIPECONF(crtc->pipe));
9931 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009932 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009933
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009934 switch (tmp & PIPECONF_BPC_MASK) {
9935 case PIPECONF_6BPC:
9936 pipe_config->pipe_bpp = 18;
9937 break;
9938 case PIPECONF_8BPC:
9939 pipe_config->pipe_bpp = 24;
9940 break;
9941 case PIPECONF_10BPC:
9942 pipe_config->pipe_bpp = 30;
9943 break;
9944 case PIPECONF_12BPC:
9945 pipe_config->pipe_bpp = 36;
9946 break;
9947 default:
9948 break;
9949 }
9950
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009951 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9952 pipe_config->limited_color_range = true;
9953
Daniel Vetterab9412b2013-05-03 11:49:46 +02009954 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009955 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009956 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009957
Daniel Vetter88adfff2013-03-28 10:42:01 +01009958 pipe_config->has_pch_encoder = true;
9959
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009960 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9961 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9962 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009963
9964 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009965
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009966 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009967 /*
9968 * The pipe->pch transcoder and pch transcoder->pll
9969 * mapping is fixed.
9970 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009971 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009972 } else {
9973 tmp = I915_READ(PCH_DPLL_SEL);
9974 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009975 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009976 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009977 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009978 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009979
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009980 pipe_config->shared_dpll =
9981 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9982 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009983
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009984 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9985 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009986
9987 tmp = pipe_config->dpll_hw_state.dpll;
9988 pipe_config->pixel_multiplier =
9989 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9990 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009991
9992 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009993 } else {
9994 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009995 }
9996
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009997 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009998 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009999
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010000 ironlake_get_pfit_config(crtc, pipe_config);
10001
Imre Deak17290502016-02-12 18:55:11 +020010002 ret = true;
10003
10004out:
10005 intel_display_power_put(dev_priv, power_domain);
10006
10007 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010008}
10009
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010010static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10011{
Chris Wilson91c8a322016-07-05 10:40:23 +010010012 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010013 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010014
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010015 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010016 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010017 pipe_name(crtc->pipe));
10018
Rob Clarke2c719b2014-12-15 13:56:32 -050010019 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10020 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010021 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10022 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010023 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010024 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010025 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -030010026 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -050010027 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010028 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010029 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010030 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010031 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010032 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010033 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010034
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010035 /*
10036 * In theory we can still leave IRQs enabled, as long as only the HPD
10037 * interrupts remain enabled. We used to check for that, but since it's
10038 * gen-specific and since we only disable LCPLL after we fully disable
10039 * the interrupts, the check below should be enough.
10040 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010041 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010042}
10043
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010044static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10045{
Chris Wilson91c8a322016-07-05 10:40:23 +010010046 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010047
10048 if (IS_HASWELL(dev))
10049 return I915_READ(D_COMP_HSW);
10050 else
10051 return I915_READ(D_COMP_BDW);
10052}
10053
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010054static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10055{
Chris Wilson91c8a322016-07-05 10:40:23 +010010056 struct drm_device *dev = &dev_priv->drm;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010057
10058 if (IS_HASWELL(dev)) {
10059 mutex_lock(&dev_priv->rps.hw_lock);
10060 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10061 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010062 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010063 mutex_unlock(&dev_priv->rps.hw_lock);
10064 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010065 I915_WRITE(D_COMP_BDW, val);
10066 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010067 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010068}
10069
10070/*
10071 * This function implements pieces of two sequences from BSpec:
10072 * - Sequence for display software to disable LCPLL
10073 * - Sequence for display software to allow package C8+
10074 * The steps implemented here are just the steps that actually touch the LCPLL
10075 * register. Callers should take care of disabling all the display engine
10076 * functions, doing the mode unset, fixing interrupts, etc.
10077 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010078static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10079 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010080{
10081 uint32_t val;
10082
10083 assert_can_disable_lcpll(dev_priv);
10084
10085 val = I915_READ(LCPLL_CTL);
10086
10087 if (switch_to_fclk) {
10088 val |= LCPLL_CD_SOURCE_FCLK;
10089 I915_WRITE(LCPLL_CTL, val);
10090
Imre Deakf53dd632016-06-28 13:37:32 +030010091 if (wait_for_us(I915_READ(LCPLL_CTL) &
10092 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010093 DRM_ERROR("Switching to FCLK failed\n");
10094
10095 val = I915_READ(LCPLL_CTL);
10096 }
10097
10098 val |= LCPLL_PLL_DISABLE;
10099 I915_WRITE(LCPLL_CTL, val);
10100 POSTING_READ(LCPLL_CTL);
10101
Chris Wilson24d84412016-06-30 15:33:07 +010010102 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010103 DRM_ERROR("LCPLL still locked\n");
10104
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010105 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010106 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010107 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010108 ndelay(100);
10109
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010110 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10111 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010112 DRM_ERROR("D_COMP RCOMP still in progress\n");
10113
10114 if (allow_power_down) {
10115 val = I915_READ(LCPLL_CTL);
10116 val |= LCPLL_POWER_DOWN_ALLOW;
10117 I915_WRITE(LCPLL_CTL, val);
10118 POSTING_READ(LCPLL_CTL);
10119 }
10120}
10121
10122/*
10123 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10124 * source.
10125 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010126static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010127{
10128 uint32_t val;
10129
10130 val = I915_READ(LCPLL_CTL);
10131
10132 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10133 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10134 return;
10135
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010136 /*
10137 * Make sure we're not on PC8 state before disabling PC8, otherwise
10138 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010139 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010140 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010141
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010142 if (val & LCPLL_POWER_DOWN_ALLOW) {
10143 val &= ~LCPLL_POWER_DOWN_ALLOW;
10144 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010145 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010146 }
10147
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010148 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010149 val |= D_COMP_COMP_FORCE;
10150 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010151 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010152
10153 val = I915_READ(LCPLL_CTL);
10154 val &= ~LCPLL_PLL_DISABLE;
10155 I915_WRITE(LCPLL_CTL, val);
10156
Chris Wilson93220c02016-06-30 15:33:08 +010010157 if (intel_wait_for_register(dev_priv,
10158 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10159 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010160 DRM_ERROR("LCPLL not locked yet\n");
10161
10162 if (val & LCPLL_CD_SOURCE_FCLK) {
10163 val = I915_READ(LCPLL_CTL);
10164 val &= ~LCPLL_CD_SOURCE_FCLK;
10165 I915_WRITE(LCPLL_CTL, val);
10166
Imre Deakf53dd632016-06-28 13:37:32 +030010167 if (wait_for_us((I915_READ(LCPLL_CTL) &
10168 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010169 DRM_ERROR("Switching back to LCPLL failed\n");
10170 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010171
Mika Kuoppala59bad942015-01-16 11:34:40 +020010172 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson91c8a322016-07-05 10:40:23 +010010173 intel_update_cdclk(&dev_priv->drm);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010174}
10175
Paulo Zanoni765dab672014-03-07 20:08:18 -030010176/*
10177 * Package states C8 and deeper are really deep PC states that can only be
10178 * reached when all the devices on the system allow it, so even if the graphics
10179 * device allows PC8+, it doesn't mean the system will actually get to these
10180 * states. Our driver only allows PC8+ when going into runtime PM.
10181 *
10182 * The requirements for PC8+ are that all the outputs are disabled, the power
10183 * well is disabled and most interrupts are disabled, and these are also
10184 * requirements for runtime PM. When these conditions are met, we manually do
10185 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10186 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10187 * hang the machine.
10188 *
10189 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10190 * the state of some registers, so when we come back from PC8+ we need to
10191 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10192 * need to take care of the registers kept by RC6. Notice that this happens even
10193 * if we don't put the device in PCI D3 state (which is what currently happens
10194 * because of the runtime PM support).
10195 *
10196 * For more, read "Display Sequences for Package C8" on the hardware
10197 * documentation.
10198 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010199void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010200{
Chris Wilson91c8a322016-07-05 10:40:23 +010010201 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010202 uint32_t val;
10203
Paulo Zanonic67a4702013-08-19 13:18:09 -030010204 DRM_DEBUG_KMS("Enabling package C8+\n");
10205
Ville Syrjäläc2699522015-08-27 23:55:59 +030010206 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010207 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10208 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10209 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10210 }
10211
10212 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010213 hsw_disable_lcpll(dev_priv, true, true);
10214}
10215
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010216void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010217{
Chris Wilson91c8a322016-07-05 10:40:23 +010010218 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic67a4702013-08-19 13:18:09 -030010219 uint32_t val;
10220
Paulo Zanonic67a4702013-08-19 13:18:09 -030010221 DRM_DEBUG_KMS("Disabling package C8+\n");
10222
10223 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010224 lpt_init_pch_refclk(dev);
10225
Ville Syrjäläc2699522015-08-27 23:55:59 +030010226 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010227 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10228 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10229 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10230 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010231}
10232
Imre Deak324513c2016-06-13 16:44:36 +030010233static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010234{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010235 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010236 struct intel_atomic_state *old_intel_state =
10237 to_intel_atomic_state(old_state);
10238 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010239
Imre Deak324513c2016-06-13 16:44:36 +030010240 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010241}
10242
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010243/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010244static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010245{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010246 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010247 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010248 struct drm_crtc *crtc;
10249 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010250 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010251 unsigned max_pixel_rate = 0, i;
10252 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010253
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010254 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10255 sizeof(intel_state->min_pixclk));
10256
10257 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010258 int pixel_rate;
10259
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010260 crtc_state = to_intel_crtc_state(cstate);
10261 if (!crtc_state->base.enable) {
10262 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010263 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010264 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010265
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010266 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010267
10268 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010269 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010270 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10271
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010272 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010273 }
10274
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010275 for_each_pipe(dev_priv, pipe)
10276 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10277
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010278 return max_pixel_rate;
10279}
10280
10281static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10282{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010283 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010284 uint32_t val, data;
10285 int ret;
10286
10287 if (WARN((I915_READ(LCPLL_CTL) &
10288 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10289 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10290 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10291 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10292 "trying to change cdclk frequency with cdclk not enabled\n"))
10293 return;
10294
10295 mutex_lock(&dev_priv->rps.hw_lock);
10296 ret = sandybridge_pcode_write(dev_priv,
10297 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10298 mutex_unlock(&dev_priv->rps.hw_lock);
10299 if (ret) {
10300 DRM_ERROR("failed to inform pcode about cdclk change\n");
10301 return;
10302 }
10303
10304 val = I915_READ(LCPLL_CTL);
10305 val |= LCPLL_CD_SOURCE_FCLK;
10306 I915_WRITE(LCPLL_CTL, val);
10307
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010308 if (wait_for_us(I915_READ(LCPLL_CTL) &
10309 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010310 DRM_ERROR("Switching to FCLK failed\n");
10311
10312 val = I915_READ(LCPLL_CTL);
10313 val &= ~LCPLL_CLK_FREQ_MASK;
10314
10315 switch (cdclk) {
10316 case 450000:
10317 val |= LCPLL_CLK_FREQ_450;
10318 data = 0;
10319 break;
10320 case 540000:
10321 val |= LCPLL_CLK_FREQ_54O_BDW;
10322 data = 1;
10323 break;
10324 case 337500:
10325 val |= LCPLL_CLK_FREQ_337_5_BDW;
10326 data = 2;
10327 break;
10328 case 675000:
10329 val |= LCPLL_CLK_FREQ_675_BDW;
10330 data = 3;
10331 break;
10332 default:
10333 WARN(1, "invalid cdclk frequency\n");
10334 return;
10335 }
10336
10337 I915_WRITE(LCPLL_CTL, val);
10338
10339 val = I915_READ(LCPLL_CTL);
10340 val &= ~LCPLL_CD_SOURCE_FCLK;
10341 I915_WRITE(LCPLL_CTL, val);
10342
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010343 if (wait_for_us((I915_READ(LCPLL_CTL) &
10344 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010345 DRM_ERROR("Switching back to LCPLL failed\n");
10346
10347 mutex_lock(&dev_priv->rps.hw_lock);
10348 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10349 mutex_unlock(&dev_priv->rps.hw_lock);
10350
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010351 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10352
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010353 intel_update_cdclk(dev);
10354
10355 WARN(cdclk != dev_priv->cdclk_freq,
10356 "cdclk requested %d kHz but got %d kHz\n",
10357 cdclk, dev_priv->cdclk_freq);
10358}
10359
Ville Syrjälä587c7912016-05-11 22:44:41 +030010360static int broadwell_calc_cdclk(int max_pixclk)
10361{
10362 if (max_pixclk > 540000)
10363 return 675000;
10364 else if (max_pixclk > 450000)
10365 return 540000;
10366 else if (max_pixclk > 337500)
10367 return 450000;
10368 else
10369 return 337500;
10370}
10371
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010372static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010373{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010374 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010375 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010376 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010377 int cdclk;
10378
10379 /*
10380 * FIXME should also account for plane ratio
10381 * once 64bpp pixel formats are supported.
10382 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010383 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010384
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010385 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010386 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10387 cdclk, dev_priv->max_cdclk_freq);
10388 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010389 }
10390
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010391 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10392 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010393 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010394
10395 return 0;
10396}
10397
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010398static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010399{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010400 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010401 struct intel_atomic_state *old_intel_state =
10402 to_intel_atomic_state(old_state);
10403 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010404
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010405 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010406}
10407
Clint Taylorc89e39f2016-05-13 23:41:21 +030010408static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10409{
10410 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10411 struct drm_i915_private *dev_priv = to_i915(state->dev);
10412 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010413 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010414 int cdclk;
10415
10416 /*
10417 * FIXME should also account for plane ratio
10418 * once 64bpp pixel formats are supported.
10419 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010420 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010421
10422 /*
10423 * FIXME move the cdclk caclulation to
10424 * compute_config() so we can fail gracegully.
10425 */
10426 if (cdclk > dev_priv->max_cdclk_freq) {
10427 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10428 cdclk, dev_priv->max_cdclk_freq);
10429 cdclk = dev_priv->max_cdclk_freq;
10430 }
10431
10432 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10433 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010434 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010435
10436 return 0;
10437}
10438
10439static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10440{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010441 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10442 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10443 unsigned int req_cdclk = intel_state->dev_cdclk;
10444 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010445
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010446 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010447}
10448
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010449static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10450 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010451{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010452 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010453 if (!intel_ddi_pll_select(crtc, crtc_state))
10454 return -EINVAL;
10455 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010456
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010457 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010458
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010459 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010460}
10461
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010462static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10463 enum port port,
10464 struct intel_crtc_state *pipe_config)
10465{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010466 enum intel_dpll_id id;
10467
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010468 switch (port) {
10469 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010470 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010471 break;
10472 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010473 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010474 break;
10475 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010476 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010477 break;
10478 default:
10479 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010480 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010481 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010482
10483 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010484}
10485
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010486static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10487 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010488 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010489{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010490 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010491 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010492
10493 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010494 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010495
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010496 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010497 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010498
10499 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010500}
10501
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010502static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10503 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010504 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010505{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010506 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010507 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010508
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010509 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010510 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010511 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010512 break;
10513 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010514 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010515 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010516 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010517 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010518 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010519 case PORT_CLK_SEL_LCPLL_810:
10520 id = DPLL_ID_LCPLL_810;
10521 break;
10522 case PORT_CLK_SEL_LCPLL_1350:
10523 id = DPLL_ID_LCPLL_1350;
10524 break;
10525 case PORT_CLK_SEL_LCPLL_2700:
10526 id = DPLL_ID_LCPLL_2700;
10527 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010528 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010529 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010530 /* fall through */
10531 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010532 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010533 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010534
10535 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010536}
10537
Jani Nikulacf304292016-03-18 17:05:41 +020010538static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10539 struct intel_crtc_state *pipe_config,
10540 unsigned long *power_domain_mask)
10541{
10542 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010543 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010544 enum intel_display_power_domain power_domain;
10545 u32 tmp;
10546
Imre Deakd9a7bc62016-05-12 16:18:50 +030010547 /*
10548 * The pipe->transcoder mapping is fixed with the exception of the eDP
10549 * transcoder handled below.
10550 */
Jani Nikulacf304292016-03-18 17:05:41 +020010551 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10552
10553 /*
10554 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10555 * consistency and less surprising code; it's in always on power).
10556 */
10557 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10558 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10559 enum pipe trans_edp_pipe;
10560 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10561 default:
10562 WARN(1, "unknown pipe linked to edp transcoder\n");
10563 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10564 case TRANS_DDI_EDP_INPUT_A_ON:
10565 trans_edp_pipe = PIPE_A;
10566 break;
10567 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10568 trans_edp_pipe = PIPE_B;
10569 break;
10570 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10571 trans_edp_pipe = PIPE_C;
10572 break;
10573 }
10574
10575 if (trans_edp_pipe == crtc->pipe)
10576 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10577 }
10578
10579 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10580 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10581 return false;
10582 *power_domain_mask |= BIT(power_domain);
10583
10584 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10585
10586 return tmp & PIPECONF_ENABLE;
10587}
10588
Jani Nikula4d1de972016-03-18 17:05:42 +020010589static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10590 struct intel_crtc_state *pipe_config,
10591 unsigned long *power_domain_mask)
10592{
10593 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010594 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010595 enum intel_display_power_domain power_domain;
10596 enum port port;
10597 enum transcoder cpu_transcoder;
10598 u32 tmp;
10599
Jani Nikula4d1de972016-03-18 17:05:42 +020010600 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10601 if (port == PORT_A)
10602 cpu_transcoder = TRANSCODER_DSI_A;
10603 else
10604 cpu_transcoder = TRANSCODER_DSI_C;
10605
10606 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10607 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10608 continue;
10609 *power_domain_mask |= BIT(power_domain);
10610
Imre Deakdb18b6a2016-03-24 12:41:40 +020010611 /*
10612 * The PLL needs to be enabled with a valid divider
10613 * configuration, otherwise accessing DSI registers will hang
10614 * the machine. See BSpec North Display Engine
10615 * registers/MIPI[BXT]. We can break out here early, since we
10616 * need the same DSI PLL to be enabled for both DSI ports.
10617 */
10618 if (!intel_dsi_pll_is_enabled(dev_priv))
10619 break;
10620
Jani Nikula4d1de972016-03-18 17:05:42 +020010621 /* XXX: this works for video mode only */
10622 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10623 if (!(tmp & DPI_ENABLE))
10624 continue;
10625
10626 tmp = I915_READ(MIPI_CTRL(port));
10627 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10628 continue;
10629
10630 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010631 break;
10632 }
10633
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010634 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010635}
10636
Daniel Vetter26804af2014-06-25 22:01:55 +030010637static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010638 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010639{
10640 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010641 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010642 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010643 enum port port;
10644 uint32_t tmp;
10645
10646 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10647
10648 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10649
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070010650 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010651 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010652 else if (IS_BROXTON(dev))
10653 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010654 else
10655 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010656
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010657 pll = pipe_config->shared_dpll;
10658 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010659 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10660 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010661 }
10662
Daniel Vetter26804af2014-06-25 22:01:55 +030010663 /*
10664 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10665 * DDI E. So just check whether this pipe is wired to DDI E and whether
10666 * the PCH transcoder is on.
10667 */
Damien Lespiauca370452013-12-03 13:56:24 +000010668 if (INTEL_INFO(dev)->gen < 9 &&
10669 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010670 pipe_config->has_pch_encoder = true;
10671
10672 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10673 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10674 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10675
10676 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10677 }
10678}
10679
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010680static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010681 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010682{
10683 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010684 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +020010685 enum intel_display_power_domain power_domain;
10686 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010687 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010688
Imre Deak17290502016-02-12 18:55:11 +020010689 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10690 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010691 return false;
Imre Deak17290502016-02-12 18:55:11 +020010692 power_domain_mask = BIT(power_domain);
10693
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010694 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010695
Jani Nikulacf304292016-03-18 17:05:41 +020010696 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010697
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010698 if (IS_BROXTON(dev_priv) &&
10699 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10700 WARN_ON(active);
10701 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010702 }
10703
Jani Nikulacf304292016-03-18 17:05:41 +020010704 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010705 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010706
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010707 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010708 haswell_get_ddi_port_state(crtc, pipe_config);
10709 intel_get_pipe_timings(crtc, pipe_config);
10710 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010711
Jani Nikulabc58be62016-03-18 17:05:39 +020010712 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010713
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010714 pipe_config->gamma_mode =
10715 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10716
Chandra Kondurua1b22782015-04-07 15:28:45 -070010717 if (INTEL_INFO(dev)->gen >= 9) {
10718 skl_init_scalers(dev, crtc, pipe_config);
10719 }
10720
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010721 if (INTEL_INFO(dev)->gen >= 9) {
10722 pipe_config->scaler_state.scaler_id = -1;
10723 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10724 }
10725
Imre Deak17290502016-02-12 18:55:11 +020010726 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10727 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10728 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010729 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010730 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010731 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010732 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010733 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010734
Jesse Barnese59150d2014-01-07 13:30:45 -080010735 if (IS_HASWELL(dev))
10736 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10737 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010738
Jani Nikula4d1de972016-03-18 17:05:42 +020010739 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10740 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010741 pipe_config->pixel_multiplier =
10742 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10743 } else {
10744 pipe_config->pixel_multiplier = 1;
10745 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010746
Imre Deak17290502016-02-12 18:55:11 +020010747out:
10748 for_each_power_domain(power_domain, power_domain_mask)
10749 intel_display_power_put(dev_priv, power_domain);
10750
Jani Nikulacf304292016-03-18 17:05:41 +020010751 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010752}
10753
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010754static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10755 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010756{
10757 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010758 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010760 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010761
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010762 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010763 unsigned int width = plane_state->base.crtc_w;
10764 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010765 unsigned int stride = roundup_pow_of_two(width) * 4;
10766
10767 switch (stride) {
10768 default:
10769 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10770 width, stride);
10771 stride = 256;
10772 /* fallthrough */
10773 case 256:
10774 case 512:
10775 case 1024:
10776 case 2048:
10777 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010778 }
10779
Ville Syrjälädc41c152014-08-13 11:57:05 +030010780 cntl |= CURSOR_ENABLE |
10781 CURSOR_GAMMA_ENABLE |
10782 CURSOR_FORMAT_ARGB |
10783 CURSOR_STRIDE(stride);
10784
10785 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010786 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010787
Ville Syrjälädc41c152014-08-13 11:57:05 +030010788 if (intel_crtc->cursor_cntl != 0 &&
10789 (intel_crtc->cursor_base != base ||
10790 intel_crtc->cursor_size != size ||
10791 intel_crtc->cursor_cntl != cntl)) {
10792 /* On these chipsets we can only modify the base/size/stride
10793 * whilst the cursor is disabled.
10794 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010795 I915_WRITE(CURCNTR(PIPE_A), 0);
10796 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010797 intel_crtc->cursor_cntl = 0;
10798 }
10799
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010800 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010801 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010802 intel_crtc->cursor_base = base;
10803 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010804
10805 if (intel_crtc->cursor_size != size) {
10806 I915_WRITE(CURSIZE, size);
10807 intel_crtc->cursor_size = size;
10808 }
10809
Chris Wilson4b0e3332014-05-30 16:35:26 +030010810 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010811 I915_WRITE(CURCNTR(PIPE_A), cntl);
10812 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010813 intel_crtc->cursor_cntl = cntl;
10814 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010815}
10816
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010817static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10818 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010819{
10820 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010821 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyude62e0fb82016-08-22 12:50:08 -040010823 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
Chris Wilson560b85b2010-08-07 11:01:38 +010010824 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010825 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010826
Lyude62e0fb82016-08-22 12:50:08 -040010827 if (INTEL_GEN(dev_priv) >= 9 && wm->dirty_pipes & drm_crtc_mask(crtc))
10828 skl_write_cursor_wm(intel_crtc, wm);
10829
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010830 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010831 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010832 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010833 case 64:
10834 cntl |= CURSOR_MODE_64_ARGB_AX;
10835 break;
10836 case 128:
10837 cntl |= CURSOR_MODE_128_ARGB_AX;
10838 break;
10839 case 256:
10840 cntl |= CURSOR_MODE_256_ARGB_AX;
10841 break;
10842 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010843 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010844 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010845 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010846 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010847
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010848 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010849 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010850
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010851 if (plane_state->base.rotation == DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010852 cntl |= CURSOR_ROTATE_180;
10853 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010854
Chris Wilson4b0e3332014-05-30 16:35:26 +030010855 if (intel_crtc->cursor_cntl != cntl) {
10856 I915_WRITE(CURCNTR(pipe), cntl);
10857 POSTING_READ(CURCNTR(pipe));
10858 intel_crtc->cursor_cntl = cntl;
10859 }
10860
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010861 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010862 I915_WRITE(CURBASE(pipe), base);
10863 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010864
10865 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010866}
10867
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010868/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010869static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010870 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010871{
10872 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010873 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10875 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010876 u32 base = intel_crtc->cursor_addr;
10877 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010878
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010879 if (plane_state) {
10880 int x = plane_state->base.crtc_x;
10881 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010882
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010883 if (x < 0) {
10884 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10885 x = -x;
10886 }
10887 pos |= x << CURSOR_X_SHIFT;
10888
10889 if (y < 0) {
10890 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10891 y = -y;
10892 }
10893 pos |= y << CURSOR_Y_SHIFT;
10894
10895 /* ILK+ do this automagically */
10896 if (HAS_GMCH_DISPLAY(dev) &&
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030010897 plane_state->base.rotation == DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010898 base += (plane_state->base.crtc_h *
10899 plane_state->base.crtc_w - 1) * 4;
10900 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010901 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010902
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010903 I915_WRITE(CURPOS(pipe), pos);
10904
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010905 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010906 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010907 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010908 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010909}
10910
Ville Syrjälädc41c152014-08-13 11:57:05 +030010911static bool cursor_size_ok(struct drm_device *dev,
10912 uint32_t width, uint32_t height)
10913{
10914 if (width == 0 || height == 0)
10915 return false;
10916
10917 /*
10918 * 845g/865g are special in that they are only limited by
10919 * the width of their cursors, the height is arbitrary up to
10920 * the precision of the register. Everything else requires
10921 * square cursors, limited to a few power-of-two sizes.
10922 */
10923 if (IS_845G(dev) || IS_I865G(dev)) {
10924 if ((width & 63) != 0)
10925 return false;
10926
10927 if (width > (IS_845G(dev) ? 64 : 512))
10928 return false;
10929
10930 if (height > 1023)
10931 return false;
10932 } else {
10933 switch (width | height) {
10934 case 256:
10935 case 128:
10936 if (IS_GEN2(dev))
10937 return false;
10938 case 64:
10939 break;
10940 default:
10941 return false;
10942 }
10943 }
10944
10945 return true;
10946}
10947
Jesse Barnes79e53942008-11-07 14:24:08 -080010948/* VESA 640x480x72Hz mode to set on the pipe */
10949static struct drm_display_mode load_detect_mode = {
10950 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10951 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10952};
10953
Daniel Vettera8bb6812014-02-10 18:00:39 +010010954struct drm_framebuffer *
10955__intel_framebuffer_create(struct drm_device *dev,
10956 struct drm_mode_fb_cmd2 *mode_cmd,
10957 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010958{
10959 struct intel_framebuffer *intel_fb;
10960 int ret;
10961
10962 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010963 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010964 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010965
10966 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010967 if (ret)
10968 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010969
10970 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010971
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010972err:
10973 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010974 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010975}
10976
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010977static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010978intel_framebuffer_create(struct drm_device *dev,
10979 struct drm_mode_fb_cmd2 *mode_cmd,
10980 struct drm_i915_gem_object *obj)
10981{
10982 struct drm_framebuffer *fb;
10983 int ret;
10984
10985 ret = i915_mutex_lock_interruptible(dev);
10986 if (ret)
10987 return ERR_PTR(ret);
10988 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10989 mutex_unlock(&dev->struct_mutex);
10990
10991 return fb;
10992}
10993
Chris Wilsond2dff872011-04-19 08:36:26 +010010994static u32
10995intel_framebuffer_pitch_for_width(int width, int bpp)
10996{
10997 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10998 return ALIGN(pitch, 64);
10999}
11000
11001static u32
11002intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11003{
11004 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011005 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011006}
11007
11008static struct drm_framebuffer *
11009intel_framebuffer_create_for_mode(struct drm_device *dev,
11010 struct drm_display_mode *mode,
11011 int depth, int bpp)
11012{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011013 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011014 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011015 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011016
Dave Gordond37cd8a2016-04-22 19:14:32 +010011017 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010011018 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011019 if (IS_ERR(obj))
11020 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011021
11022 mode_cmd.width = mode->hdisplay;
11023 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011024 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11025 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011026 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011027
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011028 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11029 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010011030 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011031
11032 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011033}
11034
11035static struct drm_framebuffer *
11036mode_fits_in_fbdev(struct drm_device *dev,
11037 struct drm_display_mode *mode)
11038{
Daniel Vetter06957262015-08-10 13:34:08 +020011039#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011040 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011041 struct drm_i915_gem_object *obj;
11042 struct drm_framebuffer *fb;
11043
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011044 if (!dev_priv->fbdev)
11045 return NULL;
11046
11047 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011048 return NULL;
11049
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011050 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011051 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011052
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011053 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011054 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11055 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010011056 return NULL;
11057
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011058 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011059 return NULL;
11060
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011061 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011062 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011063#else
11064 return NULL;
11065#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011066}
11067
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011068static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11069 struct drm_crtc *crtc,
11070 struct drm_display_mode *mode,
11071 struct drm_framebuffer *fb,
11072 int x, int y)
11073{
11074 struct drm_plane_state *plane_state;
11075 int hdisplay, vdisplay;
11076 int ret;
11077
11078 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11079 if (IS_ERR(plane_state))
11080 return PTR_ERR(plane_state);
11081
11082 if (mode)
11083 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11084 else
11085 hdisplay = vdisplay = 0;
11086
11087 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11088 if (ret)
11089 return ret;
11090 drm_atomic_set_fb_for_plane(plane_state, fb);
11091 plane_state->crtc_x = 0;
11092 plane_state->crtc_y = 0;
11093 plane_state->crtc_w = hdisplay;
11094 plane_state->crtc_h = vdisplay;
11095 plane_state->src_x = x << 16;
11096 plane_state->src_y = y << 16;
11097 plane_state->src_w = hdisplay << 16;
11098 plane_state->src_h = vdisplay << 16;
11099
11100 return 0;
11101}
11102
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011103bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011104 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011105 struct intel_load_detect_pipe *old,
11106 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011107{
11108 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011109 struct intel_encoder *intel_encoder =
11110 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011111 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011112 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011113 struct drm_crtc *crtc = NULL;
11114 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020011115 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011116 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011117 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011118 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011119 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011120 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011121
Chris Wilsond2dff872011-04-19 08:36:26 +010011122 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011123 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011124 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011125
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011126 old->restore_state = NULL;
11127
Rob Clark51fd3712013-11-19 12:10:12 -050011128retry:
11129 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11130 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011131 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011132
Jesse Barnes79e53942008-11-07 14:24:08 -080011133 /*
11134 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011135 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011136 * - if the connector already has an assigned crtc, use it (but make
11137 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011138 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011139 * - try to find the first unused crtc that can drive this connector,
11140 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011141 */
11142
11143 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011144 if (connector->state->crtc) {
11145 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011146
Rob Clark51fd3712013-11-19 12:10:12 -050011147 ret = drm_modeset_lock(&crtc->mutex, ctx);
11148 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011149 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011150
11151 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011152 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011153 }
11154
11155 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011156 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011157 i++;
11158 if (!(encoder->possible_crtcs & (1 << i)))
11159 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011160
11161 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11162 if (ret)
11163 goto fail;
11164
11165 if (possible_crtc->state->enable) {
11166 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011167 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011168 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011169
11170 crtc = possible_crtc;
11171 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011172 }
11173
11174 /*
11175 * If we didn't find an unused CRTC, don't use any.
11176 */
11177 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011178 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011179 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011180 }
11181
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011182found:
11183 intel_crtc = to_intel_crtc(crtc);
11184
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011185 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11186 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011187 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011188
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011189 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011190 restore_state = drm_atomic_state_alloc(dev);
11191 if (!state || !restore_state) {
11192 ret = -ENOMEM;
11193 goto fail;
11194 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011195
11196 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011197 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011198
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011199 connector_state = drm_atomic_get_connector_state(state, connector);
11200 if (IS_ERR(connector_state)) {
11201 ret = PTR_ERR(connector_state);
11202 goto fail;
11203 }
11204
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011205 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11206 if (ret)
11207 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011208
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011209 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11210 if (IS_ERR(crtc_state)) {
11211 ret = PTR_ERR(crtc_state);
11212 goto fail;
11213 }
11214
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011215 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011216
Chris Wilson64927112011-04-20 07:25:26 +010011217 if (!mode)
11218 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011219
Chris Wilsond2dff872011-04-19 08:36:26 +010011220 /* We need a framebuffer large enough to accommodate all accesses
11221 * that the plane may generate whilst we perform load detection.
11222 * We can not rely on the fbcon either being present (we get called
11223 * during its initialisation to detect all boot displays, or it may
11224 * not even exist) or that it is large enough to satisfy the
11225 * requested mode.
11226 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011227 fb = mode_fits_in_fbdev(dev, mode);
11228 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011229 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011230 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011231 } else
11232 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011233 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011234 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011235 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011236 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011237
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011238 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11239 if (ret)
11240 goto fail;
11241
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011242 drm_framebuffer_unreference(fb);
11243
11244 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11245 if (ret)
11246 goto fail;
11247
11248 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11249 if (!ret)
11250 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11251 if (!ret)
11252 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11253 if (ret) {
11254 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11255 goto fail;
11256 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011257
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011258 ret = drm_atomic_commit(state);
11259 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011260 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011261 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011262 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011263
11264 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011265
Jesse Barnes79e53942008-11-07 14:24:08 -080011266 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070011267 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011268 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011269
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011270fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030011271 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011272 drm_atomic_state_free(restore_state);
11273 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011274
Rob Clark51fd3712013-11-19 12:10:12 -050011275 if (ret == -EDEADLK) {
11276 drm_modeset_backoff(ctx);
11277 goto retry;
11278 }
11279
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011280 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011281}
11282
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011283void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011284 struct intel_load_detect_pipe *old,
11285 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011286{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011287 struct intel_encoder *intel_encoder =
11288 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011289 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011290 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011291 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011292
Chris Wilsond2dff872011-04-19 08:36:26 +010011293 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011294 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011295 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011296
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011297 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011298 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011299
11300 ret = drm_atomic_commit(state);
11301 if (ret) {
11302 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
11303 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011304 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011305}
11306
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011307static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011308 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011309{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011310 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011311 u32 dpll = pipe_config->dpll_hw_state.dpll;
11312
11313 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011314 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011315 else if (HAS_PCH_SPLIT(dev))
11316 return 120000;
11317 else if (!IS_GEN2(dev))
11318 return 96000;
11319 else
11320 return 48000;
11321}
11322
Jesse Barnes79e53942008-11-07 14:24:08 -080011323/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011324static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011325 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011326{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011327 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011328 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011329 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011330 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011331 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011332 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011333 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011334 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011335
11336 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011337 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011338 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011339 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011340
11341 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011342 if (IS_PINEVIEW(dev)) {
11343 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11344 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011345 } else {
11346 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11347 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11348 }
11349
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011350 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011351 if (IS_PINEVIEW(dev))
11352 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11353 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011354 else
11355 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011356 DPLL_FPA01_P1_POST_DIV_SHIFT);
11357
11358 switch (dpll & DPLL_MODE_MASK) {
11359 case DPLLB_MODE_DAC_SERIAL:
11360 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11361 5 : 10;
11362 break;
11363 case DPLLB_MODE_LVDS:
11364 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11365 7 : 14;
11366 break;
11367 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011368 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011369 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011370 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011371 }
11372
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011373 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030011374 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011375 else
Imre Deakdccbea32015-06-22 23:35:51 +030011376 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011377 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020011378 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011379 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011380
11381 if (is_lvds) {
11382 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11383 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011384
11385 if (lvds & LVDS_CLKB_POWER_UP)
11386 clock.p2 = 7;
11387 else
11388 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011389 } else {
11390 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11391 clock.p1 = 2;
11392 else {
11393 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11394 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11395 }
11396 if (dpll & PLL_P2_DIVIDE_BY_4)
11397 clock.p2 = 4;
11398 else
11399 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011400 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011401
Imre Deakdccbea32015-06-22 23:35:51 +030011402 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011403 }
11404
Ville Syrjälä18442d02013-09-13 16:00:08 +030011405 /*
11406 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011407 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011408 * encoder's get_config() function.
11409 */
Imre Deakdccbea32015-06-22 23:35:51 +030011410 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011411}
11412
Ville Syrjälä6878da02013-09-13 15:59:11 +030011413int intel_dotclock_calculate(int link_freq,
11414 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011415{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011416 /*
11417 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011418 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011419 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011420 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011421 *
11422 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011423 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011424 */
11425
Ville Syrjälä6878da02013-09-13 15:59:11 +030011426 if (!m_n->link_n)
11427 return 0;
11428
11429 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11430}
11431
Ville Syrjälä18442d02013-09-13 16:00:08 +030011432static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011433 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011434{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011435 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011436
11437 /* read out port_clock from the DPLL */
11438 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011439
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011440 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011441 * In case there is an active pipe without active ports,
11442 * we may need some idea for the dotclock anyway.
11443 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011444 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011445 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011446 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011447 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011448}
11449
11450/** Returns the currently programmed mode of the given pipe. */
11451struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11452 struct drm_crtc *crtc)
11453{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011454 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011456 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011457 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011458 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011459 int htot = I915_READ(HTOTAL(cpu_transcoder));
11460 int hsync = I915_READ(HSYNC(cpu_transcoder));
11461 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11462 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011463 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011464
11465 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11466 if (!mode)
11467 return NULL;
11468
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011469 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11470 if (!pipe_config) {
11471 kfree(mode);
11472 return NULL;
11473 }
11474
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011475 /*
11476 * Construct a pipe_config sufficient for getting the clock info
11477 * back out of crtc_clock_get.
11478 *
11479 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11480 * to use a real value here instead.
11481 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011482 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11483 pipe_config->pixel_multiplier = 1;
11484 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11485 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11486 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11487 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011488
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011489 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011490 mode->hdisplay = (htot & 0xffff) + 1;
11491 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11492 mode->hsync_start = (hsync & 0xffff) + 1;
11493 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11494 mode->vdisplay = (vtot & 0xffff) + 1;
11495 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11496 mode->vsync_start = (vsync & 0xffff) + 1;
11497 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11498
11499 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011500
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011501 kfree(pipe_config);
11502
Jesse Barnes79e53942008-11-07 14:24:08 -080011503 return mode;
11504}
11505
11506static void intel_crtc_destroy(struct drm_crtc *crtc)
11507{
11508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011509 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011510 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011511
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011512 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011513 work = intel_crtc->flip_work;
11514 intel_crtc->flip_work = NULL;
11515 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011516
Daniel Vetter5a21b662016-05-24 17:13:53 +020011517 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011518 cancel_work_sync(&work->mmio_work);
11519 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011520 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011521 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011522
11523 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011524
Jesse Barnes79e53942008-11-07 14:24:08 -080011525 kfree(intel_crtc);
11526}
11527
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011528static void intel_unpin_work_fn(struct work_struct *__work)
11529{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011530 struct intel_flip_work *work =
11531 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011532 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11533 struct drm_device *dev = crtc->base.dev;
11534 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011535
Daniel Vetter5a21b662016-05-24 17:13:53 +020011536 if (is_mmio_work(work))
11537 flush_work(&work->mmio_work);
11538
11539 mutex_lock(&dev->struct_mutex);
11540 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011541 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011542 mutex_unlock(&dev->struct_mutex);
11543
Chris Wilsone8a261e2016-07-20 13:31:49 +010011544 i915_gem_request_put(work->flip_queued_req);
11545
Chris Wilson5748b6a2016-08-04 16:32:38 +010011546 intel_frontbuffer_flip_complete(to_i915(dev),
11547 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011548 intel_fbc_post_update(crtc);
11549 drm_framebuffer_unreference(work->old_fb);
11550
11551 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11552 atomic_dec(&crtc->unpin_work_count);
11553
11554 kfree(work);
11555}
11556
11557/* Is 'a' after or equal to 'b'? */
11558static bool g4x_flip_count_after_eq(u32 a, u32 b)
11559{
11560 return !((a - b) & 0x80000000);
11561}
11562
11563static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11564 struct intel_flip_work *work)
11565{
11566 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011567 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011568
Chris Wilson8af29b02016-09-09 14:11:47 +010011569 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011570 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011571
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011572 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011573 * The relevant registers doen't exist on pre-ctg.
11574 * As the flip done interrupt doesn't trigger for mmio
11575 * flips on gmch platforms, a flip count check isn't
11576 * really needed there. But since ctg has the registers,
11577 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011578 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011579 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11580 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011581
Daniel Vetter5a21b662016-05-24 17:13:53 +020011582 /*
11583 * BDW signals flip done immediately if the plane
11584 * is disabled, even if the plane enable is already
11585 * armed to occur at the next vblank :(
11586 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011587
Daniel Vetter5a21b662016-05-24 17:13:53 +020011588 /*
11589 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11590 * used the same base address. In that case the mmio flip might
11591 * have completed, but the CS hasn't even executed the flip yet.
11592 *
11593 * A flip count check isn't enough as the CS might have updated
11594 * the base address just after start of vblank, but before we
11595 * managed to process the interrupt. This means we'd complete the
11596 * CS flip too soon.
11597 *
11598 * Combining both checks should get us a good enough result. It may
11599 * still happen that the CS flip has been executed, but has not
11600 * yet actually completed. But in case the base address is the same
11601 * anyway, we don't really care.
11602 */
11603 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11604 crtc->flip_work->gtt_offset &&
11605 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11606 crtc->flip_work->flip_count);
11607}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011608
Daniel Vetter5a21b662016-05-24 17:13:53 +020011609static bool
11610__pageflip_finished_mmio(struct intel_crtc *crtc,
11611 struct intel_flip_work *work)
11612{
11613 /*
11614 * MMIO work completes when vblank is different from
11615 * flip_queued_vblank.
11616 *
11617 * Reset counter value doesn't matter, this is handled by
11618 * i915_wait_request finishing early, so no need to handle
11619 * reset here.
11620 */
11621 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011622}
11623
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011624
11625static bool pageflip_finished(struct intel_crtc *crtc,
11626 struct intel_flip_work *work)
11627{
11628 if (!atomic_read(&work->pending))
11629 return false;
11630
11631 smp_rmb();
11632
Daniel Vetter5a21b662016-05-24 17:13:53 +020011633 if (is_mmio_work(work))
11634 return __pageflip_finished_mmio(crtc, work);
11635 else
11636 return __pageflip_finished_cs(crtc, work);
11637}
11638
11639void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11640{
Chris Wilson91c8a322016-07-05 10:40:23 +010011641 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011642 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11644 struct intel_flip_work *work;
11645 unsigned long flags;
11646
11647 /* Ignore early vblank irqs */
11648 if (!crtc)
11649 return;
11650
Daniel Vetterf3260382014-09-15 14:55:23 +020011651 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011652 * This is called both by irq handlers and the reset code (to complete
11653 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011654 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011655 spin_lock_irqsave(&dev->event_lock, flags);
11656 work = intel_crtc->flip_work;
11657
11658 if (work != NULL &&
11659 !is_mmio_work(work) &&
11660 pageflip_finished(intel_crtc, work))
11661 page_flip_completed(intel_crtc);
11662
11663 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011664}
11665
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011666void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011667{
Chris Wilson91c8a322016-07-05 10:40:23 +010011668 struct drm_device *dev = &dev_priv->drm;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011669 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11671 struct intel_flip_work *work;
11672 unsigned long flags;
11673
11674 /* Ignore early vblank irqs */
11675 if (!crtc)
11676 return;
11677
11678 /*
11679 * This is called both by irq handlers and the reset code (to complete
11680 * lost pageflips) so needs the full irqsave spinlocks.
11681 */
11682 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011683 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011684
Daniel Vetter5a21b662016-05-24 17:13:53 +020011685 if (work != NULL &&
11686 is_mmio_work(work) &&
11687 pageflip_finished(intel_crtc, work))
11688 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011689
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011690 spin_unlock_irqrestore(&dev->event_lock, flags);
11691}
11692
Daniel Vetter5a21b662016-05-24 17:13:53 +020011693static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11694 struct intel_flip_work *work)
11695{
11696 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11697
11698 /* Ensure that the work item is consistent when activating it ... */
11699 smp_mb__before_atomic();
11700 atomic_set(&work->pending, 1);
11701}
11702
11703static int intel_gen2_queue_flip(struct drm_device *dev,
11704 struct drm_crtc *crtc,
11705 struct drm_framebuffer *fb,
11706 struct drm_i915_gem_object *obj,
11707 struct drm_i915_gem_request *req,
11708 uint32_t flags)
11709{
Chris Wilson7e37f882016-08-02 22:50:21 +010011710 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11712 u32 flip_mask;
11713 int ret;
11714
11715 ret = intel_ring_begin(req, 6);
11716 if (ret)
11717 return ret;
11718
11719 /* Can't queue multiple flips, so wait for the previous
11720 * one to finish before executing the next.
11721 */
11722 if (intel_crtc->plane)
11723 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11724 else
11725 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011726 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11727 intel_ring_emit(ring, MI_NOOP);
11728 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011729 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011730 intel_ring_emit(ring, fb->pitches[0]);
11731 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11732 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011733
11734 return 0;
11735}
11736
11737static int intel_gen3_queue_flip(struct drm_device *dev,
11738 struct drm_crtc *crtc,
11739 struct drm_framebuffer *fb,
11740 struct drm_i915_gem_object *obj,
11741 struct drm_i915_gem_request *req,
11742 uint32_t flags)
11743{
Chris Wilson7e37f882016-08-02 22:50:21 +010011744 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11746 u32 flip_mask;
11747 int ret;
11748
11749 ret = intel_ring_begin(req, 6);
11750 if (ret)
11751 return ret;
11752
11753 if (intel_crtc->plane)
11754 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11755 else
11756 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011757 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11758 intel_ring_emit(ring, MI_NOOP);
11759 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011760 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011761 intel_ring_emit(ring, fb->pitches[0]);
11762 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11763 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011764
11765 return 0;
11766}
11767
11768static int intel_gen4_queue_flip(struct drm_device *dev,
11769 struct drm_crtc *crtc,
11770 struct drm_framebuffer *fb,
11771 struct drm_i915_gem_object *obj,
11772 struct drm_i915_gem_request *req,
11773 uint32_t flags)
11774{
Chris Wilson7e37f882016-08-02 22:50:21 +010011775 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011776 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11778 uint32_t pf, pipesrc;
11779 int ret;
11780
11781 ret = intel_ring_begin(req, 4);
11782 if (ret)
11783 return ret;
11784
11785 /* i965+ uses the linear or tiled offsets from the
11786 * Display Registers (which do not change across a page-flip)
11787 * so we need only reprogram the base address.
11788 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011789 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011790 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011791 intel_ring_emit(ring, fb->pitches[0]);
11792 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011793 intel_fb_modifier_to_tiling(fb->modifier[0]));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011794
11795 /* XXX Enabling the panel-fitter across page-flip is so far
11796 * untested on non-native modes, so ignore it for now.
11797 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11798 */
11799 pf = 0;
11800 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011801 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011802
11803 return 0;
11804}
11805
11806static int intel_gen6_queue_flip(struct drm_device *dev,
11807 struct drm_crtc *crtc,
11808 struct drm_framebuffer *fb,
11809 struct drm_i915_gem_object *obj,
11810 struct drm_i915_gem_request *req,
11811 uint32_t flags)
11812{
Chris Wilson7e37f882016-08-02 22:50:21 +010011813 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011814 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11816 uint32_t pf, pipesrc;
11817 int ret;
11818
11819 ret = intel_ring_begin(req, 4);
11820 if (ret)
11821 return ret;
11822
Chris Wilsonb5321f32016-08-02 22:50:18 +010011823 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011824 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011825 intel_ring_emit(ring, fb->pitches[0] |
11826 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011827 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011828
11829 /* Contrary to the suggestions in the documentation,
11830 * "Enable Panel Fitter" does not seem to be required when page
11831 * flipping with a non-native mode, and worse causes a normal
11832 * modeset to fail.
11833 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11834 */
11835 pf = 0;
11836 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011837 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011838
11839 return 0;
11840}
11841
11842static int intel_gen7_queue_flip(struct drm_device *dev,
11843 struct drm_crtc *crtc,
11844 struct drm_framebuffer *fb,
11845 struct drm_i915_gem_object *obj,
11846 struct drm_i915_gem_request *req,
11847 uint32_t flags)
11848{
Chris Wilson7e37f882016-08-02 22:50:21 +010011849 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11851 uint32_t plane_bit = 0;
11852 int len, ret;
11853
11854 switch (intel_crtc->plane) {
11855 case PLANE_A:
11856 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11857 break;
11858 case PLANE_B:
11859 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11860 break;
11861 case PLANE_C:
11862 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11863 break;
11864 default:
11865 WARN_ONCE(1, "unknown plane in flip command\n");
11866 return -ENODEV;
11867 }
11868
11869 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011870 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011871 len += 6;
11872 /*
11873 * On Gen 8, SRM is now taking an extra dword to accommodate
11874 * 48bits addresses, and we need a NOOP for the batch size to
11875 * stay even.
11876 */
11877 if (IS_GEN8(dev))
11878 len += 2;
11879 }
11880
11881 /*
11882 * BSpec MI_DISPLAY_FLIP for IVB:
11883 * "The full packet must be contained within the same cache line."
11884 *
11885 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11886 * cacheline, if we ever start emitting more commands before
11887 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11888 * then do the cacheline alignment, and finally emit the
11889 * MI_DISPLAY_FLIP.
11890 */
11891 ret = intel_ring_cacheline_align(req);
11892 if (ret)
11893 return ret;
11894
11895 ret = intel_ring_begin(req, len);
11896 if (ret)
11897 return ret;
11898
11899 /* Unmask the flip-done completion message. Note that the bspec says that
11900 * we should do this for both the BCS and RCS, and that we must not unmask
11901 * more than one flip event at any time (or ensure that one flip message
11902 * can be sent by waiting for flip-done prior to queueing new flips).
11903 * Experimentation says that BCS works despite DERRMR masking all
11904 * flip-done completion events and that unmasking all planes at once
11905 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11906 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11907 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011908 if (req->engine->id == RCS) {
11909 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11910 intel_ring_emit_reg(ring, DERRMR);
11911 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011912 DERRMR_PIPEB_PRI_FLIP_DONE |
11913 DERRMR_PIPEC_PRI_FLIP_DONE));
11914 if (IS_GEN8(dev))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011915 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011916 MI_SRM_LRM_GLOBAL_GTT);
11917 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011918 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011919 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011920 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011921 intel_ring_emit(ring,
11922 i915_ggtt_offset(req->engine->scratch) + 256);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011923 if (IS_GEN8(dev)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011924 intel_ring_emit(ring, 0);
11925 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011926 }
11927 }
11928
Chris Wilsonb5321f32016-08-02 22:50:18 +010011929 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011930 intel_ring_emit(ring, fb->pitches[0] |
11931 intel_fb_modifier_to_tiling(fb->modifier[0]));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011932 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11933 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011934
11935 return 0;
11936}
11937
11938static bool use_mmio_flip(struct intel_engine_cs *engine,
11939 struct drm_i915_gem_object *obj)
11940{
Chris Wilsonc37efb92016-06-17 08:28:47 +010011941 struct reservation_object *resv;
11942
Daniel Vetter5a21b662016-05-24 17:13:53 +020011943 /*
11944 * This is not being used for older platforms, because
11945 * non-availability of flip done interrupt forces us to use
11946 * CS flips. Older platforms derive flip done using some clever
11947 * tricks involving the flip_pending status bits and vblank irqs.
11948 * So using MMIO flips there would disrupt this mechanism.
11949 */
11950
11951 if (engine == NULL)
11952 return true;
11953
11954 if (INTEL_GEN(engine->i915) < 5)
11955 return false;
11956
11957 if (i915.use_mmio_flip < 0)
11958 return false;
11959 else if (i915.use_mmio_flip > 0)
11960 return true;
11961 else if (i915.enable_execlists)
11962 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011963
11964 resv = i915_gem_object_get_dmabuf_resv(obj);
11965 if (resv && !reservation_object_test_signaled_rcu(resv, false))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011966 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011967
Chris Wilsond72d9082016-08-04 07:52:31 +010011968 return engine != i915_gem_active_get_engine(&obj->last_write,
11969 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011970}
11971
11972static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11973 unsigned int rotation,
11974 struct intel_flip_work *work)
11975{
11976 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011977 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011978 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11979 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020011980 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011981
11982 ctl = I915_READ(PLANE_CTL(pipe, 0));
11983 ctl &= ~PLANE_CTL_TILED_MASK;
11984 switch (fb->modifier[0]) {
11985 case DRM_FORMAT_MOD_NONE:
11986 break;
11987 case I915_FORMAT_MOD_X_TILED:
11988 ctl |= PLANE_CTL_TILED_X;
11989 break;
11990 case I915_FORMAT_MOD_Y_TILED:
11991 ctl |= PLANE_CTL_TILED_Y;
11992 break;
11993 case I915_FORMAT_MOD_Yf_TILED:
11994 ctl |= PLANE_CTL_TILED_YF;
11995 break;
11996 default:
11997 MISSING_CASE(fb->modifier[0]);
11998 }
11999
12000 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012001 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12002 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12003 */
12004 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12005 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12006
12007 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12008 POSTING_READ(PLANE_SURF(pipe, 0));
12009}
12010
12011static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12012 struct intel_flip_work *work)
12013{
12014 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012015 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012016 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012017 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12018 u32 dspcntr;
12019
12020 dspcntr = I915_READ(reg);
12021
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012022 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012023 dspcntr |= DISPPLANE_TILED;
12024 else
12025 dspcntr &= ~DISPPLANE_TILED;
12026
12027 I915_WRITE(reg, dspcntr);
12028
12029 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12030 POSTING_READ(DSPSURF(intel_crtc->plane));
12031}
12032
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012033static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012034{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012035 struct intel_flip_work *work =
12036 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012037 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12038 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12039 struct intel_framebuffer *intel_fb =
12040 to_intel_framebuffer(crtc->base.primary->fb);
12041 struct drm_i915_gem_object *obj = intel_fb->obj;
Chris Wilsonc37efb92016-06-17 08:28:47 +010012042 struct reservation_object *resv;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012043
12044 if (work->flip_queued_req)
Chris Wilson776f3232016-08-04 07:52:40 +010012045 WARN_ON(i915_wait_request(work->flip_queued_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010012046 0, NULL, NO_WAITBOOST));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012047
12048 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010012049 resv = i915_gem_object_get_dmabuf_resv(obj);
12050 if (resv)
12051 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012052 MAX_SCHEDULE_TIMEOUT) < 0);
12053
12054 intel_pipe_update_start(crtc);
12055
12056 if (INTEL_GEN(dev_priv) >= 9)
12057 skl_do_mmio_flip(crtc, work->rotation, work);
12058 else
12059 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12060 ilk_do_mmio_flip(crtc, work);
12061
12062 intel_pipe_update_end(crtc, work);
12063}
12064
12065static int intel_default_queue_flip(struct drm_device *dev,
12066 struct drm_crtc *crtc,
12067 struct drm_framebuffer *fb,
12068 struct drm_i915_gem_object *obj,
12069 struct drm_i915_gem_request *req,
12070 uint32_t flags)
12071{
12072 return -ENODEV;
12073}
12074
12075static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12076 struct intel_crtc *intel_crtc,
12077 struct intel_flip_work *work)
12078{
12079 u32 addr, vblank;
12080
12081 if (!atomic_read(&work->pending))
12082 return false;
12083
12084 smp_rmb();
12085
12086 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12087 if (work->flip_ready_vblank == 0) {
12088 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012089 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012090 return false;
12091
12092 work->flip_ready_vblank = vblank;
12093 }
12094
12095 if (vblank - work->flip_ready_vblank < 3)
12096 return false;
12097
12098 /* Potential stall - if we see that the flip has happened,
12099 * assume a missed interrupt. */
12100 if (INTEL_GEN(dev_priv) >= 4)
12101 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12102 else
12103 addr = I915_READ(DSPADDR(intel_crtc->plane));
12104
12105 /* There is a potential issue here with a false positive after a flip
12106 * to the same address. We could address this by checking for a
12107 * non-incrementing frame counter.
12108 */
12109 return addr == work->gtt_offset;
12110}
12111
12112void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12113{
Chris Wilson91c8a322016-07-05 10:40:23 +010012114 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012115 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012117 struct intel_flip_work *work;
12118
12119 WARN_ON(!in_interrupt());
12120
12121 if (crtc == NULL)
12122 return;
12123
12124 spin_lock(&dev->event_lock);
12125 work = intel_crtc->flip_work;
12126
12127 if (work != NULL && !is_mmio_work(work) &&
12128 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
12129 WARN_ONCE(1,
12130 "Kicking stuck page flip: queued at %d, now %d\n",
12131 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
12132 page_flip_completed(intel_crtc);
12133 work = NULL;
12134 }
12135
12136 if (work != NULL && !is_mmio_work(work) &&
12137 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
12138 intel_queue_rps_boost_for_request(work->flip_queued_req);
12139 spin_unlock(&dev->event_lock);
12140}
12141
12142static int intel_crtc_page_flip(struct drm_crtc *crtc,
12143 struct drm_framebuffer *fb,
12144 struct drm_pending_vblank_event *event,
12145 uint32_t page_flip_flags)
12146{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012147 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012148 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012149 struct drm_framebuffer *old_fb = crtc->primary->fb;
12150 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12152 struct drm_plane *primary = crtc->primary;
12153 enum pipe pipe = intel_crtc->pipe;
12154 struct intel_flip_work *work;
12155 struct intel_engine_cs *engine;
12156 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012157 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012158 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012159 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012160
Daniel Vetter5a21b662016-05-24 17:13:53 +020012161 /*
12162 * drm_mode_page_flip_ioctl() should already catch this, but double
12163 * check to be safe. In the future we may enable pageflipping from
12164 * a disabled primary plane.
12165 */
12166 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12167 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012168
Daniel Vetter5a21b662016-05-24 17:13:53 +020012169 /* Can't change pixel format via MI display flips. */
12170 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12171 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012172
Daniel Vetter5a21b662016-05-24 17:13:53 +020012173 /*
12174 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12175 * Note that pitch changes could also affect these register.
12176 */
12177 if (INTEL_INFO(dev)->gen > 3 &&
12178 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12179 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12180 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012181
Daniel Vetter5a21b662016-05-24 17:13:53 +020012182 if (i915_terminally_wedged(&dev_priv->gpu_error))
12183 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012184
Daniel Vetter5a21b662016-05-24 17:13:53 +020012185 work = kzalloc(sizeof(*work), GFP_KERNEL);
12186 if (work == NULL)
12187 return -ENOMEM;
12188
12189 work->event = event;
12190 work->crtc = crtc;
12191 work->old_fb = old_fb;
12192 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012193
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012194 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012195 if (ret)
12196 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012197
Daniel Vetter5a21b662016-05-24 17:13:53 +020012198 /* We borrow the event spin lock for protecting flip_work */
12199 spin_lock_irq(&dev->event_lock);
12200 if (intel_crtc->flip_work) {
12201 /* Before declaring the flip queue wedged, check if
12202 * the hardware completed the operation behind our backs.
12203 */
12204 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12205 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12206 page_flip_completed(intel_crtc);
12207 } else {
12208 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12209 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012210
Daniel Vetter5a21b662016-05-24 17:13:53 +020012211 drm_crtc_vblank_put(crtc);
12212 kfree(work);
12213 return -EBUSY;
12214 }
12215 }
12216 intel_crtc->flip_work = work;
12217 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012218
Daniel Vetter5a21b662016-05-24 17:13:53 +020012219 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12220 flush_workqueue(dev_priv->wq);
12221
12222 /* Reference the objects for the scheduled work. */
12223 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012224
12225 crtc->primary->fb = fb;
12226 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012227
Chris Wilson25dc5562016-07-20 13:31:52 +010012228 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012229
12230 ret = i915_mutex_lock_interruptible(dev);
12231 if (ret)
12232 goto cleanup;
12233
Chris Wilson8af29b02016-09-09 14:11:47 +010012234 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12235 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012236 ret = -EIO;
12237 goto cleanup;
12238 }
12239
12240 atomic_inc(&intel_crtc->unpin_work_count);
12241
12242 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
12243 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12244
12245 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
12246 engine = &dev_priv->engine[BCS];
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012247 if (fb->modifier[0] != old_fb->modifier[0])
Daniel Vetter5a21b662016-05-24 17:13:53 +020012248 /* vlv: DISPLAY_FLIP fails to change tiling */
12249 engine = NULL;
12250 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
12251 engine = &dev_priv->engine[BCS];
12252 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsond72d9082016-08-04 07:52:31 +010012253 engine = i915_gem_active_get_engine(&obj->last_write,
12254 &obj->base.dev->struct_mutex);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012255 if (engine == NULL || engine->id != RCS)
12256 engine = &dev_priv->engine[BCS];
12257 } else {
12258 engine = &dev_priv->engine[RCS];
12259 }
12260
12261 mmio_flip = use_mmio_flip(engine, obj);
12262
Chris Wilson058d88c2016-08-15 10:49:06 +010012263 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12264 if (IS_ERR(vma)) {
12265 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012266 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012267 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012268
Ville Syrjälä6687c902015-09-15 13:16:41 +030012269 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012270 work->gtt_offset += intel_crtc->dspaddr_offset;
12271 work->rotation = crtc->primary->state->rotation;
12272
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012273 /*
12274 * There's the potential that the next frame will not be compatible with
12275 * FBC, so we want to call pre_update() before the actual page flip.
12276 * The problem is that pre_update() caches some information about the fb
12277 * object, so we want to do this only after the object is pinned. Let's
12278 * be on the safe side and do this immediately before scheduling the
12279 * flip.
12280 */
12281 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12282 to_intel_plane_state(primary->state));
12283
Daniel Vetter5a21b662016-05-24 17:13:53 +020012284 if (mmio_flip) {
12285 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
12286
Chris Wilsond72d9082016-08-04 07:52:31 +010012287 work->flip_queued_req = i915_gem_active_get(&obj->last_write,
12288 &obj->base.dev->struct_mutex);
Imre Deak6277c8d2016-09-20 14:58:19 +030012289 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012290 } else {
Chris Wilson8e637172016-08-02 22:50:26 +010012291 request = i915_gem_request_alloc(engine, engine->last_context);
12292 if (IS_ERR(request)) {
12293 ret = PTR_ERR(request);
12294 goto cleanup_unpin;
12295 }
12296
Chris Wilsona2bc4692016-09-09 14:11:56 +010012297 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012298 if (ret)
12299 goto cleanup_request;
12300
Daniel Vetter5a21b662016-05-24 17:13:53 +020012301 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12302 page_flip_flags);
12303 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012304 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012305
12306 intel_mark_page_flip_active(intel_crtc, work);
12307
Chris Wilson8e637172016-08-02 22:50:26 +010012308 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012309 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012310 }
12311
Daniel Vetter5a21b662016-05-24 17:13:53 +020012312 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12313 to_intel_plane(primary)->frontbuffer_bit);
12314 mutex_unlock(&dev->struct_mutex);
12315
Chris Wilson5748b6a2016-08-04 16:32:38 +010012316 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012317 to_intel_plane(primary)->frontbuffer_bit);
12318
12319 trace_i915_flip_request(intel_crtc->plane, obj);
12320
12321 return 0;
12322
Chris Wilson8e637172016-08-02 22:50:26 +010012323cleanup_request:
12324 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012325cleanup_unpin:
12326 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12327cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012328 atomic_dec(&intel_crtc->unpin_work_count);
12329 mutex_unlock(&dev->struct_mutex);
12330cleanup:
12331 crtc->primary->fb = old_fb;
12332 update_state_fb(crtc->primary);
12333
Chris Wilson34911fd2016-07-20 13:31:54 +010012334 i915_gem_object_put_unlocked(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012335 drm_framebuffer_unreference(work->old_fb);
12336
12337 spin_lock_irq(&dev->event_lock);
12338 intel_crtc->flip_work = NULL;
12339 spin_unlock_irq(&dev->event_lock);
12340
12341 drm_crtc_vblank_put(crtc);
12342free_work:
12343 kfree(work);
12344
12345 if (ret == -EIO) {
12346 struct drm_atomic_state *state;
12347 struct drm_plane_state *plane_state;
12348
12349out_hang:
12350 state = drm_atomic_state_alloc(dev);
12351 if (!state)
12352 return -ENOMEM;
12353 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12354
12355retry:
12356 plane_state = drm_atomic_get_plane_state(state, primary);
12357 ret = PTR_ERR_OR_ZERO(plane_state);
12358 if (!ret) {
12359 drm_atomic_set_fb_for_plane(plane_state, fb);
12360
12361 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12362 if (!ret)
12363 ret = drm_atomic_commit(state);
12364 }
12365
12366 if (ret == -EDEADLK) {
12367 drm_modeset_backoff(state->acquire_ctx);
12368 drm_atomic_state_clear(state);
12369 goto retry;
12370 }
12371
12372 if (ret)
12373 drm_atomic_state_free(state);
12374
12375 if (ret == 0 && event) {
12376 spin_lock_irq(&dev->event_lock);
12377 drm_crtc_send_vblank_event(crtc, event);
12378 spin_unlock_irq(&dev->event_lock);
12379 }
12380 }
12381 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012382}
12383
Daniel Vetter5a21b662016-05-24 17:13:53 +020012384
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012385/**
12386 * intel_wm_need_update - Check whether watermarks need updating
12387 * @plane: drm plane
12388 * @state: new plane state
12389 *
12390 * Check current plane state versus the new one to determine whether
12391 * watermarks need to be recalculated.
12392 *
12393 * Returns true or false.
12394 */
12395static bool intel_wm_need_update(struct drm_plane *plane,
12396 struct drm_plane_state *state)
12397{
Matt Roperd21fbe82015-09-24 15:53:12 -070012398 struct intel_plane_state *new = to_intel_plane_state(state);
12399 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12400
12401 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012402 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012403 return true;
12404
12405 if (!cur->base.fb || !new->base.fb)
12406 return false;
12407
12408 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
12409 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012410 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12411 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12412 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12413 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012414 return true;
12415
12416 return false;
12417}
12418
Matt Roperd21fbe82015-09-24 15:53:12 -070012419static bool needs_scaling(struct intel_plane_state *state)
12420{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012421 int src_w = drm_rect_width(&state->base.src) >> 16;
12422 int src_h = drm_rect_height(&state->base.src) >> 16;
12423 int dst_w = drm_rect_width(&state->base.dst);
12424 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012425
12426 return (src_w != dst_w || src_h != dst_h);
12427}
12428
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012429int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12430 struct drm_plane_state *plane_state)
12431{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012432 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012433 struct drm_crtc *crtc = crtc_state->crtc;
12434 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12435 struct drm_plane *plane = plane_state->plane;
12436 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012437 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012438 struct intel_plane_state *old_plane_state =
12439 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012440 bool mode_changed = needs_modeset(crtc_state);
12441 bool was_crtc_enabled = crtc->state->active;
12442 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012443 bool turn_off, turn_on, visible, was_visible;
12444 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012445 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012446
Chris Wilson84114992016-07-02 15:36:06 +010012447 if (INTEL_GEN(dev) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012448 ret = skl_update_scaler_plane(
12449 to_intel_crtc_state(crtc_state),
12450 to_intel_plane_state(plane_state));
12451 if (ret)
12452 return ret;
12453 }
12454
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012455 was_visible = old_plane_state->base.visible;
12456 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012457
12458 if (!was_crtc_enabled && WARN_ON(was_visible))
12459 was_visible = false;
12460
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012461 /*
12462 * Visibility is calculated as if the crtc was on, but
12463 * after scaler setup everything depends on it being off
12464 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012465 *
12466 * FIXME this is wrong for watermarks. Watermarks should also
12467 * be computed as if the pipe would be active. Perhaps move
12468 * per-plane wm computation to the .check_plane() hook, and
12469 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012470 */
12471 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012472 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012473
12474 if (!was_visible && !visible)
12475 return 0;
12476
Maarten Lankhorste8861672016-02-24 11:24:26 +010012477 if (fb != old_plane_state->base.fb)
12478 pipe_config->fb_changed = true;
12479
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012480 turn_off = was_visible && (!visible || mode_changed);
12481 turn_on = visible && (!was_visible || mode_changed);
12482
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012483 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012484 intel_crtc->base.base.id,
12485 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012486 plane->base.id, plane->name,
12487 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012488
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012489 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12490 plane->base.id, plane->name,
12491 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012492 turn_off, turn_on, mode_changed);
12493
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012494 if (turn_on) {
12495 pipe_config->update_wm_pre = true;
12496
12497 /* must disable cxsr around plane enable/disable */
12498 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12499 pipe_config->disable_cxsr = true;
12500 } else if (turn_off) {
12501 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012502
Ville Syrjälä852eb002015-06-24 22:00:07 +030012503 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012504 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012505 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012506 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012507 /* FIXME bollocks */
12508 pipe_config->update_wm_pre = true;
12509 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012510 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012511
Matt Ropered4a6a72016-02-23 17:20:13 -080012512 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012513 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12514 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012515 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12516
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012517 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012518 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012519
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012520 /*
12521 * WaCxSRDisabledForSpriteScaling:ivb
12522 *
12523 * cstate->update_wm was already set above, so this flag will
12524 * take effect when we commit and program watermarks.
12525 */
12526 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
12527 needs_scaling(to_intel_plane_state(plane_state)) &&
12528 !needs_scaling(old_plane_state))
12529 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012530
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012531 return 0;
12532}
12533
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012534static bool encoders_cloneable(const struct intel_encoder *a,
12535 const struct intel_encoder *b)
12536{
12537 /* masks could be asymmetric, so check both ways */
12538 return a == b || (a->cloneable & (1 << b->type) &&
12539 b->cloneable & (1 << a->type));
12540}
12541
12542static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12543 struct intel_crtc *crtc,
12544 struct intel_encoder *encoder)
12545{
12546 struct intel_encoder *source_encoder;
12547 struct drm_connector *connector;
12548 struct drm_connector_state *connector_state;
12549 int i;
12550
12551 for_each_connector_in_state(state, connector, connector_state, i) {
12552 if (connector_state->crtc != &crtc->base)
12553 continue;
12554
12555 source_encoder =
12556 to_intel_encoder(connector_state->best_encoder);
12557 if (!encoders_cloneable(encoder, source_encoder))
12558 return false;
12559 }
12560
12561 return true;
12562}
12563
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012564static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12565 struct drm_crtc_state *crtc_state)
12566{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012567 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012568 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012570 struct intel_crtc_state *pipe_config =
12571 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012572 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012573 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012574 bool mode_changed = needs_modeset(crtc_state);
12575
Ville Syrjälä852eb002015-06-24 22:00:07 +030012576 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012577 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012578
Maarten Lankhorstad421372015-06-15 12:33:42 +020012579 if (mode_changed && crtc_state->enable &&
12580 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012581 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012582 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12583 pipe_config);
12584 if (ret)
12585 return ret;
12586 }
12587
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012588 if (crtc_state->color_mgmt_changed) {
12589 ret = intel_color_check(crtc, crtc_state);
12590 if (ret)
12591 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012592
12593 /*
12594 * Changing color management on Intel hardware is
12595 * handled as part of planes update.
12596 */
12597 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012598 }
12599
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012600 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012601 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012602 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012603 if (ret) {
12604 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012605 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012606 }
12607 }
12608
12609 if (dev_priv->display.compute_intermediate_wm &&
12610 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12611 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12612 return 0;
12613
12614 /*
12615 * Calculate 'intermediate' watermarks that satisfy both the
12616 * old state and the new state. We can program these
12617 * immediately.
12618 */
12619 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12620 intel_crtc,
12621 pipe_config);
12622 if (ret) {
12623 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12624 return ret;
12625 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012626 } else if (dev_priv->display.compute_intermediate_wm) {
12627 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12628 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012629 }
12630
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012631 if (INTEL_INFO(dev)->gen >= 9) {
12632 if (mode_changed)
12633 ret = skl_update_scaler_crtc(pipe_config);
12634
12635 if (!ret)
12636 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12637 pipe_config);
12638 }
12639
12640 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012641}
12642
Jani Nikula65b38e02015-04-13 11:26:56 +030012643static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012644 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012645 .atomic_begin = intel_begin_crtc_commit,
12646 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012647 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012648};
12649
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012650static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12651{
12652 struct intel_connector *connector;
12653
12654 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012655 if (connector->base.state->crtc)
12656 drm_connector_unreference(&connector->base);
12657
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012658 if (connector->base.encoder) {
12659 connector->base.state->best_encoder =
12660 connector->base.encoder;
12661 connector->base.state->crtc =
12662 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012663
12664 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012665 } else {
12666 connector->base.state->best_encoder = NULL;
12667 connector->base.state->crtc = NULL;
12668 }
12669 }
12670}
12671
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012672static void
Robin Schroereba905b2014-05-18 02:24:50 +020012673connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012674 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012675{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012676 int bpp = pipe_config->pipe_bpp;
12677
12678 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12679 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012680 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012681
12682 /* Don't use an invalid EDID bpc value */
12683 if (connector->base.display_info.bpc &&
12684 connector->base.display_info.bpc * 3 < bpp) {
12685 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12686 bpp, connector->base.display_info.bpc*3);
12687 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12688 }
12689
Mario Kleiner196f9542016-07-06 12:05:45 +020012690 /* Clamp bpp to 8 on screens without EDID 1.4 */
12691 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12692 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12693 bpp);
12694 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012695 }
12696}
12697
12698static int
12699compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012700 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012701{
12702 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012703 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012704 struct drm_connector *connector;
12705 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012706 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012707
Wayne Boyer666a4532015-12-09 12:29:35 -080012708 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012709 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012710 else if (INTEL_INFO(dev)->gen >= 5)
12711 bpp = 12*3;
12712 else
12713 bpp = 8*3;
12714
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012715
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012716 pipe_config->pipe_bpp = bpp;
12717
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012718 state = pipe_config->base.state;
12719
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012720 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012721 for_each_connector_in_state(state, connector, connector_state, i) {
12722 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012723 continue;
12724
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012725 connected_sink_compute_bpp(to_intel_connector(connector),
12726 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012727 }
12728
12729 return bpp;
12730}
12731
Daniel Vetter644db712013-09-19 14:53:58 +020012732static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12733{
12734 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12735 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012736 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012737 mode->crtc_hdisplay, mode->crtc_hsync_start,
12738 mode->crtc_hsync_end, mode->crtc_htotal,
12739 mode->crtc_vdisplay, mode->crtc_vsync_start,
12740 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12741}
12742
Daniel Vetterc0b03412013-05-28 12:05:54 +020012743static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012744 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012745 const char *context)
12746{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012747 struct drm_device *dev = crtc->base.dev;
12748 struct drm_plane *plane;
12749 struct intel_plane *intel_plane;
12750 struct intel_plane_state *state;
12751 struct drm_framebuffer *fb;
12752
Ville Syrjälä78108b72016-05-27 20:59:19 +030012753 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12754 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012755 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012756
Jani Nikulada205632016-03-15 21:51:10 +020012757 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012758 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12759 pipe_config->pipe_bpp, pipe_config->dither);
12760 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12761 pipe_config->has_pch_encoder,
12762 pipe_config->fdi_lanes,
12763 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12764 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12765 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012766 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012767 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012768 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012769 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12770 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12771 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012772
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012773 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Ville Syrjälä37a56502016-06-22 21:57:04 +030012774 intel_crtc_has_dp_encoder(pipe_config),
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012775 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012776 pipe_config->dp_m2_n2.gmch_m,
12777 pipe_config->dp_m2_n2.gmch_n,
12778 pipe_config->dp_m2_n2.link_m,
12779 pipe_config->dp_m2_n2.link_n,
12780 pipe_config->dp_m2_n2.tu);
12781
Daniel Vetter55072d12014-11-20 16:10:28 +010012782 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12783 pipe_config->has_audio,
12784 pipe_config->has_infoframe);
12785
Daniel Vetterc0b03412013-05-28 12:05:54 +020012786 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012787 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012788 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012789 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12790 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012791 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012792 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12793 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012794 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12795 crtc->num_scalers,
12796 pipe_config->scaler_state.scaler_users,
12797 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012798 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12799 pipe_config->gmch_pfit.control,
12800 pipe_config->gmch_pfit.pgm_ratios,
12801 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012802 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012803 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012804 pipe_config->pch_pfit.size,
12805 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012806 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012807 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012808
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012809 if (IS_BROXTON(dev)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012810 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012811 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012812 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012813 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012814 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012815 pipe_config->dpll_hw_state.pll0,
12816 pipe_config->dpll_hw_state.pll1,
12817 pipe_config->dpll_hw_state.pll2,
12818 pipe_config->dpll_hw_state.pll3,
12819 pipe_config->dpll_hw_state.pll6,
12820 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012821 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012822 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012823 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012824 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012825 DRM_DEBUG_KMS("dpll_hw_state: "
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012826 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012827 pipe_config->dpll_hw_state.ctrl1,
12828 pipe_config->dpll_hw_state.cfgcr1,
12829 pipe_config->dpll_hw_state.cfgcr2);
12830 } else if (HAS_DDI(dev)) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070012831 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012832 pipe_config->dpll_hw_state.wrpll,
12833 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012834 } else {
12835 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12836 "fp0: 0x%x, fp1: 0x%x\n",
12837 pipe_config->dpll_hw_state.dpll,
12838 pipe_config->dpll_hw_state.dpll_md,
12839 pipe_config->dpll_hw_state.fp0,
12840 pipe_config->dpll_hw_state.fp1);
12841 }
12842
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012843 DRM_DEBUG_KMS("planes on this crtc\n");
12844 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12845 intel_plane = to_intel_plane(plane);
12846 if (intel_plane->pipe != crtc->pipe)
12847 continue;
12848
12849 state = to_intel_plane_state(plane->state);
12850 fb = state->base.fb;
12851 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012852 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12853 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012854 continue;
12855 }
12856
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012857 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12858 plane->base.id, plane->name);
12859 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
12860 fb->base.id, fb->width, fb->height,
12861 drm_get_format_name(fb->pixel_format));
12862 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12863 state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012864 state->base.src.x1 >> 16,
12865 state->base.src.y1 >> 16,
12866 drm_rect_width(&state->base.src) >> 16,
12867 drm_rect_height(&state->base.src) >> 16,
12868 state->base.dst.x1, state->base.dst.y1,
12869 drm_rect_width(&state->base.dst),
12870 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012871 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012872}
12873
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012874static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012875{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012876 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012877 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012878 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012879 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012880
12881 /*
12882 * Walk the connector list instead of the encoder
12883 * list to detect the problem on ddi platforms
12884 * where there's just one encoder per digital port.
12885 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012886 drm_for_each_connector(connector, dev) {
12887 struct drm_connector_state *connector_state;
12888 struct intel_encoder *encoder;
12889
12890 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12891 if (!connector_state)
12892 connector_state = connector->state;
12893
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012894 if (!connector_state->best_encoder)
12895 continue;
12896
12897 encoder = to_intel_encoder(connector_state->best_encoder);
12898
12899 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012900
12901 switch (encoder->type) {
12902 unsigned int port_mask;
12903 case INTEL_OUTPUT_UNKNOWN:
12904 if (WARN_ON(!HAS_DDI(dev)))
12905 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012906 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012907 case INTEL_OUTPUT_HDMI:
12908 case INTEL_OUTPUT_EDP:
12909 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12910
12911 /* the same port mustn't appear more than once */
12912 if (used_ports & port_mask)
12913 return false;
12914
12915 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012916 break;
12917 case INTEL_OUTPUT_DP_MST:
12918 used_mst_ports |=
12919 1 << enc_to_mst(&encoder->base)->primary->port;
12920 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012921 default:
12922 break;
12923 }
12924 }
12925
Ville Syrjälä477321e2016-07-28 17:50:40 +030012926 /* can't mix MST and SST/HDMI on the same port */
12927 if (used_ports & used_mst_ports)
12928 return false;
12929
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012930 return true;
12931}
12932
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012933static void
12934clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12935{
12936 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012937 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012938 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012939 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012940 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012941
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012942 /* FIXME: before the switch to atomic started, a new pipe_config was
12943 * kzalloc'd. Code that depends on any field being zero should be
12944 * fixed, so that the crtc_state can be safely duplicated. For now,
12945 * only fields that are know to not cause problems are preserved. */
12946
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012947 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012948 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012949 shared_dpll = crtc_state->shared_dpll;
12950 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012951 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012952
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012953 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012954
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012955 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012956 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012957 crtc_state->shared_dpll = shared_dpll;
12958 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012959 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012960}
12961
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012962static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012963intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012964 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012965{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012966 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012967 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012968 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012969 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012970 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012971 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012972 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012973
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012974 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012975
Daniel Vettere143a212013-07-04 12:01:15 +020012976 pipe_config->cpu_transcoder =
12977 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012978
Imre Deak2960bc92013-07-30 13:36:32 +030012979 /*
12980 * Sanitize sync polarity flags based on requested ones. If neither
12981 * positive or negative polarity is requested, treat this as meaning
12982 * negative polarity.
12983 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012984 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012985 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012986 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012987
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012988 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012989 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012990 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012991
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012992 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12993 pipe_config);
12994 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012995 goto fail;
12996
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012997 /*
12998 * Determine the real pipe dimensions. Note that stereo modes can
12999 * increase the actual pipe size due to the frame doubling and
13000 * insertion of additional space for blanks between the frame. This
13001 * is stored in the crtc timings. We use the requested mode to do this
13002 * computation to clearly distinguish it from the adjusted mode, which
13003 * can be changed by the connectors in the below retry loop.
13004 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013005 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080013006 &pipe_config->pipe_src_w,
13007 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030013008
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013009 for_each_connector_in_state(state, connector, connector_state, i) {
13010 if (connector_state->crtc != crtc)
13011 continue;
13012
13013 encoder = to_intel_encoder(connector_state->best_encoder);
13014
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013015 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13016 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13017 goto fail;
13018 }
13019
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013020 /*
13021 * Determine output_types before calling the .compute_config()
13022 * hooks so that the hooks can use this information safely.
13023 */
13024 pipe_config->output_types |= 1 << encoder->type;
13025 }
13026
Daniel Vettere29c22c2013-02-21 00:00:16 +010013027encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013028 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013029 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013030 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013031
Daniel Vetter135c81b2013-07-21 21:37:09 +020013032 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013033 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13034 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013035
Daniel Vetter7758a112012-07-08 19:40:39 +020013036 /* Pass our mode to the connectors and the CRTC to give them a chance to
13037 * adjust it according to limitations or connector properties, and also
13038 * a chance to reject the mode entirely.
13039 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013040 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013041 if (connector_state->crtc != crtc)
13042 continue;
13043
13044 encoder = to_intel_encoder(connector_state->best_encoder);
13045
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013046 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013047 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013048 goto fail;
13049 }
13050 }
13051
Daniel Vetterff9a6752013-06-01 17:16:21 +020013052 /* Set default port clock if not overwritten by the encoder. Needs to be
13053 * done afterwards in case the encoder adjusts the mode. */
13054 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013055 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013056 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013057
Daniel Vettera43f6e02013-06-07 23:10:32 +020013058 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013059 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013060 DRM_DEBUG_KMS("CRTC fixup failed\n");
13061 goto fail;
13062 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013063
13064 if (ret == RETRY) {
13065 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13066 ret = -EINVAL;
13067 goto fail;
13068 }
13069
13070 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13071 retry = false;
13072 goto encoder_retry;
13073 }
13074
Daniel Vettere8fa4272015-08-12 11:43:34 +020013075 /* Dithering seems to not pass-through bits correctly when it should, so
13076 * only enable it on 6bpc panels. */
13077 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013078 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013079 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013080
Daniel Vetter7758a112012-07-08 19:40:39 +020013081fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013082 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013083}
13084
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013085static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013086intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013087{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013088 struct drm_crtc *crtc;
13089 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013090 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013091
Ville Syrjälä76688512014-01-10 11:28:06 +020013092 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013093 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013094 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013095
13096 /* Update hwmode for vblank functions */
13097 if (crtc->state->active)
13098 crtc->hwmode = crtc->state->adjusted_mode;
13099 else
13100 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013101
13102 /*
13103 * Update legacy state to satisfy fbc code. This can
13104 * be removed when fbc uses the atomic state.
13105 */
13106 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13107 struct drm_plane_state *plane_state = crtc->primary->state;
13108
13109 crtc->primary->fb = plane_state->fb;
13110 crtc->x = plane_state->src_x >> 16;
13111 crtc->y = plane_state->src_y >> 16;
13112 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013113 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013114}
13115
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013116static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013117{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013118 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013119
13120 if (clock1 == clock2)
13121 return true;
13122
13123 if (!clock1 || !clock2)
13124 return false;
13125
13126 diff = abs(clock1 - clock2);
13127
13128 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13129 return true;
13130
13131 return false;
13132}
13133
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013134static bool
13135intel_compare_m_n(unsigned int m, unsigned int n,
13136 unsigned int m2, unsigned int n2,
13137 bool exact)
13138{
13139 if (m == m2 && n == n2)
13140 return true;
13141
13142 if (exact || !m || !n || !m2 || !n2)
13143 return false;
13144
13145 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13146
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013147 if (n > n2) {
13148 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013149 m2 <<= 1;
13150 n2 <<= 1;
13151 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013152 } else if (n < n2) {
13153 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013154 m <<= 1;
13155 n <<= 1;
13156 }
13157 }
13158
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013159 if (n != n2)
13160 return false;
13161
13162 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013163}
13164
13165static bool
13166intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13167 struct intel_link_m_n *m2_n2,
13168 bool adjust)
13169{
13170 if (m_n->tu == m2_n2->tu &&
13171 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13172 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13173 intel_compare_m_n(m_n->link_m, m_n->link_n,
13174 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13175 if (adjust)
13176 *m2_n2 = *m_n;
13177
13178 return true;
13179 }
13180
13181 return false;
13182}
13183
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013184static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013185intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013186 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013187 struct intel_crtc_state *pipe_config,
13188 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013189{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013190 bool ret = true;
13191
13192#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13193 do { \
13194 if (!adjust) \
13195 DRM_ERROR(fmt, ##__VA_ARGS__); \
13196 else \
13197 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13198 } while (0)
13199
Daniel Vetter66e985c2013-06-05 13:34:20 +020013200#define PIPE_CONF_CHECK_X(name) \
13201 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013202 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013203 "(expected 0x%08x, found 0x%08x)\n", \
13204 current_config->name, \
13205 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013206 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013207 }
13208
Daniel Vetter08a24032013-04-19 11:25:34 +020013209#define PIPE_CONF_CHECK_I(name) \
13210 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013211 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020013212 "(expected %i, found %i)\n", \
13213 current_config->name, \
13214 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013215 ret = false; \
13216 }
13217
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013218#define PIPE_CONF_CHECK_P(name) \
13219 if (current_config->name != pipe_config->name) { \
13220 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13221 "(expected %p, found %p)\n", \
13222 current_config->name, \
13223 pipe_config->name); \
13224 ret = false; \
13225 }
13226
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013227#define PIPE_CONF_CHECK_M_N(name) \
13228 if (!intel_compare_link_m_n(&current_config->name, \
13229 &pipe_config->name,\
13230 adjust)) { \
13231 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13232 "(expected tu %i gmch %i/%i link %i/%i, " \
13233 "found tu %i, gmch %i/%i link %i/%i)\n", \
13234 current_config->name.tu, \
13235 current_config->name.gmch_m, \
13236 current_config->name.gmch_n, \
13237 current_config->name.link_m, \
13238 current_config->name.link_n, \
13239 pipe_config->name.tu, \
13240 pipe_config->name.gmch_m, \
13241 pipe_config->name.gmch_n, \
13242 pipe_config->name.link_m, \
13243 pipe_config->name.link_n); \
13244 ret = false; \
13245 }
13246
Daniel Vetter55c561a2016-03-30 11:34:36 +020013247/* This is required for BDW+ where there is only one set of registers for
13248 * switching between high and low RR.
13249 * This macro can be used whenever a comparison has to be made between one
13250 * hw state and multiple sw state variables.
13251 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013252#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13253 if (!intel_compare_link_m_n(&current_config->name, \
13254 &pipe_config->name, adjust) && \
13255 !intel_compare_link_m_n(&current_config->alt_name, \
13256 &pipe_config->name, adjust)) { \
13257 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13258 "(expected tu %i gmch %i/%i link %i/%i, " \
13259 "or tu %i gmch %i/%i link %i/%i, " \
13260 "found tu %i, gmch %i/%i link %i/%i)\n", \
13261 current_config->name.tu, \
13262 current_config->name.gmch_m, \
13263 current_config->name.gmch_n, \
13264 current_config->name.link_m, \
13265 current_config->name.link_n, \
13266 current_config->alt_name.tu, \
13267 current_config->alt_name.gmch_m, \
13268 current_config->alt_name.gmch_n, \
13269 current_config->alt_name.link_m, \
13270 current_config->alt_name.link_n, \
13271 pipe_config->name.tu, \
13272 pipe_config->name.gmch_m, \
13273 pipe_config->name.gmch_n, \
13274 pipe_config->name.link_m, \
13275 pipe_config->name.link_n); \
13276 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013277 }
13278
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013279#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13280 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013281 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013282 "(expected %i, found %i)\n", \
13283 current_config->name & (mask), \
13284 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013285 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013286 }
13287
Ville Syrjälä5e550652013-09-06 23:29:07 +030013288#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13289 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013290 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013291 "(expected %i, found %i)\n", \
13292 current_config->name, \
13293 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013294 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013295 }
13296
Daniel Vetterbb760062013-06-06 14:55:52 +020013297#define PIPE_CONF_QUIRK(quirk) \
13298 ((current_config->quirks | pipe_config->quirks) & (quirk))
13299
Daniel Vettereccb1402013-05-22 00:50:22 +020013300 PIPE_CONF_CHECK_I(cpu_transcoder);
13301
Daniel Vetter08a24032013-04-19 11:25:34 +020013302 PIPE_CONF_CHECK_I(has_pch_encoder);
13303 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013304 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013305
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013306 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013307 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013308
13309 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013310 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013311
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013312 if (current_config->has_drrs)
13313 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13314 } else
13315 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013316
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013317 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013318
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013319 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13320 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13321 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13322 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13323 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13324 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013325
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013326 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13327 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13328 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13329 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13330 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13331 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013332
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013333 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013334 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013335 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080013336 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013337 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013338 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013339
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013340 PIPE_CONF_CHECK_I(has_audio);
13341
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013342 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013343 DRM_MODE_FLAG_INTERLACE);
13344
Daniel Vetterbb760062013-06-06 14:55:52 +020013345 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013346 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013347 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013348 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013349 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013350 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013351 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013352 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013353 DRM_MODE_FLAG_NVSYNC);
13354 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013355
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013356 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013357 /* pfit ratios are autocomputed by the hw on gen4+ */
13358 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013359 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013360 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013361
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013362 if (!adjust) {
13363 PIPE_CONF_CHECK_I(pipe_src_w);
13364 PIPE_CONF_CHECK_I(pipe_src_h);
13365
13366 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13367 if (current_config->pch_pfit.enabled) {
13368 PIPE_CONF_CHECK_X(pch_pfit.pos);
13369 PIPE_CONF_CHECK_X(pch_pfit.size);
13370 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013371
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013372 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13373 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013374
Jesse Barnese59150d2014-01-07 13:30:45 -080013375 /* BDW+ don't expose a synchronous way to read the state */
13376 if (IS_HASWELL(dev))
13377 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013378
Ville Syrjälä282740f2013-09-04 18:30:03 +030013379 PIPE_CONF_CHECK_I(double_wide);
13380
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013381 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013382 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013383 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013384 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13385 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013386 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013387 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013388 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13389 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13390 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013391
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013392 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13393 PIPE_CONF_CHECK_X(dsi_pll.div);
13394
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013395 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
13396 PIPE_CONF_CHECK_I(pipe_bpp);
13397
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013398 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013399 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013400
Daniel Vetter66e985c2013-06-05 13:34:20 +020013401#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013402#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013403#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013404#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013405#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013406#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013407#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013408
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013409 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013410}
13411
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013412static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13413 const struct intel_crtc_state *pipe_config)
13414{
13415 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013416 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013417 &pipe_config->fdi_m_n);
13418 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13419
13420 /*
13421 * FDI already provided one idea for the dotclock.
13422 * Yell if the encoder disagrees.
13423 */
13424 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13425 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13426 fdi_dotclock, dotclock);
13427 }
13428}
13429
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013430static void verify_wm_state(struct drm_crtc *crtc,
13431 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013432{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013433 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013434 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013435 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013436 struct skl_ddb_entry *hw_entry, *sw_entry;
13437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13438 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000013439 int plane;
13440
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013441 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013442 return;
13443
13444 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13445 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13446
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013447 /* planes */
13448 for_each_plane(dev_priv, pipe, plane) {
13449 hw_entry = &hw_ddb.plane[pipe][plane];
13450 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013451
13452 if (skl_ddb_entry_equal(hw_entry, sw_entry))
13453 continue;
13454
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013455 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
13456 "(expected (%u,%u), found (%u,%u))\n",
13457 pipe_name(pipe), plane + 1,
13458 sw_entry->start, sw_entry->end,
13459 hw_entry->start, hw_entry->end);
13460 }
13461
Lyude27082492016-08-24 07:48:10 +020013462 /*
13463 * cursor
13464 * If the cursor plane isn't active, we may not have updated it's ddb
13465 * allocation. In that case since the ddb allocation will be updated
13466 * once the plane becomes visible, we can skip this check
13467 */
13468 if (intel_crtc->cursor_addr) {
13469 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13470 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013471
Lyude27082492016-08-24 07:48:10 +020013472 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
13473 DRM_ERROR("mismatch in DDB state pipe %c cursor "
13474 "(expected (%u,%u), found (%u,%u))\n",
13475 pipe_name(pipe),
13476 sw_entry->start, sw_entry->end,
13477 hw_entry->start, hw_entry->end);
13478 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013479 }
13480}
13481
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013482static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013483verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013484{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013485 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013486
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013487 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013488 struct drm_encoder *encoder = connector->encoder;
13489 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013490
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013491 if (state->crtc != crtc)
13492 continue;
13493
Daniel Vetter5a21b662016-05-24 17:13:53 +020013494 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013495
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013496 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013497 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013498 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013499}
13500
13501static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013502verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013503{
13504 struct intel_encoder *encoder;
13505 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013506
Damien Lespiaub2784e12014-08-05 11:29:37 +010013507 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013508 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013509 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013510
13511 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13512 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013513 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013514
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013515 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013516 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013517 continue;
13518 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013519
13520 I915_STATE_WARN(connector->base.state->crtc !=
13521 encoder->base.crtc,
13522 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013523 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013524
Rob Clarke2c719b2014-12-15 13:56:32 -050013525 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013526 "encoder's enabled state mismatch "
13527 "(expected %i, found %i)\n",
13528 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013529
13530 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013531 bool active;
13532
13533 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013534 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013535 "encoder detached but still enabled on pipe %c.\n",
13536 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013537 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013538 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013539}
13540
13541static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013542verify_crtc_state(struct drm_crtc *crtc,
13543 struct drm_crtc_state *old_crtc_state,
13544 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013545{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013546 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013547 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013548 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13550 struct intel_crtc_state *pipe_config, *sw_config;
13551 struct drm_atomic_state *old_state;
13552 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013553
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013554 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013555 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013556 pipe_config = to_intel_crtc_state(old_crtc_state);
13557 memset(pipe_config, 0, sizeof(*pipe_config));
13558 pipe_config->base.crtc = crtc;
13559 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013560
Ville Syrjälä78108b72016-05-27 20:59:19 +030013561 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013562
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013563 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013564
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013565 /* hw state is inconsistent with the pipe quirk */
13566 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13567 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13568 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013569
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013570 I915_STATE_WARN(new_crtc_state->active != active,
13571 "crtc active state doesn't match with hw state "
13572 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013573
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013574 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13575 "transitional active state does not match atomic hw state "
13576 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013577
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013578 for_each_encoder_on_crtc(dev, crtc, encoder) {
13579 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013580
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013581 active = encoder->get_hw_state(encoder, &pipe);
13582 I915_STATE_WARN(active != new_crtc_state->active,
13583 "[ENCODER:%i] active %i with crtc active %i\n",
13584 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013585
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013586 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13587 "Encoder connected to wrong pipe %c\n",
13588 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013589
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013590 if (active) {
13591 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013592 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013593 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013594 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013595
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013596 if (!new_crtc_state->active)
13597 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013598
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013599 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013600
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013601 sw_config = to_intel_crtc_state(crtc->state);
13602 if (!intel_pipe_config_compare(dev, sw_config,
13603 pipe_config, false)) {
13604 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13605 intel_dump_pipe_config(intel_crtc, pipe_config,
13606 "[hw state]");
13607 intel_dump_pipe_config(intel_crtc, sw_config,
13608 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013609 }
13610}
13611
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013612static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013613verify_single_dpll_state(struct drm_i915_private *dev_priv,
13614 struct intel_shared_dpll *pll,
13615 struct drm_crtc *crtc,
13616 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013617{
13618 struct intel_dpll_hw_state dpll_hw_state;
13619 unsigned crtc_mask;
13620 bool active;
13621
13622 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13623
13624 DRM_DEBUG_KMS("%s\n", pll->name);
13625
13626 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13627
13628 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13629 I915_STATE_WARN(!pll->on && pll->active_mask,
13630 "pll in active use but not on in sw tracking\n");
13631 I915_STATE_WARN(pll->on && !pll->active_mask,
13632 "pll is on but not used by any active crtc\n");
13633 I915_STATE_WARN(pll->on != active,
13634 "pll on state mismatch (expected %i, found %i)\n",
13635 pll->on, active);
13636 }
13637
13638 if (!crtc) {
13639 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13640 "more active pll users than references: %x vs %x\n",
13641 pll->active_mask, pll->config.crtc_mask);
13642
13643 return;
13644 }
13645
13646 crtc_mask = 1 << drm_crtc_index(crtc);
13647
13648 if (new_state->active)
13649 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13650 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13651 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13652 else
13653 I915_STATE_WARN(pll->active_mask & crtc_mask,
13654 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13655 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13656
13657 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13658 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13659 crtc_mask, pll->config.crtc_mask);
13660
13661 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13662 &dpll_hw_state,
13663 sizeof(dpll_hw_state)),
13664 "pll hw state mismatch\n");
13665}
13666
13667static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013668verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13669 struct drm_crtc_state *old_crtc_state,
13670 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013671{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013672 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013673 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13674 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13675
13676 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013677 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013678
13679 if (old_state->shared_dpll &&
13680 old_state->shared_dpll != new_state->shared_dpll) {
13681 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13682 struct intel_shared_dpll *pll = old_state->shared_dpll;
13683
13684 I915_STATE_WARN(pll->active_mask & crtc_mask,
13685 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13686 pipe_name(drm_crtc_index(crtc)));
13687 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13688 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13689 pipe_name(drm_crtc_index(crtc)));
13690 }
13691}
13692
13693static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013694intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013695 struct drm_crtc_state *old_state,
13696 struct drm_crtc_state *new_state)
13697{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013698 if (!needs_modeset(new_state) &&
13699 !to_intel_crtc_state(new_state)->update_pipe)
13700 return;
13701
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013702 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013703 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013704 verify_crtc_state(crtc, old_state, new_state);
13705 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013706}
13707
13708static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013709verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013710{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013711 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013712 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013713
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013714 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013715 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013716}
Daniel Vetter53589012013-06-05 13:34:16 +020013717
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013718static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013719intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013720{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013721 verify_encoder_state(dev);
13722 verify_connector_state(dev, NULL);
13723 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013724}
13725
Ville Syrjälä80715b22014-05-15 20:23:23 +030013726static void update_scanline_offset(struct intel_crtc *crtc)
13727{
13728 struct drm_device *dev = crtc->base.dev;
13729
13730 /*
13731 * The scanline counter increments at the leading edge of hsync.
13732 *
13733 * On most platforms it starts counting from vtotal-1 on the
13734 * first active line. That means the scanline counter value is
13735 * always one less than what we would expect. Ie. just after
13736 * start of vblank, which also occurs at start of hsync (on the
13737 * last active line), the scanline counter will read vblank_start-1.
13738 *
13739 * On gen2 the scanline counter starts counting from 1 instead
13740 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13741 * to keep the value positive), instead of adding one.
13742 *
13743 * On HSW+ the behaviour of the scanline counter depends on the output
13744 * type. For DP ports it behaves like most other platforms, but on HDMI
13745 * there's an extra 1 line difference. So we need to add two instead of
13746 * one to the value.
13747 */
13748 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013749 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013750 int vtotal;
13751
Ville Syrjälä124abe02015-09-08 13:40:45 +030013752 vtotal = adjusted_mode->crtc_vtotal;
13753 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013754 vtotal /= 2;
13755
13756 crtc->scanline_offset = vtotal - 1;
13757 } else if (HAS_DDI(dev) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013758 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013759 crtc->scanline_offset = 2;
13760 } else
13761 crtc->scanline_offset = 1;
13762}
13763
Maarten Lankhorstad421372015-06-15 12:33:42 +020013764static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013765{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013766 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013767 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013768 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013769 struct drm_crtc *crtc;
13770 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013771 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013772
13773 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013774 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013775
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013776 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013778 struct intel_shared_dpll *old_dpll =
13779 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013780
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013781 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013782 continue;
13783
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013784 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013785
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013786 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013787 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013788
Maarten Lankhorstad421372015-06-15 12:33:42 +020013789 if (!shared_dpll)
13790 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13791
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013792 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013793 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013794}
13795
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013796/*
13797 * This implements the workaround described in the "notes" section of the mode
13798 * set sequence documentation. When going from no pipes or single pipe to
13799 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13800 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13801 */
13802static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13803{
13804 struct drm_crtc_state *crtc_state;
13805 struct intel_crtc *intel_crtc;
13806 struct drm_crtc *crtc;
13807 struct intel_crtc_state *first_crtc_state = NULL;
13808 struct intel_crtc_state *other_crtc_state = NULL;
13809 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13810 int i;
13811
13812 /* look at all crtc's that are going to be enabled in during modeset */
13813 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13814 intel_crtc = to_intel_crtc(crtc);
13815
13816 if (!crtc_state->active || !needs_modeset(crtc_state))
13817 continue;
13818
13819 if (first_crtc_state) {
13820 other_crtc_state = to_intel_crtc_state(crtc_state);
13821 break;
13822 } else {
13823 first_crtc_state = to_intel_crtc_state(crtc_state);
13824 first_pipe = intel_crtc->pipe;
13825 }
13826 }
13827
13828 /* No workaround needed? */
13829 if (!first_crtc_state)
13830 return 0;
13831
13832 /* w/a possibly needed, check how many crtc's are already enabled. */
13833 for_each_intel_crtc(state->dev, intel_crtc) {
13834 struct intel_crtc_state *pipe_config;
13835
13836 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13837 if (IS_ERR(pipe_config))
13838 return PTR_ERR(pipe_config);
13839
13840 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13841
13842 if (!pipe_config->base.active ||
13843 needs_modeset(&pipe_config->base))
13844 continue;
13845
13846 /* 2 or more enabled crtcs means no need for w/a */
13847 if (enabled_pipe != INVALID_PIPE)
13848 return 0;
13849
13850 enabled_pipe = intel_crtc->pipe;
13851 }
13852
13853 if (enabled_pipe != INVALID_PIPE)
13854 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13855 else if (other_crtc_state)
13856 other_crtc_state->hsw_workaround_pipe = first_pipe;
13857
13858 return 0;
13859}
13860
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013861static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13862{
13863 struct drm_crtc *crtc;
13864 struct drm_crtc_state *crtc_state;
13865 int ret = 0;
13866
13867 /* add all active pipes to the state */
13868 for_each_crtc(state->dev, crtc) {
13869 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13870 if (IS_ERR(crtc_state))
13871 return PTR_ERR(crtc_state);
13872
13873 if (!crtc_state->active || needs_modeset(crtc_state))
13874 continue;
13875
13876 crtc_state->mode_changed = true;
13877
13878 ret = drm_atomic_add_affected_connectors(state, crtc);
13879 if (ret)
13880 break;
13881
13882 ret = drm_atomic_add_affected_planes(state, crtc);
13883 if (ret)
13884 break;
13885 }
13886
13887 return ret;
13888}
13889
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013890static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013891{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013892 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013893 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013894 struct drm_crtc *crtc;
13895 struct drm_crtc_state *crtc_state;
13896 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013897
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013898 if (!check_digital_port_conflicts(state)) {
13899 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13900 return -EINVAL;
13901 }
13902
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013903 intel_state->modeset = true;
13904 intel_state->active_crtcs = dev_priv->active_crtcs;
13905
13906 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13907 if (crtc_state->active)
13908 intel_state->active_crtcs |= 1 << i;
13909 else
13910 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013911
13912 if (crtc_state->active != crtc->state->active)
13913 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013914 }
13915
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013916 /*
13917 * See if the config requires any additional preparation, e.g.
13918 * to adjust global state with pipes off. We need to do this
13919 * here so we can get the modeset_pipe updated config for the new
13920 * mode set on this crtc. For other crtcs we need to use the
13921 * adjusted_mode bits in the crtc directly.
13922 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013923 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030013924 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030013925 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030013926 if (!intel_state->cdclk_pll_vco)
13927 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013928
Clint Taylorc89e39f2016-05-13 23:41:21 +030013929 ret = dev_priv->display.modeset_calc_cdclk(state);
13930 if (ret < 0)
13931 return ret;
13932
13933 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013934 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013935 ret = intel_modeset_all_pipes(state);
13936
13937 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013938 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013939
13940 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13941 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013942 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013943 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013944
Maarten Lankhorstad421372015-06-15 12:33:42 +020013945 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013946
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013947 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013948 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013949
Maarten Lankhorstad421372015-06-15 12:33:42 +020013950 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013951}
13952
Matt Roperaa363132015-09-24 15:53:18 -070013953/*
13954 * Handle calculation of various watermark data at the end of the atomic check
13955 * phase. The code here should be run after the per-crtc and per-plane 'check'
13956 * handlers to ensure that all derived state has been updated.
13957 */
Matt Roper55994c22016-05-12 07:06:08 -070013958static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070013959{
13960 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070013961 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070013962
13963 /* Is there platform-specific watermark information to calculate? */
13964 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070013965 return dev_priv->display.compute_global_watermarks(state);
13966
13967 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070013968}
13969
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013970/**
13971 * intel_atomic_check - validate state object
13972 * @dev: drm device
13973 * @state: state to validate
13974 */
13975static int intel_atomic_check(struct drm_device *dev,
13976 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013977{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013978 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013979 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013980 struct drm_crtc *crtc;
13981 struct drm_crtc_state *crtc_state;
13982 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013983 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013984
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013985 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013986 if (ret)
13987 return ret;
13988
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013989 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013990 struct intel_crtc_state *pipe_config =
13991 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013992
13993 /* Catch I915_MODE_FLAG_INHERITED */
13994 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13995 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013996
Daniel Vetter26495482015-07-15 14:15:52 +020013997 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013998 continue;
13999
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014000 if (!crtc_state->enable) {
14001 any_ms = true;
14002 continue;
14003 }
14004
Daniel Vetter26495482015-07-15 14:15:52 +020014005 /* FIXME: For only active_changed we shouldn't need to do any
14006 * state recomputation at all. */
14007
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014008 ret = drm_atomic_add_affected_connectors(state, crtc);
14009 if (ret)
14010 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014011
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014012 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014013 if (ret) {
14014 intel_dump_pipe_config(to_intel_crtc(crtc),
14015 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014016 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014017 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014018
Jani Nikula73831232015-11-19 10:26:30 +020014019 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014020 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014021 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014022 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014023 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014024 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014025 }
14026
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014027 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014028 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014029
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014030 ret = drm_atomic_add_affected_planes(state, crtc);
14031 if (ret)
14032 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014033
Daniel Vetter26495482015-07-15 14:15:52 +020014034 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14035 needs_modeset(crtc_state) ?
14036 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014037 }
14038
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014039 if (any_ms) {
14040 ret = intel_modeset_checks(state);
14041
14042 if (ret)
14043 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014044 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014045 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014046
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014047 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014048 if (ret)
14049 return ret;
14050
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014051 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014052 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014053}
14054
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014055static int intel_atomic_prepare_commit(struct drm_device *dev,
14056 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020014057 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014058{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014059 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014060 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014061 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014062 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014063 struct drm_crtc *crtc;
14064 int i, ret;
14065
Daniel Vetter5a21b662016-05-24 17:13:53 +020014066 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14067 if (state->legacy_cursor_update)
14068 continue;
14069
14070 ret = intel_crtc_wait_for_pending_flips(crtc);
14071 if (ret)
14072 return ret;
14073
14074 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14075 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014076 }
14077
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014078 ret = mutex_lock_interruptible(&dev->struct_mutex);
14079 if (ret)
14080 return ret;
14081
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014082 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014083 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014084
Dave Airlie21daaee2016-05-05 09:56:30 +100014085 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014086 for_each_plane_in_state(state, plane, plane_state, i) {
14087 struct intel_plane_state *intel_plane_state =
14088 to_intel_plane_state(plane_state);
14089
14090 if (!intel_plane_state->wait_req)
14091 continue;
14092
Chris Wilson776f3232016-08-04 07:52:40 +010014093 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014094 I915_WAIT_INTERRUPTIBLE,
14095 NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014096 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014097 /* Any hang should be swallowed by the wait */
14098 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014099 mutex_lock(&dev->struct_mutex);
14100 drm_atomic_helper_cleanup_planes(dev, state);
14101 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014102 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010014103 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014104 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014105 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014106
14107 return ret;
14108}
14109
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014110u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14111{
14112 struct drm_device *dev = crtc->base.dev;
14113
14114 if (!dev->max_vblank_count)
14115 return drm_accurate_vblank_count(&crtc->base);
14116
14117 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14118}
14119
Daniel Vetter5a21b662016-05-24 17:13:53 +020014120static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14121 struct drm_i915_private *dev_priv,
14122 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014123{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014124 unsigned last_vblank_count[I915_MAX_PIPES];
14125 enum pipe pipe;
14126 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014127
Daniel Vetter5a21b662016-05-24 17:13:53 +020014128 if (!crtc_mask)
14129 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014130
Daniel Vetter5a21b662016-05-24 17:13:53 +020014131 for_each_pipe(dev_priv, pipe) {
14132 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010014133
Daniel Vetter5a21b662016-05-24 17:13:53 +020014134 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014135 continue;
14136
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014137 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014138 if (WARN_ON(ret != 0)) {
14139 crtc_mask &= ~(1 << pipe);
14140 continue;
14141 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014142
Daniel Vetter5a21b662016-05-24 17:13:53 +020014143 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
14144 }
14145
14146 for_each_pipe(dev_priv, pipe) {
14147 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
14148 long lret;
14149
14150 if (!((1 << pipe) & crtc_mask))
14151 continue;
14152
14153 lret = wait_event_timeout(dev->vblank[pipe].queue,
14154 last_vblank_count[pipe] !=
14155 drm_crtc_vblank_count(crtc),
14156 msecs_to_jiffies(50));
14157
14158 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14159
14160 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014161 }
14162}
14163
Daniel Vetter5a21b662016-05-24 17:13:53 +020014164static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014165{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014166 /* fb updated, need to unpin old fb */
14167 if (crtc_state->fb_changed)
14168 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014169
Daniel Vetter5a21b662016-05-24 17:13:53 +020014170 /* wm changes, need vblank before final wm's */
14171 if (crtc_state->update_wm_post)
14172 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014173
Daniel Vetter5a21b662016-05-24 17:13:53 +020014174 /*
14175 * cxsr is re-enabled after vblank.
14176 * This is already handled by crtc_state->update_wm_post,
14177 * but added for clarity.
14178 */
14179 if (crtc_state->disable_cxsr)
14180 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014181
Daniel Vetter5a21b662016-05-24 17:13:53 +020014182 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014183}
14184
Lyude896e5bb2016-08-24 07:48:09 +020014185static void intel_update_crtc(struct drm_crtc *crtc,
14186 struct drm_atomic_state *state,
14187 struct drm_crtc_state *old_crtc_state,
14188 unsigned int *crtc_vblank_mask)
14189{
14190 struct drm_device *dev = crtc->dev;
14191 struct drm_i915_private *dev_priv = to_i915(dev);
14192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14193 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14194 bool modeset = needs_modeset(crtc->state);
14195
14196 if (modeset) {
14197 update_scanline_offset(intel_crtc);
14198 dev_priv->display.crtc_enable(pipe_config, state);
14199 } else {
14200 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14201 }
14202
14203 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14204 intel_fbc_enable(
14205 intel_crtc, pipe_config,
14206 to_intel_plane_state(crtc->primary->state));
14207 }
14208
14209 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14210
14211 if (needs_vblank_wait(pipe_config))
14212 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14213}
14214
14215static void intel_update_crtcs(struct drm_atomic_state *state,
14216 unsigned int *crtc_vblank_mask)
14217{
14218 struct drm_crtc *crtc;
14219 struct drm_crtc_state *old_crtc_state;
14220 int i;
14221
14222 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14223 if (!crtc->state->active)
14224 continue;
14225
14226 intel_update_crtc(crtc, state, old_crtc_state,
14227 crtc_vblank_mask);
14228 }
14229}
14230
Lyude27082492016-08-24 07:48:10 +020014231static void skl_update_crtcs(struct drm_atomic_state *state,
14232 unsigned int *crtc_vblank_mask)
14233{
14234 struct drm_device *dev = state->dev;
14235 struct drm_i915_private *dev_priv = to_i915(dev);
14236 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14237 struct drm_crtc *crtc;
14238 struct drm_crtc_state *old_crtc_state;
14239 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
14240 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
14241 unsigned int updated = 0;
14242 bool progress;
14243 enum pipe pipe;
14244
14245 /*
14246 * Whenever the number of active pipes changes, we need to make sure we
14247 * update the pipes in the right order so that their ddb allocations
14248 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14249 * cause pipe underruns and other bad stuff.
14250 */
14251 do {
14252 int i;
14253 progress = false;
14254
14255 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14256 bool vbl_wait = false;
14257 unsigned int cmask = drm_crtc_mask(crtc);
14258 pipe = to_intel_crtc(crtc)->pipe;
14259
14260 if (updated & cmask || !crtc->state->active)
14261 continue;
14262 if (skl_ddb_allocation_overlaps(state, cur_ddb, new_ddb,
14263 pipe))
14264 continue;
14265
14266 updated |= cmask;
14267
14268 /*
14269 * If this is an already active pipe, it's DDB changed,
14270 * and this isn't the last pipe that needs updating
14271 * then we need to wait for a vblank to pass for the
14272 * new ddb allocation to take effect.
14273 */
14274 if (!skl_ddb_allocation_equals(cur_ddb, new_ddb, pipe) &&
14275 !crtc->state->active_changed &&
14276 intel_state->wm_results.dirty_pipes != updated)
14277 vbl_wait = true;
14278
14279 intel_update_crtc(crtc, state, old_crtc_state,
14280 crtc_vblank_mask);
14281
14282 if (vbl_wait)
14283 intel_wait_for_vblank(dev, pipe);
14284
14285 progress = true;
14286 }
14287 } while (progress);
14288}
14289
Daniel Vetter94f05022016-06-14 18:01:00 +020014290static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014291{
Daniel Vetter94f05022016-06-14 18:01:00 +020014292 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014293 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014294 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014295 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014296 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014297 struct intel_crtc_state *intel_cstate;
Daniel Vetter94f05022016-06-14 18:01:00 +020014298 struct drm_plane *plane;
14299 struct drm_plane_state *plane_state;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014300 bool hw_check = intel_state->modeset;
14301 unsigned long put_domains[I915_MAX_PIPES] = {};
14302 unsigned crtc_vblank_mask = 0;
Daniel Vetter94f05022016-06-14 18:01:00 +020014303 int i, ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020014304
Daniel Vetter94f05022016-06-14 18:01:00 +020014305 for_each_plane_in_state(state, plane, plane_state, i) {
14306 struct intel_plane_state *intel_plane_state =
14307 to_intel_plane_state(plane_state);
Daniel Vetterea0000f2016-06-13 16:13:46 +020014308
Daniel Vetter94f05022016-06-14 18:01:00 +020014309 if (!intel_plane_state->wait_req)
14310 continue;
14311
Chris Wilson776f3232016-08-04 07:52:40 +010014312 ret = i915_wait_request(intel_plane_state->wait_req,
Chris Wilsonea746f32016-09-09 14:11:49 +010014313 0, NULL, NULL);
Daniel Vetter94f05022016-06-14 18:01:00 +020014314 /* EIO should be eaten, and we can't get interrupted in the
14315 * worker, and blocking commits have waited already. */
14316 WARN_ON(ret);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014317 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030014318
Daniel Vetterea0000f2016-06-13 16:13:46 +020014319 drm_atomic_helper_wait_for_dependencies(state);
14320
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014321 if (intel_state->modeset) {
14322 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14323 sizeof(intel_state->min_pixclk));
14324 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014325 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014326
14327 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014328 }
14329
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014330 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14332
Daniel Vetter5a21b662016-05-24 17:13:53 +020014333 if (needs_modeset(crtc->state) ||
14334 to_intel_crtc_state(crtc->state)->update_pipe) {
14335 hw_check = true;
14336
14337 put_domains[to_intel_crtc(crtc)->pipe] =
14338 modeset_get_crtc_power_domains(crtc,
14339 to_intel_crtc_state(crtc->state));
14340 }
14341
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014342 if (!needs_modeset(crtc->state))
14343 continue;
14344
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014345 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014346
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014347 if (old_crtc_state->active) {
14348 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014349 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014350 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014351 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014352 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014353
14354 /*
14355 * Underruns don't always raise
14356 * interrupts, so check manually.
14357 */
14358 intel_check_cpu_fifo_underruns(dev_priv);
14359 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014360
14361 if (!crtc->state->active)
14362 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014363 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014364 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014365
Daniel Vetterea9d7582012-07-10 10:42:52 +020014366 /* Only after disabling all output pipelines that will be changed can we
14367 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014368 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014369
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014370 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014371 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014372
14373 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014374 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014375 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014376 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014377
Lyude656d1b82016-08-17 15:55:54 -040014378 /*
14379 * SKL workaround: bspec recommends we disable the SAGV when we
14380 * have more then one pipe enabled
14381 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014382 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014383 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014384
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020014385 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014386 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014387
Lyude896e5bb2016-08-24 07:48:09 +020014388 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014389 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014390 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014391
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014392 /* Complete events for now disable pipes here. */
14393 if (modeset && !crtc->state->active && crtc->state->event) {
14394 spin_lock_irq(&dev->event_lock);
14395 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14396 spin_unlock_irq(&dev->event_lock);
14397
14398 crtc->state->event = NULL;
14399 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014400 }
14401
Lyude896e5bb2016-08-24 07:48:09 +020014402 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14403 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14404
Daniel Vetter94f05022016-06-14 18:01:00 +020014405 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14406 * already, but still need the state for the delayed optimization. To
14407 * fix this:
14408 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14409 * - schedule that vblank worker _before_ calling hw_done
14410 * - at the start of commit_tail, cancel it _synchrously
14411 * - switch over to the vblank wait helper in the core after that since
14412 * we don't need out special handling any more.
14413 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014414 if (!state->legacy_cursor_update)
14415 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14416
14417 /*
14418 * Now that the vblank has passed, we can go ahead and program the
14419 * optimal watermarks on platforms that need two-step watermark
14420 * programming.
14421 *
14422 * TODO: Move this (and other cleanup) to an async worker eventually.
14423 */
14424 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14425 intel_cstate = to_intel_crtc_state(crtc->state);
14426
14427 if (dev_priv->display.optimize_watermarks)
14428 dev_priv->display.optimize_watermarks(intel_cstate);
14429 }
14430
14431 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14432 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14433
14434 if (put_domains[i])
14435 modeset_put_power_domains(dev_priv, put_domains[i]);
14436
14437 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
14438 }
14439
Paulo Zanoni56feca92016-09-22 18:00:28 -030014440 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014441 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014442
Daniel Vetter94f05022016-06-14 18:01:00 +020014443 drm_atomic_helper_commit_hw_done(state);
14444
Daniel Vetter5a21b662016-05-24 17:13:53 +020014445 if (intel_state->modeset)
14446 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14447
14448 mutex_lock(&dev->struct_mutex);
14449 drm_atomic_helper_cleanup_planes(dev, state);
14450 mutex_unlock(&dev->struct_mutex);
14451
Daniel Vetterea0000f2016-06-13 16:13:46 +020014452 drm_atomic_helper_commit_cleanup_done(state);
14453
Maarten Lankhorstee165b12015-08-05 12:37:00 +020014454 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014455
Mika Kuoppala75714942015-12-16 09:26:48 +020014456 /* As one of the primary mmio accessors, KMS has a high likelihood
14457 * of triggering bugs in unclaimed access. After we finish
14458 * modesetting, see if an error has been flagged, and if so
14459 * enable debugging for the next modeset - and hope we catch
14460 * the culprit.
14461 *
14462 * XXX note that we assume display power is on at this point.
14463 * This might hold true now but we need to add pm helper to check
14464 * unclaimed only when the hardware is on, as atomic commits
14465 * can happen also when the device is completely off.
14466 */
14467 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014468}
14469
14470static void intel_atomic_commit_work(struct work_struct *work)
14471{
14472 struct drm_atomic_state *state = container_of(work,
14473 struct drm_atomic_state,
14474 commit_work);
14475 intel_atomic_commit_tail(state);
14476}
14477
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014478static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14479{
14480 struct drm_plane_state *old_plane_state;
14481 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014482 int i;
14483
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014484 for_each_plane_in_state(state, plane, old_plane_state, i)
14485 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14486 intel_fb_obj(plane->state->fb),
14487 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014488}
14489
Daniel Vetter94f05022016-06-14 18:01:00 +020014490/**
14491 * intel_atomic_commit - commit validated state object
14492 * @dev: DRM device
14493 * @state: the top-level driver state object
14494 * @nonblock: nonblocking commit
14495 *
14496 * This function commits a top-level state object that has been validated
14497 * with drm_atomic_helper_check().
14498 *
14499 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
14500 * nonblocking commits are only safe for pure plane updates. Everything else
14501 * should work though.
14502 *
14503 * RETURNS
14504 * Zero for success or -errno.
14505 */
14506static int intel_atomic_commit(struct drm_device *dev,
14507 struct drm_atomic_state *state,
14508 bool nonblock)
14509{
14510 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014511 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014512 int ret = 0;
14513
14514 if (intel_state->modeset && nonblock) {
14515 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
14516 return -EINVAL;
14517 }
14518
14519 ret = drm_atomic_helper_setup_commit(state, nonblock);
14520 if (ret)
14521 return ret;
14522
14523 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
14524
14525 ret = intel_atomic_prepare_commit(dev, state, nonblock);
14526 if (ret) {
14527 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
14528 return ret;
14529 }
14530
14531 drm_atomic_helper_swap_state(state, true);
14532 dev_priv->wm.distrust_bios_wm = false;
14533 dev_priv->wm.skl_results = intel_state->wm_results;
14534 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014535 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014536
14537 if (nonblock)
14538 queue_work(system_unbound_wq, &state->commit_work);
14539 else
14540 intel_atomic_commit_tail(state);
Mika Kuoppala75714942015-12-16 09:26:48 +020014541
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014542 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014543}
14544
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014545void intel_crtc_restore_mode(struct drm_crtc *crtc)
14546{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014547 struct drm_device *dev = crtc->dev;
14548 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014549 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014550 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014551
14552 state = drm_atomic_state_alloc(dev);
14553 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014554 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14555 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014556 return;
14557 }
14558
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014559 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014560
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014561retry:
14562 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14563 ret = PTR_ERR_OR_ZERO(crtc_state);
14564 if (!ret) {
14565 if (!crtc_state->active)
14566 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014567
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014568 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014569 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014570 }
14571
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014572 if (ret == -EDEADLK) {
14573 drm_atomic_state_clear(state);
14574 drm_modeset_backoff(state->acquire_ctx);
14575 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014576 }
14577
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014578 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014579out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014580 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014581}
14582
Bob Paauwea8784872016-07-15 14:59:02 +010014583/*
14584 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14585 * drm_atomic_helper_legacy_gamma_set() directly.
14586 */
14587static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14588 u16 *red, u16 *green, u16 *blue,
14589 uint32_t size)
14590{
14591 struct drm_device *dev = crtc->dev;
14592 struct drm_mode_config *config = &dev->mode_config;
14593 struct drm_crtc_state *state;
14594 int ret;
14595
14596 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14597 if (ret)
14598 return ret;
14599
14600 /*
14601 * Make sure we update the legacy properties so this works when
14602 * atomic is not enabled.
14603 */
14604
14605 state = crtc->state;
14606
14607 drm_object_property_set_value(&crtc->base,
14608 config->degamma_lut_property,
14609 (state->degamma_lut) ?
14610 state->degamma_lut->base.id : 0);
14611
14612 drm_object_property_set_value(&crtc->base,
14613 config->ctm_property,
14614 (state->ctm) ?
14615 state->ctm->base.id : 0);
14616
14617 drm_object_property_set_value(&crtc->base,
14618 config->gamma_lut_property,
14619 (state->gamma_lut) ?
14620 state->gamma_lut->base.id : 0);
14621
14622 return 0;
14623}
14624
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014625static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014626 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014627 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014628 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014629 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014630 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014631 .atomic_duplicate_state = intel_crtc_duplicate_state,
14632 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014633};
14634
Matt Roper6beb8c232014-12-01 15:40:14 -080014635/**
14636 * intel_prepare_plane_fb - Prepare fb for usage on plane
14637 * @plane: drm plane to prepare for
14638 * @fb: framebuffer to prepare for presentation
14639 *
14640 * Prepares a framebuffer for usage on a display plane. Generally this
14641 * involves pinning the underlying object and updating the frontbuffer tracking
14642 * bits. Some older platforms need special physical address handling for
14643 * cursor planes.
14644 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014645 * Must be called with struct_mutex held.
14646 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014647 * Returns 0 on success, negative error code on failure.
14648 */
14649int
14650intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014651 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014652{
14653 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014654 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014655 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014656 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc37efb92016-06-17 08:28:47 +010014657 struct reservation_object *resv;
Matt Roper6beb8c232014-12-01 15:40:14 -080014658 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070014659
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014660 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014661 return 0;
14662
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014663 if (old_obj) {
14664 struct drm_crtc_state *crtc_state =
14665 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14666
14667 /* Big Hammer, we also need to ensure that any pending
14668 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14669 * current scanout is retired before unpinning the old
14670 * framebuffer. Note that we rely on userspace rendering
14671 * into the buffer attached to the pipe they are waiting
14672 * on. If not, userspace generates a GPU hang with IPEHR
14673 * point to the MI_WAIT_FOR_EVENT.
14674 *
14675 * This should only fail upon a hung GPU, in which case we
14676 * can safely continue.
14677 */
14678 if (needs_modeset(crtc_state))
14679 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014680 if (ret) {
14681 /* GPU hangs should have been swallowed by the wait */
14682 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014683 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014684 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014685 }
14686
Chris Wilsonc37efb92016-06-17 08:28:47 +010014687 if (!obj)
14688 return 0;
14689
Daniel Vetter5a21b662016-05-24 17:13:53 +020014690 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010014691 resv = i915_gem_object_get_dmabuf_resv(obj);
14692 if (resv) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014693 long lret;
14694
Chris Wilsonc37efb92016-06-17 08:28:47 +010014695 lret = reservation_object_wait_timeout_rcu(resv, false, true,
Daniel Vetter5a21b662016-05-24 17:13:53 +020014696 MAX_SCHEDULE_TIMEOUT);
14697 if (lret == -ERESTARTSYS)
14698 return lret;
14699
14700 WARN(lret < 0, "waiting returns %li\n", lret);
14701 }
14702
Chris Wilsonc37efb92016-06-17 08:28:47 +010014703 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014704 INTEL_INFO(dev)->cursor_needs_physical) {
14705 int align = IS_I830(dev) ? 16 * 1024 : 256;
14706 ret = i915_gem_object_attach_phys(obj, align);
14707 if (ret)
14708 DRM_DEBUG_KMS("failed to attach phys object\n");
14709 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014710 struct i915_vma *vma;
14711
14712 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
14713 if (IS_ERR(vma))
14714 ret = PTR_ERR(vma);
Matt Roper6beb8c232014-12-01 15:40:14 -080014715 }
14716
Chris Wilsonc37efb92016-06-17 08:28:47 +010014717 if (ret == 0) {
Chris Wilson27c01aa2016-08-04 07:52:30 +010014718 to_intel_plane_state(new_state)->wait_req =
Chris Wilsond72d9082016-08-04 07:52:31 +010014719 i915_gem_active_get(&obj->last_write,
14720 &obj->base.dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014721 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014722
Matt Roper6beb8c232014-12-01 15:40:14 -080014723 return ret;
14724}
14725
Matt Roper38f3ce32014-12-02 07:45:25 -080014726/**
14727 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14728 * @plane: drm plane to clean up for
14729 * @fb: old framebuffer that was on plane
14730 *
14731 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014732 *
14733 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014734 */
14735void
14736intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014737 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014738{
14739 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014740 struct intel_plane_state *old_intel_state;
Keith Packard84978252016-07-31 00:54:51 -070014741 struct intel_plane_state *intel_state = to_intel_plane_state(plane->state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014742 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14743 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014744
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014745 old_intel_state = to_intel_plane_state(old_state);
14746
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014747 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014748 return;
14749
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014750 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14751 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014752 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014753
Keith Packard84978252016-07-31 00:54:51 -070014754 i915_gem_request_assign(&intel_state->wait_req, NULL);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014755 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014756}
14757
Chandra Konduru6156a452015-04-27 13:48:39 -070014758int
14759skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14760{
14761 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014762 int crtc_clock, cdclk;
14763
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014764 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014765 return DRM_PLANE_HELPER_NO_SCALING;
14766
Chandra Konduru6156a452015-04-27 13:48:39 -070014767 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014768 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014769
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014770 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014771 return DRM_PLANE_HELPER_NO_SCALING;
14772
14773 /*
14774 * skl max scale is lower of:
14775 * close to 3 but not 3, -1 is for that purpose
14776 * or
14777 * cdclk/crtc_clock
14778 */
14779 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14780
14781 return max_scale;
14782}
14783
Matt Roper465c1202014-05-29 08:06:54 -070014784static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014785intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014786 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014787 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014788{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014789 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014790 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014791 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014792 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14793 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014794 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014795
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014796 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014797 /* use scaler when colorkey is not required */
14798 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14799 min_scale = 1;
14800 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14801 }
Sonika Jindald8106362015-04-10 14:37:28 +053014802 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014803 }
Sonika Jindald8106362015-04-10 14:37:28 +053014804
Daniel Vettercc926382016-08-15 10:41:47 +020014805 ret = drm_plane_helper_check_state(&state->base,
14806 &state->clip,
14807 min_scale, max_scale,
14808 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014809 if (ret)
14810 return ret;
14811
Daniel Vettercc926382016-08-15 10:41:47 +020014812 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014813 return 0;
14814
14815 if (INTEL_GEN(dev_priv) >= 9) {
14816 ret = skl_check_plane_surface(state);
14817 if (ret)
14818 return ret;
14819 }
14820
14821 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014822}
14823
Daniel Vetter5a21b662016-05-24 17:13:53 +020014824static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14825 struct drm_crtc_state *old_crtc_state)
14826{
14827 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014828 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14830 struct intel_crtc_state *old_intel_state =
14831 to_intel_crtc_state(old_crtc_state);
14832 bool modeset = needs_modeset(crtc->state);
Lyude62e0fb82016-08-22 12:50:08 -040014833 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014834
14835 /* Perform vblank evasion around commit operation */
14836 intel_pipe_update_start(intel_crtc);
14837
14838 if (modeset)
14839 return;
14840
14841 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14842 intel_color_set_csc(crtc->state);
14843 intel_color_load_luts(crtc->state);
14844 }
14845
14846 if (to_intel_crtc_state(crtc->state)->update_pipe)
14847 intel_update_pipe_config(intel_crtc, old_intel_state);
Lyude62e0fb82016-08-22 12:50:08 -040014848 else if (INTEL_GEN(dev_priv) >= 9) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014849 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014850
14851 I915_WRITE(PIPE_WM_LINETIME(pipe),
14852 dev_priv->wm.skl_hw.wm_linetime[pipe]);
14853 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014854}
14855
14856static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14857 struct drm_crtc_state *old_crtc_state)
14858{
14859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14860
14861 intel_pipe_update_end(intel_crtc, NULL);
14862}
14863
Matt Ropercf4c7c12014-12-04 10:27:42 -080014864/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014865 * intel_plane_destroy - destroy a plane
14866 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014867 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014868 * Common destruction function for all types of planes (primary, cursor,
14869 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014870 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014871void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014872{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014873 if (!plane)
14874 return;
14875
Matt Roper465c1202014-05-29 08:06:54 -070014876 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014877 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014878}
14879
Matt Roper65a3fea2015-01-21 16:35:42 -080014880const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014881 .update_plane = drm_atomic_helper_update_plane,
14882 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014883 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014884 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014885 .atomic_get_property = intel_plane_atomic_get_property,
14886 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014887 .atomic_duplicate_state = intel_plane_duplicate_state,
14888 .atomic_destroy_state = intel_plane_destroy_state,
14889
Matt Roper465c1202014-05-29 08:06:54 -070014890};
14891
14892static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14893 int pipe)
14894{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014895 struct intel_plane *primary = NULL;
14896 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014897 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014898 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014899 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014900
14901 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014902 if (!primary)
14903 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014904
Matt Roper8e7d6882015-01-21 16:35:41 -080014905 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014906 if (!state)
14907 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014908 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014909
Matt Roper465c1202014-05-29 08:06:54 -070014910 primary->can_scale = false;
14911 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014912 if (INTEL_INFO(dev)->gen >= 9) {
14913 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014914 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014915 }
Matt Roper465c1202014-05-29 08:06:54 -070014916 primary->pipe = pipe;
14917 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014918 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014919 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014920 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14921 primary->plane = !pipe;
14922
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014923 if (INTEL_INFO(dev)->gen >= 9) {
14924 intel_primary_formats = skl_primary_formats;
14925 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014926
14927 primary->update_plane = skylake_update_primary_plane;
14928 primary->disable_plane = skylake_disable_primary_plane;
14929 } else if (HAS_PCH_SPLIT(dev)) {
14930 intel_primary_formats = i965_primary_formats;
14931 num_formats = ARRAY_SIZE(i965_primary_formats);
14932
14933 primary->update_plane = ironlake_update_primary_plane;
14934 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014935 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014936 intel_primary_formats = i965_primary_formats;
14937 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014938
14939 primary->update_plane = i9xx_update_primary_plane;
14940 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014941 } else {
14942 intel_primary_formats = i8xx_primary_formats;
14943 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014944
14945 primary->update_plane = i9xx_update_primary_plane;
14946 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014947 }
14948
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014949 if (INTEL_INFO(dev)->gen >= 9)
14950 ret = drm_universal_plane_init(dev, &primary->base, 0,
14951 &intel_plane_funcs,
14952 intel_primary_formats, num_formats,
14953 DRM_PLANE_TYPE_PRIMARY,
14954 "plane 1%c", pipe_name(pipe));
14955 else if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14956 ret = drm_universal_plane_init(dev, &primary->base, 0,
14957 &intel_plane_funcs,
14958 intel_primary_formats, num_formats,
14959 DRM_PLANE_TYPE_PRIMARY,
14960 "primary %c", pipe_name(pipe));
14961 else
14962 ret = drm_universal_plane_init(dev, &primary->base, 0,
14963 &intel_plane_funcs,
14964 intel_primary_formats, num_formats,
14965 DRM_PLANE_TYPE_PRIMARY,
14966 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014967 if (ret)
14968 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014969
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014970 if (INTEL_INFO(dev)->gen >= 4)
14971 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014972
Matt Roperea2c67b2014-12-23 10:41:52 -080014973 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14974
Matt Roper465c1202014-05-29 08:06:54 -070014975 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014976
14977fail:
14978 kfree(state);
14979 kfree(primary);
14980
14981 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014982}
14983
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014984void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14985{
14986 if (!dev->mode_config.rotation_property) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030014987 unsigned long flags = DRM_ROTATE_0 |
14988 DRM_ROTATE_180;
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014989
14990 if (INTEL_INFO(dev)->gen >= 9)
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030014991 flags |= DRM_ROTATE_90 | DRM_ROTATE_270;
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014992
14993 dev->mode_config.rotation_property =
14994 drm_mode_create_rotation_property(dev, flags);
14995 }
14996 if (dev->mode_config.rotation_property)
14997 drm_object_attach_property(&plane->base.base,
14998 dev->mode_config.rotation_property,
14999 plane->base.state->rotation);
15000}
15001
Matt Roper3d7d6512014-06-10 08:28:13 -070015002static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015003intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015004 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015005 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015006{
Matt Roper2b875c22014-12-01 15:40:13 -080015007 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015008 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015009 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015010 unsigned stride;
15011 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015012
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015013 ret = drm_plane_helper_check_state(&state->base,
15014 &state->clip,
15015 DRM_PLANE_HELPER_NO_SCALING,
15016 DRM_PLANE_HELPER_NO_SCALING,
15017 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015018 if (ret)
15019 return ret;
15020
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015021 /* if we want to turn off the cursor ignore width and height */
15022 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015023 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015024
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015025 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015026 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015027 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15028 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015029 return -EINVAL;
15030 }
15031
Matt Roperea2c67b2014-12-23 10:41:52 -080015032 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15033 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015034 DRM_DEBUG_KMS("buffer is too small\n");
15035 return -ENOMEM;
15036 }
15037
Ville Syrjälä3a656b52015-03-09 21:08:37 +020015038 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015039 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015040 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015041 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015042
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015043 /*
15044 * There's something wrong with the cursor on CHV pipe C.
15045 * If it straddles the left edge of the screen then
15046 * moving it away from the edge or disabling it often
15047 * results in a pipe underrun, and often that can lead to
15048 * dead pipe (constant underrun reported, and it scans
15049 * out just a solid color). To recover from that, the
15050 * display power well must be turned off and on again.
15051 * Refuse the put the cursor into that compromised position.
15052 */
15053 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015054 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015055 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15056 return -EINVAL;
15057 }
15058
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015059 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015060}
15061
Matt Roperf4a2cf22014-12-01 15:40:12 -080015062static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015063intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015064 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015065{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15067
15068 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015069 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015070}
15071
15072static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015073intel_update_cursor_plane(struct drm_plane *plane,
15074 const struct intel_crtc_state *crtc_state,
15075 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015076{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015077 struct drm_crtc *crtc = crtc_state->base.crtc;
15078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080015079 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080015080 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015081 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015082
Matt Roperf4a2cf22014-12-01 15:40:12 -080015083 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015084 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080015085 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015086 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015087 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015088 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015089
Gustavo Padovana912f122014-12-01 15:40:10 -080015090 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015091 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015092}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015093
Matt Roper3d7d6512014-06-10 08:28:13 -070015094static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
15095 int pipe)
15096{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015097 struct intel_plane *cursor = NULL;
15098 struct intel_plane_state *state = NULL;
15099 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015100
15101 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015102 if (!cursor)
15103 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070015104
Matt Roper8e7d6882015-01-21 16:35:41 -080015105 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015106 if (!state)
15107 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080015108 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015109
Matt Roper3d7d6512014-06-10 08:28:13 -070015110 cursor->can_scale = false;
15111 cursor->max_downscale = 1;
15112 cursor->pipe = pipe;
15113 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015114 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015115 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015116 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015117 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015118
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015119 ret = drm_universal_plane_init(dev, &cursor->base, 0,
15120 &intel_plane_funcs,
15121 intel_cursor_formats,
15122 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015123 DRM_PLANE_TYPE_CURSOR,
15124 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015125 if (ret)
15126 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015127
15128 if (INTEL_INFO(dev)->gen >= 4) {
15129 if (!dev->mode_config.rotation_property)
15130 dev->mode_config.rotation_property =
15131 drm_mode_create_rotation_property(dev,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +030015132 DRM_ROTATE_0 |
15133 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015134 if (dev->mode_config.rotation_property)
15135 drm_object_attach_property(&cursor->base.base,
15136 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080015137 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015138 }
15139
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015140 if (INTEL_INFO(dev)->gen >=9)
15141 state->scaler_id = -1;
15142
Matt Roperea2c67b2014-12-23 10:41:52 -080015143 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15144
Matt Roper3d7d6512014-06-10 08:28:13 -070015145 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015146
15147fail:
15148 kfree(state);
15149 kfree(cursor);
15150
15151 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015152}
15153
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015154static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
15155 struct intel_crtc_state *crtc_state)
15156{
15157 int i;
15158 struct intel_scaler *intel_scaler;
15159 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
15160
15161 for (i = 0; i < intel_crtc->num_scalers; i++) {
15162 intel_scaler = &scaler_state->scalers[i];
15163 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015164 intel_scaler->mode = PS_SCALER_MODE_DYN;
15165 }
15166
15167 scaler_state->scaler_id = -1;
15168}
15169
Hannes Ederb358d0a2008-12-18 21:18:47 +010015170static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015171{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015172 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015173 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015174 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070015175 struct drm_plane *primary = NULL;
15176 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015177 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015178
Daniel Vetter955382f2013-09-19 14:05:45 +020015179 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080015180 if (intel_crtc == NULL)
15181 return;
15182
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015183 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
15184 if (!crtc_state)
15185 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015186 intel_crtc->config = crtc_state;
15187 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015188 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015189
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015190 /* initialize shared scalers */
15191 if (INTEL_INFO(dev)->gen >= 9) {
15192 if (pipe == PIPE_C)
15193 intel_crtc->num_scalers = 1;
15194 else
15195 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15196
15197 skl_init_scalers(dev, intel_crtc, crtc_state);
15198 }
15199
Matt Roper465c1202014-05-29 08:06:54 -070015200 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015201 if (!primary)
15202 goto fail;
15203
15204 cursor = intel_cursor_plane_create(dev, pipe);
15205 if (!cursor)
15206 goto fail;
15207
Matt Roper465c1202014-05-29 08:06:54 -070015208 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015209 cursor, &intel_crtc_funcs,
15210 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015211 if (ret)
15212 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015213
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015214 /*
15215 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020015216 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020015217 */
Jesse Barnes80824002009-09-10 15:28:06 -070015218 intel_crtc->pipe = pipe;
15219 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010015220 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080015221 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010015222 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070015223 }
15224
Chris Wilson4b0e3332014-05-30 16:35:26 +030015225 intel_crtc->cursor_base = ~0;
15226 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015227 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015228
Ville Syrjälä852eb002015-06-24 22:00:07 +030015229 intel_crtc->wm.cxsr_allowed = true;
15230
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015231 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15232 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
15233 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
15234 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
15235
Jesse Barnes79e53942008-11-07 14:24:08 -080015236 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015237
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015238 intel_color_init(&intel_crtc->base);
15239
Daniel Vetter87b6b102014-05-15 15:33:46 +020015240 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070015241 return;
15242
15243fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030015244 intel_plane_destroy(primary);
15245 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015246 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015247 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080015248}
15249
Jesse Barnes752aa882013-10-31 18:55:49 +020015250enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15251{
15252 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015253 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015254
Rob Clark51fd3712013-11-19 12:10:12 -050015255 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015256
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015257 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015258 return INVALID_PIPE;
15259
15260 return to_intel_crtc(encoder->crtc)->pipe;
15261}
15262
Carl Worth08d7b3d2009-04-29 14:43:54 -070015263int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015264 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015265{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015266 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015267 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015268 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015269
Rob Clark7707e652014-07-17 23:30:04 -040015270 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015271 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015272 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015273
Rob Clark7707e652014-07-17 23:30:04 -040015274 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015275 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015276
Daniel Vetterc05422d2009-08-11 16:05:30 +020015277 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015278}
15279
Daniel Vetter66a92782012-07-12 20:08:18 +020015280static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015281{
Daniel Vetter66a92782012-07-12 20:08:18 +020015282 struct drm_device *dev = encoder->base.dev;
15283 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015284 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015285 int entry = 0;
15286
Damien Lespiaub2784e12014-08-05 11:29:37 +010015287 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015288 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015289 index_mask |= (1 << entry);
15290
Jesse Barnes79e53942008-11-07 14:24:08 -080015291 entry++;
15292 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015293
Jesse Barnes79e53942008-11-07 14:24:08 -080015294 return index_mask;
15295}
15296
Chris Wilson4d302442010-12-14 19:21:29 +000015297static bool has_edp_a(struct drm_device *dev)
15298{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015299 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4d302442010-12-14 19:21:29 +000015300
15301 if (!IS_MOBILE(dev))
15302 return false;
15303
15304 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15305 return false;
15306
Damien Lespiaue3589902014-02-07 19:12:50 +000015307 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015308 return false;
15309
15310 return true;
15311}
15312
Jesse Barnes84b4e042014-06-25 08:24:29 -070015313static bool intel_crt_present(struct drm_device *dev)
15314{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015315 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes84b4e042014-06-25 08:24:29 -070015316
Damien Lespiau884497e2013-12-03 13:56:23 +000015317 if (INTEL_INFO(dev)->gen >= 9)
15318 return false;
15319
Damien Lespiaucf404ce2014-10-01 20:04:15 +010015320 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015321 return false;
15322
15323 if (IS_CHERRYVIEW(dev))
15324 return false;
15325
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015326 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
15327 return false;
15328
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015329 /* DDI E can't be used if DDI A requires 4 lanes */
15330 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
15331 return false;
15332
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015333 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015334 return false;
15335
15336 return true;
15337}
15338
Imre Deak8090ba82016-08-10 14:07:33 +030015339void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15340{
15341 int pps_num;
15342 int pps_idx;
15343
15344 if (HAS_DDI(dev_priv))
15345 return;
15346 /*
15347 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15348 * everywhere where registers can be write protected.
15349 */
15350 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15351 pps_num = 2;
15352 else
15353 pps_num = 1;
15354
15355 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15356 u32 val = I915_READ(PP_CONTROL(pps_idx));
15357
15358 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15359 I915_WRITE(PP_CONTROL(pps_idx), val);
15360 }
15361}
15362
Imre Deak44cb7342016-08-10 14:07:29 +030015363static void intel_pps_init(struct drm_i915_private *dev_priv)
15364{
15365 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15366 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15367 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15368 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15369 else
15370 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015371
15372 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015373}
15374
Jesse Barnes79e53942008-11-07 14:24:08 -080015375static void intel_setup_outputs(struct drm_device *dev)
15376{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015377 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson4ef69c72010-09-09 15:14:28 +010015378 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015379 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015380
Imre Deak44cb7342016-08-10 14:07:29 +030015381 intel_pps_init(dev_priv);
15382
Imre Deak97a824e12016-06-21 11:51:47 +030015383 /*
15384 * intel_edp_init_connector() depends on this completing first, to
15385 * prevent the registeration of both eDP and LVDS and the incorrect
15386 * sharing of the PPS.
15387 */
Daniel Vetterc9093352013-06-06 22:22:47 +020015388 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015389
Jesse Barnes84b4e042014-06-25 08:24:29 -070015390 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020015391 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015392
Vandana Kannanc776eb22014-08-19 12:05:01 +053015393 if (IS_BROXTON(dev)) {
15394 /*
15395 * FIXME: Broxton doesn't support port detection via the
15396 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15397 * detect the ports.
15398 */
15399 intel_ddi_init(dev, PORT_A);
15400 intel_ddi_init(dev, PORT_B);
15401 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015402
15403 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053015404 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015405 int found;
15406
Jesse Barnesde31fac2015-03-06 15:53:32 -080015407 /*
15408 * Haswell uses DDI functions to detect digital outputs.
15409 * On SKL pre-D0 the strap isn't connected, so we assume
15410 * it's there.
15411 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015412 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015413 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015414 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015415 intel_ddi_init(dev, PORT_A);
15416
15417 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15418 * register */
15419 found = I915_READ(SFUSE_STRAP);
15420
15421 if (found & SFUSE_STRAP_DDIB_DETECTED)
15422 intel_ddi_init(dev, PORT_B);
15423 if (found & SFUSE_STRAP_DDIC_DETECTED)
15424 intel_ddi_init(dev, PORT_C);
15425 if (found & SFUSE_STRAP_DDID_DETECTED)
15426 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015427 /*
15428 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15429 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015430 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015431 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15432 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15433 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15434 intel_ddi_init(dev, PORT_E);
15435
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015436 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015437 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020015438 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015439
15440 if (has_edp_a(dev))
15441 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015442
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015443 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015444 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015445 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015446 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015447 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015448 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015449 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015450 }
15451
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015452 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015453 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015454
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015455 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030015456 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015457
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015458 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015459 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015460
Daniel Vetter270b3042012-10-27 15:52:05 +020015461 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015462 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080015463 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015464 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015465
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015466 /*
15467 * The DP_DETECTED bit is the latched state of the DDC
15468 * SDA pin at boot. However since eDP doesn't require DDC
15469 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15470 * eDP ports may have been muxed to an alternate function.
15471 * Thus we can't rely on the DP_DETECTED bit alone to detect
15472 * eDP ports. Consult the VBT as well as DP_DETECTED to
15473 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015474 *
15475 * Sadly the straps seem to be missing sometimes even for HDMI
15476 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15477 * and VBT for the presence of the port. Additionally we can't
15478 * trust the port type the VBT declares as we've seen at least
15479 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015480 */
Chris Wilson457c52d2016-06-01 08:27:50 +010015481 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015482 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15483 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015484 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015485 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015486 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015487
Chris Wilson457c52d2016-06-01 08:27:50 +010015488 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015489 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15490 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010015491 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015492 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015493 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015494
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015495 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015496 /*
15497 * eDP not supported on port D,
15498 * so no need to worry about it
15499 */
15500 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15501 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030015502 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015503 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15504 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015505 }
15506
Jani Nikula3cfca972013-08-27 15:12:26 +030015507 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020015508 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015509 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015510
Paulo Zanonie2debe92013-02-18 19:00:27 -030015511 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015512 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015513 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015514 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015515 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015516 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015517 }
Ma Ling27185ae2009-08-24 13:50:23 +080015518
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015519 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015520 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015521 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015522
15523 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015524
Paulo Zanonie2debe92013-02-18 19:00:27 -030015525 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015526 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020015527 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015528 }
Ma Ling27185ae2009-08-24 13:50:23 +080015529
Paulo Zanonie2debe92013-02-18 19:00:27 -030015530 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015531
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015532 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015533 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030015534 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015535 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015536 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015537 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015538 }
Ma Ling27185ae2009-08-24 13:50:23 +080015539
Daniel Vetter3fec3d22015-07-07 09:10:07 +020015540 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030015541 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030015542 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070015543 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015544 intel_dvo_init(dev);
15545
Zhenyu Wang103a1962009-11-27 11:44:36 +080015546 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080015547 intel_tv_init(dev);
15548
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080015549 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015550
Damien Lespiaub2784e12014-08-05 11:29:37 +010015551 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015552 encoder->base.possible_crtcs = encoder->crtc_mask;
15553 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015554 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015555 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015556
Paulo Zanonidde86e22012-12-01 12:04:25 -020015557 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020015558
15559 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015560}
15561
15562static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15563{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015564 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015565 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015566
Daniel Vetteref2d6332014-02-10 18:00:38 +010015567 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015568 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015569 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015570 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015571 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015572 kfree(intel_fb);
15573}
15574
15575static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015576 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015577 unsigned int *handle)
15578{
15579 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015580 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015581
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015582 if (obj->userptr.mm) {
15583 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15584 return -EINVAL;
15585 }
15586
Chris Wilson05394f32010-11-08 19:18:58 +000015587 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015588}
15589
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015590static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15591 struct drm_file *file,
15592 unsigned flags, unsigned color,
15593 struct drm_clip_rect *clips,
15594 unsigned num_clips)
15595{
15596 struct drm_device *dev = fb->dev;
15597 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15598 struct drm_i915_gem_object *obj = intel_fb->obj;
15599
15600 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015601 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015602 mutex_unlock(&dev->struct_mutex);
15603
15604 return 0;
15605}
15606
Jesse Barnes79e53942008-11-07 14:24:08 -080015607static const struct drm_framebuffer_funcs intel_fb_funcs = {
15608 .destroy = intel_user_framebuffer_destroy,
15609 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015610 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015611};
15612
Damien Lespiaub3218032015-02-27 11:15:18 +000015613static
15614u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
15615 uint32_t pixel_format)
15616{
15617 u32 gen = INTEL_INFO(dev)->gen;
15618
15619 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015620 int cpp = drm_format_plane_cpp(pixel_format, 0);
15621
Damien Lespiaub3218032015-02-27 11:15:18 +000015622 /* "The stride in bytes must not exceed the of the size of 8K
15623 * pixels and 32K bytes."
15624 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015625 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080015626 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015627 return 32*1024;
15628 } else if (gen >= 4) {
15629 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15630 return 16*1024;
15631 else
15632 return 32*1024;
15633 } else if (gen >= 3) {
15634 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15635 return 8*1024;
15636 else
15637 return 16*1024;
15638 } else {
15639 /* XXX DSPC is limited to 4k tiled */
15640 return 8*1024;
15641 }
15642}
15643
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015644static int intel_framebuffer_init(struct drm_device *dev,
15645 struct intel_framebuffer *intel_fb,
15646 struct drm_mode_fb_cmd2 *mode_cmd,
15647 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015648{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015649 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015650 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015651 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015652 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080015653
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015654 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15655
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015656 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015657 /*
15658 * If there's a fence, enforce that
15659 * the fb modifier and tiling mode match.
15660 */
15661 if (tiling != I915_TILING_NONE &&
15662 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015663 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15664 return -EINVAL;
15665 }
15666 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015667 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015668 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015669 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015670 DRM_DEBUG("No Y tiling for legacy addfb\n");
15671 return -EINVAL;
15672 }
15673 }
15674
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015675 /* Passed in modifier sanity checking. */
15676 switch (mode_cmd->modifier[0]) {
15677 case I915_FORMAT_MOD_Y_TILED:
15678 case I915_FORMAT_MOD_Yf_TILED:
15679 if (INTEL_INFO(dev)->gen < 9) {
15680 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15681 mode_cmd->modifier[0]);
15682 return -EINVAL;
15683 }
15684 case DRM_FORMAT_MOD_NONE:
15685 case I915_FORMAT_MOD_X_TILED:
15686 break;
15687 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015688 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15689 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015690 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015691 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015692
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015693 /*
15694 * gen2/3 display engine uses the fence if present,
15695 * so the tiling mode must match the fb modifier exactly.
15696 */
15697 if (INTEL_INFO(dev_priv)->gen < 4 &&
15698 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15699 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15700 return -EINVAL;
15701 }
15702
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015703 stride_alignment = intel_fb_stride_alignment(dev_priv,
15704 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015705 mode_cmd->pixel_format);
15706 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15707 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15708 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015709 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015710 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015711
Damien Lespiaub3218032015-02-27 11:15:18 +000015712 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
15713 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015714 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015715 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15716 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015717 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015718 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015719 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015720 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015721
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015722 /*
15723 * If there's a fence, enforce that
15724 * the fb pitch and fence stride match.
15725 */
15726 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015727 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015728 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015729 mode_cmd->pitches[0],
15730 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015731 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015732 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015733
Ville Syrjälä57779d02012-10-31 17:50:14 +020015734 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015735 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015736 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015737 case DRM_FORMAT_RGB565:
15738 case DRM_FORMAT_XRGB8888:
15739 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015740 break;
15741 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015742 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015743 DRM_DEBUG("unsupported pixel format: %s\n",
15744 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015745 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015746 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015747 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015748 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080015749 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
15750 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015751 DRM_DEBUG("unsupported pixel format: %s\n",
15752 drm_get_format_name(mode_cmd->pixel_format));
15753 return -EINVAL;
15754 }
15755 break;
15756 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015757 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015758 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015759 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015760 DRM_DEBUG("unsupported pixel format: %s\n",
15761 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015762 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015763 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015764 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015765 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080015766 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010015767 DRM_DEBUG("unsupported pixel format: %s\n",
15768 drm_get_format_name(mode_cmd->pixel_format));
15769 return -EINVAL;
15770 }
15771 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015772 case DRM_FORMAT_YUYV:
15773 case DRM_FORMAT_UYVY:
15774 case DRM_FORMAT_YVYU:
15775 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015776 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015777 DRM_DEBUG("unsupported pixel format: %s\n",
15778 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015779 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015780 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015781 break;
15782 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015783 DRM_DEBUG("unsupported pixel format: %s\n",
15784 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010015785 return -EINVAL;
15786 }
15787
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015788 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15789 if (mode_cmd->offsets[0] != 0)
15790 return -EINVAL;
15791
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015792 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15793 intel_fb->obj = obj;
15794
Ville Syrjälä6687c902015-09-15 13:16:41 +030015795 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15796 if (ret)
15797 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015798
Jesse Barnes79e53942008-11-07 14:24:08 -080015799 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15800 if (ret) {
15801 DRM_ERROR("framebuffer init failed %d\n", ret);
15802 return ret;
15803 }
15804
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015805 intel_fb->obj->framebuffer_references++;
15806
Jesse Barnes79e53942008-11-07 14:24:08 -080015807 return 0;
15808}
15809
Jesse Barnes79e53942008-11-07 14:24:08 -080015810static struct drm_framebuffer *
15811intel_user_framebuffer_create(struct drm_device *dev,
15812 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020015813 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015814{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015815 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015816 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015817 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015818
Chris Wilson03ac0642016-07-20 13:31:51 +010015819 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15820 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015821 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015822
Daniel Vetter92907cb2015-11-23 09:04:05 +010015823 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015824 if (IS_ERR(fb))
Chris Wilson34911fd2016-07-20 13:31:54 +010015825 i915_gem_object_put_unlocked(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015826
15827 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015828}
15829
Daniel Vetter06957262015-08-10 13:34:08 +020015830#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020015831static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020015832{
15833}
15834#endif
15835
Jesse Barnes79e53942008-11-07 14:24:08 -080015836static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015837 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015838 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015839 .atomic_check = intel_atomic_check,
15840 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015841 .atomic_state_alloc = intel_atomic_state_alloc,
15842 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015843};
15844
Imre Deak88212942016-03-16 13:38:53 +020015845/**
15846 * intel_init_display_hooks - initialize the display modesetting hooks
15847 * @dev_priv: device private
15848 */
15849void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015850{
Imre Deak88212942016-03-16 13:38:53 +020015851 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015852 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015853 dev_priv->display.get_initial_plane_config =
15854 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015855 dev_priv->display.crtc_compute_clock =
15856 haswell_crtc_compute_clock;
15857 dev_priv->display.crtc_enable = haswell_crtc_enable;
15858 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015859 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015860 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015861 dev_priv->display.get_initial_plane_config =
15862 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015863 dev_priv->display.crtc_compute_clock =
15864 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015865 dev_priv->display.crtc_enable = haswell_crtc_enable;
15866 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015867 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015868 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015869 dev_priv->display.get_initial_plane_config =
15870 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015871 dev_priv->display.crtc_compute_clock =
15872 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015873 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15874 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015875 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015876 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015877 dev_priv->display.get_initial_plane_config =
15878 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015879 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15880 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15881 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15882 } else if (IS_VALLEYVIEW(dev_priv)) {
15883 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15884 dev_priv->display.get_initial_plane_config =
15885 i9xx_get_initial_plane_config;
15886 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015887 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15888 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015889 } else if (IS_G4X(dev_priv)) {
15890 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15891 dev_priv->display.get_initial_plane_config =
15892 i9xx_get_initial_plane_config;
15893 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15894 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15895 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015896 } else if (IS_PINEVIEW(dev_priv)) {
15897 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15898 dev_priv->display.get_initial_plane_config =
15899 i9xx_get_initial_plane_config;
15900 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15901 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15902 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015903 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015904 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015905 dev_priv->display.get_initial_plane_config =
15906 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015907 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015908 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15909 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015910 } else {
15911 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15912 dev_priv->display.get_initial_plane_config =
15913 i9xx_get_initial_plane_config;
15914 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15915 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15916 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015917 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015918
Jesse Barnese70236a2009-09-21 10:42:27 -070015919 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020015920 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015921 dev_priv->display.get_display_clock_speed =
15922 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015923 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015924 dev_priv->display.get_display_clock_speed =
15925 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015926 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015927 dev_priv->display.get_display_clock_speed =
15928 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015929 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015930 dev_priv->display.get_display_clock_speed =
15931 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015932 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015933 dev_priv->display.get_display_clock_speed =
15934 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015935 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015936 dev_priv->display.get_display_clock_speed =
15937 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015938 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15939 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015940 dev_priv->display.get_display_clock_speed =
15941 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015942 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015943 dev_priv->display.get_display_clock_speed =
15944 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015945 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015946 dev_priv->display.get_display_clock_speed =
15947 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015948 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015949 dev_priv->display.get_display_clock_speed =
15950 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015951 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015952 dev_priv->display.get_display_clock_speed =
15953 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015954 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015955 dev_priv->display.get_display_clock_speed =
15956 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015957 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015958 dev_priv->display.get_display_clock_speed =
15959 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015960 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015961 dev_priv->display.get_display_clock_speed =
15962 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015963 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015964 dev_priv->display.get_display_clock_speed =
15965 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015966 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015967 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015968 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015969 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015970 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015971 dev_priv->display.get_display_clock_speed =
15972 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015973 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015974
Imre Deak88212942016-03-16 13:38:53 +020015975 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015976 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015977 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015978 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015979 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015980 /* FIXME: detect B0+ stepping and use auto training */
15981 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015982 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015983 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030015984 }
15985
15986 if (IS_BROADWELL(dev_priv)) {
15987 dev_priv->display.modeset_commit_cdclk =
15988 broadwell_modeset_commit_cdclk;
15989 dev_priv->display.modeset_calc_cdclk =
15990 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015991 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015992 dev_priv->display.modeset_commit_cdclk =
15993 valleyview_modeset_commit_cdclk;
15994 dev_priv->display.modeset_calc_cdclk =
15995 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015996 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015997 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030015998 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015999 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016000 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016001 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16002 dev_priv->display.modeset_commit_cdclk =
16003 skl_modeset_commit_cdclk;
16004 dev_priv->display.modeset_calc_cdclk =
16005 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016006 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016007
Lyude27082492016-08-24 07:48:10 +020016008 if (dev_priv->info.gen >= 9)
16009 dev_priv->display.update_crtcs = skl_update_crtcs;
16010 else
16011 dev_priv->display.update_crtcs = intel_update_crtcs;
16012
Daniel Vetter5a21b662016-05-24 17:13:53 +020016013 switch (INTEL_INFO(dev_priv)->gen) {
16014 case 2:
16015 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16016 break;
16017
16018 case 3:
16019 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16020 break;
16021
16022 case 4:
16023 case 5:
16024 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16025 break;
16026
16027 case 6:
16028 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16029 break;
16030 case 7:
16031 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16032 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16033 break;
16034 case 9:
16035 /* Drop through - unsupported since execlist only. */
16036 default:
16037 /* Default just returns -ENODEV to indicate unsupported */
16038 dev_priv->display.queue_flip = intel_default_queue_flip;
16039 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016040}
16041
Jesse Barnesb690e962010-07-19 13:53:12 -070016042/*
16043 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16044 * resume, or other times. This quirk makes sure that's the case for
16045 * affected systems.
16046 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016047static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016048{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016049 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016050
16051 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016052 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016053}
16054
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016055static void quirk_pipeb_force(struct drm_device *dev)
16056{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016057 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016058
16059 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16060 DRM_INFO("applying pipe b force quirk\n");
16061}
16062
Keith Packard435793d2011-07-12 14:56:22 -070016063/*
16064 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16065 */
16066static void quirk_ssc_force_disable(struct drm_device *dev)
16067{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016068 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016069 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016070 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016071}
16072
Carsten Emde4dca20e2012-03-15 15:56:26 +010016073/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016074 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16075 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016076 */
16077static void quirk_invert_brightness(struct drm_device *dev)
16078{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016079 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016080 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016081 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016082}
16083
Scot Doyle9c72cc62014-07-03 23:27:50 +000016084/* Some VBT's incorrectly indicate no backlight is present */
16085static void quirk_backlight_present(struct drm_device *dev)
16086{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016087 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016088 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16089 DRM_INFO("applying backlight present quirk\n");
16090}
16091
Jesse Barnesb690e962010-07-19 13:53:12 -070016092struct intel_quirk {
16093 int device;
16094 int subsystem_vendor;
16095 int subsystem_device;
16096 void (*hook)(struct drm_device *dev);
16097};
16098
Egbert Eich5f85f172012-10-14 15:46:38 +020016099/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16100struct intel_dmi_quirk {
16101 void (*hook)(struct drm_device *dev);
16102 const struct dmi_system_id (*dmi_id_list)[];
16103};
16104
16105static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16106{
16107 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16108 return 1;
16109}
16110
16111static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16112 {
16113 .dmi_id_list = &(const struct dmi_system_id[]) {
16114 {
16115 .callback = intel_dmi_reverse_brightness,
16116 .ident = "NCR Corporation",
16117 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16118 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16119 },
16120 },
16121 { } /* terminating entry */
16122 },
16123 .hook = quirk_invert_brightness,
16124 },
16125};
16126
Ben Widawskyc43b5632012-04-16 14:07:40 -070016127static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016128 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16129 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16130
Jesse Barnesb690e962010-07-19 13:53:12 -070016131 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16132 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16133
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016134 /* 830 needs to leave pipe A & dpll A up */
16135 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16136
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016137 /* 830 needs to leave pipe B & dpll B up */
16138 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16139
Keith Packard435793d2011-07-12 14:56:22 -070016140 /* Lenovo U160 cannot use SSC on LVDS */
16141 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016142
16143 /* Sony Vaio Y cannot use SSC on LVDS */
16144 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016145
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016146 /* Acer Aspire 5734Z must invert backlight brightness */
16147 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16148
16149 /* Acer/eMachines G725 */
16150 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16151
16152 /* Acer/eMachines e725 */
16153 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16154
16155 /* Acer/Packard Bell NCL20 */
16156 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16157
16158 /* Acer Aspire 4736Z */
16159 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016160
16161 /* Acer Aspire 5336 */
16162 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016163
16164 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16165 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016166
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016167 /* Acer C720 Chromebook (Core i3 4005U) */
16168 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16169
jens steinb2a96012014-10-28 20:25:53 +010016170 /* Apple Macbook 2,1 (Core 2 T7400) */
16171 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16172
Jani Nikula1b9448b02015-11-05 11:49:59 +020016173 /* Apple Macbook 4,1 */
16174 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16175
Scot Doyled4967d82014-07-03 23:27:52 +000016176 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16177 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016178
16179 /* HP Chromebook 14 (Celeron 2955U) */
16180 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016181
16182 /* Dell Chromebook 11 */
16183 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016184
16185 /* Dell Chromebook 11 (2015 version) */
16186 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016187};
16188
16189static void intel_init_quirks(struct drm_device *dev)
16190{
16191 struct pci_dev *d = dev->pdev;
16192 int i;
16193
16194 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16195 struct intel_quirk *q = &intel_quirks[i];
16196
16197 if (d->device == q->device &&
16198 (d->subsystem_vendor == q->subsystem_vendor ||
16199 q->subsystem_vendor == PCI_ANY_ID) &&
16200 (d->subsystem_device == q->subsystem_device ||
16201 q->subsystem_device == PCI_ANY_ID))
16202 q->hook(dev);
16203 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016204 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16205 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16206 intel_dmi_quirks[i].hook(dev);
16207 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016208}
16209
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016210/* Disable the VGA plane that we never use */
16211static void i915_disable_vga(struct drm_device *dev)
16212{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016213 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +030016214 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016215 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020016216 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016217
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016218 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016219 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016220 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016221 sr1 = inb(VGA_SR_DATA);
16222 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016223 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016224 udelay(300);
16225
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016226 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016227 POSTING_READ(vga_reg);
16228}
16229
Daniel Vetterf8175862012-04-10 15:50:11 +020016230void intel_modeset_init_hw(struct drm_device *dev)
16231{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016232 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016233
Ville Syrjäläb6283052015-06-03 15:45:07 +030016234 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016235
16236 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16237
Daniel Vetterf8175862012-04-10 15:50:11 +020016238 intel_init_clock_gating(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020016239}
16240
Matt Roperd93c0372015-12-03 11:37:41 -080016241/*
16242 * Calculate what we think the watermarks should be for the state we've read
16243 * out of the hardware and then immediately program those watermarks so that
16244 * we ensure the hardware settings match our internal state.
16245 *
16246 * We can calculate what we think WM's should be by creating a duplicate of the
16247 * current state (which was constructed during hardware readout) and running it
16248 * through the atomic check code to calculate new watermark values in the
16249 * state object.
16250 */
16251static void sanitize_watermarks(struct drm_device *dev)
16252{
16253 struct drm_i915_private *dev_priv = to_i915(dev);
16254 struct drm_atomic_state *state;
16255 struct drm_crtc *crtc;
16256 struct drm_crtc_state *cstate;
16257 struct drm_modeset_acquire_ctx ctx;
16258 int ret;
16259 int i;
16260
16261 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016262 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016263 return;
16264
16265 /*
16266 * We need to hold connection_mutex before calling duplicate_state so
16267 * that the connector loop is protected.
16268 */
16269 drm_modeset_acquire_init(&ctx, 0);
16270retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016271 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016272 if (ret == -EDEADLK) {
16273 drm_modeset_backoff(&ctx);
16274 goto retry;
16275 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016276 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016277 }
16278
16279 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16280 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016281 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016282
Matt Ropered4a6a72016-02-23 17:20:13 -080016283 /*
16284 * Hardware readout is the only time we don't want to calculate
16285 * intermediate watermarks (since we don't trust the current
16286 * watermarks).
16287 */
16288 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16289
Matt Roperd93c0372015-12-03 11:37:41 -080016290 ret = intel_atomic_check(dev, state);
16291 if (ret) {
16292 /*
16293 * If we fail here, it means that the hardware appears to be
16294 * programmed in a way that shouldn't be possible, given our
16295 * understanding of watermark requirements. This might mean a
16296 * mistake in the hardware readout code or a mistake in the
16297 * watermark calculations for a given platform. Raise a WARN
16298 * so that this is noticeable.
16299 *
16300 * If this actually happens, we'll have to just leave the
16301 * BIOS-programmed watermarks untouched and hope for the best.
16302 */
16303 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080016304 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016305 }
16306
16307 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016308 for_each_crtc_in_state(state, crtc, cstate, i) {
16309 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16310
Matt Ropered4a6a72016-02-23 17:20:13 -080016311 cs->wm.need_postvbl_update = true;
16312 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016313 }
16314
16315 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016316fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016317 drm_modeset_drop_locks(&ctx);
16318 drm_modeset_acquire_fini(&ctx);
16319}
16320
Jesse Barnes79e53942008-11-07 14:24:08 -080016321void intel_modeset_init(struct drm_device *dev)
16322{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016323 struct drm_i915_private *dev_priv = to_i915(dev);
16324 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000016325 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016326 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016327 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016328
16329 drm_mode_config_init(dev);
16330
16331 dev->mode_config.min_width = 0;
16332 dev->mode_config.min_height = 0;
16333
Dave Airlie019d96c2011-09-29 16:20:42 +010016334 dev->mode_config.preferred_depth = 24;
16335 dev->mode_config.prefer_shadow = 1;
16336
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016337 dev->mode_config.allow_fb_modifiers = true;
16338
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016339 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016340
Jesse Barnesb690e962010-07-19 13:53:12 -070016341 intel_init_quirks(dev);
16342
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016343 intel_init_pm(dev);
16344
Ben Widawskye3c74752013-04-05 13:12:39 -070016345 if (INTEL_INFO(dev)->num_pipes == 0)
16346 return;
16347
Lukas Wunner69f92f62015-07-15 13:57:35 +020016348 /*
16349 * There may be no VBT; and if the BIOS enabled SSC we can
16350 * just keep using it to avoid unnecessary flicker. Whereas if the
16351 * BIOS isn't using it, don't assume it will work even if the VBT
16352 * indicates as much.
16353 */
16354 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
16355 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16356 DREF_SSC1_ENABLE);
16357
16358 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16359 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16360 bios_lvds_use_ssc ? "en" : "dis",
16361 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16362 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16363 }
16364 }
16365
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016366 if (IS_GEN2(dev)) {
16367 dev->mode_config.max_width = 2048;
16368 dev->mode_config.max_height = 2048;
16369 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016370 dev->mode_config.max_width = 4096;
16371 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016372 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016373 dev->mode_config.max_width = 8192;
16374 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016375 }
Damien Lespiau068be562014-03-28 14:17:49 +000016376
Ville Syrjälädc41c152014-08-13 11:57:05 +030016377 if (IS_845G(dev) || IS_I865G(dev)) {
16378 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
16379 dev->mode_config.cursor_height = 1023;
16380 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016381 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16382 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16383 } else {
16384 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16385 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16386 }
16387
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016388 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016389
Zhao Yakui28c97732009-10-09 11:39:41 +080016390 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016391 INTEL_INFO(dev)->num_pipes,
16392 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016393
Damien Lespiau055e3932014-08-18 13:49:10 +010016394 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016395 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000016396 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000016397 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016398 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030016399 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000016400 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070016401 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016402 }
16403
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016404 intel_update_czclk(dev_priv);
16405 intel_update_cdclk(dev);
16406
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016407 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016408
Ville Syrjäläb2045352016-05-13 23:41:27 +030016409 if (dev_priv->max_cdclk_freq == 0)
16410 intel_update_max_cdclk(dev);
16411
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016412 /* Just disable it once at startup */
16413 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016414 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000016415
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016416 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016417 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016418 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016419
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016420 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016421 struct intel_initial_plane_config plane_config = {};
16422
Jesse Barnes46f297f2014-03-07 08:57:48 -080016423 if (!crtc->active)
16424 continue;
16425
Jesse Barnes46f297f2014-03-07 08:57:48 -080016426 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016427 * Note that reserving the BIOS fb up front prevents us
16428 * from stuffing other stolen allocations like the ring
16429 * on top. This prevents some ugliness at boot time, and
16430 * can even allow for smooth boot transitions if the BIOS
16431 * fb is large enough for the active pipe configuration.
16432 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016433 dev_priv->display.get_initial_plane_config(crtc,
16434 &plane_config);
16435
16436 /*
16437 * If the fb is shared between multiple heads, we'll
16438 * just get the first one.
16439 */
16440 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016441 }
Matt Roperd93c0372015-12-03 11:37:41 -080016442
16443 /*
16444 * Make sure hardware watermarks really match the state we read out.
16445 * Note that we need to do this after reconstructing the BIOS fb's
16446 * since the watermark calculation done here will use pstate->fb.
16447 */
16448 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016449}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016450
Daniel Vetter7fad7982012-07-04 17:51:47 +020016451static void intel_enable_pipe_a(struct drm_device *dev)
16452{
16453 struct intel_connector *connector;
16454 struct drm_connector *crt = NULL;
16455 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016456 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016457
16458 /* We can't just switch on the pipe A, we need to set things up with a
16459 * proper mode and output configuration. As a gross hack, enable pipe A
16460 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016461 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016462 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16463 crt = &connector->base;
16464 break;
16465 }
16466 }
16467
16468 if (!crt)
16469 return;
16470
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016471 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016472 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016473}
16474
Daniel Vetterfa555832012-10-10 23:14:00 +020016475static bool
16476intel_check_plane_mapping(struct intel_crtc *crtc)
16477{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016478 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016479 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016480 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016481
Ben Widawsky7eb552a2013-03-13 14:05:41 -070016482 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016483 return true;
16484
Ville Syrjälä649636e2015-09-22 19:50:01 +030016485 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016486
16487 if ((val & DISPLAY_PLANE_ENABLE) &&
16488 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16489 return false;
16490
16491 return true;
16492}
16493
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016494static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16495{
16496 struct drm_device *dev = crtc->base.dev;
16497 struct intel_encoder *encoder;
16498
16499 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16500 return true;
16501
16502 return false;
16503}
16504
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016505static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16506{
16507 struct drm_device *dev = encoder->base.dev;
16508 struct intel_connector *connector;
16509
16510 for_each_connector_on_encoder(dev, &encoder->base, connector)
16511 return connector;
16512
16513 return NULL;
16514}
16515
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016516static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16517 enum transcoder pch_transcoder)
16518{
16519 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16520 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16521}
16522
Daniel Vetter24929352012-07-02 20:28:59 +020016523static void intel_sanitize_crtc(struct intel_crtc *crtc)
16524{
16525 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016526 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016527 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016528
Daniel Vetter24929352012-07-02 20:28:59 +020016529 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016530 if (!transcoder_is_dsi(cpu_transcoder)) {
16531 i915_reg_t reg = PIPECONF(cpu_transcoder);
16532
16533 I915_WRITE(reg,
16534 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16535 }
Daniel Vetter24929352012-07-02 20:28:59 +020016536
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016537 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016538 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016539 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016540 struct intel_plane *plane;
16541
Daniel Vetter96256042015-02-13 21:03:42 +010016542 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016543
16544 /* Disable everything but the primary plane */
16545 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16546 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16547 continue;
16548
16549 plane->disable_plane(&plane->base, &crtc->base);
16550 }
Daniel Vetter96256042015-02-13 21:03:42 +010016551 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016552
Daniel Vetter24929352012-07-02 20:28:59 +020016553 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016554 * disable the crtc (and hence change the state) if it is wrong. Note
16555 * that gen4+ has a fixed plane -> pipe mapping. */
16556 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016557 bool plane;
16558
Ville Syrjälä78108b72016-05-27 20:59:19 +030016559 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16560 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016561
16562 /* Pipe has the wrong plane attached and the plane is active.
16563 * Temporarily change the plane mapping and disable everything
16564 * ... */
16565 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016566 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016567 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016568 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016569 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016570 }
Daniel Vetter24929352012-07-02 20:28:59 +020016571
Daniel Vetter7fad7982012-07-04 17:51:47 +020016572 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16573 crtc->pipe == PIPE_A && !crtc->active) {
16574 /* BIOS forgot to enable pipe A, this mostly happens after
16575 * resume. Force-enable the pipe to fix this, the update_dpms
16576 * call below we restore the pipe to the right state, but leave
16577 * the required bits on. */
16578 intel_enable_pipe_a(dev);
16579 }
16580
Daniel Vetter24929352012-07-02 20:28:59 +020016581 /* Adjust the state of the output pipe according to whether we
16582 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016583 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016584 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016585
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030016586 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016587 /*
16588 * We start out with underrun reporting disabled to avoid races.
16589 * For correct bookkeeping mark this on active crtcs.
16590 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016591 * Also on gmch platforms we dont have any hardware bits to
16592 * disable the underrun reporting. Which means we need to start
16593 * out with underrun reporting disabled also on inactive pipes,
16594 * since otherwise we'll complain about the garbage we read when
16595 * e.g. coming up after runtime pm.
16596 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016597 * No protection against concurrent access is required - at
16598 * worst a fifo underrun happens which also sets this to false.
16599 */
16600 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016601 /*
16602 * We track the PCH trancoder underrun reporting state
16603 * within the crtc. With crtc for pipe A housing the underrun
16604 * reporting state for PCH transcoder A, crtc for pipe B housing
16605 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16606 * and marking underrun reporting as disabled for the non-existing
16607 * PCH transcoders B and C would prevent enabling the south
16608 * error interrupt (see cpt_can_enable_serr_int()).
16609 */
16610 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16611 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016612 }
Daniel Vetter24929352012-07-02 20:28:59 +020016613}
16614
16615static void intel_sanitize_encoder(struct intel_encoder *encoder)
16616{
16617 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016618
16619 /* We need to check both for a crtc link (meaning that the
16620 * encoder is active and trying to read from a pipe) and the
16621 * pipe itself being active. */
16622 bool has_active_crtc = encoder->base.crtc &&
16623 to_intel_crtc(encoder->base.crtc)->active;
16624
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016625 connector = intel_encoder_find_connector(encoder);
16626 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016627 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16628 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016629 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016630
16631 /* Connector is active, but has no active pipe. This is
16632 * fallout from our resume register restoring. Disable
16633 * the encoder manually again. */
16634 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016635 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16636
Daniel Vetter24929352012-07-02 20:28:59 +020016637 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16638 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016639 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016640 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016641 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016642 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016643 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016644 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016645
16646 /* Inconsistent output/port/pipe state happens presumably due to
16647 * a bug in one of the get_hw_state functions. Or someplace else
16648 * in our code, like the register restore mess on resume. Clamp
16649 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016650
16651 connector->base.dpms = DRM_MODE_DPMS_OFF;
16652 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016653 }
16654 /* Enabled encoders without active connectors will be fixed in
16655 * the crtc fixup. */
16656}
16657
Imre Deak04098752014-02-18 00:02:16 +020016658void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016659{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016660 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020016661 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016662
Imre Deak04098752014-02-18 00:02:16 +020016663 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16664 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
16665 i915_disable_vga(dev);
16666 }
16667}
16668
16669void i915_redisable_vga(struct drm_device *dev)
16670{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016671 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak04098752014-02-18 00:02:16 +020016672
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016673 /* This function can be called both from intel_modeset_setup_hw_state or
16674 * at a very early point in our resume sequence, where the power well
16675 * structures are not yet restored. Since this function is at a very
16676 * paranoid "someone might have enabled VGA while we were not looking"
16677 * level, just check if the power well is enabled instead of trying to
16678 * follow the "don't touch the power well if we don't need it" policy
16679 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016680 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016681 return;
16682
Imre Deak04098752014-02-18 00:02:16 +020016683 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020016684
16685 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016686}
16687
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016688static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016689{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016690 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016691
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016692 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016693}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016694
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016695/* FIXME read out full plane state for all planes */
16696static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016697{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016698 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016699 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016700 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016701
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016702 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016703 primary_get_hw_state(to_intel_plane(primary));
16704
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016705 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016706 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016707}
16708
Daniel Vetter30e984d2013-06-05 13:34:17 +020016709static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016710{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016711 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016712 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016713 struct intel_crtc *crtc;
16714 struct intel_encoder *encoder;
16715 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016716 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016717
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016718 dev_priv->active_crtcs = 0;
16719
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016720 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016721 struct intel_crtc_state *crtc_state = crtc->config;
16722 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016723
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016724 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016725 memset(crtc_state, 0, sizeof(*crtc_state));
16726 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016727
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016728 crtc_state->base.active = crtc_state->base.enable =
16729 dev_priv->display.get_pipe_config(crtc, crtc_state);
16730
16731 crtc->base.enabled = crtc_state->base.enable;
16732 crtc->active = crtc_state->base.active;
16733
16734 if (crtc_state->base.active) {
16735 dev_priv->active_crtcs |= 1 << crtc->pipe;
16736
Clint Taylorc89e39f2016-05-13 23:41:21 +030016737 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016738 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016739 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016740 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16741 else
16742 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016743
16744 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16745 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16746 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016747 }
16748
16749 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016750
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016751 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016752
Ville Syrjälä78108b72016-05-27 20:59:19 +030016753 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16754 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016755 crtc->active ? "enabled" : "disabled");
16756 }
16757
Daniel Vetter53589012013-06-05 13:34:16 +020016758 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16759 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16760
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016761 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16762 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016763 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016764 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016765 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016766 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016767 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016768 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016769
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016770 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016771 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016772 }
16773
Damien Lespiaub2784e12014-08-05 11:29:37 +010016774 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016775 pipe = 0;
16776
16777 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016778 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16779 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030016780 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016781 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016782 } else {
16783 encoder->base.crtc = NULL;
16784 }
16785
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016786 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016787 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016788 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016789 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016790 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016791 }
16792
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016793 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016794 if (connector->get_hw_state(connector)) {
16795 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016796
16797 encoder = connector->encoder;
16798 connector->base.encoder = &encoder->base;
16799
16800 if (encoder->base.crtc &&
16801 encoder->base.crtc->state->active) {
16802 /*
16803 * This has to be done during hardware readout
16804 * because anything calling .crtc_disable may
16805 * rely on the connector_mask being accurate.
16806 */
16807 encoder->base.crtc->state->connector_mask |=
16808 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016809 encoder->base.crtc->state->encoder_mask |=
16810 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016811 }
16812
Daniel Vetter24929352012-07-02 20:28:59 +020016813 } else {
16814 connector->base.dpms = DRM_MODE_DPMS_OFF;
16815 connector->base.encoder = NULL;
16816 }
16817 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16818 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016819 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016820 connector->base.encoder ? "enabled" : "disabled");
16821 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016822
16823 for_each_intel_crtc(dev, crtc) {
16824 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16825
16826 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16827 if (crtc->base.state->active) {
16828 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16829 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16830 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16831
16832 /*
16833 * The initial mode needs to be set in order to keep
16834 * the atomic core happy. It wants a valid mode if the
16835 * crtc's enabled, so we do the above call.
16836 *
16837 * At this point some state updated by the connectors
16838 * in their ->detect() callback has not run yet, so
16839 * no recalculation can be done yet.
16840 *
16841 * Even if we could do a recalculation and modeset
16842 * right now it would cause a double modeset if
16843 * fbdev or userspace chooses a different initial mode.
16844 *
16845 * If that happens, someone indicated they wanted a
16846 * mode change, which means it's safe to do a full
16847 * recalculation.
16848 */
16849 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016850
16851 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16852 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016853 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016854
16855 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016856 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016857}
16858
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016859/* Scan out the current hw modeset state,
16860 * and sanitizes it to the current state
16861 */
16862static void
16863intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016864{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016865 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020016866 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016867 struct intel_crtc *crtc;
16868 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016869 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016870
16871 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016872
16873 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016874 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016875 intel_sanitize_encoder(encoder);
16876 }
16877
Damien Lespiau055e3932014-08-18 13:49:10 +010016878 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016879 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16880 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016881 intel_dump_pipe_config(crtc, crtc->config,
16882 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016883 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016884
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016885 intel_modeset_update_connector_atomic_state(dev);
16886
Daniel Vetter35c95372013-07-17 06:55:04 +020016887 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16888 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16889
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016890 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016891 continue;
16892
16893 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16894
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016895 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016896 pll->on = false;
16897 }
16898
Wayne Boyer666a4532015-12-09 12:29:35 -080016899 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016900 vlv_wm_get_hw_state(dev);
16901 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016902 skl_wm_get_hw_state(dev);
16903 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016904 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016905
16906 for_each_intel_crtc(dev, crtc) {
16907 unsigned long put_domains;
16908
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016909 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016910 if (WARN_ON(put_domains))
16911 modeset_put_power_domains(dev_priv, put_domains);
16912 }
16913 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016914
16915 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016916}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016917
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016918void intel_display_resume(struct drm_device *dev)
16919{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016920 struct drm_i915_private *dev_priv = to_i915(dev);
16921 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16922 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016923 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020016924
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016925 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030016926 if (state)
16927 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016928
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016929 /*
16930 * This is a cludge because with real atomic modeset mode_config.mutex
16931 * won't be taken. Unfortunately some probed state like
16932 * audio_codec_enable is still protected by mode_config.mutex, so lock
16933 * it here for now.
16934 */
16935 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016936 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016937
Maarten Lankhorst73974892016-08-05 23:28:27 +030016938 while (1) {
16939 ret = drm_modeset_lock_all_ctx(dev, &ctx);
16940 if (ret != -EDEADLK)
16941 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016942
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016943 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016944 }
16945
Maarten Lankhorst73974892016-08-05 23:28:27 +030016946 if (!ret)
16947 ret = __intel_display_resume(dev, state);
16948
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016949 drm_modeset_drop_locks(&ctx);
16950 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016951 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016952
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016953 if (ret) {
16954 DRM_ERROR("Restoring old state failed with %i\n", ret);
16955 drm_atomic_state_free(state);
16956 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016957}
16958
16959void intel_modeset_gem_init(struct drm_device *dev)
16960{
Chris Wilsondc979972016-05-10 14:10:04 +010016961 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016962 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016963 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016964
Chris Wilsondc979972016-05-10 14:10:04 +010016965 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016966
Chris Wilson1833b132012-05-09 11:56:28 +010016967 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016968
Chris Wilson1ee8da62016-05-12 12:43:23 +010016969 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016970
16971 /*
16972 * Make sure any fbs we allocated at startup are properly
16973 * pinned & fenced. When we do the allocation it's too early
16974 * for this.
16975 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016976 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010016977 struct i915_vma *vma;
16978
Matt Roper2ff8fde2014-07-08 07:50:07 -070016979 obj = intel_fb_obj(c->primary->fb);
16980 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016981 continue;
16982
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016983 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010016984 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020016985 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016986 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010016987 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016988 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16989 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016990 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020016991 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016992 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020016993 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016994 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016995 }
16996 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016997}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016998
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016999int intel_connector_register(struct drm_connector *connector)
17000{
17001 struct intel_connector *intel_connector = to_intel_connector(connector);
17002 int ret;
17003
17004 ret = intel_backlight_device_register(intel_connector);
17005 if (ret)
17006 goto err;
17007
17008 return 0;
17009
17010err:
17011 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017012}
17013
Chris Wilsonc191eca2016-06-17 11:40:33 +010017014void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017015{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017016 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017017
Chris Wilsone63d87c2016-06-17 11:40:34 +010017018 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017019 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017020}
17021
Jesse Barnes79e53942008-11-07 14:24:08 -080017022void intel_modeset_cleanup(struct drm_device *dev)
17023{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017024 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017025
Chris Wilsondc979972016-05-10 14:10:04 +010017026 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017027
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017028 /*
17029 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017030 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017031 * experience fancy races otherwise.
17032 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017033 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017034
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017035 /*
17036 * Due to the hpd irq storm handling the hotplug work can re-arm the
17037 * poll handlers. Hence disable polling after hpd handling is shut down.
17038 */
Keith Packardf87ea762010-10-03 19:36:26 -070017039 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017040
Jesse Barnes723bfd72010-10-07 16:01:13 -070017041 intel_unregister_dsm_handler();
17042
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017043 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017044
Chris Wilson1630fe72011-07-08 12:22:42 +010017045 /* flush any delayed tasks or pending work */
17046 flush_scheduled_work();
17047
Jesse Barnes79e53942008-11-07 14:24:08 -080017048 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017049
Chris Wilson1ee8da62016-05-12 12:43:23 +010017050 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017051
Chris Wilsondc979972016-05-10 14:10:04 +010017052 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017053
17054 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080017055}
17056
Chris Wilsondf0e9242010-09-09 16:20:55 +010017057void intel_connector_attach_encoder(struct intel_connector *connector,
17058 struct intel_encoder *encoder)
17059{
17060 connector->encoder = encoder;
17061 drm_mode_connector_attach_encoder(&connector->base,
17062 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017063}
Dave Airlie28d52042009-09-21 14:33:58 +100017064
17065/*
17066 * set vga decode state - true == enable VGA decode
17067 */
17068int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
17069{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017070 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona885b3c2013-12-17 14:34:50 +000017071 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017072 u16 gmch_ctrl;
17073
Chris Wilson75fa0412014-02-07 18:37:02 -020017074 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17075 DRM_ERROR("failed to read control word\n");
17076 return -EIO;
17077 }
17078
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017079 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17080 return 0;
17081
Dave Airlie28d52042009-09-21 14:33:58 +100017082 if (state)
17083 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17084 else
17085 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017086
17087 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17088 DRM_ERROR("failed to write control word\n");
17089 return -EIO;
17090 }
17091
Dave Airlie28d52042009-09-21 14:33:58 +100017092 return 0;
17093}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017094
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017095struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017096
17097 u32 power_well_driver;
17098
Chris Wilson63b66e52013-08-08 15:12:06 +020017099 int num_transcoders;
17100
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017101 struct intel_cursor_error_state {
17102 u32 control;
17103 u32 position;
17104 u32 base;
17105 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017106 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017107
17108 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017109 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017110 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030017111 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017112 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017113
17114 struct intel_plane_error_state {
17115 u32 control;
17116 u32 stride;
17117 u32 size;
17118 u32 pos;
17119 u32 addr;
17120 u32 surface;
17121 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017122 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017123
17124 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017125 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017126 enum transcoder cpu_transcoder;
17127
17128 u32 conf;
17129
17130 u32 htotal;
17131 u32 hblank;
17132 u32 hsync;
17133 u32 vtotal;
17134 u32 vblank;
17135 u32 vsync;
17136 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017137};
17138
17139struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017140intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017141{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017142 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017143 int transcoders[] = {
17144 TRANSCODER_A,
17145 TRANSCODER_B,
17146 TRANSCODER_C,
17147 TRANSCODER_EDP,
17148 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017149 int i;
17150
Chris Wilsonc0336662016-05-06 15:40:21 +010017151 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017152 return NULL;
17153
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017154 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017155 if (error == NULL)
17156 return NULL;
17157
Chris Wilsonc0336662016-05-06 15:40:21 +010017158 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017159 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17160
Damien Lespiau055e3932014-08-18 13:49:10 +010017161 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017162 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017163 __intel_display_power_is_enabled(dev_priv,
17164 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017165 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017166 continue;
17167
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017168 error->cursor[i].control = I915_READ(CURCNTR(i));
17169 error->cursor[i].position = I915_READ(CURPOS(i));
17170 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017171
17172 error->plane[i].control = I915_READ(DSPCNTR(i));
17173 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017174 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017175 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017176 error->plane[i].pos = I915_READ(DSPPOS(i));
17177 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017178 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017179 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017180 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017181 error->plane[i].surface = I915_READ(DSPSURF(i));
17182 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17183 }
17184
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017185 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030017186
Chris Wilsonc0336662016-05-06 15:40:21 +010017187 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030017188 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017189 }
17190
Jani Nikula4d1de972016-03-18 17:05:42 +020017191 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017192 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017193 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017194 error->num_transcoders++; /* Account for eDP. */
17195
17196 for (i = 0; i < error->num_transcoders; i++) {
17197 enum transcoder cpu_transcoder = transcoders[i];
17198
Imre Deakddf9c532013-11-27 22:02:02 +020017199 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017200 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017201 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017202 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017203 continue;
17204
Chris Wilson63b66e52013-08-08 15:12:06 +020017205 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17206
17207 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17208 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17209 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17210 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17211 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17212 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17213 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017214 }
17215
17216 return error;
17217}
17218
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017219#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17220
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017221void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017222intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017223 struct drm_device *dev,
17224 struct intel_display_error_state *error)
17225{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017226 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017227 int i;
17228
Chris Wilson63b66e52013-08-08 15:12:06 +020017229 if (!error)
17230 return;
17231
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017232 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020017233 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017234 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017235 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017236 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017237 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017238 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017239 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017240 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030017241 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017242
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017243 err_printf(m, "Plane [%d]:\n", i);
17244 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17245 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017246 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017247 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17248 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017249 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030017250 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017251 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017252 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017253 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17254 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017255 }
17256
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017257 err_printf(m, "Cursor [%d]:\n", i);
17258 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17259 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17260 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017261 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017262
17263 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017264 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017265 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017266 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017267 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017268 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17269 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17270 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17271 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17272 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17273 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17274 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17275 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017276}