blob: 8b385176ce3c31491c6a918668fb91760a9851d6 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053091static const uint32_t skl_pri_planar_formats[] = {
92 DRM_FORMAT_C8,
93 DRM_FORMAT_RGB565,
94 DRM_FORMAT_XRGB8888,
95 DRM_FORMAT_XBGR8888,
96 DRM_FORMAT_ARGB8888,
97 DRM_FORMAT_ABGR8888,
98 DRM_FORMAT_XRGB2101010,
99 DRM_FORMAT_XBGR2101010,
100 DRM_FORMAT_YUYV,
101 DRM_FORMAT_YVYU,
102 DRM_FORMAT_UYVY,
103 DRM_FORMAT_VYUY,
104 DRM_FORMAT_NV12,
105};
106
Ben Widawsky714244e2017-08-01 09:58:16 -0700107static const uint64_t skl_format_modifiers_noccs[] = {
108 I915_FORMAT_MOD_Yf_TILED,
109 I915_FORMAT_MOD_Y_TILED,
110 I915_FORMAT_MOD_X_TILED,
111 DRM_FORMAT_MOD_LINEAR,
112 DRM_FORMAT_MOD_INVALID
113};
114
115static const uint64_t skl_format_modifiers_ccs[] = {
116 I915_FORMAT_MOD_Yf_TILED_CCS,
117 I915_FORMAT_MOD_Y_TILED_CCS,
118 I915_FORMAT_MOD_Yf_TILED,
119 I915_FORMAT_MOD_Y_TILED,
120 I915_FORMAT_MOD_X_TILED,
121 DRM_FORMAT_MOD_LINEAR,
122 DRM_FORMAT_MOD_INVALID
123};
124
Matt Roper3d7d6512014-06-10 08:28:13 -0700125/* Cursor formats */
126static const uint32_t intel_cursor_formats[] = {
127 DRM_FORMAT_ARGB8888,
128};
129
Ben Widawsky714244e2017-08-01 09:58:16 -0700130static const uint64_t cursor_format_modifiers[] = {
131 DRM_FORMAT_MOD_LINEAR,
132 DRM_FORMAT_MOD_INVALID
133};
134
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300135static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200136 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300137static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200138 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300139
Chris Wilson24dbf512017-02-15 10:59:18 +0000140static int intel_framebuffer_init(struct intel_framebuffer *ifb,
141 struct drm_i915_gem_object *obj,
142 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200143static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
144static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200145static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200146static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700147 struct intel_link_m_n *m_n,
148 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200149static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200150static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200151static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200152static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200153 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200154static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200155 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200156static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
157static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530158static void intel_crtc_init_scalers(struct intel_crtc *crtc,
159 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200160static void skylake_pfit_enable(struct intel_crtc *crtc);
161static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
162static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300163static void intel_modeset_setup_hw_state(struct drm_device *dev,
164 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200165static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100166
Ma Lingd4906092009-03-18 20:13:27 +0800167struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300168 struct {
169 int min, max;
170 } dot, vco, n, m, m1, m2, p, p1;
171
172 struct {
173 int dot_limit;
174 int p2_slow, p2_fast;
175 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800176};
Jesse Barnes79e53942008-11-07 14:24:08 -0800177
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200179int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180{
181 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
182
183 /* Obtain SKU information */
184 mutex_lock(&dev_priv->sb_lock);
185 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
186 CCK_FUSE_HPLL_FREQ_MASK;
187 mutex_unlock(&dev_priv->sb_lock);
188
189 return vco_freq[hpll_freq] * 1000;
190}
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
193 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300194{
195 u32 val;
196 int divider;
197
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300198 mutex_lock(&dev_priv->sb_lock);
199 val = vlv_cck_read(dev_priv, reg);
200 mutex_unlock(&dev_priv->sb_lock);
201
202 divider = val & CCK_FREQUENCY_VALUES;
203
204 WARN((val & CCK_FREQUENCY_STATUS) !=
205 (divider << CCK_FREQUENCY_STATUS_SHIFT),
206 "%s change in progress\n", name);
207
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200208 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
209}
210
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200211int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
212 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200213{
214 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200215 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200216
217 return vlv_get_cck_clock(dev_priv, name, reg,
218 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300219}
220
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300221static void intel_update_czclk(struct drm_i915_private *dev_priv)
222{
Wayne Boyer666a4532015-12-09 12:29:35 -0800223 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300224 return;
225
226 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
227 CCK_CZ_CLOCK_CONTROL);
228
229 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
230}
231
Chris Wilson021357a2010-09-07 20:54:59 +0100232static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200233intel_fdi_link_freq(struct drm_i915_private *dev_priv,
234 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100235{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200236 if (HAS_DDI(dev_priv))
237 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200238 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000239 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100240}
241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200244 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200245 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .m = { .min = 96, .max = 140 },
247 .m1 = { .min = 18, .max = 26 },
248 .m2 = { .min = 6, .max = 16 },
249 .p = { .min = 4, .max = 128 },
250 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 165000,
252 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200256 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200257 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200258 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200259 .m = { .min = 96, .max = 140 },
260 .m1 = { .min = 18, .max = 26 },
261 .m2 = { .min = 6, .max = 16 },
262 .p = { .min = 4, .max = 128 },
263 .p1 = { .min = 2, .max = 33 },
264 .p2 = { .dot_limit = 165000,
265 .p2_slow = 4, .p2_fast = 4 },
266};
267
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300268static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400269 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200270 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200271 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .m = { .min = 96, .max = 140 },
273 .m1 = { .min = 18, .max = 26 },
274 .m2 = { .min = 6, .max = 16 },
275 .p = { .min = 4, .max = 128 },
276 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 .p2 = { .dot_limit = 165000,
278 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700279};
Eric Anholt273e27c2011-03-30 13:01:10 -0700280
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300281static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .dot = { .min = 20000, .max = 400000 },
283 .vco = { .min = 1400000, .max = 2800000 },
284 .n = { .min = 1, .max = 6 },
285 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100286 .m1 = { .min = 8, .max = 18 },
287 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .p = { .min = 5, .max = 80 },
289 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .p2 = { .dot_limit = 200000,
291 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700292};
293
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300294static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .dot = { .min = 20000, .max = 400000 },
296 .vco = { .min = 1400000, .max = 2800000 },
297 .n = { .min = 1, .max = 6 },
298 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100299 .m1 = { .min = 8, .max = 18 },
300 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400301 .p = { .min = 7, .max = 98 },
302 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .p2 = { .dot_limit = 112000,
304 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Eric Anholt273e27c2011-03-30 13:01:10 -0700307
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300308static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 1750000, .max = 3500000},
311 .n = { .min = 1, .max = 4 },
312 .m = { .min = 104, .max = 138 },
313 .m1 = { .min = 17, .max = 23 },
314 .m2 = { .min = 5, .max = 11 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 1, .max = 3},
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 10,
319 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800320 },
Keith Packarde4b36692009-06-05 19:22:17 -0700321};
322
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300323static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .dot = { .min = 22000, .max = 400000 },
325 .vco = { .min = 1750000, .max = 3500000},
326 .n = { .min = 1, .max = 4 },
327 .m = { .min = 104, .max = 138 },
328 .m1 = { .min = 16, .max = 23 },
329 .m2 = { .min = 5, .max = 11 },
330 .p = { .min = 5, .max = 80 },
331 .p1 = { .min = 1, .max = 8},
332 .p2 = { .dot_limit = 165000,
333 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700334};
335
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300336static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 20000, .max = 115000 },
338 .vco = { .min = 1750000, .max = 3500000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 104, .max = 138 },
341 .m1 = { .min = 17, .max = 23 },
342 .m2 = { .min = 5, .max = 11 },
343 .p = { .min = 28, .max = 112 },
344 .p1 = { .min = 2, .max = 8 },
345 .p2 = { .dot_limit = 0,
346 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800347 },
Keith Packarde4b36692009-06-05 19:22:17 -0700348};
349
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300350static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .dot = { .min = 80000, .max = 224000 },
352 .vco = { .min = 1750000, .max = 3500000 },
353 .n = { .min = 1, .max = 3 },
354 .m = { .min = 104, .max = 138 },
355 .m1 = { .min = 17, .max = 23 },
356 .m2 = { .min = 5, .max = 11 },
357 .p = { .min = 14, .max = 42 },
358 .p1 = { .min = 2, .max = 6 },
359 .p2 = { .dot_limit = 0,
360 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800361 },
Keith Packarde4b36692009-06-05 19:22:17 -0700362};
363
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300364static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .dot = { .min = 20000, .max = 400000},
366 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700367 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400368 .n = { .min = 3, .max = 6 },
369 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400371 .m1 = { .min = 0, .max = 0 },
372 .m2 = { .min = 0, .max = 254 },
373 .p = { .min = 5, .max = 80 },
374 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700375 .p2 = { .dot_limit = 200000,
376 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700377};
378
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300379static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400380 .dot = { .min = 20000, .max = 400000 },
381 .vco = { .min = 1700000, .max = 3500000 },
382 .n = { .min = 3, .max = 6 },
383 .m = { .min = 2, .max = 256 },
384 .m1 = { .min = 0, .max = 0 },
385 .m2 = { .min = 0, .max = 254 },
386 .p = { .min = 7, .max = 112 },
387 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 .p2 = { .dot_limit = 112000,
389 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700390};
391
Eric Anholt273e27c2011-03-30 13:01:10 -0700392/* Ironlake / Sandybridge
393 *
394 * We calculate clock using (register_value + 2) for N/M1/M2, so here
395 * the range value for them is (actual_value - 2).
396 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300397static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700398 .dot = { .min = 25000, .max = 350000 },
399 .vco = { .min = 1760000, .max = 3510000 },
400 .n = { .min = 1, .max = 5 },
401 .m = { .min = 79, .max = 127 },
402 .m1 = { .min = 12, .max = 22 },
403 .m2 = { .min = 5, .max = 9 },
404 .p = { .min = 5, .max = 80 },
405 .p1 = { .min = 1, .max = 8 },
406 .p2 = { .dot_limit = 225000,
407 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700408};
409
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300410static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700411 .dot = { .min = 25000, .max = 350000 },
412 .vco = { .min = 1760000, .max = 3510000 },
413 .n = { .min = 1, .max = 3 },
414 .m = { .min = 79, .max = 118 },
415 .m1 = { .min = 12, .max = 22 },
416 .m2 = { .min = 5, .max = 9 },
417 .p = { .min = 28, .max = 112 },
418 .p1 = { .min = 2, .max = 8 },
419 .p2 = { .dot_limit = 225000,
420 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800421};
422
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300423static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700424 .dot = { .min = 25000, .max = 350000 },
425 .vco = { .min = 1760000, .max = 3510000 },
426 .n = { .min = 1, .max = 3 },
427 .m = { .min = 79, .max = 127 },
428 .m1 = { .min = 12, .max = 22 },
429 .m2 = { .min = 5, .max = 9 },
430 .p = { .min = 14, .max = 56 },
431 .p1 = { .min = 2, .max = 8 },
432 .p2 = { .dot_limit = 225000,
433 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434};
435
Eric Anholt273e27c2011-03-30 13:01:10 -0700436/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300437static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700438 .dot = { .min = 25000, .max = 350000 },
439 .vco = { .min = 1760000, .max = 3510000 },
440 .n = { .min = 1, .max = 2 },
441 .m = { .min = 79, .max = 126 },
442 .m1 = { .min = 12, .max = 22 },
443 .m2 = { .min = 5, .max = 9 },
444 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400445 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .p2 = { .dot_limit = 225000,
447 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800448};
449
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300450static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700451 .dot = { .min = 25000, .max = 350000 },
452 .vco = { .min = 1760000, .max = 3510000 },
453 .n = { .min = 1, .max = 3 },
454 .m = { .min = 79, .max = 126 },
455 .m1 = { .min = 12, .max = 22 },
456 .m2 = { .min = 5, .max = 9 },
457 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400458 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .p2 = { .dot_limit = 225000,
460 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200471 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700472 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700473 .m1 = { .min = 2, .max = 3 },
474 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300475 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300476 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480 /*
481 * These are the data rate limits (measured in fast clocks)
482 * since those are the strictest limits we have. The fast
483 * clock and actual rate limits are more relaxed, so checking
484 * them would make no difference.
485 */
486 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200487 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300488 .n = { .min = 1, .max = 1 },
489 .m1 = { .min = 2, .max = 2 },
490 .m2 = { .min = 24 << 22, .max = 175 << 22 },
491 .p1 = { .min = 2, .max = 4 },
492 .p2 = { .p2_slow = 1, .p2_fast = 14 },
493};
494
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300495static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200496 /* FIXME: find real dot limits */
497 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530498 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200499 .n = { .min = 1, .max = 1 },
500 .m1 = { .min = 2, .max = 2 },
501 /* FIXME: find real m2 limits */
502 .m2 = { .min = 2 << 22, .max = 255 << 22 },
503 .p1 = { .min = 2, .max = 4 },
504 .p2 = { .p2_slow = 1, .p2_fast = 20 },
505};
506
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530507static void
Vidya Srinivas6deef9b602018-05-12 03:03:13 +0530508skl_wa_528(struct drm_i915_private *dev_priv, int pipe, bool enable)
509{
510 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
511 return;
512
513 if (enable)
514 I915_WRITE(CHICKEN_PIPESL_1(pipe), HSW_FBCQ_DIS);
515 else
516 I915_WRITE(CHICKEN_PIPESL_1(pipe), 0);
517}
518
519static void
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530520skl_wa_clkgate(struct drm_i915_private *dev_priv, int pipe, bool enable)
521{
Vidya Srinivas6deef9b602018-05-12 03:03:13 +0530522 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530523 return;
524
525 if (enable)
526 I915_WRITE(CLKGATE_DIS_PSL(pipe),
527 DUPS1_GATING_DIS | DUPS2_GATING_DIS);
528 else
529 I915_WRITE(CLKGATE_DIS_PSL(pipe),
530 I915_READ(CLKGATE_DIS_PSL(pipe)) &
531 ~(DUPS1_GATING_DIS | DUPS2_GATING_DIS));
532}
533
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200534static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100535needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200536{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200537 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200538}
539
Imre Deakdccbea32015-06-22 23:35:51 +0300540/*
541 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
542 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
543 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
544 * The helpers' return value is the rate of the clock that is fed to the
545 * display engine's pipe which can be the above fast dot clock rate or a
546 * divided-down version of it.
547 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300549static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800550{
Shaohua Li21778322009-02-23 15:19:16 +0800551 clock->m = clock->m2 + 2;
552 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200553 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300554 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300555 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300557
558 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800559}
560
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200561static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
562{
563 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
564}
565
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300566static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800567{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200568 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200570 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300571 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300572 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
573 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300574
575 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576}
577
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300578static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300579{
580 clock->m = clock->m1 * clock->m2;
581 clock->p = clock->p1 * clock->p2;
582 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300583 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300584 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
585 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300586
587 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300588}
589
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300590int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300591{
592 clock->m = clock->m1 * clock->m2;
593 clock->p = clock->p1 * clock->p2;
594 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300595 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300596 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
597 clock->n << 22);
598 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300599
600 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300601}
602
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800603#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Chris Wilsonc38c1452018-02-14 13:49:22 +0000604
605/*
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 * Returns whether the given set of divisors are valid for a given refclk with
607 * the given connectors.
608 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100609static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300610 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300611 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300613 if (clock->n < limit->n.min || limit->n.max < clock->n)
614 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100622 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200623 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->m1 <= clock->m2)
625 INTELPllInvalid("m1 <= m2\n");
626
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100627 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200628 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->p < limit->p.min || limit->p.max < clock->p)
630 INTELPllInvalid("p out of range\n");
631 if (clock->m < limit->m.min || limit->m.max < clock->m)
632 INTELPllInvalid("m out of range\n");
633 }
634
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
638 * connector, etc., rather than just a single range.
639 */
640 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400641 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800642
643 return true;
644}
645
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300647i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300648 const struct intel_crtc_state *crtc_state,
649 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300651 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800652
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300653 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100655 * For LVDS just rely on its current settings for dual-channel.
656 * We haven't figured out how to reliably set up different
657 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100659 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 } else {
664 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300667 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300669}
670
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200671/*
672 * Returns a set of divisors for the desired target clock with the given
673 * refclk, or FALSE. The returned values represent the clock equation:
674 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
675 *
676 * Target and reference clocks are specified in kHz.
677 *
678 * If match_clock is provided, then best_clock P divider must match the P
679 * divider from @match_clock used for LVDS downclocking.
680 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300682i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300684 int target, int refclk, struct dpll *match_clock,
685 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686{
687 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300688 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
Akshay Joshi0206e352011-08-16 15:34:10 -0400691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800692
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300693 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
694
Zhao Yakui42158662009-11-20 11:24:18 +0800695 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
696 clock.m1++) {
697 for (clock.m2 = limit->m2.min;
698 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200699 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800700 break;
701 for (clock.n = limit->n.min;
702 clock.n <= limit->n.max; clock.n++) {
703 for (clock.p1 = limit->p1.min;
704 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 int this_err;
706
Imre Deakdccbea32015-06-22 23:35:51 +0300707 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100708 if (!intel_PLL_is_valid(to_i915(dev),
709 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000710 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800712 if (match_clock &&
713 clock.p != match_clock->p)
714 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
716 this_err = abs(clock.dot - target);
717 if (this_err < err) {
718 *best_clock = clock;
719 err = this_err;
720 }
721 }
722 }
723 }
724 }
725
726 return (err != target);
727}
728
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200729/*
730 * Returns a set of divisors for the desired target clock with the given
731 * refclk, or FALSE. The returned values represent the clock equation:
732 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
733 *
734 * Target and reference clocks are specified in kHz.
735 *
736 * If match_clock is provided, then best_clock P divider must match the P
737 * divider from @match_clock used for LVDS downclocking.
738 */
Ma Lingd4906092009-03-18 20:13:27 +0800739static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300740pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200741 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300742 int target, int refclk, struct dpll *match_clock,
743 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200744{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300746 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 int err = target;
748
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200749 memset(best_clock, 0, sizeof(*best_clock));
750
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300751 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
752
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200753 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
754 clock.m1++) {
755 for (clock.m2 = limit->m2.min;
756 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200757 for (clock.n = limit->n.min;
758 clock.n <= limit->n.max; clock.n++) {
759 for (clock.p1 = limit->p1.min;
760 clock.p1 <= limit->p1.max; clock.p1++) {
761 int this_err;
762
Imre Deakdccbea32015-06-22 23:35:51 +0300763 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100764 if (!intel_PLL_is_valid(to_i915(dev),
765 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800766 &clock))
767 continue;
768 if (match_clock &&
769 clock.p != match_clock->p)
770 continue;
771
772 this_err = abs(clock.dot - target);
773 if (this_err < err) {
774 *best_clock = clock;
775 err = this_err;
776 }
777 }
778 }
779 }
780 }
781
782 return (err != target);
783}
784
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200785/*
786 * Returns a set of divisors for the desired target clock with the given
787 * refclk, or FALSE. The returned values represent the clock equation:
788 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200789 *
790 * Target and reference clocks are specified in kHz.
791 *
792 * If match_clock is provided, then best_clock P divider must match the P
793 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200794 */
Ma Lingd4906092009-03-18 20:13:27 +0800795static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300796g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200797 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300798 int target, int refclk, struct dpll *match_clock,
799 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800800{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300801 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300802 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800803 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300804 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400805 /* approximately equals target * 0.00585 */
806 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800807
808 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300809
810 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
811
Ma Lingd4906092009-03-18 20:13:27 +0800812 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200813 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800814 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200815 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800816 for (clock.m1 = limit->m1.max;
817 clock.m1 >= limit->m1.min; clock.m1--) {
818 for (clock.m2 = limit->m2.max;
819 clock.m2 >= limit->m2.min; clock.m2--) {
820 for (clock.p1 = limit->p1.max;
821 clock.p1 >= limit->p1.min; clock.p1--) {
822 int this_err;
823
Imre Deakdccbea32015-06-22 23:35:51 +0300824 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100825 if (!intel_PLL_is_valid(to_i915(dev),
826 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000827 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800828 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000829
830 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800831 if (this_err < err_most) {
832 *best_clock = clock;
833 err_most = this_err;
834 max_n = clock.n;
835 found = true;
836 }
837 }
838 }
839 }
840 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800841 return found;
842}
Ma Lingd4906092009-03-18 20:13:27 +0800843
Imre Deakd5dd62b2015-03-17 11:40:03 +0200844/*
845 * Check if the calculated PLL configuration is more optimal compared to the
846 * best configuration and error found so far. Return the calculated error.
847 */
848static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 const struct dpll *calculated_clock,
850 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200851 unsigned int best_error_ppm,
852 unsigned int *error_ppm)
853{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200854 /*
855 * For CHV ignore the error and consider only the P value.
856 * Prefer a bigger P value based on HW requirements.
857 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100858 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200859 *error_ppm = 0;
860
861 return calculated_clock->p > best_clock->p;
862 }
863
Imre Deak24be4e42015-03-17 11:40:04 +0200864 if (WARN_ON_ONCE(!target_freq))
865 return false;
866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *error_ppm = div_u64(1000000ULL *
868 abs(target_freq - calculated_clock->dot),
869 target_freq);
870 /*
871 * Prefer a better P value over a better (smaller) error if the error
872 * is small. Ensure this preference for future configurations too by
873 * setting the error to 0.
874 */
875 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
876 *error_ppm = 0;
877
878 return true;
879 }
880
881 return *error_ppm + 10 < best_error_ppm;
882}
883
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200884/*
885 * Returns a set of divisors for the desired target clock with the given
886 * refclk, or FALSE. The returned values represent the clock equation:
887 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
888 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800889static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300890vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200891 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 int target, int refclk, struct dpll *match_clock,
893 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700894{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200895 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300896 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300897 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300898 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300899 /* min update 19.2 MHz */
900 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300901 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700902
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300903 target *= 5; /* fast clock */
904
905 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700906
907 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300908 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300909 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300910 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300911 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300912 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700913 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300914 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200915 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300916
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300917 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
918 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919
Imre Deakdccbea32015-06-22 23:35:51 +0300920 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300921
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100922 if (!intel_PLL_is_valid(to_i915(dev),
923 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300924 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300925 continue;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 if (!vlv_PLL_is_optimal(dev, target,
928 &clock,
929 best_clock,
930 bestppm, &ppm))
931 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300932
Imre Deakd5dd62b2015-03-17 11:40:03 +0200933 *best_clock = clock;
934 bestppm = ppm;
935 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936 }
937 }
938 }
939 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700940
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300941 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700942}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944/*
945 * Returns a set of divisors for the desired target clock with the given
946 * refclk, or FALSE. The returned values represent the clock equation:
947 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
948 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300950chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200951 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 int target, int refclk, struct dpll *match_clock,
953 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300954{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200955 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300956 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300958 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300959 uint64_t m2;
960 int found = false;
961
962 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200963 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300964
965 /*
966 * Based on hardware doc, the n always set to 1, and m1 always
967 * set to 2. If requires to support 200Mhz refclk, we need to
968 * revisit this because n may not 1 anymore.
969 */
970 clock.n = 1, clock.m1 = 2;
971 target *= 5; /* fast clock */
972
973 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
974 for (clock.p2 = limit->p2.p2_fast;
975 clock.p2 >= limit->p2.p2_slow;
976 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200977 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300978
979 clock.p = clock.p1 * clock.p2;
980
981 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
982 clock.n) << 22, refclk * clock.m1);
983
984 if (m2 > INT_MAX/clock.m1)
985 continue;
986
987 clock.m2 = m2;
988
Imre Deakdccbea32015-06-22 23:35:51 +0300989 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300990
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100991 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300992 continue;
993
Imre Deak9ca3ba02015-03-17 11:40:05 +0200994 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
995 best_error_ppm, &error_ppm))
996 continue;
997
998 *best_clock = clock;
999 best_error_ppm = error_ppm;
1000 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 }
1002 }
1003
1004 return found;
1005}
1006
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001007bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001008 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001009{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001010 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001011 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001012
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001013 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001014 target_clock, refclk, NULL, best_clock);
1015}
1016
Ville Syrjälä525b9312016-10-31 22:37:02 +02001017bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001018{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001019 /* Be paranoid as we can arrive here with only partial
1020 * state retrieved from the hardware during setup.
1021 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001022 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001023 * as Haswell has gained clock readout/fastboot support.
1024 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001025 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001026 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001027 *
1028 * FIXME: The intel_crtc->active here should be switched to
1029 * crtc->state->active once we have proper CRTC states wired up
1030 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001031 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001032 return crtc->active && crtc->base.primary->state->fb &&
1033 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001034}
1035
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1037 enum pipe pipe)
1038{
Ville Syrjälä98187832016-10-31 22:37:10 +02001039 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001040
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001041 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001042}
1043
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001044static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
1045 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001046{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001047 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001048 u32 line1, line2;
1049 u32 line_mask;
1050
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001051 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001052 line_mask = DSL_LINEMASK_GEN2;
1053 else
1054 line_mask = DSL_LINEMASK_GEN3;
1055
1056 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001057 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001058 line2 = I915_READ(reg) & line_mask;
1059
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001060 return line1 != line2;
1061}
1062
1063static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1064{
1065 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1066 enum pipe pipe = crtc->pipe;
1067
1068 /* Wait for the display line to settle/start moving */
1069 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1070 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1071 pipe_name(pipe), onoff(state));
1072}
1073
1074static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1075{
1076 wait_for_pipe_scanline_moving(crtc, false);
1077}
1078
1079static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1080{
1081 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001082}
1083
Ville Syrjälä4972f702017-11-29 17:37:32 +02001084static void
1085intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001086{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001087 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001088 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001089
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001090 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001091 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001092 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001093
Keith Packardab7ad7f2010-10-03 00:33:06 -07001094 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001095 if (intel_wait_for_register(dev_priv,
1096 reg, I965_PIPECONF_ACTIVE, 0,
1097 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001098 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001099 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001100 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001102}
1103
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001105void assert_pll(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108 u32 val;
1109 bool cur_state;
1110
Ville Syrjälä649636e2015-09-22 19:50:01 +03001111 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001113 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001115 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Jani Nikula23538ef2013-08-27 15:12:22 +03001118/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001119void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001120{
1121 u32 val;
1122 bool cur_state;
1123
Ville Syrjäläa5805162015-05-26 20:42:30 +03001124 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001125 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001126 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001127
1128 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001129 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001130 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001131 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001132}
Jani Nikula23538ef2013-08-27 15:12:22 +03001133
Jesse Barnes040484a2011-01-03 12:14:26 -08001134static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1135 enum pipe pipe, bool state)
1136{
Jesse Barnes040484a2011-01-03 12:14:26 -08001137 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001138 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1139 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001140
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001141 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001142 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001143 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001144 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001145 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001146 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001147 cur_state = !!(val & FDI_TX_ENABLE);
1148 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001149 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001150 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001151 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001152}
1153#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1154#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1155
1156static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1157 enum pipe pipe, bool state)
1158{
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 u32 val;
1160 bool cur_state;
1161
Ville Syrjälä649636e2015-09-22 19:50:01 +03001162 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001163 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001164 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001165 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001166 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001167}
1168#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1169#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1170
1171static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
1173{
Jesse Barnes040484a2011-01-03 12:14:26 -08001174 u32 val;
1175
1176 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001177 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001178 return;
1179
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001180 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001181 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001182 return;
1183
Ville Syrjälä649636e2015-09-22 19:50:01 +03001184 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1189 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Jesse Barnes040484a2011-01-03 12:14:26 -08001191 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001192 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001193
Ville Syrjälä649636e2015-09-22 19:50:01 +03001194 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001195 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001197 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001198 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001199}
1200
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001201void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001202{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001203 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001204 u32 val;
1205 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001206 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001208 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001209 return;
1210
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001211 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001212 u32 port_sel;
1213
Imre Deak44cb7342016-08-10 14:07:29 +03001214 pp_reg = PP_CONTROL(0);
1215 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001217 switch (port_sel) {
1218 case PANEL_PORT_SELECT_LVDS:
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001219 intel_lvds_port_enabled(dev_priv, PCH_LVDS, &panel_pipe);
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001220 break;
1221 case PANEL_PORT_SELECT_DPA:
1222 intel_dp_port_enabled(dev_priv, DP_A, PORT_A, &panel_pipe);
1223 break;
1224 case PANEL_PORT_SELECT_DPC:
1225 intel_dp_port_enabled(dev_priv, PCH_DP_C, PORT_C, &panel_pipe);
1226 break;
1227 case PANEL_PORT_SELECT_DPD:
1228 intel_dp_port_enabled(dev_priv, PCH_DP_D, PORT_D, &panel_pipe);
1229 break;
1230 default:
1231 MISSING_CASE(port_sel);
1232 break;
1233 }
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001234 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001235 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001236 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001237 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001238 } else {
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001239 u32 port_sel;
1240
Imre Deak44cb7342016-08-10 14:07:29 +03001241 pp_reg = PP_CONTROL(0);
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001242 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
1243
1244 WARN_ON(port_sel != PANEL_PORT_SELECT_LVDS);
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001245 intel_lvds_port_enabled(dev_priv, LVDS, &panel_pipe);
Jesse Barnesea0760c2011-01-04 15:09:32 -08001246 }
1247
1248 val = I915_READ(pp_reg);
1249 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001250 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001251 locked = false;
1252
Rob Clarke2c719b2014-12-15 13:56:32 -05001253 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001254 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001255 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001256}
1257
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001258void assert_pipe(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001261 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001262 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1263 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001264 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001266 /* we keep both pipes enabled on 830 */
1267 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001268 state = true;
1269
Imre Deak4feed0e2016-02-12 18:55:14 +02001270 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1271 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001272 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001273 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001274
1275 intel_display_power_put(dev_priv, power_domain);
1276 } else {
1277 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001278 }
1279
Rob Clarke2c719b2014-12-15 13:56:32 -05001280 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001281 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001282 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283}
1284
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001285static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001287 bool cur_state = plane->get_hw_state(plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288
Rob Clarke2c719b2014-12-15 13:56:32 -05001289 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001290 "%s assertion failure (expected %s, current %s)\n",
1291 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292}
1293
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001294#define assert_plane_enabled(p) assert_plane(p, true)
1295#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001296
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001297static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001299 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1300 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001302 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1303 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001304}
1305
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001306static void assert_vblank_disabled(struct drm_crtc *crtc)
1307{
Rob Clarke2c719b2014-12-15 13:56:32 -05001308 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001309 drm_crtc_vblank_put(crtc);
1310}
1311
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001312void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1313 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001314{
Jesse Barnes92f25842011-01-04 15:09:34 -08001315 u32 val;
1316 bool enabled;
1317
Ville Syrjälä649636e2015-09-22 19:50:01 +03001318 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001319 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001321 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1322 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001323}
1324
Jesse Barnes291906f2011-02-02 12:28:03 -08001325static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001326 enum pipe pipe, enum port port,
1327 i915_reg_t dp_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001328{
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001329 enum pipe port_pipe;
1330 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001331
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001332 state = intel_dp_port_enabled(dev_priv, dp_reg, port, &port_pipe);
1333
1334 I915_STATE_WARN(state && port_pipe == pipe,
1335 "PCH DP %c enabled on transcoder %c, should be disabled\n",
1336 port_name(port), pipe_name(pipe));
1337
1338 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1339 "IBX PCH DP %c still using transcoder B\n",
1340 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001341}
1342
1343static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä76203462018-05-14 20:24:21 +03001344 enum pipe pipe, enum port port,
1345 i915_reg_t hdmi_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001346{
Ville Syrjälä76203462018-05-14 20:24:21 +03001347 enum pipe port_pipe;
1348 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001349
Ville Syrjälä76203462018-05-14 20:24:21 +03001350 state = intel_sdvo_port_enabled(dev_priv, hdmi_reg, &port_pipe);
1351
1352 I915_STATE_WARN(state && port_pipe == pipe,
1353 "PCH HDMI %c enabled on transcoder %c, should be disabled\n",
1354 port_name(port), pipe_name(pipe));
1355
1356 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1357 "IBX PCH HDMI %c still using transcoder B\n",
1358 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001359}
1360
1361static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1362 enum pipe pipe)
1363{
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001364 enum pipe port_pipe;
Jesse Barnes291906f2011-02-02 12:28:03 -08001365
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001366 assert_pch_dp_disabled(dev_priv, pipe, PORT_B, PCH_DP_B);
1367 assert_pch_dp_disabled(dev_priv, pipe, PORT_C, PCH_DP_C);
1368 assert_pch_dp_disabled(dev_priv, pipe, PORT_D, PCH_DP_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001369
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001370 I915_STATE_WARN(intel_crt_port_enabled(dev_priv, PCH_ADPA, &port_pipe) &&
1371 port_pipe == pipe,
1372 "PCH VGA enabled on transcoder %c, should be disabled\n",
1373 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001374
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001375 I915_STATE_WARN(intel_lvds_port_enabled(dev_priv, PCH_LVDS, &port_pipe) &&
1376 port_pipe == pipe,
1377 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1378 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001379
Ville Syrjälä76203462018-05-14 20:24:21 +03001380 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_B, PCH_HDMIB);
1381 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_C, PCH_HDMIC);
1382 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_D, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001383}
1384
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001385static void _vlv_enable_pll(struct intel_crtc *crtc,
1386 const struct intel_crtc_state *pipe_config)
1387{
1388 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1389 enum pipe pipe = crtc->pipe;
1390
1391 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1392 POSTING_READ(DPLL(pipe));
1393 udelay(150);
1394
Chris Wilson2c30b432016-06-30 15:32:54 +01001395 if (intel_wait_for_register(dev_priv,
1396 DPLL(pipe),
1397 DPLL_LOCK_VLV,
1398 DPLL_LOCK_VLV,
1399 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001400 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1401}
1402
Ville Syrjäläd288f652014-10-28 13:20:22 +02001403static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001404 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001405{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001406 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001407 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001408
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001409 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001410
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001412 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001413
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001414 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1415 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001416
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001417 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1418 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001419}
1420
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001421
1422static void _chv_enable_pll(struct intel_crtc *crtc,
1423 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001424{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001425 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001426 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001427 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001428 u32 tmp;
1429
Ville Syrjäläa5805162015-05-26 20:42:30 +03001430 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001431
1432 /* Enable back the 10bit clock to display controller */
1433 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1434 tmp |= DPIO_DCLKP_EN;
1435 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1436
Ville Syrjälä54433e92015-05-26 20:42:31 +03001437 mutex_unlock(&dev_priv->sb_lock);
1438
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001439 /*
1440 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1441 */
1442 udelay(1);
1443
1444 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001445 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001446
1447 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001448 if (intel_wait_for_register(dev_priv,
1449 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1450 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001451 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001452}
1453
1454static void chv_enable_pll(struct intel_crtc *crtc,
1455 const struct intel_crtc_state *pipe_config)
1456{
1457 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1458 enum pipe pipe = crtc->pipe;
1459
1460 assert_pipe_disabled(dev_priv, pipe);
1461
1462 /* PLL is protected by panel, make sure we can write it */
1463 assert_panel_unlocked(dev_priv, pipe);
1464
1465 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1466 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467
Ville Syrjäläc2317752016-03-15 16:39:56 +02001468 if (pipe != PIPE_A) {
1469 /*
1470 * WaPixelRepeatModeFixForC0:chv
1471 *
1472 * DPLLCMD is AWOL. Use chicken bits to propagate
1473 * the value from DPLLBMD to either pipe B or C.
1474 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001475 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001476 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1477 I915_WRITE(CBR4_VLV, 0);
1478 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1479
1480 /*
1481 * DPLLB VGA mode also seems to cause problems.
1482 * We should always have it disabled.
1483 */
1484 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1485 } else {
1486 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1487 POSTING_READ(DPLL_MD(pipe));
1488 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489}
1490
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001491static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001492{
1493 struct intel_crtc *crtc;
1494 int count = 0;
1495
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001496 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001497 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001498 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1499 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001500
1501 return count;
1502}
1503
Ville Syrjälä939994d2017-09-13 17:08:56 +03001504static void i9xx_enable_pll(struct intel_crtc *crtc,
1505 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001506{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001507 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001508 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001509 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001510 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001511
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001512 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001513
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001514 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001515 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001516 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001518 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001519 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001520 /*
1521 * It appears to be important that we don't enable this
1522 * for the current pipe before otherwise configuring the
1523 * PLL. No idea how this should be handled if multiple
1524 * DVO outputs are enabled simultaneosly.
1525 */
1526 dpll |= DPLL_DVO_2X_MODE;
1527 I915_WRITE(DPLL(!crtc->pipe),
1528 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1529 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001530
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001531 /*
1532 * Apparently we need to have VGA mode enabled prior to changing
1533 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1534 * dividers, even though the register value does change.
1535 */
1536 I915_WRITE(reg, 0);
1537
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001538 I915_WRITE(reg, dpll);
1539
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001540 /* Wait for the clocks to stabilize. */
1541 POSTING_READ(reg);
1542 udelay(150);
1543
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001544 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001545 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001546 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547 } else {
1548 /* The pixel multiplier can only be updated once the
1549 * DPLL is enabled and the clocks are stable.
1550 *
1551 * So write it again.
1552 */
1553 I915_WRITE(reg, dpll);
1554 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555
1556 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001557 for (i = 0; i < 3; i++) {
1558 I915_WRITE(reg, dpll);
1559 POSTING_READ(reg);
1560 udelay(150); /* wait for warmup */
1561 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001562}
1563
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001564static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001565{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001566 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001567 enum pipe pipe = crtc->pipe;
1568
1569 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001570 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001571 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001572 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001573 I915_WRITE(DPLL(PIPE_B),
1574 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1575 I915_WRITE(DPLL(PIPE_A),
1576 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1577 }
1578
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001579 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001580 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001581 return;
1582
1583 /* Make sure the pipe isn't still relying on us */
1584 assert_pipe_disabled(dev_priv, pipe);
1585
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001586 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001587 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001588}
1589
Jesse Barnesf6071162013-10-01 10:41:38 -07001590static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1591{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001592 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001593
1594 /* Make sure the pipe isn't still relying on us */
1595 assert_pipe_disabled(dev_priv, pipe);
1596
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001597 val = DPLL_INTEGRATED_REF_CLK_VLV |
1598 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1599 if (pipe != PIPE_A)
1600 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1601
Jesse Barnesf6071162013-10-01 10:41:38 -07001602 I915_WRITE(DPLL(pipe), val);
1603 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001604}
1605
1606static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1607{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001608 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001609 u32 val;
1610
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001611 /* Make sure the pipe isn't still relying on us */
1612 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001613
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001614 val = DPLL_SSC_REF_CLK_CHV |
1615 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001616 if (pipe != PIPE_A)
1617 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001618
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001619 I915_WRITE(DPLL(pipe), val);
1620 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001621
Ville Syrjäläa5805162015-05-26 20:42:30 +03001622 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001623
1624 /* Disable 10bit clock to display controller */
1625 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1626 val &= ~DPIO_DCLKP_EN;
1627 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1628
Ville Syrjäläa5805162015-05-26 20:42:30 +03001629 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001630}
1631
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001632void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001633 struct intel_digital_port *dport,
1634 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001635{
1636 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001637 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001638
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001639 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001640 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001641 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001642 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001643 break;
1644 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001645 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001646 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001647 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001648 break;
1649 case PORT_D:
1650 port_mask = DPLL_PORTD_READY_MASK;
1651 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001652 break;
1653 default:
1654 BUG();
1655 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001656
Chris Wilson370004d2016-06-30 15:32:56 +01001657 if (intel_wait_for_register(dev_priv,
1658 dpll_reg, port_mask, expected_mask,
1659 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001660 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001661 port_name(dport->base.port),
1662 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001663}
1664
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001665static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1666 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001667{
Ville Syrjälä98187832016-10-31 22:37:10 +02001668 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1669 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001670 i915_reg_t reg;
1671 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
Jesse Barnes040484a2011-01-03 12:14:26 -08001673 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001674 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001675
1676 /* FDI must be feeding us bits for PCH ports */
1677 assert_fdi_tx_enabled(dev_priv, pipe);
1678 assert_fdi_rx_enabled(dev_priv, pipe);
1679
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001680 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001681 /* Workaround: Set the timing override bit before enabling the
1682 * pch transcoder. */
1683 reg = TRANS_CHICKEN2(pipe);
1684 val = I915_READ(reg);
1685 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1686 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001687 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001688
Daniel Vetterab9412b2013-05-03 11:49:46 +02001689 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001691 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001692
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001693 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001694 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001695 * Make the BPC in transcoder be consistent with
1696 * that in pipeconf reg. For HDMI we must use 8bpc
1697 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001698 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001699 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001700 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001701 val |= PIPECONF_8BPC;
1702 else
1703 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001704 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001705
1706 val &= ~TRANS_INTERLACE_MASK;
1707 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001708 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001709 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001710 val |= TRANS_LEGACY_INTERLACED_ILK;
1711 else
1712 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001713 else
1714 val |= TRANS_PROGRESSIVE;
1715
Jesse Barnes040484a2011-01-03 12:14:26 -08001716 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001717 if (intel_wait_for_register(dev_priv,
1718 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1719 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001720 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001721}
1722
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001723static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001724 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001725{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001727
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001729 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001730 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001732 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001733 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001734 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001735 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001736
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001737 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001738 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001739
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001740 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1741 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001742 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001743 else
1744 val |= TRANS_PROGRESSIVE;
1745
Daniel Vetterab9412b2013-05-03 11:49:46 +02001746 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001747 if (intel_wait_for_register(dev_priv,
1748 LPT_TRANSCONF,
1749 TRANS_STATE_ENABLE,
1750 TRANS_STATE_ENABLE,
1751 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001752 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001753}
1754
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001755static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1756 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001757{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001758 i915_reg_t reg;
1759 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001760
1761 /* FDI relies on the transcoder */
1762 assert_fdi_tx_disabled(dev_priv, pipe);
1763 assert_fdi_rx_disabled(dev_priv, pipe);
1764
Jesse Barnes291906f2011-02-02 12:28:03 -08001765 /* Ports must be off as well */
1766 assert_pch_ports_disabled(dev_priv, pipe);
1767
Daniel Vetterab9412b2013-05-03 11:49:46 +02001768 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001769 val = I915_READ(reg);
1770 val &= ~TRANS_ENABLE;
1771 I915_WRITE(reg, val);
1772 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001773 if (intel_wait_for_register(dev_priv,
1774 reg, TRANS_STATE_ENABLE, 0,
1775 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001776 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001777
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001778 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001779 /* Workaround: Clear the timing override chicken bit again. */
1780 reg = TRANS_CHICKEN2(pipe);
1781 val = I915_READ(reg);
1782 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1783 I915_WRITE(reg, val);
1784 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001785}
1786
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001787void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001788{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001789 u32 val;
1790
Daniel Vetterab9412b2013-05-03 11:49:46 +02001791 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001792 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001793 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001794 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001795 if (intel_wait_for_register(dev_priv,
1796 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1797 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001798 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001799
1800 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001801 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001802 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001803 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001804}
1805
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001806enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001807{
1808 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1809
Ville Syrjälä65f21302016-10-14 20:02:53 +03001810 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001811 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001812 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001813 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001814}
1815
Ville Syrjälä4972f702017-11-29 17:37:32 +02001816static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001818 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1819 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1820 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001821 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001822 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001823 u32 val;
1824
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001825 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1826
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001827 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001828
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829 /*
1830 * A pipe without a PLL won't actually be able to drive bits from
1831 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1832 * need the check.
1833 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001834 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001835 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001836 assert_dsi_pll_enabled(dev_priv);
1837 else
1838 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001839 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001840 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001841 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001842 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001843 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001844 assert_fdi_tx_pll_enabled(dev_priv,
1845 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001846 }
1847 /* FIXME: assert CPU port conditions for SNB+ */
1848 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001849
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001850 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001852 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001853 /* we keep both pipes enabled on 830 */
1854 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001855 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001856 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001857
1858 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001859 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001860
1861 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001862 * Until the pipe starts PIPEDSL reads will return a stale value,
1863 * which causes an apparent vblank timestamp jump when PIPEDSL
1864 * resets to its proper value. That also messes up the frame count
1865 * when it's derived from the timestamps. So let's wait for the
1866 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001867 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001868 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001869 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001870}
1871
Ville Syrjälä4972f702017-11-29 17:37:32 +02001872static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001874 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001875 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001876 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001877 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001878 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001879 u32 val;
1880
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001881 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1882
Jesse Barnesb24e7172011-01-04 15:09:30 -08001883 /*
1884 * Make sure planes won't keep trying to pump pixels to us,
1885 * or we might hang the display.
1886 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001887 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001888
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001889 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001890 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001891 if ((val & PIPECONF_ENABLE) == 0)
1892 return;
1893
Ville Syrjälä67adc642014-08-15 01:21:57 +03001894 /*
1895 * Double wide has implications for planes
1896 * so best keep it disabled when not needed.
1897 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001898 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001899 val &= ~PIPECONF_DOUBLE_WIDE;
1900
1901 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001902 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001903 val &= ~PIPECONF_ENABLE;
1904
1905 I915_WRITE(reg, val);
1906 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001907 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001908}
1909
Ville Syrjälä832be822016-01-12 21:08:33 +02001910static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1911{
1912 return IS_GEN2(dev_priv) ? 2048 : 4096;
1913}
1914
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001915static unsigned int
1916intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001917{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001918 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1919 unsigned int cpp = fb->format->cpp[plane];
1920
1921 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001922 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001923 return cpp;
1924 case I915_FORMAT_MOD_X_TILED:
1925 if (IS_GEN2(dev_priv))
1926 return 128;
1927 else
1928 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001929 case I915_FORMAT_MOD_Y_TILED_CCS:
1930 if (plane == 1)
1931 return 128;
1932 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001933 case I915_FORMAT_MOD_Y_TILED:
1934 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1935 return 128;
1936 else
1937 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001938 case I915_FORMAT_MOD_Yf_TILED_CCS:
1939 if (plane == 1)
1940 return 128;
1941 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001942 case I915_FORMAT_MOD_Yf_TILED:
1943 switch (cpp) {
1944 case 1:
1945 return 64;
1946 case 2:
1947 case 4:
1948 return 128;
1949 case 8:
1950 case 16:
1951 return 256;
1952 default:
1953 MISSING_CASE(cpp);
1954 return cpp;
1955 }
1956 break;
1957 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001958 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001959 return cpp;
1960 }
1961}
1962
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001963static unsigned int
1964intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001965{
Ben Widawsky2f075562017-03-24 14:29:48 -07001966 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001967 return 1;
1968 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001969 return intel_tile_size(to_i915(fb->dev)) /
1970 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001971}
1972
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001973/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001974static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001975 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001976 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001977{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001978 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
1979 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001980
1981 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001982 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001983}
1984
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001985unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001986intel_fb_align_height(const struct drm_framebuffer *fb,
1987 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001988{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001989 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001990
1991 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001992}
1993
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001994unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1995{
1996 unsigned int size = 0;
1997 int i;
1998
1999 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2000 size += rot_info->plane[i].width * rot_info->plane[i].height;
2001
2002 return size;
2003}
2004
Daniel Vetter75c82a52015-10-14 16:51:04 +02002005static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002006intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2007 const struct drm_framebuffer *fb,
2008 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002009{
Chris Wilson7b92c042017-01-14 00:28:26 +00002010 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002011 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002012 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002013 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002014 }
2015}
2016
Ville Syrjäläfabac482017-03-27 21:55:43 +03002017static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2018{
2019 if (IS_I830(dev_priv))
2020 return 16 * 1024;
2021 else if (IS_I85X(dev_priv))
2022 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002023 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2024 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002025 else
2026 return 4 * 1024;
2027}
2028
Ville Syrjälä603525d2016-01-12 21:08:37 +02002029static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002030{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002031 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002032 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002033 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002034 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002035 return 128 * 1024;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002036 else if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002037 return 4 * 1024;
2038 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002039 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002040}
2041
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002042static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2043 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002044{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002045 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2046
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002047 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002048 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002049 return 4096;
2050
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002051 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002052 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002053 return intel_linear_alignment(dev_priv);
2054 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002055 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002056 return 256 * 1024;
2057 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002058 case I915_FORMAT_MOD_Y_TILED_CCS:
2059 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002060 case I915_FORMAT_MOD_Y_TILED:
2061 case I915_FORMAT_MOD_Yf_TILED:
2062 return 1 * 1024 * 1024;
2063 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002064 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002065 return 0;
2066 }
2067}
2068
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002069static bool intel_plane_uses_fence(const struct intel_plane_state *plane_state)
2070{
2071 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2072 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2073
Ville Syrjälä32febd92018-02-21 18:02:33 +02002074 return INTEL_GEN(dev_priv) < 4 || plane->has_fbc;
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002075}
2076
Chris Wilson058d88c2016-08-15 10:49:06 +01002077struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00002078intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2079 unsigned int rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002080 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00002081 unsigned long *out_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002082{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002083 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002084 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002085 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002086 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002087 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +00002088 unsigned int pinctl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002089 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002090
Matt Roperebcdd392014-07-09 16:22:11 -07002091 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2092
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002093 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002094
Ville Syrjälä3465c582016-02-15 22:54:43 +02002095 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002096
Chris Wilson693db182013-03-05 14:52:39 +00002097 /* Note that the w/a also requires 64 PTE of padding following the
2098 * bo. We currently fill all unused PTE with the shadow page and so
2099 * we should always have valid PTE following the scanout preventing
2100 * the VT-d warning.
2101 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002102 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002103 alignment = 256 * 1024;
2104
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002105 /*
2106 * Global gtt pte registers are special registers which actually forward
2107 * writes to a chunk of system memory. Which means that there is no risk
2108 * that the register values disappear as soon as we call
2109 * intel_runtime_pm_put(), so it is correct to wrap only the
2110 * pin/unpin/fence and not more.
2111 */
2112 intel_runtime_pm_get(dev_priv);
2113
Daniel Vetter9db529a2017-08-08 10:08:28 +02002114 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2115
Chris Wilson59354852018-02-20 13:42:06 +00002116 pinctl = 0;
2117
2118 /* Valleyview is definitely limited to scanning out the first
2119 * 512MiB. Lets presume this behaviour was inherited from the
2120 * g4x display engine and that all earlier gen are similarly
2121 * limited. Testing suggests that it is a little more
2122 * complicated than this. For example, Cherryview appears quite
2123 * happy to scanout from anywhere within its global aperture.
2124 */
2125 if (HAS_GMCH_DISPLAY(dev_priv))
2126 pinctl |= PIN_MAPPABLE;
2127
2128 vma = i915_gem_object_pin_to_display_plane(obj,
2129 alignment, &view, pinctl);
Chris Wilson49ef5292016-08-18 17:17:00 +01002130 if (IS_ERR(vma))
2131 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002132
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002133 if (uses_fence && i915_vma_is_map_and_fenceable(vma)) {
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002134 int ret;
2135
Chris Wilson49ef5292016-08-18 17:17:00 +01002136 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2137 * fence, whereas 965+ only requires a fence if using
2138 * framebuffer compression. For simplicity, we always, when
2139 * possible, install a fence as the cost is not that onerous.
2140 *
2141 * If we fail to fence the tiled scanout, then either the
2142 * modeset will reject the change (which is highly unlikely as
2143 * the affected systems, all but one, do not have unmappable
2144 * space) or we will not be able to enable full powersaving
2145 * techniques (also likely not to apply due to various limits
2146 * FBC and the like impose on the size of the buffer, which
2147 * presumably we violated anyway with this unmappable buffer).
2148 * Anyway, it is presumably better to stumble onwards with
2149 * something and try to run the system in a "less than optimal"
2150 * mode that matches the user configuration.
2151 */
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002152 ret = i915_vma_pin_fence(vma);
2153 if (ret != 0 && INTEL_GEN(dev_priv) < 4) {
Chris Wilson75097022018-03-05 10:33:12 +00002154 i915_gem_object_unpin_from_display_plane(vma);
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002155 vma = ERR_PTR(ret);
2156 goto err;
2157 }
2158
2159 if (ret == 0 && vma->fence)
Chris Wilson59354852018-02-20 13:42:06 +00002160 *out_flags |= PLANE_HAS_FENCE;
Vivek Kasireddy98072162015-10-29 18:54:38 -07002161 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002162
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002163 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002164err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002165 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2166
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002167 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002168 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002169}
2170
Chris Wilson59354852018-02-20 13:42:06 +00002171void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002172{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002173 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002174
Chris Wilson59354852018-02-20 13:42:06 +00002175 if (flags & PLANE_HAS_FENCE)
2176 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002177 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002178 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002179}
2180
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002181static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2182 unsigned int rotation)
2183{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002184 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002185 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2186 else
2187 return fb->pitches[plane];
2188}
2189
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002190/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002191 * Convert the x/y offsets into a linear offset.
2192 * Only valid with 0/180 degree rotation, which is fine since linear
2193 * offset is only used with linear buffers on pre-hsw and tiled buffers
2194 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2195 */
2196u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002197 const struct intel_plane_state *state,
2198 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002199{
Ville Syrjälä29490562016-01-20 18:02:50 +02002200 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002201 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002202 unsigned int pitch = fb->pitches[plane];
2203
2204 return y * pitch + x * cpp;
2205}
2206
2207/*
2208 * Add the x/y offsets derived from fb->offsets[] to the user
2209 * specified plane src x/y offsets. The resulting x/y offsets
2210 * specify the start of scanout from the beginning of the gtt mapping.
2211 */
2212void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002213 const struct intel_plane_state *state,
2214 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002215
2216{
Ville Syrjälä29490562016-01-20 18:02:50 +02002217 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2218 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002219
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002220 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002221 *x += intel_fb->rotated[plane].x;
2222 *y += intel_fb->rotated[plane].y;
2223 } else {
2224 *x += intel_fb->normal[plane].x;
2225 *y += intel_fb->normal[plane].y;
2226 }
2227}
2228
Ville Syrjälä303ba692017-08-24 22:10:49 +03002229static u32 __intel_adjust_tile_offset(int *x, int *y,
2230 unsigned int tile_width,
2231 unsigned int tile_height,
2232 unsigned int tile_size,
2233 unsigned int pitch_tiles,
2234 u32 old_offset,
2235 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002236{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002237 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002238 unsigned int tiles;
2239
2240 WARN_ON(old_offset & (tile_size - 1));
2241 WARN_ON(new_offset & (tile_size - 1));
2242 WARN_ON(new_offset > old_offset);
2243
2244 tiles = (old_offset - new_offset) / tile_size;
2245
2246 *y += tiles / pitch_tiles * tile_height;
2247 *x += tiles % pitch_tiles * tile_width;
2248
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002249 /* minimize x in case it got needlessly big */
2250 *y += *x / pitch_pixels * tile_height;
2251 *x %= pitch_pixels;
2252
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002253 return new_offset;
2254}
2255
Ville Syrjälä303ba692017-08-24 22:10:49 +03002256static u32 _intel_adjust_tile_offset(int *x, int *y,
2257 const struct drm_framebuffer *fb, int plane,
2258 unsigned int rotation,
2259 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002260{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002261 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002262 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002263 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2264
2265 WARN_ON(new_offset > old_offset);
2266
Ben Widawsky2f075562017-03-24 14:29:48 -07002267 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002268 unsigned int tile_size, tile_width, tile_height;
2269 unsigned int pitch_tiles;
2270
2271 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002272 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002273
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002274 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002275 pitch_tiles = pitch / tile_height;
2276 swap(tile_width, tile_height);
2277 } else {
2278 pitch_tiles = pitch / (tile_width * cpp);
2279 }
2280
Ville Syrjälä303ba692017-08-24 22:10:49 +03002281 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2282 tile_size, pitch_tiles,
2283 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002284 } else {
2285 old_offset += *y * pitch + *x * cpp;
2286
2287 *y = (old_offset - new_offset) / pitch;
2288 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2289 }
2290
2291 return new_offset;
2292}
2293
2294/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002295 * Adjust the tile offset by moving the difference into
2296 * the x/y offsets.
2297 */
2298static u32 intel_adjust_tile_offset(int *x, int *y,
2299 const struct intel_plane_state *state, int plane,
2300 u32 old_offset, u32 new_offset)
2301{
2302 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2303 state->base.rotation,
2304 old_offset, new_offset);
2305}
2306
2307/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002308 * Computes the linear offset to the base tile and adjusts
2309 * x, y. bytes per pixel is assumed to be a power-of-two.
2310 *
2311 * In the 90/270 rotated case, x and y are assumed
2312 * to be already rotated to match the rotated GTT view, and
2313 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002314 *
2315 * This function is used when computing the derived information
2316 * under intel_framebuffer, so using any of that information
2317 * here is not allowed. Anything under drm_framebuffer can be
2318 * used. This is why the user has to pass in the pitch since it
2319 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002320 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002321static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2322 int *x, int *y,
2323 const struct drm_framebuffer *fb, int plane,
2324 unsigned int pitch,
2325 unsigned int rotation,
2326 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002327{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002328 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002329 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002330 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002331
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002332 if (alignment)
2333 alignment--;
2334
Ben Widawsky2f075562017-03-24 14:29:48 -07002335 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002336 unsigned int tile_size, tile_width, tile_height;
2337 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002338
Ville Syrjäläd8433102016-01-12 21:08:35 +02002339 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002340 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002341
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002342 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002343 pitch_tiles = pitch / tile_height;
2344 swap(tile_width, tile_height);
2345 } else {
2346 pitch_tiles = pitch / (tile_width * cpp);
2347 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002348
Ville Syrjäläd8433102016-01-12 21:08:35 +02002349 tile_rows = *y / tile_height;
2350 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002351
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002352 tiles = *x / tile_width;
2353 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002354
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002355 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2356 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002357
Ville Syrjälä303ba692017-08-24 22:10:49 +03002358 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2359 tile_size, pitch_tiles,
2360 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002361 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002362 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002363 offset_aligned = offset & ~alignment;
2364
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002365 *y = (offset & alignment) / pitch;
2366 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002367 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002368
2369 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002370}
2371
Ville Syrjälä6687c902015-09-15 13:16:41 +03002372u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002373 const struct intel_plane_state *state,
2374 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002375{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002376 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2377 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002378 const struct drm_framebuffer *fb = state->base.fb;
2379 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002380 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002381 u32 alignment;
2382
2383 if (intel_plane->id == PLANE_CURSOR)
2384 alignment = intel_cursor_alignment(dev_priv);
2385 else
2386 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002387
2388 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2389 rotation, alignment);
2390}
2391
Ville Syrjälä303ba692017-08-24 22:10:49 +03002392/* Convert the fb->offset[] into x/y offsets */
2393static int intel_fb_offset_to_xy(int *x, int *y,
2394 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002395{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002396 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002397
Ville Syrjälä303ba692017-08-24 22:10:49 +03002398 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2399 fb->offsets[plane] % intel_tile_size(dev_priv))
2400 return -EINVAL;
2401
2402 *x = 0;
2403 *y = 0;
2404
2405 _intel_adjust_tile_offset(x, y,
2406 fb, plane, DRM_MODE_ROTATE_0,
2407 fb->offsets[plane], 0);
2408
2409 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002410}
2411
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002412static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2413{
2414 switch (fb_modifier) {
2415 case I915_FORMAT_MOD_X_TILED:
2416 return I915_TILING_X;
2417 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002418 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002419 return I915_TILING_Y;
2420 default:
2421 return I915_TILING_NONE;
2422 }
2423}
2424
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002425/*
2426 * From the Sky Lake PRM:
2427 * "The Color Control Surface (CCS) contains the compression status of
2428 * the cache-line pairs. The compression state of the cache-line pair
2429 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2430 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2431 * cache-line-pairs. CCS is always Y tiled."
2432 *
2433 * Since cache line pairs refers to horizontally adjacent cache lines,
2434 * each cache line in the CCS corresponds to an area of 32x16 cache
2435 * lines on the main surface. Since each pixel is 4 bytes, this gives
2436 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2437 * main surface.
2438 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002439static const struct drm_format_info ccs_formats[] = {
2440 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2441 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2442 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2443 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2444};
2445
2446static const struct drm_format_info *
2447lookup_format_info(const struct drm_format_info formats[],
2448 int num_formats, u32 format)
2449{
2450 int i;
2451
2452 for (i = 0; i < num_formats; i++) {
2453 if (formats[i].format == format)
2454 return &formats[i];
2455 }
2456
2457 return NULL;
2458}
2459
2460static const struct drm_format_info *
2461intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2462{
2463 switch (cmd->modifier[0]) {
2464 case I915_FORMAT_MOD_Y_TILED_CCS:
2465 case I915_FORMAT_MOD_Yf_TILED_CCS:
2466 return lookup_format_info(ccs_formats,
2467 ARRAY_SIZE(ccs_formats),
2468 cmd->pixel_format);
2469 default:
2470 return NULL;
2471 }
2472}
2473
Ville Syrjälä6687c902015-09-15 13:16:41 +03002474static int
2475intel_fill_fb_info(struct drm_i915_private *dev_priv,
2476 struct drm_framebuffer *fb)
2477{
2478 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2479 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002480 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002481 u32 gtt_offset_rotated = 0;
2482 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002483 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002484 unsigned int tile_size = intel_tile_size(dev_priv);
2485
2486 for (i = 0; i < num_planes; i++) {
2487 unsigned int width, height;
2488 unsigned int cpp, size;
2489 u32 offset;
2490 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002491 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002492
Ville Syrjälä353c8592016-12-14 23:30:57 +02002493 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002494 width = drm_framebuffer_plane_width(fb->width, fb, i);
2495 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002496
Ville Syrjälä303ba692017-08-24 22:10:49 +03002497 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2498 if (ret) {
2499 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2500 i, fb->offsets[i]);
2501 return ret;
2502 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002503
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002504 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2505 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2506 int hsub = fb->format->hsub;
2507 int vsub = fb->format->vsub;
2508 int tile_width, tile_height;
2509 int main_x, main_y;
2510 int ccs_x, ccs_y;
2511
2512 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002513 tile_width *= hsub;
2514 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002515
Ville Syrjälä303ba692017-08-24 22:10:49 +03002516 ccs_x = (x * hsub) % tile_width;
2517 ccs_y = (y * vsub) % tile_height;
2518 main_x = intel_fb->normal[0].x % tile_width;
2519 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002520
2521 /*
2522 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2523 * x/y offsets must match between CCS and the main surface.
2524 */
2525 if (main_x != ccs_x || main_y != ccs_y) {
2526 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2527 main_x, main_y,
2528 ccs_x, ccs_y,
2529 intel_fb->normal[0].x,
2530 intel_fb->normal[0].y,
2531 x, y);
2532 return -EINVAL;
2533 }
2534 }
2535
Ville Syrjälä6687c902015-09-15 13:16:41 +03002536 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002537 * The fence (if used) is aligned to the start of the object
2538 * so having the framebuffer wrap around across the edge of the
2539 * fenced region doesn't really work. We have no API to configure
2540 * the fence start offset within the object (nor could we probably
2541 * on gen2/3). So it's just easier if we just require that the
2542 * fb layout agrees with the fence layout. We already check that the
2543 * fb stride matches the fence stride elsewhere.
2544 */
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002545 if (i == 0 && i915_gem_object_is_tiled(obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002546 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002547 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2548 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002549 return -EINVAL;
2550 }
2551
2552 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002553 * First pixel of the framebuffer from
2554 * the start of the normal gtt mapping.
2555 */
2556 intel_fb->normal[i].x = x;
2557 intel_fb->normal[i].y = y;
2558
2559 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002560 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002561 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002562 offset /= tile_size;
2563
Ben Widawsky2f075562017-03-24 14:29:48 -07002564 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002565 unsigned int tile_width, tile_height;
2566 unsigned int pitch_tiles;
2567 struct drm_rect r;
2568
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002569 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002570
2571 rot_info->plane[i].offset = offset;
2572 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2573 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2574 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2575
2576 intel_fb->rotated[i].pitch =
2577 rot_info->plane[i].height * tile_height;
2578
2579 /* how many tiles does this plane need */
2580 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2581 /*
2582 * If the plane isn't horizontally tile aligned,
2583 * we need one more tile.
2584 */
2585 if (x != 0)
2586 size++;
2587
2588 /* rotate the x/y offsets to match the GTT view */
2589 r.x1 = x;
2590 r.y1 = y;
2591 r.x2 = x + width;
2592 r.y2 = y + height;
2593 drm_rect_rotate(&r,
2594 rot_info->plane[i].width * tile_width,
2595 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002596 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002597 x = r.x1;
2598 y = r.y1;
2599
2600 /* rotate the tile dimensions to match the GTT view */
2601 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2602 swap(tile_width, tile_height);
2603
2604 /*
2605 * We only keep the x/y offsets, so push all of the
2606 * gtt offset into the x/y offsets.
2607 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002608 __intel_adjust_tile_offset(&x, &y,
2609 tile_width, tile_height,
2610 tile_size, pitch_tiles,
2611 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002612
2613 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2614
2615 /*
2616 * First pixel of the framebuffer from
2617 * the start of the rotated gtt mapping.
2618 */
2619 intel_fb->rotated[i].x = x;
2620 intel_fb->rotated[i].y = y;
2621 } else {
2622 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2623 x * cpp, tile_size);
2624 }
2625
2626 /* how many tiles in total needed in the bo */
2627 max_size = max(max_size, offset + size);
2628 }
2629
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002630 if (max_size * tile_size > obj->base.size) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002631 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002632 max_size * tile_size, obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002633 return -EINVAL;
2634 }
2635
2636 return 0;
2637}
2638
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002639static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002640{
2641 switch (format) {
2642 case DISPPLANE_8BPP:
2643 return DRM_FORMAT_C8;
2644 case DISPPLANE_BGRX555:
2645 return DRM_FORMAT_XRGB1555;
2646 case DISPPLANE_BGRX565:
2647 return DRM_FORMAT_RGB565;
2648 default:
2649 case DISPPLANE_BGRX888:
2650 return DRM_FORMAT_XRGB8888;
2651 case DISPPLANE_RGBX888:
2652 return DRM_FORMAT_XBGR8888;
2653 case DISPPLANE_BGRX101010:
2654 return DRM_FORMAT_XRGB2101010;
2655 case DISPPLANE_RGBX101010:
2656 return DRM_FORMAT_XBGR2101010;
2657 }
2658}
2659
Mahesh Kumarddf34312018-04-09 09:11:03 +05302660int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002661{
2662 switch (format) {
2663 case PLANE_CTL_FORMAT_RGB_565:
2664 return DRM_FORMAT_RGB565;
Mahesh Kumarf34a2912018-04-09 09:11:02 +05302665 case PLANE_CTL_FORMAT_NV12:
2666 return DRM_FORMAT_NV12;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002667 default:
2668 case PLANE_CTL_FORMAT_XRGB_8888:
2669 if (rgb_order) {
2670 if (alpha)
2671 return DRM_FORMAT_ABGR8888;
2672 else
2673 return DRM_FORMAT_XBGR8888;
2674 } else {
2675 if (alpha)
2676 return DRM_FORMAT_ARGB8888;
2677 else
2678 return DRM_FORMAT_XRGB8888;
2679 }
2680 case PLANE_CTL_FORMAT_XRGB_2101010:
2681 if (rgb_order)
2682 return DRM_FORMAT_XBGR2101010;
2683 else
2684 return DRM_FORMAT_XRGB2101010;
2685 }
2686}
2687
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002688static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002689intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2690 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002691{
2692 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002693 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002694 struct drm_i915_gem_object *obj = NULL;
2695 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002696 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002697 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2698 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2699 PAGE_SIZE);
2700
2701 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002702
Chris Wilsonff2652e2014-03-10 08:07:02 +00002703 if (plane_config->size == 0)
2704 return false;
2705
Paulo Zanoni3badb492015-09-23 12:52:23 -03002706 /* If the FB is too big, just don't use it since fbdev is not very
2707 * important and we should probably use that space with FBC or other
2708 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002709 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002710 return false;
2711
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002712 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002713 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002714 base_aligned,
2715 base_aligned,
2716 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002717 mutex_unlock(&dev->struct_mutex);
2718 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002719 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002720
Chris Wilson3e510a82016-08-05 10:14:23 +01002721 if (plane_config->tiling == I915_TILING_X)
2722 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002723
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002724 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002725 mode_cmd.width = fb->width;
2726 mode_cmd.height = fb->height;
2727 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002728 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002729 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002730
Chris Wilson24dbf512017-02-15 10:59:18 +00002731 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002732 DRM_DEBUG_KMS("intel fb init failed\n");
2733 goto out_unref_obj;
2734 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002735
Jesse Barnes484b41d2014-03-07 08:57:55 -08002736
Daniel Vetterf6936e22015-03-26 12:17:05 +01002737 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002738 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002739
2740out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002741 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002742 return false;
2743}
2744
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002745static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002746intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2747 struct intel_plane_state *plane_state,
2748 bool visible)
2749{
2750 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2751
2752 plane_state->base.visible = visible;
2753
2754 /* FIXME pre-g4x don't work like this */
2755 if (visible) {
2756 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2757 crtc_state->active_planes |= BIT(plane->id);
2758 } else {
2759 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2760 crtc_state->active_planes &= ~BIT(plane->id);
2761 }
2762
2763 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2764 crtc_state->base.crtc->name,
2765 crtc_state->active_planes);
2766}
2767
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002768static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2769 struct intel_plane *plane)
2770{
2771 struct intel_crtc_state *crtc_state =
2772 to_intel_crtc_state(crtc->base.state);
2773 struct intel_plane_state *plane_state =
2774 to_intel_plane_state(plane->base.state);
2775
2776 intel_set_plane_visible(crtc_state, plane_state, false);
2777
2778 if (plane->id == PLANE_PRIMARY)
2779 intel_pre_disable_primary_noatomic(&crtc->base);
2780
2781 trace_intel_disable_plane(&plane->base, crtc);
2782 plane->disable_plane(plane, crtc);
2783}
2784
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002785static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002786intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2787 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002788{
2789 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002790 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002791 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002792 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002793 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002794 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002795 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2796 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002797 struct intel_plane_state *intel_state =
2798 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002799 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002800
Damien Lespiau2d140302015-02-05 17:22:18 +00002801 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002802 return;
2803
Daniel Vetterf6936e22015-03-26 12:17:05 +01002804 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002805 fb = &plane_config->fb->base;
2806 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002807 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002808
Damien Lespiau2d140302015-02-05 17:22:18 +00002809 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002810
2811 /*
2812 * Failed to alloc the obj, check to see if we should share
2813 * an fb with another CRTC instead
2814 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002815 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002816 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002817
2818 if (c == &intel_crtc->base)
2819 continue;
2820
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002821 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002822 continue;
2823
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002824 state = to_intel_plane_state(c->primary->state);
2825 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002826 continue;
2827
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002828 if (intel_plane_ggtt_offset(state) == plane_config->base) {
Ville Syrjälä8bc20f62018-03-22 17:22:59 +02002829 fb = state->base.fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302830 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002831 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002832 }
2833 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002834
Matt Roper200757f2015-12-03 11:37:36 -08002835 /*
2836 * We've failed to reconstruct the BIOS FB. Current display state
2837 * indicates that the primary plane is visible, but has a NULL FB,
2838 * which will lead to problems later if we don't fix it up. The
2839 * simplest solution is to just disable the primary plane now and
2840 * pretend the BIOS never had it enabled.
2841 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002842 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002843
Daniel Vetter88595ac2015-03-26 12:42:24 +01002844 return;
2845
2846valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002847 mutex_lock(&dev->struct_mutex);
2848 intel_state->vma =
Chris Wilson59354852018-02-20 13:42:06 +00002849 intel_pin_and_fence_fb_obj(fb,
2850 primary->state->rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002851 intel_plane_uses_fence(intel_state),
Chris Wilson59354852018-02-20 13:42:06 +00002852 &intel_state->flags);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002853 mutex_unlock(&dev->struct_mutex);
2854 if (IS_ERR(intel_state->vma)) {
2855 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2856 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2857
2858 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302859 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002860 return;
2861 }
2862
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -08002863 obj = intel_fb_obj(fb);
2864 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
2865
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002866 plane_state->src_x = 0;
2867 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002868 plane_state->src_w = fb->width << 16;
2869 plane_state->src_h = fb->height << 16;
2870
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002871 plane_state->crtc_x = 0;
2872 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002873 plane_state->crtc_w = fb->width;
2874 plane_state->crtc_h = fb->height;
2875
Rob Clark1638d302016-11-05 11:08:08 -04002876 intel_state->base.src = drm_plane_state_src(plane_state);
2877 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002878
Chris Wilson3e510a82016-08-05 10:14:23 +01002879 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002880 dev_priv->preserve_bios_swizzle = true;
2881
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302882 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002883 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002884 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002885
2886 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2887 to_intel_plane_state(plane_state),
2888 true);
2889
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002890 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2891 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002892}
2893
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002894static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2895 unsigned int rotation)
2896{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002897 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002898
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002899 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002900 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002901 case I915_FORMAT_MOD_X_TILED:
2902 switch (cpp) {
2903 case 8:
2904 return 4096;
2905 case 4:
2906 case 2:
2907 case 1:
2908 return 8192;
2909 default:
2910 MISSING_CASE(cpp);
2911 break;
2912 }
2913 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002914 case I915_FORMAT_MOD_Y_TILED_CCS:
2915 case I915_FORMAT_MOD_Yf_TILED_CCS:
2916 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002917 case I915_FORMAT_MOD_Y_TILED:
2918 case I915_FORMAT_MOD_Yf_TILED:
2919 switch (cpp) {
2920 case 8:
2921 return 2048;
2922 case 4:
2923 return 4096;
2924 case 2:
2925 case 1:
2926 return 8192;
2927 default:
2928 MISSING_CASE(cpp);
2929 break;
2930 }
2931 break;
2932 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002933 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002934 }
2935
2936 return 2048;
2937}
2938
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002939static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2940 int main_x, int main_y, u32 main_offset)
2941{
2942 const struct drm_framebuffer *fb = plane_state->base.fb;
2943 int hsub = fb->format->hsub;
2944 int vsub = fb->format->vsub;
2945 int aux_x = plane_state->aux.x;
2946 int aux_y = plane_state->aux.y;
2947 u32 aux_offset = plane_state->aux.offset;
2948 u32 alignment = intel_surf_alignment(fb, 1);
2949
2950 while (aux_offset >= main_offset && aux_y <= main_y) {
2951 int x, y;
2952
2953 if (aux_x == main_x && aux_y == main_y)
2954 break;
2955
2956 if (aux_offset == 0)
2957 break;
2958
2959 x = aux_x / hsub;
2960 y = aux_y / vsub;
2961 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2962 aux_offset, aux_offset - alignment);
2963 aux_x = x * hsub + aux_x % hsub;
2964 aux_y = y * vsub + aux_y % vsub;
2965 }
2966
2967 if (aux_x != main_x || aux_y != main_y)
2968 return false;
2969
2970 plane_state->aux.offset = aux_offset;
2971 plane_state->aux.x = aux_x;
2972 plane_state->aux.y = aux_y;
2973
2974 return true;
2975}
2976
Imre Deakc322c642018-01-16 13:24:14 +02002977static int skl_check_main_surface(const struct intel_crtc_state *crtc_state,
2978 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002979{
Imre Deakc322c642018-01-16 13:24:14 +02002980 struct drm_i915_private *dev_priv =
2981 to_i915(plane_state->base.plane->dev);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002982 const struct drm_framebuffer *fb = plane_state->base.fb;
2983 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002984 int x = plane_state->base.src.x1 >> 16;
2985 int y = plane_state->base.src.y1 >> 16;
2986 int w = drm_rect_width(&plane_state->base.src) >> 16;
2987 int h = drm_rect_height(&plane_state->base.src) >> 16;
Imre Deakc322c642018-01-16 13:24:14 +02002988 int dst_x = plane_state->base.dst.x1;
2989 int pipe_src_w = crtc_state->pipe_src_w;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002990 int max_width = skl_max_plane_width(fb, 0, rotation);
2991 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002992 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002993
2994 if (w > max_width || h > max_height) {
2995 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2996 w, h, max_width, max_height);
2997 return -EINVAL;
2998 }
2999
Imre Deakc322c642018-01-16 13:24:14 +02003000 /*
3001 * Display WA #1175: cnl,glk
3002 * Planes other than the cursor may cause FIFO underflow and display
3003 * corruption if starting less than 4 pixels from the right edge of
3004 * the screen.
Imre Deak394676f2018-01-16 13:24:15 +02003005 * Besides the above WA fix the similar problem, where planes other
3006 * than the cursor ending less than 4 pixels from the left edge of the
3007 * screen may cause FIFO underflow and display corruption.
Imre Deakc322c642018-01-16 13:24:14 +02003008 */
3009 if ((IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Imre Deak394676f2018-01-16 13:24:15 +02003010 (dst_x + w < 4 || dst_x > pipe_src_w - 4)) {
3011 DRM_DEBUG_KMS("requested plane X %s position %d invalid (valid range %d-%d)\n",
3012 dst_x + w < 4 ? "end" : "start",
3013 dst_x + w < 4 ? dst_x + w : dst_x,
3014 4, pipe_src_w - 4);
Imre Deakc322c642018-01-16 13:24:14 +02003015 return -ERANGE;
3016 }
3017
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003018 intel_add_fb_offsets(&x, &y, plane_state, 0);
3019 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003020 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003021
3022 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003023 * AUX surface offset is specified as the distance from the
3024 * main surface offset, and it must be non-negative. Make
3025 * sure that is what we will get.
3026 */
3027 if (offset > aux_offset)
3028 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3029 offset, aux_offset & ~(alignment - 1));
3030
3031 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003032 * When using an X-tiled surface, the plane blows up
3033 * if the x offset + width exceed the stride.
3034 *
3035 * TODO: linear and Y-tiled seem fine, Yf untested,
3036 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003037 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003038 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003039
3040 while ((x + w) * cpp > fb->pitches[0]) {
3041 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003042 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003043 return -EINVAL;
3044 }
3045
3046 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3047 offset, offset - alignment);
3048 }
3049 }
3050
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003051 /*
3052 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3053 * they match with the main surface x/y offsets.
3054 */
3055 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3056 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3057 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3058 if (offset == 0)
3059 break;
3060
3061 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3062 offset, offset - alignment);
3063 }
3064
3065 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3066 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3067 return -EINVAL;
3068 }
3069 }
3070
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003071 plane_state->main.offset = offset;
3072 plane_state->main.x = x;
3073 plane_state->main.y = y;
3074
3075 return 0;
3076}
3077
Maarten Lankhorst5d794282018-05-12 03:03:14 +05303078static int
3079skl_check_nv12_surface(const struct intel_crtc_state *crtc_state,
3080 struct intel_plane_state *plane_state)
3081{
3082 /* Display WA #1106 */
3083 if (plane_state->base.rotation !=
3084 (DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90) &&
3085 plane_state->base.rotation != DRM_MODE_ROTATE_270)
3086 return 0;
3087
3088 /*
3089 * src coordinates are rotated here.
3090 * We check height but report it as width
3091 */
3092 if (((drm_rect_height(&plane_state->base.src) >> 16) % 4) != 0) {
3093 DRM_DEBUG_KMS("src width must be multiple "
3094 "of 4 for rotated NV12\n");
3095 return -EINVAL;
3096 }
3097
3098 return 0;
3099}
3100
Ville Syrjälä8d970652016-01-28 16:30:28 +02003101static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3102{
3103 const struct drm_framebuffer *fb = plane_state->base.fb;
3104 unsigned int rotation = plane_state->base.rotation;
3105 int max_width = skl_max_plane_width(fb, 1, rotation);
3106 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003107 int x = plane_state->base.src.x1 >> 17;
3108 int y = plane_state->base.src.y1 >> 17;
3109 int w = drm_rect_width(&plane_state->base.src) >> 17;
3110 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003111 u32 offset;
3112
3113 intel_add_fb_offsets(&x, &y, plane_state, 1);
3114 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3115
3116 /* FIXME not quite sure how/if these apply to the chroma plane */
3117 if (w > max_width || h > max_height) {
3118 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3119 w, h, max_width, max_height);
3120 return -EINVAL;
3121 }
3122
3123 plane_state->aux.offset = offset;
3124 plane_state->aux.x = x;
3125 plane_state->aux.y = y;
3126
3127 return 0;
3128}
3129
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003130static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3131{
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003132 const struct drm_framebuffer *fb = plane_state->base.fb;
3133 int src_x = plane_state->base.src.x1 >> 16;
3134 int src_y = plane_state->base.src.y1 >> 16;
3135 int hsub = fb->format->hsub;
3136 int vsub = fb->format->vsub;
3137 int x = src_x / hsub;
3138 int y = src_y / vsub;
3139 u32 offset;
3140
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003141 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3142 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3143 plane_state->base.rotation);
3144 return -EINVAL;
3145 }
3146
3147 intel_add_fb_offsets(&x, &y, plane_state, 1);
3148 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3149
3150 plane_state->aux.offset = offset;
3151 plane_state->aux.x = x * hsub + src_x % hsub;
3152 plane_state->aux.y = y * vsub + src_y % vsub;
3153
3154 return 0;
3155}
3156
Imre Deakc322c642018-01-16 13:24:14 +02003157int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
3158 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003159{
3160 const struct drm_framebuffer *fb = plane_state->base.fb;
3161 unsigned int rotation = plane_state->base.rotation;
3162 int ret;
3163
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003164 if (rotation & DRM_MODE_REFLECT_X &&
3165 fb->modifier == DRM_FORMAT_MOD_LINEAR) {
3166 DRM_DEBUG_KMS("horizontal flip is not supported with linear surface formats\n");
3167 return -EINVAL;
3168 }
3169
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003170 if (!plane_state->base.visible)
3171 return 0;
3172
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003173 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003174 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003175 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003176 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003177 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003178
Ville Syrjälä8d970652016-01-28 16:30:28 +02003179 /*
3180 * Handle the AUX surface first since
3181 * the main surface setup depends on it.
3182 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003183 if (fb->format->format == DRM_FORMAT_NV12) {
Maarten Lankhorst5d794282018-05-12 03:03:14 +05303184 ret = skl_check_nv12_surface(crtc_state, plane_state);
3185 if (ret)
3186 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003187 ret = skl_check_nv12_aux_surface(plane_state);
3188 if (ret)
3189 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003190 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3191 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3192 ret = skl_check_ccs_aux_surface(plane_state);
3193 if (ret)
3194 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003195 } else {
3196 plane_state->aux.offset = ~0xfff;
3197 plane_state->aux.x = 0;
3198 plane_state->aux.y = 0;
3199 }
3200
Imre Deakc322c642018-01-16 13:24:14 +02003201 ret = skl_check_main_surface(crtc_state, plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003202 if (ret)
3203 return ret;
3204
3205 return 0;
3206}
3207
Ville Syrjälä7145f602017-03-23 21:27:07 +02003208static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3209 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003210{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003211 struct drm_i915_private *dev_priv =
3212 to_i915(plane_state->base.plane->dev);
3213 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3214 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003215 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003216 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003217
Ville Syrjälä7145f602017-03-23 21:27:07 +02003218 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003219
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003220 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3221 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003222 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003223
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003224 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3225 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003226
Ville Syrjäläc154d1e2018-01-30 22:38:02 +02003227 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjäläd509e282017-03-27 21:55:32 +03003228 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003229
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003230 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003231 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003232 dspcntr |= DISPPLANE_8BPP;
3233 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003234 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003235 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003236 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003237 case DRM_FORMAT_RGB565:
3238 dspcntr |= DISPPLANE_BGRX565;
3239 break;
3240 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003241 dspcntr |= DISPPLANE_BGRX888;
3242 break;
3243 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003244 dspcntr |= DISPPLANE_RGBX888;
3245 break;
3246 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003247 dspcntr |= DISPPLANE_BGRX101010;
3248 break;
3249 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003250 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003251 break;
3252 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003253 MISSING_CASE(fb->format->format);
3254 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003255 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003256
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003257 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003258 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003259 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003260
Robert Fossc2c446a2017-05-19 16:50:17 -04003261 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003262 dspcntr |= DISPPLANE_ROTATE_180;
3263
Robert Fossc2c446a2017-05-19 16:50:17 -04003264 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003265 dspcntr |= DISPPLANE_MIRROR;
3266
Ville Syrjälä7145f602017-03-23 21:27:07 +02003267 return dspcntr;
3268}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003269
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003270int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003271{
3272 struct drm_i915_private *dev_priv =
3273 to_i915(plane_state->base.plane->dev);
3274 int src_x = plane_state->base.src.x1 >> 16;
3275 int src_y = plane_state->base.src.y1 >> 16;
3276 u32 offset;
3277
3278 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003279
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003280 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003281 offset = intel_compute_tile_offset(&src_x, &src_y,
3282 plane_state, 0);
3283 else
3284 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003285
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003286 /* HSW/BDW do this automagically in hardware */
3287 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3288 unsigned int rotation = plane_state->base.rotation;
3289 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3290 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3291
Robert Fossc2c446a2017-05-19 16:50:17 -04003292 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003293 src_x += src_w - 1;
3294 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003295 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003296 src_x += src_w - 1;
3297 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303298 }
3299
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003300 plane_state->main.offset = offset;
3301 plane_state->main.x = src_x;
3302 plane_state->main.y = src_y;
3303
3304 return 0;
3305}
3306
Ville Syrjäläed150302017-11-17 21:19:10 +02003307static void i9xx_update_plane(struct intel_plane *plane,
3308 const struct intel_crtc_state *crtc_state,
3309 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003310{
Ville Syrjäläed150302017-11-17 21:19:10 +02003311 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003312 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläed150302017-11-17 21:19:10 +02003313 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003314 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003315 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003316 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003317 int x = plane_state->main.x;
3318 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003319 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003320 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003321
Ville Syrjälä29490562016-01-20 18:02:50 +02003322 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003323
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003324 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003325 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003326 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003327 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003328
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003329 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3330
Ville Syrjälä78587de2017-03-09 17:44:32 +02003331 if (INTEL_GEN(dev_priv) < 4) {
3332 /* pipesrc and dspsize control the size that is scaled from,
3333 * which should always be the user's requested size.
3334 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003335 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003336 ((crtc_state->pipe_src_h - 1) << 16) |
3337 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003338 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3339 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3340 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003341 ((crtc_state->pipe_src_h - 1) << 16) |
3342 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003343 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3344 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003345 }
3346
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003347 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303348
Ville Syrjäläed150302017-11-17 21:19:10 +02003349 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003350 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003351 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003352 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003353 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003354 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003355 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003356 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003357 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003358 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003359 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3360 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003361 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003362 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003363 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003364 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003365 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003366 POSTING_READ_FW(reg);
3367
3368 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003369}
3370
Ville Syrjäläed150302017-11-17 21:19:10 +02003371static void i9xx_disable_plane(struct intel_plane *plane,
3372 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003373{
Ville Syrjäläed150302017-11-17 21:19:10 +02003374 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3375 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003376 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003377
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003378 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3379
Ville Syrjäläed150302017-11-17 21:19:10 +02003380 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3381 if (INTEL_GEN(dev_priv) >= 4)
3382 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003383 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003384 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3385 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003386
3387 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003388}
3389
Ville Syrjäläed150302017-11-17 21:19:10 +02003390static bool i9xx_plane_get_hw_state(struct intel_plane *plane)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003391{
Ville Syrjäläed150302017-11-17 21:19:10 +02003392 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003393 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003394 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
3395 enum pipe pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003396 bool ret;
3397
3398 /*
3399 * Not 100% correct for planes that can move between pipes,
3400 * but that's only the case for gen2-4 which don't have any
3401 * display power wells.
3402 */
3403 power_domain = POWER_DOMAIN_PIPE(pipe);
3404 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3405 return false;
3406
Ville Syrjäläed150302017-11-17 21:19:10 +02003407 ret = I915_READ(DSPCNTR(i9xx_plane)) & DISPLAY_PLANE_ENABLE;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003408
3409 intel_display_power_put(dev_priv, power_domain);
3410
3411 return ret;
3412}
3413
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003414static u32
3415intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003416{
Ben Widawsky2f075562017-03-24 14:29:48 -07003417 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003418 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003419 else
3420 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003421}
3422
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003423static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3424{
3425 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003426 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003427
3428 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3429 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3430 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003431}
3432
Chandra Kondurua1b22782015-04-07 15:28:45 -07003433/*
3434 * This function detaches (aka. unbinds) unused scalers in hardware
3435 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003436static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003437{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003438 struct intel_crtc_scaler_state *scaler_state;
3439 int i;
3440
Chandra Kondurua1b22782015-04-07 15:28:45 -07003441 scaler_state = &intel_crtc->config->scaler_state;
3442
3443 /* loop through and disable scalers that aren't in use */
3444 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003445 if (!scaler_state->scalers[i].in_use)
3446 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003447 }
3448}
3449
Ville Syrjäläd2196772016-01-28 18:33:11 +02003450u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3451 unsigned int rotation)
3452{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003453 u32 stride;
3454
3455 if (plane >= fb->format->num_planes)
3456 return 0;
3457
3458 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003459
3460 /*
3461 * The stride is either expressed as a multiple of 64 bytes chunks for
3462 * linear buffers or in number of tiles for tiled buffers.
3463 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003464 if (drm_rotation_90_or_270(rotation))
3465 stride /= intel_tile_height(fb, plane);
3466 else
3467 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003468
3469 return stride;
3470}
3471
Ville Syrjälä2e881262017-03-17 23:17:56 +02003472static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003473{
Chandra Konduru6156a452015-04-27 13:48:39 -07003474 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003475 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003476 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003477 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003478 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003479 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003480 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003481 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003482 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003483 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003484 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003485 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003486 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003487 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003488 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003489 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003490 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003491 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003492 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003493 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003494 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003495 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003496 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru77224cd2018-04-09 09:11:13 +05303497 case DRM_FORMAT_NV12:
3498 return PLANE_CTL_FORMAT_NV12;
Chandra Konduru6156a452015-04-27 13:48:39 -07003499 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003500 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003501 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003502
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003503 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003504}
3505
James Ausmus4036c782017-11-13 10:11:28 -08003506/*
3507 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3508 * to be already pre-multiplied. We need to add a knob (or a different
3509 * DRM_FORMAT) for user-space to configure that.
3510 */
3511static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3512{
3513 switch (pixel_format) {
3514 case DRM_FORMAT_ABGR8888:
3515 case DRM_FORMAT_ARGB8888:
3516 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3517 default:
3518 return PLANE_CTL_ALPHA_DISABLE;
3519 }
3520}
3521
3522static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3523{
3524 switch (pixel_format) {
3525 case DRM_FORMAT_ABGR8888:
3526 case DRM_FORMAT_ARGB8888:
3527 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3528 default:
3529 return PLANE_COLOR_ALPHA_DISABLE;
3530 }
3531}
3532
Ville Syrjälä2e881262017-03-17 23:17:56 +02003533static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003534{
Chandra Konduru6156a452015-04-27 13:48:39 -07003535 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003536 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003537 break;
3538 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003539 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003540 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003541 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003542 case I915_FORMAT_MOD_Y_TILED_CCS:
3543 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003544 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003545 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003546 case I915_FORMAT_MOD_Yf_TILED_CCS:
3547 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003548 default:
3549 MISSING_CASE(fb_modifier);
3550 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003551
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003552 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003553}
3554
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003555static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003556{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003557 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003558 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003559 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303560 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003561 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303562 * while i915 HW rotation is clockwise, thats why this swapping.
3563 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003564 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303565 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003566 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003567 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003568 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303569 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003570 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003571 MISSING_CASE(rotate);
3572 }
3573
3574 return 0;
3575}
3576
3577static u32 cnl_plane_ctl_flip(unsigned int reflect)
3578{
3579 switch (reflect) {
3580 case 0:
3581 break;
3582 case DRM_MODE_REFLECT_X:
3583 return PLANE_CTL_FLIP_HORIZONTAL;
3584 case DRM_MODE_REFLECT_Y:
3585 default:
3586 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003587 }
3588
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003589 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003590}
3591
Ville Syrjälä2e881262017-03-17 23:17:56 +02003592u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3593 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003594{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003595 struct drm_i915_private *dev_priv =
3596 to_i915(plane_state->base.plane->dev);
3597 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003598 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003599 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003600 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003601
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003602 plane_ctl = PLANE_CTL_ENABLE;
3603
James Ausmus4036c782017-11-13 10:11:28 -08003604 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3605 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003606 plane_ctl |=
3607 PLANE_CTL_PIPE_GAMMA_ENABLE |
3608 PLANE_CTL_PIPE_CSC_ENABLE |
3609 PLANE_CTL_PLANE_GAMMA_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003610
3611 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3612 plane_ctl |= PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003613
3614 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3615 plane_ctl |= PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE;
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003616 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003617
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003618 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003619 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003620 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3621
3622 if (INTEL_GEN(dev_priv) >= 10)
3623 plane_ctl |= cnl_plane_ctl_flip(rotation &
3624 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003625
Ville Syrjälä2e881262017-03-17 23:17:56 +02003626 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3627 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3628 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3629 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3630
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003631 return plane_ctl;
3632}
3633
James Ausmus4036c782017-11-13 10:11:28 -08003634u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3635 const struct intel_plane_state *plane_state)
3636{
James Ausmus077ef1f2018-03-28 14:57:56 -07003637 struct drm_i915_private *dev_priv =
3638 to_i915(plane_state->base.plane->dev);
James Ausmus4036c782017-11-13 10:11:28 -08003639 const struct drm_framebuffer *fb = plane_state->base.fb;
3640 u32 plane_color_ctl = 0;
3641
James Ausmus077ef1f2018-03-28 14:57:56 -07003642 if (INTEL_GEN(dev_priv) < 11) {
3643 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3644 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3645 }
James Ausmus4036c782017-11-13 10:11:28 -08003646 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3647 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3648
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003649 if (intel_format_is_yuv(fb->format->format)) {
Vidya Srinivas8ed30ab2018-04-09 09:11:10 +05303650 if (fb->format->format == DRM_FORMAT_NV12) {
3651 plane_color_ctl |=
3652 PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709;
3653 goto out;
3654 }
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003655 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3656 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709;
3657 else
3658 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003659
3660 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3661 plane_color_ctl |= PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003662 }
Vidya Srinivas8ed30ab2018-04-09 09:11:10 +05303663out:
James Ausmus4036c782017-11-13 10:11:28 -08003664 return plane_color_ctl;
3665}
3666
Maarten Lankhorst73974892016-08-05 23:28:27 +03003667static int
3668__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003669 struct drm_atomic_state *state,
3670 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003671{
3672 struct drm_crtc_state *crtc_state;
3673 struct drm_crtc *crtc;
3674 int i, ret;
3675
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003676 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003677 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003678
3679 if (!state)
3680 return 0;
3681
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003682 /*
3683 * We've duplicated the state, pointers to the old state are invalid.
3684 *
3685 * Don't attempt to use the old state until we commit the duplicated state.
3686 */
3687 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003688 /*
3689 * Force recalculation even if we restore
3690 * current state. With fast modeset this may not result
3691 * in a modeset when the state is compatible.
3692 */
3693 crtc_state->mode_changed = true;
3694 }
3695
3696 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003697 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3698 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003699
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003700 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003701
3702 WARN_ON(ret == -EDEADLK);
3703 return ret;
3704}
3705
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003706static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3707{
Ville Syrjäläae981042016-08-05 23:28:30 +03003708 return intel_has_gpu_reset(dev_priv) &&
3709 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003710}
3711
Chris Wilsonc0336662016-05-06 15:40:21 +01003712void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003713{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003714 struct drm_device *dev = &dev_priv->drm;
3715 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3716 struct drm_atomic_state *state;
3717 int ret;
3718
Daniel Vetterce87ea12017-07-19 14:54:55 +02003719 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003720 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003721 !gpu_reset_clobbers_display(dev_priv))
3722 return;
3723
Daniel Vetter9db529a2017-08-08 10:08:28 +02003724 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3725 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3726 wake_up_all(&dev_priv->gpu_error.wait_queue);
3727
3728 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3729 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3730 i915_gem_set_wedged(dev_priv);
3731 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003732
Maarten Lankhorst73974892016-08-05 23:28:27 +03003733 /*
3734 * Need mode_config.mutex so that we don't
3735 * trample ongoing ->detect() and whatnot.
3736 */
3737 mutex_lock(&dev->mode_config.mutex);
3738 drm_modeset_acquire_init(ctx, 0);
3739 while (1) {
3740 ret = drm_modeset_lock_all_ctx(dev, ctx);
3741 if (ret != -EDEADLK)
3742 break;
3743
3744 drm_modeset_backoff(ctx);
3745 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003746 /*
3747 * Disabling the crtcs gracefully seems nicer. Also the
3748 * g33 docs say we should at least disable all the planes.
3749 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003750 state = drm_atomic_helper_duplicate_state(dev, ctx);
3751 if (IS_ERR(state)) {
3752 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003753 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003754 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003755 }
3756
3757 ret = drm_atomic_helper_disable_all(dev, ctx);
3758 if (ret) {
3759 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003760 drm_atomic_state_put(state);
3761 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003762 }
3763
3764 dev_priv->modeset_restore_state = state;
3765 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003766}
3767
Chris Wilsonc0336662016-05-06 15:40:21 +01003768void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003769{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003770 struct drm_device *dev = &dev_priv->drm;
3771 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
Chris Wilson40da1d32018-04-05 13:37:14 +01003772 struct drm_atomic_state *state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003773 int ret;
3774
Daniel Vetterce87ea12017-07-19 14:54:55 +02003775 /* reset doesn't touch the display */
Chris Wilson40da1d32018-04-05 13:37:14 +01003776 if (!test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
Daniel Vetterce87ea12017-07-19 14:54:55 +02003777 return;
3778
Chris Wilson40da1d32018-04-05 13:37:14 +01003779 state = fetch_and_zero(&dev_priv->modeset_restore_state);
Daniel Vetterce87ea12017-07-19 14:54:55 +02003780 if (!state)
3781 goto unlock;
3782
Ville Syrjälä75147472014-11-24 18:28:11 +02003783 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003784 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003785 /* for testing only restore the display */
3786 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003787 if (ret)
3788 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003789 } else {
3790 /*
3791 * The display has been reset as well,
3792 * so need a full re-initialization.
3793 */
3794 intel_runtime_pm_disable_interrupts(dev_priv);
3795 intel_runtime_pm_enable_interrupts(dev_priv);
3796
Imre Deak51f59202016-09-14 13:04:13 +03003797 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003798 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003799 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003800
3801 spin_lock_irq(&dev_priv->irq_lock);
3802 if (dev_priv->display.hpd_irq_setup)
3803 dev_priv->display.hpd_irq_setup(dev_priv);
3804 spin_unlock_irq(&dev_priv->irq_lock);
3805
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003806 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003807 if (ret)
3808 DRM_ERROR("Restoring old state failed with %i\n", ret);
3809
3810 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003811 }
3812
Daniel Vetterce87ea12017-07-19 14:54:55 +02003813 drm_atomic_state_put(state);
3814unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003815 drm_modeset_drop_locks(ctx);
3816 drm_modeset_acquire_fini(ctx);
3817 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003818
3819 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003820}
3821
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003822static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3823 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003824{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003825 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003826 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003827
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003828 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003829 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003830
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003831 /*
3832 * Update pipe size and adjust fitter if needed: the reason for this is
3833 * that in compute_mode_changes we check the native mode (not the pfit
3834 * mode) to see if we can flip rather than do a full mode set. In the
3835 * fastboot case, we'll flip, but if we don't update the pipesrc and
3836 * pfit state, we'll end up with a big fb scanned out into the wrong
3837 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003838 */
3839
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003840 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003841 ((new_crtc_state->pipe_src_w - 1) << 16) |
3842 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003843
3844 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003845 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003846 skl_detach_scalers(crtc);
3847
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003848 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003849 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003850 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003851 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003852 ironlake_pfit_enable(crtc);
3853 else if (old_crtc_state->pch_pfit.enabled)
3854 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003855 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003856}
3857
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003858static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003859{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003860 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003861 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003862 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003863 i915_reg_t reg;
3864 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003865
3866 /* enable normal train */
3867 reg = FDI_TX_CTL(pipe);
3868 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003869 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003870 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3871 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003872 } else {
3873 temp &= ~FDI_LINK_TRAIN_NONE;
3874 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003875 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003876 I915_WRITE(reg, temp);
3877
3878 reg = FDI_RX_CTL(pipe);
3879 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003880 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003881 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3882 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3883 } else {
3884 temp &= ~FDI_LINK_TRAIN_NONE;
3885 temp |= FDI_LINK_TRAIN_NONE;
3886 }
3887 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3888
3889 /* wait one idle pattern time */
3890 POSTING_READ(reg);
3891 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003892
3893 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003894 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003895 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3896 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003897}
3898
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003899/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003900static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3901 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003902{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003903 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003904 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003905 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003906 i915_reg_t reg;
3907 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003908
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003909 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003910 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003911
Adam Jacksone1a44742010-06-25 15:32:14 -04003912 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3913 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003914 reg = FDI_RX_IMR(pipe);
3915 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003916 temp &= ~FDI_RX_SYMBOL_LOCK;
3917 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003918 I915_WRITE(reg, temp);
3919 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003920 udelay(150);
3921
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003922 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003923 reg = FDI_TX_CTL(pipe);
3924 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003925 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003926 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003927 temp &= ~FDI_LINK_TRAIN_NONE;
3928 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003929 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003930
Chris Wilson5eddb702010-09-11 13:48:45 +01003931 reg = FDI_RX_CTL(pipe);
3932 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003933 temp &= ~FDI_LINK_TRAIN_NONE;
3934 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003935 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3936
3937 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003938 udelay(150);
3939
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003940 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003941 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3942 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3943 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003944
Chris Wilson5eddb702010-09-11 13:48:45 +01003945 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003946 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003947 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003948 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3949
3950 if ((temp & FDI_RX_BIT_LOCK)) {
3951 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003952 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003953 break;
3954 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003955 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003956 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003957 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003958
3959 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003960 reg = FDI_TX_CTL(pipe);
3961 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003962 temp &= ~FDI_LINK_TRAIN_NONE;
3963 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003964 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003965
Chris Wilson5eddb702010-09-11 13:48:45 +01003966 reg = FDI_RX_CTL(pipe);
3967 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003968 temp &= ~FDI_LINK_TRAIN_NONE;
3969 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003970 I915_WRITE(reg, temp);
3971
3972 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003973 udelay(150);
3974
Chris Wilson5eddb702010-09-11 13:48:45 +01003975 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003976 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003977 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003978 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3979
3980 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003981 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003982 DRM_DEBUG_KMS("FDI train 2 done.\n");
3983 break;
3984 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003985 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003986 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003987 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988
3989 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003990
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003991}
3992
Akshay Joshi0206e352011-08-16 15:34:10 -04003993static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003994 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3995 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3996 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3997 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3998};
3999
4000/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004001static void gen6_fdi_link_train(struct intel_crtc *crtc,
4002 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004003{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004004 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004005 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004006 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004007 i915_reg_t reg;
4008 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004009
Adam Jacksone1a44742010-06-25 15:32:14 -04004010 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4011 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01004012 reg = FDI_RX_IMR(pipe);
4013 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004014 temp &= ~FDI_RX_SYMBOL_LOCK;
4015 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01004016 I915_WRITE(reg, temp);
4017
4018 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004019 udelay(150);
4020
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004021 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004022 reg = FDI_TX_CTL(pipe);
4023 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004024 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004025 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004026 temp &= ~FDI_LINK_TRAIN_NONE;
4027 temp |= FDI_LINK_TRAIN_PATTERN_1;
4028 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4029 /* SNB-B */
4030 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01004031 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004032
Daniel Vetterd74cf322012-10-26 10:58:13 +02004033 I915_WRITE(FDI_RX_MISC(pipe),
4034 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4035
Chris Wilson5eddb702010-09-11 13:48:45 +01004036 reg = FDI_RX_CTL(pipe);
4037 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004038 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004039 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4040 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4041 } else {
4042 temp &= ~FDI_LINK_TRAIN_NONE;
4043 temp |= FDI_LINK_TRAIN_PATTERN_1;
4044 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004045 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4046
4047 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004048 udelay(150);
4049
Akshay Joshi0206e352011-08-16 15:34:10 -04004050 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004051 reg = FDI_TX_CTL(pipe);
4052 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004053 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4054 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004055 I915_WRITE(reg, temp);
4056
4057 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004058 udelay(500);
4059
Sean Paulfa37d392012-03-02 12:53:39 -05004060 for (retry = 0; retry < 5; retry++) {
4061 reg = FDI_RX_IIR(pipe);
4062 temp = I915_READ(reg);
4063 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4064 if (temp & FDI_RX_BIT_LOCK) {
4065 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4066 DRM_DEBUG_KMS("FDI train 1 done.\n");
4067 break;
4068 }
4069 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004070 }
Sean Paulfa37d392012-03-02 12:53:39 -05004071 if (retry < 5)
4072 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004073 }
4074 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004075 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004076
4077 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004078 reg = FDI_TX_CTL(pipe);
4079 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004080 temp &= ~FDI_LINK_TRAIN_NONE;
4081 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004082 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004083 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4084 /* SNB-B */
4085 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4086 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004087 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004088
Chris Wilson5eddb702010-09-11 13:48:45 +01004089 reg = FDI_RX_CTL(pipe);
4090 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004091 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004092 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4093 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4094 } else {
4095 temp &= ~FDI_LINK_TRAIN_NONE;
4096 temp |= FDI_LINK_TRAIN_PATTERN_2;
4097 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004098 I915_WRITE(reg, temp);
4099
4100 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004101 udelay(150);
4102
Akshay Joshi0206e352011-08-16 15:34:10 -04004103 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004104 reg = FDI_TX_CTL(pipe);
4105 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004106 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4107 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004108 I915_WRITE(reg, temp);
4109
4110 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004111 udelay(500);
4112
Sean Paulfa37d392012-03-02 12:53:39 -05004113 for (retry = 0; retry < 5; retry++) {
4114 reg = FDI_RX_IIR(pipe);
4115 temp = I915_READ(reg);
4116 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4117 if (temp & FDI_RX_SYMBOL_LOCK) {
4118 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4119 DRM_DEBUG_KMS("FDI train 2 done.\n");
4120 break;
4121 }
4122 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004123 }
Sean Paulfa37d392012-03-02 12:53:39 -05004124 if (retry < 5)
4125 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004126 }
4127 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004128 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004129
4130 DRM_DEBUG_KMS("FDI train done.\n");
4131}
4132
Jesse Barnes357555c2011-04-28 15:09:55 -07004133/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004134static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4135 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004136{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004137 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004138 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004139 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004140 i915_reg_t reg;
4141 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004142
4143 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4144 for train result */
4145 reg = FDI_RX_IMR(pipe);
4146 temp = I915_READ(reg);
4147 temp &= ~FDI_RX_SYMBOL_LOCK;
4148 temp &= ~FDI_RX_BIT_LOCK;
4149 I915_WRITE(reg, temp);
4150
4151 POSTING_READ(reg);
4152 udelay(150);
4153
Daniel Vetter01a415f2012-10-27 15:58:40 +02004154 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4155 I915_READ(FDI_RX_IIR(pipe)));
4156
Jesse Barnes139ccd32013-08-19 11:04:55 -07004157 /* Try each vswing and preemphasis setting twice before moving on */
4158 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4159 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004160 reg = FDI_TX_CTL(pipe);
4161 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004162 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4163 temp &= ~FDI_TX_ENABLE;
4164 I915_WRITE(reg, temp);
4165
4166 reg = FDI_RX_CTL(pipe);
4167 temp = I915_READ(reg);
4168 temp &= ~FDI_LINK_TRAIN_AUTO;
4169 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4170 temp &= ~FDI_RX_ENABLE;
4171 I915_WRITE(reg, temp);
4172
4173 /* enable CPU FDI TX and PCH FDI RX */
4174 reg = FDI_TX_CTL(pipe);
4175 temp = I915_READ(reg);
4176 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004177 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004178 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004179 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004180 temp |= snb_b_fdi_train_param[j/2];
4181 temp |= FDI_COMPOSITE_SYNC;
4182 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4183
4184 I915_WRITE(FDI_RX_MISC(pipe),
4185 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4186
4187 reg = FDI_RX_CTL(pipe);
4188 temp = I915_READ(reg);
4189 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4190 temp |= FDI_COMPOSITE_SYNC;
4191 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4192
4193 POSTING_READ(reg);
4194 udelay(1); /* should be 0.5us */
4195
4196 for (i = 0; i < 4; i++) {
4197 reg = FDI_RX_IIR(pipe);
4198 temp = I915_READ(reg);
4199 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4200
4201 if (temp & FDI_RX_BIT_LOCK ||
4202 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4203 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4204 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4205 i);
4206 break;
4207 }
4208 udelay(1); /* should be 0.5us */
4209 }
4210 if (i == 4) {
4211 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4212 continue;
4213 }
4214
4215 /* Train 2 */
4216 reg = FDI_TX_CTL(pipe);
4217 temp = I915_READ(reg);
4218 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4219 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4220 I915_WRITE(reg, temp);
4221
4222 reg = FDI_RX_CTL(pipe);
4223 temp = I915_READ(reg);
4224 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4225 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004226 I915_WRITE(reg, temp);
4227
4228 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004229 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004230
Jesse Barnes139ccd32013-08-19 11:04:55 -07004231 for (i = 0; i < 4; i++) {
4232 reg = FDI_RX_IIR(pipe);
4233 temp = I915_READ(reg);
4234 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004235
Jesse Barnes139ccd32013-08-19 11:04:55 -07004236 if (temp & FDI_RX_SYMBOL_LOCK ||
4237 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4238 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4239 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4240 i);
4241 goto train_done;
4242 }
4243 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004244 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004245 if (i == 4)
4246 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004247 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004248
Jesse Barnes139ccd32013-08-19 11:04:55 -07004249train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004250 DRM_DEBUG_KMS("FDI train done.\n");
4251}
4252
Daniel Vetter88cefb62012-08-12 19:27:14 +02004253static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004254{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004255 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004256 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004257 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004258 i915_reg_t reg;
4259 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004260
Jesse Barnes0e23b992010-09-10 11:10:00 -07004261 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004262 reg = FDI_RX_CTL(pipe);
4263 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004264 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004265 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004266 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004267 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4268
4269 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004270 udelay(200);
4271
4272 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004273 temp = I915_READ(reg);
4274 I915_WRITE(reg, temp | FDI_PCDCLK);
4275
4276 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004277 udelay(200);
4278
Paulo Zanoni20749732012-11-23 15:30:38 -02004279 /* Enable CPU FDI TX PLL, always on for Ironlake */
4280 reg = FDI_TX_CTL(pipe);
4281 temp = I915_READ(reg);
4282 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4283 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004284
Paulo Zanoni20749732012-11-23 15:30:38 -02004285 POSTING_READ(reg);
4286 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004287 }
4288}
4289
Daniel Vetter88cefb62012-08-12 19:27:14 +02004290static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4291{
4292 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004293 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004294 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004295 i915_reg_t reg;
4296 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004297
4298 /* Switch from PCDclk to Rawclk */
4299 reg = FDI_RX_CTL(pipe);
4300 temp = I915_READ(reg);
4301 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4302
4303 /* Disable CPU FDI TX PLL */
4304 reg = FDI_TX_CTL(pipe);
4305 temp = I915_READ(reg);
4306 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4307
4308 POSTING_READ(reg);
4309 udelay(100);
4310
4311 reg = FDI_RX_CTL(pipe);
4312 temp = I915_READ(reg);
4313 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4314
4315 /* Wait for the clocks to turn off. */
4316 POSTING_READ(reg);
4317 udelay(100);
4318}
4319
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004320static void ironlake_fdi_disable(struct drm_crtc *crtc)
4321{
4322 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004323 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4325 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004326 i915_reg_t reg;
4327 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004328
4329 /* disable CPU FDI tx and PCH FDI rx */
4330 reg = FDI_TX_CTL(pipe);
4331 temp = I915_READ(reg);
4332 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4333 POSTING_READ(reg);
4334
4335 reg = FDI_RX_CTL(pipe);
4336 temp = I915_READ(reg);
4337 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004338 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004339 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4340
4341 POSTING_READ(reg);
4342 udelay(100);
4343
4344 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004345 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004346 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004347
4348 /* still set train pattern 1 */
4349 reg = FDI_TX_CTL(pipe);
4350 temp = I915_READ(reg);
4351 temp &= ~FDI_LINK_TRAIN_NONE;
4352 temp |= FDI_LINK_TRAIN_PATTERN_1;
4353 I915_WRITE(reg, temp);
4354
4355 reg = FDI_RX_CTL(pipe);
4356 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004357 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004358 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4359 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4360 } else {
4361 temp &= ~FDI_LINK_TRAIN_NONE;
4362 temp |= FDI_LINK_TRAIN_PATTERN_1;
4363 }
4364 /* BPC in FDI rx is consistent with that in PIPECONF */
4365 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004366 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004367 I915_WRITE(reg, temp);
4368
4369 POSTING_READ(reg);
4370 udelay(100);
4371}
4372
Chris Wilson49d73912016-11-29 09:50:08 +00004373bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004374{
Daniel Vetterfa058872017-07-20 19:57:52 +02004375 struct drm_crtc *crtc;
4376 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004377
Daniel Vetterfa058872017-07-20 19:57:52 +02004378 drm_for_each_crtc(crtc, &dev_priv->drm) {
4379 struct drm_crtc_commit *commit;
4380 spin_lock(&crtc->commit_lock);
4381 commit = list_first_entry_or_null(&crtc->commit_list,
4382 struct drm_crtc_commit, commit_entry);
4383 cleanup_done = commit ?
4384 try_wait_for_completion(&commit->cleanup_done) : true;
4385 spin_unlock(&crtc->commit_lock);
4386
4387 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004388 continue;
4389
Daniel Vetterfa058872017-07-20 19:57:52 +02004390 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004391
4392 return true;
4393 }
4394
4395 return false;
4396}
4397
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004398void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004399{
4400 u32 temp;
4401
4402 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4403
4404 mutex_lock(&dev_priv->sb_lock);
4405
4406 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4407 temp |= SBI_SSCCTL_DISABLE;
4408 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4409
4410 mutex_unlock(&dev_priv->sb_lock);
4411}
4412
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004413/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004414static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004415{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004416 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4417 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004418 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4419 u32 temp;
4420
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004421 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004422
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004423 /* The iCLK virtual clock root frequency is in MHz,
4424 * but the adjusted_mode->crtc_clock in in KHz. To get the
4425 * divisors, it is necessary to divide one by another, so we
4426 * convert the virtual clock precision to KHz here for higher
4427 * precision.
4428 */
4429 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004430 u32 iclk_virtual_root_freq = 172800 * 1000;
4431 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004432 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004433
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004434 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4435 clock << auxdiv);
4436 divsel = (desired_divisor / iclk_pi_range) - 2;
4437 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004438
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004439 /*
4440 * Near 20MHz is a corner case which is
4441 * out of range for the 7-bit divisor
4442 */
4443 if (divsel <= 0x7f)
4444 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004445 }
4446
4447 /* This should not happen with any sane values */
4448 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4449 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4450 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4451 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4452
4453 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004454 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004455 auxdiv,
4456 divsel,
4457 phasedir,
4458 phaseinc);
4459
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004460 mutex_lock(&dev_priv->sb_lock);
4461
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004462 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004463 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004464 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4465 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4466 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4467 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4468 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4469 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004470 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004471
4472 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004473 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004474 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4475 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004476 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004477
4478 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004479 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004480 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004481 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004482
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004483 mutex_unlock(&dev_priv->sb_lock);
4484
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004485 /* Wait for initialization time */
4486 udelay(24);
4487
4488 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4489}
4490
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004491int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4492{
4493 u32 divsel, phaseinc, auxdiv;
4494 u32 iclk_virtual_root_freq = 172800 * 1000;
4495 u32 iclk_pi_range = 64;
4496 u32 desired_divisor;
4497 u32 temp;
4498
4499 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4500 return 0;
4501
4502 mutex_lock(&dev_priv->sb_lock);
4503
4504 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4505 if (temp & SBI_SSCCTL_DISABLE) {
4506 mutex_unlock(&dev_priv->sb_lock);
4507 return 0;
4508 }
4509
4510 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4511 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4512 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4513 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4514 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4515
4516 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4517 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4518 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4519
4520 mutex_unlock(&dev_priv->sb_lock);
4521
4522 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4523
4524 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4525 desired_divisor << auxdiv);
4526}
4527
Daniel Vetter275f01b22013-05-03 11:49:47 +02004528static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4529 enum pipe pch_transcoder)
4530{
4531 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004532 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004533 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004534
4535 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4536 I915_READ(HTOTAL(cpu_transcoder)));
4537 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4538 I915_READ(HBLANK(cpu_transcoder)));
4539 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4540 I915_READ(HSYNC(cpu_transcoder)));
4541
4542 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4543 I915_READ(VTOTAL(cpu_transcoder)));
4544 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4545 I915_READ(VBLANK(cpu_transcoder)));
4546 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4547 I915_READ(VSYNC(cpu_transcoder)));
4548 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4549 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4550}
4551
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004552static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004553{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004554 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004555 uint32_t temp;
4556
4557 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004558 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004559 return;
4560
4561 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4562 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4563
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004564 temp &= ~FDI_BC_BIFURCATION_SELECT;
4565 if (enable)
4566 temp |= FDI_BC_BIFURCATION_SELECT;
4567
4568 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004569 I915_WRITE(SOUTH_CHICKEN1, temp);
4570 POSTING_READ(SOUTH_CHICKEN1);
4571}
4572
4573static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4574{
4575 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004576
4577 switch (intel_crtc->pipe) {
4578 case PIPE_A:
4579 break;
4580 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004581 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004582 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004583 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004584 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004585
4586 break;
4587 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004588 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004589
4590 break;
4591 default:
4592 BUG();
4593 }
4594}
4595
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004596/*
4597 * Finds the encoder associated with the given CRTC. This can only be
4598 * used when we know that the CRTC isn't feeding multiple encoders!
4599 */
4600static struct intel_encoder *
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004601intel_get_crtc_new_encoder(const struct intel_atomic_state *state,
4602 const struct intel_crtc_state *crtc_state)
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004603{
4604 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004605 const struct drm_connector_state *connector_state;
4606 const struct drm_connector *connector;
4607 struct intel_encoder *encoder = NULL;
4608 int num_encoders = 0;
4609 int i;
4610
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004611 for_each_new_connector_in_state(&state->base, connector, connector_state, i) {
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004612 if (connector_state->crtc != &crtc->base)
4613 continue;
4614
4615 encoder = to_intel_encoder(connector_state->best_encoder);
4616 num_encoders++;
4617 }
4618
4619 WARN(num_encoders != 1, "%d encoders for pipe %c\n",
4620 num_encoders, pipe_name(crtc->pipe));
4621
4622 return encoder;
4623}
4624
Jesse Barnesf67a5592011-01-05 10:31:48 -08004625/*
4626 * Enable PCH resources required for PCH ports:
4627 * - PCH PLLs
4628 * - FDI training & RX/TX
4629 * - update transcoder timings
4630 * - DP transcoding bits
4631 * - transcoder
4632 */
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004633static void ironlake_pch_enable(const struct intel_atomic_state *state,
4634 const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004635{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004636 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004637 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004638 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004639 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004640 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004641
Daniel Vetterab9412b2013-05-03 11:49:46 +02004642 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004643
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004644 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004645 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004646
Daniel Vettercd986ab2012-10-26 10:58:12 +02004647 /* Write the TU size bits before fdi link training, so that error
4648 * detection works. */
4649 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4650 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4651
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004652 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004653 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004654
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004655 /* We need to program the right clock selection before writing the pixel
4656 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004657 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004658 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004659
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004660 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004661 temp |= TRANS_DPLL_ENABLE(pipe);
4662 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004663 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004664 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004665 temp |= sel;
4666 else
4667 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004668 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004669 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004670
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004671 /* XXX: pch pll's can be enabled any time before we enable the PCH
4672 * transcoder, and we actually should do this to not upset any PCH
4673 * transcoder that already use the clock when we share it.
4674 *
4675 * Note that enable_shared_dpll tries to do the right thing, but
4676 * get_shared_dpll unconditionally resets the pll - we need that to have
4677 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004678 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004679
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004680 /* set transcoder timing, panel must allow it */
4681 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004682 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004683
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004684 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004685
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004686 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004687 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004688 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004689 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004690 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004691 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004692 i915_reg_t reg = TRANS_DP_CTL(pipe);
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004693 enum port port;
4694
Chris Wilson5eddb702010-09-11 13:48:45 +01004695 temp = I915_READ(reg);
4696 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004697 TRANS_DP_SYNC_MASK |
4698 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004699 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004700 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004701
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004702 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004703 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004704 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004705 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004706
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004707 port = intel_get_crtc_new_encoder(state, crtc_state)->port;
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004708 WARN_ON(port < PORT_B || port > PORT_D);
4709 temp |= TRANS_DP_PORT_SEL(port);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004710
Chris Wilson5eddb702010-09-11 13:48:45 +01004711 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004712 }
4713
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004714 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004715}
4716
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004717static void lpt_pch_enable(const struct intel_atomic_state *state,
4718 const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004719{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004720 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004721 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004722 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004723
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004724 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004725
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004726 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004727
Paulo Zanoni0540e482012-10-31 18:12:40 -02004728 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004729 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004730
Paulo Zanoni937bb612012-10-31 18:12:47 -02004731 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004732}
4733
Daniel Vettera1520312013-05-03 11:49:50 +02004734static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004735{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004736 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004737 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004738 u32 temp;
4739
4740 temp = I915_READ(dslreg);
4741 udelay(500);
4742 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004743 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004744 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004745 }
4746}
4747
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004748static int
4749skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004750 unsigned int scaler_user, int *scaler_id,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304751 int src_w, int src_h, int dst_w, int dst_h,
4752 bool plane_scaler_check,
4753 uint32_t pixel_format)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004754{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004755 struct intel_crtc_scaler_state *scaler_state =
4756 &crtc_state->scaler_state;
4757 struct intel_crtc *intel_crtc =
4758 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304759 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4760 const struct drm_display_mode *adjusted_mode =
4761 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004762 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004763
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004764 /*
4765 * Src coordinates are already rotated by 270 degrees for
4766 * the 90/270 degree plane rotation cases (to match the
4767 * GTT mapping), hence no need to account for rotation here.
4768 */
4769 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004770
Chandra Konduru77224cd2018-04-09 09:11:13 +05304771 if (plane_scaler_check)
4772 if (pixel_format == DRM_FORMAT_NV12)
4773 need_scaling = true;
4774
Shashank Sharmae5c05932017-07-21 20:55:05 +05304775 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4776 need_scaling = true;
4777
Chandra Kondurua1b22782015-04-07 15:28:45 -07004778 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304779 * Scaling/fitting not supported in IF-ID mode in GEN9+
4780 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4781 * Once NV12 is enabled, handle it here while allocating scaler
4782 * for NV12.
4783 */
4784 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4785 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4786 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4787 return -EINVAL;
4788 }
4789
4790 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004791 * if plane is being disabled or scaler is no more required or force detach
4792 * - free scaler binded to this plane/crtc
4793 * - in order to do this, update crtc->scaler_usage
4794 *
4795 * Here scaler state in crtc_state is set free so that
4796 * scaler can be assigned to other user. Actual register
4797 * update to free the scaler is done in plane/panel-fit programming.
4798 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4799 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004800 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004801 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004802 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004803 scaler_state->scalers[*scaler_id].in_use = 0;
4804
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004805 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4806 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4807 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004808 scaler_state->scaler_users);
4809 *scaler_id = -1;
4810 }
4811 return 0;
4812 }
4813
Chandra Konduru77224cd2018-04-09 09:11:13 +05304814 if (plane_scaler_check && pixel_format == DRM_FORMAT_NV12 &&
Maarten Lankhorst5d794282018-05-12 03:03:14 +05304815 (src_h < SKL_MIN_YUV_420_SRC_H || src_w < SKL_MIN_YUV_420_SRC_W)) {
Chandra Konduru77224cd2018-04-09 09:11:13 +05304816 DRM_DEBUG_KMS("NV12: src dimensions not met\n");
4817 return -EINVAL;
4818 }
4819
Chandra Kondurua1b22782015-04-07 15:28:45 -07004820 /* range checks */
4821 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
Nabendu Maiti323301a2018-03-23 10:24:18 -07004822 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4823 (IS_GEN11(dev_priv) &&
4824 (src_w > ICL_MAX_SRC_W || src_h > ICL_MAX_SRC_H ||
4825 dst_w > ICL_MAX_DST_W || dst_h > ICL_MAX_DST_H)) ||
4826 (!IS_GEN11(dev_priv) &&
4827 (src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4828 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H))) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004829 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004830 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004831 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004832 return -EINVAL;
4833 }
4834
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004835 /* mark this plane as a scaler user in crtc_state */
4836 scaler_state->scaler_users |= (1 << scaler_user);
4837 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4838 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4839 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4840 scaler_state->scaler_users);
4841
4842 return 0;
4843}
4844
4845/**
4846 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4847 *
4848 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004849 *
4850 * Return
4851 * 0 - scaler_usage updated successfully
4852 * error - requested scaling cannot be supported or other error condition
4853 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004854int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004855{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004856 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004857
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004858 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304859 &state->scaler_state.scaler_id,
4860 state->pipe_src_w, state->pipe_src_h,
4861 adjusted_mode->crtc_hdisplay,
4862 adjusted_mode->crtc_vdisplay, false, 0);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004863}
4864
4865/**
4866 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
Chris Wilsonc38c1452018-02-14 13:49:22 +00004867 * @crtc_state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004868 * @plane_state: atomic plane state to update
4869 *
4870 * Return
4871 * 0 - scaler_usage updated successfully
4872 * error - requested scaling cannot be supported or other error condition
4873 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004874static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4875 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004876{
4877
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004878 struct intel_plane *intel_plane =
4879 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004880 struct drm_framebuffer *fb = plane_state->base.fb;
4881 int ret;
4882
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004883 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004884
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004885 ret = skl_update_scaler(crtc_state, force_detach,
4886 drm_plane_index(&intel_plane->base),
4887 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004888 drm_rect_width(&plane_state->base.src) >> 16,
4889 drm_rect_height(&plane_state->base.src) >> 16,
4890 drm_rect_width(&plane_state->base.dst),
Chandra Konduru77224cd2018-04-09 09:11:13 +05304891 drm_rect_height(&plane_state->base.dst),
4892 fb ? true : false, fb ? fb->format->format : 0);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004893
4894 if (ret || plane_state->scaler_id < 0)
4895 return ret;
4896
Chandra Kondurua1b22782015-04-07 15:28:45 -07004897 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02004898 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004899 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4900 intel_plane->base.base.id,
4901 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004902 return -EINVAL;
4903 }
4904
4905 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004906 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004907 case DRM_FORMAT_RGB565:
4908 case DRM_FORMAT_XBGR8888:
4909 case DRM_FORMAT_XRGB8888:
4910 case DRM_FORMAT_ABGR8888:
4911 case DRM_FORMAT_ARGB8888:
4912 case DRM_FORMAT_XRGB2101010:
4913 case DRM_FORMAT_XBGR2101010:
4914 case DRM_FORMAT_YUYV:
4915 case DRM_FORMAT_YVYU:
4916 case DRM_FORMAT_UYVY:
4917 case DRM_FORMAT_VYUY:
Chandra Konduru77224cd2018-04-09 09:11:13 +05304918 case DRM_FORMAT_NV12:
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004919 break;
4920 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004921 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4922 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004923 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004924 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004925 }
4926
Chandra Kondurua1b22782015-04-07 15:28:45 -07004927 return 0;
4928}
4929
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004930static void skylake_scaler_disable(struct intel_crtc *crtc)
4931{
4932 int i;
4933
4934 for (i = 0; i < crtc->num_scalers; i++)
4935 skl_detach_scaler(crtc, i);
4936}
4937
4938static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004939{
4940 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004941 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004942 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004943 struct intel_crtc_scaler_state *scaler_state =
4944 &crtc->config->scaler_state;
4945
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004946 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004947 int id;
4948
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004949 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004950 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004951
4952 id = scaler_state->scaler_id;
4953 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4954 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4955 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4956 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004957 }
4958}
4959
Jesse Barnesb074cec2013-04-25 12:55:02 -07004960static void ironlake_pfit_enable(struct intel_crtc *crtc)
4961{
4962 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004963 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004964 int pipe = crtc->pipe;
4965
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004966 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004967 /* Force use of hard-coded filter coefficients
4968 * as some pre-programmed values are broken,
4969 * e.g. x201.
4970 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004971 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004972 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4973 PF_PIPE_SEL_IVB(pipe));
4974 else
4975 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004976 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4977 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004978 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004979}
4980
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004981void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004982{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004983 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004984 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004985 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004986
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004987 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004988 return;
4989
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004990 /*
4991 * We can only enable IPS after we enable a plane and wait for a vblank
4992 * This function is called from post_plane_update, which is run after
4993 * a vblank wait.
4994 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004995 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02004996
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004997 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004998 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03004999 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
5000 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005001 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005002 /* Quoting Art Runyan: "its not safe to expect any particular
5003 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08005004 * mailbox." Moreover, the mailbox may return a bogus state,
5005 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005006 */
5007 } else {
5008 I915_WRITE(IPS_CTL, IPS_ENABLE);
5009 /* The bit only becomes 1 in the next vblank, so this wait here
5010 * is essentially intel_wait_for_vblank. If we don't have this
5011 * and don't wait for vblanks until the end of crtc_enable, then
5012 * the HW state readout code will complain that the expected
5013 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01005014 if (intel_wait_for_register(dev_priv,
5015 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
5016 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005017 DRM_ERROR("Timed out waiting for IPS enable\n");
5018 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005019}
5020
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005021void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005022{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005023 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005024 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005025 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005026
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005027 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005028 return;
5029
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005030 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005031 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005032 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005033 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07005034 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01005035 if (intel_wait_for_register(dev_priv,
5036 IPS_CTL, IPS_ENABLE, 0,
5037 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07005038 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08005039 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005040 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08005041 POSTING_READ(IPS_CTL);
5042 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005043
5044 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005045 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005046}
5047
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005048static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005049{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005050 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005051 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005052
5053 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005054 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005055 mutex_unlock(&dev->struct_mutex);
5056 }
5057
5058 /* Let userspace switch the overlay on again. In most cases userspace
5059 * has to recompute where to put it anyway.
5060 */
5061}
5062
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005063/**
5064 * intel_post_enable_primary - Perform operations after enabling primary plane
5065 * @crtc: the CRTC whose primary plane was just enabled
Chris Wilsonc38c1452018-02-14 13:49:22 +00005066 * @new_crtc_state: the enabling state
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005067 *
5068 * Performs potentially sleeping operations that must be done after the primary
5069 * plane is enabled, such as updating FBC and IPS. Note that this may be
5070 * called due to an explicit primary plane update, or due to an implicit
5071 * re-enable that is caused when a sprite plane is updated to no longer
5072 * completely hide the primary plane.
5073 */
5074static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005075intel_post_enable_primary(struct drm_crtc *crtc,
5076 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005077{
5078 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005079 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5081 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005082
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005083 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005084 * Gen2 reports pipe underruns whenever all planes are disabled.
5085 * So don't enable underrun reporting before at least some planes
5086 * are enabled.
5087 * FIXME: Need to fix the logic to work when we turn off all planes
5088 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005089 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005090 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005091 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5092
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005093 /* Underruns don't always raise interrupts, so check manually. */
5094 intel_check_cpu_fifo_underruns(dev_priv);
5095 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005096}
5097
Ville Syrjälä2622a082016-03-09 19:07:26 +02005098/* FIXME get rid of this and use pre_plane_update */
5099static void
5100intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5101{
5102 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005103 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5105 int pipe = intel_crtc->pipe;
5106
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005107 /*
5108 * Gen2 reports pipe underruns whenever all planes are disabled.
5109 * So disable underrun reporting before all the planes get disabled.
5110 */
5111 if (IS_GEN2(dev_priv))
5112 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5113
5114 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005115
5116 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005117 * Vblank time updates from the shadow to live plane control register
5118 * are blocked if the memory self-refresh mode is active at that
5119 * moment. So to make sure the plane gets truly disabled, disable
5120 * first the self-refresh mode. The self-refresh enable bit in turn
5121 * will be checked/applied by the HW only at the next frame start
5122 * event which is after the vblank start event, so we need to have a
5123 * wait-for-vblank between disabling the plane and the pipe.
5124 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005125 if (HAS_GMCH_DISPLAY(dev_priv) &&
5126 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005127 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005128}
5129
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005130static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5131 const struct intel_crtc_state *new_crtc_state)
5132{
5133 if (!old_crtc_state->ips_enabled)
5134 return false;
5135
5136 if (needs_modeset(&new_crtc_state->base))
5137 return true;
5138
5139 return !new_crtc_state->ips_enabled;
5140}
5141
5142static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5143 const struct intel_crtc_state *new_crtc_state)
5144{
5145 if (!new_crtc_state->ips_enabled)
5146 return false;
5147
5148 if (needs_modeset(&new_crtc_state->base))
5149 return true;
5150
5151 /*
5152 * We can't read out IPS on broadwell, assume the worst and
5153 * forcibly enable IPS on the first fastset.
5154 */
5155 if (new_crtc_state->update_pipe &&
5156 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5157 return true;
5158
5159 return !old_crtc_state->ips_enabled;
5160}
5161
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305162static bool needs_nv12_wa(struct drm_i915_private *dev_priv,
5163 const struct intel_crtc_state *crtc_state)
5164{
5165 if (!crtc_state->nv12_planes)
5166 return false;
5167
5168 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
5169 return false;
5170
5171 if ((INTEL_GEN(dev_priv) == 9 && !IS_GEMINILAKE(dev_priv)) ||
5172 IS_CANNONLAKE(dev_priv))
5173 return true;
5174
5175 return false;
5176}
5177
Daniel Vetter5a21b662016-05-24 17:13:53 +02005178static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5179{
5180 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05305181 struct drm_device *dev = crtc->base.dev;
5182 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005183 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5184 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005185 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5186 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005187 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005188 struct drm_plane_state *old_primary_state =
5189 drm_atomic_get_old_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005190
Chris Wilson5748b6a2016-08-04 16:32:38 +01005191 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005192
Daniel Vetter5a21b662016-05-24 17:13:53 +02005193 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005194 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005195
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005196 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5197 hsw_enable_ips(pipe_config);
5198
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005199 if (old_primary_state) {
5200 struct drm_plane_state *new_primary_state =
5201 drm_atomic_get_new_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005202
5203 intel_fbc_post_update(crtc);
5204
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005205 if (new_primary_state->visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005206 (needs_modeset(&pipe_config->base) ||
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005207 !old_primary_state->visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005208 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005209 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305210
5211 /* Display WA 827 */
5212 if (needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305213 !needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305214 skl_wa_clkgate(dev_priv, crtc->pipe, false);
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305215 skl_wa_528(dev_priv, crtc->pipe, false);
5216 }
Daniel Vetter5a21b662016-05-24 17:13:53 +02005217}
5218
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005219static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5220 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005221{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005222 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005223 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005224 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005225 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5226 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005227 struct drm_plane_state *old_primary_state =
5228 drm_atomic_get_old_plane_state(old_state, primary);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005229 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005230 struct intel_atomic_state *old_intel_state =
5231 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005232
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005233 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5234 hsw_disable_ips(old_crtc_state);
5235
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005236 if (old_primary_state) {
5237 struct intel_plane_state *new_primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005238 intel_atomic_get_new_plane_state(old_intel_state,
5239 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005240
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005241 intel_fbc_pre_update(crtc, pipe_config, new_primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005242 /*
5243 * Gen2 reports pipe underruns whenever all planes are disabled.
5244 * So disable underrun reporting before all the planes get disabled.
5245 */
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005246 if (IS_GEN2(dev_priv) && old_primary_state->visible &&
5247 (modeset || !new_primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005248 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005249 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005250
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305251 /* Display WA 827 */
5252 if (!needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305253 needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305254 skl_wa_clkgate(dev_priv, crtc->pipe, true);
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305255 skl_wa_528(dev_priv, crtc->pipe, true);
5256 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305257
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005258 /*
5259 * Vblank time updates from the shadow to live plane control register
5260 * are blocked if the memory self-refresh mode is active at that
5261 * moment. So to make sure the plane gets truly disabled, disable
5262 * first the self-refresh mode. The self-refresh enable bit in turn
5263 * will be checked/applied by the HW only at the next frame start
5264 * event which is after the vblank start event, so we need to have a
5265 * wait-for-vblank between disabling the plane and the pipe.
5266 */
5267 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5268 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5269 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005270
Matt Ropered4a6a72016-02-23 17:20:13 -08005271 /*
5272 * IVB workaround: must disable low power watermarks for at least
5273 * one frame before enabling scaling. LP watermarks can be re-enabled
5274 * when scaling is disabled.
5275 *
5276 * WaCxSRDisabledForSpriteScaling:ivb
5277 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005278 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005279 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005280
5281 /*
5282 * If we're doing a modeset, we're done. No need to do any pre-vblank
5283 * watermark programming here.
5284 */
5285 if (needs_modeset(&pipe_config->base))
5286 return;
5287
5288 /*
5289 * For platforms that support atomic watermarks, program the
5290 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5291 * will be the intermediate values that are safe for both pre- and
5292 * post- vblank; when vblank happens, the 'active' values will be set
5293 * to the final 'target' values and we'll do this again to get the
5294 * optimal watermarks. For gen9+ platforms, the values we program here
5295 * will be the final target values which will get automatically latched
5296 * at vblank time; no further programming will be necessary.
5297 *
5298 * If a platform hasn't been transitioned to atomic watermarks yet,
5299 * we'll continue to update watermarks the old way, if flags tell
5300 * us to.
5301 */
5302 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005303 dev_priv->display.initial_watermarks(old_intel_state,
5304 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005305 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005306 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005307}
5308
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005309static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005310{
5311 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005313 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005314 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005315
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005316 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005317
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005318 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005319 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005320
Daniel Vetterf99d7062014-06-19 16:01:59 +02005321 /*
5322 * FIXME: Once we grow proper nuclear flip support out of this we need
5323 * to compute the mask of flip planes precisely. For the time being
5324 * consider this a flip to a NULL plane.
5325 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005326 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005327}
5328
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005329static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005330 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005331 struct drm_atomic_state *old_state)
5332{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005333 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005334 struct drm_connector *conn;
5335 int i;
5336
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005337 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005338 struct intel_encoder *encoder =
5339 to_intel_encoder(conn_state->best_encoder);
5340
5341 if (conn_state->crtc != crtc)
5342 continue;
5343
5344 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005345 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005346 }
5347}
5348
5349static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005350 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005351 struct drm_atomic_state *old_state)
5352{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005353 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005354 struct drm_connector *conn;
5355 int i;
5356
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005357 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005358 struct intel_encoder *encoder =
5359 to_intel_encoder(conn_state->best_encoder);
5360
5361 if (conn_state->crtc != crtc)
5362 continue;
5363
5364 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005365 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005366 }
5367}
5368
5369static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005370 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005371 struct drm_atomic_state *old_state)
5372{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005373 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005374 struct drm_connector *conn;
5375 int i;
5376
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005377 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005378 struct intel_encoder *encoder =
5379 to_intel_encoder(conn_state->best_encoder);
5380
5381 if (conn_state->crtc != crtc)
5382 continue;
5383
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005384 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005385 intel_opregion_notify_encoder(encoder, true);
5386 }
5387}
5388
5389static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005390 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005391 struct drm_atomic_state *old_state)
5392{
5393 struct drm_connector_state *old_conn_state;
5394 struct drm_connector *conn;
5395 int i;
5396
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005397 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005398 struct intel_encoder *encoder =
5399 to_intel_encoder(old_conn_state->best_encoder);
5400
5401 if (old_conn_state->crtc != crtc)
5402 continue;
5403
5404 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005405 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005406 }
5407}
5408
5409static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005410 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005411 struct drm_atomic_state *old_state)
5412{
5413 struct drm_connector_state *old_conn_state;
5414 struct drm_connector *conn;
5415 int i;
5416
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005417 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005418 struct intel_encoder *encoder =
5419 to_intel_encoder(old_conn_state->best_encoder);
5420
5421 if (old_conn_state->crtc != crtc)
5422 continue;
5423
5424 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005425 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005426 }
5427}
5428
5429static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005430 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005431 struct drm_atomic_state *old_state)
5432{
5433 struct drm_connector_state *old_conn_state;
5434 struct drm_connector *conn;
5435 int i;
5436
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005437 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005438 struct intel_encoder *encoder =
5439 to_intel_encoder(old_conn_state->best_encoder);
5440
5441 if (old_conn_state->crtc != crtc)
5442 continue;
5443
5444 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005445 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005446 }
5447}
5448
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005449static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5450 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005451{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005452 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005453 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005454 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5456 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005457 struct intel_atomic_state *old_intel_state =
5458 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005459
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005460 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005461 return;
5462
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005463 /*
5464 * Sometimes spurious CPU pipe underruns happen during FDI
5465 * training, at least with VGA+HDMI cloning. Suppress them.
5466 *
5467 * On ILK we get an occasional spurious CPU pipe underruns
5468 * between eDP port A enable and vdd enable. Also PCH port
5469 * enable seems to result in the occasional CPU pipe underrun.
5470 *
5471 * Spurious PCH underruns also occur during PCH enabling.
5472 */
5473 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5474 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005475 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005476 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5477
5478 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005479 intel_prepare_shared_dpll(intel_crtc);
5480
Ville Syrjälä37a56502016-06-22 21:57:04 +03005481 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305482 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005483
5484 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005485 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005486
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005487 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005488 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005489 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005490 }
5491
5492 ironlake_set_pipeconf(crtc);
5493
Jesse Barnesf67a5592011-01-05 10:31:48 -08005494 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005495
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005496 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005497
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005498 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005499 /* Note: FDI PLL enabling _must_ be done before we enable the
5500 * cpu pipes, hence this is separate from all the other fdi/pch
5501 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005502 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005503 } else {
5504 assert_fdi_tx_disabled(dev_priv, pipe);
5505 assert_fdi_rx_disabled(dev_priv, pipe);
5506 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005507
Jesse Barnesb074cec2013-04-25 12:55:02 -07005508 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005509
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005510 /*
5511 * On ILK+ LUT must be loaded before the pipe is running but with
5512 * clocks enabled
5513 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005514 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005515
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005516 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005517 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005518 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005519
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005520 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005521 ironlake_pch_enable(old_intel_state, pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005522
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005523 assert_vblank_disabled(crtc);
5524 drm_crtc_vblank_on(crtc);
5525
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005526 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005527
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005528 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005529 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005530
5531 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5532 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005533 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005534 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005535 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005536}
5537
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005538/* IPS only exists on ULT machines and is tied to pipe A. */
5539static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5540{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005541 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005542}
5543
Imre Deaked69cd42017-10-02 10:55:57 +03005544static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5545 enum pipe pipe, bool apply)
5546{
5547 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5548 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5549
5550 if (apply)
5551 val |= mask;
5552 else
5553 val &= ~mask;
5554
5555 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5556}
5557
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005558static void icl_pipe_mbus_enable(struct intel_crtc *crtc)
5559{
5560 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5561 enum pipe pipe = crtc->pipe;
5562 uint32_t val;
5563
5564 val = MBUS_DBOX_BW_CREDIT(1) | MBUS_DBOX_A_CREDIT(2);
5565
5566 /* Program B credit equally to all pipes */
5567 val |= MBUS_DBOX_B_CREDIT(24 / INTEL_INFO(dev_priv)->num_pipes);
5568
5569 I915_WRITE(PIPE_MBUS_DBOX_CTL(pipe), val);
5570}
5571
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005572static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5573 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005574{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005575 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005576 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005578 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005579 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005580 struct intel_atomic_state *old_intel_state =
5581 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005582 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005583
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005584 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005585 return;
5586
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005587 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005588
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005589 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005590 intel_enable_shared_dpll(intel_crtc);
5591
Paulo Zanonic27e9172018-04-27 16:14:36 -07005592 if (INTEL_GEN(dev_priv) >= 11)
5593 icl_map_plls_to_ports(crtc, pipe_config, old_state);
5594
Paulo Zanonic8af5272018-05-02 14:58:51 -07005595 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5596
5597 if (!transcoder_is_dsi(cpu_transcoder))
5598 intel_ddi_enable_pipe_clock(pipe_config);
5599
Ville Syrjälä37a56502016-06-22 21:57:04 +03005600 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305601 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005602
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005603 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005604 intel_set_pipe_timings(intel_crtc);
5605
Jani Nikulabc58be62016-03-18 17:05:39 +02005606 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005607
Jani Nikula4d1de972016-03-18 17:05:42 +02005608 if (cpu_transcoder != TRANSCODER_EDP &&
5609 !transcoder_is_dsi(cpu_transcoder)) {
5610 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005611 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005612 }
5613
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005614 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005615 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005616 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005617 }
5618
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005619 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005620 haswell_set_pipeconf(crtc);
5621
Jani Nikula391bf042016-03-18 17:05:40 +02005622 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005623
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005624 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005625
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005626 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005627
Imre Deaked69cd42017-10-02 10:55:57 +03005628 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5629 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5630 intel_crtc->config->pch_pfit.enabled;
5631 if (psl_clkgate_wa)
5632 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5633
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005634 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005635 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005636 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005637 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005638
5639 /*
5640 * On ILK+ LUT must be loaded before the pipe is running but with
5641 * clocks enabled
5642 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005643 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005644
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005645 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005646 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005647 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005648
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005649 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005650 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005651
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005652 if (INTEL_GEN(dev_priv) >= 11)
5653 icl_pipe_mbus_enable(intel_crtc);
5654
Jani Nikula4d1de972016-03-18 17:05:42 +02005655 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005656 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005657 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005658
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005659 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005660 lpt_pch_enable(old_intel_state, pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005661
Ville Syrjälä00370712016-11-14 19:44:06 +02005662 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005663 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005664
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005665 assert_vblank_disabled(crtc);
5666 drm_crtc_vblank_on(crtc);
5667
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005668 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005669
Imre Deaked69cd42017-10-02 10:55:57 +03005670 if (psl_clkgate_wa) {
5671 intel_wait_for_vblank(dev_priv, pipe);
5672 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5673 }
5674
Paulo Zanonie4916942013-09-20 16:21:19 -03005675 /* If we change the relative order between pipe/planes enabling, we need
5676 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005677 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005678 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005679 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5680 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005681 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005682}
5683
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005684static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005685{
5686 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005687 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005688 int pipe = crtc->pipe;
5689
5690 /* To avoid upsetting the power well on haswell only disable the pfit if
5691 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005692 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005693 I915_WRITE(PF_CTL(pipe), 0);
5694 I915_WRITE(PF_WIN_POS(pipe), 0);
5695 I915_WRITE(PF_WIN_SZ(pipe), 0);
5696 }
5697}
5698
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005699static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5700 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005701{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005702 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005703 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005704 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5706 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005707
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005708 /*
5709 * Sometimes spurious CPU pipe underruns happen when the
5710 * pipe is already disabled, but FDI RX/TX is still enabled.
5711 * Happens at least with VGA+HDMI cloning. Suppress them.
5712 */
5713 if (intel_crtc->config->has_pch_encoder) {
5714 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005715 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005716 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005717
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005718 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005719
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005720 drm_crtc_vblank_off(crtc);
5721 assert_vblank_disabled(crtc);
5722
Ville Syrjälä4972f702017-11-29 17:37:32 +02005723 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005724
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005725 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005726
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005727 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005728 ironlake_fdi_disable(crtc);
5729
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005730 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005731
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005732 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005733 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005734
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005735 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005736 i915_reg_t reg;
5737 u32 temp;
5738
Daniel Vetterd925c592013-06-05 13:34:04 +02005739 /* disable TRANS_DP_CTL */
5740 reg = TRANS_DP_CTL(pipe);
5741 temp = I915_READ(reg);
5742 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5743 TRANS_DP_PORT_SEL_MASK);
5744 temp |= TRANS_DP_PORT_SEL_NONE;
5745 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005746
Daniel Vetterd925c592013-06-05 13:34:04 +02005747 /* disable DPLL_SEL */
5748 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005749 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005750 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005751 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005752
Daniel Vetterd925c592013-06-05 13:34:04 +02005753 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005754 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005755
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005756 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005757 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005758}
5759
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005760static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5761 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005762{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005763 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005764 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005766 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005767
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005768 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005769
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005770 drm_crtc_vblank_off(crtc);
5771 assert_vblank_disabled(crtc);
5772
Jani Nikula4d1de972016-03-18 17:05:42 +02005773 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005774 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005775 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005776
Ville Syrjälä00370712016-11-14 19:44:06 +02005777 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005778 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005779
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005780 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305781 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005782
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005783 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005784 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005785 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005786 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005787
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005788 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005789 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005790
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005791 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanonic27e9172018-04-27 16:14:36 -07005792
5793 if (INTEL_GEN(dev_priv) >= 11)
5794 icl_unmap_plls_to_ports(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005795}
5796
Jesse Barnes2dd24552013-04-25 12:55:01 -07005797static void i9xx_pfit_enable(struct intel_crtc *crtc)
5798{
5799 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005800 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005801 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005802
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005803 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005804 return;
5805
Daniel Vetterc0b03412013-05-28 12:05:54 +02005806 /*
5807 * The panel fitter should only be adjusted whilst the pipe is disabled,
5808 * according to register description and PRM.
5809 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005810 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5811 assert_pipe_disabled(dev_priv, crtc->pipe);
5812
Jesse Barnesb074cec2013-04-25 12:55:02 -07005813 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5814 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005815
5816 /* Border color in case we don't scale up to the full screen. Black by
5817 * default, change to something else for debugging. */
5818 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005819}
5820
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005821enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005822{
5823 switch (port) {
5824 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005825 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005826 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005827 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005828 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005829 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005830 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005831 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005832 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005833 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08005834 case PORT_F:
5835 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005836 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005837 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005838 return POWER_DOMAIN_PORT_OTHER;
5839 }
5840}
5841
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005842static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5843 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005844{
5845 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005846 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005847 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5849 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005850 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005851 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005852
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005853 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005854 return 0;
5855
Imre Deak17bd6e62018-01-09 14:20:40 +02005856 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
5857 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005858 if (crtc_state->pch_pfit.enabled ||
5859 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005860 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005861
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005862 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5863 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5864
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005865 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005866 }
Imre Deak319be8a2014-03-04 19:22:57 +02005867
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005868 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02005869 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005870
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005871 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005872 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005873
Imre Deak77d22dc2014-03-05 16:20:52 +02005874 return mask;
5875}
5876
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005877static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005878modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5879 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005880{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005881 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5883 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005884 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005885
5886 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005887 intel_crtc->enabled_power_domains = new_domains =
5888 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005889
Daniel Vetter5a21b662016-05-24 17:13:53 +02005890 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005891
5892 for_each_power_domain(domain, domains)
5893 intel_display_power_get(dev_priv, domain);
5894
Daniel Vetter5a21b662016-05-24 17:13:53 +02005895 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005896}
5897
5898static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005899 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005900{
5901 enum intel_display_power_domain domain;
5902
5903 for_each_power_domain(domain, domains)
5904 intel_display_power_put(dev_priv, domain);
5905}
5906
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005907static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5908 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005909{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005910 struct intel_atomic_state *old_intel_state =
5911 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005912 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005913 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005914 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005916 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005917
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005918 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005919 return;
5920
Ville Syrjälä37a56502016-06-22 21:57:04 +03005921 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305922 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005923
5924 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005925 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005926
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005927 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005928 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005929
5930 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5931 I915_WRITE(CHV_CANVAS(pipe), 0);
5932 }
5933
Daniel Vetter5b18e572014-04-24 23:55:06 +02005934 i9xx_set_pipeconf(intel_crtc);
5935
Jesse Barnes89b667f2013-04-18 14:51:36 -07005936 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005937
Daniel Vettera72e4c92014-09-30 10:56:47 +02005938 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005939
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005940 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005941
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005942 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005943 chv_prepare_pll(intel_crtc, intel_crtc->config);
5944 chv_enable_pll(intel_crtc, intel_crtc->config);
5945 } else {
5946 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5947 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005948 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005949
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005950 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005951
Jesse Barnes2dd24552013-04-25 12:55:01 -07005952 i9xx_pfit_enable(intel_crtc);
5953
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005954 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005955
Ville Syrjäläff32c542017-03-02 19:14:57 +02005956 dev_priv->display.initial_watermarks(old_intel_state,
5957 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005958 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005959
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005960 assert_vblank_disabled(crtc);
5961 drm_crtc_vblank_on(crtc);
5962
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005963 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005964}
5965
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005966static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5967{
5968 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005969 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005970
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005971 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5972 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005973}
5974
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005975static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5976 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005977{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005978 struct intel_atomic_state *old_intel_state =
5979 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005980 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005981 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005982 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005984 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005985
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005986 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005987 return;
5988
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005989 i9xx_set_pll_dividers(intel_crtc);
5990
Ville Syrjälä37a56502016-06-22 21:57:04 +03005991 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305992 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005993
5994 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005995 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005996
Daniel Vetter5b18e572014-04-24 23:55:06 +02005997 i9xx_set_pipeconf(intel_crtc);
5998
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005999 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006000
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006001 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006002 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006003
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006004 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006005
Ville Syrjälä939994d2017-09-13 17:08:56 +03006006 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02006007
Jesse Barnes2dd24552013-04-25 12:55:01 -07006008 i9xx_pfit_enable(intel_crtc);
6009
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006010 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006011
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006012 if (dev_priv->display.initial_watermarks != NULL)
6013 dev_priv->display.initial_watermarks(old_intel_state,
6014 intel_crtc->config);
6015 else
6016 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006017 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006018
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006019 assert_vblank_disabled(crtc);
6020 drm_crtc_vblank_on(crtc);
6021
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006022 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006023}
6024
Daniel Vetter87476d62013-04-11 16:29:06 +02006025static void i9xx_pfit_disable(struct intel_crtc *crtc)
6026{
6027 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006028 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006029
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006030 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006031 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006032
6033 assert_pipe_disabled(dev_priv, crtc->pipe);
6034
Daniel Vetter328d8e82013-05-08 10:36:31 +02006035 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6036 I915_READ(PFIT_CONTROL));
6037 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006038}
6039
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006040static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6041 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006042{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006043 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006044 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006045 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6047 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006048
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006049 /*
6050 * On gen2 planes are double buffered but the pipe isn't, so we must
6051 * wait for planes to fully turn off before disabling the pipe.
6052 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006053 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006054 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006055
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006056 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006057
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006058 drm_crtc_vblank_off(crtc);
6059 assert_vblank_disabled(crtc);
6060
Ville Syrjälä4972f702017-11-29 17:37:32 +02006061 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006062
Daniel Vetter87476d62013-04-11 16:29:06 +02006063 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006064
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006065 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006066
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006067 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006068 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006069 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006070 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006071 vlv_disable_pll(dev_priv, pipe);
6072 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006073 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006074 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006075
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006076 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006077
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006078 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006079 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006080
6081 if (!dev_priv->display.initial_watermarks)
6082 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03006083
6084 /* clock the pipe down to 640x480@60 to potentially save power */
6085 if (IS_I830(dev_priv))
6086 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006087}
6088
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006089static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
6090 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006091{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006092 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006094 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006095 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006096 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006097 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006098 struct drm_atomic_state *state;
6099 struct intel_crtc_state *crtc_state;
6100 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006101
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006102 if (!intel_crtc->active)
6103 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006104
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006105 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
6106 const struct intel_plane_state *plane_state =
6107 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006108
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006109 if (plane_state->base.visible)
6110 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006111 }
6112
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006113 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006114 if (!state) {
6115 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6116 crtc->base.id, crtc->name);
6117 return;
6118 }
6119
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006120 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006121
6122 /* Everything's already locked, -EDEADLK can't happen. */
6123 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6124 ret = drm_atomic_add_affected_connectors(state, crtc);
6125
6126 WARN_ON(IS_ERR(crtc_state) || ret);
6127
6128 dev_priv->display.crtc_disable(crtc_state, state);
6129
Chris Wilson08536952016-10-14 13:18:18 +01006130 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006131
Ville Syrjälä78108b72016-05-27 20:59:19 +03006132 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6133 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006134
6135 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6136 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006137 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006138 crtc->enabled = false;
6139 crtc->state->connector_mask = 0;
6140 crtc->state->encoder_mask = 0;
6141
6142 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6143 encoder->base.crtc = NULL;
6144
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006145 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006146 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006147 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006148
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006149 domains = intel_crtc->enabled_power_domains;
6150 for_each_power_domain(domain, domains)
6151 intel_display_power_put(dev_priv, domain);
6152 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006153
6154 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006155 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03006156 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006157}
6158
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006159/*
6160 * turn all crtc's off, but do not adjust state
6161 * This has to be paired with a call to intel_modeset_setup_hw_state.
6162 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006163int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006164{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006165 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006166 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006167 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006168
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006169 state = drm_atomic_helper_suspend(dev);
6170 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006171 if (ret)
6172 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006173 else
6174 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006175 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006176}
6177
Chris Wilsonea5b2132010-08-04 13:50:23 +01006178void intel_encoder_destroy(struct drm_encoder *encoder)
6179{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006180 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006181
Chris Wilsonea5b2132010-08-04 13:50:23 +01006182 drm_encoder_cleanup(encoder);
6183 kfree(intel_encoder);
6184}
6185
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006186/* Cross check the actual hw state with our own modeset state tracking (and it's
6187 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006188static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6189 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006190{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006191 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006192
6193 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6194 connector->base.base.id,
6195 connector->base.name);
6196
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006197 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006198 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006199
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006200 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006201 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006202
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006203 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006204 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006205
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006206 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006207 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006208
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006209 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006210 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006211
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006212 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006213 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006214
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006215 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006216 "attached encoder crtc differs from connector crtc\n");
6217 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006218 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006219 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006220 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006221 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006222 }
6223}
6224
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006225int intel_connector_init(struct intel_connector *connector)
6226{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006227 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006228
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006229 /*
6230 * Allocate enough memory to hold intel_digital_connector_state,
6231 * This might be a few bytes too many, but for connectors that don't
6232 * need it we'll free the state and allocate a smaller one on the first
6233 * succesful commit anyway.
6234 */
6235 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6236 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006237 return -ENOMEM;
6238
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006239 __drm_atomic_helper_connector_reset(&connector->base,
6240 &conn_state->base);
6241
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006242 return 0;
6243}
6244
6245struct intel_connector *intel_connector_alloc(void)
6246{
6247 struct intel_connector *connector;
6248
6249 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6250 if (!connector)
6251 return NULL;
6252
6253 if (intel_connector_init(connector) < 0) {
6254 kfree(connector);
6255 return NULL;
6256 }
6257
6258 return connector;
6259}
6260
James Ausmus091a4f92017-10-13 11:01:44 -07006261/*
6262 * Free the bits allocated by intel_connector_alloc.
6263 * This should only be used after intel_connector_alloc has returned
6264 * successfully, and before drm_connector_init returns successfully.
6265 * Otherwise the destroy callbacks for the connector and the state should
6266 * take care of proper cleanup/free
6267 */
6268void intel_connector_free(struct intel_connector *connector)
6269{
6270 kfree(to_intel_digital_connector_state(connector->base.state));
6271 kfree(connector);
6272}
6273
Daniel Vetterf0947c32012-07-02 13:10:34 +02006274/* Simple connector->get_hw_state implementation for encoders that support only
6275 * one connector and no cloning and hence the encoder state determines the state
6276 * of the connector. */
6277bool intel_connector_get_hw_state(struct intel_connector *connector)
6278{
Daniel Vetter24929352012-07-02 20:28:59 +02006279 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006280 struct intel_encoder *encoder = connector->encoder;
6281
6282 return encoder->get_hw_state(encoder, &pipe);
6283}
6284
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006285static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006286{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006287 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6288 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006289
6290 return 0;
6291}
6292
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006293static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006294 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006295{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006296 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006297 struct drm_atomic_state *state = pipe_config->base.state;
6298 struct intel_crtc *other_crtc;
6299 struct intel_crtc_state *other_crtc_state;
6300
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006301 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6302 pipe_name(pipe), pipe_config->fdi_lanes);
6303 if (pipe_config->fdi_lanes > 4) {
6304 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6305 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006306 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006307 }
6308
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006309 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006310 if (pipe_config->fdi_lanes > 2) {
6311 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6312 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006313 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006314 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006315 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006316 }
6317 }
6318
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006319 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006320 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006321
6322 /* Ivybridge 3 pipe is really complicated */
6323 switch (pipe) {
6324 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006325 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006326 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006327 if (pipe_config->fdi_lanes <= 2)
6328 return 0;
6329
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006330 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006331 other_crtc_state =
6332 intel_atomic_get_crtc_state(state, other_crtc);
6333 if (IS_ERR(other_crtc_state))
6334 return PTR_ERR(other_crtc_state);
6335
6336 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006337 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6338 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006339 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006340 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006341 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006342 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006343 if (pipe_config->fdi_lanes > 2) {
6344 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6345 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006346 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006347 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006348
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006349 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006350 other_crtc_state =
6351 intel_atomic_get_crtc_state(state, other_crtc);
6352 if (IS_ERR(other_crtc_state))
6353 return PTR_ERR(other_crtc_state);
6354
6355 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006356 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006357 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006358 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006359 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006360 default:
6361 BUG();
6362 }
6363}
6364
Daniel Vettere29c22c2013-02-21 00:00:16 +01006365#define RETRY 1
6366static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006367 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006368{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006369 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006370 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006371 int lane, link_bw, fdi_dotclock, ret;
6372 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006373
Daniel Vettere29c22c2013-02-21 00:00:16 +01006374retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006375 /* FDI is a binary signal running at ~2.7GHz, encoding
6376 * each output octet as 10 bits. The actual frequency
6377 * is stored as a divider into a 100MHz clock, and the
6378 * mode pixel clock is stored in units of 1KHz.
6379 * Hence the bw of each lane in terms of the mode signal
6380 * is:
6381 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006382 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006383
Damien Lespiau241bfc32013-09-25 16:45:37 +01006384 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006385
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006386 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006387 pipe_config->pipe_bpp);
6388
6389 pipe_config->fdi_lanes = lane;
6390
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006391 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006392 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006393
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006394 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006395 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006396 pipe_config->pipe_bpp -= 2*3;
6397 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6398 pipe_config->pipe_bpp);
6399 needs_recompute = true;
6400 pipe_config->bw_constrained = true;
6401
6402 goto retry;
6403 }
6404
6405 if (needs_recompute)
6406 return RETRY;
6407
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006408 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006409}
6410
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006411bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006412{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006413 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6414 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6415
6416 /* IPS only exists on ULT machines and is tied to pipe A. */
6417 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006418 return false;
6419
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006420 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006421 return false;
6422
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006423 if (crtc_state->pipe_bpp > 24)
6424 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006425
6426 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006427 * We compare against max which means we must take
6428 * the increased cdclk requirement into account when
6429 * calculating the new cdclk.
6430 *
6431 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006432 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006433 if (IS_BROADWELL(dev_priv) &&
6434 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6435 return false;
6436
6437 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006438}
6439
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006440static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006441{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006442 struct drm_i915_private *dev_priv =
6443 to_i915(crtc_state->base.crtc->dev);
6444 struct intel_atomic_state *intel_state =
6445 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006446
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006447 if (!hsw_crtc_state_ips_capable(crtc_state))
6448 return false;
6449
6450 if (crtc_state->ips_force_disable)
6451 return false;
6452
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006453 /* IPS should be fine as long as at least one plane is enabled. */
6454 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006455 return false;
6456
6457 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6458 if (IS_BROADWELL(dev_priv) &&
6459 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6460 return false;
6461
6462 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006463}
6464
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006465static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6466{
6467 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6468
6469 /* GDG double wide on either pipe, otherwise pipe A only */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006470 return INTEL_GEN(dev_priv) < 4 &&
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006471 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6472}
6473
Ville Syrjäläceb99322017-01-20 20:22:05 +02006474static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6475{
6476 uint32_t pixel_rate;
6477
6478 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6479
6480 /*
6481 * We only use IF-ID interlacing. If we ever use
6482 * PF-ID we'll need to adjust the pixel_rate here.
6483 */
6484
6485 if (pipe_config->pch_pfit.enabled) {
6486 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6487 uint32_t pfit_size = pipe_config->pch_pfit.size;
6488
6489 pipe_w = pipe_config->pipe_src_w;
6490 pipe_h = pipe_config->pipe_src_h;
6491
6492 pfit_w = (pfit_size >> 16) & 0xFFFF;
6493 pfit_h = pfit_size & 0xFFFF;
6494 if (pipe_w < pfit_w)
6495 pipe_w = pfit_w;
6496 if (pipe_h < pfit_h)
6497 pipe_h = pfit_h;
6498
6499 if (WARN_ON(!pfit_w || !pfit_h))
6500 return pixel_rate;
6501
6502 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6503 pfit_w * pfit_h);
6504 }
6505
6506 return pixel_rate;
6507}
6508
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006509static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6510{
6511 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6512
6513 if (HAS_GMCH_DISPLAY(dev_priv))
6514 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6515 crtc_state->pixel_rate =
6516 crtc_state->base.adjusted_mode.crtc_clock;
6517 else
6518 crtc_state->pixel_rate =
6519 ilk_pipe_pixel_rate(crtc_state);
6520}
6521
Daniel Vettera43f6e02013-06-07 23:10:32 +02006522static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006523 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006524{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006525 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006526 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006527 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006528 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006529
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006530 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006531 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006532
6533 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006534 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006535 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006536 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006537 if (intel_crtc_supports_double_wide(crtc) &&
6538 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006539 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006540 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006541 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006542 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006543
Ville Syrjäläf3261152016-05-24 21:34:18 +03006544 if (adjusted_mode->crtc_clock > clock_limit) {
6545 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6546 adjusted_mode->crtc_clock, clock_limit,
6547 yesno(pipe_config->double_wide));
6548 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006549 }
Chris Wilson89749352010-09-12 18:25:19 +01006550
Shashank Sharma25edf912017-07-21 20:55:07 +05306551 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6552 /*
6553 * There is only one pipe CSC unit per pipe, and we need that
6554 * for output conversion from RGB->YCBCR. So if CTM is already
6555 * applied we can't support YCBCR420 output.
6556 */
6557 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6558 return -EINVAL;
6559 }
6560
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006561 /*
6562 * Pipe horizontal size must be even in:
6563 * - DVO ganged mode
6564 * - LVDS dual channel mode
6565 * - Double wide pipe
6566 */
Ville Syrjälä0574bd82017-11-23 21:04:48 +02006567 if (pipe_config->pipe_src_w & 1) {
6568 if (pipe_config->double_wide) {
6569 DRM_DEBUG_KMS("Odd pipe source width not supported with double wide pipe\n");
6570 return -EINVAL;
6571 }
6572
6573 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6574 intel_is_dual_link_lvds(dev)) {
6575 DRM_DEBUG_KMS("Odd pipe source width not supported with dual link LVDS\n");
6576 return -EINVAL;
6577 }
6578 }
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006579
Damien Lespiau8693a822013-05-03 18:48:11 +01006580 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6581 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006582 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006583 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006584 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006585 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006586
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006587 intel_crtc_compute_pixel_rate(pipe_config);
6588
Daniel Vetter877d48d2013-04-19 11:24:43 +02006589 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006590 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006591
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006592 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006593}
6594
Zhenyu Wang2c072452009-06-05 15:38:42 +08006595static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006596intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006597{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006598 while (*num > DATA_LINK_M_N_MASK ||
6599 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006600 *num >>= 1;
6601 *den >>= 1;
6602 }
6603}
6604
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006605static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006606 uint32_t *ret_m, uint32_t *ret_n,
6607 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006608{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006609 /*
6610 * Reduce M/N as much as possible without loss in precision. Several DP
6611 * dongles in particular seem to be fussy about too large *link* M/N
6612 * values. The passed in values are more likely to have the least
6613 * significant bits zero than M after rounding below, so do this first.
6614 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006615 if (reduce_m_n) {
6616 while ((m & 1) == 0 && (n & 1) == 0) {
6617 m >>= 1;
6618 n >>= 1;
6619 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006620 }
6621
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006622 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6623 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6624 intel_reduce_m_n_ratio(ret_m, ret_n);
6625}
6626
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006627void
6628intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6629 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006630 struct intel_link_m_n *m_n,
6631 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006632{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006633 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006634
6635 compute_m_n(bits_per_pixel * pixel_clock,
6636 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006637 &m_n->gmch_m, &m_n->gmch_n,
6638 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006639
6640 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006641 &m_n->link_m, &m_n->link_n,
6642 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006643}
6644
Chris Wilsona7615032011-01-12 17:04:08 +00006645static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6646{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006647 if (i915_modparams.panel_use_ssc >= 0)
6648 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006649 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006650 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006651}
6652
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006653static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006654{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006655 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006656}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006657
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006658static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6659{
6660 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006661}
6662
Daniel Vetterf47709a2013-03-28 10:42:02 +01006663static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006664 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006665 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006666{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006667 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006668 u32 fp, fp2 = 0;
6669
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006670 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006671 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006672 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006673 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006674 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006675 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006676 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006677 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006678 }
6679
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006680 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006681
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006682 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006683 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006684 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006685 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006686 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006687 }
6688}
6689
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006690static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6691 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006692{
6693 u32 reg_val;
6694
6695 /*
6696 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6697 * and set it to a reasonable value instead.
6698 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006699 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006700 reg_val &= 0xffffff00;
6701 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006702 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006703
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006704 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006705 reg_val &= 0x00ffffff;
6706 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006707 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006708
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006709 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006710 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006711 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006712
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006713 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006714 reg_val &= 0x00ffffff;
6715 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006716 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006717}
6718
Daniel Vetterb5518422013-05-03 11:49:48 +02006719static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6720 struct intel_link_m_n *m_n)
6721{
6722 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006723 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006724 int pipe = crtc->pipe;
6725
Daniel Vettere3b95f12013-05-03 11:49:49 +02006726 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6727 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6728 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6729 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006730}
6731
6732static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006733 struct intel_link_m_n *m_n,
6734 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006735{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006736 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006737 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006738 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006739
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006740 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006741 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6742 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6743 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6744 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006745 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6746 * for gen < 8) and if DRRS is supported (to make sure the
6747 * registers are not unnecessarily accessed).
6748 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006749 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6750 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006751 I915_WRITE(PIPE_DATA_M2(transcoder),
6752 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6753 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6754 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6755 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6756 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006757 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006758 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6759 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6760 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6761 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006762 }
6763}
6764
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306765void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006766{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306767 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6768
6769 if (m_n == M1_N1) {
6770 dp_m_n = &crtc->config->dp_m_n;
6771 dp_m2_n2 = &crtc->config->dp_m2_n2;
6772 } else if (m_n == M2_N2) {
6773
6774 /*
6775 * M2_N2 registers are not supported. Hence m2_n2 divider value
6776 * needs to be programmed into M1_N1.
6777 */
6778 dp_m_n = &crtc->config->dp_m2_n2;
6779 } else {
6780 DRM_ERROR("Unsupported divider value\n");
6781 return;
6782 }
6783
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006784 if (crtc->config->has_pch_encoder)
6785 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006786 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306787 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006788}
6789
Daniel Vetter251ac862015-06-18 10:30:24 +02006790static void vlv_compute_dpll(struct intel_crtc *crtc,
6791 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006792{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006793 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006794 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006795 if (crtc->pipe != PIPE_A)
6796 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006797
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006798 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006799 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006800 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6801 DPLL_EXT_BUFFER_ENABLE_VLV;
6802
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006803 pipe_config->dpll_hw_state.dpll_md =
6804 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6805}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006806
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006807static void chv_compute_dpll(struct intel_crtc *crtc,
6808 struct intel_crtc_state *pipe_config)
6809{
6810 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006811 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006812 if (crtc->pipe != PIPE_A)
6813 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6814
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006815 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006816 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006817 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6818
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006819 pipe_config->dpll_hw_state.dpll_md =
6820 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006821}
6822
Ville Syrjäläd288f652014-10-28 13:20:22 +02006823static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006824 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006825{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006826 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006827 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006828 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006829 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006830 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006831 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006832
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006833 /* Enable Refclk */
6834 I915_WRITE(DPLL(pipe),
6835 pipe_config->dpll_hw_state.dpll &
6836 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6837
6838 /* No need to actually set up the DPLL with DSI */
6839 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6840 return;
6841
Ville Syrjäläa5805162015-05-26 20:42:30 +03006842 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006843
Ville Syrjäläd288f652014-10-28 13:20:22 +02006844 bestn = pipe_config->dpll.n;
6845 bestm1 = pipe_config->dpll.m1;
6846 bestm2 = pipe_config->dpll.m2;
6847 bestp1 = pipe_config->dpll.p1;
6848 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006849
Jesse Barnes89b667f2013-04-18 14:51:36 -07006850 /* See eDP HDMI DPIO driver vbios notes doc */
6851
6852 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006853 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006854 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006855
6856 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006857 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006858
6859 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006860 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006861 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006862 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006863
6864 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006865 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006866
6867 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006868 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6869 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6870 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006871 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006872
6873 /*
6874 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6875 * but we don't support that).
6876 * Note: don't use the DAC post divider as it seems unstable.
6877 */
6878 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006879 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006880
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006881 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006882 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006883
Jesse Barnes89b667f2013-04-18 14:51:36 -07006884 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006885 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006886 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6887 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006888 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006889 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006890 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006891 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006892 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006893
Ville Syrjälä37a56502016-06-22 21:57:04 +03006894 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006895 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006896 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006897 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006898 0x0df40000);
6899 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006900 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006901 0x0df70000);
6902 } else { /* HDMI or VGA */
6903 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006904 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006905 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006906 0x0df70000);
6907 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006908 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006909 0x0df40000);
6910 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006911
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006912 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006913 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006914 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006915 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006916 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006917
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006918 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006919 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006920}
6921
Ville Syrjäläd288f652014-10-28 13:20:22 +02006922static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006923 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006924{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006925 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006926 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006927 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006928 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306929 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006930 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306931 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306932 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006933
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006934 /* Enable Refclk and SSC */
6935 I915_WRITE(DPLL(pipe),
6936 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6937
6938 /* No need to actually set up the DPLL with DSI */
6939 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6940 return;
6941
Ville Syrjäläd288f652014-10-28 13:20:22 +02006942 bestn = pipe_config->dpll.n;
6943 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6944 bestm1 = pipe_config->dpll.m1;
6945 bestm2 = pipe_config->dpll.m2 >> 22;
6946 bestp1 = pipe_config->dpll.p1;
6947 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306948 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306949 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306950 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006951
Ville Syrjäläa5805162015-05-26 20:42:30 +03006952 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006953
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006954 /* p1 and p2 divider */
6955 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6956 5 << DPIO_CHV_S1_DIV_SHIFT |
6957 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6958 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6959 1 << DPIO_CHV_K_DIV_SHIFT);
6960
6961 /* Feedback post-divider - m2 */
6962 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6963
6964 /* Feedback refclk divider - n and m1 */
6965 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6966 DPIO_CHV_M1_DIV_BY_2 |
6967 1 << DPIO_CHV_N_DIV_SHIFT);
6968
6969 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006970 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006971
6972 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306973 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6974 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6975 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6976 if (bestm2_frac)
6977 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6978 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006979
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306980 /* Program digital lock detect threshold */
6981 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6982 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6983 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6984 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6985 if (!bestm2_frac)
6986 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6987 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6988
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006989 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306990 if (vco == 5400000) {
6991 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6992 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6993 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6994 tribuf_calcntr = 0x9;
6995 } else if (vco <= 6200000) {
6996 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6997 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6998 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6999 tribuf_calcntr = 0x9;
7000 } else if (vco <= 6480000) {
7001 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7002 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7003 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7004 tribuf_calcntr = 0x8;
7005 } else {
7006 /* Not supported. Apply the same limits as in the max case */
7007 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7008 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7009 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7010 tribuf_calcntr = 0;
7011 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007012 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7013
Ville Syrjälä968040b2015-03-11 22:52:08 +02007014 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307015 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7016 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7017 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7018
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007019 /* AFC Recal */
7020 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7021 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7022 DPIO_AFC_RECAL);
7023
Ville Syrjäläa5805162015-05-26 20:42:30 +03007024 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007025}
7026
Ville Syrjäläd288f652014-10-28 13:20:22 +02007027/**
7028 * vlv_force_pll_on - forcibly enable just the PLL
7029 * @dev_priv: i915 private structure
7030 * @pipe: pipe PLL to enable
7031 * @dpll: PLL configuration
7032 *
7033 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7034 * in cases where we need the PLL enabled even when @pipe is not going to
7035 * be enabled.
7036 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007037int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007038 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007039{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007040 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007041 struct intel_crtc_state *pipe_config;
7042
7043 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7044 if (!pipe_config)
7045 return -ENOMEM;
7046
7047 pipe_config->base.crtc = &crtc->base;
7048 pipe_config->pixel_multiplier = 1;
7049 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007050
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007051 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007052 chv_compute_dpll(crtc, pipe_config);
7053 chv_prepare_pll(crtc, pipe_config);
7054 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007055 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007056 vlv_compute_dpll(crtc, pipe_config);
7057 vlv_prepare_pll(crtc, pipe_config);
7058 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007059 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007060
7061 kfree(pipe_config);
7062
7063 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007064}
7065
7066/**
7067 * vlv_force_pll_off - forcibly disable just the PLL
7068 * @dev_priv: i915 private structure
7069 * @pipe: pipe PLL to disable
7070 *
7071 * Disable the PLL for @pipe. To be used in cases where we need
7072 * the PLL enabled even when @pipe is not going to be enabled.
7073 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007074void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007075{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007076 if (IS_CHERRYVIEW(dev_priv))
7077 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007078 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007079 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007080}
7081
Daniel Vetter251ac862015-06-18 10:30:24 +02007082static void i9xx_compute_dpll(struct intel_crtc *crtc,
7083 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007084 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007085{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007086 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007087 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007088 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007089
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007090 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307091
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007092 dpll = DPLL_VGA_MODE_DIS;
7093
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007094 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007095 dpll |= DPLLB_MODE_LVDS;
7096 else
7097 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007098
Jani Nikula73f67aa2016-12-07 22:48:09 +02007099 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
7100 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007101 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007102 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007103 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007104
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03007105 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7106 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007107 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007108
Ville Syrjälä37a56502016-06-22 21:57:04 +03007109 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007110 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007111
7112 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007113 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007114 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7115 else {
7116 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007117 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007118 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7119 }
7120 switch (clock->p2) {
7121 case 5:
7122 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7123 break;
7124 case 7:
7125 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7126 break;
7127 case 10:
7128 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7129 break;
7130 case 14:
7131 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7132 break;
7133 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007134 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007135 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7136
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007137 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007138 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007139 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007140 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007141 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7142 else
7143 dpll |= PLL_REF_INPUT_DREFCLK;
7144
7145 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007146 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007147
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007148 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007149 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007150 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007151 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007152 }
7153}
7154
Daniel Vetter251ac862015-06-18 10:30:24 +02007155static void i8xx_compute_dpll(struct intel_crtc *crtc,
7156 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007157 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007158{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007159 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007160 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007161 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007162 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007163
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007164 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307165
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007166 dpll = DPLL_VGA_MODE_DIS;
7167
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007168 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007169 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7170 } else {
7171 if (clock->p1 == 2)
7172 dpll |= PLL_P1_DIVIDE_BY_TWO;
7173 else
7174 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7175 if (clock->p2 == 4)
7176 dpll |= PLL_P2_DIVIDE_BY_4;
7177 }
7178
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007179 if (!IS_I830(dev_priv) &&
7180 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007181 dpll |= DPLL_DVO_2X_MODE;
7182
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007183 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007184 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007185 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7186 else
7187 dpll |= PLL_REF_INPUT_DREFCLK;
7188
7189 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007190 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007191}
7192
Daniel Vetter8a654f32013-06-01 17:16:22 +02007193static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007194{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007195 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007196 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007197 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007198 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007199 uint32_t crtc_vtotal, crtc_vblank_end;
7200 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007201
7202 /* We need to be careful not to changed the adjusted mode, for otherwise
7203 * the hw state checker will get angry at the mismatch. */
7204 crtc_vtotal = adjusted_mode->crtc_vtotal;
7205 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007206
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007207 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007208 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007209 crtc_vtotal -= 1;
7210 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007211
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007212 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007213 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7214 else
7215 vsyncshift = adjusted_mode->crtc_hsync_start -
7216 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007217 if (vsyncshift < 0)
7218 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007219 }
7220
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007221 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007222 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007223
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007224 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007225 (adjusted_mode->crtc_hdisplay - 1) |
7226 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007227 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007228 (adjusted_mode->crtc_hblank_start - 1) |
7229 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007230 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007231 (adjusted_mode->crtc_hsync_start - 1) |
7232 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7233
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007234 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007235 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007236 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007237 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007238 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007239 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007240 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007241 (adjusted_mode->crtc_vsync_start - 1) |
7242 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7243
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007244 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7245 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7246 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7247 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007248 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007249 (pipe == PIPE_B || pipe == PIPE_C))
7250 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7251
Jani Nikulabc58be62016-03-18 17:05:39 +02007252}
7253
7254static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7255{
7256 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007257 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007258 enum pipe pipe = intel_crtc->pipe;
7259
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007260 /* pipesrc controls the size that is scaled from, which should
7261 * always be the user's requested size.
7262 */
7263 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007264 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7265 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007266}
7267
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007268static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007269 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007270{
7271 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007272 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007273 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7274 uint32_t tmp;
7275
7276 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007277 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7278 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007279 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007280 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7281 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007282 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007283 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7284 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007285
7286 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007287 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7288 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007289 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007290 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7291 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007292 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007293 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7294 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007295
7296 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007297 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7298 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7299 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007300 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007301}
7302
7303static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7304 struct intel_crtc_state *pipe_config)
7305{
7306 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007307 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007308 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007309
7310 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007311 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7312 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7313
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007314 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7315 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007316}
7317
Daniel Vetterf6a83282014-02-11 15:28:57 -08007318void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007319 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007320{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007321 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7322 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7323 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7324 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007325
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007326 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7327 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7328 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7329 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007330
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007331 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007332 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007333
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007334 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007335
7336 mode->hsync = drm_mode_hsync(mode);
7337 mode->vrefresh = drm_mode_vrefresh(mode);
7338 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007339}
7340
Daniel Vetter84b046f2013-02-19 18:48:54 +01007341static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7342{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007343 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007344 uint32_t pipeconf;
7345
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007346 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007347
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007348 /* we keep both pipes enabled on 830 */
7349 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007350 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007351
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007352 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007353 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007354
Daniel Vetterff9ce462013-04-24 14:57:17 +02007355 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007356 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7357 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007358 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007359 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007360 pipeconf |= PIPECONF_DITHER_EN |
7361 PIPECONF_DITHER_TYPE_SP;
7362
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007363 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007364 case 18:
7365 pipeconf |= PIPECONF_6BPC;
7366 break;
7367 case 24:
7368 pipeconf |= PIPECONF_8BPC;
7369 break;
7370 case 30:
7371 pipeconf |= PIPECONF_10BPC;
7372 break;
7373 default:
7374 /* Case prevented by intel_choose_pipe_bpp_dither. */
7375 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007376 }
7377 }
7378
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007379 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007380 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007381 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007382 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7383 else
7384 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7385 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007386 pipeconf |= PIPECONF_PROGRESSIVE;
7387
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007388 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007389 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007390 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007391
Daniel Vetter84b046f2013-02-19 18:48:54 +01007392 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7393 POSTING_READ(PIPECONF(intel_crtc->pipe));
7394}
7395
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007396static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7397 struct intel_crtc_state *crtc_state)
7398{
7399 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007400 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007401 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007402 int refclk = 48000;
7403
7404 memset(&crtc_state->dpll_hw_state, 0,
7405 sizeof(crtc_state->dpll_hw_state));
7406
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007407 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007408 if (intel_panel_use_ssc(dev_priv)) {
7409 refclk = dev_priv->vbt.lvds_ssc_freq;
7410 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7411 }
7412
7413 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007414 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007415 limit = &intel_limits_i8xx_dvo;
7416 } else {
7417 limit = &intel_limits_i8xx_dac;
7418 }
7419
7420 if (!crtc_state->clock_set &&
7421 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7422 refclk, NULL, &crtc_state->dpll)) {
7423 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7424 return -EINVAL;
7425 }
7426
7427 i8xx_compute_dpll(crtc, crtc_state, NULL);
7428
7429 return 0;
7430}
7431
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007432static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7433 struct intel_crtc_state *crtc_state)
7434{
7435 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007436 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007437 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007438 int refclk = 96000;
7439
7440 memset(&crtc_state->dpll_hw_state, 0,
7441 sizeof(crtc_state->dpll_hw_state));
7442
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007443 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007444 if (intel_panel_use_ssc(dev_priv)) {
7445 refclk = dev_priv->vbt.lvds_ssc_freq;
7446 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7447 }
7448
7449 if (intel_is_dual_link_lvds(dev))
7450 limit = &intel_limits_g4x_dual_channel_lvds;
7451 else
7452 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007453 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7454 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007455 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007456 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007457 limit = &intel_limits_g4x_sdvo;
7458 } else {
7459 /* The option is for other outputs */
7460 limit = &intel_limits_i9xx_sdvo;
7461 }
7462
7463 if (!crtc_state->clock_set &&
7464 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7465 refclk, NULL, &crtc_state->dpll)) {
7466 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7467 return -EINVAL;
7468 }
7469
7470 i9xx_compute_dpll(crtc, crtc_state, NULL);
7471
7472 return 0;
7473}
7474
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007475static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7476 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007477{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007478 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007479 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007480 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007481 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007482
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007483 memset(&crtc_state->dpll_hw_state, 0,
7484 sizeof(crtc_state->dpll_hw_state));
7485
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007486 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007487 if (intel_panel_use_ssc(dev_priv)) {
7488 refclk = dev_priv->vbt.lvds_ssc_freq;
7489 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7490 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007491
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007492 limit = &intel_limits_pineview_lvds;
7493 } else {
7494 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007495 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007496
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007497 if (!crtc_state->clock_set &&
7498 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7499 refclk, NULL, &crtc_state->dpll)) {
7500 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7501 return -EINVAL;
7502 }
7503
7504 i9xx_compute_dpll(crtc, crtc_state, NULL);
7505
7506 return 0;
7507}
7508
7509static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7510 struct intel_crtc_state *crtc_state)
7511{
7512 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007513 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007514 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007515 int refclk = 96000;
7516
7517 memset(&crtc_state->dpll_hw_state, 0,
7518 sizeof(crtc_state->dpll_hw_state));
7519
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007520 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007521 if (intel_panel_use_ssc(dev_priv)) {
7522 refclk = dev_priv->vbt.lvds_ssc_freq;
7523 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007524 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007525
7526 limit = &intel_limits_i9xx_lvds;
7527 } else {
7528 limit = &intel_limits_i9xx_sdvo;
7529 }
7530
7531 if (!crtc_state->clock_set &&
7532 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7533 refclk, NULL, &crtc_state->dpll)) {
7534 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7535 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007536 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007537
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007538 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007539
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007540 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007541}
7542
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007543static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7544 struct intel_crtc_state *crtc_state)
7545{
7546 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007547 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007548
7549 memset(&crtc_state->dpll_hw_state, 0,
7550 sizeof(crtc_state->dpll_hw_state));
7551
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007552 if (!crtc_state->clock_set &&
7553 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7554 refclk, NULL, &crtc_state->dpll)) {
7555 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7556 return -EINVAL;
7557 }
7558
7559 chv_compute_dpll(crtc, crtc_state);
7560
7561 return 0;
7562}
7563
7564static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7565 struct intel_crtc_state *crtc_state)
7566{
7567 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007568 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007569
7570 memset(&crtc_state->dpll_hw_state, 0,
7571 sizeof(crtc_state->dpll_hw_state));
7572
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007573 if (!crtc_state->clock_set &&
7574 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7575 refclk, NULL, &crtc_state->dpll)) {
7576 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7577 return -EINVAL;
7578 }
7579
7580 vlv_compute_dpll(crtc, crtc_state);
7581
7582 return 0;
7583}
7584
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007585static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007586 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007587{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007588 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007589 uint32_t tmp;
7590
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007591 if (INTEL_GEN(dev_priv) <= 3 &&
7592 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007593 return;
7594
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007595 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007596 if (!(tmp & PFIT_ENABLE))
7597 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007598
Daniel Vetter06922822013-07-11 13:35:40 +02007599 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007600 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007601 if (crtc->pipe != PIPE_B)
7602 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007603 } else {
7604 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7605 return;
7606 }
7607
Daniel Vetter06922822013-07-11 13:35:40 +02007608 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007609 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007610}
7611
Jesse Barnesacbec812013-09-20 11:29:32 -07007612static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007613 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007614{
7615 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007616 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007617 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007618 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007619 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007620 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007621
Ville Syrjäläb5219732016-03-15 16:40:01 +02007622 /* In case of DSI, DPLL will not be used */
7623 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307624 return;
7625
Ville Syrjäläa5805162015-05-26 20:42:30 +03007626 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007627 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007628 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007629
7630 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7631 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7632 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7633 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7634 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7635
Imre Deakdccbea32015-06-22 23:35:51 +03007636 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007637}
7638
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007639static void
7640i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7641 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007642{
7643 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007644 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007645 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7646 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
7647 enum pipe pipe = crtc->pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007648 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007649 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007650 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007651 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007652 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007653
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007654 if (!plane->get_hw_state(plane))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007655 return;
7656
Damien Lespiaud9806c92015-01-21 14:07:19 +00007657 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007658 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007659 DRM_DEBUG_KMS("failed to alloc fb\n");
7660 return;
7661 }
7662
Damien Lespiau1b842c82015-01-21 13:50:54 +00007663 fb = &intel_fb->base;
7664
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007665 fb->dev = dev;
7666
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007667 val = I915_READ(DSPCNTR(i9xx_plane));
7668
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007669 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007670 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007671 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007672 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007673 }
7674 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007675
7676 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007677 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007678 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007679
Ville Syrjälä81894b22017-11-17 21:19:13 +02007680 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7681 offset = I915_READ(DSPOFFSET(i9xx_plane));
7682 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7683 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007684 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007685 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007686 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007687 offset = I915_READ(DSPLINOFF(i9xx_plane));
7688 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007689 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007690 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007691 }
7692 plane_config->base = base;
7693
7694 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007695 fb->width = ((val >> 16) & 0xfff) + 1;
7696 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007697
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007698 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007699 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007700
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007701 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007702
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007703 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007704
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007705 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7706 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007707 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007708 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007709
Damien Lespiau2d140302015-02-05 17:22:18 +00007710 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007711}
7712
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007713static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007714 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007715{
7716 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007717 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007718 int pipe = pipe_config->cpu_transcoder;
7719 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007720 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007721 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007722 int refclk = 100000;
7723
Ville Syrjäläb5219732016-03-15 16:40:01 +02007724 /* In case of DSI, DPLL will not be used */
7725 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7726 return;
7727
Ville Syrjäläa5805162015-05-26 20:42:30 +03007728 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007729 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7730 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7731 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7732 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007733 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007734 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007735
7736 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007737 clock.m2 = (pll_dw0 & 0xff) << 22;
7738 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7739 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007740 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7741 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7742 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7743
Imre Deakdccbea32015-06-22 23:35:51 +03007744 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007745}
7746
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007747static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007748 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007749{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007750 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007751 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007752 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007753 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007754
Imre Deak17290502016-02-12 18:55:11 +02007755 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7756 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007757 return false;
7758
Daniel Vettere143a212013-07-04 12:01:15 +02007759 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007760 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007761
Imre Deak17290502016-02-12 18:55:11 +02007762 ret = false;
7763
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007764 tmp = I915_READ(PIPECONF(crtc->pipe));
7765 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007766 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007767
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007768 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7769 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007770 switch (tmp & PIPECONF_BPC_MASK) {
7771 case PIPECONF_6BPC:
7772 pipe_config->pipe_bpp = 18;
7773 break;
7774 case PIPECONF_8BPC:
7775 pipe_config->pipe_bpp = 24;
7776 break;
7777 case PIPECONF_10BPC:
7778 pipe_config->pipe_bpp = 30;
7779 break;
7780 default:
7781 break;
7782 }
7783 }
7784
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007785 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007786 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007787 pipe_config->limited_color_range = true;
7788
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007789 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007790 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7791
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007792 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007793 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007794
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007795 i9xx_get_pfit_config(crtc, pipe_config);
7796
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007797 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007798 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007799 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007800 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7801 else
7802 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007803 pipe_config->pixel_multiplier =
7804 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7805 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007806 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007807 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007808 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007809 tmp = I915_READ(DPLL(crtc->pipe));
7810 pipe_config->pixel_multiplier =
7811 ((tmp & SDVO_MULTIPLIER_MASK)
7812 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7813 } else {
7814 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7815 * port and will be fixed up in the encoder->get_config
7816 * function. */
7817 pipe_config->pixel_multiplier = 1;
7818 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007819 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007820 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007821 /*
7822 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7823 * on 830. Filter it out here so that we don't
7824 * report errors due to that.
7825 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007826 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007827 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7828
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007829 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7830 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007831 } else {
7832 /* Mask out read-only status bits. */
7833 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7834 DPLL_PORTC_READY_MASK |
7835 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007836 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007837
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007838 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007839 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007840 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007841 vlv_crtc_clock_get(crtc, pipe_config);
7842 else
7843 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007844
Ville Syrjälä0f646142015-08-26 19:39:18 +03007845 /*
7846 * Normally the dotclock is filled in by the encoder .get_config()
7847 * but in case the pipe is enabled w/o any ports we need a sane
7848 * default.
7849 */
7850 pipe_config->base.adjusted_mode.crtc_clock =
7851 pipe_config->port_clock / pipe_config->pixel_multiplier;
7852
Imre Deak17290502016-02-12 18:55:11 +02007853 ret = true;
7854
7855out:
7856 intel_display_power_put(dev_priv, power_domain);
7857
7858 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007859}
7860
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007861static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007862{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007863 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007864 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007865 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007866 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007867 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007868 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007869 bool has_ck505 = false;
7870 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007871 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007872
7873 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007874 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007875 switch (encoder->type) {
7876 case INTEL_OUTPUT_LVDS:
7877 has_panel = true;
7878 has_lvds = true;
7879 break;
7880 case INTEL_OUTPUT_EDP:
7881 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007882 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007883 has_cpu_edp = true;
7884 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007885 default:
7886 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007887 }
7888 }
7889
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007890 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007891 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007892 can_ssc = has_ck505;
7893 } else {
7894 has_ck505 = false;
7895 can_ssc = true;
7896 }
7897
Lyude1c1a24d2016-06-14 11:04:09 -04007898 /* Check if any DPLLs are using the SSC source */
7899 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7900 u32 temp = I915_READ(PCH_DPLL(i));
7901
7902 if (!(temp & DPLL_VCO_ENABLE))
7903 continue;
7904
7905 if ((temp & PLL_REF_INPUT_MASK) ==
7906 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7907 using_ssc_source = true;
7908 break;
7909 }
7910 }
7911
7912 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7913 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007914
7915 /* Ironlake: try to setup display ref clock before DPLL
7916 * enabling. This is only under driver's control after
7917 * PCH B stepping, previous chipset stepping should be
7918 * ignoring this setting.
7919 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007920 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007921
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007922 /* As we must carefully and slowly disable/enable each source in turn,
7923 * compute the final state we want first and check if we need to
7924 * make any changes at all.
7925 */
7926 final = val;
7927 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007928 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007929 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007930 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007931 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7932
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007933 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007934 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007935 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007936
Keith Packard199e5d72011-09-22 12:01:57 -07007937 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007938 final |= DREF_SSC_SOURCE_ENABLE;
7939
7940 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7941 final |= DREF_SSC1_ENABLE;
7942
7943 if (has_cpu_edp) {
7944 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7945 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7946 else
7947 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7948 } else
7949 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007950 } else if (using_ssc_source) {
7951 final |= DREF_SSC_SOURCE_ENABLE;
7952 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007953 }
7954
7955 if (final == val)
7956 return;
7957
7958 /* Always enable nonspread source */
7959 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7960
7961 if (has_ck505)
7962 val |= DREF_NONSPREAD_CK505_ENABLE;
7963 else
7964 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7965
7966 if (has_panel) {
7967 val &= ~DREF_SSC_SOURCE_MASK;
7968 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007969
Keith Packard199e5d72011-09-22 12:01:57 -07007970 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007971 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007972 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007973 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007974 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007975 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007976
7977 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007978 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007979 POSTING_READ(PCH_DREF_CONTROL);
7980 udelay(200);
7981
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007982 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007983
7984 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007985 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007986 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007987 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007988 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007989 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007990 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007991 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007992 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007993
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007994 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007995 POSTING_READ(PCH_DREF_CONTROL);
7996 udelay(200);
7997 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007998 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007999
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008000 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008001
8002 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008003 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008004
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008005 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008006 POSTING_READ(PCH_DREF_CONTROL);
8007 udelay(200);
8008
Lyude1c1a24d2016-06-14 11:04:09 -04008009 if (!using_ssc_source) {
8010 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008011
Lyude1c1a24d2016-06-14 11:04:09 -04008012 /* Turn off the SSC source */
8013 val &= ~DREF_SSC_SOURCE_MASK;
8014 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008015
Lyude1c1a24d2016-06-14 11:04:09 -04008016 /* Turn off SSC1 */
8017 val &= ~DREF_SSC1_ENABLE;
8018
8019 I915_WRITE(PCH_DREF_CONTROL, val);
8020 POSTING_READ(PCH_DREF_CONTROL);
8021 udelay(200);
8022 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008023 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008024
8025 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008026}
8027
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008028static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008029{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008030 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008031
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008032 tmp = I915_READ(SOUTH_CHICKEN2);
8033 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8034 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008035
Imre Deakcf3598c2016-06-28 13:37:31 +03008036 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8037 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008038 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008039
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008040 tmp = I915_READ(SOUTH_CHICKEN2);
8041 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8042 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008043
Imre Deakcf3598c2016-06-28 13:37:31 +03008044 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8045 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008046 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008047}
8048
8049/* WaMPhyProgramming:hsw */
8050static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8051{
8052 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008053
8054 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8055 tmp &= ~(0xFF << 24);
8056 tmp |= (0x12 << 24);
8057 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8058
Paulo Zanonidde86e22012-12-01 12:04:25 -02008059 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8060 tmp |= (1 << 11);
8061 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8062
8063 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8064 tmp |= (1 << 11);
8065 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8066
Paulo Zanonidde86e22012-12-01 12:04:25 -02008067 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8068 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8069 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8070
8071 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8072 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8073 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8074
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008075 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8076 tmp &= ~(7 << 13);
8077 tmp |= (5 << 13);
8078 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008079
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008080 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8081 tmp &= ~(7 << 13);
8082 tmp |= (5 << 13);
8083 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008084
8085 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8086 tmp &= ~0xFF;
8087 tmp |= 0x1C;
8088 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8089
8090 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8091 tmp &= ~0xFF;
8092 tmp |= 0x1C;
8093 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8094
8095 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8096 tmp &= ~(0xFF << 16);
8097 tmp |= (0x1C << 16);
8098 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8099
8100 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8101 tmp &= ~(0xFF << 16);
8102 tmp |= (0x1C << 16);
8103 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8104
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008105 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8106 tmp |= (1 << 27);
8107 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008108
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008109 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8110 tmp |= (1 << 27);
8111 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008112
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008113 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8114 tmp &= ~(0xF << 28);
8115 tmp |= (4 << 28);
8116 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008117
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008118 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8119 tmp &= ~(0xF << 28);
8120 tmp |= (4 << 28);
8121 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008122}
8123
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008124/* Implements 3 different sequences from BSpec chapter "Display iCLK
8125 * Programming" based on the parameters passed:
8126 * - Sequence to enable CLKOUT_DP
8127 * - Sequence to enable CLKOUT_DP without spread
8128 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8129 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008130static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
8131 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008132{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008133 uint32_t reg, tmp;
8134
8135 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8136 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008137 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
8138 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008139 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008140
Ville Syrjäläa5805162015-05-26 20:42:30 +03008141 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008142
8143 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8144 tmp &= ~SBI_SSCCTL_DISABLE;
8145 tmp |= SBI_SSCCTL_PATHALT;
8146 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8147
8148 udelay(24);
8149
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008150 if (with_spread) {
8151 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8152 tmp &= ~SBI_SSCCTL_PATHALT;
8153 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008154
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008155 if (with_fdi) {
8156 lpt_reset_fdi_mphy(dev_priv);
8157 lpt_program_fdi_mphy(dev_priv);
8158 }
8159 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008160
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008161 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008162 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8163 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8164 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008165
Ville Syrjäläa5805162015-05-26 20:42:30 +03008166 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008167}
8168
Paulo Zanoni47701c32013-07-23 11:19:25 -03008169/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008170static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008171{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008172 uint32_t reg, tmp;
8173
Ville Syrjäläa5805162015-05-26 20:42:30 +03008174 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008175
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008176 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008177 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8178 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8179 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8180
8181 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8182 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8183 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8184 tmp |= SBI_SSCCTL_PATHALT;
8185 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8186 udelay(32);
8187 }
8188 tmp |= SBI_SSCCTL_DISABLE;
8189 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8190 }
8191
Ville Syrjäläa5805162015-05-26 20:42:30 +03008192 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008193}
8194
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008195#define BEND_IDX(steps) ((50 + (steps)) / 5)
8196
8197static const uint16_t sscdivintphase[] = {
8198 [BEND_IDX( 50)] = 0x3B23,
8199 [BEND_IDX( 45)] = 0x3B23,
8200 [BEND_IDX( 40)] = 0x3C23,
8201 [BEND_IDX( 35)] = 0x3C23,
8202 [BEND_IDX( 30)] = 0x3D23,
8203 [BEND_IDX( 25)] = 0x3D23,
8204 [BEND_IDX( 20)] = 0x3E23,
8205 [BEND_IDX( 15)] = 0x3E23,
8206 [BEND_IDX( 10)] = 0x3F23,
8207 [BEND_IDX( 5)] = 0x3F23,
8208 [BEND_IDX( 0)] = 0x0025,
8209 [BEND_IDX( -5)] = 0x0025,
8210 [BEND_IDX(-10)] = 0x0125,
8211 [BEND_IDX(-15)] = 0x0125,
8212 [BEND_IDX(-20)] = 0x0225,
8213 [BEND_IDX(-25)] = 0x0225,
8214 [BEND_IDX(-30)] = 0x0325,
8215 [BEND_IDX(-35)] = 0x0325,
8216 [BEND_IDX(-40)] = 0x0425,
8217 [BEND_IDX(-45)] = 0x0425,
8218 [BEND_IDX(-50)] = 0x0525,
8219};
8220
8221/*
8222 * Bend CLKOUT_DP
8223 * steps -50 to 50 inclusive, in steps of 5
8224 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8225 * change in clock period = -(steps / 10) * 5.787 ps
8226 */
8227static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8228{
8229 uint32_t tmp;
8230 int idx = BEND_IDX(steps);
8231
8232 if (WARN_ON(steps % 5 != 0))
8233 return;
8234
8235 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8236 return;
8237
8238 mutex_lock(&dev_priv->sb_lock);
8239
8240 if (steps % 10 != 0)
8241 tmp = 0xAAAAAAAB;
8242 else
8243 tmp = 0x00000000;
8244 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8245
8246 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8247 tmp &= 0xffff0000;
8248 tmp |= sscdivintphase[idx];
8249 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8250
8251 mutex_unlock(&dev_priv->sb_lock);
8252}
8253
8254#undef BEND_IDX
8255
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008256static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008257{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008258 struct intel_encoder *encoder;
8259 bool has_vga = false;
8260
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008261 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008262 switch (encoder->type) {
8263 case INTEL_OUTPUT_ANALOG:
8264 has_vga = true;
8265 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008266 default:
8267 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008268 }
8269 }
8270
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008271 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008272 lpt_bend_clkout_dp(dev_priv, 0);
8273 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008274 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008275 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008276 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008277}
8278
Paulo Zanonidde86e22012-12-01 12:04:25 -02008279/*
8280 * Initialize reference clocks when the driver loads
8281 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008282void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008283{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008284 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008285 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008286 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008287 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008288}
8289
Daniel Vetter6ff93602013-04-19 11:24:36 +02008290static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008291{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008292 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8294 int pipe = intel_crtc->pipe;
8295 uint32_t val;
8296
Daniel Vetter78114072013-06-13 00:54:57 +02008297 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008298
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008299 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008300 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008301 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008302 break;
8303 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008304 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008305 break;
8306 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008307 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008308 break;
8309 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008310 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008311 break;
8312 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008313 /* Case prevented by intel_choose_pipe_bpp_dither. */
8314 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008315 }
8316
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008317 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008318 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8319
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008320 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008321 val |= PIPECONF_INTERLACED_ILK;
8322 else
8323 val |= PIPECONF_PROGRESSIVE;
8324
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008325 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008326 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008327
Paulo Zanonic8203562012-09-12 10:06:29 -03008328 I915_WRITE(PIPECONF(pipe), val);
8329 POSTING_READ(PIPECONF(pipe));
8330}
8331
Daniel Vetter6ff93602013-04-19 11:24:36 +02008332static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008333{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008334 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008336 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008337 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008338
Jani Nikula391bf042016-03-18 17:05:40 +02008339 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008340 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8341
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008342 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008343 val |= PIPECONF_INTERLACED_ILK;
8344 else
8345 val |= PIPECONF_PROGRESSIVE;
8346
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008347 I915_WRITE(PIPECONF(cpu_transcoder), val);
8348 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008349}
8350
Jani Nikula391bf042016-03-18 17:05:40 +02008351static void haswell_set_pipemisc(struct drm_crtc *crtc)
8352{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008353 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308355 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008356
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00008357 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Jani Nikula391bf042016-03-18 17:05:40 +02008358 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008359
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008360 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008361 case 18:
8362 val |= PIPEMISC_DITHER_6_BPC;
8363 break;
8364 case 24:
8365 val |= PIPEMISC_DITHER_8_BPC;
8366 break;
8367 case 30:
8368 val |= PIPEMISC_DITHER_10_BPC;
8369 break;
8370 case 36:
8371 val |= PIPEMISC_DITHER_12_BPC;
8372 break;
8373 default:
8374 /* Case prevented by pipe_config_set_bpp. */
8375 BUG();
8376 }
8377
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008378 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008379 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8380
Shashank Sharmab22ca992017-07-24 19:19:32 +05308381 if (config->ycbcr420) {
8382 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8383 PIPEMISC_YUV420_ENABLE |
8384 PIPEMISC_YUV420_MODE_FULL_BLEND;
8385 }
8386
Jani Nikula391bf042016-03-18 17:05:40 +02008387 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008388 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008389}
8390
Paulo Zanonid4b19312012-11-29 11:29:32 -02008391int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8392{
8393 /*
8394 * Account for spread spectrum to avoid
8395 * oversubscribing the link. Max center spread
8396 * is 2.5%; use 5% for safety's sake.
8397 */
8398 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008399 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008400}
8401
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008402static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008403{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008404 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008405}
8406
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008407static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8408 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008409 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008410{
8411 struct drm_crtc *crtc = &intel_crtc->base;
8412 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008413 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008414 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008415 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008416
Chris Wilsonc1858122010-12-03 21:35:48 +00008417 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008418 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008419 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008420 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008421 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008422 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008423 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008424 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008425 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008426
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008427 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008428
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008429 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8430 fp |= FP_CB_TUNE;
8431
8432 if (reduced_clock) {
8433 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8434
8435 if (reduced_clock->m < factor * reduced_clock->n)
8436 fp2 |= FP_CB_TUNE;
8437 } else {
8438 fp2 = fp;
8439 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008440
Chris Wilson5eddb702010-09-11 13:48:45 +01008441 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008442
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008443 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008444 dpll |= DPLLB_MODE_LVDS;
8445 else
8446 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008447
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008448 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008449 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008450
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008451 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8452 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008453 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008454
Ville Syrjälä37a56502016-06-22 21:57:04 +03008455 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008456 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008457
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008458 /*
8459 * The high speed IO clock is only really required for
8460 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8461 * possible to share the DPLL between CRT and HDMI. Enabling
8462 * the clock needlessly does no real harm, except use up a
8463 * bit of power potentially.
8464 *
8465 * We'll limit this to IVB with 3 pipes, since it has only two
8466 * DPLLs and so DPLL sharing is the only way to get three pipes
8467 * driving PCH ports at the same time. On SNB we could do this,
8468 * and potentially avoid enabling the second DPLL, but it's not
8469 * clear if it''s a win or loss power wise. No point in doing
8470 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8471 */
8472 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8473 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8474 dpll |= DPLL_SDVO_HIGH_SPEED;
8475
Eric Anholta07d6782011-03-30 13:01:08 -07008476 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008477 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008478 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008479 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008480
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008481 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008482 case 5:
8483 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8484 break;
8485 case 7:
8486 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8487 break;
8488 case 10:
8489 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8490 break;
8491 case 14:
8492 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8493 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008494 }
8495
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008496 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8497 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008498 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008499 else
8500 dpll |= PLL_REF_INPUT_DREFCLK;
8501
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008502 dpll |= DPLL_VCO_ENABLE;
8503
8504 crtc_state->dpll_hw_state.dpll = dpll;
8505 crtc_state->dpll_hw_state.fp0 = fp;
8506 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008507}
8508
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008509static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8510 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008511{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008512 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008513 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008514 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008515 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008516
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008517 memset(&crtc_state->dpll_hw_state, 0,
8518 sizeof(crtc_state->dpll_hw_state));
8519
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008520 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8521 if (!crtc_state->has_pch_encoder)
8522 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008523
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008524 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008525 if (intel_panel_use_ssc(dev_priv)) {
8526 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8527 dev_priv->vbt.lvds_ssc_freq);
8528 refclk = dev_priv->vbt.lvds_ssc_freq;
8529 }
8530
8531 if (intel_is_dual_link_lvds(dev)) {
8532 if (refclk == 100000)
8533 limit = &intel_limits_ironlake_dual_lvds_100m;
8534 else
8535 limit = &intel_limits_ironlake_dual_lvds;
8536 } else {
8537 if (refclk == 100000)
8538 limit = &intel_limits_ironlake_single_lvds_100m;
8539 else
8540 limit = &intel_limits_ironlake_single_lvds;
8541 }
8542 } else {
8543 limit = &intel_limits_ironlake_dac;
8544 }
8545
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008546 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008547 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8548 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008549 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8550 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008551 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008552
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008553 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008554
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008555 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008556 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8557 pipe_name(crtc->pipe));
8558 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008559 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008560
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008561 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008562}
8563
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008564static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8565 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008566{
8567 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008568 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008569 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008570
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008571 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8572 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8573 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8574 & ~TU_SIZE_MASK;
8575 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8576 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8577 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8578}
8579
8580static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8581 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008582 struct intel_link_m_n *m_n,
8583 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008584{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008585 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008586 enum pipe pipe = crtc->pipe;
8587
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008588 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008589 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8590 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8591 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8592 & ~TU_SIZE_MASK;
8593 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8594 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8595 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008596 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8597 * gen < 8) and if DRRS is supported (to make sure the
8598 * registers are not unnecessarily read).
8599 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008600 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008601 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008602 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8603 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8604 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8605 & ~TU_SIZE_MASK;
8606 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8607 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8608 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8609 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008610 } else {
8611 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8612 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8613 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8614 & ~TU_SIZE_MASK;
8615 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8616 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8617 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8618 }
8619}
8620
8621void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008622 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008623{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008624 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008625 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8626 else
8627 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008628 &pipe_config->dp_m_n,
8629 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008630}
8631
Daniel Vetter72419202013-04-04 13:28:53 +02008632static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008633 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008634{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008635 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008636 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008637}
8638
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008639static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008640 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008641{
8642 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008643 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008644 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8645 uint32_t ps_ctrl = 0;
8646 int id = -1;
8647 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008648
Chandra Kondurua1b22782015-04-07 15:28:45 -07008649 /* find scaler attached to this pipe */
8650 for (i = 0; i < crtc->num_scalers; i++) {
8651 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8652 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8653 id = i;
8654 pipe_config->pch_pfit.enabled = true;
8655 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8656 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8657 break;
8658 }
8659 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008660
Chandra Kondurua1b22782015-04-07 15:28:45 -07008661 scaler_state->scaler_id = id;
8662 if (id >= 0) {
8663 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8664 } else {
8665 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008666 }
8667}
8668
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008669static void
8670skylake_get_initial_plane_config(struct intel_crtc *crtc,
8671 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008672{
8673 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008674 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008675 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8676 enum plane_id plane_id = plane->id;
8677 enum pipe pipe = crtc->pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008678 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008679 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008680 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008681 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008682 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008683
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008684 if (!plane->get_hw_state(plane))
8685 return;
8686
Damien Lespiaud9806c92015-01-21 14:07:19 +00008687 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008688 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008689 DRM_DEBUG_KMS("failed to alloc fb\n");
8690 return;
8691 }
8692
Damien Lespiau1b842c82015-01-21 13:50:54 +00008693 fb = &intel_fb->base;
8694
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008695 fb->dev = dev;
8696
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008697 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008698
James Ausmusb5972772018-01-30 11:49:16 -02008699 if (INTEL_GEN(dev_priv) >= 11)
8700 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8701 else
8702 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008703
8704 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008705 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008706 alpha &= PLANE_COLOR_ALPHA_MASK;
8707 } else {
8708 alpha = val & PLANE_CTL_ALPHA_MASK;
8709 }
8710
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008711 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008712 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008713 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008714
Damien Lespiau40f46282015-02-27 11:15:21 +00008715 tiling = val & PLANE_CTL_TILED_MASK;
8716 switch (tiling) {
8717 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008718 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008719 break;
8720 case PLANE_CTL_TILED_X:
8721 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008722 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008723 break;
8724 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008725 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8726 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8727 else
8728 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008729 break;
8730 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008731 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8732 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8733 else
8734 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008735 break;
8736 default:
8737 MISSING_CASE(tiling);
8738 goto error;
8739 }
8740
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008741 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008742 plane_config->base = base;
8743
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008744 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008745
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008746 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008747 fb->height = ((val >> 16) & 0xfff) + 1;
8748 fb->width = ((val >> 0) & 0x1fff) + 1;
8749
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008750 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008751 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008752 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8753
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008754 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008755
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008756 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008757
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008758 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8759 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008760 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008761 plane_config->size);
8762
Damien Lespiau2d140302015-02-05 17:22:18 +00008763 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008764 return;
8765
8766error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008767 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008768}
8769
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008770static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008771 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008772{
8773 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008774 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008775 uint32_t tmp;
8776
8777 tmp = I915_READ(PF_CTL(crtc->pipe));
8778
8779 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008780 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008781 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8782 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008783
8784 /* We currently do not free assignements of panel fitters on
8785 * ivb/hsw (since we don't use the higher upscaling modes which
8786 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008787 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008788 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8789 PF_PIPE_SEL_IVB(crtc->pipe));
8790 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008791 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008792}
8793
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008794static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008795 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008796{
8797 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008798 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008799 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008800 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008801 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008802
Imre Deak17290502016-02-12 18:55:11 +02008803 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8804 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008805 return false;
8806
Daniel Vettere143a212013-07-04 12:01:15 +02008807 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008808 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008809
Imre Deak17290502016-02-12 18:55:11 +02008810 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008811 tmp = I915_READ(PIPECONF(crtc->pipe));
8812 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008813 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008814
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008815 switch (tmp & PIPECONF_BPC_MASK) {
8816 case PIPECONF_6BPC:
8817 pipe_config->pipe_bpp = 18;
8818 break;
8819 case PIPECONF_8BPC:
8820 pipe_config->pipe_bpp = 24;
8821 break;
8822 case PIPECONF_10BPC:
8823 pipe_config->pipe_bpp = 30;
8824 break;
8825 case PIPECONF_12BPC:
8826 pipe_config->pipe_bpp = 36;
8827 break;
8828 default:
8829 break;
8830 }
8831
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008832 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8833 pipe_config->limited_color_range = true;
8834
Daniel Vetterab9412b2013-05-03 11:49:46 +02008835 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008836 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008837 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008838
Daniel Vetter88adfff2013-03-28 10:42:01 +01008839 pipe_config->has_pch_encoder = true;
8840
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008841 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8842 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8843 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008844
8845 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008846
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008847 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008848 /*
8849 * The pipe->pch transcoder and pch transcoder->pll
8850 * mapping is fixed.
8851 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008852 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008853 } else {
8854 tmp = I915_READ(PCH_DPLL_SEL);
8855 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008856 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008857 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008858 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008859 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008860
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008861 pipe_config->shared_dpll =
8862 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8863 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008864
Lucas De Marchiee1398b2018-03-20 15:06:33 -07008865 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
8866 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008867
8868 tmp = pipe_config->dpll_hw_state.dpll;
8869 pipe_config->pixel_multiplier =
8870 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8871 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008872
8873 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008874 } else {
8875 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008876 }
8877
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008878 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008879 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008880
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008881 ironlake_get_pfit_config(crtc, pipe_config);
8882
Imre Deak17290502016-02-12 18:55:11 +02008883 ret = true;
8884
8885out:
8886 intel_display_power_put(dev_priv, power_domain);
8887
8888 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008889}
8890
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008891static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8892{
Chris Wilson91c8a322016-07-05 10:40:23 +01008893 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008894 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008895
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008896 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008897 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008898 pipe_name(crtc->pipe));
8899
Imre Deak9c3a16c2017-08-14 18:15:30 +03008900 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8901 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008902 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008903 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8904 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008905 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008906 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008907 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008908 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008909 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008910 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008911 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008912 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008913 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008914 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008915 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008916
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008917 /*
8918 * In theory we can still leave IRQs enabled, as long as only the HPD
8919 * interrupts remain enabled. We used to check for that, but since it's
8920 * gen-specific and since we only disable LCPLL after we fully disable
8921 * the interrupts, the check below should be enough.
8922 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008923 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008924}
8925
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008926static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8927{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008928 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008929 return I915_READ(D_COMP_HSW);
8930 else
8931 return I915_READ(D_COMP_BDW);
8932}
8933
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008934static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8935{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008936 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008937 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008938 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8939 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008940 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008941 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008942 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008943 I915_WRITE(D_COMP_BDW, val);
8944 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008945 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008946}
8947
8948/*
8949 * This function implements pieces of two sequences from BSpec:
8950 * - Sequence for display software to disable LCPLL
8951 * - Sequence for display software to allow package C8+
8952 * The steps implemented here are just the steps that actually touch the LCPLL
8953 * register. Callers should take care of disabling all the display engine
8954 * functions, doing the mode unset, fixing interrupts, etc.
8955 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008956static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8957 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008958{
8959 uint32_t val;
8960
8961 assert_can_disable_lcpll(dev_priv);
8962
8963 val = I915_READ(LCPLL_CTL);
8964
8965 if (switch_to_fclk) {
8966 val |= LCPLL_CD_SOURCE_FCLK;
8967 I915_WRITE(LCPLL_CTL, val);
8968
Imre Deakf53dd632016-06-28 13:37:32 +03008969 if (wait_for_us(I915_READ(LCPLL_CTL) &
8970 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008971 DRM_ERROR("Switching to FCLK failed\n");
8972
8973 val = I915_READ(LCPLL_CTL);
8974 }
8975
8976 val |= LCPLL_PLL_DISABLE;
8977 I915_WRITE(LCPLL_CTL, val);
8978 POSTING_READ(LCPLL_CTL);
8979
Chris Wilson24d84412016-06-30 15:33:07 +01008980 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008981 DRM_ERROR("LCPLL still locked\n");
8982
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008983 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008984 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008985 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008986 ndelay(100);
8987
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008988 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8989 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008990 DRM_ERROR("D_COMP RCOMP still in progress\n");
8991
8992 if (allow_power_down) {
8993 val = I915_READ(LCPLL_CTL);
8994 val |= LCPLL_POWER_DOWN_ALLOW;
8995 I915_WRITE(LCPLL_CTL, val);
8996 POSTING_READ(LCPLL_CTL);
8997 }
8998}
8999
9000/*
9001 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9002 * source.
9003 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009004static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009005{
9006 uint32_t val;
9007
9008 val = I915_READ(LCPLL_CTL);
9009
9010 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9011 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9012 return;
9013
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009014 /*
9015 * Make sure we're not on PC8 state before disabling PC8, otherwise
9016 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009017 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009018 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009019
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009020 if (val & LCPLL_POWER_DOWN_ALLOW) {
9021 val &= ~LCPLL_POWER_DOWN_ALLOW;
9022 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009023 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009024 }
9025
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009026 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009027 val |= D_COMP_COMP_FORCE;
9028 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009029 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009030
9031 val = I915_READ(LCPLL_CTL);
9032 val &= ~LCPLL_PLL_DISABLE;
9033 I915_WRITE(LCPLL_CTL, val);
9034
Chris Wilson93220c02016-06-30 15:33:08 +01009035 if (intel_wait_for_register(dev_priv,
9036 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
9037 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009038 DRM_ERROR("LCPLL not locked yet\n");
9039
9040 if (val & LCPLL_CD_SOURCE_FCLK) {
9041 val = I915_READ(LCPLL_CTL);
9042 val &= ~LCPLL_CD_SOURCE_FCLK;
9043 I915_WRITE(LCPLL_CTL, val);
9044
Imre Deakf53dd632016-06-28 13:37:32 +03009045 if (wait_for_us((I915_READ(LCPLL_CTL) &
9046 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009047 DRM_ERROR("Switching back to LCPLL failed\n");
9048 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009049
Mika Kuoppala59bad942015-01-16 11:34:40 +02009050 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009051
Ville Syrjälä4c75b942016-10-31 22:37:12 +02009052 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009053 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009054}
9055
Paulo Zanoni765dab672014-03-07 20:08:18 -03009056/*
9057 * Package states C8 and deeper are really deep PC states that can only be
9058 * reached when all the devices on the system allow it, so even if the graphics
9059 * device allows PC8+, it doesn't mean the system will actually get to these
9060 * states. Our driver only allows PC8+ when going into runtime PM.
9061 *
9062 * The requirements for PC8+ are that all the outputs are disabled, the power
9063 * well is disabled and most interrupts are disabled, and these are also
9064 * requirements for runtime PM. When these conditions are met, we manually do
9065 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9066 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9067 * hang the machine.
9068 *
9069 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9070 * the state of some registers, so when we come back from PC8+ we need to
9071 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9072 * need to take care of the registers kept by RC6. Notice that this happens even
9073 * if we don't put the device in PCI D3 state (which is what currently happens
9074 * because of the runtime PM support).
9075 *
9076 * For more, read "Display Sequences for Package C8" on the hardware
9077 * documentation.
9078 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009079void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009080{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009081 uint32_t val;
9082
Paulo Zanonic67a4702013-08-19 13:18:09 -03009083 DRM_DEBUG_KMS("Enabling package C8+\n");
9084
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009085 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009086 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9087 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9088 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9089 }
9090
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009091 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009092 hsw_disable_lcpll(dev_priv, true, true);
9093}
9094
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009095void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009096{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009097 uint32_t val;
9098
Paulo Zanonic67a4702013-08-19 13:18:09 -03009099 DRM_DEBUG_KMS("Disabling package C8+\n");
9100
9101 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009102 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009103
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009104 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009105 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9106 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9107 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9108 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009109}
9110
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009111static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9112 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009113{
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009114 struct intel_atomic_state *state =
9115 to_intel_atomic_state(crtc_state->base.state);
9116
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009117 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009118 struct intel_encoder *encoder =
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009119 intel_get_crtc_new_encoder(state, crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009120
9121 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
9122 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9123 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009124 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009125 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009126 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009127
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009128 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009129}
9130
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009131static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9132 enum port port,
9133 struct intel_crtc_state *pipe_config)
9134{
9135 enum intel_dpll_id id;
9136 u32 temp;
9137
9138 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03009139 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009140
9141 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9142 return;
9143
9144 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9145}
9146
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309147static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9148 enum port port,
9149 struct intel_crtc_state *pipe_config)
9150{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009151 enum intel_dpll_id id;
9152
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309153 switch (port) {
9154 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009155 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309156 break;
9157 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009158 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309159 break;
9160 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009161 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309162 break;
9163 default:
9164 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009165 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309166 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009167
9168 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309169}
9170
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009171static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9172 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009173 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009174{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009175 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009176 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009177
9178 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009179 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009180
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009181 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009182 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009183
9184 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009185}
9186
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009187static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9188 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009189 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009190{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009191 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009192 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009193
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009194 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009195 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009196 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009197 break;
9198 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009199 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009200 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009201 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009202 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009203 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009204 case PORT_CLK_SEL_LCPLL_810:
9205 id = DPLL_ID_LCPLL_810;
9206 break;
9207 case PORT_CLK_SEL_LCPLL_1350:
9208 id = DPLL_ID_LCPLL_1350;
9209 break;
9210 case PORT_CLK_SEL_LCPLL_2700:
9211 id = DPLL_ID_LCPLL_2700;
9212 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009213 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009214 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009215 /* fall through */
9216 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009217 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009218 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009219
9220 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009221}
9222
Jani Nikulacf304292016-03-18 17:05:41 +02009223static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9224 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009225 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009226{
9227 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009228 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009229 enum intel_display_power_domain power_domain;
9230 u32 tmp;
9231
Imre Deakd9a7bc62016-05-12 16:18:50 +03009232 /*
9233 * The pipe->transcoder mapping is fixed with the exception of the eDP
9234 * transcoder handled below.
9235 */
Jani Nikulacf304292016-03-18 17:05:41 +02009236 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9237
9238 /*
9239 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9240 * consistency and less surprising code; it's in always on power).
9241 */
9242 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9243 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9244 enum pipe trans_edp_pipe;
9245 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9246 default:
9247 WARN(1, "unknown pipe linked to edp transcoder\n");
9248 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9249 case TRANS_DDI_EDP_INPUT_A_ON:
9250 trans_edp_pipe = PIPE_A;
9251 break;
9252 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9253 trans_edp_pipe = PIPE_B;
9254 break;
9255 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9256 trans_edp_pipe = PIPE_C;
9257 break;
9258 }
9259
9260 if (trans_edp_pipe == crtc->pipe)
9261 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9262 }
9263
9264 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9265 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9266 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009267 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009268
9269 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9270
9271 return tmp & PIPECONF_ENABLE;
9272}
9273
Jani Nikula4d1de972016-03-18 17:05:42 +02009274static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9275 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009276 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009277{
9278 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009279 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009280 enum intel_display_power_domain power_domain;
9281 enum port port;
9282 enum transcoder cpu_transcoder;
9283 u32 tmp;
9284
Jani Nikula4d1de972016-03-18 17:05:42 +02009285 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9286 if (port == PORT_A)
9287 cpu_transcoder = TRANSCODER_DSI_A;
9288 else
9289 cpu_transcoder = TRANSCODER_DSI_C;
9290
9291 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9292 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9293 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009294 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009295
Imre Deakdb18b6a2016-03-24 12:41:40 +02009296 /*
9297 * The PLL needs to be enabled with a valid divider
9298 * configuration, otherwise accessing DSI registers will hang
9299 * the machine. See BSpec North Display Engine
9300 * registers/MIPI[BXT]. We can break out here early, since we
9301 * need the same DSI PLL to be enabled for both DSI ports.
9302 */
9303 if (!intel_dsi_pll_is_enabled(dev_priv))
9304 break;
9305
Jani Nikula4d1de972016-03-18 17:05:42 +02009306 /* XXX: this works for video mode only */
9307 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9308 if (!(tmp & DPI_ENABLE))
9309 continue;
9310
9311 tmp = I915_READ(MIPI_CTRL(port));
9312 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9313 continue;
9314
9315 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009316 break;
9317 }
9318
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009319 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009320}
9321
Daniel Vetter26804af2014-06-25 22:01:55 +03009322static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009323 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009324{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009325 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009326 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009327 enum port port;
9328 uint32_t tmp;
9329
9330 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9331
9332 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9333
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009334 if (IS_CANNONLAKE(dev_priv))
9335 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9336 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009337 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009338 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309339 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009340 else
9341 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009342
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009343 pll = pipe_config->shared_dpll;
9344 if (pll) {
Lucas De Marchiee1398b2018-03-20 15:06:33 -07009345 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
9346 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009347 }
9348
Daniel Vetter26804af2014-06-25 22:01:55 +03009349 /*
9350 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9351 * DDI E. So just check whether this pipe is wired to DDI E and whether
9352 * the PCH transcoder is on.
9353 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009354 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009355 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009356 pipe_config->has_pch_encoder = true;
9357
9358 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9359 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9360 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9361
9362 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9363 }
9364}
9365
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009366static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009367 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009368{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009369 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009370 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009371 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009372 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009373
Imre Deake79dfb52017-07-20 01:50:57 +03009374 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009375
Imre Deak17290502016-02-12 18:55:11 +02009376 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9377 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009378 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009379 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009380
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009381 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009382
Jani Nikulacf304292016-03-18 17:05:41 +02009383 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009384
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009385 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009386 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9387 WARN_ON(active);
9388 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009389 }
9390
Jani Nikulacf304292016-03-18 17:05:41 +02009391 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009392 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009393
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009394 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009395 haswell_get_ddi_port_state(crtc, pipe_config);
9396 intel_get_pipe_timings(crtc, pipe_config);
9397 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009398
Jani Nikulabc58be62016-03-18 17:05:39 +02009399 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009400
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009401 pipe_config->gamma_mode =
9402 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9403
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009404 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309405 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9406 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9407
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009408 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309409 bool blend_mode_420 = tmp &
9410 PIPEMISC_YUV420_MODE_FULL_BLEND;
9411
9412 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9413 if (pipe_config->ycbcr420 != clrspace_yuv ||
9414 pipe_config->ycbcr420 != blend_mode_420)
9415 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9416 } else if (clrspace_yuv) {
9417 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9418 }
9419 }
9420
Imre Deak17290502016-02-12 18:55:11 +02009421 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9422 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009423 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009424 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009425 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009426 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009427 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009428 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009429
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009430 if (hsw_crtc_supports_ips(crtc)) {
9431 if (IS_HASWELL(dev_priv))
9432 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9433 else {
9434 /*
9435 * We cannot readout IPS state on broadwell, set to
9436 * true so we can set it to a defined state on first
9437 * commit.
9438 */
9439 pipe_config->ips_enabled = true;
9440 }
9441 }
9442
Jani Nikula4d1de972016-03-18 17:05:42 +02009443 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9444 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009445 pipe_config->pixel_multiplier =
9446 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9447 } else {
9448 pipe_config->pixel_multiplier = 1;
9449 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009450
Imre Deak17290502016-02-12 18:55:11 +02009451out:
9452 for_each_power_domain(power_domain, power_domain_mask)
9453 intel_display_power_put(dev_priv, power_domain);
9454
Jani Nikulacf304292016-03-18 17:05:41 +02009455 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009456}
9457
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009458static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009459{
9460 struct drm_i915_private *dev_priv =
9461 to_i915(plane_state->base.plane->dev);
9462 const struct drm_framebuffer *fb = plane_state->base.fb;
9463 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9464 u32 base;
9465
9466 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9467 base = obj->phys_handle->busaddr;
9468 else
9469 base = intel_plane_ggtt_offset(plane_state);
9470
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009471 base += plane_state->main.offset;
9472
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009473 /* ILK+ do this automagically */
9474 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009475 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009476 base += (plane_state->base.crtc_h *
9477 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9478
9479 return base;
9480}
9481
Ville Syrjäläed270222017-03-27 21:55:36 +03009482static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9483{
9484 int x = plane_state->base.crtc_x;
9485 int y = plane_state->base.crtc_y;
9486 u32 pos = 0;
9487
9488 if (x < 0) {
9489 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9490 x = -x;
9491 }
9492 pos |= x << CURSOR_X_SHIFT;
9493
9494 if (y < 0) {
9495 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9496 y = -y;
9497 }
9498 pos |= y << CURSOR_Y_SHIFT;
9499
9500 return pos;
9501}
9502
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009503static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9504{
9505 const struct drm_mode_config *config =
9506 &plane_state->base.plane->dev->mode_config;
9507 int width = plane_state->base.crtc_w;
9508 int height = plane_state->base.crtc_h;
9509
9510 return width > 0 && width <= config->cursor_width &&
9511 height > 0 && height <= config->cursor_height;
9512}
9513
Ville Syrjälä659056f2017-03-27 21:55:39 +03009514static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9515 struct intel_plane_state *plane_state)
9516{
9517 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009518 int src_x, src_y;
9519 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009520 int ret;
9521
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009522 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9523 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009524 DRM_PLANE_HELPER_NO_SCALING,
9525 DRM_PLANE_HELPER_NO_SCALING,
9526 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009527 if (ret)
9528 return ret;
9529
9530 if (!fb)
9531 return 0;
9532
9533 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9534 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9535 return -EINVAL;
9536 }
9537
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009538 src_x = plane_state->base.src_x >> 16;
9539 src_y = plane_state->base.src_y >> 16;
9540
9541 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9542 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9543
9544 if (src_x != 0 || src_y != 0) {
9545 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9546 return -EINVAL;
9547 }
9548
9549 plane_state->main.offset = offset;
9550
Ville Syrjälä659056f2017-03-27 21:55:39 +03009551 return 0;
9552}
9553
Ville Syrjälä292889e2017-03-17 23:18:01 +02009554static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9555 const struct intel_plane_state *plane_state)
9556{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009557 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009558
Ville Syrjälä292889e2017-03-17 23:18:01 +02009559 return CURSOR_ENABLE |
9560 CURSOR_GAMMA_ENABLE |
9561 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009562 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009563}
9564
Ville Syrjälä659056f2017-03-27 21:55:39 +03009565static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9566{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009567 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009568
9569 /*
9570 * 845g/865g are only limited by the width of their cursors,
9571 * the height is arbitrary up to the precision of the register.
9572 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009573 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009574}
9575
9576static int i845_check_cursor(struct intel_plane *plane,
9577 struct intel_crtc_state *crtc_state,
9578 struct intel_plane_state *plane_state)
9579{
9580 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009581 int ret;
9582
9583 ret = intel_check_cursor(crtc_state, plane_state);
9584 if (ret)
9585 return ret;
9586
9587 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009588 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009589 return 0;
9590
9591 /* Check for which cursor types we support */
9592 if (!i845_cursor_size_ok(plane_state)) {
9593 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9594 plane_state->base.crtc_w,
9595 plane_state->base.crtc_h);
9596 return -EINVAL;
9597 }
9598
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009599 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009600 case 256:
9601 case 512:
9602 case 1024:
9603 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009604 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009605 default:
9606 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9607 fb->pitches[0]);
9608 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009609 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009610
Ville Syrjälä659056f2017-03-27 21:55:39 +03009611 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9612
9613 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009614}
9615
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009616static void i845_update_cursor(struct intel_plane *plane,
9617 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009618 const struct intel_plane_state *plane_state)
9619{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009620 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009621 u32 cntl = 0, base = 0, pos = 0, size = 0;
9622 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009623
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009624 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009625 unsigned int width = plane_state->base.crtc_w;
9626 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009627
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009628 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009629 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009630
9631 base = intel_cursor_base(plane_state);
9632 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009633 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009634
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009635 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9636
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009637 /* On these chipsets we can only modify the base/size/stride
9638 * whilst the cursor is disabled.
9639 */
9640 if (plane->cursor.base != base ||
9641 plane->cursor.size != size ||
9642 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009643 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009644 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009645 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009646 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009647 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009648
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009649 plane->cursor.base = base;
9650 plane->cursor.size = size;
9651 plane->cursor.cntl = cntl;
9652 } else {
9653 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009654 }
9655
Ville Syrjälä75343a42017-03-27 21:55:38 +03009656 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009657
9658 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9659}
9660
9661static void i845_disable_cursor(struct intel_plane *plane,
9662 struct intel_crtc *crtc)
9663{
9664 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009665}
9666
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009667static bool i845_cursor_get_hw_state(struct intel_plane *plane)
9668{
9669 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9670 enum intel_display_power_domain power_domain;
9671 bool ret;
9672
9673 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9674 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9675 return false;
9676
9677 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9678
9679 intel_display_power_put(dev_priv, power_domain);
9680
9681 return ret;
9682}
9683
Ville Syrjälä292889e2017-03-17 23:18:01 +02009684static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9685 const struct intel_plane_state *plane_state)
9686{
9687 struct drm_i915_private *dev_priv =
9688 to_i915(plane_state->base.plane->dev);
9689 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
José Roberto de Souzac894d632018-05-18 13:15:47 -07009690 u32 cntl = 0;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009691
José Roberto de Souzac894d632018-05-18 13:15:47 -07009692 if (INTEL_GEN(dev_priv) <= 10) {
9693 cntl |= MCURSOR_GAMMA_ENABLE;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009694
José Roberto de Souzac894d632018-05-18 13:15:47 -07009695 if (HAS_DDI(dev_priv))
9696 cntl |= CURSOR_PIPE_CSC_ENABLE;
9697 }
Ville Syrjälä292889e2017-03-17 23:18:01 +02009698
Ville Syrjälä32ea06b2018-01-30 22:38:01 +02009699 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
9700 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009701
9702 switch (plane_state->base.crtc_w) {
9703 case 64:
9704 cntl |= CURSOR_MODE_64_ARGB_AX;
9705 break;
9706 case 128:
9707 cntl |= CURSOR_MODE_128_ARGB_AX;
9708 break;
9709 case 256:
9710 cntl |= CURSOR_MODE_256_ARGB_AX;
9711 break;
9712 default:
9713 MISSING_CASE(plane_state->base.crtc_w);
9714 return 0;
9715 }
9716
Robert Fossc2c446a2017-05-19 16:50:17 -04009717 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009718 cntl |= CURSOR_ROTATE_180;
9719
9720 return cntl;
9721}
9722
Ville Syrjälä659056f2017-03-27 21:55:39 +03009723static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009724{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009725 struct drm_i915_private *dev_priv =
9726 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009727 int width = plane_state->base.crtc_w;
9728 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009729
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009730 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009731 return false;
9732
Ville Syrjälä024faac2017-03-27 21:55:42 +03009733 /* Cursor width is limited to a few power-of-two sizes */
9734 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009735 case 256:
9736 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009737 case 64:
9738 break;
9739 default:
9740 return false;
9741 }
9742
Ville Syrjälädc41c152014-08-13 11:57:05 +03009743 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009744 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9745 * height from 8 lines up to the cursor width, when the
9746 * cursor is not rotated. Everything else requires square
9747 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009748 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009749 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009750 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009751 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009752 return false;
9753 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009754 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009755 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009756 }
9757
9758 return true;
9759}
9760
Ville Syrjälä659056f2017-03-27 21:55:39 +03009761static int i9xx_check_cursor(struct intel_plane *plane,
9762 struct intel_crtc_state *crtc_state,
9763 struct intel_plane_state *plane_state)
9764{
9765 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9766 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009767 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009768 int ret;
9769
9770 ret = intel_check_cursor(crtc_state, plane_state);
9771 if (ret)
9772 return ret;
9773
9774 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009775 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009776 return 0;
9777
9778 /* Check for which cursor types we support */
9779 if (!i9xx_cursor_size_ok(plane_state)) {
9780 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9781 plane_state->base.crtc_w,
9782 plane_state->base.crtc_h);
9783 return -EINVAL;
9784 }
9785
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009786 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9787 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9788 fb->pitches[0], plane_state->base.crtc_w);
9789 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009790 }
9791
9792 /*
9793 * There's something wrong with the cursor on CHV pipe C.
9794 * If it straddles the left edge of the screen then
9795 * moving it away from the edge or disabling it often
9796 * results in a pipe underrun, and often that can lead to
9797 * dead pipe (constant underrun reported, and it scans
9798 * out just a solid color). To recover from that, the
9799 * display power well must be turned off and on again.
9800 * Refuse the put the cursor into that compromised position.
9801 */
9802 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9803 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9804 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9805 return -EINVAL;
9806 }
9807
9808 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9809
9810 return 0;
9811}
9812
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009813static void i9xx_update_cursor(struct intel_plane *plane,
9814 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309815 const struct intel_plane_state *plane_state)
9816{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009817 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9818 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009819 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009820 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309821
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009822 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009823 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009824
Ville Syrjälä024faac2017-03-27 21:55:42 +03009825 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9826 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9827
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009828 base = intel_cursor_base(plane_state);
9829 pos = intel_cursor_position(plane_state);
9830 }
9831
9832 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9833
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009834 /*
9835 * On some platforms writing CURCNTR first will also
9836 * cause CURPOS to be armed by the CURBASE write.
9837 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009838 * arm itself. Thus we always start the full update
9839 * with a CURCNTR write.
9840 *
9841 * On other platforms CURPOS always requires the
9842 * CURBASE write to arm the update. Additonally
9843 * a write to any of the cursor register will cancel
9844 * an already armed cursor update. Thus leaving out
9845 * the CURBASE write after CURPOS could lead to a
9846 * cursor that doesn't appear to move, or even change
9847 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009848 *
9849 * CURCNTR and CUR_FBC_CTL are always
9850 * armed by the CURBASE write only.
9851 */
9852 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009853 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009854 plane->cursor.cntl != cntl) {
9855 I915_WRITE_FW(CURCNTR(pipe), cntl);
9856 if (HAS_CUR_FBC(dev_priv))
9857 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9858 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009859 I915_WRITE_FW(CURBASE(pipe), base);
9860
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009861 plane->cursor.base = base;
9862 plane->cursor.size = fbc_ctl;
9863 plane->cursor.cntl = cntl;
9864 } else {
9865 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009866 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009867 }
9868
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309869 POSTING_READ_FW(CURBASE(pipe));
9870
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009871 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009872}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009873
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009874static void i9xx_disable_cursor(struct intel_plane *plane,
9875 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009876{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009877 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009878}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009879
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009880static bool i9xx_cursor_get_hw_state(struct intel_plane *plane)
9881{
9882 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9883 enum intel_display_power_domain power_domain;
9884 enum pipe pipe = plane->pipe;
9885 bool ret;
9886
9887 /*
9888 * Not 100% correct for planes that can move between pipes,
9889 * but that's only the case for gen2-3 which don't have any
9890 * display power wells.
9891 */
9892 power_domain = POWER_DOMAIN_PIPE(pipe);
9893 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9894 return false;
9895
9896 ret = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
9897
9898 intel_display_power_put(dev_priv, power_domain);
9899
9900 return ret;
9901}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009902
Jesse Barnes79e53942008-11-07 14:24:08 -08009903/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009904static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009905 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9906 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9907};
9908
Daniel Vettera8bb6812014-02-10 18:00:39 +01009909struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009910intel_framebuffer_create(struct drm_i915_gem_object *obj,
9911 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009912{
9913 struct intel_framebuffer *intel_fb;
9914 int ret;
9915
9916 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009917 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009918 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009919
Chris Wilson24dbf512017-02-15 10:59:18 +00009920 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009921 if (ret)
9922 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009923
9924 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009925
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009926err:
9927 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009928 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009929}
9930
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009931static int intel_modeset_disable_planes(struct drm_atomic_state *state,
9932 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +01009933{
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009934 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009935 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009936 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009937
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009938 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009939 if (ret)
9940 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009941
9942 for_each_new_plane_in_state(state, plane, plane_state, i) {
9943 if (plane_state->crtc != crtc)
9944 continue;
9945
9946 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
9947 if (ret)
9948 return ret;
9949
9950 drm_atomic_set_fb_for_plane(plane_state, NULL);
9951 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009952
9953 return 0;
9954}
9955
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009956int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009957 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009958 struct intel_load_detect_pipe *old,
9959 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009960{
9961 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009962 struct intel_encoder *intel_encoder =
9963 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009964 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009965 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009966 struct drm_crtc *crtc = NULL;
9967 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009968 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -05009969 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009970 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009971 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009972 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009973 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009974
Chris Wilsond2dff872011-04-19 08:36:26 +01009975 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009976 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009977 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009978
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009979 old->restore_state = NULL;
9980
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009981 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009982
Jesse Barnes79e53942008-11-07 14:24:08 -08009983 /*
9984 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009985 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009986 * - if the connector already has an assigned crtc, use it (but make
9987 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009988 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009989 * - try to find the first unused crtc that can drive this connector,
9990 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009991 */
9992
9993 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009994 if (connector->state->crtc) {
9995 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009996
Rob Clark51fd3712013-11-19 12:10:12 -05009997 ret = drm_modeset_lock(&crtc->mutex, ctx);
9998 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009999 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010000
10001 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010002 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010003 }
10004
10005 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010006 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010007 i++;
10008 if (!(encoder->possible_crtcs & (1 << i)))
10009 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010010
10011 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10012 if (ret)
10013 goto fail;
10014
10015 if (possible_crtc->state->enable) {
10016 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010017 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010018 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010019
10020 crtc = possible_crtc;
10021 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010022 }
10023
10024 /*
10025 * If we didn't find an unused CRTC, don't use any.
10026 */
10027 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010028 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +030010029 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010030 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010031 }
10032
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010033found:
10034 intel_crtc = to_intel_crtc(crtc);
10035
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010036 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010037 restore_state = drm_atomic_state_alloc(dev);
10038 if (!state || !restore_state) {
10039 ret = -ENOMEM;
10040 goto fail;
10041 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010042
10043 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010044 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010045
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010046 connector_state = drm_atomic_get_connector_state(state, connector);
10047 if (IS_ERR(connector_state)) {
10048 ret = PTR_ERR(connector_state);
10049 goto fail;
10050 }
10051
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010052 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10053 if (ret)
10054 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010055
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010056 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10057 if (IS_ERR(crtc_state)) {
10058 ret = PTR_ERR(crtc_state);
10059 goto fail;
10060 }
10061
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010062 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010063
Chris Wilson64927112011-04-20 07:25:26 +010010064 if (!mode)
10065 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010066
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010067 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010068 if (ret)
10069 goto fail;
10070
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010071 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010072 if (ret)
10073 goto fail;
10074
10075 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10076 if (!ret)
10077 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Ville Syrjäläbe90cc32018-03-22 17:23:12 +020010078 if (!ret)
10079 ret = drm_atomic_add_affected_planes(restore_state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010080 if (ret) {
10081 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10082 goto fail;
10083 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010084
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010085 ret = drm_atomic_commit(state);
10086 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010087 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010088 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010089 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010090
10091 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000010092 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010010093
Jesse Barnes79e53942008-11-07 14:24:08 -080010094 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010095 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010096 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010097
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010098fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010099 if (state) {
10100 drm_atomic_state_put(state);
10101 state = NULL;
10102 }
10103 if (restore_state) {
10104 drm_atomic_state_put(restore_state);
10105 restore_state = NULL;
10106 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010107
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010108 if (ret == -EDEADLK)
10109 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010110
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010111 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010112}
10113
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010114void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010115 struct intel_load_detect_pipe *old,
10116 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010117{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010118 struct intel_encoder *intel_encoder =
10119 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010120 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010121 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010122 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010123
Chris Wilsond2dff872011-04-19 08:36:26 +010010124 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010125 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010126 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010127
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010128 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010129 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010130
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010131 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010132 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010133 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010134 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010135}
10136
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010137static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010138 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010139{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010140 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010141 u32 dpll = pipe_config->dpll_hw_state.dpll;
10142
10143 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010144 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010145 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010146 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010147 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010148 return 96000;
10149 else
10150 return 48000;
10151}
10152
Jesse Barnes79e53942008-11-07 14:24:08 -080010153/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010154static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010155 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010156{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010157 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010158 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010159 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010160 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010161 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010162 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010163 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010164 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010165
10166 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010167 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010168 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010169 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010170
10171 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010172 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010173 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10174 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010175 } else {
10176 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10177 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10178 }
10179
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010180 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010181 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010182 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10183 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010184 else
10185 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010186 DPLL_FPA01_P1_POST_DIV_SHIFT);
10187
10188 switch (dpll & DPLL_MODE_MASK) {
10189 case DPLLB_MODE_DAC_SERIAL:
10190 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10191 5 : 10;
10192 break;
10193 case DPLLB_MODE_LVDS:
10194 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10195 7 : 14;
10196 break;
10197 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010198 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010199 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010200 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010201 }
10202
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010203 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010204 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010205 else
Imre Deakdccbea32015-06-22 23:35:51 +030010206 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010207 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010208 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010209 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010210
10211 if (is_lvds) {
10212 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10213 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010214
10215 if (lvds & LVDS_CLKB_POWER_UP)
10216 clock.p2 = 7;
10217 else
10218 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010219 } else {
10220 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10221 clock.p1 = 2;
10222 else {
10223 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10224 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10225 }
10226 if (dpll & PLL_P2_DIVIDE_BY_4)
10227 clock.p2 = 4;
10228 else
10229 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010230 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010231
Imre Deakdccbea32015-06-22 23:35:51 +030010232 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010233 }
10234
Ville Syrjälä18442d02013-09-13 16:00:08 +030010235 /*
10236 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010237 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010238 * encoder's get_config() function.
10239 */
Imre Deakdccbea32015-06-22 23:35:51 +030010240 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010241}
10242
Ville Syrjälä6878da02013-09-13 15:59:11 +030010243int intel_dotclock_calculate(int link_freq,
10244 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010245{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010246 /*
10247 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010248 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010249 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010250 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010251 *
10252 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010253 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010254 */
10255
Ville Syrjälä6878da02013-09-13 15:59:11 +030010256 if (!m_n->link_n)
10257 return 0;
10258
Chris Wilson31236982017-09-13 11:51:53 +010010259 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010260}
10261
Ville Syrjälä18442d02013-09-13 16:00:08 +030010262static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010263 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010264{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010265 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010266
10267 /* read out port_clock from the DPLL */
10268 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010269
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010270 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010271 * In case there is an active pipe without active ports,
10272 * we may need some idea for the dotclock anyway.
10273 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010274 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010275 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010276 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010277 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010278}
10279
Ville Syrjäläde330812017-10-09 19:19:50 +030010280/* Returns the currently programmed mode of the given encoder. */
10281struct drm_display_mode *
10282intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010283{
Ville Syrjäläde330812017-10-09 19:19:50 +030010284 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10285 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010286 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010287 struct intel_crtc *crtc;
10288 enum pipe pipe;
10289
10290 if (!encoder->get_hw_state(encoder, &pipe))
10291 return NULL;
10292
10293 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010294
10295 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10296 if (!mode)
10297 return NULL;
10298
Ville Syrjäläde330812017-10-09 19:19:50 +030010299 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10300 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010301 kfree(mode);
10302 return NULL;
10303 }
10304
Ville Syrjäläde330812017-10-09 19:19:50 +030010305 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010306
Ville Syrjäläde330812017-10-09 19:19:50 +030010307 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10308 kfree(crtc_state);
10309 kfree(mode);
10310 return NULL;
10311 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010312
Ville Syrjäläde330812017-10-09 19:19:50 +030010313 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010314
Ville Syrjäläde330812017-10-09 19:19:50 +030010315 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010316
Ville Syrjäläde330812017-10-09 19:19:50 +030010317 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010318
Jesse Barnes79e53942008-11-07 14:24:08 -080010319 return mode;
10320}
10321
10322static void intel_crtc_destroy(struct drm_crtc *crtc)
10323{
10324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10325
10326 drm_crtc_cleanup(crtc);
10327 kfree(intel_crtc);
10328}
10329
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010330/**
10331 * intel_wm_need_update - Check whether watermarks need updating
10332 * @plane: drm plane
10333 * @state: new plane state
10334 *
10335 * Check current plane state versus the new one to determine whether
10336 * watermarks need to be recalculated.
10337 *
10338 * Returns true or false.
10339 */
10340static bool intel_wm_need_update(struct drm_plane *plane,
10341 struct drm_plane_state *state)
10342{
Matt Roperd21fbe82015-09-24 15:53:12 -070010343 struct intel_plane_state *new = to_intel_plane_state(state);
10344 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10345
10346 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010347 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010348 return true;
10349
10350 if (!cur->base.fb || !new->base.fb)
10351 return false;
10352
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010353 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010354 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010355 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10356 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10357 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10358 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010359 return true;
10360
10361 return false;
10362}
10363
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010364static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010365{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010366 int src_w = drm_rect_width(&state->base.src) >> 16;
10367 int src_h = drm_rect_height(&state->base.src) >> 16;
10368 int dst_w = drm_rect_width(&state->base.dst);
10369 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010370
10371 return (src_w != dst_w || src_h != dst_h);
10372}
10373
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010374int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10375 struct drm_crtc_state *crtc_state,
10376 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010377 struct drm_plane_state *plane_state)
10378{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010379 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010380 struct drm_crtc *crtc = crtc_state->crtc;
10381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010382 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010383 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010384 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010385 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010386 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010387 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010388 bool turn_off, turn_on, visible, was_visible;
10389 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010390 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010391
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010392 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010393 ret = skl_update_scaler_plane(
10394 to_intel_crtc_state(crtc_state),
10395 to_intel_plane_state(plane_state));
10396 if (ret)
10397 return ret;
10398 }
10399
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010400 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010401 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010402
10403 if (!was_crtc_enabled && WARN_ON(was_visible))
10404 was_visible = false;
10405
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010406 /*
10407 * Visibility is calculated as if the crtc was on, but
10408 * after scaler setup everything depends on it being off
10409 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010410 *
10411 * FIXME this is wrong for watermarks. Watermarks should also
10412 * be computed as if the pipe would be active. Perhaps move
10413 * per-plane wm computation to the .check_plane() hook, and
10414 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010415 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010416 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010417 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010418 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10419 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010420
10421 if (!was_visible && !visible)
10422 return 0;
10423
Maarten Lankhorste8861672016-02-24 11:24:26 +010010424 if (fb != old_plane_state->base.fb)
10425 pipe_config->fb_changed = true;
10426
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010427 turn_off = was_visible && (!visible || mode_changed);
10428 turn_on = visible && (!was_visible || mode_changed);
10429
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010430 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010431 intel_crtc->base.base.id, intel_crtc->base.name,
10432 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010433 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010434
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010435 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010436 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010437 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010438 turn_off, turn_on, mode_changed);
10439
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010440 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010441 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010442 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010443
10444 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010445 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010446 pipe_config->disable_cxsr = true;
10447 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010448 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010449 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010450
Ville Syrjälä852eb002015-06-24 22:00:07 +030010451 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010452 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010453 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010454 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010455 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010456 /* FIXME bollocks */
10457 pipe_config->update_wm_pre = true;
10458 pipe_config->update_wm_post = true;
10459 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010460 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010461
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010462 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010463 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010464
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010465 /*
10466 * WaCxSRDisabledForSpriteScaling:ivb
10467 *
10468 * cstate->update_wm was already set above, so this flag will
10469 * take effect when we commit and program watermarks.
10470 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010471 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010472 needs_scaling(to_intel_plane_state(plane_state)) &&
10473 !needs_scaling(old_plane_state))
10474 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010475
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010476 return 0;
10477}
10478
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010479static bool encoders_cloneable(const struct intel_encoder *a,
10480 const struct intel_encoder *b)
10481{
10482 /* masks could be asymmetric, so check both ways */
10483 return a == b || (a->cloneable & (1 << b->type) &&
10484 b->cloneable & (1 << a->type));
10485}
10486
10487static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10488 struct intel_crtc *crtc,
10489 struct intel_encoder *encoder)
10490{
10491 struct intel_encoder *source_encoder;
10492 struct drm_connector *connector;
10493 struct drm_connector_state *connector_state;
10494 int i;
10495
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010496 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010497 if (connector_state->crtc != &crtc->base)
10498 continue;
10499
10500 source_encoder =
10501 to_intel_encoder(connector_state->best_encoder);
10502 if (!encoders_cloneable(encoder, source_encoder))
10503 return false;
10504 }
10505
10506 return true;
10507}
10508
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010509static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10510 struct drm_crtc_state *crtc_state)
10511{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010512 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010513 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010515 struct intel_crtc_state *pipe_config =
10516 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010517 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010518 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010519 bool mode_changed = needs_modeset(crtc_state);
10520
Ville Syrjälä852eb002015-06-24 22:00:07 +030010521 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010522 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010523
Maarten Lankhorstad421372015-06-15 12:33:42 +020010524 if (mode_changed && crtc_state->enable &&
10525 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010526 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010527 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10528 pipe_config);
10529 if (ret)
10530 return ret;
10531 }
10532
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010533 if (crtc_state->color_mgmt_changed) {
10534 ret = intel_color_check(crtc, crtc_state);
10535 if (ret)
10536 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010537
10538 /*
10539 * Changing color management on Intel hardware is
10540 * handled as part of planes update.
10541 */
10542 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010543 }
10544
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010545 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010546 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010547 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010548 if (ret) {
10549 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010550 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010551 }
10552 }
10553
10554 if (dev_priv->display.compute_intermediate_wm &&
10555 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10556 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10557 return 0;
10558
10559 /*
10560 * Calculate 'intermediate' watermarks that satisfy both the
10561 * old state and the new state. We can program these
10562 * immediately.
10563 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010564 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010565 intel_crtc,
10566 pipe_config);
10567 if (ret) {
10568 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10569 return ret;
10570 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010571 } else if (dev_priv->display.compute_intermediate_wm) {
10572 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10573 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010574 }
10575
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010576 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010577 if (mode_changed)
10578 ret = skl_update_scaler_crtc(pipe_config);
10579
10580 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010581 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10582 pipe_config);
10583 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010584 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010585 pipe_config);
10586 }
10587
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010588 if (HAS_IPS(dev_priv))
10589 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10590
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010591 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010592}
10593
Jani Nikula65b38e02015-04-13 11:26:56 +030010594static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010595 .atomic_begin = intel_begin_crtc_commit,
10596 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010597 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010598};
10599
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010600static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10601{
10602 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010603 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010604
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010605 drm_connector_list_iter_begin(dev, &conn_iter);
10606 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010607 if (connector->base.state->crtc)
10608 drm_connector_unreference(&connector->base);
10609
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010610 if (connector->base.encoder) {
10611 connector->base.state->best_encoder =
10612 connector->base.encoder;
10613 connector->base.state->crtc =
10614 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010615
10616 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010617 } else {
10618 connector->base.state->best_encoder = NULL;
10619 connector->base.state->crtc = NULL;
10620 }
10621 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010622 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010623}
10624
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010625static void
Robin Schroereba905b2014-05-18 02:24:50 +020010626connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010627 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010628{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010629 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010630 int bpp = pipe_config->pipe_bpp;
10631
10632 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010633 connector->base.base.id,
10634 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010635
10636 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010637 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010638 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010639 bpp, info->bpc * 3);
10640 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010641 }
10642
Mario Kleiner196f9542016-07-06 12:05:45 +020010643 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010644 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010645 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10646 bpp);
10647 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010648 }
10649}
10650
10651static int
10652compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010653 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010654{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010655 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010656 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010657 struct drm_connector *connector;
10658 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010659 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010660
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010661 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10662 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010663 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010664 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010665 bpp = 12*3;
10666 else
10667 bpp = 8*3;
10668
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010669
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010670 pipe_config->pipe_bpp = bpp;
10671
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010672 state = pipe_config->base.state;
10673
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010674 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010675 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010676 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010677 continue;
10678
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010679 connected_sink_compute_bpp(to_intel_connector(connector),
10680 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010681 }
10682
10683 return bpp;
10684}
10685
Daniel Vetter644db712013-09-19 14:53:58 +020010686static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10687{
10688 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10689 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010690 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010691 mode->crtc_hdisplay, mode->crtc_hsync_start,
10692 mode->crtc_hsync_end, mode->crtc_htotal,
10693 mode->crtc_vdisplay, mode->crtc_vsync_start,
10694 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10695}
10696
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010697static inline void
10698intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010699 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010700{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010701 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10702 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010703 m_n->gmch_m, m_n->gmch_n,
10704 m_n->link_m, m_n->link_n, m_n->tu);
10705}
10706
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010707#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10708
10709static const char * const output_type_str[] = {
10710 OUTPUT_TYPE(UNUSED),
10711 OUTPUT_TYPE(ANALOG),
10712 OUTPUT_TYPE(DVO),
10713 OUTPUT_TYPE(SDVO),
10714 OUTPUT_TYPE(LVDS),
10715 OUTPUT_TYPE(TVOUT),
10716 OUTPUT_TYPE(HDMI),
10717 OUTPUT_TYPE(DP),
10718 OUTPUT_TYPE(EDP),
10719 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010720 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010721 OUTPUT_TYPE(DP_MST),
10722};
10723
10724#undef OUTPUT_TYPE
10725
10726static void snprintf_output_types(char *buf, size_t len,
10727 unsigned int output_types)
10728{
10729 char *str = buf;
10730 int i;
10731
10732 str[0] = '\0';
10733
10734 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10735 int r;
10736
10737 if ((output_types & BIT(i)) == 0)
10738 continue;
10739
10740 r = snprintf(str, len, "%s%s",
10741 str != buf ? "," : "", output_type_str[i]);
10742 if (r >= len)
10743 break;
10744 str += r;
10745 len -= r;
10746
10747 output_types &= ~BIT(i);
10748 }
10749
10750 WARN_ON_ONCE(output_types != 0);
10751}
10752
Daniel Vetterc0b03412013-05-28 12:05:54 +020010753static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010754 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010755 const char *context)
10756{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010757 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010758 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010759 struct drm_plane *plane;
10760 struct intel_plane *intel_plane;
10761 struct intel_plane_state *state;
10762 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010763 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010764
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010765 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10766 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010767
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010768 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10769 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10770 buf, pipe_config->output_types);
10771
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010772 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10773 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010774 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010775
10776 if (pipe_config->has_pch_encoder)
10777 intel_dump_m_n_config(pipe_config, "fdi",
10778 pipe_config->fdi_lanes,
10779 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010780
Shashank Sharmab22ca992017-07-24 19:19:32 +053010781 if (pipe_config->ycbcr420)
10782 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10783
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010784 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010785 intel_dump_m_n_config(pipe_config, "dp m_n",
10786 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010787 if (pipe_config->has_drrs)
10788 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10789 pipe_config->lane_count,
10790 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010791 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010792
Daniel Vetter55072d12014-11-20 16:10:28 +010010793 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010794 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010795
Daniel Vetterc0b03412013-05-28 12:05:54 +020010796 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010797 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010798 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010799 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10800 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010801 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010802 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010803 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10804 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010805
10806 if (INTEL_GEN(dev_priv) >= 9)
10807 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10808 crtc->num_scalers,
10809 pipe_config->scaler_state.scaler_users,
10810 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010811
10812 if (HAS_GMCH_DISPLAY(dev_priv))
10813 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10814 pipe_config->gmch_pfit.control,
10815 pipe_config->gmch_pfit.pgm_ratios,
10816 pipe_config->gmch_pfit.lvds_border_bits);
10817 else
10818 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10819 pipe_config->pch_pfit.pos,
10820 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010821 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010822
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010823 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10824 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010825
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010826 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010827
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010828 DRM_DEBUG_KMS("planes on this crtc\n");
10829 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010830 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010831 intel_plane = to_intel_plane(plane);
10832 if (intel_plane->pipe != crtc->pipe)
10833 continue;
10834
10835 state = to_intel_plane_state(plane->state);
10836 fb = state->base.fb;
10837 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010838 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10839 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010840 continue;
10841 }
10842
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010843 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10844 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010845 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010846 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010847 if (INTEL_GEN(dev_priv) >= 9)
10848 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10849 state->scaler_id,
10850 state->base.src.x1 >> 16,
10851 state->base.src.y1 >> 16,
10852 drm_rect_width(&state->base.src) >> 16,
10853 drm_rect_height(&state->base.src) >> 16,
10854 state->base.dst.x1, state->base.dst.y1,
10855 drm_rect_width(&state->base.dst),
10856 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010857 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010858}
10859
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010860static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010861{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010862 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010863 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010864 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010865 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010866 unsigned int used_mst_ports = 0;
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010010867 bool ret = true;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010868
10869 /*
10870 * Walk the connector list instead of the encoder
10871 * list to detect the problem on ddi platforms
10872 * where there's just one encoder per digital port.
10873 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010874 drm_connector_list_iter_begin(dev, &conn_iter);
10875 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010876 struct drm_connector_state *connector_state;
10877 struct intel_encoder *encoder;
10878
Maarten Lankhorst8b694492018-04-09 14:46:55 +020010879 connector_state = drm_atomic_get_new_connector_state(state, connector);
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010880 if (!connector_state)
10881 connector_state = connector->state;
10882
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010883 if (!connector_state->best_encoder)
10884 continue;
10885
10886 encoder = to_intel_encoder(connector_state->best_encoder);
10887
10888 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010889
10890 switch (encoder->type) {
10891 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010892 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010893 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010894 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010895 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010896 case INTEL_OUTPUT_HDMI:
10897 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010898 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010899
10900 /* the same port mustn't appear more than once */
10901 if (used_ports & port_mask)
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010010902 ret = false;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010903
10904 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010905 break;
10906 case INTEL_OUTPUT_DP_MST:
10907 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010908 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010909 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010910 default:
10911 break;
10912 }
10913 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010914 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010915
Ville Syrjälä477321e2016-07-28 17:50:40 +030010916 /* can't mix MST and SST/HDMI on the same port */
10917 if (used_ports & used_mst_ports)
10918 return false;
10919
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010010920 return ret;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010921}
10922
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010923static void
10924clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10925{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010926 struct drm_i915_private *dev_priv =
10927 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010928 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010929 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010930 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010931 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010932 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010933
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010934 /* FIXME: before the switch to atomic started, a new pipe_config was
10935 * kzalloc'd. Code that depends on any field being zero should be
10936 * fixed, so that the crtc_state can be safely duplicated. For now,
10937 * only fields that are know to not cause problems are preserved. */
10938
Chandra Konduru663a3642015-04-07 15:28:41 -070010939 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010940 shared_dpll = crtc_state->shared_dpll;
10941 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010942 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010943 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010944 if (IS_G4X(dev_priv) ||
10945 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010946 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010947
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010948 /* Keep base drm_crtc_state intact, only clear our extended struct */
10949 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10950 memset(&crtc_state->base + 1, 0,
10951 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010952
Chandra Konduru663a3642015-04-07 15:28:41 -070010953 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010954 crtc_state->shared_dpll = shared_dpll;
10955 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010956 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010957 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010958 if (IS_G4X(dev_priv) ||
10959 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010960 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010961}
10962
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010963static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010964intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010965 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010966{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010967 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010968 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010969 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010970 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010971 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010972 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010973 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010974
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010975 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010976
Daniel Vettere143a212013-07-04 12:01:15 +020010977 pipe_config->cpu_transcoder =
10978 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010979
Imre Deak2960bc92013-07-30 13:36:32 +030010980 /*
10981 * Sanitize sync polarity flags based on requested ones. If neither
10982 * positive or negative polarity is requested, treat this as meaning
10983 * negative polarity.
10984 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010985 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010986 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010987 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010988
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010989 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010990 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010991 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010992
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010993 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10994 pipe_config);
10995 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010996 goto fail;
10997
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010998 /*
10999 * Determine the real pipe dimensions. Note that stereo modes can
11000 * increase the actual pipe size due to the frame doubling and
11001 * insertion of additional space for blanks between the frame. This
11002 * is stored in the crtc timings. We use the requested mode to do this
11003 * computation to clearly distinguish it from the adjusted mode, which
11004 * can be changed by the connectors in the below retry loop.
11005 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011006 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011007 &pipe_config->pipe_src_w,
11008 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011009
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011010 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011011 if (connector_state->crtc != crtc)
11012 continue;
11013
11014 encoder = to_intel_encoder(connector_state->best_encoder);
11015
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011016 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11017 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11018 goto fail;
11019 }
11020
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011021 /*
11022 * Determine output_types before calling the .compute_config()
11023 * hooks so that the hooks can use this information safely.
11024 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011025 if (encoder->compute_output_type)
11026 pipe_config->output_types |=
11027 BIT(encoder->compute_output_type(encoder, pipe_config,
11028 connector_state));
11029 else
11030 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011031 }
11032
Daniel Vettere29c22c2013-02-21 00:00:16 +010011033encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011034 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011035 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011036 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011037
Daniel Vetter135c81b2013-07-21 21:37:09 +020011038 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011039 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11040 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011041
Daniel Vetter7758a112012-07-08 19:40:39 +020011042 /* Pass our mode to the connectors and the CRTC to give them a chance to
11043 * adjust it according to limitations or connector properties, and also
11044 * a chance to reject the mode entirely.
11045 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011046 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011047 if (connector_state->crtc != crtc)
11048 continue;
11049
11050 encoder = to_intel_encoder(connector_state->best_encoder);
11051
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011052 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011053 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011054 goto fail;
11055 }
11056 }
11057
Daniel Vetterff9a6752013-06-01 17:16:21 +020011058 /* Set default port clock if not overwritten by the encoder. Needs to be
11059 * done afterwards in case the encoder adjusts the mode. */
11060 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011061 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011062 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011063
Daniel Vettera43f6e02013-06-07 23:10:32 +020011064 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011065 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011066 DRM_DEBUG_KMS("CRTC fixup failed\n");
11067 goto fail;
11068 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011069
11070 if (ret == RETRY) {
11071 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11072 ret = -EINVAL;
11073 goto fail;
11074 }
11075
11076 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11077 retry = false;
11078 goto encoder_retry;
11079 }
11080
Daniel Vettere8fa4272015-08-12 11:43:34 +020011081 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011082 * only enable it on 6bpc panels and when its not a compliance
11083 * test requesting 6bpc video pattern.
11084 */
11085 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11086 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011087 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011088 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011089
Daniel Vetter7758a112012-07-08 19:40:39 +020011090fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011091 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011092}
11093
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011094static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011095{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011096 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011097
11098 if (clock1 == clock2)
11099 return true;
11100
11101 if (!clock1 || !clock2)
11102 return false;
11103
11104 diff = abs(clock1 - clock2);
11105
11106 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11107 return true;
11108
11109 return false;
11110}
11111
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011112static bool
11113intel_compare_m_n(unsigned int m, unsigned int n,
11114 unsigned int m2, unsigned int n2,
11115 bool exact)
11116{
11117 if (m == m2 && n == n2)
11118 return true;
11119
11120 if (exact || !m || !n || !m2 || !n2)
11121 return false;
11122
11123 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11124
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011125 if (n > n2) {
11126 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011127 m2 <<= 1;
11128 n2 <<= 1;
11129 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011130 } else if (n < n2) {
11131 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011132 m <<= 1;
11133 n <<= 1;
11134 }
11135 }
11136
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011137 if (n != n2)
11138 return false;
11139
11140 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011141}
11142
11143static bool
11144intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11145 struct intel_link_m_n *m2_n2,
11146 bool adjust)
11147{
11148 if (m_n->tu == m2_n2->tu &&
11149 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11150 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11151 intel_compare_m_n(m_n->link_m, m_n->link_n,
11152 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11153 if (adjust)
11154 *m2_n2 = *m_n;
11155
11156 return true;
11157 }
11158
11159 return false;
11160}
11161
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011162static void __printf(3, 4)
11163pipe_config_err(bool adjust, const char *name, const char *format, ...)
11164{
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011165 struct va_format vaf;
11166 va_list args;
11167
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011168 va_start(args, format);
11169 vaf.fmt = format;
11170 vaf.va = &args;
11171
Joe Perches99a95482018-03-13 15:02:15 -070011172 if (adjust)
11173 drm_dbg(DRM_UT_KMS, "mismatch in %s %pV", name, &vaf);
11174 else
11175 drm_err("mismatch in %s %pV", name, &vaf);
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011176
11177 va_end(args);
11178}
11179
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011180static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011181intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011182 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011183 struct intel_crtc_state *pipe_config,
11184 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011185{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011186 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011187 bool fixup_inherited = adjust &&
11188 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11189 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011190
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011191#define PIPE_CONF_CHECK_X(name) do { \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011192 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011193 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011194 "(expected 0x%08x, found 0x%08x)\n", \
11195 current_config->name, \
11196 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011197 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011198 } \
11199} while (0)
Daniel Vetter66e985c2013-06-05 13:34:20 +020011200
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011201#define PIPE_CONF_CHECK_I(name) do { \
Daniel Vetter08a24032013-04-19 11:25:34 +020011202 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011203 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011204 "(expected %i, found %i)\n", \
11205 current_config->name, \
11206 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011207 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011208 } \
11209} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011210
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011211#define PIPE_CONF_CHECK_BOOL(name) do { \
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011212 if (current_config->name != pipe_config->name) { \
11213 pipe_config_err(adjust, __stringify(name), \
11214 "(expected %s, found %s)\n", \
11215 yesno(current_config->name), \
11216 yesno(pipe_config->name)); \
11217 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011218 } \
11219} while (0)
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011220
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011221/*
11222 * Checks state where we only read out the enabling, but not the entire
11223 * state itself (like full infoframes or ELD for audio). These states
11224 * require a full modeset on bootup to fix up.
11225 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011226#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) do { \
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011227 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11228 PIPE_CONF_CHECK_BOOL(name); \
11229 } else { \
11230 pipe_config_err(adjust, __stringify(name), \
11231 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11232 yesno(current_config->name), \
11233 yesno(pipe_config->name)); \
11234 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011235 } \
11236} while (0)
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011237
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011238#define PIPE_CONF_CHECK_P(name) do { \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011239 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011240 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011241 "(expected %p, found %p)\n", \
11242 current_config->name, \
11243 pipe_config->name); \
11244 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011245 } \
11246} while (0)
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011247
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011248#define PIPE_CONF_CHECK_M_N(name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011249 if (!intel_compare_link_m_n(&current_config->name, \
11250 &pipe_config->name,\
11251 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011252 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011253 "(expected tu %i gmch %i/%i link %i/%i, " \
11254 "found tu %i, gmch %i/%i link %i/%i)\n", \
11255 current_config->name.tu, \
11256 current_config->name.gmch_m, \
11257 current_config->name.gmch_n, \
11258 current_config->name.link_m, \
11259 current_config->name.link_n, \
11260 pipe_config->name.tu, \
11261 pipe_config->name.gmch_m, \
11262 pipe_config->name.gmch_n, \
11263 pipe_config->name.link_m, \
11264 pipe_config->name.link_n); \
11265 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011266 } \
11267} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011268
Daniel Vetter55c561a2016-03-30 11:34:36 +020011269/* This is required for BDW+ where there is only one set of registers for
11270 * switching between high and low RR.
11271 * This macro can be used whenever a comparison has to be made between one
11272 * hw state and multiple sw state variables.
11273 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011274#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011275 if (!intel_compare_link_m_n(&current_config->name, \
11276 &pipe_config->name, adjust) && \
11277 !intel_compare_link_m_n(&current_config->alt_name, \
11278 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011279 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011280 "(expected tu %i gmch %i/%i link %i/%i, " \
11281 "or tu %i gmch %i/%i link %i/%i, " \
11282 "found tu %i, gmch %i/%i link %i/%i)\n", \
11283 current_config->name.tu, \
11284 current_config->name.gmch_m, \
11285 current_config->name.gmch_n, \
11286 current_config->name.link_m, \
11287 current_config->name.link_n, \
11288 current_config->alt_name.tu, \
11289 current_config->alt_name.gmch_m, \
11290 current_config->alt_name.gmch_n, \
11291 current_config->alt_name.link_m, \
11292 current_config->alt_name.link_n, \
11293 pipe_config->name.tu, \
11294 pipe_config->name.gmch_m, \
11295 pipe_config->name.gmch_n, \
11296 pipe_config->name.link_m, \
11297 pipe_config->name.link_n); \
11298 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011299 } \
11300} while (0)
Daniel Vetter88adfff2013-03-28 10:42:01 +010011301
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011302#define PIPE_CONF_CHECK_FLAGS(name, mask) do { \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011303 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011304 pipe_config_err(adjust, __stringify(name), \
11305 "(%x) (expected %i, found %i)\n", \
11306 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011307 current_config->name & (mask), \
11308 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011309 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011310 } \
11311} while (0)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011312
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011313#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) do { \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011314 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011315 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011316 "(expected %i, found %i)\n", \
11317 current_config->name, \
11318 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011319 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011320 } \
11321} while (0)
Ville Syrjälä5e550652013-09-06 23:29:07 +030011322
Daniel Vetterbb760062013-06-06 14:55:52 +020011323#define PIPE_CONF_QUIRK(quirk) \
11324 ((current_config->quirks | pipe_config->quirks) & (quirk))
11325
Daniel Vettereccb1402013-05-22 00:50:22 +020011326 PIPE_CONF_CHECK_I(cpu_transcoder);
11327
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011328 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011329 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011330 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011331
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011332 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011333 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011334
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011335 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011336 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011337
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011338 if (current_config->has_drrs)
11339 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11340 } else
11341 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011342
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011343 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011344
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011345 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11346 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11347 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11348 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11349 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11350 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011351
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011352 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11353 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11354 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11355 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11356 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11357 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011358
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011359 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011360 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011361 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011362 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011363 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011364
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011365 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11366 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011367 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011368 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011369
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011370 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011371
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011372 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011373 DRM_MODE_FLAG_INTERLACE);
11374
Daniel Vetterbb760062013-06-06 14:55:52 +020011375 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011376 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011377 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011378 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011379 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011380 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011381 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011382 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011383 DRM_MODE_FLAG_NVSYNC);
11384 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011385
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011386 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011387 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011388 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011389 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011390 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011391
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011392 if (!adjust) {
11393 PIPE_CONF_CHECK_I(pipe_src_w);
11394 PIPE_CONF_CHECK_I(pipe_src_h);
11395
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011396 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011397 if (current_config->pch_pfit.enabled) {
11398 PIPE_CONF_CHECK_X(pch_pfit.pos);
11399 PIPE_CONF_CHECK_X(pch_pfit.size);
11400 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011401
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011402 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011403 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011404 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011405
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011406 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011407
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011408 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011409 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011410 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011411 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11412 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011413 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011414 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011415 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11416 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11417 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011418 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11419 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11420 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11421 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11422 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11423 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11424 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11425 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11426 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11427 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11428 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11429 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Paulo Zanonic27e9172018-04-27 16:14:36 -070011430 PIPE_CONF_CHECK_X(dpll_hw_state.mg_refclkin_ctl);
11431 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_coreclkctl1);
11432 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_hsclkctl);
11433 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div0);
11434 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div1);
11435 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_lf);
11436 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_frac_lock);
11437 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_ssc);
11438 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_bias);
11439 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_tdc_coldst_bias);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011440
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011441 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11442 PIPE_CONF_CHECK_X(dsi_pll.div);
11443
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011444 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011445 PIPE_CONF_CHECK_I(pipe_bpp);
11446
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011447 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011448 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011449
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011450 PIPE_CONF_CHECK_I(min_voltage_level);
11451
Daniel Vetter66e985c2013-06-05 13:34:20 +020011452#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011453#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011454#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011455#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011456#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011457#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011458#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011459#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011460
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011461 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011462}
11463
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011464static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11465 const struct intel_crtc_state *pipe_config)
11466{
11467 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011468 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011469 &pipe_config->fdi_m_n);
11470 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11471
11472 /*
11473 * FDI already provided one idea for the dotclock.
11474 * Yell if the encoder disagrees.
11475 */
11476 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11477 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11478 fdi_dotclock, dotclock);
11479 }
11480}
11481
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011482static void verify_wm_state(struct drm_crtc *crtc,
11483 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011484{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011485 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011486 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011487 struct skl_pipe_wm hw_wm, *sw_wm;
11488 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11489 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11491 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011492 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011493
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011494 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011495 return;
11496
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011497 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011498 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011499
Damien Lespiau08db6652014-11-04 17:06:52 +000011500 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11501 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11502
Mahesh Kumar74bd8002018-04-26 19:55:15 +053011503 if (INTEL_GEN(dev_priv) >= 11)
11504 if (hw_ddb.enabled_slices != sw_ddb->enabled_slices)
11505 DRM_ERROR("mismatch in DBUF Slices (expected %u, got %u)\n",
11506 sw_ddb->enabled_slices,
11507 hw_ddb.enabled_slices);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011508 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011509 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011510 hw_plane_wm = &hw_wm.planes[plane];
11511 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011512
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011513 /* Watermarks */
11514 for (level = 0; level <= max_level; level++) {
11515 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11516 &sw_plane_wm->wm[level]))
11517 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011518
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011519 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11520 pipe_name(pipe), plane + 1, level,
11521 sw_plane_wm->wm[level].plane_en,
11522 sw_plane_wm->wm[level].plane_res_b,
11523 sw_plane_wm->wm[level].plane_res_l,
11524 hw_plane_wm->wm[level].plane_en,
11525 hw_plane_wm->wm[level].plane_res_b,
11526 hw_plane_wm->wm[level].plane_res_l);
11527 }
11528
11529 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11530 &sw_plane_wm->trans_wm)) {
11531 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11532 pipe_name(pipe), plane + 1,
11533 sw_plane_wm->trans_wm.plane_en,
11534 sw_plane_wm->trans_wm.plane_res_b,
11535 sw_plane_wm->trans_wm.plane_res_l,
11536 hw_plane_wm->trans_wm.plane_en,
11537 hw_plane_wm->trans_wm.plane_res_b,
11538 hw_plane_wm->trans_wm.plane_res_l);
11539 }
11540
11541 /* DDB */
11542 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11543 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11544
11545 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011546 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011547 pipe_name(pipe), plane + 1,
11548 sw_ddb_entry->start, sw_ddb_entry->end,
11549 hw_ddb_entry->start, hw_ddb_entry->end);
11550 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011551 }
11552
Lyude27082492016-08-24 07:48:10 +020011553 /*
11554 * cursor
11555 * If the cursor plane isn't active, we may not have updated it's ddb
11556 * allocation. In that case since the ddb allocation will be updated
11557 * once the plane becomes visible, we can skip this check
11558 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011559 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011560 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11561 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011562
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011563 /* Watermarks */
11564 for (level = 0; level <= max_level; level++) {
11565 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11566 &sw_plane_wm->wm[level]))
11567 continue;
11568
11569 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11570 pipe_name(pipe), level,
11571 sw_plane_wm->wm[level].plane_en,
11572 sw_plane_wm->wm[level].plane_res_b,
11573 sw_plane_wm->wm[level].plane_res_l,
11574 hw_plane_wm->wm[level].plane_en,
11575 hw_plane_wm->wm[level].plane_res_b,
11576 hw_plane_wm->wm[level].plane_res_l);
11577 }
11578
11579 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11580 &sw_plane_wm->trans_wm)) {
11581 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11582 pipe_name(pipe),
11583 sw_plane_wm->trans_wm.plane_en,
11584 sw_plane_wm->trans_wm.plane_res_b,
11585 sw_plane_wm->trans_wm.plane_res_l,
11586 hw_plane_wm->trans_wm.plane_en,
11587 hw_plane_wm->trans_wm.plane_res_b,
11588 hw_plane_wm->trans_wm.plane_res_l);
11589 }
11590
11591 /* DDB */
11592 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11593 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11594
11595 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011596 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011597 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011598 sw_ddb_entry->start, sw_ddb_entry->end,
11599 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011600 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011601 }
11602}
11603
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011604static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011605verify_connector_state(struct drm_device *dev,
11606 struct drm_atomic_state *state,
11607 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011608{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011609 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011610 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011611 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011612
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011613 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011614 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011615 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011616
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011617 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011618 continue;
11619
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011620 if (crtc)
11621 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11622
11623 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011624
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011625 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011626 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011627 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011628}
11629
11630static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011631verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011632{
11633 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011634 struct drm_connector *connector;
11635 struct drm_connector_state *old_conn_state, *new_conn_state;
11636 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011637
Damien Lespiaub2784e12014-08-05 11:29:37 +010011638 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011639 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011640 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011641
11642 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11643 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011644 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011645
Daniel Vetter86b04262017-03-01 10:52:26 +010011646 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11647 new_conn_state, i) {
11648 if (old_conn_state->best_encoder == &encoder->base)
11649 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011650
Daniel Vetter86b04262017-03-01 10:52:26 +010011651 if (new_conn_state->best_encoder != &encoder->base)
11652 continue;
11653 found = enabled = true;
11654
11655 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011656 encoder->base.crtc,
11657 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011658 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011659
11660 if (!found)
11661 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011662
Rob Clarke2c719b2014-12-15 13:56:32 -050011663 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011664 "encoder's enabled state mismatch "
11665 "(expected %i, found %i)\n",
11666 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011667
11668 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011669 bool active;
11670
11671 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011672 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011673 "encoder detached but still enabled on pipe %c.\n",
11674 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011675 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011676 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011677}
11678
11679static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011680verify_crtc_state(struct drm_crtc *crtc,
11681 struct drm_crtc_state *old_crtc_state,
11682 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011683{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011684 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011685 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011686 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11688 struct intel_crtc_state *pipe_config, *sw_config;
11689 struct drm_atomic_state *old_state;
11690 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011691
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011692 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011693 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011694 pipe_config = to_intel_crtc_state(old_crtc_state);
11695 memset(pipe_config, 0, sizeof(*pipe_config));
11696 pipe_config->base.crtc = crtc;
11697 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011698
Ville Syrjälä78108b72016-05-27 20:59:19 +030011699 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011700
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011701 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011702
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011703 /* we keep both pipes enabled on 830 */
11704 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011705 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011706
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011707 I915_STATE_WARN(new_crtc_state->active != active,
11708 "crtc active state doesn't match with hw state "
11709 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011710
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011711 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11712 "transitional active state does not match atomic hw state "
11713 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011714
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011715 for_each_encoder_on_crtc(dev, crtc, encoder) {
11716 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011717
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011718 active = encoder->get_hw_state(encoder, &pipe);
11719 I915_STATE_WARN(active != new_crtc_state->active,
11720 "[ENCODER:%i] active %i with crtc active %i\n",
11721 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011722
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011723 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11724 "Encoder connected to wrong pipe %c\n",
11725 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011726
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011727 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011728 encoder->get_config(encoder, pipe_config);
11729 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011730
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011731 intel_crtc_compute_pixel_rate(pipe_config);
11732
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011733 if (!new_crtc_state->active)
11734 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011735
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011736 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011737
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011738 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011739 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011740 pipe_config, false)) {
11741 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11742 intel_dump_pipe_config(intel_crtc, pipe_config,
11743 "[hw state]");
11744 intel_dump_pipe_config(intel_crtc, sw_config,
11745 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011746 }
11747}
11748
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011749static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011750intel_verify_planes(struct intel_atomic_state *state)
11751{
11752 struct intel_plane *plane;
11753 const struct intel_plane_state *plane_state;
11754 int i;
11755
11756 for_each_new_intel_plane_in_state(state, plane,
11757 plane_state, i)
11758 assert_plane(plane, plane_state->base.visible);
11759}
11760
11761static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011762verify_single_dpll_state(struct drm_i915_private *dev_priv,
11763 struct intel_shared_dpll *pll,
11764 struct drm_crtc *crtc,
11765 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011766{
11767 struct intel_dpll_hw_state dpll_hw_state;
11768 unsigned crtc_mask;
11769 bool active;
11770
11771 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11772
Lucas De Marchi72f775f2018-03-20 15:06:34 -070011773 DRM_DEBUG_KMS("%s\n", pll->info->name);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011774
Lucas De Marchiee1398b2018-03-20 15:06:33 -070011775 active = pll->info->funcs->get_hw_state(dev_priv, pll, &dpll_hw_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011776
Lucas De Marchi5cd281f2018-03-20 15:06:36 -070011777 if (!(pll->info->flags & INTEL_DPLL_ALWAYS_ON)) {
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011778 I915_STATE_WARN(!pll->on && pll->active_mask,
11779 "pll in active use but not on in sw tracking\n");
11780 I915_STATE_WARN(pll->on && !pll->active_mask,
11781 "pll is on but not used by any active crtc\n");
11782 I915_STATE_WARN(pll->on != active,
11783 "pll on state mismatch (expected %i, found %i)\n",
11784 pll->on, active);
11785 }
11786
11787 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011788 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011789 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011790 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011791
11792 return;
11793 }
11794
11795 crtc_mask = 1 << drm_crtc_index(crtc);
11796
11797 if (new_state->active)
11798 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11799 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11800 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11801 else
11802 I915_STATE_WARN(pll->active_mask & crtc_mask,
11803 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11804 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11805
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011806 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011807 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011808 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011809
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011810 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011811 &dpll_hw_state,
11812 sizeof(dpll_hw_state)),
11813 "pll hw state mismatch\n");
11814}
11815
11816static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011817verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11818 struct drm_crtc_state *old_crtc_state,
11819 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011820{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011821 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011822 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11823 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11824
11825 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011826 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011827
11828 if (old_state->shared_dpll &&
11829 old_state->shared_dpll != new_state->shared_dpll) {
11830 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11831 struct intel_shared_dpll *pll = old_state->shared_dpll;
11832
11833 I915_STATE_WARN(pll->active_mask & crtc_mask,
11834 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11835 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011836 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011837 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11838 pipe_name(drm_crtc_index(crtc)));
11839 }
11840}
11841
11842static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011843intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011844 struct drm_atomic_state *state,
11845 struct drm_crtc_state *old_state,
11846 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011847{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011848 if (!needs_modeset(new_state) &&
11849 !to_intel_crtc_state(new_state)->update_pipe)
11850 return;
11851
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011852 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011853 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011854 verify_crtc_state(crtc, old_state, new_state);
11855 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011856}
11857
11858static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011859verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011860{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011861 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011862 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011863
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011864 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011865 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011866}
Daniel Vetter53589012013-06-05 13:34:16 +020011867
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011868static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011869intel_modeset_verify_disabled(struct drm_device *dev,
11870 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011871{
Daniel Vetter86b04262017-03-01 10:52:26 +010011872 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011873 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011874 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011875}
11876
Ville Syrjälä80715b22014-05-15 20:23:23 +030011877static void update_scanline_offset(struct intel_crtc *crtc)
11878{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011879 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011880
11881 /*
11882 * The scanline counter increments at the leading edge of hsync.
11883 *
11884 * On most platforms it starts counting from vtotal-1 on the
11885 * first active line. That means the scanline counter value is
11886 * always one less than what we would expect. Ie. just after
11887 * start of vblank, which also occurs at start of hsync (on the
11888 * last active line), the scanline counter will read vblank_start-1.
11889 *
11890 * On gen2 the scanline counter starts counting from 1 instead
11891 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11892 * to keep the value positive), instead of adding one.
11893 *
11894 * On HSW+ the behaviour of the scanline counter depends on the output
11895 * type. For DP ports it behaves like most other platforms, but on HDMI
11896 * there's an extra 1 line difference. So we need to add two instead of
11897 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011898 *
11899 * On VLV/CHV DSI the scanline counter would appear to increment
11900 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11901 * that means we can't tell whether we're in vblank or not while
11902 * we're on that particular line. We must still set scanline_offset
11903 * to 1 so that the vblank timestamps come out correct when we query
11904 * the scanline counter from within the vblank interrupt handler.
11905 * However if queried just before the start of vblank we'll get an
11906 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011907 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011908 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011909 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011910 int vtotal;
11911
Ville Syrjälä124abe02015-09-08 13:40:45 +030011912 vtotal = adjusted_mode->crtc_vtotal;
11913 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011914 vtotal /= 2;
11915
11916 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011917 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011918 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011919 crtc->scanline_offset = 2;
11920 } else
11921 crtc->scanline_offset = 1;
11922}
11923
Maarten Lankhorstad421372015-06-15 12:33:42 +020011924static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011925{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011926 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011927 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011928 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011929 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011930 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011931
11932 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011933 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011934
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011935 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011937 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011938 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011939
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011940 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011941 continue;
11942
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011943 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011944
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011945 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011946 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011947
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011948 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011949 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011950}
11951
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011952/*
11953 * This implements the workaround described in the "notes" section of the mode
11954 * set sequence documentation. When going from no pipes or single pipe to
11955 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11956 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11957 */
11958static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11959{
11960 struct drm_crtc_state *crtc_state;
11961 struct intel_crtc *intel_crtc;
11962 struct drm_crtc *crtc;
11963 struct intel_crtc_state *first_crtc_state = NULL;
11964 struct intel_crtc_state *other_crtc_state = NULL;
11965 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11966 int i;
11967
11968 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011969 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011970 intel_crtc = to_intel_crtc(crtc);
11971
11972 if (!crtc_state->active || !needs_modeset(crtc_state))
11973 continue;
11974
11975 if (first_crtc_state) {
11976 other_crtc_state = to_intel_crtc_state(crtc_state);
11977 break;
11978 } else {
11979 first_crtc_state = to_intel_crtc_state(crtc_state);
11980 first_pipe = intel_crtc->pipe;
11981 }
11982 }
11983
11984 /* No workaround needed? */
11985 if (!first_crtc_state)
11986 return 0;
11987
11988 /* w/a possibly needed, check how many crtc's are already enabled. */
11989 for_each_intel_crtc(state->dev, intel_crtc) {
11990 struct intel_crtc_state *pipe_config;
11991
11992 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11993 if (IS_ERR(pipe_config))
11994 return PTR_ERR(pipe_config);
11995
11996 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11997
11998 if (!pipe_config->base.active ||
11999 needs_modeset(&pipe_config->base))
12000 continue;
12001
12002 /* 2 or more enabled crtcs means no need for w/a */
12003 if (enabled_pipe != INVALID_PIPE)
12004 return 0;
12005
12006 enabled_pipe = intel_crtc->pipe;
12007 }
12008
12009 if (enabled_pipe != INVALID_PIPE)
12010 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12011 else if (other_crtc_state)
12012 other_crtc_state->hsw_workaround_pipe = first_pipe;
12013
12014 return 0;
12015}
12016
Ville Syrjälä8d965612016-11-14 18:35:10 +020012017static int intel_lock_all_pipes(struct drm_atomic_state *state)
12018{
12019 struct drm_crtc *crtc;
12020
12021 /* Add all pipes to the state */
12022 for_each_crtc(state->dev, crtc) {
12023 struct drm_crtc_state *crtc_state;
12024
12025 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12026 if (IS_ERR(crtc_state))
12027 return PTR_ERR(crtc_state);
12028 }
12029
12030 return 0;
12031}
12032
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012033static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12034{
12035 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012036
Ville Syrjälä8d965612016-11-14 18:35:10 +020012037 /*
12038 * Add all pipes to the state, and force
12039 * a modeset on all the active ones.
12040 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012041 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012042 struct drm_crtc_state *crtc_state;
12043 int ret;
12044
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012045 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12046 if (IS_ERR(crtc_state))
12047 return PTR_ERR(crtc_state);
12048
12049 if (!crtc_state->active || needs_modeset(crtc_state))
12050 continue;
12051
12052 crtc_state->mode_changed = true;
12053
12054 ret = drm_atomic_add_affected_connectors(state, crtc);
12055 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012056 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012057
12058 ret = drm_atomic_add_affected_planes(state, crtc);
12059 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012060 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012061 }
12062
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012063 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012064}
12065
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012066static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012067{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012068 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012069 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012070 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012071 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012072 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012073
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012074 if (!check_digital_port_conflicts(state)) {
12075 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12076 return -EINVAL;
12077 }
12078
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012079 intel_state->modeset = true;
12080 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012081 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12082 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012083
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012084 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12085 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012086 intel_state->active_crtcs |= 1 << i;
12087 else
12088 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012089
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012090 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012091 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012092 }
12093
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012094 /*
12095 * See if the config requires any additional preparation, e.g.
12096 * to adjust global state with pipes off. We need to do this
12097 * here so we can get the modeset_pipe updated config for the new
12098 * mode set on this crtc. For other crtcs we need to use the
12099 * adjusted_mode bits in the crtc directly.
12100 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012101 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012102 ret = dev_priv->display.modeset_calc_cdclk(state);
12103 if (ret < 0)
12104 return ret;
12105
Ville Syrjälä8d965612016-11-14 18:35:10 +020012106 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012107 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012108 * holding all the crtc locks, even if we don't end up
12109 * touching the hardware
12110 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012111 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
12112 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012113 ret = intel_lock_all_pipes(state);
12114 if (ret < 0)
12115 return ret;
12116 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012117
Ville Syrjälä8d965612016-11-14 18:35:10 +020012118 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012119 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
12120 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012121 ret = intel_modeset_all_pipes(state);
12122 if (ret < 0)
12123 return ret;
12124 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012125
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012126 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12127 intel_state->cdclk.logical.cdclk,
12128 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012129 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
12130 intel_state->cdclk.logical.voltage_level,
12131 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012132 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012133 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012134 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012135
Maarten Lankhorstad421372015-06-15 12:33:42 +020012136 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012137
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012138 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012139 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012140
Maarten Lankhorstad421372015-06-15 12:33:42 +020012141 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012142}
12143
Matt Roperaa363132015-09-24 15:53:18 -070012144/*
12145 * Handle calculation of various watermark data at the end of the atomic check
12146 * phase. The code here should be run after the per-crtc and per-plane 'check'
12147 * handlers to ensure that all derived state has been updated.
12148 */
Matt Roper55994c22016-05-12 07:06:08 -070012149static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012150{
12151 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012152 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012153
12154 /* Is there platform-specific watermark information to calculate? */
12155 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012156 return dev_priv->display.compute_global_watermarks(state);
12157
12158 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012159}
12160
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012161/**
12162 * intel_atomic_check - validate state object
12163 * @dev: drm device
12164 * @state: state to validate
12165 */
12166static int intel_atomic_check(struct drm_device *dev,
12167 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012168{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012169 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012170 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012171 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012172 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012173 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012174 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012175
Maarten Lankhorst8c58f732018-02-21 10:28:08 +010012176 /* Catch I915_MODE_FLAG_INHERITED */
12177 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
12178 crtc_state, i) {
12179 if (crtc_state->mode.private_flags !=
12180 old_crtc_state->mode.private_flags)
12181 crtc_state->mode_changed = true;
12182 }
12183
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012184 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012185 if (ret)
12186 return ret;
12187
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012188 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012189 struct intel_crtc_state *pipe_config =
12190 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012191
Daniel Vetter26495482015-07-15 14:15:52 +020012192 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012193 continue;
12194
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012195 if (!crtc_state->enable) {
12196 any_ms = true;
12197 continue;
12198 }
12199
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012200 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012201 if (ret) {
12202 intel_dump_pipe_config(to_intel_crtc(crtc),
12203 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012204 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012205 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012206
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012207 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012208 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012209 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012210 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012211 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012212 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012213 }
12214
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012215 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012216 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012217
Daniel Vetter26495482015-07-15 14:15:52 +020012218 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12219 needs_modeset(crtc_state) ?
12220 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012221 }
12222
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012223 if (any_ms) {
12224 ret = intel_modeset_checks(state);
12225
12226 if (ret)
12227 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012228 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012229 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012230 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012231
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012232 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012233 if (ret)
12234 return ret;
12235
Ville Syrjälädd576022017-11-17 21:19:14 +020012236 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012237 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012238}
12239
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012240static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012241 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012242{
Chris Wilsonfd700752017-07-26 17:00:36 +010012243 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012244}
12245
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012246u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12247{
12248 struct drm_device *dev = crtc->base.dev;
12249
12250 if (!dev->max_vblank_count)
Dhinakaran Pandiyan734cbbf2018-02-02 21:12:54 -080012251 return (u32)drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012252
12253 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12254}
12255
Lyude896e5bb2016-08-24 07:48:09 +020012256static void intel_update_crtc(struct drm_crtc *crtc,
12257 struct drm_atomic_state *state,
12258 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012259 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012260{
12261 struct drm_device *dev = crtc->dev;
12262 struct drm_i915_private *dev_priv = to_i915(dev);
12263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012264 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12265 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012266 struct intel_plane_state *new_plane_state =
12267 intel_atomic_get_new_plane_state(to_intel_atomic_state(state),
12268 to_intel_plane(crtc->primary));
Lyude896e5bb2016-08-24 07:48:09 +020012269
12270 if (modeset) {
12271 update_scanline_offset(intel_crtc);
12272 dev_priv->display.crtc_enable(pipe_config, state);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012273
12274 /* vblanks work again, re-enable pipe CRC. */
12275 intel_crtc_enable_pipe_crc(intel_crtc);
Lyude896e5bb2016-08-24 07:48:09 +020012276 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012277 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12278 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012279 }
12280
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012281 if (new_plane_state)
12282 intel_fbc_enable(intel_crtc, pipe_config, new_plane_state);
Lyude896e5bb2016-08-24 07:48:09 +020012283
12284 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012285}
12286
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012287static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012288{
12289 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012290 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012291 int i;
12292
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012293 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12294 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012295 continue;
12296
12297 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012298 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012299 }
12300}
12301
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012302static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012303{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012304 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012305 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12306 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012307 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012308 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012309 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012310 unsigned int updated = 0;
12311 bool progress;
12312 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012313 int i;
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012314 u8 hw_enabled_slices = dev_priv->wm.skl_hw.ddb.enabled_slices;
12315 u8 required_slices = intel_state->wm_results.ddb.enabled_slices;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012316
12317 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12318
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012319 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012320 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012321 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012322 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012323
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012324 /* If 2nd DBuf slice required, enable it here */
12325 if (INTEL_GEN(dev_priv) >= 11 && required_slices > hw_enabled_slices)
12326 icl_dbuf_slices_update(dev_priv, required_slices);
12327
Lyude27082492016-08-24 07:48:10 +020012328 /*
12329 * Whenever the number of active pipes changes, we need to make sure we
12330 * update the pipes in the right order so that their ddb allocations
12331 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12332 * cause pipe underruns and other bad stuff.
12333 */
12334 do {
Lyude27082492016-08-24 07:48:10 +020012335 progress = false;
12336
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012337 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012338 bool vbl_wait = false;
12339 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012340
12341 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012342 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012343 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012344
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012345 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012346 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012347
Mika Kahola2b685042017-10-10 13:17:03 +030012348 if (skl_ddb_allocation_overlaps(dev_priv,
12349 entries,
12350 &cstate->wm.skl.ddb,
12351 i))
Lyude27082492016-08-24 07:48:10 +020012352 continue;
12353
12354 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012355 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012356
12357 /*
12358 * If this is an already active pipe, it's DDB changed,
12359 * and this isn't the last pipe that needs updating
12360 * then we need to wait for a vblank to pass for the
12361 * new ddb allocation to take effect.
12362 */
Lyudece0ba282016-09-15 10:46:35 -040012363 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012364 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012365 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012366 intel_state->wm_results.dirty_pipes != updated)
12367 vbl_wait = true;
12368
12369 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012370 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012371
12372 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012373 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012374
12375 progress = true;
12376 }
12377 } while (progress);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012378
12379 /* If 2nd DBuf slice is no more required disable it */
12380 if (INTEL_GEN(dev_priv) >= 11 && required_slices < hw_enabled_slices)
12381 icl_dbuf_slices_update(dev_priv, required_slices);
Lyude27082492016-08-24 07:48:10 +020012382}
12383
Chris Wilsonba318c62017-02-02 20:47:41 +000012384static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12385{
12386 struct intel_atomic_state *state, *next;
12387 struct llist_node *freed;
12388
12389 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12390 llist_for_each_entry_safe(state, next, freed, freed)
12391 drm_atomic_state_put(&state->base);
12392}
12393
12394static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12395{
12396 struct drm_i915_private *dev_priv =
12397 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12398
12399 intel_atomic_helper_free_state(dev_priv);
12400}
12401
Daniel Vetter9db529a2017-08-08 10:08:28 +020012402static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12403{
12404 struct wait_queue_entry wait_fence, wait_reset;
12405 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12406
12407 init_wait_entry(&wait_fence, 0);
12408 init_wait_entry(&wait_reset, 0);
12409 for (;;) {
12410 prepare_to_wait(&intel_state->commit_ready.wait,
12411 &wait_fence, TASK_UNINTERRUPTIBLE);
12412 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12413 &wait_reset, TASK_UNINTERRUPTIBLE);
12414
12415
12416 if (i915_sw_fence_done(&intel_state->commit_ready)
12417 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12418 break;
12419
12420 schedule();
12421 }
12422 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12423 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12424}
12425
Daniel Vetter94f05022016-06-14 18:01:00 +020012426static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012427{
Daniel Vetter94f05022016-06-14 18:01:00 +020012428 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012429 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012430 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012431 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012432 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012433 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012434 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012435 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012436
Daniel Vetter9db529a2017-08-08 10:08:28 +020012437 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012438
Daniel Vetterea0000f2016-06-13 16:13:46 +020012439 drm_atomic_helper_wait_for_dependencies(state);
12440
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012441 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012442 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012443
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012444 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12446
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012447 if (needs_modeset(new_crtc_state) ||
12448 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012449
12450 put_domains[to_intel_crtc(crtc)->pipe] =
12451 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012452 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012453 }
12454
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012455 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012456 continue;
12457
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012458 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12459 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012460
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012461 if (old_crtc_state->active) {
12462 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012463
12464 /*
12465 * We need to disable pipe CRC before disabling the pipe,
12466 * or we race against vblank off.
12467 */
12468 intel_crtc_disable_pipe_crc(intel_crtc);
12469
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012470 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012471 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012472 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012473 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012474
12475 /*
12476 * Underruns don't always raise
12477 * interrupts, so check manually.
12478 */
12479 intel_check_cpu_fifo_underruns(dev_priv);
12480 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012481
Ville Syrjälä21794812017-08-23 18:22:26 +030012482 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012483 /*
12484 * Make sure we don't call initial_watermarks
12485 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012486 *
12487 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012488 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012489 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012490 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012491 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012492 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012493 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012494 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012495
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012496 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12497 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12498 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012499
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012500 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012501 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012502
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012503 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012504
Lyude656d1b82016-08-17 15:55:54 -040012505 /*
12506 * SKL workaround: bspec recommends we disable the SAGV when we
12507 * have more then one pipe enabled
12508 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012509 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012510 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012511
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012512 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012513 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012514
Lyude896e5bb2016-08-24 07:48:09 +020012515 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012516 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12517 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012518
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012519 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012520 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012521 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012522 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012523 spin_unlock_irq(&dev->event_lock);
12524
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012525 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012526 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012527 }
12528
Lyude896e5bb2016-08-24 07:48:09 +020012529 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012530 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012531
Daniel Vetter94f05022016-06-14 18:01:00 +020012532 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12533 * already, but still need the state for the delayed optimization. To
12534 * fix this:
12535 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12536 * - schedule that vblank worker _before_ calling hw_done
12537 * - at the start of commit_tail, cancel it _synchrously
12538 * - switch over to the vblank wait helper in the core after that since
12539 * we don't need out special handling any more.
12540 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012541 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012542
12543 /*
12544 * Now that the vblank has passed, we can go ahead and program the
12545 * optimal watermarks on platforms that need two-step watermark
12546 * programming.
12547 *
12548 * TODO: Move this (and other cleanup) to an async worker eventually.
12549 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012550 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12551 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012552
12553 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012554 dev_priv->display.optimize_watermarks(intel_state,
12555 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012556 }
12557
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012558 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012559 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12560
12561 if (put_domains[i])
12562 modeset_put_power_domains(dev_priv, put_domains[i]);
12563
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012564 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012565 }
12566
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012567 if (intel_state->modeset)
12568 intel_verify_planes(intel_state);
12569
Paulo Zanoni56feca92016-09-22 18:00:28 -030012570 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012571 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012572
Daniel Vetter94f05022016-06-14 18:01:00 +020012573 drm_atomic_helper_commit_hw_done(state);
12574
Chris Wilsond5553c02017-05-04 12:55:08 +010012575 if (intel_state->modeset) {
12576 /* As one of the primary mmio accessors, KMS has a high
12577 * likelihood of triggering bugs in unclaimed access. After we
12578 * finish modesetting, see if an error has been flagged, and if
12579 * so enable debugging for the next modeset - and hope we catch
12580 * the culprit.
12581 */
12582 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012583 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012584 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012585
Daniel Vetter5a21b662016-05-24 17:13:53 +020012586 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012587
Daniel Vetterea0000f2016-06-13 16:13:46 +020012588 drm_atomic_helper_commit_cleanup_done(state);
12589
Chris Wilson08536952016-10-14 13:18:18 +010012590 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012591
Chris Wilsonba318c62017-02-02 20:47:41 +000012592 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012593}
12594
12595static void intel_atomic_commit_work(struct work_struct *work)
12596{
Chris Wilsonc004a902016-10-28 13:58:45 +010012597 struct drm_atomic_state *state =
12598 container_of(work, struct drm_atomic_state, commit_work);
12599
Daniel Vetter94f05022016-06-14 18:01:00 +020012600 intel_atomic_commit_tail(state);
12601}
12602
Chris Wilsonc004a902016-10-28 13:58:45 +010012603static int __i915_sw_fence_call
12604intel_atomic_commit_ready(struct i915_sw_fence *fence,
12605 enum i915_sw_fence_notify notify)
12606{
12607 struct intel_atomic_state *state =
12608 container_of(fence, struct intel_atomic_state, commit_ready);
12609
12610 switch (notify) {
12611 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012612 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012613 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012614 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012615 {
12616 struct intel_atomic_helper *helper =
12617 &to_i915(state->base.dev)->atomic_helper;
12618
12619 if (llist_add(&state->freed, &helper->free_list))
12620 schedule_work(&helper->free_work);
12621 break;
12622 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012623 }
12624
12625 return NOTIFY_DONE;
12626}
12627
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012628static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12629{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012630 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012631 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012632 int i;
12633
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012634 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012635 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012636 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012637 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012638}
12639
Daniel Vetter94f05022016-06-14 18:01:00 +020012640/**
12641 * intel_atomic_commit - commit validated state object
12642 * @dev: DRM device
12643 * @state: the top-level driver state object
12644 * @nonblock: nonblocking commit
12645 *
12646 * This function commits a top-level state object that has been validated
12647 * with drm_atomic_helper_check().
12648 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012649 * RETURNS
12650 * Zero for success or -errno.
12651 */
12652static int intel_atomic_commit(struct drm_device *dev,
12653 struct drm_atomic_state *state,
12654 bool nonblock)
12655{
12656 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012657 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012658 int ret = 0;
12659
Chris Wilsonc004a902016-10-28 13:58:45 +010012660 drm_atomic_state_get(state);
12661 i915_sw_fence_init(&intel_state->commit_ready,
12662 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012663
Ville Syrjälä440df932017-03-29 17:21:23 +030012664 /*
12665 * The intel_legacy_cursor_update() fast path takes care
12666 * of avoiding the vblank waits for simple cursor
12667 * movement and flips. For cursor on/off and size changes,
12668 * we want to perform the vblank waits so that watermark
12669 * updates happen during the correct frames. Gen9+ have
12670 * double buffered watermarks and so shouldn't need this.
12671 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012672 * Unset state->legacy_cursor_update before the call to
12673 * drm_atomic_helper_setup_commit() because otherwise
12674 * drm_atomic_helper_wait_for_flip_done() is a noop and
12675 * we get FIFO underruns because we didn't wait
12676 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012677 *
12678 * FIXME doing watermarks and fb cleanup from a vblank worker
12679 * (assuming we had any) would solve these problems.
12680 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012681 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12682 struct intel_crtc_state *new_crtc_state;
12683 struct intel_crtc *crtc;
12684 int i;
12685
12686 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12687 if (new_crtc_state->wm.need_postvbl_update ||
12688 new_crtc_state->update_wm_post)
12689 state->legacy_cursor_update = false;
12690 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012691
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012692 ret = intel_atomic_prepare_commit(dev, state);
12693 if (ret) {
12694 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12695 i915_sw_fence_commit(&intel_state->commit_ready);
12696 return ret;
12697 }
12698
12699 ret = drm_atomic_helper_setup_commit(state, nonblock);
12700 if (!ret)
12701 ret = drm_atomic_helper_swap_state(state, true);
12702
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012703 if (ret) {
12704 i915_sw_fence_commit(&intel_state->commit_ready);
12705
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012706 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012707 return ret;
12708 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012709 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012710 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012711 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012712
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012713 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012714 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12715 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012716 memcpy(dev_priv->min_voltage_level,
12717 intel_state->min_voltage_level,
12718 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012719 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012720 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12721 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012722 }
12723
Chris Wilson08536952016-10-14 13:18:18 +010012724 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012725 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012726
12727 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012728 if (nonblock && intel_state->modeset) {
12729 queue_work(dev_priv->modeset_wq, &state->commit_work);
12730 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020012731 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012732 } else {
12733 if (intel_state->modeset)
12734 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020012735 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012736 }
Mika Kuoppala75714942015-12-16 09:26:48 +020012737
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012738 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012739}
12740
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012741static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012742 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012743 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012744 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012745 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012746 .atomic_duplicate_state = intel_crtc_duplicate_state,
12747 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012748 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012749};
12750
Chris Wilson74d290f2017-08-17 13:37:06 +010012751struct wait_rps_boost {
12752 struct wait_queue_entry wait;
12753
12754 struct drm_crtc *crtc;
Chris Wilsone61e0f52018-02-21 09:56:36 +000012755 struct i915_request *request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012756};
12757
12758static int do_rps_boost(struct wait_queue_entry *_wait,
12759 unsigned mode, int sync, void *key)
12760{
12761 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012762 struct i915_request *rq = wait->request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012763
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012764 /*
12765 * If we missed the vblank, but the request is already running it
12766 * is reasonable to assume that it will complete before the next
12767 * vblank without our intervention, so leave RPS alone.
12768 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000012769 if (!i915_request_started(rq))
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012770 gen6_rps_boost(rq, NULL);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012771 i915_request_put(rq);
Chris Wilson74d290f2017-08-17 13:37:06 +010012772
12773 drm_crtc_vblank_put(wait->crtc);
12774
12775 list_del(&wait->wait.entry);
12776 kfree(wait);
12777 return 1;
12778}
12779
12780static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12781 struct dma_fence *fence)
12782{
12783 struct wait_rps_boost *wait;
12784
12785 if (!dma_fence_is_i915(fence))
12786 return;
12787
12788 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12789 return;
12790
12791 if (drm_crtc_vblank_get(crtc))
12792 return;
12793
12794 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12795 if (!wait) {
12796 drm_crtc_vblank_put(crtc);
12797 return;
12798 }
12799
12800 wait->request = to_request(dma_fence_get(fence));
12801 wait->crtc = crtc;
12802
12803 wait->wait.func = do_rps_boost;
12804 wait->wait.flags = 0;
12805
12806 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12807}
12808
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012809static int intel_plane_pin_fb(struct intel_plane_state *plane_state)
12810{
12811 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
12812 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
12813 struct drm_framebuffer *fb = plane_state->base.fb;
12814 struct i915_vma *vma;
12815
12816 if (plane->id == PLANE_CURSOR &&
12817 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12818 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12819 const int align = intel_cursor_alignment(dev_priv);
12820
12821 return i915_gem_object_attach_phys(obj, align);
12822 }
12823
12824 vma = intel_pin_and_fence_fb_obj(fb,
12825 plane_state->base.rotation,
12826 intel_plane_uses_fence(plane_state),
12827 &plane_state->flags);
12828 if (IS_ERR(vma))
12829 return PTR_ERR(vma);
12830
12831 plane_state->vma = vma;
12832
12833 return 0;
12834}
12835
12836static void intel_plane_unpin_fb(struct intel_plane_state *old_plane_state)
12837{
12838 struct i915_vma *vma;
12839
12840 vma = fetch_and_zero(&old_plane_state->vma);
12841 if (vma)
12842 intel_unpin_fb_vma(vma, old_plane_state->flags);
12843}
12844
Chris Wilsonb7268c52018-04-18 19:40:52 +010012845static void fb_obj_bump_render_priority(struct drm_i915_gem_object *obj)
12846{
12847 struct i915_sched_attr attr = {
12848 .priority = I915_PRIORITY_DISPLAY,
12849 };
12850
12851 i915_gem_object_wait_priority(obj, 0, &attr);
12852}
12853
Matt Roper6beb8c232014-12-01 15:40:14 -080012854/**
12855 * intel_prepare_plane_fb - Prepare fb for usage on plane
12856 * @plane: drm plane to prepare for
Chris Wilsonc38c1452018-02-14 13:49:22 +000012857 * @new_state: the plane state being prepared
Matt Roper6beb8c232014-12-01 15:40:14 -080012858 *
12859 * Prepares a framebuffer for usage on a display plane. Generally this
12860 * involves pinning the underlying object and updating the frontbuffer tracking
12861 * bits. Some older platforms need special physical address handling for
12862 * cursor planes.
12863 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012864 * Must be called with struct_mutex held.
12865 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012866 * Returns 0 on success, negative error code on failure.
12867 */
12868int
12869intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012870 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012871{
Chris Wilsonc004a902016-10-28 13:58:45 +010012872 struct intel_atomic_state *intel_state =
12873 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012874 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012875 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012876 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012877 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012878 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012879
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012880 if (old_obj) {
12881 struct drm_crtc_state *crtc_state =
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012882 drm_atomic_get_new_crtc_state(new_state->state,
12883 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012884
12885 /* Big Hammer, we also need to ensure that any pending
12886 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12887 * current scanout is retired before unpinning the old
12888 * framebuffer. Note that we rely on userspace rendering
12889 * into the buffer attached to the pipe they are waiting
12890 * on. If not, userspace generates a GPU hang with IPEHR
12891 * point to the MI_WAIT_FOR_EVENT.
12892 *
12893 * This should only fail upon a hung GPU, in which case we
12894 * can safely continue.
12895 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012896 if (needs_modeset(crtc_state)) {
12897 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12898 old_obj->resv, NULL,
12899 false, 0,
12900 GFP_KERNEL);
12901 if (ret < 0)
12902 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012903 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012904 }
12905
Chris Wilsonc004a902016-10-28 13:58:45 +010012906 if (new_state->fence) { /* explicit fencing */
12907 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12908 new_state->fence,
12909 I915_FENCE_TIMEOUT,
12910 GFP_KERNEL);
12911 if (ret < 0)
12912 return ret;
12913 }
12914
Chris Wilsonc37efb92016-06-17 08:28:47 +010012915 if (!obj)
12916 return 0;
12917
Chris Wilson4d3088c2017-07-26 17:00:38 +010012918 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012919 if (ret)
12920 return ret;
12921
Chris Wilson4d3088c2017-07-26 17:00:38 +010012922 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12923 if (ret) {
12924 i915_gem_object_unpin_pages(obj);
12925 return ret;
12926 }
12927
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012928 ret = intel_plane_pin_fb(to_intel_plane_state(new_state));
Chris Wilsonfd700752017-07-26 17:00:36 +010012929
Chris Wilsonb7268c52018-04-18 19:40:52 +010012930 fb_obj_bump_render_priority(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012931
12932 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012933 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012934 if (ret)
12935 return ret;
12936
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080012937 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
12938
Chris Wilsonc004a902016-10-28 13:58:45 +010012939 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012940 struct dma_fence *fence;
12941
Chris Wilsonc004a902016-10-28 13:58:45 +010012942 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12943 obj->resv, NULL,
12944 false, I915_FENCE_TIMEOUT,
12945 GFP_KERNEL);
12946 if (ret < 0)
12947 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012948
12949 fence = reservation_object_get_excl_rcu(obj->resv);
12950 if (fence) {
12951 add_rps_boost_after_vblank(new_state->crtc, fence);
12952 dma_fence_put(fence);
12953 }
12954 } else {
12955 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012956 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012957
Chris Wilsond07f0e52016-10-28 13:58:44 +010012958 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012959}
12960
Matt Roper38f3ce32014-12-02 07:45:25 -080012961/**
12962 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12963 * @plane: drm plane to clean up for
Chris Wilsonc38c1452018-02-14 13:49:22 +000012964 * @old_state: the state from the previous modeset
Matt Roper38f3ce32014-12-02 07:45:25 -080012965 *
12966 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012967 *
12968 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012969 */
12970void
12971intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012972 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012973{
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012974 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper38f3ce32014-12-02 07:45:25 -080012975
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012976 /* Should only be called after a successful intel_prepare_plane_fb()! */
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012977 mutex_lock(&dev_priv->drm.struct_mutex);
12978 intel_plane_unpin_fb(to_intel_plane_state(old_state));
12979 mutex_unlock(&dev_priv->drm.struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012980}
12981
Chandra Konduru6156a452015-04-27 13:48:39 -070012982int
Chandra Konduru77224cd2018-04-09 09:11:13 +053012983skl_max_scale(struct intel_crtc *intel_crtc,
12984 struct intel_crtc_state *crtc_state,
12985 uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -070012986{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012987 struct drm_i915_private *dev_priv;
Chandra Konduru77224cd2018-04-09 09:11:13 +053012988 int max_scale, mult;
12989 int crtc_clock, max_dotclk, tmpclk1, tmpclk2;
Chandra Konduru6156a452015-04-27 13:48:39 -070012990
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012991 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012992 return DRM_PLANE_HELPER_NO_SCALING;
12993
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012994 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012995
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012996 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12997 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12998
Rodrigo Vivi43037c82017-10-03 15:31:42 -070012999 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013000 max_dotclk *= 2;
13001
13002 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013003 return DRM_PLANE_HELPER_NO_SCALING;
13004
13005 /*
13006 * skl max scale is lower of:
13007 * close to 3 but not 3, -1 is for that purpose
13008 * or
13009 * cdclk/crtc_clock
13010 */
Chandra Konduru77224cd2018-04-09 09:11:13 +053013011 mult = pixel_format == DRM_FORMAT_NV12 ? 2 : 3;
13012 tmpclk1 = (1 << 16) * mult - 1;
13013 tmpclk2 = (1 << 8) * ((max_dotclk << 8) / crtc_clock);
13014 max_scale = min(tmpclk1, tmpclk2);
Chandra Konduru6156a452015-04-27 13:48:39 -070013015
13016 return max_scale;
13017}
13018
Matt Roper465c1202014-05-29 08:06:54 -070013019static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013020intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013021 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013022 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013023{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013024 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013025 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013026 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013027 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13028 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013029 int ret;
Chandra Konduru77224cd2018-04-09 09:11:13 +053013030 uint32_t pixel_format = 0;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013031
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013032 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013033 /* use scaler when colorkey is not required */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +020013034 if (!state->ckey.flags) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013035 min_scale = 1;
Chandra Konduru77224cd2018-04-09 09:11:13 +053013036 if (state->base.fb)
13037 pixel_format = state->base.fb->format->format;
13038 max_scale = skl_max_scale(to_intel_crtc(crtc),
13039 crtc_state, pixel_format);
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013040 }
Sonika Jindald8106362015-04-10 14:37:28 +053013041 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013042 }
Sonika Jindald8106362015-04-10 14:37:28 +053013043
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020013044 ret = drm_atomic_helper_check_plane_state(&state->base,
13045 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020013046 min_scale, max_scale,
13047 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013048 if (ret)
13049 return ret;
13050
Daniel Vettercc926382016-08-15 10:41:47 +020013051 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013052 return 0;
13053
13054 if (INTEL_GEN(dev_priv) >= 9) {
Imre Deakc322c642018-01-16 13:24:14 +020013055 ret = skl_check_plane_surface(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013056 if (ret)
13057 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013058
13059 state->ctl = skl_plane_ctl(crtc_state, state);
13060 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013061 ret = i9xx_check_plane_surface(state);
13062 if (ret)
13063 return ret;
13064
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013065 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013066 }
13067
James Ausmus4036c782017-11-13 10:11:28 -080013068 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
13069 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
13070
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013071 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013072}
13073
Daniel Vetter5a21b662016-05-24 17:13:53 +020013074static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13075 struct drm_crtc_state *old_crtc_state)
13076{
13077 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013078 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013080 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013081 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013082 struct intel_atomic_state *old_intel_state =
13083 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013084 struct intel_crtc_state *intel_cstate =
13085 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
13086 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013087
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013088 if (!modeset &&
13089 (intel_cstate->base.color_mgmt_changed ||
13090 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030013091 intel_color_set_csc(&intel_cstate->base);
13092 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013093 }
13094
Daniel Vetter5a21b662016-05-24 17:13:53 +020013095 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013096 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013097
13098 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013099 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013100
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013101 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030013102 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013103 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013104 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013105
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013106out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013107 if (dev_priv->display.atomic_update_watermarks)
13108 dev_priv->display.atomic_update_watermarks(old_intel_state,
13109 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013110}
13111
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013112void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
13113 struct intel_crtc_state *crtc_state)
13114{
13115 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
13116
13117 if (!IS_GEN2(dev_priv))
13118 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
13119
13120 if (crtc_state->has_pch_encoder) {
13121 enum pipe pch_transcoder =
13122 intel_crtc_pch_transcoder(crtc);
13123
13124 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
13125 }
13126}
13127
Daniel Vetter5a21b662016-05-24 17:13:53 +020013128static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13129 struct drm_crtc_state *old_crtc_state)
13130{
13131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013132 struct intel_atomic_state *old_intel_state =
13133 to_intel_atomic_state(old_crtc_state->state);
13134 struct intel_crtc_state *new_crtc_state =
13135 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013136
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013137 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010013138
13139 if (new_crtc_state->update_pipe &&
13140 !needs_modeset(&new_crtc_state->base) &&
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013141 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED)
13142 intel_crtc_arm_fifo_underrun(intel_crtc, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013143}
13144
Matt Ropercf4c7c12014-12-04 10:27:42 -080013145/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013146 * intel_plane_destroy - destroy a plane
13147 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013148 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013149 * Common destruction function for all types of planes (primary, cursor,
13150 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013151 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013152void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013153{
Matt Roper465c1202014-05-29 08:06:54 -070013154 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013155 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013156}
13157
Ben Widawsky714244e2017-08-01 09:58:16 -070013158static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
13159{
13160 switch (format) {
13161 case DRM_FORMAT_C8:
13162 case DRM_FORMAT_RGB565:
13163 case DRM_FORMAT_XRGB1555:
13164 case DRM_FORMAT_XRGB8888:
13165 return modifier == DRM_FORMAT_MOD_LINEAR ||
13166 modifier == I915_FORMAT_MOD_X_TILED;
13167 default:
13168 return false;
13169 }
13170}
13171
13172static bool i965_mod_supported(uint32_t format, uint64_t modifier)
13173{
13174 switch (format) {
13175 case DRM_FORMAT_C8:
13176 case DRM_FORMAT_RGB565:
13177 case DRM_FORMAT_XRGB8888:
13178 case DRM_FORMAT_XBGR8888:
13179 case DRM_FORMAT_XRGB2101010:
13180 case DRM_FORMAT_XBGR2101010:
13181 return modifier == DRM_FORMAT_MOD_LINEAR ||
13182 modifier == I915_FORMAT_MOD_X_TILED;
13183 default:
13184 return false;
13185 }
13186}
13187
13188static bool skl_mod_supported(uint32_t format, uint64_t modifier)
13189{
13190 switch (format) {
13191 case DRM_FORMAT_XRGB8888:
13192 case DRM_FORMAT_XBGR8888:
13193 case DRM_FORMAT_ARGB8888:
13194 case DRM_FORMAT_ABGR8888:
13195 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
13196 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
13197 return true;
13198 /* fall through */
13199 case DRM_FORMAT_RGB565:
13200 case DRM_FORMAT_XRGB2101010:
13201 case DRM_FORMAT_XBGR2101010:
13202 case DRM_FORMAT_YUYV:
13203 case DRM_FORMAT_YVYU:
13204 case DRM_FORMAT_UYVY:
13205 case DRM_FORMAT_VYUY:
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013206 case DRM_FORMAT_NV12:
Ben Widawsky714244e2017-08-01 09:58:16 -070013207 if (modifier == I915_FORMAT_MOD_Yf_TILED)
13208 return true;
13209 /* fall through */
13210 case DRM_FORMAT_C8:
13211 if (modifier == DRM_FORMAT_MOD_LINEAR ||
13212 modifier == I915_FORMAT_MOD_X_TILED ||
13213 modifier == I915_FORMAT_MOD_Y_TILED)
13214 return true;
13215 /* fall through */
13216 default:
13217 return false;
13218 }
13219}
13220
13221static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
13222 uint32_t format,
13223 uint64_t modifier)
13224{
13225 struct drm_i915_private *dev_priv = to_i915(plane->dev);
13226
13227 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13228 return false;
13229
13230 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
13231 modifier != DRM_FORMAT_MOD_LINEAR)
13232 return false;
13233
13234 if (INTEL_GEN(dev_priv) >= 9)
13235 return skl_mod_supported(format, modifier);
13236 else if (INTEL_GEN(dev_priv) >= 4)
13237 return i965_mod_supported(format, modifier);
13238 else
13239 return i8xx_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -070013240}
13241
13242static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13243 uint32_t format,
13244 uint64_t modifier)
13245{
13246 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13247 return false;
13248
13249 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13250}
13251
13252static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013253 .update_plane = drm_atomic_helper_update_plane,
13254 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013255 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013256 .atomic_get_property = intel_plane_atomic_get_property,
13257 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013258 .atomic_duplicate_state = intel_plane_duplicate_state,
13259 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013260 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013261};
13262
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013263static int
13264intel_legacy_cursor_update(struct drm_plane *plane,
13265 struct drm_crtc *crtc,
13266 struct drm_framebuffer *fb,
13267 int crtc_x, int crtc_y,
13268 unsigned int crtc_w, unsigned int crtc_h,
13269 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013270 uint32_t src_w, uint32_t src_h,
13271 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013272{
13273 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13274 int ret;
13275 struct drm_plane_state *old_plane_state, *new_plane_state;
13276 struct intel_plane *intel_plane = to_intel_plane(plane);
13277 struct drm_framebuffer *old_fb;
13278 struct drm_crtc_state *crtc_state = crtc->state;
13279
13280 /*
13281 * When crtc is inactive or there is a modeset pending,
13282 * wait for it to complete in the slowpath
13283 */
13284 if (!crtc_state->active || needs_modeset(crtc_state) ||
13285 to_intel_crtc_state(crtc_state)->update_pipe)
13286 goto slow;
13287
13288 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013289 /*
13290 * Don't do an async update if there is an outstanding commit modifying
13291 * the plane. This prevents our async update's changes from getting
13292 * overridden by a previous synchronous update's state.
13293 */
13294 if (old_plane_state->commit &&
13295 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13296 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013297
13298 /*
13299 * If any parameters change that may affect watermarks,
13300 * take the slowpath. Only changing fb or position should be
13301 * in the fastpath.
13302 */
13303 if (old_plane_state->crtc != crtc ||
13304 old_plane_state->src_w != src_w ||
13305 old_plane_state->src_h != src_h ||
13306 old_plane_state->crtc_w != crtc_w ||
13307 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013308 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013309 goto slow;
13310
13311 new_plane_state = intel_plane_duplicate_state(plane);
13312 if (!new_plane_state)
13313 return -ENOMEM;
13314
13315 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13316
13317 new_plane_state->src_x = src_x;
13318 new_plane_state->src_y = src_y;
13319 new_plane_state->src_w = src_w;
13320 new_plane_state->src_h = src_h;
13321 new_plane_state->crtc_x = crtc_x;
13322 new_plane_state->crtc_y = crtc_y;
13323 new_plane_state->crtc_w = crtc_w;
13324 new_plane_state->crtc_h = crtc_h;
13325
13326 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013327 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13328 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013329 to_intel_plane_state(new_plane_state));
13330 if (ret)
13331 goto out_free;
13332
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013333 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13334 if (ret)
13335 goto out_free;
13336
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013337 ret = intel_plane_pin_fb(to_intel_plane_state(new_plane_state));
13338 if (ret)
13339 goto out_unlock;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013340
Dhinakaran Pandiyana694e222018-03-06 19:34:19 -080013341 intel_fb_obj_flush(intel_fb_obj(fb), ORIGIN_FLIP);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013342
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013343 old_fb = old_plane_state->fb;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013344 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13345 intel_plane->frontbuffer_bit);
13346
13347 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013348 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013349
Ville Syrjälä72259532017-03-02 19:15:05 +020013350 if (plane->state->visible) {
13351 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013352 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013353 to_intel_crtc_state(crtc->state),
13354 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013355 } else {
13356 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013357 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013358 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013359
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013360 intel_plane_unpin_fb(to_intel_plane_state(old_plane_state));
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013361
13362out_unlock:
13363 mutex_unlock(&dev_priv->drm.struct_mutex);
13364out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013365 if (ret)
13366 intel_plane_destroy_state(plane, new_plane_state);
13367 else
13368 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013369 return ret;
13370
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013371slow:
13372 return drm_atomic_helper_update_plane(plane, crtc, fb,
13373 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013374 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013375}
13376
13377static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13378 .update_plane = intel_legacy_cursor_update,
13379 .disable_plane = drm_atomic_helper_disable_plane,
13380 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013381 .atomic_get_property = intel_plane_atomic_get_property,
13382 .atomic_set_property = intel_plane_atomic_set_property,
13383 .atomic_duplicate_state = intel_plane_duplicate_state,
13384 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013385 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013386};
13387
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013388static bool i9xx_plane_has_fbc(struct drm_i915_private *dev_priv,
13389 enum i9xx_plane_id i9xx_plane)
13390{
13391 if (!HAS_FBC(dev_priv))
13392 return false;
13393
13394 if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
13395 return i9xx_plane == PLANE_A; /* tied to pipe A */
13396 else if (IS_IVYBRIDGE(dev_priv))
13397 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B ||
13398 i9xx_plane == PLANE_C;
13399 else if (INTEL_GEN(dev_priv) >= 4)
13400 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B;
13401 else
13402 return i9xx_plane == PLANE_A;
13403}
13404
13405static bool skl_plane_has_fbc(struct drm_i915_private *dev_priv,
13406 enum pipe pipe, enum plane_id plane_id)
13407{
13408 if (!HAS_FBC(dev_priv))
13409 return false;
13410
13411 return pipe == PIPE_A && plane_id == PLANE_PRIMARY;
13412}
13413
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013414bool skl_plane_has_planar(struct drm_i915_private *dev_priv,
13415 enum pipe pipe, enum plane_id plane_id)
13416{
13417 if (plane_id == PLANE_PRIMARY) {
13418 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
13419 return false;
13420 else if ((INTEL_GEN(dev_priv) == 9 && pipe == PIPE_C) &&
13421 !IS_GEMINILAKE(dev_priv))
13422 return false;
13423 } else if (plane_id >= PLANE_SPRITE0) {
13424 if (plane_id == PLANE_CURSOR)
13425 return false;
13426 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) == 10) {
13427 if (plane_id != PLANE_SPRITE0)
13428 return false;
13429 } else {
13430 if (plane_id != PLANE_SPRITE0 || pipe == PIPE_C ||
13431 IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
13432 return false;
13433 }
13434 }
13435 return true;
13436}
13437
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013438static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013439intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013440{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013441 struct intel_plane *primary = NULL;
13442 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013443 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013444 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013445 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013446 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013447 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013448
13449 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013450 if (!primary) {
13451 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013452 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013453 }
Matt Roper465c1202014-05-29 08:06:54 -070013454
Matt Roper8e7d6882015-01-21 16:35:41 -080013455 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013456 if (!state) {
13457 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013458 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013459 }
13460
Matt Roper8e7d6882015-01-21 16:35:41 -080013461 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013462
Matt Roper465c1202014-05-29 08:06:54 -070013463 primary->can_scale = false;
13464 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013465 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013466 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013467 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013468 }
Matt Roper465c1202014-05-29 08:06:54 -070013469 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013470 /*
13471 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13472 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13473 */
13474 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013475 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013476 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013477 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013478 primary->id = PLANE_PRIMARY;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013479 primary->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, primary->id);
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013480
13481 if (INTEL_GEN(dev_priv) >= 9)
13482 primary->has_fbc = skl_plane_has_fbc(dev_priv,
13483 primary->pipe,
13484 primary->id);
13485 else
13486 primary->has_fbc = i9xx_plane_has_fbc(dev_priv,
13487 primary->i9xx_plane);
13488
13489 if (primary->has_fbc) {
13490 struct intel_fbc *fbc = &dev_priv->fbc;
13491
13492 fbc->possible_framebuffer_bits |= primary->frontbuffer_bit;
13493 }
13494
Matt Roperc59cb172014-12-01 15:40:16 -080013495 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013496
Ville Syrjälä77064e22017-12-22 21:22:28 +020013497 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013498 if (skl_plane_has_planar(dev_priv, pipe, PLANE_PRIMARY)) {
13499 intel_primary_formats = skl_pri_planar_formats;
13500 num_formats = ARRAY_SIZE(skl_pri_planar_formats);
13501 } else {
13502 intel_primary_formats = skl_primary_formats;
13503 num_formats = ARRAY_SIZE(skl_primary_formats);
13504 }
Ben Widawsky714244e2017-08-01 09:58:16 -070013505
Ville Syrjälä77064e22017-12-22 21:22:28 +020013506 if (skl_plane_has_ccs(dev_priv, pipe, PLANE_PRIMARY))
Ben Widawsky714244e2017-08-01 09:58:16 -070013507 modifiers = skl_format_modifiers_ccs;
13508 else
13509 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013510
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013511 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013512 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013513 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013514 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013515 intel_primary_formats = i965_primary_formats;
13516 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013517 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013518
Ville Syrjäläed150302017-11-17 21:19:10 +020013519 primary->update_plane = i9xx_update_plane;
13520 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013521 primary->get_hw_state = i9xx_plane_get_hw_state;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013522 } else {
13523 intel_primary_formats = i8xx_primary_formats;
13524 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013525 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013526
Ville Syrjäläed150302017-11-17 21:19:10 +020013527 primary->update_plane = i9xx_update_plane;
13528 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013529 primary->get_hw_state = i9xx_plane_get_hw_state;
Matt Roper465c1202014-05-29 08:06:54 -070013530 }
13531
Ville Syrjälä580503c2016-10-31 22:37:00 +020013532 if (INTEL_GEN(dev_priv) >= 9)
13533 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13534 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013535 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013536 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013537 DRM_PLANE_TYPE_PRIMARY,
13538 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013539 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013540 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13541 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013542 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013543 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013544 DRM_PLANE_TYPE_PRIMARY,
13545 "primary %c", pipe_name(pipe));
13546 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013547 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13548 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013549 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013550 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013551 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013552 "plane %c",
13553 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013554 if (ret)
13555 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013556
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -080013557 if (INTEL_GEN(dev_priv) >= 10) {
13558 supported_rotations =
13559 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13560 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270 |
13561 DRM_MODE_REFLECT_X;
13562 } else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013563 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013564 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13565 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013566 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13567 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013568 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13569 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013570 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013571 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013572 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013573 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013574 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013575 }
13576
Dave Airlie5481e272016-10-25 16:36:13 +100013577 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013578 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013579 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013580 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013581
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013582 if (INTEL_GEN(dev_priv) >= 9)
13583 drm_plane_create_color_properties(&primary->base,
13584 BIT(DRM_COLOR_YCBCR_BT601) |
13585 BIT(DRM_COLOR_YCBCR_BT709),
Ville Syrjäläc8624ed2018-02-14 21:23:27 +020013586 BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
13587 BIT(DRM_COLOR_YCBCR_FULL_RANGE),
Ville Syrjälä23b28082018-02-14 21:23:26 +020013588 DRM_COLOR_YCBCR_BT709,
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013589 DRM_COLOR_YCBCR_LIMITED_RANGE);
13590
Matt Roperea2c67b2014-12-23 10:41:52 -080013591 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13592
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013593 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013594
13595fail:
13596 kfree(state);
13597 kfree(primary);
13598
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013599 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013600}
13601
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013602static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013603intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13604 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013605{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013606 struct intel_plane *cursor = NULL;
13607 struct intel_plane_state *state = NULL;
13608 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013609
13610 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013611 if (!cursor) {
13612 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013613 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013614 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013615
Matt Roper8e7d6882015-01-21 16:35:41 -080013616 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013617 if (!state) {
13618 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013619 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013620 }
13621
Matt Roper8e7d6882015-01-21 16:35:41 -080013622 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013623
Matt Roper3d7d6512014-06-10 08:28:13 -070013624 cursor->can_scale = false;
13625 cursor->max_downscale = 1;
13626 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013627 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013628 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013629 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013630
13631 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13632 cursor->update_plane = i845_update_cursor;
13633 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013634 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013635 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013636 } else {
13637 cursor->update_plane = i9xx_update_cursor;
13638 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013639 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013640 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013641 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013642
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013643 cursor->cursor.base = ~0;
13644 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013645
13646 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13647 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013648
Ville Syrjälä580503c2016-10-31 22:37:00 +020013649 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013650 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013651 intel_cursor_formats,
13652 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013653 cursor_format_modifiers,
13654 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013655 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013656 if (ret)
13657 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013658
Dave Airlie5481e272016-10-25 16:36:13 +100013659 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013660 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013661 DRM_MODE_ROTATE_0,
13662 DRM_MODE_ROTATE_0 |
13663 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013664
Ville Syrjälä580503c2016-10-31 22:37:00 +020013665 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013666 state->scaler_id = -1;
13667
Matt Roperea2c67b2014-12-23 10:41:52 -080013668 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13669
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013670 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013671
13672fail:
13673 kfree(state);
13674 kfree(cursor);
13675
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013676 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013677}
13678
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013679static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13680 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013681{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013682 struct intel_crtc_scaler_state *scaler_state =
13683 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013684 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013685 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013686
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013687 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13688 if (!crtc->num_scalers)
13689 return;
13690
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013691 for (i = 0; i < crtc->num_scalers; i++) {
13692 struct intel_scaler *scaler = &scaler_state->scalers[i];
13693
13694 scaler->in_use = 0;
13695 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013696 }
13697
13698 scaler_state->scaler_id = -1;
13699}
13700
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013701static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013702{
13703 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013704 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013705 struct intel_plane *primary = NULL;
13706 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013707 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013708
Daniel Vetter955382f2013-09-19 14:05:45 +020013709 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013710 if (!intel_crtc)
13711 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013712
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013713 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013714 if (!crtc_state) {
13715 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013716 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013717 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013718 intel_crtc->config = crtc_state;
13719 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013720 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013721
Ville Syrjälä580503c2016-10-31 22:37:00 +020013722 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013723 if (IS_ERR(primary)) {
13724 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013725 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013726 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013727 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013728
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013729 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013730 struct intel_plane *plane;
13731
Ville Syrjälä580503c2016-10-31 22:37:00 +020013732 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013733 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013734 ret = PTR_ERR(plane);
13735 goto fail;
13736 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013737 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013738 }
13739
Ville Syrjälä580503c2016-10-31 22:37:00 +020013740 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013741 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013742 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013743 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013744 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013745 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013746
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013747 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013748 &primary->base, &cursor->base,
13749 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013750 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013751 if (ret)
13752 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013753
Jesse Barnes80824002009-09-10 15:28:06 -070013754 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013755
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013756 /* initialize shared scalers */
13757 intel_crtc_init_scalers(intel_crtc, crtc_state);
13758
Ville Syrjälä1947fd12018-03-05 19:41:22 +020013759 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->pipe_to_crtc_mapping) ||
13760 dev_priv->pipe_to_crtc_mapping[pipe] != NULL);
13761 dev_priv->pipe_to_crtc_mapping[pipe] = intel_crtc;
13762
13763 if (INTEL_GEN(dev_priv) < 9) {
13764 enum i9xx_plane_id i9xx_plane = primary->i9xx_plane;
13765
13766 BUG_ON(i9xx_plane >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13767 dev_priv->plane_to_crtc_mapping[i9xx_plane] != NULL);
13768 dev_priv->plane_to_crtc_mapping[i9xx_plane] = intel_crtc;
13769 }
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013770
Jesse Barnes79e53942008-11-07 14:24:08 -080013771 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013772
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013773 intel_color_init(&intel_crtc->base);
13774
Daniel Vetter87b6b102014-05-15 15:33:46 +020013775 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013776
13777 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013778
13779fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013780 /*
13781 * drm_mode_config_cleanup() will free up any
13782 * crtcs/planes already initialized.
13783 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013784 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013785 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013786
13787 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013788}
13789
Jesse Barnes752aa882013-10-31 18:55:49 +020013790enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13791{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013792 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013793
Rob Clark51fd3712013-11-19 12:10:12 -050013794 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013795
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013796 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013797 return INVALID_PIPE;
13798
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013799 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013800}
13801
Ville Syrjälä6a20fe72018-02-07 18:48:41 +020013802int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
13803 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013804{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013805 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013806 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013807 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013808
Keith Packard418da172017-03-14 23:25:07 -070013809 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013810 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013811 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013812
Rob Clark7707e652014-07-17 23:30:04 -040013813 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013814 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013815
Daniel Vetterc05422d2009-08-11 16:05:30 +020013816 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013817}
13818
Daniel Vetter66a92782012-07-12 20:08:18 +020013819static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013820{
Daniel Vetter66a92782012-07-12 20:08:18 +020013821 struct drm_device *dev = encoder->base.dev;
13822 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013823 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013824 int entry = 0;
13825
Damien Lespiaub2784e12014-08-05 11:29:37 +010013826 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013827 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013828 index_mask |= (1 << entry);
13829
Jesse Barnes79e53942008-11-07 14:24:08 -080013830 entry++;
13831 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013832
Jesse Barnes79e53942008-11-07 14:24:08 -080013833 return index_mask;
13834}
13835
Ville Syrjälä646d5772016-10-31 22:37:14 +020013836static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013837{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013838 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013839 return false;
13840
13841 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13842 return false;
13843
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013844 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013845 return false;
13846
13847 return true;
13848}
13849
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013850static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013851{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013852 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013853 return false;
13854
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013855 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013856 return false;
13857
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013858 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013859 return false;
13860
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013861 if (HAS_PCH_LPT_H(dev_priv) &&
13862 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013863 return false;
13864
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013865 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013866 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013867 return false;
13868
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013869 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013870 return false;
13871
13872 return true;
13873}
13874
Imre Deak8090ba82016-08-10 14:07:33 +030013875void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13876{
13877 int pps_num;
13878 int pps_idx;
13879
13880 if (HAS_DDI(dev_priv))
13881 return;
13882 /*
13883 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13884 * everywhere where registers can be write protected.
13885 */
13886 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13887 pps_num = 2;
13888 else
13889 pps_num = 1;
13890
13891 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13892 u32 val = I915_READ(PP_CONTROL(pps_idx));
13893
13894 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13895 I915_WRITE(PP_CONTROL(pps_idx), val);
13896 }
13897}
13898
Imre Deak44cb7342016-08-10 14:07:29 +030013899static void intel_pps_init(struct drm_i915_private *dev_priv)
13900{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013901 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013902 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13903 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13904 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13905 else
13906 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013907
13908 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013909}
13910
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013911static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013912{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013913 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013914 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013915
Imre Deak44cb7342016-08-10 14:07:29 +030013916 intel_pps_init(dev_priv);
13917
Imre Deak97a824e12016-06-21 11:51:47 +030013918 /*
13919 * intel_edp_init_connector() depends on this completing first, to
13920 * prevent the registeration of both eDP and LVDS and the incorrect
13921 * sharing of the PPS.
13922 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013923 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013924
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013925 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013926 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013927
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013928 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013929 /*
13930 * FIXME: Broxton doesn't support port detection via the
13931 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13932 * detect the ports.
13933 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013934 intel_ddi_init(dev_priv, PORT_A);
13935 intel_ddi_init(dev_priv, PORT_B);
13936 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013937
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013938 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013939 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013940 int found;
13941
Jesse Barnesde31fac2015-03-06 15:53:32 -080013942 /*
13943 * Haswell uses DDI functions to detect digital outputs.
13944 * On SKL pre-D0 the strap isn't connected, so we assume
13945 * it's there.
13946 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013947 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013948 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013949 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013950 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013951
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013952 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013953 * register */
13954 found = I915_READ(SFUSE_STRAP);
13955
13956 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013957 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013958 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013959 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013960 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013961 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013962 if (found & SFUSE_STRAP_DDIF_DETECTED)
13963 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013964 /*
13965 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13966 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013967 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013968 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13969 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13970 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013971 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013972
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013973 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013974 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013975 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013976
Ville Syrjälä646d5772016-10-31 22:37:14 +020013977 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013978 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013979
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013980 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013981 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013982 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013983 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013984 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013985 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013986 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013987 }
13988
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013989 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013990 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013991
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013992 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013993 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013994
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013995 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013996 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013997
Daniel Vetter270b3042012-10-27 15:52:05 +020013998 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013999 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014000 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014001 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014002
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014003 /*
14004 * The DP_DETECTED bit is the latched state of the DDC
14005 * SDA pin at boot. However since eDP doesn't require DDC
14006 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14007 * eDP ports may have been muxed to an alternate function.
14008 * Thus we can't rely on the DP_DETECTED bit alone to detect
14009 * eDP ports. Consult the VBT as well as DP_DETECTED to
14010 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014011 *
14012 * Sadly the straps seem to be missing sometimes even for HDMI
14013 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14014 * and VBT for the presence of the port. Additionally we can't
14015 * trust the port type the VBT declares as we've seen at least
14016 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014017 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030014018 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014019 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14020 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014021 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014022 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014023 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014024
Jani Nikula7b91bf72017-08-18 12:30:19 +030014025 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014026 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14027 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014028 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014029 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014030 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014031
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014032 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014033 /*
14034 * eDP not supported on port D,
14035 * so no need to worry about it
14036 */
14037 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14038 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014039 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014040 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014041 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014042 }
14043
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014044 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014045 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014046 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014047
Paulo Zanonie2debe92013-02-18 19:00:27 -030014048 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014049 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014050 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014051 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014052 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014053 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014054 }
Ma Ling27185ae2009-08-24 13:50:23 +080014055
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014056 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014057 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014058 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014059
14060 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014061
Paulo Zanonie2debe92013-02-18 19:00:27 -030014062 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014063 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014064 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014065 }
Ma Ling27185ae2009-08-24 13:50:23 +080014066
Paulo Zanonie2debe92013-02-18 19:00:27 -030014067 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014068
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014069 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014070 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014071 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014072 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014073 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014074 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014075 }
Ma Ling27185ae2009-08-24 13:50:23 +080014076
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014077 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014078 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014079 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014080 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014081
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014082 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014083 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014084
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014085 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014086
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014087 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014088 encoder->base.possible_crtcs = encoder->crtc_mask;
14089 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014090 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014091 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014092
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014093 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014094
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014095 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014096}
14097
14098static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14099{
14100 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014101 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014102
Daniel Vetteref2d6332014-02-10 18:00:38 +010014103 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014104
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014105 i915_gem_object_lock(obj);
14106 WARN_ON(!obj->framebuffer_references--);
14107 i915_gem_object_unlock(obj);
Chris Wilsondd689282017-03-01 15:41:28 +000014108
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014109 i915_gem_object_put(obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014110
Jesse Barnes79e53942008-11-07 14:24:08 -080014111 kfree(intel_fb);
14112}
14113
14114static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014115 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014116 unsigned int *handle)
14117{
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014118 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014119
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014120 if (obj->userptr.mm) {
14121 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14122 return -EINVAL;
14123 }
14124
Chris Wilson05394f32010-11-08 19:18:58 +000014125 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014126}
14127
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014128static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14129 struct drm_file *file,
14130 unsigned flags, unsigned color,
14131 struct drm_clip_rect *clips,
14132 unsigned num_clips)
14133{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014134 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014135
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014136 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014137 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014138
14139 return 0;
14140}
14141
Jesse Barnes79e53942008-11-07 14:24:08 -080014142static const struct drm_framebuffer_funcs intel_fb_funcs = {
14143 .destroy = intel_user_framebuffer_destroy,
14144 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014145 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014146};
14147
Damien Lespiaub3218032015-02-27 11:15:18 +000014148static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014149u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14150 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014151{
Chris Wilson24dbf512017-02-15 10:59:18 +000014152 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014153
14154 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014155 int cpp = drm_format_plane_cpp(pixel_format, 0);
14156
Damien Lespiaub3218032015-02-27 11:15:18 +000014157 /* "The stride in bytes must not exceed the of the size of 8K
14158 * pixels and 32K bytes."
14159 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014160 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014161 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014162 return 32*1024;
14163 } else if (gen >= 4) {
14164 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14165 return 16*1024;
14166 else
14167 return 32*1024;
14168 } else if (gen >= 3) {
14169 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14170 return 8*1024;
14171 else
14172 return 16*1024;
14173 } else {
14174 /* XXX DSPC is limited to 4k tiled */
14175 return 8*1024;
14176 }
14177}
14178
Chris Wilson24dbf512017-02-15 10:59:18 +000014179static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14180 struct drm_i915_gem_object *obj,
14181 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014182{
Chris Wilson24dbf512017-02-15 10:59:18 +000014183 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014184 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014185 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014186 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000014187 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014188 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014189 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080014190
Chris Wilsondd689282017-03-01 15:41:28 +000014191 i915_gem_object_lock(obj);
14192 obj->framebuffer_references++;
14193 tiling = i915_gem_object_get_tiling(obj);
14194 stride = i915_gem_object_get_stride(obj);
14195 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014196
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014197 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014198 /*
14199 * If there's a fence, enforce that
14200 * the fb modifier and tiling mode match.
14201 */
14202 if (tiling != I915_TILING_NONE &&
14203 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014204 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014205 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014206 }
14207 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014208 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014209 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014210 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014211 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014212 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014213 }
14214 }
14215
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014216 /* Passed in modifier sanity checking. */
14217 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014218 case I915_FORMAT_MOD_Y_TILED_CCS:
14219 case I915_FORMAT_MOD_Yf_TILED_CCS:
14220 switch (mode_cmd->pixel_format) {
14221 case DRM_FORMAT_XBGR8888:
14222 case DRM_FORMAT_ABGR8888:
14223 case DRM_FORMAT_XRGB8888:
14224 case DRM_FORMAT_ARGB8888:
14225 break;
14226 default:
14227 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
14228 goto err;
14229 }
14230 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014231 case I915_FORMAT_MOD_Y_TILED:
14232 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014233 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014234 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14235 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014236 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014237 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014238 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014239 case I915_FORMAT_MOD_X_TILED:
14240 break;
14241 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014242 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14243 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014244 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014245 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014246
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014247 /*
14248 * gen2/3 display engine uses the fence if present,
14249 * so the tiling mode must match the fb modifier exactly.
14250 */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014251 if (INTEL_GEN(dev_priv) < 4 &&
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014252 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014253 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014254 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014255 }
14256
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014257 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014258 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014259 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014260 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014261 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014262 "tiled" : "linear",
14263 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014264 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014265 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014266
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014267 /*
14268 * If there's a fence, enforce that
14269 * the fb pitch and fence stride match.
14270 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014271 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14272 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14273 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014274 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014275 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014276
Ville Syrjälä57779d02012-10-31 17:50:14 +020014277 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014278 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014279 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014280 case DRM_FORMAT_RGB565:
14281 case DRM_FORMAT_XRGB8888:
14282 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014283 break;
14284 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014285 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014286 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14287 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014288 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014289 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014290 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014291 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014292 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014293 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014294 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14295 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014296 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014297 }
14298 break;
14299 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014300 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014301 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014302 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014303 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14304 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014305 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014306 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014307 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014308 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014309 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014310 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14311 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014312 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014313 }
14314 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014315 case DRM_FORMAT_YUYV:
14316 case DRM_FORMAT_UYVY:
14317 case DRM_FORMAT_YVYU:
14318 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014319 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014320 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14321 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014322 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014323 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014324 break;
Chandra Kondurue44134f2018-05-12 03:03:15 +053014325 case DRM_FORMAT_NV12:
14326 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_Y_TILED_CCS ||
14327 mode_cmd->modifier[0] == I915_FORMAT_MOD_Yf_TILED_CCS) {
14328 DRM_DEBUG_KMS("RC not to be enabled with NV12\n");
14329 goto err;
14330 }
14331 if (INTEL_GEN(dev_priv) < 9 || IS_SKYLAKE(dev_priv) ||
14332 IS_BROXTON(dev_priv)) {
14333 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14334 drm_get_format_name(mode_cmd->pixel_format,
14335 &format_name));
14336 goto err;
14337 }
14338 break;
Chris Wilson57cd6502010-08-08 12:34:44 +010014339 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014340 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14341 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014342 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014343 }
14344
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014345 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14346 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014347 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014348
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014349 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014350
Chandra Kondurue44134f2018-05-12 03:03:15 +053014351 if (fb->format->format == DRM_FORMAT_NV12 &&
14352 (fb->width < SKL_MIN_YUV_420_SRC_W ||
14353 fb->height < SKL_MIN_YUV_420_SRC_H ||
14354 (fb->width % 4) != 0 || (fb->height % 4) != 0)) {
14355 DRM_DEBUG_KMS("src dimensions not correct for NV12\n");
14356 return -EINVAL;
14357 }
14358
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014359 for (i = 0; i < fb->format->num_planes; i++) {
14360 u32 stride_alignment;
14361
14362 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14363 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014364 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014365 }
14366
14367 stride_alignment = intel_fb_stride_alignment(fb, i);
14368
14369 /*
14370 * Display WA #0531: skl,bxt,kbl,glk
14371 *
14372 * Render decompression and plane width > 3840
14373 * combined with horizontal panning requires the
14374 * plane stride to be a multiple of 4. We'll just
14375 * require the entire fb to accommodate that to avoid
14376 * potential runtime errors at plane configuration time.
14377 */
14378 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14379 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14380 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14381 stride_alignment *= 4;
14382
14383 if (fb->pitches[i] & (stride_alignment - 1)) {
14384 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14385 i, fb->pitches[i], stride_alignment);
14386 goto err;
14387 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014388
Daniel Stonea268bcd2018-05-18 15:30:08 +010014389 fb->obj[i] = &obj->base;
14390 }
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014391
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014392 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014393 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014394 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014395
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014396 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014397 if (ret) {
14398 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014399 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014400 }
14401
Jesse Barnes79e53942008-11-07 14:24:08 -080014402 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014403
14404err:
Chris Wilsondd689282017-03-01 15:41:28 +000014405 i915_gem_object_lock(obj);
14406 obj->framebuffer_references--;
14407 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014408 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014409}
14410
Jesse Barnes79e53942008-11-07 14:24:08 -080014411static struct drm_framebuffer *
14412intel_user_framebuffer_create(struct drm_device *dev,
14413 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014414 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014415{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014416 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014417 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014418 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014419
Chris Wilson03ac0642016-07-20 13:31:51 +010014420 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14421 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014422 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014423
Chris Wilson24dbf512017-02-15 10:59:18 +000014424 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014425 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014426 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014427
14428 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014429}
14430
Chris Wilson778e23a2016-12-05 14:29:39 +000014431static void intel_atomic_state_free(struct drm_atomic_state *state)
14432{
14433 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14434
14435 drm_atomic_state_default_release(state);
14436
14437 i915_sw_fence_fini(&intel_state->commit_ready);
14438
14439 kfree(state);
14440}
14441
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014442static enum drm_mode_status
14443intel_mode_valid(struct drm_device *dev,
14444 const struct drm_display_mode *mode)
14445{
14446 if (mode->vscan > 1)
14447 return MODE_NO_VSCAN;
14448
14449 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
14450 return MODE_NO_DBLESCAN;
14451
14452 if (mode->flags & DRM_MODE_FLAG_HSKEW)
14453 return MODE_H_ILLEGAL;
14454
14455 if (mode->flags & (DRM_MODE_FLAG_CSYNC |
14456 DRM_MODE_FLAG_NCSYNC |
14457 DRM_MODE_FLAG_PCSYNC))
14458 return MODE_HSYNC;
14459
14460 if (mode->flags & (DRM_MODE_FLAG_BCAST |
14461 DRM_MODE_FLAG_PIXMUX |
14462 DRM_MODE_FLAG_CLKDIV2))
14463 return MODE_BAD;
14464
14465 return MODE_OK;
14466}
14467
Jesse Barnes79e53942008-11-07 14:24:08 -080014468static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014469 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014470 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014471 .output_poll_changed = intel_fbdev_output_poll_changed,
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014472 .mode_valid = intel_mode_valid,
Matt Roper5ee67f12015-01-21 16:35:44 -080014473 .atomic_check = intel_atomic_check,
14474 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014475 .atomic_state_alloc = intel_atomic_state_alloc,
14476 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014477 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014478};
14479
Imre Deak88212942016-03-16 13:38:53 +020014480/**
14481 * intel_init_display_hooks - initialize the display modesetting hooks
14482 * @dev_priv: device private
14483 */
14484void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014485{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014486 intel_init_cdclk_hooks(dev_priv);
14487
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014488 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014489 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014490 dev_priv->display.get_initial_plane_config =
14491 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014492 dev_priv->display.crtc_compute_clock =
14493 haswell_crtc_compute_clock;
14494 dev_priv->display.crtc_enable = haswell_crtc_enable;
14495 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014496 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014497 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014498 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014499 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014500 dev_priv->display.crtc_compute_clock =
14501 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014502 dev_priv->display.crtc_enable = haswell_crtc_enable;
14503 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014504 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014505 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014506 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014507 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014508 dev_priv->display.crtc_compute_clock =
14509 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014510 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14511 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014512 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014513 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014514 dev_priv->display.get_initial_plane_config =
14515 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014516 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14517 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14518 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14519 } else if (IS_VALLEYVIEW(dev_priv)) {
14520 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14521 dev_priv->display.get_initial_plane_config =
14522 i9xx_get_initial_plane_config;
14523 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014524 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14525 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014526 } else if (IS_G4X(dev_priv)) {
14527 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14528 dev_priv->display.get_initial_plane_config =
14529 i9xx_get_initial_plane_config;
14530 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14531 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14532 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014533 } else if (IS_PINEVIEW(dev_priv)) {
14534 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14535 dev_priv->display.get_initial_plane_config =
14536 i9xx_get_initial_plane_config;
14537 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14538 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14539 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014540 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014541 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014542 dev_priv->display.get_initial_plane_config =
14543 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014544 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014545 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14546 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014547 } else {
14548 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14549 dev_priv->display.get_initial_plane_config =
14550 i9xx_get_initial_plane_config;
14551 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14552 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14553 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014554 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014555
Imre Deak88212942016-03-16 13:38:53 +020014556 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014557 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014558 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014559 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014560 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014561 /* FIXME: detect B0+ stepping and use auto training */
14562 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014563 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014564 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014565 }
14566
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014567 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014568 dev_priv->display.update_crtcs = skl_update_crtcs;
14569 else
14570 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014571}
14572
Jesse Barnesb690e962010-07-19 13:53:12 -070014573/*
Keith Packard435793d2011-07-12 14:56:22 -070014574 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14575 */
14576static void quirk_ssc_force_disable(struct drm_device *dev)
14577{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014578 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014579 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014580 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014581}
14582
Carsten Emde4dca20e2012-03-15 15:56:26 +010014583/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014584 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14585 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014586 */
14587static void quirk_invert_brightness(struct drm_device *dev)
14588{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014589 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014590 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014591 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014592}
14593
Scot Doyle9c72cc62014-07-03 23:27:50 +000014594/* Some VBT's incorrectly indicate no backlight is present */
14595static void quirk_backlight_present(struct drm_device *dev)
14596{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014597 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014598 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14599 DRM_INFO("applying backlight present quirk\n");
14600}
14601
Manasi Navarec99a2592017-06-30 09:33:48 -070014602/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14603 * which is 300 ms greater than eDP spec T12 min.
14604 */
14605static void quirk_increase_t12_delay(struct drm_device *dev)
14606{
14607 struct drm_i915_private *dev_priv = to_i915(dev);
14608
14609 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14610 DRM_INFO("Applying T12 delay quirk\n");
14611}
14612
Jesse Barnesb690e962010-07-19 13:53:12 -070014613struct intel_quirk {
14614 int device;
14615 int subsystem_vendor;
14616 int subsystem_device;
14617 void (*hook)(struct drm_device *dev);
14618};
14619
Egbert Eich5f85f172012-10-14 15:46:38 +020014620/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14621struct intel_dmi_quirk {
14622 void (*hook)(struct drm_device *dev);
14623 const struct dmi_system_id (*dmi_id_list)[];
14624};
14625
14626static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14627{
14628 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14629 return 1;
14630}
14631
14632static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14633 {
14634 .dmi_id_list = &(const struct dmi_system_id[]) {
14635 {
14636 .callback = intel_dmi_reverse_brightness,
14637 .ident = "NCR Corporation",
14638 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14639 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14640 },
14641 },
14642 { } /* terminating entry */
14643 },
14644 .hook = quirk_invert_brightness,
14645 },
14646};
14647
Ben Widawskyc43b5632012-04-16 14:07:40 -070014648static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014649 /* Lenovo U160 cannot use SSC on LVDS */
14650 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014651
14652 /* Sony Vaio Y cannot use SSC on LVDS */
14653 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014654
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014655 /* Acer Aspire 5734Z must invert backlight brightness */
14656 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14657
14658 /* Acer/eMachines G725 */
14659 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14660
14661 /* Acer/eMachines e725 */
14662 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14663
14664 /* Acer/Packard Bell NCL20 */
14665 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14666
14667 /* Acer Aspire 4736Z */
14668 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014669
14670 /* Acer Aspire 5336 */
14671 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014672
14673 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14674 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014675
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014676 /* Acer C720 Chromebook (Core i3 4005U) */
14677 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14678
jens steinb2a96012014-10-28 20:25:53 +010014679 /* Apple Macbook 2,1 (Core 2 T7400) */
14680 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14681
Jani Nikula1b9448b02015-11-05 11:49:59 +020014682 /* Apple Macbook 4,1 */
14683 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14684
Scot Doyled4967d82014-07-03 23:27:52 +000014685 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14686 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014687
14688 /* HP Chromebook 14 (Celeron 2955U) */
14689 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014690
14691 /* Dell Chromebook 11 */
14692 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014693
14694 /* Dell Chromebook 11 (2015 version) */
14695 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014696
14697 /* Toshiba Satellite P50-C-18C */
14698 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014699};
14700
14701static void intel_init_quirks(struct drm_device *dev)
14702{
14703 struct pci_dev *d = dev->pdev;
14704 int i;
14705
14706 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14707 struct intel_quirk *q = &intel_quirks[i];
14708
14709 if (d->device == q->device &&
14710 (d->subsystem_vendor == q->subsystem_vendor ||
14711 q->subsystem_vendor == PCI_ANY_ID) &&
14712 (d->subsystem_device == q->subsystem_device ||
14713 q->subsystem_device == PCI_ANY_ID))
14714 q->hook(dev);
14715 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014716 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14717 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14718 intel_dmi_quirks[i].hook(dev);
14719 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014720}
14721
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014722/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014723static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014724{
David Weinehall52a05c32016-08-22 13:32:44 +030014725 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014726 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014727 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014728
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014729 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014730 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014731 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014732 sr1 = inb(VGA_SR_DATA);
14733 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014734 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014735 udelay(300);
14736
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014737 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014738 POSTING_READ(vga_reg);
14739}
14740
Daniel Vetterf8175862012-04-10 15:50:11 +020014741void intel_modeset_init_hw(struct drm_device *dev)
14742{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014743 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014744
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014745 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014746 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014747 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014748}
14749
Matt Roperd93c0372015-12-03 11:37:41 -080014750/*
14751 * Calculate what we think the watermarks should be for the state we've read
14752 * out of the hardware and then immediately program those watermarks so that
14753 * we ensure the hardware settings match our internal state.
14754 *
14755 * We can calculate what we think WM's should be by creating a duplicate of the
14756 * current state (which was constructed during hardware readout) and running it
14757 * through the atomic check code to calculate new watermark values in the
14758 * state object.
14759 */
14760static void sanitize_watermarks(struct drm_device *dev)
14761{
14762 struct drm_i915_private *dev_priv = to_i915(dev);
14763 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014764 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014765 struct drm_crtc *crtc;
14766 struct drm_crtc_state *cstate;
14767 struct drm_modeset_acquire_ctx ctx;
14768 int ret;
14769 int i;
14770
14771 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014772 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014773 return;
14774
14775 /*
14776 * We need to hold connection_mutex before calling duplicate_state so
14777 * that the connector loop is protected.
14778 */
14779 drm_modeset_acquire_init(&ctx, 0);
14780retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014781 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014782 if (ret == -EDEADLK) {
14783 drm_modeset_backoff(&ctx);
14784 goto retry;
14785 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014786 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014787 }
14788
14789 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14790 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014791 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014792
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014793 intel_state = to_intel_atomic_state(state);
14794
Matt Ropered4a6a72016-02-23 17:20:13 -080014795 /*
14796 * Hardware readout is the only time we don't want to calculate
14797 * intermediate watermarks (since we don't trust the current
14798 * watermarks).
14799 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014800 if (!HAS_GMCH_DISPLAY(dev_priv))
14801 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014802
Matt Roperd93c0372015-12-03 11:37:41 -080014803 ret = intel_atomic_check(dev, state);
14804 if (ret) {
14805 /*
14806 * If we fail here, it means that the hardware appears to be
14807 * programmed in a way that shouldn't be possible, given our
14808 * understanding of watermark requirements. This might mean a
14809 * mistake in the hardware readout code or a mistake in the
14810 * watermark calculations for a given platform. Raise a WARN
14811 * so that this is noticeable.
14812 *
14813 * If this actually happens, we'll have to just leave the
14814 * BIOS-programmed watermarks untouched and hope for the best.
14815 */
14816 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014817 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014818 }
14819
14820 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014821 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014822 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14823
Matt Ropered4a6a72016-02-23 17:20:13 -080014824 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014825 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010014826
14827 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080014828 }
14829
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014830put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014831 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014832fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014833 drm_modeset_drop_locks(&ctx);
14834 drm_modeset_acquire_fini(&ctx);
14835}
14836
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014837static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14838{
14839 if (IS_GEN5(dev_priv)) {
14840 u32 fdi_pll_clk =
14841 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14842
14843 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14844 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14845 dev_priv->fdi_pll_freq = 270000;
14846 } else {
14847 return;
14848 }
14849
14850 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14851}
14852
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014853int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014854{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014855 struct drm_i915_private *dev_priv = to_i915(dev);
14856 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014857 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014858 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014859
Ville Syrjälä757fffc2017-11-13 15:36:22 +020014860 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
14861
Jesse Barnes79e53942008-11-07 14:24:08 -080014862 drm_mode_config_init(dev);
14863
14864 dev->mode_config.min_width = 0;
14865 dev->mode_config.min_height = 0;
14866
Dave Airlie019d96c2011-09-29 16:20:42 +010014867 dev->mode_config.preferred_depth = 24;
14868 dev->mode_config.prefer_shadow = 1;
14869
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014870 dev->mode_config.allow_fb_modifiers = true;
14871
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014872 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014873
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014874 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014875 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014876 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014877
Jesse Barnesb690e962010-07-19 13:53:12 -070014878 intel_init_quirks(dev);
14879
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014880 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014881
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014882 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014883 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014884
Lukas Wunner69f92f62015-07-15 13:57:35 +020014885 /*
14886 * There may be no VBT; and if the BIOS enabled SSC we can
14887 * just keep using it to avoid unnecessary flicker. Whereas if the
14888 * BIOS isn't using it, don't assume it will work even if the VBT
14889 * indicates as much.
14890 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014891 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014892 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14893 DREF_SSC1_ENABLE);
14894
14895 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14896 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14897 bios_lvds_use_ssc ? "en" : "dis",
14898 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14899 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14900 }
14901 }
14902
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014903 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014904 dev->mode_config.max_width = 2048;
14905 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014906 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014907 dev->mode_config.max_width = 4096;
14908 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014909 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014910 dev->mode_config.max_width = 8192;
14911 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014912 }
Damien Lespiau068be562014-03-28 14:17:49 +000014913
Jani Nikula2a307c22016-11-30 17:43:04 +020014914 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14915 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014916 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014917 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014918 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14919 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14920 } else {
14921 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14922 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14923 }
14924
Matthew Auld73ebd502017-12-11 15:18:20 +000014925 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080014926
Zhao Yakui28c97732009-10-09 11:39:41 +080014927 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014928 INTEL_INFO(dev_priv)->num_pipes,
14929 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014930
Damien Lespiau055e3932014-08-18 13:49:10 +010014931 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014932 int ret;
14933
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014934 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014935 if (ret) {
14936 drm_mode_config_cleanup(dev);
14937 return ret;
14938 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014939 }
14940
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014941 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014942 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014943
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014944 intel_update_czclk(dev_priv);
14945 intel_modeset_init_hw(dev);
14946
Ville Syrjäläb2045352016-05-13 23:41:27 +030014947 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014948 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014949
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014950 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014951 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014952 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014953
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014954 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014955 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014956 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014957
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014958 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014959 struct intel_initial_plane_config plane_config = {};
14960
Jesse Barnes46f297f2014-03-07 08:57:48 -080014961 if (!crtc->active)
14962 continue;
14963
Jesse Barnes46f297f2014-03-07 08:57:48 -080014964 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014965 * Note that reserving the BIOS fb up front prevents us
14966 * from stuffing other stolen allocations like the ring
14967 * on top. This prevents some ugliness at boot time, and
14968 * can even allow for smooth boot transitions if the BIOS
14969 * fb is large enough for the active pipe configuration.
14970 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014971 dev_priv->display.get_initial_plane_config(crtc,
14972 &plane_config);
14973
14974 /*
14975 * If the fb is shared between multiple heads, we'll
14976 * just get the first one.
14977 */
14978 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014979 }
Matt Roperd93c0372015-12-03 11:37:41 -080014980
14981 /*
14982 * Make sure hardware watermarks really match the state we read out.
14983 * Note that we need to do this after reconstructing the BIOS fb's
14984 * since the watermark calculation done here will use pstate->fb.
14985 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014986 if (!HAS_GMCH_DISPLAY(dev_priv))
14987 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014988
14989 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014990}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014991
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014992void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14993{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014994 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014995 /* 640x480@60Hz, ~25175 kHz */
14996 struct dpll clock = {
14997 .m1 = 18,
14998 .m2 = 7,
14999 .p1 = 13,
15000 .p2 = 4,
15001 .n = 2,
15002 };
15003 u32 dpll, fp;
15004 int i;
15005
15006 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
15007
15008 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
15009 pipe_name(pipe), clock.vco, clock.dot);
15010
15011 fp = i9xx_dpll_compute_fp(&clock);
15012 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
15013 DPLL_VGA_MODE_DIS |
15014 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
15015 PLL_P2_DIVIDE_BY_4 |
15016 PLL_REF_INPUT_DREFCLK |
15017 DPLL_VCO_ENABLE;
15018
15019 I915_WRITE(FP0(pipe), fp);
15020 I915_WRITE(FP1(pipe), fp);
15021
15022 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
15023 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
15024 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
15025 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
15026 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
15027 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
15028 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
15029
15030 /*
15031 * Apparently we need to have VGA mode enabled prior to changing
15032 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
15033 * dividers, even though the register value does change.
15034 */
15035 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
15036 I915_WRITE(DPLL(pipe), dpll);
15037
15038 /* Wait for the clocks to stabilize. */
15039 POSTING_READ(DPLL(pipe));
15040 udelay(150);
15041
15042 /* The pixel multiplier can only be updated once the
15043 * DPLL is enabled and the clocks are stable.
15044 *
15045 * So write it again.
15046 */
15047 I915_WRITE(DPLL(pipe), dpll);
15048
15049 /* We do this three times for luck */
15050 for (i = 0; i < 3 ; i++) {
15051 I915_WRITE(DPLL(pipe), dpll);
15052 POSTING_READ(DPLL(pipe));
15053 udelay(150); /* wait for warmup */
15054 }
15055
15056 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
15057 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015058
15059 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015060}
15061
15062void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15063{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015064 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15065
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015066 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
15067 pipe_name(pipe));
15068
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020015069 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
15070 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
15071 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
15072 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & CURSOR_MODE);
15073 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & CURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015074
15075 I915_WRITE(PIPECONF(pipe), 0);
15076 POSTING_READ(PIPECONF(pipe));
15077
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015078 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015079
15080 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
15081 POSTING_READ(DPLL(pipe));
15082}
15083
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015084static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020015085 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020015086{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015087 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +020015088 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
15089 u32 val = I915_READ(DSPCNTR(i9xx_plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015090
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015091 return (val & DISPLAY_PLANE_ENABLE) == 0 ||
15092 (val & DISPPLANE_SEL_PIPE_MASK) == DISPPLANE_SEL_PIPE(crtc->pipe);
15093}
Daniel Vetterfa555832012-10-10 23:14:00 +020015094
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015095static void
15096intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
15097{
15098 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020015099
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015100 if (INTEL_GEN(dev_priv) >= 4)
15101 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020015102
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015103 for_each_intel_crtc(&dev_priv->drm, crtc) {
15104 struct intel_plane *plane =
15105 to_intel_plane(crtc->base.primary);
15106
15107 if (intel_plane_mapping_ok(crtc, plane))
15108 continue;
15109
15110 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
15111 plane->base.name);
15112 intel_plane_disable_noatomic(crtc, plane);
15113 }
Daniel Vetterfa555832012-10-10 23:14:00 +020015114}
15115
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015116static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15117{
15118 struct drm_device *dev = crtc->base.dev;
15119 struct intel_encoder *encoder;
15120
15121 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15122 return true;
15123
15124 return false;
15125}
15126
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015127static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15128{
15129 struct drm_device *dev = encoder->base.dev;
15130 struct intel_connector *connector;
15131
15132 for_each_connector_on_encoder(dev, &encoder->base, connector)
15133 return connector;
15134
15135 return NULL;
15136}
15137
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015138static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015139 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015140{
15141 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015142 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015143}
15144
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015145static void intel_sanitize_crtc(struct intel_crtc *crtc,
15146 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020015147{
15148 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015149 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015150 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015151
Daniel Vetter24929352012-07-02 20:28:59 +020015152 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020015153 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020015154 i915_reg_t reg = PIPECONF(cpu_transcoder);
15155
15156 I915_WRITE(reg,
15157 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15158 }
Daniel Vetter24929352012-07-02 20:28:59 +020015159
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015160 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015161 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015162 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015163 struct intel_plane *plane;
15164
Daniel Vetter96256042015-02-13 21:03:42 +010015165 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015166
15167 /* Disable everything but the primary plane */
15168 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015169 const struct intel_plane_state *plane_state =
15170 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015171
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015172 if (plane_state->base.visible &&
15173 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
15174 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015175 }
Daniel Vetter96256042015-02-13 21:03:42 +010015176 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015177
Daniel Vetter24929352012-07-02 20:28:59 +020015178 /* Adjust the state of the output pipe according to whether we
15179 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015180 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030015181 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020015182
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015183 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015184 /*
15185 * We start out with underrun reporting disabled to avoid races.
15186 * For correct bookkeeping mark this on active crtcs.
15187 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015188 * Also on gmch platforms we dont have any hardware bits to
15189 * disable the underrun reporting. Which means we need to start
15190 * out with underrun reporting disabled also on inactive pipes,
15191 * since otherwise we'll complain about the garbage we read when
15192 * e.g. coming up after runtime pm.
15193 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015194 * No protection against concurrent access is required - at
15195 * worst a fifo underrun happens which also sets this to false.
15196 */
15197 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015198 /*
15199 * We track the PCH trancoder underrun reporting state
15200 * within the crtc. With crtc for pipe A housing the underrun
15201 * reporting state for PCH transcoder A, crtc for pipe B housing
15202 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15203 * and marking underrun reporting as disabled for the non-existing
15204 * PCH transcoders B and C would prevent enabling the south
15205 * error interrupt (see cpt_can_enable_serr_int()).
15206 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015207 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015208 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015209 }
Daniel Vetter24929352012-07-02 20:28:59 +020015210}
15211
15212static void intel_sanitize_encoder(struct intel_encoder *encoder)
15213{
15214 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015215
15216 /* We need to check both for a crtc link (meaning that the
15217 * encoder is active and trying to read from a pipe) and the
15218 * pipe itself being active. */
15219 bool has_active_crtc = encoder->base.crtc &&
15220 to_intel_crtc(encoder->base.crtc)->active;
15221
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015222 connector = intel_encoder_find_connector(encoder);
15223 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015224 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15225 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015226 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015227
15228 /* Connector is active, but has no active pipe. This is
15229 * fallout from our resume register restoring. Disable
15230 * the encoder manually again. */
15231 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015232 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15233
Daniel Vetter24929352012-07-02 20:28:59 +020015234 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15235 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015236 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015237 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015238 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015239 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015240 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015241 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015242
15243 /* Inconsistent output/port/pipe state happens presumably due to
15244 * a bug in one of the get_hw_state functions. Or someplace else
15245 * in our code, like the register restore mess on resume. Clamp
15246 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015247
15248 connector->base.dpms = DRM_MODE_DPMS_OFF;
15249 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015250 }
Daniel Vetter24929352012-07-02 20:28:59 +020015251}
15252
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015253void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015254{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015255 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015256
Imre Deak04098752014-02-18 00:02:16 +020015257 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15258 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015259 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015260 }
15261}
15262
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015263void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015264{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015265 /* This function can be called both from intel_modeset_setup_hw_state or
15266 * at a very early point in our resume sequence, where the power well
15267 * structures are not yet restored. Since this function is at a very
15268 * paranoid "someone might have enabled VGA while we were not looking"
15269 * level, just check if the power well is enabled instead of trying to
15270 * follow the "don't touch the power well if we don't need it" policy
15271 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015272 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015273 return;
15274
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015275 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015276
15277 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015278}
15279
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015280/* FIXME read out full plane state for all planes */
15281static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015282{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015283 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
15284 struct intel_crtc_state *crtc_state =
15285 to_intel_crtc_state(crtc->base.state);
15286 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015287
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015288 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
15289 struct intel_plane_state *plane_state =
15290 to_intel_plane_state(plane->base.state);
15291 bool visible = plane->get_hw_state(plane);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015292
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015293 intel_set_plane_visible(crtc_state, plane_state, visible);
15294 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015295}
15296
Daniel Vetter30e984d2013-06-05 13:34:17 +020015297static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015298{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015299 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015300 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015301 struct intel_crtc *crtc;
15302 struct intel_encoder *encoder;
15303 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015304 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015305 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015306
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015307 dev_priv->active_crtcs = 0;
15308
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015309 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015310 struct intel_crtc_state *crtc_state =
15311 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015312
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015313 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015314 memset(crtc_state, 0, sizeof(*crtc_state));
15315 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015316
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015317 crtc_state->base.active = crtc_state->base.enable =
15318 dev_priv->display.get_pipe_config(crtc, crtc_state);
15319
15320 crtc->base.enabled = crtc_state->base.enable;
15321 crtc->active = crtc_state->base.active;
15322
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015323 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015324 dev_priv->active_crtcs |= 1 << crtc->pipe;
15325
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015326 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015327
Ville Syrjälä78108b72016-05-27 20:59:19 +030015328 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15329 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015330 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015331 }
15332
Daniel Vetter53589012013-06-05 13:34:16 +020015333 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15334 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15335
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015336 pll->on = pll->info->funcs->get_hw_state(dev_priv, pll,
15337 &pll->state.hw_state);
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015338 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015339 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015340 struct intel_crtc_state *crtc_state =
15341 to_intel_crtc_state(crtc->base.state);
15342
15343 if (crtc_state->base.active &&
15344 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015345 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015346 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015347 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015348
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015349 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015350 pll->info->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015351 }
15352
Damien Lespiaub2784e12014-08-05 11:29:37 +010015353 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015354 pipe = 0;
15355
15356 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015357 struct intel_crtc_state *crtc_state;
15358
Ville Syrjälä98187832016-10-31 22:37:10 +020015359 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015360 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015361
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015362 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015363 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015364 } else {
15365 encoder->base.crtc = NULL;
15366 }
15367
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015368 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015369 encoder->base.base.id, encoder->base.name,
15370 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015371 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015372 }
15373
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015374 drm_connector_list_iter_begin(dev, &conn_iter);
15375 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015376 if (connector->get_hw_state(connector)) {
15377 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015378
15379 encoder = connector->encoder;
15380 connector->base.encoder = &encoder->base;
15381
15382 if (encoder->base.crtc &&
15383 encoder->base.crtc->state->active) {
15384 /*
15385 * This has to be done during hardware readout
15386 * because anything calling .crtc_disable may
15387 * rely on the connector_mask being accurate.
15388 */
15389 encoder->base.crtc->state->connector_mask |=
15390 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015391 encoder->base.crtc->state->encoder_mask |=
15392 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015393 }
15394
Daniel Vetter24929352012-07-02 20:28:59 +020015395 } else {
15396 connector->base.dpms = DRM_MODE_DPMS_OFF;
15397 connector->base.encoder = NULL;
15398 }
15399 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015400 connector->base.base.id, connector->base.name,
15401 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015402 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015403 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015404
15405 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015406 struct intel_crtc_state *crtc_state =
15407 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015408 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015409
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015410 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015411 if (crtc_state->base.active) {
15412 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
Ville Syrjäläbd4cd032018-04-26 19:30:15 +030015413 crtc->base.mode.hdisplay = crtc_state->pipe_src_w;
15414 crtc->base.mode.vdisplay = crtc_state->pipe_src_h;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015415 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015416 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15417
15418 /*
15419 * The initial mode needs to be set in order to keep
15420 * the atomic core happy. It wants a valid mode if the
15421 * crtc's enabled, so we do the above call.
15422 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015423 * But we don't set all the derived state fully, hence
15424 * set a flag to indicate that a full recalculation is
15425 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015426 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015427 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015428
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015429 intel_crtc_compute_pixel_rate(crtc_state);
15430
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015431 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015432 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015433 if (WARN_ON(min_cdclk < 0))
15434 min_cdclk = 0;
15435 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015436
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015437 drm_calc_timestamping_constants(&crtc->base,
15438 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015439 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015440 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015441
Ville Syrjäläd305e062017-08-30 21:57:03 +030015442 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015443 dev_priv->min_voltage_level[crtc->pipe] =
15444 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015445
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015446 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015447 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015448}
15449
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015450static void
15451get_encoder_power_domains(struct drm_i915_private *dev_priv)
15452{
15453 struct intel_encoder *encoder;
15454
15455 for_each_intel_encoder(&dev_priv->drm, encoder) {
15456 u64 get_domains;
15457 enum intel_display_power_domain domain;
15458
15459 if (!encoder->get_power_domains)
15460 continue;
15461
15462 get_domains = encoder->get_power_domains(encoder);
15463 for_each_power_domain(domain, get_domains)
15464 intel_display_power_get(dev_priv, domain);
15465 }
15466}
15467
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015468static void intel_early_display_was(struct drm_i915_private *dev_priv)
15469{
15470 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15471 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15472 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15473 DARBF_GATING_DIS);
15474
15475 if (IS_HASWELL(dev_priv)) {
15476 /*
15477 * WaRsPkgCStateDisplayPMReq:hsw
15478 * System hang if this isn't done before disabling all planes!
15479 */
15480 I915_WRITE(CHICKEN_PAR1_1,
15481 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15482 }
15483}
15484
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015485/* Scan out the current hw modeset state,
15486 * and sanitizes it to the current state
15487 */
15488static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015489intel_modeset_setup_hw_state(struct drm_device *dev,
15490 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015491{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015492 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015493 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015494 struct intel_crtc *crtc;
15495 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015496 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015497
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015498 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015499 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015500
15501 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015502 get_encoder_power_domains(dev_priv);
15503
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015504 intel_sanitize_plane_mapping(dev_priv);
15505
Damien Lespiaub2784e12014-08-05 11:29:37 +010015506 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015507 intel_sanitize_encoder(encoder);
15508 }
15509
Damien Lespiau055e3932014-08-18 13:49:10 +010015510 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015511 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015512
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015513 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015514 intel_dump_pipe_config(crtc, crtc->config,
15515 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015516 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015517
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015518 intel_modeset_update_connector_atomic_state(dev);
15519
Daniel Vetter35c95372013-07-17 06:55:04 +020015520 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15521 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15522
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015523 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015524 continue;
15525
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015526 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n",
15527 pll->info->name);
Daniel Vetter35c95372013-07-17 06:55:04 +020015528
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015529 pll->info->funcs->disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015530 pll->on = false;
15531 }
15532
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015533 if (IS_G4X(dev_priv)) {
15534 g4x_wm_get_hw_state(dev);
15535 g4x_wm_sanitize(dev_priv);
15536 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015537 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015538 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015539 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015540 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015541 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015542 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015543 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015544
15545 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015546 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015547
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015548 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015549 if (WARN_ON(put_domains))
15550 modeset_put_power_domains(dev_priv, put_domains);
15551 }
15552 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015553
Imre Deak8d8c3862017-02-17 17:39:46 +020015554 intel_power_domains_verify_state(dev_priv);
15555
Paulo Zanoni010cf732016-01-19 11:35:48 -020015556 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015557}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015558
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015559void intel_display_resume(struct drm_device *dev)
15560{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015561 struct drm_i915_private *dev_priv = to_i915(dev);
15562 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15563 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015564 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015565
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015566 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015567 if (state)
15568 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015569
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015570 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015571
Maarten Lankhorst73974892016-08-05 23:28:27 +030015572 while (1) {
15573 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15574 if (ret != -EDEADLK)
15575 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015576
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015577 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015578 }
15579
Maarten Lankhorst73974892016-08-05 23:28:27 +030015580 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015581 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015582
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015583 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015584 drm_modeset_drop_locks(&ctx);
15585 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015586
Chris Wilson08536952016-10-14 13:18:18 +010015587 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015588 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015589 if (state)
15590 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015591}
15592
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015593int intel_connector_register(struct drm_connector *connector)
15594{
15595 struct intel_connector *intel_connector = to_intel_connector(connector);
15596 int ret;
15597
15598 ret = intel_backlight_device_register(intel_connector);
15599 if (ret)
15600 goto err;
15601
15602 return 0;
15603
15604err:
15605 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015606}
15607
Chris Wilsonc191eca2016-06-17 11:40:33 +010015608void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015609{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015610 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015611
Chris Wilsone63d87c2016-06-17 11:40:34 +010015612 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015613 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015614}
15615
Manasi Navare886c6b82017-10-26 14:52:00 -070015616static void intel_hpd_poll_fini(struct drm_device *dev)
15617{
15618 struct intel_connector *connector;
15619 struct drm_connector_list_iter conn_iter;
15620
Chris Wilson448aa912017-11-28 11:01:47 +000015621 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070015622 drm_connector_list_iter_begin(dev, &conn_iter);
15623 for_each_intel_connector_iter(connector, &conn_iter) {
15624 if (connector->modeset_retry_work.func)
15625 cancel_work_sync(&connector->modeset_retry_work);
Sean Paulee5e5e72018-01-08 14:55:39 -050015626 if (connector->hdcp_shim) {
15627 cancel_delayed_work_sync(&connector->hdcp_check_work);
15628 cancel_work_sync(&connector->hdcp_prop_work);
15629 }
Manasi Navare886c6b82017-10-26 14:52:00 -070015630 }
15631 drm_connector_list_iter_end(&conn_iter);
15632}
15633
Jesse Barnes79e53942008-11-07 14:24:08 -080015634void intel_modeset_cleanup(struct drm_device *dev)
15635{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015636 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015637
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015638 flush_work(&dev_priv->atomic_helper.free_work);
15639 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15640
Chris Wilsondc979972016-05-10 14:10:04 +010015641 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015642
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015643 /*
15644 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015645 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015646 * experience fancy races otherwise.
15647 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015648 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015649
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015650 /*
15651 * Due to the hpd irq storm handling the hotplug work can re-arm the
15652 * poll handlers. Hence disable polling after hpd handling is shut down.
15653 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015654 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015655
Daniel Vetter4f256d82017-07-15 00:46:55 +020015656 /* poll work can call into fbdev, hence clean that up afterwards */
15657 intel_fbdev_fini(dev_priv);
15658
Jesse Barnes723bfd72010-10-07 16:01:13 -070015659 intel_unregister_dsm_handler();
15660
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015661 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015662
Chris Wilson1630fe72011-07-08 12:22:42 +010015663 /* flush any delayed tasks or pending work */
15664 flush_scheduled_work();
15665
Jesse Barnes79e53942008-11-07 14:24:08 -080015666 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015667
Chris Wilson1ee8da62016-05-12 12:43:23 +010015668 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015669
Chris Wilsondc979972016-05-10 14:10:04 +010015670 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015671
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015672 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015673
15674 destroy_workqueue(dev_priv->modeset_wq);
Jesse Barnes79e53942008-11-07 14:24:08 -080015675}
15676
Chris Wilsondf0e9242010-09-09 16:20:55 +010015677void intel_connector_attach_encoder(struct intel_connector *connector,
15678 struct intel_encoder *encoder)
15679{
15680 connector->encoder = encoder;
15681 drm_mode_connector_attach_encoder(&connector->base,
15682 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015683}
Dave Airlie28d52042009-09-21 14:33:58 +100015684
15685/*
15686 * set vga decode state - true == enable VGA decode
15687 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015688int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015689{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015690 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015691 u16 gmch_ctrl;
15692
Chris Wilson75fa0412014-02-07 18:37:02 -020015693 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15694 DRM_ERROR("failed to read control word\n");
15695 return -EIO;
15696 }
15697
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015698 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15699 return 0;
15700
Dave Airlie28d52042009-09-21 14:33:58 +100015701 if (state)
15702 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15703 else
15704 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015705
15706 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15707 DRM_ERROR("failed to write control word\n");
15708 return -EIO;
15709 }
15710
Dave Airlie28d52042009-09-21 14:33:58 +100015711 return 0;
15712}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015713
Chris Wilson98a2f412016-10-12 10:05:18 +010015714#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15715
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015716struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015717
15718 u32 power_well_driver;
15719
Chris Wilson63b66e52013-08-08 15:12:06 +020015720 int num_transcoders;
15721
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015722 struct intel_cursor_error_state {
15723 u32 control;
15724 u32 position;
15725 u32 base;
15726 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015727 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015728
15729 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015730 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015731 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015732 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015733 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015734
15735 struct intel_plane_error_state {
15736 u32 control;
15737 u32 stride;
15738 u32 size;
15739 u32 pos;
15740 u32 addr;
15741 u32 surface;
15742 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015743 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015744
15745 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015746 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015747 enum transcoder cpu_transcoder;
15748
15749 u32 conf;
15750
15751 u32 htotal;
15752 u32 hblank;
15753 u32 hsync;
15754 u32 vtotal;
15755 u32 vblank;
15756 u32 vsync;
15757 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015758};
15759
15760struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015761intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015762{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015763 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015764 int transcoders[] = {
15765 TRANSCODER_A,
15766 TRANSCODER_B,
15767 TRANSCODER_C,
15768 TRANSCODER_EDP,
15769 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015770 int i;
15771
Chris Wilsonc0336662016-05-06 15:40:21 +010015772 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015773 return NULL;
15774
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015775 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015776 if (error == NULL)
15777 return NULL;
15778
Chris Wilsonc0336662016-05-06 15:40:21 +010015779 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015780 error->power_well_driver =
15781 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015782
Damien Lespiau055e3932014-08-18 13:49:10 +010015783 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015784 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015785 __intel_display_power_is_enabled(dev_priv,
15786 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015787 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015788 continue;
15789
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015790 error->cursor[i].control = I915_READ(CURCNTR(i));
15791 error->cursor[i].position = I915_READ(CURPOS(i));
15792 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015793
15794 error->plane[i].control = I915_READ(DSPCNTR(i));
15795 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015796 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015797 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015798 error->plane[i].pos = I915_READ(DSPPOS(i));
15799 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015800 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015801 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015802 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015803 error->plane[i].surface = I915_READ(DSPSURF(i));
15804 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15805 }
15806
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015807 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015808
Chris Wilsonc0336662016-05-06 15:40:21 +010015809 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015810 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015811 }
15812
Jani Nikula4d1de972016-03-18 17:05:42 +020015813 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015814 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015815 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015816 error->num_transcoders++; /* Account for eDP. */
15817
15818 for (i = 0; i < error->num_transcoders; i++) {
15819 enum transcoder cpu_transcoder = transcoders[i];
15820
Imre Deakddf9c532013-11-27 22:02:02 +020015821 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015822 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015823 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015824 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015825 continue;
15826
Chris Wilson63b66e52013-08-08 15:12:06 +020015827 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15828
15829 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15830 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15831 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15832 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15833 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15834 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15835 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015836 }
15837
15838 return error;
15839}
15840
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015841#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15842
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015843void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015844intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015845 struct intel_display_error_state *error)
15846{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015847 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015848 int i;
15849
Chris Wilson63b66e52013-08-08 15:12:06 +020015850 if (!error)
15851 return;
15852
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015853 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015854 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015855 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015856 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015857 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015858 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015859 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015860 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015861 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015862 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015863
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015864 err_printf(m, "Plane [%d]:\n", i);
15865 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15866 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015867 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015868 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15869 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015870 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015871 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015872 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015873 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015874 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15875 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015876 }
15877
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015878 err_printf(m, "Cursor [%d]:\n", i);
15879 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15880 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15881 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015882 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015883
15884 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015885 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015886 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015887 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015888 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015889 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15890 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15891 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15892 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15893 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15894 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15895 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15896 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015897}
Chris Wilson98a2f412016-10-12 10:05:18 +010015898
15899#endif