blob: 4d67cbb3185c90c865c40ce7e922a9e2ae562cfd [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Chris Wilson24dbf512017-02-15 10:59:18 +000099static int intel_framebuffer_init(struct intel_framebuffer *ifb,
100 struct drm_i915_gem_object *obj,
101 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200102static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
103static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200104static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200105static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700106 struct intel_link_m_n *m_n,
107 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200108static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200109static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200110static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200111static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200112 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200113static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200114 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200115static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
116static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530117static void intel_crtc_init_scalers(struct intel_crtc *crtc,
118 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200119static void skylake_pfit_enable(struct intel_crtc *crtc);
120static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
121static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200122static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200123static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100124
Ma Lingd4906092009-03-18 20:13:27 +0800125struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300126 struct {
127 int min, max;
128 } dot, vco, n, m, m1, m2, p, p1;
129
130 struct {
131 int dot_limit;
132 int p2_slow, p2_fast;
133 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200137int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200150int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300152{
153 u32 val;
154 int divider;
155
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156 mutex_lock(&dev_priv->sb_lock);
157 val = vlv_cck_read(dev_priv, reg);
158 mutex_unlock(&dev_priv->sb_lock);
159
160 divider = val & CCK_FREQUENCY_VALUES;
161
162 WARN((val & CCK_FREQUENCY_STATUS) !=
163 (divider << CCK_FREQUENCY_STATUS_SHIFT),
164 "%s change in progress\n", name);
165
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200166 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
167}
168
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200169int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
170 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200171{
172 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200173 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200174
175 return vlv_get_cck_clock(dev_priv, name, reg,
176 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300177}
178
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300179static void intel_update_czclk(struct drm_i915_private *dev_priv)
180{
Wayne Boyer666a4532015-12-09 12:29:35 -0800181 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 return;
183
184 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
185 CCK_CZ_CLOCK_CONTROL);
186
187 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
188}
189
Chris Wilson021357a2010-09-07 20:54:59 +0100190static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200191intel_fdi_link_freq(struct drm_i915_private *dev_priv,
192 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100193{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200194 if (HAS_DDI(dev_priv))
195 return pipe_config->port_clock; /* SPLL */
196 else if (IS_GEN5(dev_priv))
197 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200198 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200199 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100200}
201
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300202static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200204 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200205 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 .m = { .min = 96, .max = 140 },
207 .m1 = { .min = 18, .max = 26 },
208 .m2 = { .min = 6, .max = 16 },
209 .p = { .min = 4, .max = 128 },
210 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700211 .p2 = { .dot_limit = 165000,
212 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700213};
214
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300215static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200216 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200217 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200218 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200219 .m = { .min = 96, .max = 140 },
220 .m1 = { .min = 18, .max = 26 },
221 .m2 = { .min = 6, .max = 16 },
222 .p = { .min = 4, .max = 128 },
223 .p1 = { .min = 2, .max = 33 },
224 .p2 = { .dot_limit = 165000,
225 .p2_slow = 4, .p2_fast = 4 },
226};
227
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300228static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200230 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200231 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .m = { .min = 96, .max = 140 },
233 .m1 = { .min = 18, .max = 26 },
234 .m2 = { .min = 6, .max = 16 },
235 .p = { .min = 4, .max = 128 },
236 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
Eric Anholt273e27c2011-03-30 13:01:10 -0700240
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300241static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400242 .dot = { .min = 20000, .max = 400000 },
243 .vco = { .min = 1400000, .max = 2800000 },
244 .n = { .min = 1, .max = 6 },
245 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100246 .m1 = { .min = 8, .max = 18 },
247 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400248 .p = { .min = 5, .max = 80 },
249 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .p2 = { .dot_limit = 200000,
251 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700252};
253
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300254static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400255 .dot = { .min = 20000, .max = 400000 },
256 .vco = { .min = 1400000, .max = 2800000 },
257 .n = { .min = 1, .max = 6 },
258 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100259 .m1 = { .min = 8, .max = 18 },
260 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 .p = { .min = 7, .max = 98 },
262 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .p2 = { .dot_limit = 112000,
264 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Eric Anholt273e27c2011-03-30 13:01:10 -0700267
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300268static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700269 .dot = { .min = 25000, .max = 270000 },
270 .vco = { .min = 1750000, .max = 3500000},
271 .n = { .min = 1, .max = 4 },
272 .m = { .min = 104, .max = 138 },
273 .m1 = { .min = 17, .max = 23 },
274 .m2 = { .min = 5, .max = 11 },
275 .p = { .min = 10, .max = 30 },
276 .p1 = { .min = 1, .max = 3},
277 .p2 = { .dot_limit = 270000,
278 .p2_slow = 10,
279 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800280 },
Keith Packarde4b36692009-06-05 19:22:17 -0700281};
282
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300283static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .dot = { .min = 22000, .max = 400000 },
285 .vco = { .min = 1750000, .max = 3500000},
286 .n = { .min = 1, .max = 4 },
287 .m = { .min = 104, .max = 138 },
288 .m1 = { .min = 16, .max = 23 },
289 .m2 = { .min = 5, .max = 11 },
290 .p = { .min = 5, .max = 80 },
291 .p1 = { .min = 1, .max = 8},
292 .p2 = { .dot_limit = 165000,
293 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300296static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .dot = { .min = 20000, .max = 115000 },
298 .vco = { .min = 1750000, .max = 3500000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 104, .max = 138 },
301 .m1 = { .min = 17, .max = 23 },
302 .m2 = { .min = 5, .max = 11 },
303 .p = { .min = 28, .max = 112 },
304 .p1 = { .min = 2, .max = 8 },
305 .p2 = { .dot_limit = 0,
306 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800307 },
Keith Packarde4b36692009-06-05 19:22:17 -0700308};
309
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300310static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .dot = { .min = 80000, .max = 224000 },
312 .vco = { .min = 1750000, .max = 3500000 },
313 .n = { .min = 1, .max = 3 },
314 .m = { .min = 104, .max = 138 },
315 .m1 = { .min = 17, .max = 23 },
316 .m2 = { .min = 5, .max = 11 },
317 .p = { .min = 14, .max = 42 },
318 .p1 = { .min = 2, .max = 6 },
319 .p2 = { .dot_limit = 0,
320 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800321 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300324static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400325 .dot = { .min = 20000, .max = 400000},
326 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400328 .n = { .min = 3, .max = 6 },
329 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400331 .m1 = { .min = 0, .max = 0 },
332 .m2 = { .min = 0, .max = 254 },
333 .p = { .min = 5, .max = 80 },
334 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .p2 = { .dot_limit = 200000,
336 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700337};
338
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300339static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400340 .dot = { .min = 20000, .max = 400000 },
341 .vco = { .min = 1700000, .max = 3500000 },
342 .n = { .min = 3, .max = 6 },
343 .m = { .min = 2, .max = 256 },
344 .m1 = { .min = 0, .max = 0 },
345 .m2 = { .min = 0, .max = 254 },
346 .p = { .min = 7, .max = 112 },
347 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .p2 = { .dot_limit = 112000,
349 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700350};
351
Eric Anholt273e27c2011-03-30 13:01:10 -0700352/* Ironlake / Sandybridge
353 *
354 * We calculate clock using (register_value + 2) for N/M1/M2, so here
355 * the range value for them is (actual_value - 2).
356 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 25000, .max = 350000 },
359 .vco = { .min = 1760000, .max = 3510000 },
360 .n = { .min = 1, .max = 5 },
361 .m = { .min = 79, .max = 127 },
362 .m1 = { .min = 12, .max = 22 },
363 .m2 = { .min = 5, .max = 9 },
364 .p = { .min = 5, .max = 80 },
365 .p1 = { .min = 1, .max = 8 },
366 .p2 = { .dot_limit = 225000,
367 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700368};
369
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300370static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700371 .dot = { .min = 25000, .max = 350000 },
372 .vco = { .min = 1760000, .max = 3510000 },
373 .n = { .min = 1, .max = 3 },
374 .m = { .min = 79, .max = 118 },
375 .m1 = { .min = 12, .max = 22 },
376 .m2 = { .min = 5, .max = 9 },
377 .p = { .min = 28, .max = 112 },
378 .p1 = { .min = 2, .max = 8 },
379 .p2 = { .dot_limit = 225000,
380 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800381};
382
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300383static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .dot = { .min = 25000, .max = 350000 },
385 .vco = { .min = 1760000, .max = 3510000 },
386 .n = { .min = 1, .max = 3 },
387 .m = { .min = 79, .max = 127 },
388 .m1 = { .min = 12, .max = 22 },
389 .m2 = { .min = 5, .max = 9 },
390 .p = { .min = 14, .max = 56 },
391 .p1 = { .min = 2, .max = 8 },
392 .p2 = { .dot_limit = 225000,
393 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800394};
395
Eric Anholt273e27c2011-03-30 13:01:10 -0700396/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300397static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700398 .dot = { .min = 25000, .max = 350000 },
399 .vco = { .min = 1760000, .max = 3510000 },
400 .n = { .min = 1, .max = 2 },
401 .m = { .min = 79, .max = 126 },
402 .m1 = { .min = 12, .max = 22 },
403 .m2 = { .min = 5, .max = 9 },
404 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400405 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700406 .p2 = { .dot_limit = 225000,
407 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800408};
409
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300410static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700411 .dot = { .min = 25000, .max = 350000 },
412 .vco = { .min = 1760000, .max = 3510000 },
413 .n = { .min = 1, .max = 3 },
414 .m = { .min = 79, .max = 126 },
415 .m1 = { .min = 12, .max = 22 },
416 .m2 = { .min = 5, .max = 9 },
417 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400418 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .p2 = { .dot_limit = 225000,
420 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800421};
422
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300423static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300424 /*
425 * These are the data rate limits (measured in fast clocks)
426 * since those are the strictest limits we have. The fast
427 * clock and actual rate limits are more relaxed, so checking
428 * them would make no difference.
429 */
430 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200431 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700432 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .m1 = { .min = 2, .max = 3 },
434 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300435 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300436 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700437};
438
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300439static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300440 /*
441 * These are the data rate limits (measured in fast clocks)
442 * since those are the strictest limits we have. The fast
443 * clock and actual rate limits are more relaxed, so checking
444 * them would make no difference.
445 */
446 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200447 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300448 .n = { .min = 1, .max = 1 },
449 .m1 = { .min = 2, .max = 2 },
450 .m2 = { .min = 24 << 22, .max = 175 << 22 },
451 .p1 = { .min = 2, .max = 4 },
452 .p2 = { .p2_slow = 1, .p2_fast = 14 },
453};
454
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300455static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200456 /* FIXME: find real dot limits */
457 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530458 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200459 .n = { .min = 1, .max = 1 },
460 .m1 = { .min = 2, .max = 2 },
461 /* FIXME: find real m2 limits */
462 .m2 = { .min = 2 << 22, .max = 255 << 22 },
463 .p1 = { .min = 2, .max = 4 },
464 .p2 = { .p2_slow = 1, .p2_fast = 20 },
465};
466
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200467static bool
468needs_modeset(struct drm_crtc_state *state)
469{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200470 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200471}
472
Imre Deakdccbea32015-06-22 23:35:51 +0300473/*
474 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
475 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
476 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
477 * The helpers' return value is the rate of the clock that is fed to the
478 * display engine's pipe which can be the above fast dot clock rate or a
479 * divided-down version of it.
480 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500481/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300482static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800483{
Shaohua Li21778322009-02-23 15:19:16 +0800484 clock->m = clock->m2 + 2;
485 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200486 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300487 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300488 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
489 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300490
491 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800492}
493
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200494static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
495{
496 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
497}
498
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300499static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800500{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200501 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200503 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300504 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300505 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
506 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300507
508 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800509}
510
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300511static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300512{
513 clock->m = clock->m1 * clock->m2;
514 clock->p = clock->p1 * clock->p2;
515 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300516 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300517 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
518 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300519
520 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300521}
522
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300523int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300524{
525 clock->m = clock->m1 * clock->m2;
526 clock->p = clock->p1 * clock->p2;
527 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300528 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300529 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
530 clock->n << 22);
531 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300532
533 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300534}
535
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800536#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800537/**
538 * Returns whether the given set of divisors are valid for a given refclk with
539 * the given connectors.
540 */
541
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100542static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300543 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300544 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800545{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300546 if (clock->n < limit->n.min || limit->n.max < clock->n)
547 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400549 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800550 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400551 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300554
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100555 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200556 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300557 if (clock->m1 <= clock->m2)
558 INTELPllInvalid("m1 <= m2\n");
559
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100560 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200561 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300562 if (clock->p < limit->p.min || limit->p.max < clock->p)
563 INTELPllInvalid("p out of range\n");
564 if (clock->m < limit->m.min || limit->m.max < clock->m)
565 INTELPllInvalid("m out of range\n");
566 }
567
Jesse Barnes79e53942008-11-07 14:24:08 -0800568 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400569 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
571 * connector, etc., rather than just a single range.
572 */
573 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575
576 return true;
577}
578
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300579static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300580i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300581 const struct intel_crtc_state *crtc_state,
582 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800583{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300584 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300586 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100588 * For LVDS just rely on its current settings for dual-channel.
589 * We haven't figured out how to reliably set up different
590 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100592 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300593 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300595 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 } else {
597 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300598 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300600 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800601 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300602}
603
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200604/*
605 * Returns a set of divisors for the desired target clock with the given
606 * refclk, or FALSE. The returned values represent the clock equation:
607 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
608 *
609 * Target and reference clocks are specified in kHz.
610 *
611 * If match_clock is provided, then best_clock P divider must match the P
612 * divider from @match_clock used for LVDS downclocking.
613 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300614static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300615i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300616 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300617 int target, int refclk, struct dpll *match_clock,
618 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619{
620 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300621 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300622 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800623
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
627
Zhao Yakui42158662009-11-20 11:24:18 +0800628 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
629 clock.m1++) {
630 for (clock.m2 = limit->m2.min;
631 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200632 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800633 break;
634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800638 int this_err;
639
Imre Deakdccbea32015-06-22 23:35:51 +0300640 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100641 if (!intel_PLL_is_valid(to_i915(dev),
642 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000643 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800645 if (match_clock &&
646 clock.p != match_clock->p)
647 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 this_err = abs(clock.dot - target);
650 if (this_err < err) {
651 *best_clock = clock;
652 err = this_err;
653 }
654 }
655 }
656 }
657 }
658
659 return (err != target);
660}
661
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200662/*
663 * Returns a set of divisors for the desired target clock with the given
664 * refclk, or FALSE. The returned values represent the clock equation:
665 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
666 *
667 * Target and reference clocks are specified in kHz.
668 *
669 * If match_clock is provided, then best_clock P divider must match the P
670 * divider from @match_clock used for LVDS downclocking.
671 */
Ma Lingd4906092009-03-18 20:13:27 +0800672static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300673pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200674 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300675 int target, int refclk, struct dpll *match_clock,
676 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200677{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300678 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300679 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200680 int err = target;
681
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200682 memset(best_clock, 0, sizeof(*best_clock));
683
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300684 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
685
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200686 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
687 clock.m1++) {
688 for (clock.m2 = limit->m2.min;
689 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200690 for (clock.n = limit->n.min;
691 clock.n <= limit->n.max; clock.n++) {
692 for (clock.p1 = limit->p1.min;
693 clock.p1 <= limit->p1.max; clock.p1++) {
694 int this_err;
695
Imre Deakdccbea32015-06-22 23:35:51 +0300696 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100697 if (!intel_PLL_is_valid(to_i915(dev),
698 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 &clock))
700 continue;
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200718/*
719 * Returns a set of divisors for the desired target clock with the given
720 * refclk, or FALSE. The returned values represent the clock equation:
721 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200722 *
723 * Target and reference clocks are specified in kHz.
724 *
725 * If match_clock is provided, then best_clock P divider must match the P
726 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200727 */
Ma Lingd4906092009-03-18 20:13:27 +0800728static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300729g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200730 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300731 int target, int refclk, struct dpll *match_clock,
732 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800733{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300734 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300735 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800736 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300737 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400738 /* approximately equals target * 0.00585 */
739 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800740
741 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300742
743 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
744
Ma Lingd4906092009-03-18 20:13:27 +0800745 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200746 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800747 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200748 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800749 for (clock.m1 = limit->m1.max;
750 clock.m1 >= limit->m1.min; clock.m1--) {
751 for (clock.m2 = limit->m2.max;
752 clock.m2 >= limit->m2.min; clock.m2--) {
753 for (clock.p1 = limit->p1.max;
754 clock.p1 >= limit->p1.min; clock.p1--) {
755 int this_err;
756
Imre Deakdccbea32015-06-22 23:35:51 +0300757 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000760 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800761 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000762
763 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800764 if (this_err < err_most) {
765 *best_clock = clock;
766 err_most = this_err;
767 max_n = clock.n;
768 found = true;
769 }
770 }
771 }
772 }
773 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800774 return found;
775}
Ma Lingd4906092009-03-18 20:13:27 +0800776
Imre Deakd5dd62b2015-03-17 11:40:03 +0200777/*
778 * Check if the calculated PLL configuration is more optimal compared to the
779 * best configuration and error found so far. Return the calculated error.
780 */
781static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300782 const struct dpll *calculated_clock,
783 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200784 unsigned int best_error_ppm,
785 unsigned int *error_ppm)
786{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200787 /*
788 * For CHV ignore the error and consider only the P value.
789 * Prefer a bigger P value based on HW requirements.
790 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100791 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200792 *error_ppm = 0;
793
794 return calculated_clock->p > best_clock->p;
795 }
796
Imre Deak24be4e42015-03-17 11:40:04 +0200797 if (WARN_ON_ONCE(!target_freq))
798 return false;
799
Imre Deakd5dd62b2015-03-17 11:40:03 +0200800 *error_ppm = div_u64(1000000ULL *
801 abs(target_freq - calculated_clock->dot),
802 target_freq);
803 /*
804 * Prefer a better P value over a better (smaller) error if the error
805 * is small. Ensure this preference for future configurations too by
806 * setting the error to 0.
807 */
808 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
809 *error_ppm = 0;
810
811 return true;
812 }
813
814 return *error_ppm + 10 < best_error_ppm;
815}
816
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200817/*
818 * Returns a set of divisors for the desired target clock with the given
819 * refclk, or FALSE. The returned values represent the clock equation:
820 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
821 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800822static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300823vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200824 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300825 int target, int refclk, struct dpll *match_clock,
826 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700827{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200828 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300829 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300830 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300831 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300832 /* min update 19.2 MHz */
833 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300834 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700835
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300836 target *= 5; /* fast clock */
837
838 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700839
840 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300841 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300842 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300843 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300844 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300845 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700846 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300847 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200848 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300849
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300850 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
851 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300852
Imre Deakdccbea32015-06-22 23:35:51 +0300853 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300854
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100855 if (!intel_PLL_is_valid(to_i915(dev),
856 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300857 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300858 continue;
859
Imre Deakd5dd62b2015-03-17 11:40:03 +0200860 if (!vlv_PLL_is_optimal(dev, target,
861 &clock,
862 best_clock,
863 bestppm, &ppm))
864 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300865
Imre Deakd5dd62b2015-03-17 11:40:03 +0200866 *best_clock = clock;
867 bestppm = ppm;
868 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700869 }
870 }
871 }
872 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700873
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300874 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700875}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700876
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200877/*
878 * Returns a set of divisors for the desired target clock with the given
879 * refclk, or FALSE. The returned values represent the clock equation:
880 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
881 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300882static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300883chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200884 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300885 int target, int refclk, struct dpll *match_clock,
886 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300887{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200888 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300889 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200890 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300891 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300892 uint64_t m2;
893 int found = false;
894
895 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200896 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300897
898 /*
899 * Based on hardware doc, the n always set to 1, and m1 always
900 * set to 2. If requires to support 200Mhz refclk, we need to
901 * revisit this because n may not 1 anymore.
902 */
903 clock.n = 1, clock.m1 = 2;
904 target *= 5; /* fast clock */
905
906 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
907 for (clock.p2 = limit->p2.p2_fast;
908 clock.p2 >= limit->p2.p2_slow;
909 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200910 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911
912 clock.p = clock.p1 * clock.p2;
913
914 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
915 clock.n) << 22, refclk * clock.m1);
916
917 if (m2 > INT_MAX/clock.m1)
918 continue;
919
920 clock.m2 = m2;
921
Imre Deakdccbea32015-06-22 23:35:51 +0300922 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300923
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100924 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300925 continue;
926
Imre Deak9ca3ba02015-03-17 11:40:05 +0200927 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
928 best_error_ppm, &error_ppm))
929 continue;
930
931 *best_clock = clock;
932 best_error_ppm = error_ppm;
933 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300934 }
935 }
936
937 return found;
938}
939
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200940bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300941 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200942{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200943 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300944 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200945
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200946 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200947 target_clock, refclk, NULL, best_clock);
948}
949
Ville Syrjälä525b9312016-10-31 22:37:02 +0200950bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300951{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952 /* Be paranoid as we can arrive here with only partial
953 * state retrieved from the hardware during setup.
954 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100955 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300956 * as Haswell has gained clock readout/fastboot support.
957 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000958 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300959 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700960 *
961 * FIXME: The intel_crtc->active here should be switched to
962 * crtc->state->active once we have proper CRTC states wired up
963 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300964 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200965 return crtc->active && crtc->base.primary->state->fb &&
966 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300967}
968
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200969enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
970 enum pipe pipe)
971{
Ville Syrjälä98187832016-10-31 22:37:10 +0200972 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200973
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200974 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200975}
976
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000977static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300978{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200979 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300980 u32 line1, line2;
981 u32 line_mask;
982
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100983 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300984 line_mask = DSL_LINEMASK_GEN2;
985 else
986 line_mask = DSL_LINEMASK_GEN3;
987
988 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200989 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300990 line2 = I915_READ(reg) & line_mask;
991
992 return line1 == line2;
993}
994
Keith Packardab7ad7f2010-10-03 00:33:06 -0700995/*
996 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300997 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 *
999 * After disabling a pipe, we can't wait for vblank in the usual way,
1000 * spinning on the vblank interrupt status bit, since we won't actually
1001 * see an interrupt when the pipe is disabled.
1002 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001003 * On Gen4 and above:
1004 * wait for the pipe register state bit to turn off
1005 *
1006 * Otherwise:
1007 * wait for the display line value to settle (it usually
1008 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001009 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001011static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001012{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001013 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001014 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001015 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001016
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001017 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001018 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019
Keith Packardab7ad7f2010-10-03 00:33:06 -07001020 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001021 if (intel_wait_for_register(dev_priv,
1022 reg, I965_PIPECONF_ACTIVE, 0,
1023 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001024 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001027 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001028 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001029 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001030}
1031
Jesse Barnesb24e7172011-01-04 15:09:30 -08001032/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001033void assert_pll(struct drm_i915_private *dev_priv,
1034 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001035{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036 u32 val;
1037 bool cur_state;
1038
Ville Syrjälä649636e2015-09-22 19:50:01 +03001039 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001040 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001041 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001042 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001043 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001044}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045
Jani Nikula23538ef2013-08-27 15:12:22 +03001046/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001047void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001048{
1049 u32 val;
1050 bool cur_state;
1051
Ville Syrjäläa5805162015-05-26 20:42:30 +03001052 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001053 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001054 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001055
1056 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001057 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001058 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001059 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001060}
Jani Nikula23538ef2013-08-27 15:12:22 +03001061
Jesse Barnes040484a2011-01-03 12:14:26 -08001062static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1063 enum pipe pipe, bool state)
1064{
Jesse Barnes040484a2011-01-03 12:14:26 -08001065 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001066 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1067 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001068
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001069 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001070 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001071 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001072 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001073 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001074 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001075 cur_state = !!(val & FDI_TX_ENABLE);
1076 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001077 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001078 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001079 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001080}
1081#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1082#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1083
1084static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1085 enum pipe pipe, bool state)
1086{
Jesse Barnes040484a2011-01-03 12:14:26 -08001087 u32 val;
1088 bool cur_state;
1089
Ville Syrjälä649636e2015-09-22 19:50:01 +03001090 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001091 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001092 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001093 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001094 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001095}
1096#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1097#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1098
1099static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1100 enum pipe pipe)
1101{
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 u32 val;
1103
1104 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001105 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001106 return;
1107
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001108 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001109 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001110 return;
1111
Ville Syrjälä649636e2015-09-22 19:50:01 +03001112 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001113 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001114}
1115
Daniel Vetter55607e82013-06-16 21:42:39 +02001116void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1117 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001118{
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001120 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001121
Ville Syrjälä649636e2015-09-22 19:50:01 +03001122 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001123 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001124 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001125 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001126 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001127}
1128
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001129void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001130{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001131 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001132 u32 val;
1133 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001134 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001135
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001136 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001137 return;
1138
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001139 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001140 u32 port_sel;
1141
Imre Deak44cb7342016-08-10 14:07:29 +03001142 pp_reg = PP_CONTROL(0);
1143 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001144
1145 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1146 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1147 panel_pipe = PIPE_B;
1148 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001149 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001150 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001151 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001152 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001153 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001154 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001155 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1156 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001157 }
1158
1159 val = I915_READ(pp_reg);
1160 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001161 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001162 locked = false;
1163
Rob Clarke2c719b2014-12-15 13:56:32 -05001164 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001165 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001166 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001167}
1168
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001169static void assert_cursor(struct drm_i915_private *dev_priv,
1170 enum pipe pipe, bool state)
1171{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001172 bool cur_state;
1173
Jani Nikula2a307c22016-11-30 17:43:04 +02001174 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001175 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001176 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001177 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001178
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001180 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001181 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001182}
1183#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1184#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1185
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001186void assert_pipe(struct drm_i915_private *dev_priv,
1187 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001188{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001189 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001190 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1191 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001192 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001193
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001194 /* if we need the pipe quirk it must be always on */
1195 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1196 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001197 state = true;
1198
Imre Deak4feed0e2016-02-12 18:55:14 +02001199 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1200 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001201 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001202 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001203
1204 intel_display_power_put(dev_priv, power_domain);
1205 } else {
1206 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001207 }
1208
Rob Clarke2c719b2014-12-15 13:56:32 -05001209 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001210 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001211 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001212}
1213
Chris Wilson931872f2012-01-16 23:01:13 +00001214static void assert_plane(struct drm_i915_private *dev_priv,
1215 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001216{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001218 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219
Ville Syrjälä649636e2015-09-22 19:50:01 +03001220 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001221 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001222 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001223 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001224 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225}
1226
Chris Wilson931872f2012-01-16 23:01:13 +00001227#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1228#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1229
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
1232{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001233 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234
Ville Syrjälä653e1022013-06-04 13:49:05 +03001235 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001236 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001237 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001238 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001239 "plane %c assertion failure, should be disabled but not\n",
1240 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001241 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001242 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001243
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001245 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001246 u32 val = I915_READ(DSPCNTR(i));
1247 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001250 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1251 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252 }
1253}
1254
Jesse Barnes19332d72013-03-28 09:55:38 -07001255static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001258 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001259
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001260 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001261 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001262 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001263 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001264 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1265 sprite, pipe_name(pipe));
1266 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001267 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001268 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001269 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001271 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001272 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001273 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001274 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001275 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001276 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001277 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001278 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001279 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001280 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001282 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1283 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001284 }
1285}
1286
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001287static void assert_vblank_disabled(struct drm_crtc *crtc)
1288{
Rob Clarke2c719b2014-12-15 13:56:32 -05001289 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001290 drm_crtc_vblank_put(crtc);
1291}
1292
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001293void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1294 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001295{
Jesse Barnes92f25842011-01-04 15:09:34 -08001296 u32 val;
1297 bool enabled;
1298
Ville Syrjälä649636e2015-09-22 19:50:01 +03001299 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001300 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001301 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001302 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1303 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001304}
1305
Keith Packard4e634382011-08-06 10:39:45 -07001306static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001308{
1309 if ((val & DP_PORT_EN) == 0)
1310 return false;
1311
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001312 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001313 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001314 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1315 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001316 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001317 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1318 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001319 } else {
1320 if ((val & DP_PIPE_MASK) != (pipe << 30))
1321 return false;
1322 }
1323 return true;
1324}
1325
Keith Packard1519b992011-08-06 10:35:34 -07001326static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, u32 val)
1328{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001329 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001330 return false;
1331
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001332 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001333 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001334 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001335 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001336 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1337 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001338 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001339 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001340 return false;
1341 }
1342 return true;
1343}
1344
1345static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1346 enum pipe pipe, u32 val)
1347{
1348 if ((val & LVDS_PORT_EN) == 0)
1349 return false;
1350
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001351 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001352 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1353 return false;
1354 } else {
1355 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1356 return false;
1357 }
1358 return true;
1359}
1360
1361static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1362 enum pipe pipe, u32 val)
1363{
1364 if ((val & ADPA_DAC_ENABLE) == 0)
1365 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001366 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001367 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1368 return false;
1369 } else {
1370 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1371 return false;
1372 }
1373 return true;
1374}
1375
Jesse Barnes291906f2011-02-02 12:28:03 -08001376static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001377 enum pipe pipe, i915_reg_t reg,
1378 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001379{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001380 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001381 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001382 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001383 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001384
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001385 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001386 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001387 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001388}
1389
1390static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001391 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001392{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001393 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001395 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001396 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001397
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001398 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001399 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001400 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001401}
1402
1403static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe)
1405{
Jesse Barnes291906f2011-02-02 12:28:03 -08001406 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001407
Keith Packardf0575e92011-07-25 22:12:43 -07001408 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001411
Ville Syrjälä649636e2015-09-22 19:50:01 +03001412 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001413 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001414 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001416
Ville Syrjälä649636e2015-09-22 19:50:01 +03001417 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001418 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001419 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001420 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001421
Paulo Zanonie2debe92013-02-18 19:00:27 -03001422 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001425}
1426
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001427static void _vlv_enable_pll(struct intel_crtc *crtc,
1428 const struct intel_crtc_state *pipe_config)
1429{
1430 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1431 enum pipe pipe = crtc->pipe;
1432
1433 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1434 POSTING_READ(DPLL(pipe));
1435 udelay(150);
1436
Chris Wilson2c30b432016-06-30 15:32:54 +01001437 if (intel_wait_for_register(dev_priv,
1438 DPLL(pipe),
1439 DPLL_LOCK_VLV,
1440 DPLL_LOCK_VLV,
1441 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001442 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1443}
1444
Ville Syrjäläd288f652014-10-28 13:20:22 +02001445static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001446 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001447{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001448 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001449 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001451 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001452
Daniel Vetter87442f72013-06-06 00:52:17 +02001453 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001454 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001455
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001456 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1457 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001458
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001459 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1460 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001461}
1462
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001463
1464static void _chv_enable_pll(struct intel_crtc *crtc,
1465 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001466{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001467 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001468 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001469 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 u32 tmp;
1471
Ville Syrjäläa5805162015-05-26 20:42:30 +03001472 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001473
1474 /* Enable back the 10bit clock to display controller */
1475 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1476 tmp |= DPIO_DCLKP_EN;
1477 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1478
Ville Syrjälä54433e92015-05-26 20:42:31 +03001479 mutex_unlock(&dev_priv->sb_lock);
1480
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001481 /*
1482 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1483 */
1484 udelay(1);
1485
1486 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001487 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001488
1489 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001490 if (intel_wait_for_register(dev_priv,
1491 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1492 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001493 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001494}
1495
1496static void chv_enable_pll(struct intel_crtc *crtc,
1497 const struct intel_crtc_state *pipe_config)
1498{
1499 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1500 enum pipe pipe = crtc->pipe;
1501
1502 assert_pipe_disabled(dev_priv, pipe);
1503
1504 /* PLL is protected by panel, make sure we can write it */
1505 assert_panel_unlocked(dev_priv, pipe);
1506
1507 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1508 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001509
Ville Syrjäläc2317752016-03-15 16:39:56 +02001510 if (pipe != PIPE_A) {
1511 /*
1512 * WaPixelRepeatModeFixForC0:chv
1513 *
1514 * DPLLCMD is AWOL. Use chicken bits to propagate
1515 * the value from DPLLBMD to either pipe B or C.
1516 */
1517 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1518 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1519 I915_WRITE(CBR4_VLV, 0);
1520 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1521
1522 /*
1523 * DPLLB VGA mode also seems to cause problems.
1524 * We should always have it disabled.
1525 */
1526 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1527 } else {
1528 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1529 POSTING_READ(DPLL_MD(pipe));
1530 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531}
1532
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001533static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001534{
1535 struct intel_crtc *crtc;
1536 int count = 0;
1537
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001538 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001539 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001540 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1541 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001542
1543 return count;
1544}
1545
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001546static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001547{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001548 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001550 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001551
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001552 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001553
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001554 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001555 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001556 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001557
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001558 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001559 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001560 /*
1561 * It appears to be important that we don't enable this
1562 * for the current pipe before otherwise configuring the
1563 * PLL. No idea how this should be handled if multiple
1564 * DVO outputs are enabled simultaneosly.
1565 */
1566 dpll |= DPLL_DVO_2X_MODE;
1567 I915_WRITE(DPLL(!crtc->pipe),
1568 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1569 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001570
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001571 /*
1572 * Apparently we need to have VGA mode enabled prior to changing
1573 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1574 * dividers, even though the register value does change.
1575 */
1576 I915_WRITE(reg, 0);
1577
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001578 I915_WRITE(reg, dpll);
1579
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001580 /* Wait for the clocks to stabilize. */
1581 POSTING_READ(reg);
1582 udelay(150);
1583
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001584 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001585 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001586 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001587 } else {
1588 /* The pixel multiplier can only be updated once the
1589 * DPLL is enabled and the clocks are stable.
1590 *
1591 * So write it again.
1592 */
1593 I915_WRITE(reg, dpll);
1594 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001595
1596 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001597 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001598 POSTING_READ(reg);
1599 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001600 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001601 POSTING_READ(reg);
1602 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001603 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604 POSTING_READ(reg);
1605 udelay(150); /* wait for warmup */
1606}
1607
1608/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001609 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001610 * @dev_priv: i915 private structure
1611 * @pipe: pipe PLL to disable
1612 *
1613 * Disable the PLL for @pipe, making sure the pipe is off first.
1614 *
1615 * Note! This is for pre-ILK only.
1616 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001617static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001619 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001620 enum pipe pipe = crtc->pipe;
1621
1622 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001623 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001624 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001625 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001626 I915_WRITE(DPLL(PIPE_B),
1627 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1628 I915_WRITE(DPLL(PIPE_A),
1629 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1630 }
1631
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001632 /* Don't disable pipe or pipe PLLs if needed */
1633 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1634 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001635 return;
1636
1637 /* Make sure the pipe isn't still relying on us */
1638 assert_pipe_disabled(dev_priv, pipe);
1639
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001640 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001641 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001642}
1643
Jesse Barnesf6071162013-10-01 10:41:38 -07001644static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1645{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001646 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001647
1648 /* Make sure the pipe isn't still relying on us */
1649 assert_pipe_disabled(dev_priv, pipe);
1650
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001651 val = DPLL_INTEGRATED_REF_CLK_VLV |
1652 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1653 if (pipe != PIPE_A)
1654 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1655
Jesse Barnesf6071162013-10-01 10:41:38 -07001656 I915_WRITE(DPLL(pipe), val);
1657 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001658}
1659
1660static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1661{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001662 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001663 u32 val;
1664
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001665 /* Make sure the pipe isn't still relying on us */
1666 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001667
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001668 val = DPLL_SSC_REF_CLK_CHV |
1669 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 if (pipe != PIPE_A)
1671 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001672
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001673 I915_WRITE(DPLL(pipe), val);
1674 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001675
Ville Syrjäläa5805162015-05-26 20:42:30 +03001676 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001677
1678 /* Disable 10bit clock to display controller */
1679 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1680 val &= ~DPIO_DCLKP_EN;
1681 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1682
Ville Syrjäläa5805162015-05-26 20:42:30 +03001683 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001684}
1685
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001686void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001687 struct intel_digital_port *dport,
1688 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001689{
1690 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001691 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001692
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001693 switch (dport->port) {
1694 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001695 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001696 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001697 break;
1698 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001699 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001700 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001701 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001702 break;
1703 case PORT_D:
1704 port_mask = DPLL_PORTD_READY_MASK;
1705 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001706 break;
1707 default:
1708 BUG();
1709 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001710
Chris Wilson370004d2016-06-30 15:32:56 +01001711 if (intel_wait_for_register(dev_priv,
1712 dpll_reg, port_mask, expected_mask,
1713 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001714 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1715 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001716}
1717
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001718static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1719 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001720{
Ville Syrjälä98187832016-10-31 22:37:10 +02001721 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1722 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001723 i915_reg_t reg;
1724 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001725
Jesse Barnes040484a2011-01-03 12:14:26 -08001726 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001727 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001728
1729 /* FDI must be feeding us bits for PCH ports */
1730 assert_fdi_tx_enabled(dev_priv, pipe);
1731 assert_fdi_rx_enabled(dev_priv, pipe);
1732
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001733 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001734 /* Workaround: Set the timing override bit before enabling the
1735 * pch transcoder. */
1736 reg = TRANS_CHICKEN2(pipe);
1737 val = I915_READ(reg);
1738 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1739 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001740 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001741
Daniel Vetterab9412b2013-05-03 11:49:46 +02001742 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001743 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001744 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001745
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001746 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001747 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001748 * Make the BPC in transcoder be consistent with
1749 * that in pipeconf reg. For HDMI we must use 8bpc
1750 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001751 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001752 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001753 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001754 val |= PIPECONF_8BPC;
1755 else
1756 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001757 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001758
1759 val &= ~TRANS_INTERLACE_MASK;
1760 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001761 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001762 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001763 val |= TRANS_LEGACY_INTERLACED_ILK;
1764 else
1765 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001766 else
1767 val |= TRANS_PROGRESSIVE;
1768
Jesse Barnes040484a2011-01-03 12:14:26 -08001769 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001770 if (intel_wait_for_register(dev_priv,
1771 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1772 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001773 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001774}
1775
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001776static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001777 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001778{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001779 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001782 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001783 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001784
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001785 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001786 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001787 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001788 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001789
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001790 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001791 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001792
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001793 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1794 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001795 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001796 else
1797 val |= TRANS_PROGRESSIVE;
1798
Daniel Vetterab9412b2013-05-03 11:49:46 +02001799 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001800 if (intel_wait_for_register(dev_priv,
1801 LPT_TRANSCONF,
1802 TRANS_STATE_ENABLE,
1803 TRANS_STATE_ENABLE,
1804 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001805 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001806}
1807
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001808static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1809 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001810{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001811 i915_reg_t reg;
1812 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001813
1814 /* FDI relies on the transcoder */
1815 assert_fdi_tx_disabled(dev_priv, pipe);
1816 assert_fdi_rx_disabled(dev_priv, pipe);
1817
Jesse Barnes291906f2011-02-02 12:28:03 -08001818 /* Ports must be off as well */
1819 assert_pch_ports_disabled(dev_priv, pipe);
1820
Daniel Vetterab9412b2013-05-03 11:49:46 +02001821 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001822 val = I915_READ(reg);
1823 val &= ~TRANS_ENABLE;
1824 I915_WRITE(reg, val);
1825 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001826 if (intel_wait_for_register(dev_priv,
1827 reg, TRANS_STATE_ENABLE, 0,
1828 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001829 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001830
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001831 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001832 /* Workaround: Clear the timing override chicken bit again. */
1833 reg = TRANS_CHICKEN2(pipe);
1834 val = I915_READ(reg);
1835 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1836 I915_WRITE(reg, val);
1837 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001838}
1839
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001840void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001841{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842 u32 val;
1843
Daniel Vetterab9412b2013-05-03 11:49:46 +02001844 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001845 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001846 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001847 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001848 if (intel_wait_for_register(dev_priv,
1849 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1850 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001851 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001852
1853 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001854 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001855 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001856 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001857}
1858
Ville Syrjälä65f21302016-10-14 20:02:53 +03001859enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1860{
1861 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1862
1863 WARN_ON(!crtc->config->has_pch_encoder);
1864
1865 if (HAS_PCH_LPT(dev_priv))
1866 return TRANSCODER_A;
1867 else
1868 return (enum transcoder) crtc->pipe;
1869}
1870
Jesse Barnes92f25842011-01-04 15:09:34 -08001871/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001872 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001873 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001875 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001878static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001879{
Paulo Zanoni03722642014-01-17 13:51:09 -02001880 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001881 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001882 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001883 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001884 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001885 u32 val;
1886
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001887 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1888
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001889 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001890 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001891 assert_sprites_disabled(dev_priv, pipe);
1892
Jesse Barnesb24e7172011-01-04 15:09:30 -08001893 /*
1894 * A pipe without a PLL won't actually be able to drive bits from
1895 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1896 * need the check.
1897 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001898 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001899 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001900 assert_dsi_pll_enabled(dev_priv);
1901 else
1902 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001903 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001904 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001905 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001906 assert_fdi_rx_pll_enabled(dev_priv,
1907 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001908 assert_fdi_tx_pll_enabled(dev_priv,
1909 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001910 }
1911 /* FIXME: assert CPU port conditions for SNB+ */
1912 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001913
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001914 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001915 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001916 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001917 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1918 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001919 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001920 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001921
1922 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001923 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001924
1925 /*
1926 * Until the pipe starts DSL will read as 0, which would cause
1927 * an apparent vblank timestamp jump, which messes up also the
1928 * frame count when it's derived from the timestamps. So let's
1929 * wait for the pipe to start properly before we call
1930 * drm_crtc_vblank_on()
1931 */
1932 if (dev->max_vblank_count == 0 &&
1933 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1934 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935}
1936
1937/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001938 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001939 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001940 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001941 * Disable the pipe of @crtc, making sure that various hardware
1942 * specific requirements are met, if applicable, e.g. plane
1943 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 *
1945 * Will wait until the pipe has shut down before returning.
1946 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001947static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001948{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001949 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001950 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001951 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001952 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001953 u32 val;
1954
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001955 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1956
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957 /*
1958 * Make sure planes won't keep trying to pump pixels to us,
1959 * or we might hang the display.
1960 */
1961 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001962 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001963 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001964
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001965 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001966 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001967 if ((val & PIPECONF_ENABLE) == 0)
1968 return;
1969
Ville Syrjälä67adc642014-08-15 01:21:57 +03001970 /*
1971 * Double wide has implications for planes
1972 * so best keep it disabled when not needed.
1973 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001974 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001975 val &= ~PIPECONF_DOUBLE_WIDE;
1976
1977 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001978 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1979 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001980 val &= ~PIPECONF_ENABLE;
1981
1982 I915_WRITE(reg, val);
1983 if ((val & PIPECONF_ENABLE) == 0)
1984 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001985}
1986
Ville Syrjälä832be822016-01-12 21:08:33 +02001987static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1988{
1989 return IS_GEN2(dev_priv) ? 2048 : 4096;
1990}
1991
Ville Syrjälä27ba3912016-02-15 22:54:40 +02001992static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
1993 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001994{
1995 switch (fb_modifier) {
1996 case DRM_FORMAT_MOD_NONE:
1997 return cpp;
1998 case I915_FORMAT_MOD_X_TILED:
1999 if (IS_GEN2(dev_priv))
2000 return 128;
2001 else
2002 return 512;
2003 case I915_FORMAT_MOD_Y_TILED:
2004 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2005 return 128;
2006 else
2007 return 512;
2008 case I915_FORMAT_MOD_Yf_TILED:
2009 switch (cpp) {
2010 case 1:
2011 return 64;
2012 case 2:
2013 case 4:
2014 return 128;
2015 case 8:
2016 case 16:
2017 return 256;
2018 default:
2019 MISSING_CASE(cpp);
2020 return cpp;
2021 }
2022 break;
2023 default:
2024 MISSING_CASE(fb_modifier);
2025 return cpp;
2026 }
2027}
2028
Ville Syrjälä832be822016-01-12 21:08:33 +02002029unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2030 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002031{
Ville Syrjälä832be822016-01-12 21:08:33 +02002032 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2033 return 1;
2034 else
2035 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002036 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002037}
2038
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002039/* Return the tile dimensions in pixel units */
2040static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2041 unsigned int *tile_width,
2042 unsigned int *tile_height,
2043 uint64_t fb_modifier,
2044 unsigned int cpp)
2045{
2046 unsigned int tile_width_bytes =
2047 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2048
2049 *tile_width = tile_width_bytes / cpp;
2050 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2051}
2052
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002053unsigned int
Chris Wilson24dbf512017-02-15 10:59:18 +00002054intel_fb_align_height(struct drm_i915_private *dev_priv,
2055 unsigned int height,
2056 uint32_t pixel_format,
2057 uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002058{
Ville Syrjälä832be822016-01-12 21:08:33 +02002059 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
Chris Wilson24dbf512017-02-15 10:59:18 +00002060 unsigned int tile_height = intel_tile_height(dev_priv, fb_modifier, cpp);
Ville Syrjälä832be822016-01-12 21:08:33 +02002061
2062 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002063}
2064
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002065unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2066{
2067 unsigned int size = 0;
2068 int i;
2069
2070 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2071 size += rot_info->plane[i].width * rot_info->plane[i].height;
2072
2073 return size;
2074}
2075
Daniel Vetter75c82a52015-10-14 16:51:04 +02002076static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002077intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2078 const struct drm_framebuffer *fb,
2079 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002080{
Chris Wilson7b92c042017-01-14 00:28:26 +00002081 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002082 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002083 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002084 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002085 }
2086}
2087
Ville Syrjälä603525d2016-01-12 21:08:37 +02002088static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002089{
2090 if (INTEL_INFO(dev_priv)->gen >= 9)
2091 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002092 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002093 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002094 return 128 * 1024;
2095 else if (INTEL_INFO(dev_priv)->gen >= 4)
2096 return 4 * 1024;
2097 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002098 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002099}
2100
Ville Syrjälä603525d2016-01-12 21:08:37 +02002101static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2102 uint64_t fb_modifier)
2103{
2104 switch (fb_modifier) {
2105 case DRM_FORMAT_MOD_NONE:
2106 return intel_linear_alignment(dev_priv);
2107 case I915_FORMAT_MOD_X_TILED:
2108 if (INTEL_INFO(dev_priv)->gen >= 9)
2109 return 256 * 1024;
2110 return 0;
2111 case I915_FORMAT_MOD_Y_TILED:
2112 case I915_FORMAT_MOD_Yf_TILED:
2113 return 1 * 1024 * 1024;
2114 default:
2115 MISSING_CASE(fb_modifier);
2116 return 0;
2117 }
2118}
2119
Chris Wilson058d88c2016-08-15 10:49:06 +01002120struct i915_vma *
2121intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002122{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002123 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002124 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002125 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002126 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002127 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002128 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002129
Matt Roperebcdd392014-07-09 16:22:11 -07002130 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2131
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002132 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002133
Ville Syrjälä3465c582016-02-15 22:54:43 +02002134 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002135
Chris Wilson693db182013-03-05 14:52:39 +00002136 /* Note that the w/a also requires 64 PTE of padding following the
2137 * bo. We currently fill all unused PTE with the shadow page and so
2138 * we should always have valid PTE following the scanout preventing
2139 * the VT-d warning.
2140 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002141 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002142 alignment = 256 * 1024;
2143
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002144 /*
2145 * Global gtt pte registers are special registers which actually forward
2146 * writes to a chunk of system memory. Which means that there is no risk
2147 * that the register values disappear as soon as we call
2148 * intel_runtime_pm_put(), so it is correct to wrap only the
2149 * pin/unpin/fence and not more.
2150 */
2151 intel_runtime_pm_get(dev_priv);
2152
Chris Wilson058d88c2016-08-15 10:49:06 +01002153 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002154 if (IS_ERR(vma))
2155 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002156
Chris Wilson05a20d02016-08-18 17:16:55 +01002157 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002158 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2159 * fence, whereas 965+ only requires a fence if using
2160 * framebuffer compression. For simplicity, we always, when
2161 * possible, install a fence as the cost is not that onerous.
2162 *
2163 * If we fail to fence the tiled scanout, then either the
2164 * modeset will reject the change (which is highly unlikely as
2165 * the affected systems, all but one, do not have unmappable
2166 * space) or we will not be able to enable full powersaving
2167 * techniques (also likely not to apply due to various limits
2168 * FBC and the like impose on the size of the buffer, which
2169 * presumably we violated anyway with this unmappable buffer).
2170 * Anyway, it is presumably better to stumble onwards with
2171 * something and try to run the system in a "less than optimal"
2172 * mode that matches the user configuration.
2173 */
2174 if (i915_vma_get_fence(vma) == 0)
2175 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002176 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002177
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002178 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002179err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002180 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002181 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182}
2183
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002184void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002185{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002186 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002187
Chris Wilson49ef5292016-08-18 17:17:00 +01002188 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002189 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002190 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002191}
2192
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002193static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2194 unsigned int rotation)
2195{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002196 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002197 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2198 else
2199 return fb->pitches[plane];
2200}
2201
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002202/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002203 * Convert the x/y offsets into a linear offset.
2204 * Only valid with 0/180 degree rotation, which is fine since linear
2205 * offset is only used with linear buffers on pre-hsw and tiled buffers
2206 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2207 */
2208u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002209 const struct intel_plane_state *state,
2210 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002211{
Ville Syrjälä29490562016-01-20 18:02:50 +02002212 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002213 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002214 unsigned int pitch = fb->pitches[plane];
2215
2216 return y * pitch + x * cpp;
2217}
2218
2219/*
2220 * Add the x/y offsets derived from fb->offsets[] to the user
2221 * specified plane src x/y offsets. The resulting x/y offsets
2222 * specify the start of scanout from the beginning of the gtt mapping.
2223 */
2224void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002225 const struct intel_plane_state *state,
2226 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002227
2228{
Ville Syrjälä29490562016-01-20 18:02:50 +02002229 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2230 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002231
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002232 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002233 *x += intel_fb->rotated[plane].x;
2234 *y += intel_fb->rotated[plane].y;
2235 } else {
2236 *x += intel_fb->normal[plane].x;
2237 *y += intel_fb->normal[plane].y;
2238 }
2239}
2240
2241/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002242 * Input tile dimensions and pitch must already be
2243 * rotated to match x and y, and in pixel units.
2244 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002245static u32 _intel_adjust_tile_offset(int *x, int *y,
2246 unsigned int tile_width,
2247 unsigned int tile_height,
2248 unsigned int tile_size,
2249 unsigned int pitch_tiles,
2250 u32 old_offset,
2251 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002252{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002253 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002254 unsigned int tiles;
2255
2256 WARN_ON(old_offset & (tile_size - 1));
2257 WARN_ON(new_offset & (tile_size - 1));
2258 WARN_ON(new_offset > old_offset);
2259
2260 tiles = (old_offset - new_offset) / tile_size;
2261
2262 *y += tiles / pitch_tiles * tile_height;
2263 *x += tiles % pitch_tiles * tile_width;
2264
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002265 /* minimize x in case it got needlessly big */
2266 *y += *x / pitch_pixels * tile_height;
2267 *x %= pitch_pixels;
2268
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002269 return new_offset;
2270}
2271
2272/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002273 * Adjust the tile offset by moving the difference into
2274 * the x/y offsets.
2275 */
2276static u32 intel_adjust_tile_offset(int *x, int *y,
2277 const struct intel_plane_state *state, int plane,
2278 u32 old_offset, u32 new_offset)
2279{
2280 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2281 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002282 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002283 unsigned int rotation = state->base.rotation;
2284 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2285
2286 WARN_ON(new_offset > old_offset);
2287
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002288 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002289 unsigned int tile_size, tile_width, tile_height;
2290 unsigned int pitch_tiles;
2291
2292 tile_size = intel_tile_size(dev_priv);
2293 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002294 fb->modifier, cpp);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002295
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002296 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002297 pitch_tiles = pitch / tile_height;
2298 swap(tile_width, tile_height);
2299 } else {
2300 pitch_tiles = pitch / (tile_width * cpp);
2301 }
2302
2303 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2304 tile_size, pitch_tiles,
2305 old_offset, new_offset);
2306 } else {
2307 old_offset += *y * pitch + *x * cpp;
2308
2309 *y = (old_offset - new_offset) / pitch;
2310 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2311 }
2312
2313 return new_offset;
2314}
2315
2316/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002317 * Computes the linear offset to the base tile and adjusts
2318 * x, y. bytes per pixel is assumed to be a power-of-two.
2319 *
2320 * In the 90/270 rotated case, x and y are assumed
2321 * to be already rotated to match the rotated GTT view, and
2322 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002323 *
2324 * This function is used when computing the derived information
2325 * under intel_framebuffer, so using any of that information
2326 * here is not allowed. Anything under drm_framebuffer can be
2327 * used. This is why the user has to pass in the pitch since it
2328 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002329 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002330static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2331 int *x, int *y,
2332 const struct drm_framebuffer *fb, int plane,
2333 unsigned int pitch,
2334 unsigned int rotation,
2335 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002336{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002337 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002338 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002339 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002340
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002341 if (alignment)
2342 alignment--;
2343
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002344 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002345 unsigned int tile_size, tile_width, tile_height;
2346 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002347
Ville Syrjäläd8433102016-01-12 21:08:35 +02002348 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002349 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2350 fb_modifier, cpp);
2351
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002352 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002353 pitch_tiles = pitch / tile_height;
2354 swap(tile_width, tile_height);
2355 } else {
2356 pitch_tiles = pitch / (tile_width * cpp);
2357 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002358
Ville Syrjäläd8433102016-01-12 21:08:35 +02002359 tile_rows = *y / tile_height;
2360 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002361
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002362 tiles = *x / tile_width;
2363 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002364
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002365 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2366 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002367
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002368 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2369 tile_size, pitch_tiles,
2370 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002371 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002372 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002373 offset_aligned = offset & ~alignment;
2374
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002375 *y = (offset & alignment) / pitch;
2376 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002377 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002378
2379 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002380}
2381
Ville Syrjälä6687c902015-09-15 13:16:41 +03002382u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002383 const struct intel_plane_state *state,
2384 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002385{
Ville Syrjälä29490562016-01-20 18:02:50 +02002386 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2387 const struct drm_framebuffer *fb = state->base.fb;
2388 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002389 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002390 u32 alignment;
2391
2392 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002393 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
Ville Syrjälä8d970652016-01-28 16:30:28 +02002394 alignment = 4096;
2395 else
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002396 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002397
2398 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2399 rotation, alignment);
2400}
2401
2402/* Convert the fb->offset[] linear offset into x/y offsets */
2403static void intel_fb_offset_to_xy(int *x, int *y,
2404 const struct drm_framebuffer *fb, int plane)
2405{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002406 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002407 unsigned int pitch = fb->pitches[plane];
2408 u32 linear_offset = fb->offsets[plane];
2409
2410 *y = linear_offset / pitch;
2411 *x = linear_offset % pitch / cpp;
2412}
2413
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002414static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2415{
2416 switch (fb_modifier) {
2417 case I915_FORMAT_MOD_X_TILED:
2418 return I915_TILING_X;
2419 case I915_FORMAT_MOD_Y_TILED:
2420 return I915_TILING_Y;
2421 default:
2422 return I915_TILING_NONE;
2423 }
2424}
2425
Ville Syrjälä6687c902015-09-15 13:16:41 +03002426static int
2427intel_fill_fb_info(struct drm_i915_private *dev_priv,
2428 struct drm_framebuffer *fb)
2429{
2430 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2431 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2432 u32 gtt_offset_rotated = 0;
2433 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002434 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002435 unsigned int tile_size = intel_tile_size(dev_priv);
2436
2437 for (i = 0; i < num_planes; i++) {
2438 unsigned int width, height;
2439 unsigned int cpp, size;
2440 u32 offset;
2441 int x, y;
2442
Ville Syrjälä353c8592016-12-14 23:30:57 +02002443 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002444 width = drm_framebuffer_plane_width(fb->width, fb, i);
2445 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002446
2447 intel_fb_offset_to_xy(&x, &y, fb, i);
2448
2449 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002450 * The fence (if used) is aligned to the start of the object
2451 * so having the framebuffer wrap around across the edge of the
2452 * fenced region doesn't really work. We have no API to configure
2453 * the fence start offset within the object (nor could we probably
2454 * on gen2/3). So it's just easier if we just require that the
2455 * fb layout agrees with the fence layout. We already check that the
2456 * fb stride matches the fence stride elsewhere.
2457 */
2458 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2459 (x + width) * cpp > fb->pitches[i]) {
2460 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2461 i, fb->offsets[i]);
2462 return -EINVAL;
2463 }
2464
2465 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002466 * First pixel of the framebuffer from
2467 * the start of the normal gtt mapping.
2468 */
2469 intel_fb->normal[i].x = x;
2470 intel_fb->normal[i].y = y;
2471
2472 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2473 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002474 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002475 offset /= tile_size;
2476
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002477 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002478 unsigned int tile_width, tile_height;
2479 unsigned int pitch_tiles;
2480 struct drm_rect r;
2481
2482 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002483 fb->modifier, cpp);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002484
2485 rot_info->plane[i].offset = offset;
2486 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2487 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2488 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2489
2490 intel_fb->rotated[i].pitch =
2491 rot_info->plane[i].height * tile_height;
2492
2493 /* how many tiles does this plane need */
2494 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2495 /*
2496 * If the plane isn't horizontally tile aligned,
2497 * we need one more tile.
2498 */
2499 if (x != 0)
2500 size++;
2501
2502 /* rotate the x/y offsets to match the GTT view */
2503 r.x1 = x;
2504 r.y1 = y;
2505 r.x2 = x + width;
2506 r.y2 = y + height;
2507 drm_rect_rotate(&r,
2508 rot_info->plane[i].width * tile_width,
2509 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002510 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002511 x = r.x1;
2512 y = r.y1;
2513
2514 /* rotate the tile dimensions to match the GTT view */
2515 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2516 swap(tile_width, tile_height);
2517
2518 /*
2519 * We only keep the x/y offsets, so push all of the
2520 * gtt offset into the x/y offsets.
2521 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002522 _intel_adjust_tile_offset(&x, &y,
2523 tile_width, tile_height,
2524 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002525 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002526
2527 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2528
2529 /*
2530 * First pixel of the framebuffer from
2531 * the start of the rotated gtt mapping.
2532 */
2533 intel_fb->rotated[i].x = x;
2534 intel_fb->rotated[i].y = y;
2535 } else {
2536 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2537 x * cpp, tile_size);
2538 }
2539
2540 /* how many tiles in total needed in the bo */
2541 max_size = max(max_size, offset + size);
2542 }
2543
2544 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2545 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2546 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2547 return -EINVAL;
2548 }
2549
2550 return 0;
2551}
2552
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002553static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554{
2555 switch (format) {
2556 case DISPPLANE_8BPP:
2557 return DRM_FORMAT_C8;
2558 case DISPPLANE_BGRX555:
2559 return DRM_FORMAT_XRGB1555;
2560 case DISPPLANE_BGRX565:
2561 return DRM_FORMAT_RGB565;
2562 default:
2563 case DISPPLANE_BGRX888:
2564 return DRM_FORMAT_XRGB8888;
2565 case DISPPLANE_RGBX888:
2566 return DRM_FORMAT_XBGR8888;
2567 case DISPPLANE_BGRX101010:
2568 return DRM_FORMAT_XRGB2101010;
2569 case DISPPLANE_RGBX101010:
2570 return DRM_FORMAT_XBGR2101010;
2571 }
2572}
2573
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002574static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2575{
2576 switch (format) {
2577 case PLANE_CTL_FORMAT_RGB_565:
2578 return DRM_FORMAT_RGB565;
2579 default:
2580 case PLANE_CTL_FORMAT_XRGB_8888:
2581 if (rgb_order) {
2582 if (alpha)
2583 return DRM_FORMAT_ABGR8888;
2584 else
2585 return DRM_FORMAT_XBGR8888;
2586 } else {
2587 if (alpha)
2588 return DRM_FORMAT_ARGB8888;
2589 else
2590 return DRM_FORMAT_XRGB8888;
2591 }
2592 case PLANE_CTL_FORMAT_XRGB_2101010:
2593 if (rgb_order)
2594 return DRM_FORMAT_XBGR2101010;
2595 else
2596 return DRM_FORMAT_XRGB2101010;
2597 }
2598}
2599
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002600static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002601intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2602 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002603{
2604 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002605 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002606 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002607 struct drm_i915_gem_object *obj = NULL;
2608 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002609 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002610 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2611 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2612 PAGE_SIZE);
2613
2614 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002615
Chris Wilsonff2652e2014-03-10 08:07:02 +00002616 if (plane_config->size == 0)
2617 return false;
2618
Paulo Zanoni3badb492015-09-23 12:52:23 -03002619 /* If the FB is too big, just don't use it since fbdev is not very
2620 * important and we should probably use that space with FBC or other
2621 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002622 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002623 return false;
2624
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002625 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002626 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002627 base_aligned,
2628 base_aligned,
2629 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002630 mutex_unlock(&dev->struct_mutex);
2631 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002632 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002633
Chris Wilson3e510a82016-08-05 10:14:23 +01002634 if (plane_config->tiling == I915_TILING_X)
2635 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002636
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002637 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002638 mode_cmd.width = fb->width;
2639 mode_cmd.height = fb->height;
2640 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002641 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002642 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002643
Chris Wilson24dbf512017-02-15 10:59:18 +00002644 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002645 DRM_DEBUG_KMS("intel fb init failed\n");
2646 goto out_unref_obj;
2647 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002648
Jesse Barnes484b41d2014-03-07 08:57:55 -08002649
Daniel Vetterf6936e22015-03-26 12:17:05 +01002650 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002652
2653out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002654 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002655 return false;
2656}
2657
Daniel Vetter5a21b662016-05-24 17:13:53 +02002658/* Update plane->state->fb to match plane->fb after driver-internal updates */
2659static void
2660update_state_fb(struct drm_plane *plane)
2661{
2662 if (plane->fb == plane->state->fb)
2663 return;
2664
2665 if (plane->state->fb)
2666 drm_framebuffer_unreference(plane->state->fb);
2667 plane->state->fb = plane->fb;
2668 if (plane->state->fb)
2669 drm_framebuffer_reference(plane->state->fb);
2670}
2671
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002672static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002673intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2674 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002675{
2676 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002677 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002678 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002679 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002680 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002681 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002682 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2683 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002684 struct intel_plane_state *intel_state =
2685 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002686 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002687
Damien Lespiau2d140302015-02-05 17:22:18 +00002688 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002689 return;
2690
Daniel Vetterf6936e22015-03-26 12:17:05 +01002691 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002692 fb = &plane_config->fb->base;
2693 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002694 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002695
Damien Lespiau2d140302015-02-05 17:22:18 +00002696 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002697
2698 /*
2699 * Failed to alloc the obj, check to see if we should share
2700 * an fb with another CRTC instead
2701 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002702 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002703 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002704
2705 if (c == &intel_crtc->base)
2706 continue;
2707
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002708 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002709 continue;
2710
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002711 state = to_intel_plane_state(c->primary->state);
2712 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002713 continue;
2714
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002715 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2716 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002717 drm_framebuffer_reference(fb);
2718 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002719 }
2720 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002721
Matt Roper200757f2015-12-03 11:37:36 -08002722 /*
2723 * We've failed to reconstruct the BIOS FB. Current display state
2724 * indicates that the primary plane is visible, but has a NULL FB,
2725 * which will lead to problems later if we don't fix it up. The
2726 * simplest solution is to just disable the primary plane now and
2727 * pretend the BIOS never had it enabled.
2728 */
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01002729 plane_state->visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002730 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002731 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002732 intel_plane->disable_plane(primary, &intel_crtc->base);
2733
Daniel Vetter88595ac2015-03-26 12:42:24 +01002734 return;
2735
2736valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002737 mutex_lock(&dev->struct_mutex);
2738 intel_state->vma =
2739 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2740 mutex_unlock(&dev->struct_mutex);
2741 if (IS_ERR(intel_state->vma)) {
2742 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2743 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2744
2745 intel_state->vma = NULL;
2746 drm_framebuffer_unreference(fb);
2747 return;
2748 }
2749
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002750 plane_state->src_x = 0;
2751 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002752 plane_state->src_w = fb->width << 16;
2753 plane_state->src_h = fb->height << 16;
2754
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002755 plane_state->crtc_x = 0;
2756 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002757 plane_state->crtc_w = fb->width;
2758 plane_state->crtc_h = fb->height;
2759
Rob Clark1638d302016-11-05 11:08:08 -04002760 intel_state->base.src = drm_plane_state_src(plane_state);
2761 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002762
Daniel Vetter88595ac2015-03-26 12:42:24 +01002763 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002764 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002765 dev_priv->preserve_bios_swizzle = true;
2766
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002767 drm_framebuffer_reference(fb);
2768 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002769 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002770 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002771 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2772 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002773}
2774
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002775static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2776 unsigned int rotation)
2777{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002778 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002779
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002780 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002781 case DRM_FORMAT_MOD_NONE:
2782 case I915_FORMAT_MOD_X_TILED:
2783 switch (cpp) {
2784 case 8:
2785 return 4096;
2786 case 4:
2787 case 2:
2788 case 1:
2789 return 8192;
2790 default:
2791 MISSING_CASE(cpp);
2792 break;
2793 }
2794 break;
2795 case I915_FORMAT_MOD_Y_TILED:
2796 case I915_FORMAT_MOD_Yf_TILED:
2797 switch (cpp) {
2798 case 8:
2799 return 2048;
2800 case 4:
2801 return 4096;
2802 case 2:
2803 case 1:
2804 return 8192;
2805 default:
2806 MISSING_CASE(cpp);
2807 break;
2808 }
2809 break;
2810 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002811 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002812 }
2813
2814 return 2048;
2815}
2816
2817static int skl_check_main_surface(struct intel_plane_state *plane_state)
2818{
2819 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2820 const struct drm_framebuffer *fb = plane_state->base.fb;
2821 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002822 int x = plane_state->base.src.x1 >> 16;
2823 int y = plane_state->base.src.y1 >> 16;
2824 int w = drm_rect_width(&plane_state->base.src) >> 16;
2825 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002826 int max_width = skl_max_plane_width(fb, 0, rotation);
2827 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002828 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002829
2830 if (w > max_width || h > max_height) {
2831 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2832 w, h, max_width, max_height);
2833 return -EINVAL;
2834 }
2835
2836 intel_add_fb_offsets(&x, &y, plane_state, 0);
2837 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2838
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002839 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002840
2841 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002842 * AUX surface offset is specified as the distance from the
2843 * main surface offset, and it must be non-negative. Make
2844 * sure that is what we will get.
2845 */
2846 if (offset > aux_offset)
2847 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2848 offset, aux_offset & ~(alignment - 1));
2849
2850 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002851 * When using an X-tiled surface, the plane blows up
2852 * if the x offset + width exceed the stride.
2853 *
2854 * TODO: linear and Y-tiled seem fine, Yf untested,
2855 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002856 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002857 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002858
2859 while ((x + w) * cpp > fb->pitches[0]) {
2860 if (offset == 0) {
2861 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2862 return -EINVAL;
2863 }
2864
2865 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2866 offset, offset - alignment);
2867 }
2868 }
2869
2870 plane_state->main.offset = offset;
2871 plane_state->main.x = x;
2872 plane_state->main.y = y;
2873
2874 return 0;
2875}
2876
Ville Syrjälä8d970652016-01-28 16:30:28 +02002877static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2878{
2879 const struct drm_framebuffer *fb = plane_state->base.fb;
2880 unsigned int rotation = plane_state->base.rotation;
2881 int max_width = skl_max_plane_width(fb, 1, rotation);
2882 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002883 int x = plane_state->base.src.x1 >> 17;
2884 int y = plane_state->base.src.y1 >> 17;
2885 int w = drm_rect_width(&plane_state->base.src) >> 17;
2886 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002887 u32 offset;
2888
2889 intel_add_fb_offsets(&x, &y, plane_state, 1);
2890 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2891
2892 /* FIXME not quite sure how/if these apply to the chroma plane */
2893 if (w > max_width || h > max_height) {
2894 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2895 w, h, max_width, max_height);
2896 return -EINVAL;
2897 }
2898
2899 plane_state->aux.offset = offset;
2900 plane_state->aux.x = x;
2901 plane_state->aux.y = y;
2902
2903 return 0;
2904}
2905
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002906int skl_check_plane_surface(struct intel_plane_state *plane_state)
2907{
2908 const struct drm_framebuffer *fb = plane_state->base.fb;
2909 unsigned int rotation = plane_state->base.rotation;
2910 int ret;
2911
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002912 if (!plane_state->base.visible)
2913 return 0;
2914
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002915 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002916 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002917 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002918 fb->width << 16, fb->height << 16,
2919 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002920
Ville Syrjälä8d970652016-01-28 16:30:28 +02002921 /*
2922 * Handle the AUX surface first since
2923 * the main surface setup depends on it.
2924 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002925 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002926 ret = skl_check_nv12_aux_surface(plane_state);
2927 if (ret)
2928 return ret;
2929 } else {
2930 plane_state->aux.offset = ~0xfff;
2931 plane_state->aux.x = 0;
2932 plane_state->aux.y = 0;
2933 }
2934
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002935 ret = skl_check_main_surface(plane_state);
2936 if (ret)
2937 return ret;
2938
2939 return 0;
2940}
2941
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002942static void i9xx_update_primary_plane(struct drm_plane *primary,
2943 const struct intel_crtc_state *crtc_state,
2944 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002945{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002946 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2948 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07002949 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002950 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002951 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002952 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002953 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002954 int x = plane_state->base.src.x1 >> 16;
2955 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002956
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002957 dspcntr = DISPPLANE_GAMMA_ENABLE;
2958
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002959 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002960
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002961 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002962 if (intel_crtc->pipe == PIPE_B)
2963 dspcntr |= DISPPLANE_SEL_PIPE_B;
2964
2965 /* pipesrc and dspsize control the size that is scaled from,
2966 * which should always be the user's requested size.
2967 */
2968 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002969 ((crtc_state->pipe_src_h - 1) << 16) |
2970 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002971 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002972 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002973 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002974 ((crtc_state->pipe_src_h - 1) << 16) |
2975 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002976 I915_WRITE(PRIMPOS(plane), 0);
2977 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002978 }
2979
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002980 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02002981 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002982 dspcntr |= DISPPLANE_8BPP;
2983 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002984 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002985 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002986 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002987 case DRM_FORMAT_RGB565:
2988 dspcntr |= DISPPLANE_BGRX565;
2989 break;
2990 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002991 dspcntr |= DISPPLANE_BGRX888;
2992 break;
2993 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002994 dspcntr |= DISPPLANE_RGBX888;
2995 break;
2996 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002997 dspcntr |= DISPPLANE_BGRX101010;
2998 break;
2999 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003000 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003001 break;
3002 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003003 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003004 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003005
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003006 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003007 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003008 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003009
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003010 if (rotation & DRM_ROTATE_180)
3011 dspcntr |= DISPPLANE_ROTATE_180;
3012
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003013 if (rotation & DRM_REFLECT_X)
3014 dspcntr |= DISPPLANE_MIRROR;
3015
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003016 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003017 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3018
Ville Syrjälä29490562016-01-20 18:02:50 +02003019 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003020
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003021 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003022 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003023 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003024
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003025 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003026 x += crtc_state->pipe_src_w - 1;
3027 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003028 } else if (rotation & DRM_REFLECT_X) {
3029 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303030 }
3031
Ville Syrjälä29490562016-01-20 18:02:50 +02003032 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003033
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003034 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003035 intel_crtc->dspaddr_offset = linear_offset;
3036
Paulo Zanoni2db33662015-09-14 15:20:03 -03003037 intel_crtc->adjusted_x = x;
3038 intel_crtc->adjusted_y = y;
3039
Sonika Jindal48404c12014-08-22 14:06:04 +05303040 I915_WRITE(reg, dspcntr);
3041
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003042 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003043 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003044 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003045 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003046 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003047 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003048 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003049 } else {
3050 I915_WRITE(DSPADDR(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003051 intel_plane_ggtt_offset(plane_state) +
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003052 intel_crtc->dspaddr_offset);
3053 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003054 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003055}
3056
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003057static void i9xx_disable_primary_plane(struct drm_plane *primary,
3058 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003059{
3060 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003061 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003063 int plane = intel_crtc->plane;
3064
3065 I915_WRITE(DSPCNTR(plane), 0);
3066 if (INTEL_INFO(dev_priv)->gen >= 4)
3067 I915_WRITE(DSPSURF(plane), 0);
3068 else
3069 I915_WRITE(DSPADDR(plane), 0);
3070 POSTING_READ(DSPCNTR(plane));
3071}
3072
3073static void ironlake_update_primary_plane(struct drm_plane *primary,
3074 const struct intel_crtc_state *crtc_state,
3075 const struct intel_plane_state *plane_state)
3076{
3077 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003078 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3080 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003081 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003082 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003083 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003084 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003085 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003086 int x = plane_state->base.src.x1 >> 16;
3087 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003088
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003089 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003090 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003091
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003092 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003093 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3094
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003095 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003096 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003097 dspcntr |= DISPPLANE_8BPP;
3098 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003099 case DRM_FORMAT_RGB565:
3100 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003101 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003102 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003103 dspcntr |= DISPPLANE_BGRX888;
3104 break;
3105 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003106 dspcntr |= DISPPLANE_RGBX888;
3107 break;
3108 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003109 dspcntr |= DISPPLANE_BGRX101010;
3110 break;
3111 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003112 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003113 break;
3114 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003115 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003116 }
3117
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003118 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003119 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003120
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003121 if (rotation & DRM_ROTATE_180)
3122 dspcntr |= DISPPLANE_ROTATE_180;
3123
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003124 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003125 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003126
Ville Syrjälä29490562016-01-20 18:02:50 +02003127 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003128
Daniel Vetterc2c75132012-07-05 12:17:30 +02003129 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003130 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003131
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003132 /* HSW+ does this automagically in hardware */
3133 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3134 rotation & DRM_ROTATE_180) {
3135 x += crtc_state->pipe_src_w - 1;
3136 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303137 }
3138
Ville Syrjälä29490562016-01-20 18:02:50 +02003139 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003140
Paulo Zanoni2db33662015-09-14 15:20:03 -03003141 intel_crtc->adjusted_x = x;
3142 intel_crtc->adjusted_y = y;
3143
Sonika Jindal48404c12014-08-22 14:06:04 +05303144 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003145
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003146 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003147 I915_WRITE(DSPSURF(plane),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003148 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä6687c902015-09-15 13:16:41 +03003149 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003150 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003151 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3152 } else {
3153 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3154 I915_WRITE(DSPLINOFF(plane), linear_offset);
3155 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003156 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003157}
3158
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003159u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3160 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003161{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003162 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3163 return 64;
3164 } else {
3165 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003166
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003167 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003168 }
3169}
3170
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003171static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3172{
3173 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003174 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003175
3176 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3177 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3178 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003179}
3180
Chandra Kondurua1b22782015-04-07 15:28:45 -07003181/*
3182 * This function detaches (aka. unbinds) unused scalers in hardware
3183 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003184static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003185{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003186 struct intel_crtc_scaler_state *scaler_state;
3187 int i;
3188
Chandra Kondurua1b22782015-04-07 15:28:45 -07003189 scaler_state = &intel_crtc->config->scaler_state;
3190
3191 /* loop through and disable scalers that aren't in use */
3192 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003193 if (!scaler_state->scalers[i].in_use)
3194 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003195 }
3196}
3197
Ville Syrjäläd2196772016-01-28 18:33:11 +02003198u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3199 unsigned int rotation)
3200{
3201 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3202 u32 stride = intel_fb_pitch(fb, plane, rotation);
3203
3204 /*
3205 * The stride is either expressed as a multiple of 64 bytes chunks for
3206 * linear buffers or in number of tiles for tiled buffers.
3207 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003208 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003209 int cpp = fb->format->cpp[plane];
Ville Syrjäläd2196772016-01-28 18:33:11 +02003210
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003211 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003212 } else {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003213 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003214 fb->format->format);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003215 }
3216
3217 return stride;
3218}
3219
Chandra Konduru6156a452015-04-27 13:48:39 -07003220u32 skl_plane_ctl_format(uint32_t pixel_format)
3221{
Chandra Konduru6156a452015-04-27 13:48:39 -07003222 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003223 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003224 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003225 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003226 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003227 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003228 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003229 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003230 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003231 /*
3232 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3233 * to be already pre-multiplied. We need to add a knob (or a different
3234 * DRM_FORMAT) for user-space to configure that.
3235 */
3236 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003237 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003238 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003239 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003240 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003241 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003242 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003243 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003244 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003245 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003246 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003247 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003248 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003249 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003250 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003251 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003252 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003253 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003254 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003255 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003256 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003257
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003258 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003259}
3260
3261u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3262{
Chandra Konduru6156a452015-04-27 13:48:39 -07003263 switch (fb_modifier) {
3264 case DRM_FORMAT_MOD_NONE:
3265 break;
3266 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003267 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003268 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003269 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003270 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003271 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003272 default:
3273 MISSING_CASE(fb_modifier);
3274 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003275
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003276 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003277}
3278
3279u32 skl_plane_ctl_rotation(unsigned int rotation)
3280{
Chandra Konduru6156a452015-04-27 13:48:39 -07003281 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003282 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003283 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303284 /*
3285 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3286 * while i915 HW rotation is clockwise, thats why this swapping.
3287 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003288 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303289 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003290 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003291 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003292 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303293 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003294 default:
3295 MISSING_CASE(rotation);
3296 }
3297
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003298 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003299}
3300
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003301static void skylake_update_primary_plane(struct drm_plane *plane,
3302 const struct intel_crtc_state *crtc_state,
3303 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003304{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003305 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003306 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3308 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003309 enum plane_id plane_id = to_intel_plane(plane)->id;
3310 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003311 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003312 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003313 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003314 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003315 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003316 int src_x = plane_state->main.x;
3317 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003318 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3319 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3320 int dst_x = plane_state->base.dst.x1;
3321 int dst_y = plane_state->base.dst.y1;
3322 int dst_w = drm_rect_width(&plane_state->base.dst);
3323 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003324
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003325 plane_ctl = PLANE_CTL_ENABLE;
3326
3327 if (IS_GEMINILAKE(dev_priv)) {
3328 I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id),
3329 PLANE_COLOR_PIPE_GAMMA_ENABLE |
Ander Conselvan de Oliveira3bb56da2017-02-17 14:06:29 +02003330 PLANE_COLOR_PIPE_CSC_ENABLE |
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003331 PLANE_COLOR_PLANE_GAMMA_DISABLE);
3332 } else {
3333 plane_ctl |=
3334 PLANE_CTL_PIPE_GAMMA_ENABLE |
3335 PLANE_CTL_PIPE_CSC_ENABLE |
3336 PLANE_CTL_PLANE_GAMMA_DISABLE;
3337 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003338
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003339 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003340 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003341 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003342
Ville Syrjälä6687c902015-09-15 13:16:41 +03003343 /* Sizes are 0 based */
3344 src_w--;
3345 src_h--;
3346 dst_w--;
3347 dst_h--;
3348
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003349 intel_crtc->dspaddr_offset = surf_addr;
3350
Ville Syrjälä6687c902015-09-15 13:16:41 +03003351 intel_crtc->adjusted_x = src_x;
3352 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003353
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003354 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3355 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3356 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3357 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003358
3359 if (scaler_id >= 0) {
3360 uint32_t ps_ctrl = 0;
3361
3362 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003363 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003364 crtc_state->scaler_state.scalers[scaler_id].mode;
3365 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3366 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3367 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3368 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003369 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003370 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003371 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003372 }
3373
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003374 I915_WRITE(PLANE_SURF(pipe, plane_id),
Chris Wilsonbe1e3412017-01-16 15:21:27 +00003375 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003376
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003377 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiau70d21f02013-07-03 21:06:04 +01003378}
3379
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003380static void skylake_disable_primary_plane(struct drm_plane *primary,
3381 struct drm_crtc *crtc)
3382{
3383 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003384 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003385 enum plane_id plane_id = to_intel_plane(primary)->id;
3386 enum pipe pipe = to_intel_plane(primary)->pipe;
Lyude62e0fb82016-08-22 12:50:08 -04003387
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003388 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3389 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3390 POSTING_READ(PLANE_SURF(pipe, plane_id));
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003391}
3392
Jesse Barnes17638cd2011-06-24 12:19:23 -07003393/* Assume fb object is pinned & idle & fenced and just update base pointers */
3394static int
3395intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3396 int x, int y, enum mode_set_atomic state)
3397{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003398 /* Support for kgdboc is disabled, this needs a major rework. */
3399 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003400
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003401 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003402}
3403
Daniel Vetter5a21b662016-05-24 17:13:53 +02003404static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3405{
3406 struct intel_crtc *crtc;
3407
Chris Wilson91c8a322016-07-05 10:40:23 +01003408 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003409 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3410}
3411
Ville Syrjälä75147472014-11-24 18:28:11 +02003412static void intel_update_primary_planes(struct drm_device *dev)
3413{
Ville Syrjälä75147472014-11-24 18:28:11 +02003414 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003415
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003416 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003417 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003418 struct intel_plane_state *plane_state =
3419 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003420
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003421 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003422 plane->update_plane(&plane->base,
3423 to_intel_crtc_state(crtc->state),
3424 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003425 }
3426}
3427
Maarten Lankhorst73974892016-08-05 23:28:27 +03003428static int
3429__intel_display_resume(struct drm_device *dev,
3430 struct drm_atomic_state *state)
3431{
3432 struct drm_crtc_state *crtc_state;
3433 struct drm_crtc *crtc;
3434 int i, ret;
3435
3436 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003437 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003438
3439 if (!state)
3440 return 0;
3441
3442 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3443 /*
3444 * Force recalculation even if we restore
3445 * current state. With fast modeset this may not result
3446 * in a modeset when the state is compatible.
3447 */
3448 crtc_state->mode_changed = true;
3449 }
3450
3451 /* ignore any reset values/BIOS leftovers in the WM registers */
3452 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3453
3454 ret = drm_atomic_commit(state);
3455
3456 WARN_ON(ret == -EDEADLK);
3457 return ret;
3458}
3459
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003460static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3461{
Ville Syrjäläae981042016-08-05 23:28:30 +03003462 return intel_has_gpu_reset(dev_priv) &&
3463 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003464}
3465
Chris Wilsonc0336662016-05-06 15:40:21 +01003466void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003467{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003468 struct drm_device *dev = &dev_priv->drm;
3469 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3470 struct drm_atomic_state *state;
3471 int ret;
3472
Maarten Lankhorst73974892016-08-05 23:28:27 +03003473 /*
3474 * Need mode_config.mutex so that we don't
3475 * trample ongoing ->detect() and whatnot.
3476 */
3477 mutex_lock(&dev->mode_config.mutex);
3478 drm_modeset_acquire_init(ctx, 0);
3479 while (1) {
3480 ret = drm_modeset_lock_all_ctx(dev, ctx);
3481 if (ret != -EDEADLK)
3482 break;
3483
3484 drm_modeset_backoff(ctx);
3485 }
3486
3487 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003488 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003489 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003490 return;
3491
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003492 /*
3493 * Disabling the crtcs gracefully seems nicer. Also the
3494 * g33 docs say we should at least disable all the planes.
3495 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003496 state = drm_atomic_helper_duplicate_state(dev, ctx);
3497 if (IS_ERR(state)) {
3498 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003499 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003500 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003501 }
3502
3503 ret = drm_atomic_helper_disable_all(dev, ctx);
3504 if (ret) {
3505 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003506 drm_atomic_state_put(state);
3507 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003508 }
3509
3510 dev_priv->modeset_restore_state = state;
3511 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003512}
3513
Chris Wilsonc0336662016-05-06 15:40:21 +01003514void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003515{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003516 struct drm_device *dev = &dev_priv->drm;
3517 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3518 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3519 int ret;
3520
Daniel Vetter5a21b662016-05-24 17:13:53 +02003521 /*
3522 * Flips in the rings will be nuked by the reset,
3523 * so complete all pending flips so that user space
3524 * will get its events and not get stuck.
3525 */
3526 intel_complete_page_flips(dev_priv);
3527
Maarten Lankhorst73974892016-08-05 23:28:27 +03003528 dev_priv->modeset_restore_state = NULL;
3529
Ville Syrjälä75147472014-11-24 18:28:11 +02003530 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003531 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003532 if (!state) {
3533 /*
3534 * Flips in the rings have been nuked by the reset,
3535 * so update the base address of all primary
3536 * planes to the the last fb to make sure we're
3537 * showing the correct fb after a reset.
3538 *
3539 * FIXME: Atomic will make this obsolete since we won't schedule
3540 * CS-based flips (which might get lost in gpu resets) any more.
3541 */
3542 intel_update_primary_planes(dev);
3543 } else {
3544 ret = __intel_display_resume(dev, state);
3545 if (ret)
3546 DRM_ERROR("Restoring old state failed with %i\n", ret);
3547 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003548 } else {
3549 /*
3550 * The display has been reset as well,
3551 * so need a full re-initialization.
3552 */
3553 intel_runtime_pm_disable_interrupts(dev_priv);
3554 intel_runtime_pm_enable_interrupts(dev_priv);
3555
Imre Deak51f59202016-09-14 13:04:13 +03003556 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003557 intel_modeset_init_hw(dev);
3558
3559 spin_lock_irq(&dev_priv->irq_lock);
3560 if (dev_priv->display.hpd_irq_setup)
3561 dev_priv->display.hpd_irq_setup(dev_priv);
3562 spin_unlock_irq(&dev_priv->irq_lock);
3563
3564 ret = __intel_display_resume(dev, state);
3565 if (ret)
3566 DRM_ERROR("Restoring old state failed with %i\n", ret);
3567
3568 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003569 }
3570
Chris Wilson08536952016-10-14 13:18:18 +01003571 if (state)
3572 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003573 drm_modeset_drop_locks(ctx);
3574 drm_modeset_acquire_fini(ctx);
3575 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003576}
3577
Chris Wilson8af29b02016-09-09 14:11:47 +01003578static bool abort_flip_on_reset(struct intel_crtc *crtc)
3579{
3580 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3581
3582 if (i915_reset_in_progress(error))
3583 return true;
3584
3585 if (crtc->reset_count != i915_reset_count(error))
3586 return true;
3587
3588 return false;
3589}
3590
Chris Wilson7d5e3792014-03-04 13:15:08 +00003591static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3592{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003593 struct drm_device *dev = crtc->dev;
3594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003595 bool pending;
3596
Chris Wilson8af29b02016-09-09 14:11:47 +01003597 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003598 return false;
3599
3600 spin_lock_irq(&dev->event_lock);
3601 pending = to_intel_crtc(crtc)->flip_work != NULL;
3602 spin_unlock_irq(&dev->event_lock);
3603
3604 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003605}
3606
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003607static void intel_update_pipe_config(struct intel_crtc *crtc,
3608 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003609{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003610 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003611 struct intel_crtc_state *pipe_config =
3612 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003613
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003614 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3615 crtc->base.mode = crtc->base.state->mode;
3616
3617 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3618 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3619 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003620
3621 /*
3622 * Update pipe size and adjust fitter if needed: the reason for this is
3623 * that in compute_mode_changes we check the native mode (not the pfit
3624 * mode) to see if we can flip rather than do a full mode set. In the
3625 * fastboot case, we'll flip, but if we don't update the pipesrc and
3626 * pfit state, we'll end up with a big fb scanned out into the wrong
3627 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003628 */
3629
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003630 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003631 ((pipe_config->pipe_src_w - 1) << 16) |
3632 (pipe_config->pipe_src_h - 1));
3633
3634 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003635 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003636 skl_detach_scalers(crtc);
3637
3638 if (pipe_config->pch_pfit.enabled)
3639 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003640 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003641 if (pipe_config->pch_pfit.enabled)
3642 ironlake_pfit_enable(crtc);
3643 else if (old_crtc_state->pch_pfit.enabled)
3644 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003645 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003646}
3647
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003648static void intel_fdi_normal_train(struct drm_crtc *crtc)
3649{
3650 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003651 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3653 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003654 i915_reg_t reg;
3655 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003656
3657 /* enable normal train */
3658 reg = FDI_TX_CTL(pipe);
3659 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003660 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003661 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3662 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003663 } else {
3664 temp &= ~FDI_LINK_TRAIN_NONE;
3665 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003666 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003667 I915_WRITE(reg, temp);
3668
3669 reg = FDI_RX_CTL(pipe);
3670 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003671 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3673 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3674 } else {
3675 temp &= ~FDI_LINK_TRAIN_NONE;
3676 temp |= FDI_LINK_TRAIN_NONE;
3677 }
3678 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3679
3680 /* wait one idle pattern time */
3681 POSTING_READ(reg);
3682 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003683
3684 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003685 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003686 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3687 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003688}
3689
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003690/* The FDI link training functions for ILK/Ibexpeak. */
3691static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3692{
3693 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003694 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3696 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003697 i915_reg_t reg;
3698 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003699
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003700 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003701 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003702
Adam Jacksone1a44742010-06-25 15:32:14 -04003703 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3704 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003705 reg = FDI_RX_IMR(pipe);
3706 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003707 temp &= ~FDI_RX_SYMBOL_LOCK;
3708 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003709 I915_WRITE(reg, temp);
3710 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003711 udelay(150);
3712
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003713 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003714 reg = FDI_TX_CTL(pipe);
3715 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003716 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003717 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003718 temp &= ~FDI_LINK_TRAIN_NONE;
3719 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003720 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003721
Chris Wilson5eddb702010-09-11 13:48:45 +01003722 reg = FDI_RX_CTL(pipe);
3723 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003724 temp &= ~FDI_LINK_TRAIN_NONE;
3725 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003726 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3727
3728 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003729 udelay(150);
3730
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003731 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003732 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3733 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3734 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003735
Chris Wilson5eddb702010-09-11 13:48:45 +01003736 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003737 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003739 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3740
3741 if ((temp & FDI_RX_BIT_LOCK)) {
3742 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003744 break;
3745 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003746 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003747 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003748 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003749
3750 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003751 reg = FDI_TX_CTL(pipe);
3752 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003753 temp &= ~FDI_LINK_TRAIN_NONE;
3754 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003756
Chris Wilson5eddb702010-09-11 13:48:45 +01003757 reg = FDI_RX_CTL(pipe);
3758 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003759 temp &= ~FDI_LINK_TRAIN_NONE;
3760 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003761 I915_WRITE(reg, temp);
3762
3763 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003764 udelay(150);
3765
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003767 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003768 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003769 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3770
3771 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003773 DRM_DEBUG_KMS("FDI train 2 done.\n");
3774 break;
3775 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003776 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003777 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003779
3780 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003781
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003782}
3783
Akshay Joshi0206e352011-08-16 15:34:10 -04003784static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003785 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3786 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3787 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3788 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3789};
3790
3791/* The FDI link training functions for SNB/Cougarpoint. */
3792static void gen6_fdi_link_train(struct drm_crtc *crtc)
3793{
3794 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003795 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3797 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003798 i915_reg_t reg;
3799 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800
Adam Jacksone1a44742010-06-25 15:32:14 -04003801 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3802 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003803 reg = FDI_RX_IMR(pipe);
3804 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003805 temp &= ~FDI_RX_SYMBOL_LOCK;
3806 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003807 I915_WRITE(reg, temp);
3808
3809 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003810 udelay(150);
3811
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 reg = FDI_TX_CTL(pipe);
3814 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003815 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003816 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003817 temp &= ~FDI_LINK_TRAIN_NONE;
3818 temp |= FDI_LINK_TRAIN_PATTERN_1;
3819 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3820 /* SNB-B */
3821 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003822 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003823
Daniel Vetterd74cf322012-10-26 10:58:13 +02003824 I915_WRITE(FDI_RX_MISC(pipe),
3825 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3826
Chris Wilson5eddb702010-09-11 13:48:45 +01003827 reg = FDI_RX_CTL(pipe);
3828 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003829 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003830 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3831 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3832 } else {
3833 temp &= ~FDI_LINK_TRAIN_NONE;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1;
3835 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3837
3838 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839 udelay(150);
3840
Akshay Joshi0206e352011-08-16 15:34:10 -04003841 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003842 reg = FDI_TX_CTL(pipe);
3843 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003844 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3845 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003846 I915_WRITE(reg, temp);
3847
3848 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003849 udelay(500);
3850
Sean Paulfa37d392012-03-02 12:53:39 -05003851 for (retry = 0; retry < 5; retry++) {
3852 reg = FDI_RX_IIR(pipe);
3853 temp = I915_READ(reg);
3854 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3855 if (temp & FDI_RX_BIT_LOCK) {
3856 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3857 DRM_DEBUG_KMS("FDI train 1 done.\n");
3858 break;
3859 }
3860 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003861 }
Sean Paulfa37d392012-03-02 12:53:39 -05003862 if (retry < 5)
3863 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864 }
3865 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003866 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003867
3868 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003869 reg = FDI_TX_CTL(pipe);
3870 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003871 temp &= ~FDI_LINK_TRAIN_NONE;
3872 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003873 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003874 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3875 /* SNB-B */
3876 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3877 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003878 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003879
Chris Wilson5eddb702010-09-11 13:48:45 +01003880 reg = FDI_RX_CTL(pipe);
3881 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003882 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003883 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3884 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3885 } else {
3886 temp &= ~FDI_LINK_TRAIN_NONE;
3887 temp |= FDI_LINK_TRAIN_PATTERN_2;
3888 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003889 I915_WRITE(reg, temp);
3890
3891 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003892 udelay(150);
3893
Akshay Joshi0206e352011-08-16 15:34:10 -04003894 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 reg = FDI_TX_CTL(pipe);
3896 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003897 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3898 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003899 I915_WRITE(reg, temp);
3900
3901 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003902 udelay(500);
3903
Sean Paulfa37d392012-03-02 12:53:39 -05003904 for (retry = 0; retry < 5; retry++) {
3905 reg = FDI_RX_IIR(pipe);
3906 temp = I915_READ(reg);
3907 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3908 if (temp & FDI_RX_SYMBOL_LOCK) {
3909 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3910 DRM_DEBUG_KMS("FDI train 2 done.\n");
3911 break;
3912 }
3913 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003914 }
Sean Paulfa37d392012-03-02 12:53:39 -05003915 if (retry < 5)
3916 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 }
3918 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003919 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003920
3921 DRM_DEBUG_KMS("FDI train done.\n");
3922}
3923
Jesse Barnes357555c2011-04-28 15:09:55 -07003924/* Manual link training for Ivy Bridge A0 parts */
3925static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3926{
3927 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003928 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07003929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3930 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003931 i915_reg_t reg;
3932 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003933
3934 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3935 for train result */
3936 reg = FDI_RX_IMR(pipe);
3937 temp = I915_READ(reg);
3938 temp &= ~FDI_RX_SYMBOL_LOCK;
3939 temp &= ~FDI_RX_BIT_LOCK;
3940 I915_WRITE(reg, temp);
3941
3942 POSTING_READ(reg);
3943 udelay(150);
3944
Daniel Vetter01a415f2012-10-27 15:58:40 +02003945 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3946 I915_READ(FDI_RX_IIR(pipe)));
3947
Jesse Barnes139ccd32013-08-19 11:04:55 -07003948 /* Try each vswing and preemphasis setting twice before moving on */
3949 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3950 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003951 reg = FDI_TX_CTL(pipe);
3952 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003953 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3954 temp &= ~FDI_TX_ENABLE;
3955 I915_WRITE(reg, temp);
3956
3957 reg = FDI_RX_CTL(pipe);
3958 temp = I915_READ(reg);
3959 temp &= ~FDI_LINK_TRAIN_AUTO;
3960 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3961 temp &= ~FDI_RX_ENABLE;
3962 I915_WRITE(reg, temp);
3963
3964 /* enable CPU FDI TX and PCH FDI RX */
3965 reg = FDI_TX_CTL(pipe);
3966 temp = I915_READ(reg);
3967 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003968 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003969 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003970 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003971 temp |= snb_b_fdi_train_param[j/2];
3972 temp |= FDI_COMPOSITE_SYNC;
3973 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3974
3975 I915_WRITE(FDI_RX_MISC(pipe),
3976 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3977
3978 reg = FDI_RX_CTL(pipe);
3979 temp = I915_READ(reg);
3980 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3981 temp |= FDI_COMPOSITE_SYNC;
3982 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3983
3984 POSTING_READ(reg);
3985 udelay(1); /* should be 0.5us */
3986
3987 for (i = 0; i < 4; i++) {
3988 reg = FDI_RX_IIR(pipe);
3989 temp = I915_READ(reg);
3990 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3991
3992 if (temp & FDI_RX_BIT_LOCK ||
3993 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3994 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3995 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3996 i);
3997 break;
3998 }
3999 udelay(1); /* should be 0.5us */
4000 }
4001 if (i == 4) {
4002 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4003 continue;
4004 }
4005
4006 /* Train 2 */
4007 reg = FDI_TX_CTL(pipe);
4008 temp = I915_READ(reg);
4009 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4010 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4011 I915_WRITE(reg, temp);
4012
4013 reg = FDI_RX_CTL(pipe);
4014 temp = I915_READ(reg);
4015 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4016 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004017 I915_WRITE(reg, temp);
4018
4019 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004020 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004021
Jesse Barnes139ccd32013-08-19 11:04:55 -07004022 for (i = 0; i < 4; i++) {
4023 reg = FDI_RX_IIR(pipe);
4024 temp = I915_READ(reg);
4025 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004026
Jesse Barnes139ccd32013-08-19 11:04:55 -07004027 if (temp & FDI_RX_SYMBOL_LOCK ||
4028 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4029 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4030 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4031 i);
4032 goto train_done;
4033 }
4034 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004035 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004036 if (i == 4)
4037 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004038 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004039
Jesse Barnes139ccd32013-08-19 11:04:55 -07004040train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004041 DRM_DEBUG_KMS("FDI train done.\n");
4042}
4043
Daniel Vetter88cefb62012-08-12 19:27:14 +02004044static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004045{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004046 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004047 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004048 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004049 i915_reg_t reg;
4050 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004051
Jesse Barnes0e23b992010-09-10 11:10:00 -07004052 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004053 reg = FDI_RX_CTL(pipe);
4054 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004055 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004056 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004057 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004058 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4059
4060 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004061 udelay(200);
4062
4063 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004064 temp = I915_READ(reg);
4065 I915_WRITE(reg, temp | FDI_PCDCLK);
4066
4067 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004068 udelay(200);
4069
Paulo Zanoni20749732012-11-23 15:30:38 -02004070 /* Enable CPU FDI TX PLL, always on for Ironlake */
4071 reg = FDI_TX_CTL(pipe);
4072 temp = I915_READ(reg);
4073 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4074 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004075
Paulo Zanoni20749732012-11-23 15:30:38 -02004076 POSTING_READ(reg);
4077 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004078 }
4079}
4080
Daniel Vetter88cefb62012-08-12 19:27:14 +02004081static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4082{
4083 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004084 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004085 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004086 i915_reg_t reg;
4087 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004088
4089 /* Switch from PCDclk to Rawclk */
4090 reg = FDI_RX_CTL(pipe);
4091 temp = I915_READ(reg);
4092 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4093
4094 /* Disable CPU FDI TX PLL */
4095 reg = FDI_TX_CTL(pipe);
4096 temp = I915_READ(reg);
4097 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4098
4099 POSTING_READ(reg);
4100 udelay(100);
4101
4102 reg = FDI_RX_CTL(pipe);
4103 temp = I915_READ(reg);
4104 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4105
4106 /* Wait for the clocks to turn off. */
4107 POSTING_READ(reg);
4108 udelay(100);
4109}
4110
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004111static void ironlake_fdi_disable(struct drm_crtc *crtc)
4112{
4113 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004114 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4116 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004117 i915_reg_t reg;
4118 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004119
4120 /* disable CPU FDI tx and PCH FDI rx */
4121 reg = FDI_TX_CTL(pipe);
4122 temp = I915_READ(reg);
4123 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4124 POSTING_READ(reg);
4125
4126 reg = FDI_RX_CTL(pipe);
4127 temp = I915_READ(reg);
4128 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004129 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004130 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4131
4132 POSTING_READ(reg);
4133 udelay(100);
4134
4135 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004136 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004137 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004138
4139 /* still set train pattern 1 */
4140 reg = FDI_TX_CTL(pipe);
4141 temp = I915_READ(reg);
4142 temp &= ~FDI_LINK_TRAIN_NONE;
4143 temp |= FDI_LINK_TRAIN_PATTERN_1;
4144 I915_WRITE(reg, temp);
4145
4146 reg = FDI_RX_CTL(pipe);
4147 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004148 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004149 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4150 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4151 } else {
4152 temp &= ~FDI_LINK_TRAIN_NONE;
4153 temp |= FDI_LINK_TRAIN_PATTERN_1;
4154 }
4155 /* BPC in FDI rx is consistent with that in PIPECONF */
4156 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004157 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004158 I915_WRITE(reg, temp);
4159
4160 POSTING_READ(reg);
4161 udelay(100);
4162}
4163
Chris Wilson49d73912016-11-29 09:50:08 +00004164bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004165{
4166 struct intel_crtc *crtc;
4167
4168 /* Note that we don't need to be called with mode_config.lock here
4169 * as our list of CRTC objects is static for the lifetime of the
4170 * device and so cannot disappear as we iterate. Similarly, we can
4171 * happily treat the predicates as racy, atomic checks as userspace
4172 * cannot claim and pin a new fb without at least acquring the
4173 * struct_mutex and so serialising with us.
4174 */
Chris Wilson49d73912016-11-29 09:50:08 +00004175 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004176 if (atomic_read(&crtc->unpin_work_count) == 0)
4177 continue;
4178
Daniel Vetter5a21b662016-05-24 17:13:53 +02004179 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004180 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004181
4182 return true;
4183 }
4184
4185 return false;
4186}
4187
Daniel Vetter5a21b662016-05-24 17:13:53 +02004188static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004189{
4190 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004191 struct intel_flip_work *work = intel_crtc->flip_work;
4192
4193 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004194
4195 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004196 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004197
4198 drm_crtc_vblank_put(&intel_crtc->base);
4199
Daniel Vetter5a21b662016-05-24 17:13:53 +02004200 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004201 trace_i915_flip_complete(intel_crtc->plane,
4202 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004203
4204 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004205}
4206
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004207static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004208{
Chris Wilson0f911282012-04-17 10:05:38 +01004209 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004210 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004211 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004212
Daniel Vetter2c10d572012-12-20 21:24:07 +01004213 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004214
4215 ret = wait_event_interruptible_timeout(
4216 dev_priv->pending_flip_queue,
4217 !intel_crtc_has_pending_flip(crtc),
4218 60*HZ);
4219
4220 if (ret < 0)
4221 return ret;
4222
Daniel Vetter5a21b662016-05-24 17:13:53 +02004223 if (ret == 0) {
4224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4225 struct intel_flip_work *work;
4226
4227 spin_lock_irq(&dev->event_lock);
4228 work = intel_crtc->flip_work;
4229 if (work && !is_mmio_work(work)) {
4230 WARN_ONCE(1, "Removing stuck page flip\n");
4231 page_flip_completed(intel_crtc);
4232 }
4233 spin_unlock_irq(&dev->event_lock);
4234 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004235
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004236 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004237}
4238
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004239void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004240{
4241 u32 temp;
4242
4243 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4244
4245 mutex_lock(&dev_priv->sb_lock);
4246
4247 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4248 temp |= SBI_SSCCTL_DISABLE;
4249 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4250
4251 mutex_unlock(&dev_priv->sb_lock);
4252}
4253
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004254/* Program iCLKIP clock to the desired frequency */
4255static void lpt_program_iclkip(struct drm_crtc *crtc)
4256{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004257 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004258 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004259 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4260 u32 temp;
4261
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004262 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004263
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004264 /* The iCLK virtual clock root frequency is in MHz,
4265 * but the adjusted_mode->crtc_clock in in KHz. To get the
4266 * divisors, it is necessary to divide one by another, so we
4267 * convert the virtual clock precision to KHz here for higher
4268 * precision.
4269 */
4270 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004271 u32 iclk_virtual_root_freq = 172800 * 1000;
4272 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004273 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004274
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004275 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4276 clock << auxdiv);
4277 divsel = (desired_divisor / iclk_pi_range) - 2;
4278 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004279
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004280 /*
4281 * Near 20MHz is a corner case which is
4282 * out of range for the 7-bit divisor
4283 */
4284 if (divsel <= 0x7f)
4285 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004286 }
4287
4288 /* This should not happen with any sane values */
4289 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4290 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4291 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4292 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4293
4294 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004295 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004296 auxdiv,
4297 divsel,
4298 phasedir,
4299 phaseinc);
4300
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004301 mutex_lock(&dev_priv->sb_lock);
4302
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004303 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004304 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004305 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4306 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4307 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4308 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4309 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4310 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004311 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004312
4313 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004314 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004315 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4316 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004317 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004318
4319 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004320 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004321 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004322 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004323
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004324 mutex_unlock(&dev_priv->sb_lock);
4325
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004326 /* Wait for initialization time */
4327 udelay(24);
4328
4329 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4330}
4331
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004332int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4333{
4334 u32 divsel, phaseinc, auxdiv;
4335 u32 iclk_virtual_root_freq = 172800 * 1000;
4336 u32 iclk_pi_range = 64;
4337 u32 desired_divisor;
4338 u32 temp;
4339
4340 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4341 return 0;
4342
4343 mutex_lock(&dev_priv->sb_lock);
4344
4345 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4346 if (temp & SBI_SSCCTL_DISABLE) {
4347 mutex_unlock(&dev_priv->sb_lock);
4348 return 0;
4349 }
4350
4351 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4352 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4353 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4354 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4355 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4356
4357 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4358 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4359 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4360
4361 mutex_unlock(&dev_priv->sb_lock);
4362
4363 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4364
4365 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4366 desired_divisor << auxdiv);
4367}
4368
Daniel Vetter275f01b22013-05-03 11:49:47 +02004369static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4370 enum pipe pch_transcoder)
4371{
4372 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004373 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004374 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004375
4376 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4377 I915_READ(HTOTAL(cpu_transcoder)));
4378 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4379 I915_READ(HBLANK(cpu_transcoder)));
4380 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4381 I915_READ(HSYNC(cpu_transcoder)));
4382
4383 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4384 I915_READ(VTOTAL(cpu_transcoder)));
4385 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4386 I915_READ(VBLANK(cpu_transcoder)));
4387 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4388 I915_READ(VSYNC(cpu_transcoder)));
4389 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4390 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4391}
4392
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004393static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004394{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004395 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004396 uint32_t temp;
4397
4398 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004399 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004400 return;
4401
4402 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4403 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4404
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004405 temp &= ~FDI_BC_BIFURCATION_SELECT;
4406 if (enable)
4407 temp |= FDI_BC_BIFURCATION_SELECT;
4408
4409 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004410 I915_WRITE(SOUTH_CHICKEN1, temp);
4411 POSTING_READ(SOUTH_CHICKEN1);
4412}
4413
4414static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4415{
4416 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004417
4418 switch (intel_crtc->pipe) {
4419 case PIPE_A:
4420 break;
4421 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004422 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004423 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004424 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004425 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004426
4427 break;
4428 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004429 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004430
4431 break;
4432 default:
4433 BUG();
4434 }
4435}
4436
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004437/* Return which DP Port should be selected for Transcoder DP control */
4438static enum port
4439intel_trans_dp_port_sel(struct drm_crtc *crtc)
4440{
4441 struct drm_device *dev = crtc->dev;
4442 struct intel_encoder *encoder;
4443
4444 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004445 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004446 encoder->type == INTEL_OUTPUT_EDP)
4447 return enc_to_dig_port(&encoder->base)->port;
4448 }
4449
4450 return -1;
4451}
4452
Jesse Barnesf67a5592011-01-05 10:31:48 -08004453/*
4454 * Enable PCH resources required for PCH ports:
4455 * - PCH PLLs
4456 * - FDI training & RX/TX
4457 * - update transcoder timings
4458 * - DP transcoding bits
4459 * - transcoder
4460 */
4461static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004462{
4463 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004464 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4466 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004467 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004468
Daniel Vetterab9412b2013-05-03 11:49:46 +02004469 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004470
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004471 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004472 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4473
Daniel Vettercd986ab2012-10-26 10:58:12 +02004474 /* Write the TU size bits before fdi link training, so that error
4475 * detection works. */
4476 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4477 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4478
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004479 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004480 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004481
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004482 /* We need to program the right clock selection before writing the pixel
4483 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004484 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004485 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004486
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004487 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004488 temp |= TRANS_DPLL_ENABLE(pipe);
4489 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004490 if (intel_crtc->config->shared_dpll ==
4491 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004492 temp |= sel;
4493 else
4494 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004495 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004496 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004497
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004498 /* XXX: pch pll's can be enabled any time before we enable the PCH
4499 * transcoder, and we actually should do this to not upset any PCH
4500 * transcoder that already use the clock when we share it.
4501 *
4502 * Note that enable_shared_dpll tries to do the right thing, but
4503 * get_shared_dpll unconditionally resets the pll - we need that to have
4504 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004505 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004506
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004507 /* set transcoder timing, panel must allow it */
4508 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004509 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004510
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004511 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004512
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004513 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004514 if (HAS_PCH_CPT(dev_priv) &&
4515 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004516 const struct drm_display_mode *adjusted_mode =
4517 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004518 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004519 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004520 temp = I915_READ(reg);
4521 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004522 TRANS_DP_SYNC_MASK |
4523 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004524 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004525 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004526
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004527 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004528 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004529 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004530 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004531
4532 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004533 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004534 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004535 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004536 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004537 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004538 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004539 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004540 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004541 break;
4542 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004543 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004544 }
4545
Chris Wilson5eddb702010-09-11 13:48:45 +01004546 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004547 }
4548
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004549 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004550}
4551
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004552static void lpt_pch_enable(struct drm_crtc *crtc)
4553{
4554 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004555 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004557 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004558
Daniel Vetterab9412b2013-05-03 11:49:46 +02004559 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004560
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004561 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004562
Paulo Zanoni0540e482012-10-31 18:12:40 -02004563 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004564 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004565
Paulo Zanoni937bb612012-10-31 18:12:47 -02004566 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004567}
4568
Daniel Vettera1520312013-05-03 11:49:50 +02004569static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004570{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004571 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004572 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004573 u32 temp;
4574
4575 temp = I915_READ(dslreg);
4576 udelay(500);
4577 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004578 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004579 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004580 }
4581}
4582
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004583static int
4584skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4585 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4586 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004587{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004588 struct intel_crtc_scaler_state *scaler_state =
4589 &crtc_state->scaler_state;
4590 struct intel_crtc *intel_crtc =
4591 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004592 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004593
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004594 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004595 (src_h != dst_w || src_w != dst_h):
4596 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004597
4598 /*
4599 * if plane is being disabled or scaler is no more required or force detach
4600 * - free scaler binded to this plane/crtc
4601 * - in order to do this, update crtc->scaler_usage
4602 *
4603 * Here scaler state in crtc_state is set free so that
4604 * scaler can be assigned to other user. Actual register
4605 * update to free the scaler is done in plane/panel-fit programming.
4606 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4607 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004608 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004609 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004610 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004611 scaler_state->scalers[*scaler_id].in_use = 0;
4612
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004613 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4614 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4615 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004616 scaler_state->scaler_users);
4617 *scaler_id = -1;
4618 }
4619 return 0;
4620 }
4621
4622 /* range checks */
4623 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4624 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4625
4626 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4627 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004628 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004629 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004630 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004631 return -EINVAL;
4632 }
4633
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004634 /* mark this plane as a scaler user in crtc_state */
4635 scaler_state->scaler_users |= (1 << scaler_user);
4636 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4637 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4638 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4639 scaler_state->scaler_users);
4640
4641 return 0;
4642}
4643
4644/**
4645 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4646 *
4647 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004648 *
4649 * Return
4650 * 0 - scaler_usage updated successfully
4651 * error - requested scaling cannot be supported or other error condition
4652 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004653int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004654{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004655 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004656
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004657 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004658 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004659 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004660 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004661}
4662
4663/**
4664 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4665 *
4666 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004667 * @plane_state: atomic plane state to update
4668 *
4669 * Return
4670 * 0 - scaler_usage updated successfully
4671 * error - requested scaling cannot be supported or other error condition
4672 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004673static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4674 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004675{
4676
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004677 struct intel_plane *intel_plane =
4678 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004679 struct drm_framebuffer *fb = plane_state->base.fb;
4680 int ret;
4681
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004682 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004683
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004684 ret = skl_update_scaler(crtc_state, force_detach,
4685 drm_plane_index(&intel_plane->base),
4686 &plane_state->scaler_id,
4687 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004688 drm_rect_width(&plane_state->base.src) >> 16,
4689 drm_rect_height(&plane_state->base.src) >> 16,
4690 drm_rect_width(&plane_state->base.dst),
4691 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004692
4693 if (ret || plane_state->scaler_id < 0)
4694 return ret;
4695
Chandra Kondurua1b22782015-04-07 15:28:45 -07004696 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004697 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004698 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4699 intel_plane->base.base.id,
4700 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004701 return -EINVAL;
4702 }
4703
4704 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004705 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004706 case DRM_FORMAT_RGB565:
4707 case DRM_FORMAT_XBGR8888:
4708 case DRM_FORMAT_XRGB8888:
4709 case DRM_FORMAT_ABGR8888:
4710 case DRM_FORMAT_ARGB8888:
4711 case DRM_FORMAT_XRGB2101010:
4712 case DRM_FORMAT_XBGR2101010:
4713 case DRM_FORMAT_YUYV:
4714 case DRM_FORMAT_YVYU:
4715 case DRM_FORMAT_UYVY:
4716 case DRM_FORMAT_VYUY:
4717 break;
4718 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004719 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4720 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004721 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004723 }
4724
Chandra Kondurua1b22782015-04-07 15:28:45 -07004725 return 0;
4726}
4727
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004728static void skylake_scaler_disable(struct intel_crtc *crtc)
4729{
4730 int i;
4731
4732 for (i = 0; i < crtc->num_scalers; i++)
4733 skl_detach_scaler(crtc, i);
4734}
4735
4736static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004737{
4738 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004739 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004740 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004741 struct intel_crtc_scaler_state *scaler_state =
4742 &crtc->config->scaler_state;
4743
4744 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4745
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004746 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004747 int id;
4748
4749 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4750 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4751 return;
4752 }
4753
4754 id = scaler_state->scaler_id;
4755 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4756 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4757 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4758 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4759
4760 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004761 }
4762}
4763
Jesse Barnesb074cec2013-04-25 12:55:02 -07004764static void ironlake_pfit_enable(struct intel_crtc *crtc)
4765{
4766 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004767 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004768 int pipe = crtc->pipe;
4769
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004770 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004771 /* Force use of hard-coded filter coefficients
4772 * as some pre-programmed values are broken,
4773 * e.g. x201.
4774 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004775 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004776 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4777 PF_PIPE_SEL_IVB(pipe));
4778 else
4779 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004780 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4781 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004782 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004783}
4784
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004785void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004786{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004787 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004788 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004789
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004790 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004791 return;
4792
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004793 /*
4794 * We can only enable IPS after we enable a plane and wait for a vblank
4795 * This function is called from post_plane_update, which is run after
4796 * a vblank wait.
4797 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004798
Paulo Zanonid77e4532013-09-24 13:52:55 -03004799 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004800 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004801 mutex_lock(&dev_priv->rps.hw_lock);
4802 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4803 mutex_unlock(&dev_priv->rps.hw_lock);
4804 /* Quoting Art Runyan: "its not safe to expect any particular
4805 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004806 * mailbox." Moreover, the mailbox may return a bogus state,
4807 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004808 */
4809 } else {
4810 I915_WRITE(IPS_CTL, IPS_ENABLE);
4811 /* The bit only becomes 1 in the next vblank, so this wait here
4812 * is essentially intel_wait_for_vblank. If we don't have this
4813 * and don't wait for vblanks until the end of crtc_enable, then
4814 * the HW state readout code will complain that the expected
4815 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004816 if (intel_wait_for_register(dev_priv,
4817 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4818 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004819 DRM_ERROR("Timed out waiting for IPS enable\n");
4820 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004821}
4822
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004823void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004824{
4825 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004826 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004827
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004828 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004829 return;
4830
4831 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004832 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004833 mutex_lock(&dev_priv->rps.hw_lock);
4834 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4835 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004836 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004837 if (intel_wait_for_register(dev_priv,
4838 IPS_CTL, IPS_ENABLE, 0,
4839 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004840 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004841 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004842 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004843 POSTING_READ(IPS_CTL);
4844 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004845
4846 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004847 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004848}
4849
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004850static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004851{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004852 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004853 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004854 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004855
4856 mutex_lock(&dev->struct_mutex);
4857 dev_priv->mm.interruptible = false;
4858 (void) intel_overlay_switch_off(intel_crtc->overlay);
4859 dev_priv->mm.interruptible = true;
4860 mutex_unlock(&dev->struct_mutex);
4861 }
4862
4863 /* Let userspace switch the overlay on again. In most cases userspace
4864 * has to recompute where to put it anyway.
4865 */
4866}
4867
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004868/**
4869 * intel_post_enable_primary - Perform operations after enabling primary plane
4870 * @crtc: the CRTC whose primary plane was just enabled
4871 *
4872 * Performs potentially sleeping operations that must be done after the primary
4873 * plane is enabled, such as updating FBC and IPS. Note that this may be
4874 * called due to an explicit primary plane update, or due to an implicit
4875 * re-enable that is caused when a sprite plane is updated to no longer
4876 * completely hide the primary plane.
4877 */
4878static void
4879intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004880{
4881 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004882 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4884 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004885
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004886 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004887 * FIXME IPS should be fine as long as one plane is
4888 * enabled, but in practice it seems to have problems
4889 * when going from primary only to sprite only and vice
4890 * versa.
4891 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004892 hsw_enable_ips(intel_crtc);
4893
Daniel Vetterf99d7062014-06-19 16:01:59 +02004894 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004895 * Gen2 reports pipe underruns whenever all planes are disabled.
4896 * So don't enable underrun reporting before at least some planes
4897 * are enabled.
4898 * FIXME: Need to fix the logic to work when we turn off all planes
4899 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004900 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004901 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004902 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4903
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004904 /* Underruns don't always raise interrupts, so check manually. */
4905 intel_check_cpu_fifo_underruns(dev_priv);
4906 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004907}
4908
Ville Syrjälä2622a082016-03-09 19:07:26 +02004909/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004910static void
4911intel_pre_disable_primary(struct drm_crtc *crtc)
4912{
4913 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004914 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4916 int pipe = intel_crtc->pipe;
4917
4918 /*
4919 * Gen2 reports pipe underruns whenever all planes are disabled.
4920 * So diasble underrun reporting before all the planes get disabled.
4921 * FIXME: Need to fix the logic to work when we turn off all planes
4922 * but leave the pipe running.
4923 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004924 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004925 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4926
4927 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004928 * FIXME IPS should be fine as long as one plane is
4929 * enabled, but in practice it seems to have problems
4930 * when going from primary only to sprite only and vice
4931 * versa.
4932 */
4933 hsw_disable_ips(intel_crtc);
4934}
4935
4936/* FIXME get rid of this and use pre_plane_update */
4937static void
4938intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4939{
4940 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004941 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4943 int pipe = intel_crtc->pipe;
4944
4945 intel_pre_disable_primary(crtc);
4946
4947 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004948 * Vblank time updates from the shadow to live plane control register
4949 * are blocked if the memory self-refresh mode is active at that
4950 * moment. So to make sure the plane gets truly disabled, disable
4951 * first the self-refresh mode. The self-refresh enable bit in turn
4952 * will be checked/applied by the HW only at the next frame start
4953 * event which is after the vblank start event, so we need to have a
4954 * wait-for-vblank between disabling the plane and the pipe.
4955 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004956 if (HAS_GMCH_DISPLAY(dev_priv) &&
4957 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004958 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004959}
4960
Daniel Vetter5a21b662016-05-24 17:13:53 +02004961static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4962{
4963 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4964 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4965 struct intel_crtc_state *pipe_config =
4966 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004967 struct drm_plane *primary = crtc->base.primary;
4968 struct drm_plane_state *old_pri_state =
4969 drm_atomic_get_existing_plane_state(old_state, primary);
4970
Chris Wilson5748b6a2016-08-04 16:32:38 +01004971 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004972
4973 crtc->wm.cxsr_allowed = true;
4974
4975 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004976 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004977
4978 if (old_pri_state) {
4979 struct intel_plane_state *primary_state =
4980 to_intel_plane_state(primary->state);
4981 struct intel_plane_state *old_primary_state =
4982 to_intel_plane_state(old_pri_state);
4983
4984 intel_fbc_post_update(crtc);
4985
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004986 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02004987 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004988 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02004989 intel_post_enable_primary(&crtc->base);
4990 }
4991}
4992
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004993static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004994{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004995 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004996 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004997 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004998 struct intel_crtc_state *pipe_config =
4999 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005000 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5001 struct drm_plane *primary = crtc->base.primary;
5002 struct drm_plane_state *old_pri_state =
5003 drm_atomic_get_existing_plane_state(old_state, primary);
5004 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005005 struct intel_atomic_state *old_intel_state =
5006 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005007
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005008 if (old_pri_state) {
5009 struct intel_plane_state *primary_state =
5010 to_intel_plane_state(primary->state);
5011 struct intel_plane_state *old_primary_state =
5012 to_intel_plane_state(old_pri_state);
5013
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005014 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005015
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005016 if (old_primary_state->base.visible &&
5017 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005018 intel_pre_disable_primary(&crtc->base);
5019 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005020
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005021 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005022 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005023
Ville Syrjälä2622a082016-03-09 19:07:26 +02005024 /*
5025 * Vblank time updates from the shadow to live plane control register
5026 * are blocked if the memory self-refresh mode is active at that
5027 * moment. So to make sure the plane gets truly disabled, disable
5028 * first the self-refresh mode. The self-refresh enable bit in turn
5029 * will be checked/applied by the HW only at the next frame start
5030 * event which is after the vblank start event, so we need to have a
5031 * wait-for-vblank between disabling the plane and the pipe.
5032 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005033 if (old_crtc_state->base.active &&
5034 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005035 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjälä852eb002015-06-24 22:00:07 +03005036 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005037
Matt Ropered4a6a72016-02-23 17:20:13 -08005038 /*
5039 * IVB workaround: must disable low power watermarks for at least
5040 * one frame before enabling scaling. LP watermarks can be re-enabled
5041 * when scaling is disabled.
5042 *
5043 * WaCxSRDisabledForSpriteScaling:ivb
5044 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005045 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005046 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005047
5048 /*
5049 * If we're doing a modeset, we're done. No need to do any pre-vblank
5050 * watermark programming here.
5051 */
5052 if (needs_modeset(&pipe_config->base))
5053 return;
5054
5055 /*
5056 * For platforms that support atomic watermarks, program the
5057 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5058 * will be the intermediate values that are safe for both pre- and
5059 * post- vblank; when vblank happens, the 'active' values will be set
5060 * to the final 'target' values and we'll do this again to get the
5061 * optimal watermarks. For gen9+ platforms, the values we program here
5062 * will be the final target values which will get automatically latched
5063 * at vblank time; no further programming will be necessary.
5064 *
5065 * If a platform hasn't been transitioned to atomic watermarks yet,
5066 * we'll continue to update watermarks the old way, if flags tell
5067 * us to.
5068 */
5069 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005070 dev_priv->display.initial_watermarks(old_intel_state,
5071 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005072 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005073 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005074}
5075
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005076static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005077{
5078 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005080 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005081 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005082
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005083 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005084
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005085 drm_for_each_plane_mask(p, dev, plane_mask)
5086 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005087
Daniel Vetterf99d7062014-06-19 16:01:59 +02005088 /*
5089 * FIXME: Once we grow proper nuclear flip support out of this we need
5090 * to compute the mask of flip planes precisely. For the time being
5091 * consider this a flip to a NULL plane.
5092 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005093 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005094}
5095
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005096static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005097 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005098 struct drm_atomic_state *old_state)
5099{
5100 struct drm_connector_state *old_conn_state;
5101 struct drm_connector *conn;
5102 int i;
5103
5104 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5105 struct drm_connector_state *conn_state = conn->state;
5106 struct intel_encoder *encoder =
5107 to_intel_encoder(conn_state->best_encoder);
5108
5109 if (conn_state->crtc != crtc)
5110 continue;
5111
5112 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005113 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005114 }
5115}
5116
5117static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005118 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005119 struct drm_atomic_state *old_state)
5120{
5121 struct drm_connector_state *old_conn_state;
5122 struct drm_connector *conn;
5123 int i;
5124
5125 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5126 struct drm_connector_state *conn_state = conn->state;
5127 struct intel_encoder *encoder =
5128 to_intel_encoder(conn_state->best_encoder);
5129
5130 if (conn_state->crtc != crtc)
5131 continue;
5132
5133 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005134 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005135 }
5136}
5137
5138static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005139 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005140 struct drm_atomic_state *old_state)
5141{
5142 struct drm_connector_state *old_conn_state;
5143 struct drm_connector *conn;
5144 int i;
5145
5146 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5147 struct drm_connector_state *conn_state = conn->state;
5148 struct intel_encoder *encoder =
5149 to_intel_encoder(conn_state->best_encoder);
5150
5151 if (conn_state->crtc != crtc)
5152 continue;
5153
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005154 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005155 intel_opregion_notify_encoder(encoder, true);
5156 }
5157}
5158
5159static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005160 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005161 struct drm_atomic_state *old_state)
5162{
5163 struct drm_connector_state *old_conn_state;
5164 struct drm_connector *conn;
5165 int i;
5166
5167 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5168 struct intel_encoder *encoder =
5169 to_intel_encoder(old_conn_state->best_encoder);
5170
5171 if (old_conn_state->crtc != crtc)
5172 continue;
5173
5174 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005175 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005176 }
5177}
5178
5179static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005180 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005181 struct drm_atomic_state *old_state)
5182{
5183 struct drm_connector_state *old_conn_state;
5184 struct drm_connector *conn;
5185 int i;
5186
5187 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5188 struct intel_encoder *encoder =
5189 to_intel_encoder(old_conn_state->best_encoder);
5190
5191 if (old_conn_state->crtc != crtc)
5192 continue;
5193
5194 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005195 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005196 }
5197}
5198
5199static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005200 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005201 struct drm_atomic_state *old_state)
5202{
5203 struct drm_connector_state *old_conn_state;
5204 struct drm_connector *conn;
5205 int i;
5206
5207 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5208 struct intel_encoder *encoder =
5209 to_intel_encoder(old_conn_state->best_encoder);
5210
5211 if (old_conn_state->crtc != crtc)
5212 continue;
5213
5214 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005215 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005216 }
5217}
5218
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005219static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5220 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005221{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005222 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005223 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005224 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5226 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005227 struct intel_atomic_state *old_intel_state =
5228 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005229
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005230 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005231 return;
5232
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005233 /*
5234 * Sometimes spurious CPU pipe underruns happen during FDI
5235 * training, at least with VGA+HDMI cloning. Suppress them.
5236 *
5237 * On ILK we get an occasional spurious CPU pipe underruns
5238 * between eDP port A enable and vdd enable. Also PCH port
5239 * enable seems to result in the occasional CPU pipe underrun.
5240 *
5241 * Spurious PCH underruns also occur during PCH enabling.
5242 */
5243 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5244 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005245 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005246 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5247
5248 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005249 intel_prepare_shared_dpll(intel_crtc);
5250
Ville Syrjälä37a56502016-06-22 21:57:04 +03005251 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305252 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005253
5254 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005255 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005256
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005257 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005258 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005259 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005260 }
5261
5262 ironlake_set_pipeconf(crtc);
5263
Jesse Barnesf67a5592011-01-05 10:31:48 -08005264 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005265
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005266 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005267
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005268 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005269 /* Note: FDI PLL enabling _must_ be done before we enable the
5270 * cpu pipes, hence this is separate from all the other fdi/pch
5271 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005272 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005273 } else {
5274 assert_fdi_tx_disabled(dev_priv, pipe);
5275 assert_fdi_rx_disabled(dev_priv, pipe);
5276 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005277
Jesse Barnesb074cec2013-04-25 12:55:02 -07005278 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005279
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005280 /*
5281 * On ILK+ LUT must be loaded before the pipe is running but with
5282 * clocks enabled
5283 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005284 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005285
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005286 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005287 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005288 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005289
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005290 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005291 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005292
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005293 assert_vblank_disabled(crtc);
5294 drm_crtc_vblank_on(crtc);
5295
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005296 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005297
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005298 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005299 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005300
5301 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5302 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005303 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005304 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005305 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005306}
5307
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005308/* IPS only exists on ULT machines and is tied to pipe A. */
5309static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5310{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005311 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005312}
5313
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005314static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5315 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005316{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005317 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005318 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005320 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005321 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005322 struct intel_atomic_state *old_intel_state =
5323 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005324
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005325 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005326 return;
5327
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005328 if (intel_crtc->config->has_pch_encoder)
5329 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5330 false);
5331
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005332 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005333
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005334 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005335 intel_enable_shared_dpll(intel_crtc);
5336
Ville Syrjälä37a56502016-06-22 21:57:04 +03005337 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305338 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005339
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005340 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005341 intel_set_pipe_timings(intel_crtc);
5342
Jani Nikulabc58be62016-03-18 17:05:39 +02005343 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005344
Jani Nikula4d1de972016-03-18 17:05:42 +02005345 if (cpu_transcoder != TRANSCODER_EDP &&
5346 !transcoder_is_dsi(cpu_transcoder)) {
5347 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005348 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005349 }
5350
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005351 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005352 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005353 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005354 }
5355
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005356 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005357 haswell_set_pipeconf(crtc);
5358
Jani Nikula391bf042016-03-18 17:05:40 +02005359 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005360
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005361 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005362
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005363 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005364
Daniel Vetter6b698512015-11-28 11:05:39 +01005365 if (intel_crtc->config->has_pch_encoder)
5366 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5367 else
5368 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5369
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005370 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005371
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005372 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005373 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005374
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005375 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305376 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005377
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005378 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005379 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005380 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005381 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005382
5383 /*
5384 * On ILK+ LUT must be loaded before the pipe is running but with
5385 * clocks enabled
5386 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005387 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005388
Paulo Zanoni1f544382012-10-24 11:32:00 -02005389 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005390 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305391 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005392
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005393 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005394 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005395
5396 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005397 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005398 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005399
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005400 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005401 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005402
Ville Syrjälä00370712016-11-14 19:44:06 +02005403 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Dave Airlie0e32b392014-05-02 14:02:48 +10005404 intel_ddi_set_vc_payload_alloc(crtc, true);
5405
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005406 assert_vblank_disabled(crtc);
5407 drm_crtc_vblank_on(crtc);
5408
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005409 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005410
Daniel Vetter6b698512015-11-28 11:05:39 +01005411 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005412 intel_wait_for_vblank(dev_priv, pipe);
5413 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005414 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005415 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5416 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005417 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005418
Paulo Zanonie4916942013-09-20 16:21:19 -03005419 /* If we change the relative order between pipe/planes enabling, we need
5420 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005421 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005422 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005423 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5424 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005425 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005426}
5427
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005428static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005429{
5430 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005431 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005432 int pipe = crtc->pipe;
5433
5434 /* To avoid upsetting the power well on haswell only disable the pfit if
5435 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005436 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005437 I915_WRITE(PF_CTL(pipe), 0);
5438 I915_WRITE(PF_WIN_POS(pipe), 0);
5439 I915_WRITE(PF_WIN_SZ(pipe), 0);
5440 }
5441}
5442
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005443static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5444 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005445{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005446 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005447 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005448 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5450 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005451
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005452 /*
5453 * Sometimes spurious CPU pipe underruns happen when the
5454 * pipe is already disabled, but FDI RX/TX is still enabled.
5455 * Happens at least with VGA+HDMI cloning. Suppress them.
5456 */
5457 if (intel_crtc->config->has_pch_encoder) {
5458 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005459 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005460 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005461
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005462 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005463
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005464 drm_crtc_vblank_off(crtc);
5465 assert_vblank_disabled(crtc);
5466
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005467 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005468
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005469 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005470
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005471 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005472 ironlake_fdi_disable(crtc);
5473
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005474 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005475
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005476 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005477 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005478
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005479 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005480 i915_reg_t reg;
5481 u32 temp;
5482
Daniel Vetterd925c592013-06-05 13:34:04 +02005483 /* disable TRANS_DP_CTL */
5484 reg = TRANS_DP_CTL(pipe);
5485 temp = I915_READ(reg);
5486 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5487 TRANS_DP_PORT_SEL_MASK);
5488 temp |= TRANS_DP_PORT_SEL_NONE;
5489 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005490
Daniel Vetterd925c592013-06-05 13:34:04 +02005491 /* disable DPLL_SEL */
5492 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005493 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005494 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005495 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005496
Daniel Vetterd925c592013-06-05 13:34:04 +02005497 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005498 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005499
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005500 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005501 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005502}
5503
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005504static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5505 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005506{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005507 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005508 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005510 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005511
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005512 if (intel_crtc->config->has_pch_encoder)
5513 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5514 false);
5515
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005516 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005517
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005518 drm_crtc_vblank_off(crtc);
5519 assert_vblank_disabled(crtc);
5520
Jani Nikula4d1de972016-03-18 17:05:42 +02005521 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005522 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005523 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005524
Ville Syrjälä00370712016-11-14 19:44:06 +02005525 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005526 intel_ddi_set_vc_payload_alloc(crtc, false);
5527
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005528 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305529 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005530
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005531 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005532 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005533 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005534 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005535
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005536 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305537 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005538
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005539 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005540
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005541 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005542 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5543 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005544}
5545
Jesse Barnes2dd24552013-04-25 12:55:01 -07005546static void i9xx_pfit_enable(struct intel_crtc *crtc)
5547{
5548 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005549 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005550 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005551
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005552 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005553 return;
5554
Daniel Vetterc0b03412013-05-28 12:05:54 +02005555 /*
5556 * The panel fitter should only be adjusted whilst the pipe is disabled,
5557 * according to register description and PRM.
5558 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005559 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5560 assert_pipe_disabled(dev_priv, crtc->pipe);
5561
Jesse Barnesb074cec2013-04-25 12:55:02 -07005562 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5563 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005564
5565 /* Border color in case we don't scale up to the full screen. Black by
5566 * default, change to something else for debugging. */
5567 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005568}
5569
Dave Airlied05410f2014-06-05 13:22:59 +10005570static enum intel_display_power_domain port_to_power_domain(enum port port)
5571{
5572 switch (port) {
5573 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005574 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005575 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005576 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005577 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005578 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005579 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005580 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005581 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005582 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005583 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005584 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005585 return POWER_DOMAIN_PORT_OTHER;
5586 }
5587}
5588
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005589static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5590{
5591 switch (port) {
5592 case PORT_A:
5593 return POWER_DOMAIN_AUX_A;
5594 case PORT_B:
5595 return POWER_DOMAIN_AUX_B;
5596 case PORT_C:
5597 return POWER_DOMAIN_AUX_C;
5598 case PORT_D:
5599 return POWER_DOMAIN_AUX_D;
5600 case PORT_E:
5601 /* FIXME: Check VBT for actual wiring of PORT E */
5602 return POWER_DOMAIN_AUX_D;
5603 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005604 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005605 return POWER_DOMAIN_AUX_A;
5606 }
5607}
5608
Imre Deak319be8a2014-03-04 19:22:57 +02005609enum intel_display_power_domain
5610intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005611{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005612 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005613 struct intel_digital_port *intel_dig_port;
5614
5615 switch (intel_encoder->type) {
5616 case INTEL_OUTPUT_UNKNOWN:
5617 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005618 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005619 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005620 case INTEL_OUTPUT_HDMI:
5621 case INTEL_OUTPUT_EDP:
5622 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005623 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005624 case INTEL_OUTPUT_DP_MST:
5625 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5626 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005627 case INTEL_OUTPUT_ANALOG:
5628 return POWER_DOMAIN_PORT_CRT;
5629 case INTEL_OUTPUT_DSI:
5630 return POWER_DOMAIN_PORT_DSI;
5631 default:
5632 return POWER_DOMAIN_PORT_OTHER;
5633 }
5634}
5635
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005636enum intel_display_power_domain
5637intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5638{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005639 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005640 struct intel_digital_port *intel_dig_port;
5641
5642 switch (intel_encoder->type) {
5643 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005644 case INTEL_OUTPUT_HDMI:
5645 /*
5646 * Only DDI platforms should ever use these output types.
5647 * We can get here after the HDMI detect code has already set
5648 * the type of the shared encoder. Since we can't be sure
5649 * what's the status of the given connectors, play safe and
5650 * run the DP detection too.
5651 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005652 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005653 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005654 case INTEL_OUTPUT_EDP:
5655 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5656 return port_to_aux_power_domain(intel_dig_port->port);
5657 case INTEL_OUTPUT_DP_MST:
5658 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5659 return port_to_aux_power_domain(intel_dig_port->port);
5660 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005661 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005662 return POWER_DOMAIN_AUX_A;
5663 }
5664}
5665
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005666static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5667 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005668{
5669 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005670 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005671 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5673 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005674 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005675 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005676
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005677 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005678 return 0;
5679
Imre Deak77d22dc2014-03-05 16:20:52 +02005680 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5681 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005682 if (crtc_state->pch_pfit.enabled ||
5683 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005684 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005685
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005686 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5687 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5688
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005689 mask |= BIT_ULL(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005690 }
Imre Deak319be8a2014-03-04 19:22:57 +02005691
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005692 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5693 mask |= BIT(POWER_DOMAIN_AUDIO);
5694
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005695 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005696 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005697
Imre Deak77d22dc2014-03-05 16:20:52 +02005698 return mask;
5699}
5700
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005701static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005702modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5703 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005704{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005705 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5707 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005708 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005709
5710 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005711 intel_crtc->enabled_power_domains = new_domains =
5712 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005713
Daniel Vetter5a21b662016-05-24 17:13:53 +02005714 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005715
5716 for_each_power_domain(domain, domains)
5717 intel_display_power_get(dev_priv, domain);
5718
Daniel Vetter5a21b662016-05-24 17:13:53 +02005719 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005720}
5721
5722static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005723 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005724{
5725 enum intel_display_power_domain domain;
5726
5727 for_each_power_domain(domain, domains)
5728 intel_display_power_put(dev_priv, domain);
5729}
5730
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005731static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5732 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005733{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005734 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005735 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005736 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005738 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005739
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005740 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005741 return;
5742
Ville Syrjälä37a56502016-06-22 21:57:04 +03005743 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305744 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005745
5746 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005747 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005748
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005749 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005750 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005751
5752 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5753 I915_WRITE(CHV_CANVAS(pipe), 0);
5754 }
5755
Daniel Vetter5b18e572014-04-24 23:55:06 +02005756 i9xx_set_pipeconf(intel_crtc);
5757
Jesse Barnes89b667f2013-04-18 14:51:36 -07005758 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005759
Daniel Vettera72e4c92014-09-30 10:56:47 +02005760 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005761
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005762 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005763
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005764 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005765 chv_prepare_pll(intel_crtc, intel_crtc->config);
5766 chv_enable_pll(intel_crtc, intel_crtc->config);
5767 } else {
5768 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5769 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005770 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005771
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005772 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005773
Jesse Barnes2dd24552013-04-25 12:55:01 -07005774 i9xx_pfit_enable(intel_crtc);
5775
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005776 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005777
Ville Syrjälä432081b2016-10-31 22:37:03 +02005778 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005779 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005780
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005781 assert_vblank_disabled(crtc);
5782 drm_crtc_vblank_on(crtc);
5783
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005784 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005785}
5786
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005787static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5788{
5789 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005790 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005791
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005792 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5793 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005794}
5795
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005796static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5797 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005798{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005799 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005800 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005801 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005803 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005804
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005805 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005806 return;
5807
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005808 i9xx_set_pll_dividers(intel_crtc);
5809
Ville Syrjälä37a56502016-06-22 21:57:04 +03005810 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305811 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005812
5813 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005814 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005815
Daniel Vetter5b18e572014-04-24 23:55:06 +02005816 i9xx_set_pipeconf(intel_crtc);
5817
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005818 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005819
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005820 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005821 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005822
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005823 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005824
Daniel Vetterf6736a12013-06-05 13:34:30 +02005825 i9xx_enable_pll(intel_crtc);
5826
Jesse Barnes2dd24552013-04-25 12:55:01 -07005827 i9xx_pfit_enable(intel_crtc);
5828
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005829 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005830
Ville Syrjälä432081b2016-10-31 22:37:03 +02005831 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005832 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005833
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005834 assert_vblank_disabled(crtc);
5835 drm_crtc_vblank_on(crtc);
5836
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005837 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005838}
5839
Daniel Vetter87476d62013-04-11 16:29:06 +02005840static void i9xx_pfit_disable(struct intel_crtc *crtc)
5841{
5842 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005843 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005844
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005845 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005846 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005847
5848 assert_pipe_disabled(dev_priv, crtc->pipe);
5849
Daniel Vetter328d8e82013-05-08 10:36:31 +02005850 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5851 I915_READ(PFIT_CONTROL));
5852 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005853}
5854
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005855static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5856 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005857{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005858 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005859 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005860 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5862 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005863
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005864 /*
5865 * On gen2 planes are double buffered but the pipe isn't, so we must
5866 * wait for planes to fully turn off before disabling the pipe.
5867 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005868 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005869 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005870
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005871 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005872
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005873 drm_crtc_vblank_off(crtc);
5874 assert_vblank_disabled(crtc);
5875
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005876 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005877
Daniel Vetter87476d62013-04-11 16:29:06 +02005878 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005879
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005880 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005881
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005882 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005883 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005884 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005885 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005886 vlv_disable_pll(dev_priv, pipe);
5887 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005888 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005889 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005890
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005891 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005892
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005893 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005894 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005895}
5896
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005897static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005898{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005899 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005901 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005902 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005903 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005904 struct drm_atomic_state *state;
5905 struct intel_crtc_state *crtc_state;
5906 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005907
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005908 if (!intel_crtc->active)
5909 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005910
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005911 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005912 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005913
Ville Syrjälä2622a082016-03-09 19:07:26 +02005914 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005915
5916 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005917 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005918 }
5919
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005920 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005921 if (!state) {
5922 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5923 crtc->base.id, crtc->name);
5924 return;
5925 }
5926
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005927 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5928
5929 /* Everything's already locked, -EDEADLK can't happen. */
5930 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5931 ret = drm_atomic_add_affected_connectors(state, crtc);
5932
5933 WARN_ON(IS_ERR(crtc_state) || ret);
5934
5935 dev_priv->display.crtc_disable(crtc_state, state);
5936
Chris Wilson08536952016-10-14 13:18:18 +01005937 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005938
Ville Syrjälä78108b72016-05-27 20:59:19 +03005939 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5940 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005941
5942 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5943 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005944 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005945 crtc->enabled = false;
5946 crtc->state->connector_mask = 0;
5947 crtc->state->encoder_mask = 0;
5948
5949 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5950 encoder->base.crtc = NULL;
5951
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005952 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005953 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005954 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005955
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005956 domains = intel_crtc->enabled_power_domains;
5957 for_each_power_domain(domain, domains)
5958 intel_display_power_put(dev_priv, domain);
5959 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005960
5961 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5962 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005963}
5964
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005965/*
5966 * turn all crtc's off, but do not adjust state
5967 * This has to be paired with a call to intel_modeset_setup_hw_state.
5968 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005969int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005970{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005971 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005972 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005973 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005974
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005975 state = drm_atomic_helper_suspend(dev);
5976 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005977 if (ret)
5978 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005979 else
5980 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005981 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005982}
5983
Chris Wilsonea5b2132010-08-04 13:50:23 +01005984void intel_encoder_destroy(struct drm_encoder *encoder)
5985{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005986 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005987
Chris Wilsonea5b2132010-08-04 13:50:23 +01005988 drm_encoder_cleanup(encoder);
5989 kfree(intel_encoder);
5990}
5991
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005992/* Cross check the actual hw state with our own modeset state tracking (and it's
5993 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005994static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005995{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005996 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005997
5998 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5999 connector->base.base.id,
6000 connector->base.name);
6001
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006002 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006003 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006004 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006005
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006006 I915_STATE_WARN(!crtc,
6007 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006008
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006009 if (!crtc)
6010 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006011
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006012 I915_STATE_WARN(!crtc->state->active,
6013 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006014
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006015 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006016 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006017
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006018 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006019 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006020
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006021 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006022 "attached encoder crtc differs from connector crtc\n");
6023 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006024 I915_STATE_WARN(crtc && crtc->state->active,
6025 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006026 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006027 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006028 }
6029}
6030
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006031int intel_connector_init(struct intel_connector *connector)
6032{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006033 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006034
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006035 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006036 return -ENOMEM;
6037
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006038 return 0;
6039}
6040
6041struct intel_connector *intel_connector_alloc(void)
6042{
6043 struct intel_connector *connector;
6044
6045 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6046 if (!connector)
6047 return NULL;
6048
6049 if (intel_connector_init(connector) < 0) {
6050 kfree(connector);
6051 return NULL;
6052 }
6053
6054 return connector;
6055}
6056
Daniel Vetterf0947c32012-07-02 13:10:34 +02006057/* Simple connector->get_hw_state implementation for encoders that support only
6058 * one connector and no cloning and hence the encoder state determines the state
6059 * of the connector. */
6060bool intel_connector_get_hw_state(struct intel_connector *connector)
6061{
Daniel Vetter24929352012-07-02 20:28:59 +02006062 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006063 struct intel_encoder *encoder = connector->encoder;
6064
6065 return encoder->get_hw_state(encoder, &pipe);
6066}
6067
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006068static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006069{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006070 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6071 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006072
6073 return 0;
6074}
6075
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006076static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006077 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006078{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006079 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006080 struct drm_atomic_state *state = pipe_config->base.state;
6081 struct intel_crtc *other_crtc;
6082 struct intel_crtc_state *other_crtc_state;
6083
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006084 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6085 pipe_name(pipe), pipe_config->fdi_lanes);
6086 if (pipe_config->fdi_lanes > 4) {
6087 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6088 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006089 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006090 }
6091
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006092 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006093 if (pipe_config->fdi_lanes > 2) {
6094 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6095 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006096 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006097 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006098 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006099 }
6100 }
6101
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006102 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006103 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006104
6105 /* Ivybridge 3 pipe is really complicated */
6106 switch (pipe) {
6107 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006108 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006109 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006110 if (pipe_config->fdi_lanes <= 2)
6111 return 0;
6112
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006113 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006114 other_crtc_state =
6115 intel_atomic_get_crtc_state(state, other_crtc);
6116 if (IS_ERR(other_crtc_state))
6117 return PTR_ERR(other_crtc_state);
6118
6119 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006120 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6121 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006122 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006123 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006124 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006125 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006126 if (pipe_config->fdi_lanes > 2) {
6127 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6128 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006129 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006130 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006131
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006132 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006133 other_crtc_state =
6134 intel_atomic_get_crtc_state(state, other_crtc);
6135 if (IS_ERR(other_crtc_state))
6136 return PTR_ERR(other_crtc_state);
6137
6138 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006139 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006140 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006141 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006142 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006143 default:
6144 BUG();
6145 }
6146}
6147
Daniel Vettere29c22c2013-02-21 00:00:16 +01006148#define RETRY 1
6149static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006150 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006151{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006152 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006153 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006154 int lane, link_bw, fdi_dotclock, ret;
6155 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006156
Daniel Vettere29c22c2013-02-21 00:00:16 +01006157retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006158 /* FDI is a binary signal running at ~2.7GHz, encoding
6159 * each output octet as 10 bits. The actual frequency
6160 * is stored as a divider into a 100MHz clock, and the
6161 * mode pixel clock is stored in units of 1KHz.
6162 * Hence the bw of each lane in terms of the mode signal
6163 * is:
6164 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006165 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006166
Damien Lespiau241bfc32013-09-25 16:45:37 +01006167 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006168
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006169 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006170 pipe_config->pipe_bpp);
6171
6172 pipe_config->fdi_lanes = lane;
6173
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006174 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006175 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006176
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006177 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006178 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006179 pipe_config->pipe_bpp -= 2*3;
6180 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6181 pipe_config->pipe_bpp);
6182 needs_recompute = true;
6183 pipe_config->bw_constrained = true;
6184
6185 goto retry;
6186 }
6187
6188 if (needs_recompute)
6189 return RETRY;
6190
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006191 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006192}
6193
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006194static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6195 struct intel_crtc_state *pipe_config)
6196{
6197 if (pipe_config->pipe_bpp > 24)
6198 return false;
6199
6200 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006201 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006202 return true;
6203
6204 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006205 * We compare against max which means we must take
6206 * the increased cdclk requirement into account when
6207 * calculating the new cdclk.
6208 *
6209 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006210 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006211 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006212 dev_priv->max_cdclk_freq * 95 / 100;
6213}
6214
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006215static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006216 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006217{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006218 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006219 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006220
Jani Nikulad330a952014-01-21 11:24:25 +02006221 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006222 hsw_crtc_supports_ips(crtc) &&
6223 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006224}
6225
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006226static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6227{
6228 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6229
6230 /* GDG double wide on either pipe, otherwise pipe A only */
6231 return INTEL_INFO(dev_priv)->gen < 4 &&
6232 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6233}
6234
Ville Syrjäläceb99322017-01-20 20:22:05 +02006235static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6236{
6237 uint32_t pixel_rate;
6238
6239 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6240
6241 /*
6242 * We only use IF-ID interlacing. If we ever use
6243 * PF-ID we'll need to adjust the pixel_rate here.
6244 */
6245
6246 if (pipe_config->pch_pfit.enabled) {
6247 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6248 uint32_t pfit_size = pipe_config->pch_pfit.size;
6249
6250 pipe_w = pipe_config->pipe_src_w;
6251 pipe_h = pipe_config->pipe_src_h;
6252
6253 pfit_w = (pfit_size >> 16) & 0xFFFF;
6254 pfit_h = pfit_size & 0xFFFF;
6255 if (pipe_w < pfit_w)
6256 pipe_w = pfit_w;
6257 if (pipe_h < pfit_h)
6258 pipe_h = pfit_h;
6259
6260 if (WARN_ON(!pfit_w || !pfit_h))
6261 return pixel_rate;
6262
6263 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6264 pfit_w * pfit_h);
6265 }
6266
6267 return pixel_rate;
6268}
6269
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006270static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6271{
6272 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6273
6274 if (HAS_GMCH_DISPLAY(dev_priv))
6275 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6276 crtc_state->pixel_rate =
6277 crtc_state->base.adjusted_mode.crtc_clock;
6278 else
6279 crtc_state->pixel_rate =
6280 ilk_pipe_pixel_rate(crtc_state);
6281}
6282
Daniel Vettera43f6e02013-06-07 23:10:32 +02006283static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006284 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006285{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006286 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006287 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006288 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006289 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006290
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006291 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006292 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006293
6294 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006295 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006296 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006297 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006298 if (intel_crtc_supports_double_wide(crtc) &&
6299 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006300 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006301 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006302 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006303 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006304
Ville Syrjäläf3261152016-05-24 21:34:18 +03006305 if (adjusted_mode->crtc_clock > clock_limit) {
6306 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6307 adjusted_mode->crtc_clock, clock_limit,
6308 yesno(pipe_config->double_wide));
6309 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006310 }
Chris Wilson89749352010-09-12 18:25:19 +01006311
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006312 /*
6313 * Pipe horizontal size must be even in:
6314 * - DVO ganged mode
6315 * - LVDS dual channel mode
6316 * - Double wide pipe
6317 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006318 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006319 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6320 pipe_config->pipe_src_w &= ~1;
6321
Damien Lespiau8693a822013-05-03 18:48:11 +01006322 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6323 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006324 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006325 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006326 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006327 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006328
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006329 intel_crtc_compute_pixel_rate(pipe_config);
6330
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006331 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006332 hsw_compute_ips_config(crtc, pipe_config);
6333
Daniel Vetter877d48d2013-04-19 11:24:43 +02006334 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006335 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006336
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006337 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006338}
6339
Zhenyu Wang2c072452009-06-05 15:38:42 +08006340static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006341intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006342{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006343 while (*num > DATA_LINK_M_N_MASK ||
6344 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006345 *num >>= 1;
6346 *den >>= 1;
6347 }
6348}
6349
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006350static void compute_m_n(unsigned int m, unsigned int n,
6351 uint32_t *ret_m, uint32_t *ret_n)
6352{
6353 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6354 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6355 intel_reduce_m_n_ratio(ret_m, ret_n);
6356}
6357
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006358void
6359intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6360 int pixel_clock, int link_clock,
6361 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006362{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006363 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006364
6365 compute_m_n(bits_per_pixel * pixel_clock,
6366 link_clock * nlanes * 8,
6367 &m_n->gmch_m, &m_n->gmch_n);
6368
6369 compute_m_n(pixel_clock, link_clock,
6370 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006371}
6372
Chris Wilsona7615032011-01-12 17:04:08 +00006373static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6374{
Jani Nikulad330a952014-01-21 11:24:25 +02006375 if (i915.panel_use_ssc >= 0)
6376 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006377 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006378 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006379}
6380
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006381static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006382{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006383 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006384}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006385
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006386static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6387{
6388 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006389}
6390
Daniel Vetterf47709a2013-03-28 10:42:02 +01006391static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006392 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006393 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006394{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006395 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006396 u32 fp, fp2 = 0;
6397
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006398 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006399 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006400 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006401 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006402 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006403 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006404 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006405 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006406 }
6407
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006408 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006409
Daniel Vetterf47709a2013-03-28 10:42:02 +01006410 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006411 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006412 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006413 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006414 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006415 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006416 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006417 }
6418}
6419
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006420static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6421 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006422{
6423 u32 reg_val;
6424
6425 /*
6426 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6427 * and set it to a reasonable value instead.
6428 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006429 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006430 reg_val &= 0xffffff00;
6431 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006432 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006433
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006434 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006435 reg_val &= 0x8cffffff;
6436 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006437 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006438
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006439 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006440 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006441 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006442
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006443 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006444 reg_val &= 0x00ffffff;
6445 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006446 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006447}
6448
Daniel Vetterb5518422013-05-03 11:49:48 +02006449static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6450 struct intel_link_m_n *m_n)
6451{
6452 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006453 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006454 int pipe = crtc->pipe;
6455
Daniel Vettere3b95f12013-05-03 11:49:49 +02006456 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6457 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6458 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6459 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006460}
6461
6462static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006463 struct intel_link_m_n *m_n,
6464 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006465{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006466 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006467 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006468 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006469
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006470 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006471 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6472 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6473 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6474 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006475 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6476 * for gen < 8) and if DRRS is supported (to make sure the
6477 * registers are not unnecessarily accessed).
6478 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006479 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6480 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006481 I915_WRITE(PIPE_DATA_M2(transcoder),
6482 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6483 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6484 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6485 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6486 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006487 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006488 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6489 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6490 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6491 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006492 }
6493}
6494
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306495void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006496{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306497 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6498
6499 if (m_n == M1_N1) {
6500 dp_m_n = &crtc->config->dp_m_n;
6501 dp_m2_n2 = &crtc->config->dp_m2_n2;
6502 } else if (m_n == M2_N2) {
6503
6504 /*
6505 * M2_N2 registers are not supported. Hence m2_n2 divider value
6506 * needs to be programmed into M1_N1.
6507 */
6508 dp_m_n = &crtc->config->dp_m2_n2;
6509 } else {
6510 DRM_ERROR("Unsupported divider value\n");
6511 return;
6512 }
6513
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006514 if (crtc->config->has_pch_encoder)
6515 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006516 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306517 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006518}
6519
Daniel Vetter251ac862015-06-18 10:30:24 +02006520static void vlv_compute_dpll(struct intel_crtc *crtc,
6521 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006522{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006523 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006524 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006525 if (crtc->pipe != PIPE_A)
6526 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006527
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006528 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006529 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006530 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6531 DPLL_EXT_BUFFER_ENABLE_VLV;
6532
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006533 pipe_config->dpll_hw_state.dpll_md =
6534 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6535}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006536
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006537static void chv_compute_dpll(struct intel_crtc *crtc,
6538 struct intel_crtc_state *pipe_config)
6539{
6540 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006541 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006542 if (crtc->pipe != PIPE_A)
6543 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6544
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006545 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006546 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006547 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6548
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006549 pipe_config->dpll_hw_state.dpll_md =
6550 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006551}
6552
Ville Syrjäläd288f652014-10-28 13:20:22 +02006553static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006554 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006555{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006556 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006557 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006558 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006559 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006560 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006561 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006562
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006563 /* Enable Refclk */
6564 I915_WRITE(DPLL(pipe),
6565 pipe_config->dpll_hw_state.dpll &
6566 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6567
6568 /* No need to actually set up the DPLL with DSI */
6569 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6570 return;
6571
Ville Syrjäläa5805162015-05-26 20:42:30 +03006572 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006573
Ville Syrjäläd288f652014-10-28 13:20:22 +02006574 bestn = pipe_config->dpll.n;
6575 bestm1 = pipe_config->dpll.m1;
6576 bestm2 = pipe_config->dpll.m2;
6577 bestp1 = pipe_config->dpll.p1;
6578 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006579
Jesse Barnes89b667f2013-04-18 14:51:36 -07006580 /* See eDP HDMI DPIO driver vbios notes doc */
6581
6582 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006583 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006584 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006585
6586 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006587 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006588
6589 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006590 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006591 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006592 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006593
6594 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006595 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006596
6597 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006598 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6599 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6600 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006601 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006602
6603 /*
6604 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6605 * but we don't support that).
6606 * Note: don't use the DAC post divider as it seems unstable.
6607 */
6608 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006609 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006610
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006611 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006612 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006613
Jesse Barnes89b667f2013-04-18 14:51:36 -07006614 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006615 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006616 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6617 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006618 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006619 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006620 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006621 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006622 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006623
Ville Syrjälä37a56502016-06-22 21:57:04 +03006624 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006625 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006626 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006627 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006628 0x0df40000);
6629 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006630 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006631 0x0df70000);
6632 } else { /* HDMI or VGA */
6633 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006634 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006635 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006636 0x0df70000);
6637 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006638 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006639 0x0df40000);
6640 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006641
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006642 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006643 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006644 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006645 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006646 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006647
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006648 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006649 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006650}
6651
Ville Syrjäläd288f652014-10-28 13:20:22 +02006652static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006653 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006654{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006655 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006656 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006657 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006658 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306659 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006660 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306661 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306662 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006663
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006664 /* Enable Refclk and SSC */
6665 I915_WRITE(DPLL(pipe),
6666 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6667
6668 /* No need to actually set up the DPLL with DSI */
6669 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6670 return;
6671
Ville Syrjäläd288f652014-10-28 13:20:22 +02006672 bestn = pipe_config->dpll.n;
6673 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6674 bestm1 = pipe_config->dpll.m1;
6675 bestm2 = pipe_config->dpll.m2 >> 22;
6676 bestp1 = pipe_config->dpll.p1;
6677 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306678 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306679 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306680 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006681
Ville Syrjäläa5805162015-05-26 20:42:30 +03006682 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006683
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006684 /* p1 and p2 divider */
6685 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6686 5 << DPIO_CHV_S1_DIV_SHIFT |
6687 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6688 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6689 1 << DPIO_CHV_K_DIV_SHIFT);
6690
6691 /* Feedback post-divider - m2 */
6692 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6693
6694 /* Feedback refclk divider - n and m1 */
6695 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6696 DPIO_CHV_M1_DIV_BY_2 |
6697 1 << DPIO_CHV_N_DIV_SHIFT);
6698
6699 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006700 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006701
6702 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306703 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6704 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6705 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6706 if (bestm2_frac)
6707 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6708 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006709
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306710 /* Program digital lock detect threshold */
6711 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6712 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6713 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6714 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6715 if (!bestm2_frac)
6716 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6717 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6718
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006719 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306720 if (vco == 5400000) {
6721 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6722 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6723 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6724 tribuf_calcntr = 0x9;
6725 } else if (vco <= 6200000) {
6726 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6727 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6728 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6729 tribuf_calcntr = 0x9;
6730 } else if (vco <= 6480000) {
6731 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6732 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6733 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6734 tribuf_calcntr = 0x8;
6735 } else {
6736 /* Not supported. Apply the same limits as in the max case */
6737 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6738 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6739 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6740 tribuf_calcntr = 0;
6741 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006742 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6743
Ville Syrjälä968040b2015-03-11 22:52:08 +02006744 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306745 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6746 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6747 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6748
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006749 /* AFC Recal */
6750 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6751 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6752 DPIO_AFC_RECAL);
6753
Ville Syrjäläa5805162015-05-26 20:42:30 +03006754 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006755}
6756
Ville Syrjäläd288f652014-10-28 13:20:22 +02006757/**
6758 * vlv_force_pll_on - forcibly enable just the PLL
6759 * @dev_priv: i915 private structure
6760 * @pipe: pipe PLL to enable
6761 * @dpll: PLL configuration
6762 *
6763 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6764 * in cases where we need the PLL enabled even when @pipe is not going to
6765 * be enabled.
6766 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006767int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006768 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006769{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006770 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006771 struct intel_crtc_state *pipe_config;
6772
6773 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6774 if (!pipe_config)
6775 return -ENOMEM;
6776
6777 pipe_config->base.crtc = &crtc->base;
6778 pipe_config->pixel_multiplier = 1;
6779 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006780
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006781 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006782 chv_compute_dpll(crtc, pipe_config);
6783 chv_prepare_pll(crtc, pipe_config);
6784 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006785 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006786 vlv_compute_dpll(crtc, pipe_config);
6787 vlv_prepare_pll(crtc, pipe_config);
6788 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006789 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006790
6791 kfree(pipe_config);
6792
6793 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006794}
6795
6796/**
6797 * vlv_force_pll_off - forcibly disable just the PLL
6798 * @dev_priv: i915 private structure
6799 * @pipe: pipe PLL to disable
6800 *
6801 * Disable the PLL for @pipe. To be used in cases where we need
6802 * the PLL enabled even when @pipe is not going to be enabled.
6803 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006804void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006805{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006806 if (IS_CHERRYVIEW(dev_priv))
6807 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006808 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006809 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006810}
6811
Daniel Vetter251ac862015-06-18 10:30:24 +02006812static void i9xx_compute_dpll(struct intel_crtc *crtc,
6813 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006814 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006815{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006816 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006817 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006818 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006819
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006820 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306821
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006822 dpll = DPLL_VGA_MODE_DIS;
6823
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006824 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006825 dpll |= DPLLB_MODE_LVDS;
6826 else
6827 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006828
Jani Nikula73f67aa2016-12-07 22:48:09 +02006829 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6830 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006831 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006832 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006833 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006834
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006835 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6836 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006837 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006838
Ville Syrjälä37a56502016-06-22 21:57:04 +03006839 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006840 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006841
6842 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006843 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006844 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6845 else {
6846 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006847 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006848 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6849 }
6850 switch (clock->p2) {
6851 case 5:
6852 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6853 break;
6854 case 7:
6855 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6856 break;
6857 case 10:
6858 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6859 break;
6860 case 14:
6861 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6862 break;
6863 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006864 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006865 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6866
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006867 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006868 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006869 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006870 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006871 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6872 else
6873 dpll |= PLL_REF_INPUT_DREFCLK;
6874
6875 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006876 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006877
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006878 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006879 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006880 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006881 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006882 }
6883}
6884
Daniel Vetter251ac862015-06-18 10:30:24 +02006885static void i8xx_compute_dpll(struct intel_crtc *crtc,
6886 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006887 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006888{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006889 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006890 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006891 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006892 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006893
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006894 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306895
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006896 dpll = DPLL_VGA_MODE_DIS;
6897
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006898 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006899 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6900 } else {
6901 if (clock->p1 == 2)
6902 dpll |= PLL_P1_DIVIDE_BY_TWO;
6903 else
6904 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6905 if (clock->p2 == 4)
6906 dpll |= PLL_P2_DIVIDE_BY_4;
6907 }
6908
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006909 if (!IS_I830(dev_priv) &&
6910 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006911 dpll |= DPLL_DVO_2X_MODE;
6912
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006913 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006914 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006915 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6916 else
6917 dpll |= PLL_REF_INPUT_DREFCLK;
6918
6919 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006920 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006921}
6922
Daniel Vetter8a654f32013-06-01 17:16:22 +02006923static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006924{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006925 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006926 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006927 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006928 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006929 uint32_t crtc_vtotal, crtc_vblank_end;
6930 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006931
6932 /* We need to be careful not to changed the adjusted mode, for otherwise
6933 * the hw state checker will get angry at the mismatch. */
6934 crtc_vtotal = adjusted_mode->crtc_vtotal;
6935 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006936
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006937 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006938 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006939 crtc_vtotal -= 1;
6940 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006941
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006942 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006943 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6944 else
6945 vsyncshift = adjusted_mode->crtc_hsync_start -
6946 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006947 if (vsyncshift < 0)
6948 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006949 }
6950
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006951 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006952 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006953
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006954 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006955 (adjusted_mode->crtc_hdisplay - 1) |
6956 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006957 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006958 (adjusted_mode->crtc_hblank_start - 1) |
6959 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006960 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006961 (adjusted_mode->crtc_hsync_start - 1) |
6962 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6963
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006964 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006965 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006966 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006967 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006968 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006969 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006970 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006971 (adjusted_mode->crtc_vsync_start - 1) |
6972 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6973
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006974 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6975 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6976 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6977 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006978 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006979 (pipe == PIPE_B || pipe == PIPE_C))
6980 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6981
Jani Nikulabc58be62016-03-18 17:05:39 +02006982}
6983
6984static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6985{
6986 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006987 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006988 enum pipe pipe = intel_crtc->pipe;
6989
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006990 /* pipesrc controls the size that is scaled from, which should
6991 * always be the user's requested size.
6992 */
6993 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006994 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6995 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006996}
6997
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006998static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006999 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007000{
7001 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007002 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007003 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7004 uint32_t tmp;
7005
7006 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007007 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7008 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007009 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007010 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7011 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007012 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007013 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7014 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007015
7016 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007017 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7018 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007019 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007020 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7021 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007022 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007023 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7024 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007025
7026 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007027 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7028 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7029 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007030 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007031}
7032
7033static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7034 struct intel_crtc_state *pipe_config)
7035{
7036 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007037 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007038 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007039
7040 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007041 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7042 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7043
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007044 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7045 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007046}
7047
Daniel Vetterf6a83282014-02-11 15:28:57 -08007048void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007049 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007050{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007051 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7052 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7053 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7054 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007055
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007056 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7057 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7058 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7059 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007060
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007061 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007062 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007063
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007064 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007065
7066 mode->hsync = drm_mode_hsync(mode);
7067 mode->vrefresh = drm_mode_vrefresh(mode);
7068 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007069}
7070
Daniel Vetter84b046f2013-02-19 18:48:54 +01007071static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7072{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007073 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007074 uint32_t pipeconf;
7075
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007076 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007077
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007078 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7079 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7080 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007081
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007082 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007083 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007084
Daniel Vetterff9ce462013-04-24 14:57:17 +02007085 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007086 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7087 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007088 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007089 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007090 pipeconf |= PIPECONF_DITHER_EN |
7091 PIPECONF_DITHER_TYPE_SP;
7092
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007093 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007094 case 18:
7095 pipeconf |= PIPECONF_6BPC;
7096 break;
7097 case 24:
7098 pipeconf |= PIPECONF_8BPC;
7099 break;
7100 case 30:
7101 pipeconf |= PIPECONF_10BPC;
7102 break;
7103 default:
7104 /* Case prevented by intel_choose_pipe_bpp_dither. */
7105 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007106 }
7107 }
7108
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007109 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007110 if (intel_crtc->lowfreq_avail) {
7111 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7112 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7113 } else {
7114 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007115 }
7116 }
7117
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007118 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007119 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007120 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007121 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7122 else
7123 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7124 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007125 pipeconf |= PIPECONF_PROGRESSIVE;
7126
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007127 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007128 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007129 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007130
Daniel Vetter84b046f2013-02-19 18:48:54 +01007131 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7132 POSTING_READ(PIPECONF(intel_crtc->pipe));
7133}
7134
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007135static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7136 struct intel_crtc_state *crtc_state)
7137{
7138 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007139 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007140 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007141 int refclk = 48000;
7142
7143 memset(&crtc_state->dpll_hw_state, 0,
7144 sizeof(crtc_state->dpll_hw_state));
7145
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007146 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007147 if (intel_panel_use_ssc(dev_priv)) {
7148 refclk = dev_priv->vbt.lvds_ssc_freq;
7149 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7150 }
7151
7152 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007153 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007154 limit = &intel_limits_i8xx_dvo;
7155 } else {
7156 limit = &intel_limits_i8xx_dac;
7157 }
7158
7159 if (!crtc_state->clock_set &&
7160 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7161 refclk, NULL, &crtc_state->dpll)) {
7162 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7163 return -EINVAL;
7164 }
7165
7166 i8xx_compute_dpll(crtc, crtc_state, NULL);
7167
7168 return 0;
7169}
7170
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007171static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7172 struct intel_crtc_state *crtc_state)
7173{
7174 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007175 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007176 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007177 int refclk = 96000;
7178
7179 memset(&crtc_state->dpll_hw_state, 0,
7180 sizeof(crtc_state->dpll_hw_state));
7181
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007182 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007183 if (intel_panel_use_ssc(dev_priv)) {
7184 refclk = dev_priv->vbt.lvds_ssc_freq;
7185 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7186 }
7187
7188 if (intel_is_dual_link_lvds(dev))
7189 limit = &intel_limits_g4x_dual_channel_lvds;
7190 else
7191 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007192 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7193 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007194 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007195 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007196 limit = &intel_limits_g4x_sdvo;
7197 } else {
7198 /* The option is for other outputs */
7199 limit = &intel_limits_i9xx_sdvo;
7200 }
7201
7202 if (!crtc_state->clock_set &&
7203 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7204 refclk, NULL, &crtc_state->dpll)) {
7205 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7206 return -EINVAL;
7207 }
7208
7209 i9xx_compute_dpll(crtc, crtc_state, NULL);
7210
7211 return 0;
7212}
7213
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007214static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7215 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007216{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007217 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007218 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007219 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007220 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007221
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007222 memset(&crtc_state->dpll_hw_state, 0,
7223 sizeof(crtc_state->dpll_hw_state));
7224
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007225 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007226 if (intel_panel_use_ssc(dev_priv)) {
7227 refclk = dev_priv->vbt.lvds_ssc_freq;
7228 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7229 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007230
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007231 limit = &intel_limits_pineview_lvds;
7232 } else {
7233 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007234 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007235
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007236 if (!crtc_state->clock_set &&
7237 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7238 refclk, NULL, &crtc_state->dpll)) {
7239 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7240 return -EINVAL;
7241 }
7242
7243 i9xx_compute_dpll(crtc, crtc_state, NULL);
7244
7245 return 0;
7246}
7247
7248static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7249 struct intel_crtc_state *crtc_state)
7250{
7251 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007252 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007253 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007254 int refclk = 96000;
7255
7256 memset(&crtc_state->dpll_hw_state, 0,
7257 sizeof(crtc_state->dpll_hw_state));
7258
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007259 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007260 if (intel_panel_use_ssc(dev_priv)) {
7261 refclk = dev_priv->vbt.lvds_ssc_freq;
7262 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007263 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007264
7265 limit = &intel_limits_i9xx_lvds;
7266 } else {
7267 limit = &intel_limits_i9xx_sdvo;
7268 }
7269
7270 if (!crtc_state->clock_set &&
7271 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7272 refclk, NULL, &crtc_state->dpll)) {
7273 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7274 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007275 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007276
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007277 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007278
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007279 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007280}
7281
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007282static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7283 struct intel_crtc_state *crtc_state)
7284{
7285 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007286 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007287
7288 memset(&crtc_state->dpll_hw_state, 0,
7289 sizeof(crtc_state->dpll_hw_state));
7290
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007291 if (!crtc_state->clock_set &&
7292 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7293 refclk, NULL, &crtc_state->dpll)) {
7294 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7295 return -EINVAL;
7296 }
7297
7298 chv_compute_dpll(crtc, crtc_state);
7299
7300 return 0;
7301}
7302
7303static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7304 struct intel_crtc_state *crtc_state)
7305{
7306 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007307 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007308
7309 memset(&crtc_state->dpll_hw_state, 0,
7310 sizeof(crtc_state->dpll_hw_state));
7311
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007312 if (!crtc_state->clock_set &&
7313 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7314 refclk, NULL, &crtc_state->dpll)) {
7315 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7316 return -EINVAL;
7317 }
7318
7319 vlv_compute_dpll(crtc, crtc_state);
7320
7321 return 0;
7322}
7323
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007324static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007325 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007326{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007327 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007328 uint32_t tmp;
7329
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007330 if (INTEL_GEN(dev_priv) <= 3 &&
7331 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007332 return;
7333
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007334 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007335 if (!(tmp & PFIT_ENABLE))
7336 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007337
Daniel Vetter06922822013-07-11 13:35:40 +02007338 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007339 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007340 if (crtc->pipe != PIPE_B)
7341 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007342 } else {
7343 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7344 return;
7345 }
7346
Daniel Vetter06922822013-07-11 13:35:40 +02007347 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007348 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007349}
7350
Jesse Barnesacbec812013-09-20 11:29:32 -07007351static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007352 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007353{
7354 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007355 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007356 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007357 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007358 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007359 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007360
Ville Syrjäläb5219732016-03-15 16:40:01 +02007361 /* In case of DSI, DPLL will not be used */
7362 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307363 return;
7364
Ville Syrjäläa5805162015-05-26 20:42:30 +03007365 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007366 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007367 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007368
7369 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7370 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7371 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7372 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7373 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7374
Imre Deakdccbea32015-06-22 23:35:51 +03007375 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007376}
7377
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007378static void
7379i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7380 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007381{
7382 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007383 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007384 u32 val, base, offset;
7385 int pipe = crtc->pipe, plane = crtc->plane;
7386 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007387 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007388 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007389 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007390
Damien Lespiau42a7b082015-02-05 19:35:13 +00007391 val = I915_READ(DSPCNTR(plane));
7392 if (!(val & DISPLAY_PLANE_ENABLE))
7393 return;
7394
Damien Lespiaud9806c92015-01-21 14:07:19 +00007395 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007396 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007397 DRM_DEBUG_KMS("failed to alloc fb\n");
7398 return;
7399 }
7400
Damien Lespiau1b842c82015-01-21 13:50:54 +00007401 fb = &intel_fb->base;
7402
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007403 fb->dev = dev;
7404
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007405 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007406 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007407 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007408 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007409 }
7410 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007411
7412 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007413 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007414 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007415
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007416 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007417 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007418 offset = I915_READ(DSPTILEOFF(plane));
7419 else
7420 offset = I915_READ(DSPLINOFF(plane));
7421 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7422 } else {
7423 base = I915_READ(DSPADDR(plane));
7424 }
7425 plane_config->base = base;
7426
7427 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007428 fb->width = ((val >> 16) & 0xfff) + 1;
7429 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007430
7431 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007432 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007433
Chris Wilson24dbf512017-02-15 10:59:18 +00007434 aligned_height = intel_fb_align_height(dev_priv,
7435 fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02007436 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007437 fb->modifier);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007438
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007439 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007440
Damien Lespiau2844a922015-01-20 12:51:48 +00007441 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7442 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007443 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007444 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007445
Damien Lespiau2d140302015-02-05 17:22:18 +00007446 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007447}
7448
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007449static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007450 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007451{
7452 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007453 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007454 int pipe = pipe_config->cpu_transcoder;
7455 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007456 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007457 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007458 int refclk = 100000;
7459
Ville Syrjäläb5219732016-03-15 16:40:01 +02007460 /* In case of DSI, DPLL will not be used */
7461 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7462 return;
7463
Ville Syrjäläa5805162015-05-26 20:42:30 +03007464 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007465 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7466 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7467 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7468 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007469 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007470 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007471
7472 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007473 clock.m2 = (pll_dw0 & 0xff) << 22;
7474 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7475 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007476 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7477 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7478 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7479
Imre Deakdccbea32015-06-22 23:35:51 +03007480 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007481}
7482
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007483static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007484 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007485{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007486 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007487 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007488 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007489 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007490
Imre Deak17290502016-02-12 18:55:11 +02007491 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7492 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007493 return false;
7494
Daniel Vettere143a212013-07-04 12:01:15 +02007495 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007496 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007497
Imre Deak17290502016-02-12 18:55:11 +02007498 ret = false;
7499
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007500 tmp = I915_READ(PIPECONF(crtc->pipe));
7501 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007502 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007503
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007504 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7505 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007506 switch (tmp & PIPECONF_BPC_MASK) {
7507 case PIPECONF_6BPC:
7508 pipe_config->pipe_bpp = 18;
7509 break;
7510 case PIPECONF_8BPC:
7511 pipe_config->pipe_bpp = 24;
7512 break;
7513 case PIPECONF_10BPC:
7514 pipe_config->pipe_bpp = 30;
7515 break;
7516 default:
7517 break;
7518 }
7519 }
7520
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007521 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007522 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007523 pipe_config->limited_color_range = true;
7524
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007525 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007526 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7527
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007528 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007529 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007530
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007531 i9xx_get_pfit_config(crtc, pipe_config);
7532
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007533 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007534 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007535 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007536 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7537 else
7538 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007539 pipe_config->pixel_multiplier =
7540 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7541 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007542 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007543 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007544 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007545 tmp = I915_READ(DPLL(crtc->pipe));
7546 pipe_config->pixel_multiplier =
7547 ((tmp & SDVO_MULTIPLIER_MASK)
7548 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7549 } else {
7550 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7551 * port and will be fixed up in the encoder->get_config
7552 * function. */
7553 pipe_config->pixel_multiplier = 1;
7554 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007555 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007556 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007557 /*
7558 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7559 * on 830. Filter it out here so that we don't
7560 * report errors due to that.
7561 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007562 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007563 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7564
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007565 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7566 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007567 } else {
7568 /* Mask out read-only status bits. */
7569 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7570 DPLL_PORTC_READY_MASK |
7571 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007572 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007573
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007574 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007575 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007576 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007577 vlv_crtc_clock_get(crtc, pipe_config);
7578 else
7579 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007580
Ville Syrjälä0f646142015-08-26 19:39:18 +03007581 /*
7582 * Normally the dotclock is filled in by the encoder .get_config()
7583 * but in case the pipe is enabled w/o any ports we need a sane
7584 * default.
7585 */
7586 pipe_config->base.adjusted_mode.crtc_clock =
7587 pipe_config->port_clock / pipe_config->pixel_multiplier;
7588
Imre Deak17290502016-02-12 18:55:11 +02007589 ret = true;
7590
7591out:
7592 intel_display_power_put(dev_priv, power_domain);
7593
7594 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007595}
7596
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007597static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007598{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007599 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007600 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007601 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007602 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007603 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007604 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007605 bool has_ck505 = false;
7606 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007607 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007608
7609 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007610 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007611 switch (encoder->type) {
7612 case INTEL_OUTPUT_LVDS:
7613 has_panel = true;
7614 has_lvds = true;
7615 break;
7616 case INTEL_OUTPUT_EDP:
7617 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007618 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007619 has_cpu_edp = true;
7620 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007621 default:
7622 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007623 }
7624 }
7625
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007626 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007627 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007628 can_ssc = has_ck505;
7629 } else {
7630 has_ck505 = false;
7631 can_ssc = true;
7632 }
7633
Lyude1c1a24d2016-06-14 11:04:09 -04007634 /* Check if any DPLLs are using the SSC source */
7635 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7636 u32 temp = I915_READ(PCH_DPLL(i));
7637
7638 if (!(temp & DPLL_VCO_ENABLE))
7639 continue;
7640
7641 if ((temp & PLL_REF_INPUT_MASK) ==
7642 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7643 using_ssc_source = true;
7644 break;
7645 }
7646 }
7647
7648 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7649 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007650
7651 /* Ironlake: try to setup display ref clock before DPLL
7652 * enabling. This is only under driver's control after
7653 * PCH B stepping, previous chipset stepping should be
7654 * ignoring this setting.
7655 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007656 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007657
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007658 /* As we must carefully and slowly disable/enable each source in turn,
7659 * compute the final state we want first and check if we need to
7660 * make any changes at all.
7661 */
7662 final = val;
7663 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007664 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007665 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007666 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007667 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7668
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007669 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007670 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007671 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007672
Keith Packard199e5d72011-09-22 12:01:57 -07007673 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007674 final |= DREF_SSC_SOURCE_ENABLE;
7675
7676 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7677 final |= DREF_SSC1_ENABLE;
7678
7679 if (has_cpu_edp) {
7680 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7681 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7682 else
7683 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7684 } else
7685 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007686 } else if (using_ssc_source) {
7687 final |= DREF_SSC_SOURCE_ENABLE;
7688 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007689 }
7690
7691 if (final == val)
7692 return;
7693
7694 /* Always enable nonspread source */
7695 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7696
7697 if (has_ck505)
7698 val |= DREF_NONSPREAD_CK505_ENABLE;
7699 else
7700 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7701
7702 if (has_panel) {
7703 val &= ~DREF_SSC_SOURCE_MASK;
7704 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007705
Keith Packard199e5d72011-09-22 12:01:57 -07007706 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007707 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007708 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007709 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007710 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007711 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007712
7713 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007714 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007715 POSTING_READ(PCH_DREF_CONTROL);
7716 udelay(200);
7717
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007718 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007719
7720 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007721 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007722 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007723 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007724 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007725 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007726 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007727 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007728 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007729
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007730 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007731 POSTING_READ(PCH_DREF_CONTROL);
7732 udelay(200);
7733 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007734 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007735
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007736 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007737
7738 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007739 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007740
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007741 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007742 POSTING_READ(PCH_DREF_CONTROL);
7743 udelay(200);
7744
Lyude1c1a24d2016-06-14 11:04:09 -04007745 if (!using_ssc_source) {
7746 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007747
Lyude1c1a24d2016-06-14 11:04:09 -04007748 /* Turn off the SSC source */
7749 val &= ~DREF_SSC_SOURCE_MASK;
7750 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007751
Lyude1c1a24d2016-06-14 11:04:09 -04007752 /* Turn off SSC1 */
7753 val &= ~DREF_SSC1_ENABLE;
7754
7755 I915_WRITE(PCH_DREF_CONTROL, val);
7756 POSTING_READ(PCH_DREF_CONTROL);
7757 udelay(200);
7758 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007759 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007760
7761 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007762}
7763
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007764static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007765{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007766 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007767
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007768 tmp = I915_READ(SOUTH_CHICKEN2);
7769 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7770 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007771
Imre Deakcf3598c2016-06-28 13:37:31 +03007772 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7773 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007774 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007775
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007776 tmp = I915_READ(SOUTH_CHICKEN2);
7777 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7778 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007779
Imre Deakcf3598c2016-06-28 13:37:31 +03007780 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7781 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007782 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007783}
7784
7785/* WaMPhyProgramming:hsw */
7786static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7787{
7788 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007789
7790 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7791 tmp &= ~(0xFF << 24);
7792 tmp |= (0x12 << 24);
7793 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7794
Paulo Zanonidde86e22012-12-01 12:04:25 -02007795 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7796 tmp |= (1 << 11);
7797 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7798
7799 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7800 tmp |= (1 << 11);
7801 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7802
Paulo Zanonidde86e22012-12-01 12:04:25 -02007803 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7804 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7805 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7806
7807 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7808 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7809 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7810
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007811 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7812 tmp &= ~(7 << 13);
7813 tmp |= (5 << 13);
7814 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007815
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007816 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7817 tmp &= ~(7 << 13);
7818 tmp |= (5 << 13);
7819 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007820
7821 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7822 tmp &= ~0xFF;
7823 tmp |= 0x1C;
7824 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7825
7826 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7827 tmp &= ~0xFF;
7828 tmp |= 0x1C;
7829 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7830
7831 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7832 tmp &= ~(0xFF << 16);
7833 tmp |= (0x1C << 16);
7834 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7835
7836 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7837 tmp &= ~(0xFF << 16);
7838 tmp |= (0x1C << 16);
7839 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7840
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007841 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7842 tmp |= (1 << 27);
7843 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007844
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007845 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7846 tmp |= (1 << 27);
7847 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007848
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007849 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7850 tmp &= ~(0xF << 28);
7851 tmp |= (4 << 28);
7852 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007853
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007854 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7855 tmp &= ~(0xF << 28);
7856 tmp |= (4 << 28);
7857 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007858}
7859
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007860/* Implements 3 different sequences from BSpec chapter "Display iCLK
7861 * Programming" based on the parameters passed:
7862 * - Sequence to enable CLKOUT_DP
7863 * - Sequence to enable CLKOUT_DP without spread
7864 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7865 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007866static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7867 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007868{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007869 uint32_t reg, tmp;
7870
7871 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7872 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007873 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7874 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007875 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007876
Ville Syrjäläa5805162015-05-26 20:42:30 +03007877 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007878
7879 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7880 tmp &= ~SBI_SSCCTL_DISABLE;
7881 tmp |= SBI_SSCCTL_PATHALT;
7882 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7883
7884 udelay(24);
7885
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007886 if (with_spread) {
7887 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7888 tmp &= ~SBI_SSCCTL_PATHALT;
7889 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007890
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007891 if (with_fdi) {
7892 lpt_reset_fdi_mphy(dev_priv);
7893 lpt_program_fdi_mphy(dev_priv);
7894 }
7895 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007896
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007897 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007898 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7899 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7900 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007901
Ville Syrjäläa5805162015-05-26 20:42:30 +03007902 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007903}
7904
Paulo Zanoni47701c32013-07-23 11:19:25 -03007905/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007906static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007907{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007908 uint32_t reg, tmp;
7909
Ville Syrjäläa5805162015-05-26 20:42:30 +03007910 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007911
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007912 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007913 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7914 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7915 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7916
7917 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7918 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7919 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7920 tmp |= SBI_SSCCTL_PATHALT;
7921 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7922 udelay(32);
7923 }
7924 tmp |= SBI_SSCCTL_DISABLE;
7925 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7926 }
7927
Ville Syrjäläa5805162015-05-26 20:42:30 +03007928 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007929}
7930
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007931#define BEND_IDX(steps) ((50 + (steps)) / 5)
7932
7933static const uint16_t sscdivintphase[] = {
7934 [BEND_IDX( 50)] = 0x3B23,
7935 [BEND_IDX( 45)] = 0x3B23,
7936 [BEND_IDX( 40)] = 0x3C23,
7937 [BEND_IDX( 35)] = 0x3C23,
7938 [BEND_IDX( 30)] = 0x3D23,
7939 [BEND_IDX( 25)] = 0x3D23,
7940 [BEND_IDX( 20)] = 0x3E23,
7941 [BEND_IDX( 15)] = 0x3E23,
7942 [BEND_IDX( 10)] = 0x3F23,
7943 [BEND_IDX( 5)] = 0x3F23,
7944 [BEND_IDX( 0)] = 0x0025,
7945 [BEND_IDX( -5)] = 0x0025,
7946 [BEND_IDX(-10)] = 0x0125,
7947 [BEND_IDX(-15)] = 0x0125,
7948 [BEND_IDX(-20)] = 0x0225,
7949 [BEND_IDX(-25)] = 0x0225,
7950 [BEND_IDX(-30)] = 0x0325,
7951 [BEND_IDX(-35)] = 0x0325,
7952 [BEND_IDX(-40)] = 0x0425,
7953 [BEND_IDX(-45)] = 0x0425,
7954 [BEND_IDX(-50)] = 0x0525,
7955};
7956
7957/*
7958 * Bend CLKOUT_DP
7959 * steps -50 to 50 inclusive, in steps of 5
7960 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7961 * change in clock period = -(steps / 10) * 5.787 ps
7962 */
7963static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7964{
7965 uint32_t tmp;
7966 int idx = BEND_IDX(steps);
7967
7968 if (WARN_ON(steps % 5 != 0))
7969 return;
7970
7971 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7972 return;
7973
7974 mutex_lock(&dev_priv->sb_lock);
7975
7976 if (steps % 10 != 0)
7977 tmp = 0xAAAAAAAB;
7978 else
7979 tmp = 0x00000000;
7980 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7981
7982 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7983 tmp &= 0xffff0000;
7984 tmp |= sscdivintphase[idx];
7985 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7986
7987 mutex_unlock(&dev_priv->sb_lock);
7988}
7989
7990#undef BEND_IDX
7991
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007992static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007993{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007994 struct intel_encoder *encoder;
7995 bool has_vga = false;
7996
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007997 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007998 switch (encoder->type) {
7999 case INTEL_OUTPUT_ANALOG:
8000 has_vga = true;
8001 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008002 default:
8003 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008004 }
8005 }
8006
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008007 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008008 lpt_bend_clkout_dp(dev_priv, 0);
8009 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008010 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008011 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008012 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008013}
8014
Paulo Zanonidde86e22012-12-01 12:04:25 -02008015/*
8016 * Initialize reference clocks when the driver loads
8017 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008018void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008019{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008020 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008021 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008022 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008023 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008024}
8025
Daniel Vetter6ff93602013-04-19 11:24:36 +02008026static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008027{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008028 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8030 int pipe = intel_crtc->pipe;
8031 uint32_t val;
8032
Daniel Vetter78114072013-06-13 00:54:57 +02008033 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008034
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008035 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008036 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008037 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008038 break;
8039 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008040 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008041 break;
8042 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008043 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008044 break;
8045 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008046 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008047 break;
8048 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008049 /* Case prevented by intel_choose_pipe_bpp_dither. */
8050 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008051 }
8052
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008053 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008054 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8055
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008056 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008057 val |= PIPECONF_INTERLACED_ILK;
8058 else
8059 val |= PIPECONF_PROGRESSIVE;
8060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008061 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008062 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008063
Paulo Zanonic8203562012-09-12 10:06:29 -03008064 I915_WRITE(PIPECONF(pipe), val);
8065 POSTING_READ(PIPECONF(pipe));
8066}
8067
Daniel Vetter6ff93602013-04-19 11:24:36 +02008068static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008069{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008070 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008072 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008073 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008074
Jani Nikula391bf042016-03-18 17:05:40 +02008075 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008076 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008078 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008079 val |= PIPECONF_INTERLACED_ILK;
8080 else
8081 val |= PIPECONF_PROGRESSIVE;
8082
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008083 I915_WRITE(PIPECONF(cpu_transcoder), val);
8084 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008085}
8086
Jani Nikula391bf042016-03-18 17:05:40 +02008087static void haswell_set_pipemisc(struct drm_crtc *crtc)
8088{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008089 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8091
8092 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8093 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008094
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008095 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008096 case 18:
8097 val |= PIPEMISC_DITHER_6_BPC;
8098 break;
8099 case 24:
8100 val |= PIPEMISC_DITHER_8_BPC;
8101 break;
8102 case 30:
8103 val |= PIPEMISC_DITHER_10_BPC;
8104 break;
8105 case 36:
8106 val |= PIPEMISC_DITHER_12_BPC;
8107 break;
8108 default:
8109 /* Case prevented by pipe_config_set_bpp. */
8110 BUG();
8111 }
8112
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008113 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008114 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8115
Jani Nikula391bf042016-03-18 17:05:40 +02008116 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008117 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008118}
8119
Paulo Zanonid4b19312012-11-29 11:29:32 -02008120int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8121{
8122 /*
8123 * Account for spread spectrum to avoid
8124 * oversubscribing the link. Max center spread
8125 * is 2.5%; use 5% for safety's sake.
8126 */
8127 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008128 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008129}
8130
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008131static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008132{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008133 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008134}
8135
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008136static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8137 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008138 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008139{
8140 struct drm_crtc *crtc = &intel_crtc->base;
8141 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008142 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008143 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008144 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008145
Chris Wilsonc1858122010-12-03 21:35:48 +00008146 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008147 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008148 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008149 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008150 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008151 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008152 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008153 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008154 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008155
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008156 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008157
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008158 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8159 fp |= FP_CB_TUNE;
8160
8161 if (reduced_clock) {
8162 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8163
8164 if (reduced_clock->m < factor * reduced_clock->n)
8165 fp2 |= FP_CB_TUNE;
8166 } else {
8167 fp2 = fp;
8168 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008169
Chris Wilson5eddb702010-09-11 13:48:45 +01008170 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008171
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008172 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008173 dpll |= DPLLB_MODE_LVDS;
8174 else
8175 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008176
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008177 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008178 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008179
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008180 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8181 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008182 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008183
Ville Syrjälä37a56502016-06-22 21:57:04 +03008184 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008185 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008186
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008187 /*
8188 * The high speed IO clock is only really required for
8189 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8190 * possible to share the DPLL between CRT and HDMI. Enabling
8191 * the clock needlessly does no real harm, except use up a
8192 * bit of power potentially.
8193 *
8194 * We'll limit this to IVB with 3 pipes, since it has only two
8195 * DPLLs and so DPLL sharing is the only way to get three pipes
8196 * driving PCH ports at the same time. On SNB we could do this,
8197 * and potentially avoid enabling the second DPLL, but it's not
8198 * clear if it''s a win or loss power wise. No point in doing
8199 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8200 */
8201 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8202 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8203 dpll |= DPLL_SDVO_HIGH_SPEED;
8204
Eric Anholta07d6782011-03-30 13:01:08 -07008205 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008206 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008207 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008208 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008209
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008210 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008211 case 5:
8212 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8213 break;
8214 case 7:
8215 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8216 break;
8217 case 10:
8218 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8219 break;
8220 case 14:
8221 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8222 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008223 }
8224
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008225 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8226 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008227 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008228 else
8229 dpll |= PLL_REF_INPUT_DREFCLK;
8230
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008231 dpll |= DPLL_VCO_ENABLE;
8232
8233 crtc_state->dpll_hw_state.dpll = dpll;
8234 crtc_state->dpll_hw_state.fp0 = fp;
8235 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008236}
8237
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008238static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8239 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008240{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008241 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008242 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008243 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008244 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008245 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008246 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008247 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008248
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008249 memset(&crtc_state->dpll_hw_state, 0,
8250 sizeof(crtc_state->dpll_hw_state));
8251
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008252 crtc->lowfreq_avail = false;
8253
8254 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8255 if (!crtc_state->has_pch_encoder)
8256 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008257
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008258 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008259 if (intel_panel_use_ssc(dev_priv)) {
8260 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8261 dev_priv->vbt.lvds_ssc_freq);
8262 refclk = dev_priv->vbt.lvds_ssc_freq;
8263 }
8264
8265 if (intel_is_dual_link_lvds(dev)) {
8266 if (refclk == 100000)
8267 limit = &intel_limits_ironlake_dual_lvds_100m;
8268 else
8269 limit = &intel_limits_ironlake_dual_lvds;
8270 } else {
8271 if (refclk == 100000)
8272 limit = &intel_limits_ironlake_single_lvds_100m;
8273 else
8274 limit = &intel_limits_ironlake_single_lvds;
8275 }
8276 } else {
8277 limit = &intel_limits_ironlake_dac;
8278 }
8279
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008280 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008281 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8282 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008283 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8284 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008285 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008286
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008287 ironlake_compute_dpll(crtc, crtc_state,
8288 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008289
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008290 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8291 if (pll == NULL) {
8292 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8293 pipe_name(crtc->pipe));
8294 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008295 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008296
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008297 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008298 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008299 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008300
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008301 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008302}
8303
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008304static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8305 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008306{
8307 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008308 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008309 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008310
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008311 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8312 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8313 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8314 & ~TU_SIZE_MASK;
8315 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8316 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8317 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8318}
8319
8320static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8321 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008322 struct intel_link_m_n *m_n,
8323 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008324{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008325 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008326 enum pipe pipe = crtc->pipe;
8327
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008328 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008329 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8330 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8331 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8332 & ~TU_SIZE_MASK;
8333 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8334 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8335 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008336 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8337 * gen < 8) and if DRRS is supported (to make sure the
8338 * registers are not unnecessarily read).
8339 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008340 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008341 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008342 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8343 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8344 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8345 & ~TU_SIZE_MASK;
8346 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8347 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8348 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8349 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008350 } else {
8351 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8352 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8353 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8354 & ~TU_SIZE_MASK;
8355 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8356 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8357 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8358 }
8359}
8360
8361void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008362 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008363{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008364 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008365 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8366 else
8367 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008368 &pipe_config->dp_m_n,
8369 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008370}
8371
Daniel Vetter72419202013-04-04 13:28:53 +02008372static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008373 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008374{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008375 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008376 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008377}
8378
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008379static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008380 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008381{
8382 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008383 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008384 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8385 uint32_t ps_ctrl = 0;
8386 int id = -1;
8387 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008388
Chandra Kondurua1b22782015-04-07 15:28:45 -07008389 /* find scaler attached to this pipe */
8390 for (i = 0; i < crtc->num_scalers; i++) {
8391 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8392 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8393 id = i;
8394 pipe_config->pch_pfit.enabled = true;
8395 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8396 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8397 break;
8398 }
8399 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008400
Chandra Kondurua1b22782015-04-07 15:28:45 -07008401 scaler_state->scaler_id = id;
8402 if (id >= 0) {
8403 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8404 } else {
8405 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008406 }
8407}
8408
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008409static void
8410skylake_get_initial_plane_config(struct intel_crtc *crtc,
8411 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008412{
8413 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008414 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008415 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008416 int pipe = crtc->pipe;
8417 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008418 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008419 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008420 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008421
Damien Lespiaud9806c92015-01-21 14:07:19 +00008422 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008423 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008424 DRM_DEBUG_KMS("failed to alloc fb\n");
8425 return;
8426 }
8427
Damien Lespiau1b842c82015-01-21 13:50:54 +00008428 fb = &intel_fb->base;
8429
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008430 fb->dev = dev;
8431
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008432 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008433 if (!(val & PLANE_CTL_ENABLE))
8434 goto error;
8435
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008436 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8437 fourcc = skl_format_to_fourcc(pixel_format,
8438 val & PLANE_CTL_ORDER_RGBX,
8439 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008440 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008441
Damien Lespiau40f46282015-02-27 11:15:21 +00008442 tiling = val & PLANE_CTL_TILED_MASK;
8443 switch (tiling) {
8444 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008445 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00008446 break;
8447 case PLANE_CTL_TILED_X:
8448 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008449 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008450 break;
8451 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008452 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008453 break;
8454 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008455 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008456 break;
8457 default:
8458 MISSING_CASE(tiling);
8459 goto error;
8460 }
8461
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008462 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8463 plane_config->base = base;
8464
8465 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8466
8467 val = I915_READ(PLANE_SIZE(pipe, 0));
8468 fb->height = ((val >> 16) & 0xfff) + 1;
8469 fb->width = ((val >> 0) & 0x1fff) + 1;
8470
8471 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008472 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008473 fb->format->format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008474 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8475
Chris Wilson24dbf512017-02-15 10:59:18 +00008476 aligned_height = intel_fb_align_height(dev_priv,
8477 fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008478 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008479 fb->modifier);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008480
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008481 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008482
8483 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8484 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008485 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008486 plane_config->size);
8487
Damien Lespiau2d140302015-02-05 17:22:18 +00008488 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008489 return;
8490
8491error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008492 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008493}
8494
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008495static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008496 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008497{
8498 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008499 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008500 uint32_t tmp;
8501
8502 tmp = I915_READ(PF_CTL(crtc->pipe));
8503
8504 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008505 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008506 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8507 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008508
8509 /* We currently do not free assignements of panel fitters on
8510 * ivb/hsw (since we don't use the higher upscaling modes which
8511 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008512 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008513 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8514 PF_PIPE_SEL_IVB(crtc->pipe));
8515 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008516 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008517}
8518
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008519static void
8520ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8521 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008522{
8523 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008524 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008525 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008526 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008527 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008528 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008529 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008530 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008531
Damien Lespiau42a7b082015-02-05 19:35:13 +00008532 val = I915_READ(DSPCNTR(pipe));
8533 if (!(val & DISPLAY_PLANE_ENABLE))
8534 return;
8535
Damien Lespiaud9806c92015-01-21 14:07:19 +00008536 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008537 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008538 DRM_DEBUG_KMS("failed to alloc fb\n");
8539 return;
8540 }
8541
Damien Lespiau1b842c82015-01-21 13:50:54 +00008542 fb = &intel_fb->base;
8543
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008544 fb->dev = dev;
8545
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008546 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008547 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008548 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008549 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008550 }
8551 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008552
8553 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008554 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008555 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008556
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008557 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008558 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008559 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008560 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008561 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008562 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008563 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008564 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008565 }
8566 plane_config->base = base;
8567
8568 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008569 fb->width = ((val >> 16) & 0xfff) + 1;
8570 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008571
8572 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008573 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008574
Chris Wilson24dbf512017-02-15 10:59:18 +00008575 aligned_height = intel_fb_align_height(dev_priv,
8576 fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008577 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008578 fb->modifier);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008579
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008580 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008581
Damien Lespiau2844a922015-01-20 12:51:48 +00008582 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8583 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008584 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008585 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008586
Damien Lespiau2d140302015-02-05 17:22:18 +00008587 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008588}
8589
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008590static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008591 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008592{
8593 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008594 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008595 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008596 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008597 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008598
Imre Deak17290502016-02-12 18:55:11 +02008599 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8600 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008601 return false;
8602
Daniel Vettere143a212013-07-04 12:01:15 +02008603 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008604 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008605
Imre Deak17290502016-02-12 18:55:11 +02008606 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008607 tmp = I915_READ(PIPECONF(crtc->pipe));
8608 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008609 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008610
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008611 switch (tmp & PIPECONF_BPC_MASK) {
8612 case PIPECONF_6BPC:
8613 pipe_config->pipe_bpp = 18;
8614 break;
8615 case PIPECONF_8BPC:
8616 pipe_config->pipe_bpp = 24;
8617 break;
8618 case PIPECONF_10BPC:
8619 pipe_config->pipe_bpp = 30;
8620 break;
8621 case PIPECONF_12BPC:
8622 pipe_config->pipe_bpp = 36;
8623 break;
8624 default:
8625 break;
8626 }
8627
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008628 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8629 pipe_config->limited_color_range = true;
8630
Daniel Vetterab9412b2013-05-03 11:49:46 +02008631 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008632 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008633 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008634
Daniel Vetter88adfff2013-03-28 10:42:01 +01008635 pipe_config->has_pch_encoder = true;
8636
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008637 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8638 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8639 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008640
8641 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008642
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008643 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008644 /*
8645 * The pipe->pch transcoder and pch transcoder->pll
8646 * mapping is fixed.
8647 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008648 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008649 } else {
8650 tmp = I915_READ(PCH_DPLL_SEL);
8651 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008652 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008653 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008654 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008655 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008656
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008657 pipe_config->shared_dpll =
8658 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8659 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008660
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008661 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8662 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008663
8664 tmp = pipe_config->dpll_hw_state.dpll;
8665 pipe_config->pixel_multiplier =
8666 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8667 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008668
8669 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008670 } else {
8671 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008672 }
8673
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008674 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008675 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008676
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008677 ironlake_get_pfit_config(crtc, pipe_config);
8678
Imre Deak17290502016-02-12 18:55:11 +02008679 ret = true;
8680
8681out:
8682 intel_display_power_put(dev_priv, power_domain);
8683
8684 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008685}
8686
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008687static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8688{
Chris Wilson91c8a322016-07-05 10:40:23 +01008689 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008690 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008691
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008692 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008693 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008694 pipe_name(crtc->pipe));
8695
Rob Clarke2c719b2014-12-15 13:56:32 -05008696 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8697 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008698 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8699 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008700 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008701 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008702 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008703 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008704 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008705 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008706 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008707 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008708 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008709 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008710 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008711
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008712 /*
8713 * In theory we can still leave IRQs enabled, as long as only the HPD
8714 * interrupts remain enabled. We used to check for that, but since it's
8715 * gen-specific and since we only disable LCPLL after we fully disable
8716 * the interrupts, the check below should be enough.
8717 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008718 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008719}
8720
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008721static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8722{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008723 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008724 return I915_READ(D_COMP_HSW);
8725 else
8726 return I915_READ(D_COMP_BDW);
8727}
8728
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008729static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8730{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008731 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008732 mutex_lock(&dev_priv->rps.hw_lock);
8733 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8734 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008735 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008736 mutex_unlock(&dev_priv->rps.hw_lock);
8737 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008738 I915_WRITE(D_COMP_BDW, val);
8739 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008740 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008741}
8742
8743/*
8744 * This function implements pieces of two sequences from BSpec:
8745 * - Sequence for display software to disable LCPLL
8746 * - Sequence for display software to allow package C8+
8747 * The steps implemented here are just the steps that actually touch the LCPLL
8748 * register. Callers should take care of disabling all the display engine
8749 * functions, doing the mode unset, fixing interrupts, etc.
8750 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008751static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8752 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008753{
8754 uint32_t val;
8755
8756 assert_can_disable_lcpll(dev_priv);
8757
8758 val = I915_READ(LCPLL_CTL);
8759
8760 if (switch_to_fclk) {
8761 val |= LCPLL_CD_SOURCE_FCLK;
8762 I915_WRITE(LCPLL_CTL, val);
8763
Imre Deakf53dd632016-06-28 13:37:32 +03008764 if (wait_for_us(I915_READ(LCPLL_CTL) &
8765 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008766 DRM_ERROR("Switching to FCLK failed\n");
8767
8768 val = I915_READ(LCPLL_CTL);
8769 }
8770
8771 val |= LCPLL_PLL_DISABLE;
8772 I915_WRITE(LCPLL_CTL, val);
8773 POSTING_READ(LCPLL_CTL);
8774
Chris Wilson24d84412016-06-30 15:33:07 +01008775 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008776 DRM_ERROR("LCPLL still locked\n");
8777
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008778 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008779 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008780 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008781 ndelay(100);
8782
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008783 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8784 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008785 DRM_ERROR("D_COMP RCOMP still in progress\n");
8786
8787 if (allow_power_down) {
8788 val = I915_READ(LCPLL_CTL);
8789 val |= LCPLL_POWER_DOWN_ALLOW;
8790 I915_WRITE(LCPLL_CTL, val);
8791 POSTING_READ(LCPLL_CTL);
8792 }
8793}
8794
8795/*
8796 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8797 * source.
8798 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008799static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008800{
8801 uint32_t val;
8802
8803 val = I915_READ(LCPLL_CTL);
8804
8805 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8806 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8807 return;
8808
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008809 /*
8810 * Make sure we're not on PC8 state before disabling PC8, otherwise
8811 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008812 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008813 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008814
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008815 if (val & LCPLL_POWER_DOWN_ALLOW) {
8816 val &= ~LCPLL_POWER_DOWN_ALLOW;
8817 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008818 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008819 }
8820
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008821 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008822 val |= D_COMP_COMP_FORCE;
8823 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008824 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008825
8826 val = I915_READ(LCPLL_CTL);
8827 val &= ~LCPLL_PLL_DISABLE;
8828 I915_WRITE(LCPLL_CTL, val);
8829
Chris Wilson93220c02016-06-30 15:33:08 +01008830 if (intel_wait_for_register(dev_priv,
8831 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8832 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008833 DRM_ERROR("LCPLL not locked yet\n");
8834
8835 if (val & LCPLL_CD_SOURCE_FCLK) {
8836 val = I915_READ(LCPLL_CTL);
8837 val &= ~LCPLL_CD_SOURCE_FCLK;
8838 I915_WRITE(LCPLL_CTL, val);
8839
Imre Deakf53dd632016-06-28 13:37:32 +03008840 if (wait_for_us((I915_READ(LCPLL_CTL) &
8841 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008842 DRM_ERROR("Switching back to LCPLL failed\n");
8843 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008844
Mika Kuoppala59bad942015-01-16 11:34:40 +02008845 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008846 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008847}
8848
Paulo Zanoni765dab672014-03-07 20:08:18 -03008849/*
8850 * Package states C8 and deeper are really deep PC states that can only be
8851 * reached when all the devices on the system allow it, so even if the graphics
8852 * device allows PC8+, it doesn't mean the system will actually get to these
8853 * states. Our driver only allows PC8+ when going into runtime PM.
8854 *
8855 * The requirements for PC8+ are that all the outputs are disabled, the power
8856 * well is disabled and most interrupts are disabled, and these are also
8857 * requirements for runtime PM. When these conditions are met, we manually do
8858 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8859 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8860 * hang the machine.
8861 *
8862 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8863 * the state of some registers, so when we come back from PC8+ we need to
8864 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8865 * need to take care of the registers kept by RC6. Notice that this happens even
8866 * if we don't put the device in PCI D3 state (which is what currently happens
8867 * because of the runtime PM support).
8868 *
8869 * For more, read "Display Sequences for Package C8" on the hardware
8870 * documentation.
8871 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008872void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008873{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008874 uint32_t val;
8875
Paulo Zanonic67a4702013-08-19 13:18:09 -03008876 DRM_DEBUG_KMS("Enabling package C8+\n");
8877
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008878 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008879 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8880 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8881 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8882 }
8883
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008884 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008885 hsw_disable_lcpll(dev_priv, true, true);
8886}
8887
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008888void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008889{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008890 uint32_t val;
8891
Paulo Zanonic67a4702013-08-19 13:18:09 -03008892 DRM_DEBUG_KMS("Disabling package C8+\n");
8893
8894 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008895 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008896
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008897 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008898 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8899 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8900 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8901 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008902}
8903
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008904static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8905 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008906{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008907 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008908 if (!intel_ddi_pll_select(crtc, crtc_state))
8909 return -EINVAL;
8910 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008911
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008912 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008913
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008914 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008915}
8916
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308917static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8918 enum port port,
8919 struct intel_crtc_state *pipe_config)
8920{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008921 enum intel_dpll_id id;
8922
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308923 switch (port) {
8924 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008925 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308926 break;
8927 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008928 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308929 break;
8930 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008931 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308932 break;
8933 default:
8934 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008935 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308936 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008937
8938 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308939}
8940
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008941static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8942 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008943 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008944{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008945 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008946 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008947
8948 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008949 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008950
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008951 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008952 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008953
8954 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008955}
8956
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008957static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8958 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008959 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008960{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008961 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008962 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008963
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008964 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008965 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008966 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008967 break;
8968 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008969 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008970 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008971 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008972 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008973 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008974 case PORT_CLK_SEL_LCPLL_810:
8975 id = DPLL_ID_LCPLL_810;
8976 break;
8977 case PORT_CLK_SEL_LCPLL_1350:
8978 id = DPLL_ID_LCPLL_1350;
8979 break;
8980 case PORT_CLK_SEL_LCPLL_2700:
8981 id = DPLL_ID_LCPLL_2700;
8982 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008983 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008984 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008985 /* fall through */
8986 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008987 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008988 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008989
8990 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008991}
8992
Jani Nikulacf304292016-03-18 17:05:41 +02008993static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8994 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008995 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008996{
8997 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008998 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008999 enum intel_display_power_domain power_domain;
9000 u32 tmp;
9001
Imre Deakd9a7bc62016-05-12 16:18:50 +03009002 /*
9003 * The pipe->transcoder mapping is fixed with the exception of the eDP
9004 * transcoder handled below.
9005 */
Jani Nikulacf304292016-03-18 17:05:41 +02009006 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9007
9008 /*
9009 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9010 * consistency and less surprising code; it's in always on power).
9011 */
9012 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9013 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9014 enum pipe trans_edp_pipe;
9015 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9016 default:
9017 WARN(1, "unknown pipe linked to edp transcoder\n");
9018 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9019 case TRANS_DDI_EDP_INPUT_A_ON:
9020 trans_edp_pipe = PIPE_A;
9021 break;
9022 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9023 trans_edp_pipe = PIPE_B;
9024 break;
9025 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9026 trans_edp_pipe = PIPE_C;
9027 break;
9028 }
9029
9030 if (trans_edp_pipe == crtc->pipe)
9031 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9032 }
9033
9034 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9035 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9036 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009037 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009038
9039 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9040
9041 return tmp & PIPECONF_ENABLE;
9042}
9043
Jani Nikula4d1de972016-03-18 17:05:42 +02009044static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9045 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009046 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009047{
9048 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009049 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009050 enum intel_display_power_domain power_domain;
9051 enum port port;
9052 enum transcoder cpu_transcoder;
9053 u32 tmp;
9054
Jani Nikula4d1de972016-03-18 17:05:42 +02009055 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9056 if (port == PORT_A)
9057 cpu_transcoder = TRANSCODER_DSI_A;
9058 else
9059 cpu_transcoder = TRANSCODER_DSI_C;
9060
9061 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9062 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9063 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009064 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009065
Imre Deakdb18b6a2016-03-24 12:41:40 +02009066 /*
9067 * The PLL needs to be enabled with a valid divider
9068 * configuration, otherwise accessing DSI registers will hang
9069 * the machine. See BSpec North Display Engine
9070 * registers/MIPI[BXT]. We can break out here early, since we
9071 * need the same DSI PLL to be enabled for both DSI ports.
9072 */
9073 if (!intel_dsi_pll_is_enabled(dev_priv))
9074 break;
9075
Jani Nikula4d1de972016-03-18 17:05:42 +02009076 /* XXX: this works for video mode only */
9077 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9078 if (!(tmp & DPI_ENABLE))
9079 continue;
9080
9081 tmp = I915_READ(MIPI_CTRL(port));
9082 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9083 continue;
9084
9085 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009086 break;
9087 }
9088
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009089 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009090}
9091
Daniel Vetter26804af2014-06-25 22:01:55 +03009092static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009093 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009094{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009095 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009096 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009097 enum port port;
9098 uint32_t tmp;
9099
9100 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9101
9102 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9103
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009104 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009105 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009106 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309107 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009108 else
9109 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009110
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009111 pll = pipe_config->shared_dpll;
9112 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009113 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9114 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009115 }
9116
Daniel Vetter26804af2014-06-25 22:01:55 +03009117 /*
9118 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9119 * DDI E. So just check whether this pipe is wired to DDI E and whether
9120 * the PCH transcoder is on.
9121 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009122 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009123 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009124 pipe_config->has_pch_encoder = true;
9125
9126 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9127 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9128 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9129
9130 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9131 }
9132}
9133
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009134static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009135 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009136{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009137 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009138 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009139 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009140 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009141
Imre Deak17290502016-02-12 18:55:11 +02009142 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9143 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009144 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009145 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009146
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009147 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009148
Jani Nikulacf304292016-03-18 17:05:41 +02009149 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009150
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009151 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009152 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9153 WARN_ON(active);
9154 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009155 }
9156
Jani Nikulacf304292016-03-18 17:05:41 +02009157 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009158 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009159
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009160 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009161 haswell_get_ddi_port_state(crtc, pipe_config);
9162 intel_get_pipe_timings(crtc, pipe_config);
9163 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009164
Jani Nikulabc58be62016-03-18 17:05:39 +02009165 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009166
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009167 pipe_config->gamma_mode =
9168 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9169
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009170 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309171 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009172
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009173 pipe_config->scaler_state.scaler_id = -1;
9174 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9175 }
9176
Imre Deak17290502016-02-12 18:55:11 +02009177 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9178 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009179 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009180 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009181 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009182 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009183 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009184 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009185
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009186 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009187 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9188 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009189
Jani Nikula4d1de972016-03-18 17:05:42 +02009190 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9191 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009192 pipe_config->pixel_multiplier =
9193 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9194 } else {
9195 pipe_config->pixel_multiplier = 1;
9196 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009197
Imre Deak17290502016-02-12 18:55:11 +02009198out:
9199 for_each_power_domain(power_domain, power_domain_mask)
9200 intel_display_power_put(dev_priv, power_domain);
9201
Jani Nikulacf304292016-03-18 17:05:41 +02009202 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009203}
9204
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009205static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9206 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009207{
9208 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009209 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009211 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009212
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009213 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009214 unsigned int width = plane_state->base.crtc_w;
9215 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009216 unsigned int stride = roundup_pow_of_two(width) * 4;
9217
9218 switch (stride) {
9219 default:
9220 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9221 width, stride);
9222 stride = 256;
9223 /* fallthrough */
9224 case 256:
9225 case 512:
9226 case 1024:
9227 case 2048:
9228 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009229 }
9230
Ville Syrjälädc41c152014-08-13 11:57:05 +03009231 cntl |= CURSOR_ENABLE |
9232 CURSOR_GAMMA_ENABLE |
9233 CURSOR_FORMAT_ARGB |
9234 CURSOR_STRIDE(stride);
9235
9236 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009237 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009238
Ville Syrjälädc41c152014-08-13 11:57:05 +03009239 if (intel_crtc->cursor_cntl != 0 &&
9240 (intel_crtc->cursor_base != base ||
9241 intel_crtc->cursor_size != size ||
9242 intel_crtc->cursor_cntl != cntl)) {
9243 /* On these chipsets we can only modify the base/size/stride
9244 * whilst the cursor is disabled.
9245 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009246 I915_WRITE(CURCNTR(PIPE_A), 0);
9247 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009248 intel_crtc->cursor_cntl = 0;
9249 }
9250
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009251 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009252 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009253 intel_crtc->cursor_base = base;
9254 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009255
9256 if (intel_crtc->cursor_size != size) {
9257 I915_WRITE(CURSIZE, size);
9258 intel_crtc->cursor_size = size;
9259 }
9260
Chris Wilson4b0e3332014-05-30 16:35:26 +03009261 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009262 I915_WRITE(CURCNTR(PIPE_A), cntl);
9263 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009264 intel_crtc->cursor_cntl = cntl;
9265 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009266}
9267
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009268static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
9269 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009270{
9271 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009272 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9274 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +02009275 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009276
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009277 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +03009278 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009279 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309280 case 64:
9281 cntl |= CURSOR_MODE_64_ARGB_AX;
9282 break;
9283 case 128:
9284 cntl |= CURSOR_MODE_128_ARGB_AX;
9285 break;
9286 case 256:
9287 cntl |= CURSOR_MODE_256_ARGB_AX;
9288 break;
9289 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009290 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309291 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009292 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009293 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009294
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009295 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009296 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009297
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009298 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009299 cntl |= CURSOR_ROTATE_180;
9300 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009301
Chris Wilson4b0e3332014-05-30 16:35:26 +03009302 if (intel_crtc->cursor_cntl != cntl) {
9303 I915_WRITE(CURCNTR(pipe), cntl);
9304 POSTING_READ(CURCNTR(pipe));
9305 intel_crtc->cursor_cntl = cntl;
9306 }
9307
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009308 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009309 I915_WRITE(CURBASE(pipe), base);
9310 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009311
9312 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009313}
9314
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009315/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009316static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009317 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009318{
9319 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009320 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9322 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009323 u32 base = intel_crtc->cursor_addr;
9324 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009325
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009326 if (plane_state) {
9327 int x = plane_state->base.crtc_x;
9328 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009329
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009330 if (x < 0) {
9331 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9332 x = -x;
9333 }
9334 pos |= x << CURSOR_X_SHIFT;
9335
9336 if (y < 0) {
9337 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9338 y = -y;
9339 }
9340 pos |= y << CURSOR_Y_SHIFT;
9341
9342 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01009343 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009344 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009345 base += (plane_state->base.crtc_h *
9346 plane_state->base.crtc_w - 1) * 4;
9347 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009348 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009349
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009350 I915_WRITE(CURPOS(pipe), pos);
9351
Jani Nikula2a307c22016-11-30 17:43:04 +02009352 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009353 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009354 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009355 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009356}
9357
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009358static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +03009359 uint32_t width, uint32_t height)
9360{
9361 if (width == 0 || height == 0)
9362 return false;
9363
9364 /*
9365 * 845g/865g are special in that they are only limited by
9366 * the width of their cursors, the height is arbitrary up to
9367 * the precision of the register. Everything else requires
9368 * square cursors, limited to a few power-of-two sizes.
9369 */
Jani Nikula2a307c22016-11-30 17:43:04 +02009370 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009371 if ((width & 63) != 0)
9372 return false;
9373
Jani Nikula2a307c22016-11-30 17:43:04 +02009374 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009375 return false;
9376
9377 if (height > 1023)
9378 return false;
9379 } else {
9380 switch (width | height) {
9381 case 256:
9382 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009383 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009384 return false;
9385 case 64:
9386 break;
9387 default:
9388 return false;
9389 }
9390 }
9391
9392 return true;
9393}
9394
Jesse Barnes79e53942008-11-07 14:24:08 -08009395/* VESA 640x480x72Hz mode to set on the pipe */
9396static struct drm_display_mode load_detect_mode = {
9397 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9398 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9399};
9400
Daniel Vettera8bb6812014-02-10 18:00:39 +01009401struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009402intel_framebuffer_create(struct drm_i915_gem_object *obj,
9403 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009404{
9405 struct intel_framebuffer *intel_fb;
9406 int ret;
9407
9408 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009409 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009410 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009411
Chris Wilson24dbf512017-02-15 10:59:18 +00009412 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009413 if (ret)
9414 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009415
9416 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009417
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009418err:
9419 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009420 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009421}
9422
9423static u32
9424intel_framebuffer_pitch_for_width(int width, int bpp)
9425{
9426 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9427 return ALIGN(pitch, 64);
9428}
9429
9430static u32
9431intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9432{
9433 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009434 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009435}
9436
9437static struct drm_framebuffer *
9438intel_framebuffer_create_for_mode(struct drm_device *dev,
9439 struct drm_display_mode *mode,
9440 int depth, int bpp)
9441{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009442 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009443 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009444 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009445
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009446 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009447 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009448 if (IS_ERR(obj))
9449 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009450
9451 mode_cmd.width = mode->hdisplay;
9452 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009453 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9454 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009455 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009456
Chris Wilson24dbf512017-02-15 10:59:18 +00009457 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009458 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009459 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009460
9461 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009462}
9463
9464static struct drm_framebuffer *
9465mode_fits_in_fbdev(struct drm_device *dev,
9466 struct drm_display_mode *mode)
9467{
Daniel Vetter06957262015-08-10 13:34:08 +02009468#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009469 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009470 struct drm_i915_gem_object *obj;
9471 struct drm_framebuffer *fb;
9472
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009473 if (!dev_priv->fbdev)
9474 return NULL;
9475
9476 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009477 return NULL;
9478
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009479 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009480 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009481
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009482 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009483 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009484 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009485 return NULL;
9486
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009487 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009488 return NULL;
9489
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009490 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009491 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009492#else
9493 return NULL;
9494#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009495}
9496
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009497static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9498 struct drm_crtc *crtc,
9499 struct drm_display_mode *mode,
9500 struct drm_framebuffer *fb,
9501 int x, int y)
9502{
9503 struct drm_plane_state *plane_state;
9504 int hdisplay, vdisplay;
9505 int ret;
9506
9507 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9508 if (IS_ERR(plane_state))
9509 return PTR_ERR(plane_state);
9510
9511 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009512 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009513 else
9514 hdisplay = vdisplay = 0;
9515
9516 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9517 if (ret)
9518 return ret;
9519 drm_atomic_set_fb_for_plane(plane_state, fb);
9520 plane_state->crtc_x = 0;
9521 plane_state->crtc_y = 0;
9522 plane_state->crtc_w = hdisplay;
9523 plane_state->crtc_h = vdisplay;
9524 plane_state->src_x = x << 16;
9525 plane_state->src_y = y << 16;
9526 plane_state->src_w = hdisplay << 16;
9527 plane_state->src_h = vdisplay << 16;
9528
9529 return 0;
9530}
9531
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009532bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009533 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009534 struct intel_load_detect_pipe *old,
9535 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009536{
9537 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009538 struct intel_encoder *intel_encoder =
9539 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009540 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009541 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009542 struct drm_crtc *crtc = NULL;
9543 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009544 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009545 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009546 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009547 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009548 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009549 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009550 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009551
Chris Wilsond2dff872011-04-19 08:36:26 +01009552 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009553 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009554 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009555
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009556 old->restore_state = NULL;
9557
Rob Clark51fd3712013-11-19 12:10:12 -05009558retry:
9559 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9560 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009561 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009562
Jesse Barnes79e53942008-11-07 14:24:08 -08009563 /*
9564 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009565 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009566 * - if the connector already has an assigned crtc, use it (but make
9567 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009568 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009569 * - try to find the first unused crtc that can drive this connector,
9570 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009571 */
9572
9573 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009574 if (connector->state->crtc) {
9575 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009576
Rob Clark51fd3712013-11-19 12:10:12 -05009577 ret = drm_modeset_lock(&crtc->mutex, ctx);
9578 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009579 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009580
9581 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009582 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009583 }
9584
9585 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009586 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009587 i++;
9588 if (!(encoder->possible_crtcs & (1 << i)))
9589 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009590
9591 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9592 if (ret)
9593 goto fail;
9594
9595 if (possible_crtc->state->enable) {
9596 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009597 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009598 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009599
9600 crtc = possible_crtc;
9601 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009602 }
9603
9604 /*
9605 * If we didn't find an unused CRTC, don't use any.
9606 */
9607 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009608 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009609 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009610 }
9611
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009612found:
9613 intel_crtc = to_intel_crtc(crtc);
9614
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009615 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9616 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009617 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009618
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009619 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009620 restore_state = drm_atomic_state_alloc(dev);
9621 if (!state || !restore_state) {
9622 ret = -ENOMEM;
9623 goto fail;
9624 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009625
9626 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009627 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009628
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009629 connector_state = drm_atomic_get_connector_state(state, connector);
9630 if (IS_ERR(connector_state)) {
9631 ret = PTR_ERR(connector_state);
9632 goto fail;
9633 }
9634
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009635 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9636 if (ret)
9637 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009638
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009639 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9640 if (IS_ERR(crtc_state)) {
9641 ret = PTR_ERR(crtc_state);
9642 goto fail;
9643 }
9644
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009645 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009646
Chris Wilson64927112011-04-20 07:25:26 +01009647 if (!mode)
9648 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009649
Chris Wilsond2dff872011-04-19 08:36:26 +01009650 /* We need a framebuffer large enough to accommodate all accesses
9651 * that the plane may generate whilst we perform load detection.
9652 * We can not rely on the fbcon either being present (we get called
9653 * during its initialisation to detect all boot displays, or it may
9654 * not even exist) or that it is large enough to satisfy the
9655 * requested mode.
9656 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009657 fb = mode_fits_in_fbdev(dev, mode);
9658 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009659 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009660 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009661 } else
9662 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009663 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009664 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009665 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009666 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009667
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009668 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9669 if (ret)
9670 goto fail;
9671
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009672 drm_framebuffer_unreference(fb);
9673
9674 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9675 if (ret)
9676 goto fail;
9677
9678 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9679 if (!ret)
9680 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9681 if (!ret)
9682 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9683 if (ret) {
9684 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9685 goto fail;
9686 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009687
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009688 ret = drm_atomic_commit(state);
9689 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009690 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009691 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009692 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009693
9694 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009695 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009696
Jesse Barnes79e53942008-11-07 14:24:08 -08009697 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009698 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009699 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009700
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009701fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009702 if (state) {
9703 drm_atomic_state_put(state);
9704 state = NULL;
9705 }
9706 if (restore_state) {
9707 drm_atomic_state_put(restore_state);
9708 restore_state = NULL;
9709 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009710
Rob Clark51fd3712013-11-19 12:10:12 -05009711 if (ret == -EDEADLK) {
9712 drm_modeset_backoff(ctx);
9713 goto retry;
9714 }
9715
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009716 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009717}
9718
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009719void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009720 struct intel_load_detect_pipe *old,
9721 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009722{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009723 struct intel_encoder *intel_encoder =
9724 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009725 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009726 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009727 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009728
Chris Wilsond2dff872011-04-19 08:36:26 +01009729 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009730 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009731 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009732
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009733 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009734 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009735
9736 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +01009737 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009738 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009739 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009740}
9741
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009742static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009743 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009744{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009745 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009746 u32 dpll = pipe_config->dpll_hw_state.dpll;
9747
9748 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009749 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009750 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009751 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009752 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009753 return 96000;
9754 else
9755 return 48000;
9756}
9757
Jesse Barnes79e53942008-11-07 14:24:08 -08009758/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009759static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009760 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009761{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009762 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009763 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009764 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009765 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009766 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009767 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009768 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009769 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009770
9771 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009772 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009773 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009774 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009775
9776 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009777 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009778 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9779 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009780 } else {
9781 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9782 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9783 }
9784
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009785 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009786 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009787 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9788 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009789 else
9790 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009791 DPLL_FPA01_P1_POST_DIV_SHIFT);
9792
9793 switch (dpll & DPLL_MODE_MASK) {
9794 case DPLLB_MODE_DAC_SERIAL:
9795 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9796 5 : 10;
9797 break;
9798 case DPLLB_MODE_LVDS:
9799 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9800 7 : 14;
9801 break;
9802 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009803 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009804 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009805 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009806 }
9807
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009808 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009809 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009810 else
Imre Deakdccbea32015-06-22 23:35:51 +03009811 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009812 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009813 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009814 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009815
9816 if (is_lvds) {
9817 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9818 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009819
9820 if (lvds & LVDS_CLKB_POWER_UP)
9821 clock.p2 = 7;
9822 else
9823 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009824 } else {
9825 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9826 clock.p1 = 2;
9827 else {
9828 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9829 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9830 }
9831 if (dpll & PLL_P2_DIVIDE_BY_4)
9832 clock.p2 = 4;
9833 else
9834 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009835 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009836
Imre Deakdccbea32015-06-22 23:35:51 +03009837 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009838 }
9839
Ville Syrjälä18442d02013-09-13 16:00:08 +03009840 /*
9841 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009842 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009843 * encoder's get_config() function.
9844 */
Imre Deakdccbea32015-06-22 23:35:51 +03009845 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009846}
9847
Ville Syrjälä6878da02013-09-13 15:59:11 +03009848int intel_dotclock_calculate(int link_freq,
9849 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009850{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009851 /*
9852 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009853 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009854 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009855 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009856 *
9857 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009858 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009859 */
9860
Ville Syrjälä6878da02013-09-13 15:59:11 +03009861 if (!m_n->link_n)
9862 return 0;
9863
9864 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9865}
9866
Ville Syrjälä18442d02013-09-13 16:00:08 +03009867static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009868 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009869{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009870 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009871
9872 /* read out port_clock from the DPLL */
9873 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009874
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009875 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009876 * In case there is an active pipe without active ports,
9877 * we may need some idea for the dotclock anyway.
9878 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009879 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009880 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +02009881 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009882 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009883}
9884
9885/** Returns the currently programmed mode of the given pipe. */
9886struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9887 struct drm_crtc *crtc)
9888{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009889 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009891 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009892 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009893 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009894 int htot = I915_READ(HTOTAL(cpu_transcoder));
9895 int hsync = I915_READ(HSYNC(cpu_transcoder));
9896 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9897 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009898 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009899
9900 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9901 if (!mode)
9902 return NULL;
9903
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009904 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9905 if (!pipe_config) {
9906 kfree(mode);
9907 return NULL;
9908 }
9909
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009910 /*
9911 * Construct a pipe_config sufficient for getting the clock info
9912 * back out of crtc_clock_get.
9913 *
9914 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9915 * to use a real value here instead.
9916 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009917 pipe_config->cpu_transcoder = (enum transcoder) pipe;
9918 pipe_config->pixel_multiplier = 1;
9919 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9920 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9921 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
9922 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009923
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009924 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009925 mode->hdisplay = (htot & 0xffff) + 1;
9926 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9927 mode->hsync_start = (hsync & 0xffff) + 1;
9928 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9929 mode->vdisplay = (vtot & 0xffff) + 1;
9930 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9931 mode->vsync_start = (vsync & 0xffff) + 1;
9932 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9933
9934 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009935
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009936 kfree(pipe_config);
9937
Jesse Barnes79e53942008-11-07 14:24:08 -08009938 return mode;
9939}
9940
9941static void intel_crtc_destroy(struct drm_crtc *crtc)
9942{
9943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009944 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009945 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009946
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009947 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009948 work = intel_crtc->flip_work;
9949 intel_crtc->flip_work = NULL;
9950 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009951
Daniel Vetter5a21b662016-05-24 17:13:53 +02009952 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009953 cancel_work_sync(&work->mmio_work);
9954 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009955 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009956 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009957
9958 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009959
Jesse Barnes79e53942008-11-07 14:24:08 -08009960 kfree(intel_crtc);
9961}
9962
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009963static void intel_unpin_work_fn(struct work_struct *__work)
9964{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009965 struct intel_flip_work *work =
9966 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009967 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
9968 struct drm_device *dev = crtc->base.dev;
9969 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009970
Daniel Vetter5a21b662016-05-24 17:13:53 +02009971 if (is_mmio_work(work))
9972 flush_work(&work->mmio_work);
9973
9974 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00009975 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01009976 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009977 mutex_unlock(&dev->struct_mutex);
9978
Chris Wilsone8a261e2016-07-20 13:31:49 +01009979 i915_gem_request_put(work->flip_queued_req);
9980
Chris Wilson5748b6a2016-08-04 16:32:38 +01009981 intel_frontbuffer_flip_complete(to_i915(dev),
9982 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009983 intel_fbc_post_update(crtc);
9984 drm_framebuffer_unreference(work->old_fb);
9985
9986 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
9987 atomic_dec(&crtc->unpin_work_count);
9988
9989 kfree(work);
9990}
9991
9992/* Is 'a' after or equal to 'b'? */
9993static bool g4x_flip_count_after_eq(u32 a, u32 b)
9994{
9995 return !((a - b) & 0x80000000);
9996}
9997
9998static bool __pageflip_finished_cs(struct intel_crtc *crtc,
9999 struct intel_flip_work *work)
10000{
10001 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010002 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010003
Chris Wilson8af29b02016-09-09 14:11:47 +010010004 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010005 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010006
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010007 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010008 * The relevant registers doen't exist on pre-ctg.
10009 * As the flip done interrupt doesn't trigger for mmio
10010 * flips on gmch platforms, a flip count check isn't
10011 * really needed there. But since ctg has the registers,
10012 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010013 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010014 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010015 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010016
Daniel Vetter5a21b662016-05-24 17:13:53 +020010017 /*
10018 * BDW signals flip done immediately if the plane
10019 * is disabled, even if the plane enable is already
10020 * armed to occur at the next vblank :(
10021 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010022
Daniel Vetter5a21b662016-05-24 17:13:53 +020010023 /*
10024 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10025 * used the same base address. In that case the mmio flip might
10026 * have completed, but the CS hasn't even executed the flip yet.
10027 *
10028 * A flip count check isn't enough as the CS might have updated
10029 * the base address just after start of vblank, but before we
10030 * managed to process the interrupt. This means we'd complete the
10031 * CS flip too soon.
10032 *
10033 * Combining both checks should get us a good enough result. It may
10034 * still happen that the CS flip has been executed, but has not
10035 * yet actually completed. But in case the base address is the same
10036 * anyway, we don't really care.
10037 */
10038 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10039 crtc->flip_work->gtt_offset &&
10040 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10041 crtc->flip_work->flip_count);
10042}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010043
Daniel Vetter5a21b662016-05-24 17:13:53 +020010044static bool
10045__pageflip_finished_mmio(struct intel_crtc *crtc,
10046 struct intel_flip_work *work)
10047{
10048 /*
10049 * MMIO work completes when vblank is different from
10050 * flip_queued_vblank.
10051 *
10052 * Reset counter value doesn't matter, this is handled by
10053 * i915_wait_request finishing early, so no need to handle
10054 * reset here.
10055 */
10056 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010057}
10058
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010059
10060static bool pageflip_finished(struct intel_crtc *crtc,
10061 struct intel_flip_work *work)
10062{
10063 if (!atomic_read(&work->pending))
10064 return false;
10065
10066 smp_rmb();
10067
Daniel Vetter5a21b662016-05-24 17:13:53 +020010068 if (is_mmio_work(work))
10069 return __pageflip_finished_mmio(crtc, work);
10070 else
10071 return __pageflip_finished_cs(crtc, work);
10072}
10073
10074void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10075{
Chris Wilson91c8a322016-07-05 10:40:23 +010010076 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010077 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010078 struct intel_flip_work *work;
10079 unsigned long flags;
10080
10081 /* Ignore early vblank irqs */
10082 if (!crtc)
10083 return;
10084
Daniel Vetterf3260382014-09-15 14:55:23 +020010085 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010086 * This is called both by irq handlers and the reset code (to complete
10087 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010088 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010089 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010090 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010091
10092 if (work != NULL &&
10093 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010094 pageflip_finished(crtc, work))
10095 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010096
10097 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010098}
10099
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010100void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010101{
Chris Wilson91c8a322016-07-05 10:40:23 +010010102 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010103 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010104 struct intel_flip_work *work;
10105 unsigned long flags;
10106
10107 /* Ignore early vblank irqs */
10108 if (!crtc)
10109 return;
10110
10111 /*
10112 * This is called both by irq handlers and the reset code (to complete
10113 * lost pageflips) so needs the full irqsave spinlocks.
10114 */
10115 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010116 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010117
Daniel Vetter5a21b662016-05-24 17:13:53 +020010118 if (work != NULL &&
10119 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010120 pageflip_finished(crtc, work))
10121 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010122
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010123 spin_unlock_irqrestore(&dev->event_lock, flags);
10124}
10125
Daniel Vetter5a21b662016-05-24 17:13:53 +020010126static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10127 struct intel_flip_work *work)
10128{
10129 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10130
10131 /* Ensure that the work item is consistent when activating it ... */
10132 smp_mb__before_atomic();
10133 atomic_set(&work->pending, 1);
10134}
10135
10136static int intel_gen2_queue_flip(struct drm_device *dev,
10137 struct drm_crtc *crtc,
10138 struct drm_framebuffer *fb,
10139 struct drm_i915_gem_object *obj,
10140 struct drm_i915_gem_request *req,
10141 uint32_t flags)
10142{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010144 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010145
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010146 cs = intel_ring_begin(req, 6);
10147 if (IS_ERR(cs))
10148 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010149
10150 /* Can't queue multiple flips, so wait for the previous
10151 * one to finish before executing the next.
10152 */
10153 if (intel_crtc->plane)
10154 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10155 else
10156 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010157 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10158 *cs++ = MI_NOOP;
10159 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10160 *cs++ = fb->pitches[0];
10161 *cs++ = intel_crtc->flip_work->gtt_offset;
10162 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010163
10164 return 0;
10165}
10166
10167static int intel_gen3_queue_flip(struct drm_device *dev,
10168 struct drm_crtc *crtc,
10169 struct drm_framebuffer *fb,
10170 struct drm_i915_gem_object *obj,
10171 struct drm_i915_gem_request *req,
10172 uint32_t flags)
10173{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010175 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010176
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010177 cs = intel_ring_begin(req, 6);
10178 if (IS_ERR(cs))
10179 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010180
10181 if (intel_crtc->plane)
10182 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10183 else
10184 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010185 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10186 *cs++ = MI_NOOP;
10187 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10188 *cs++ = fb->pitches[0];
10189 *cs++ = intel_crtc->flip_work->gtt_offset;
10190 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010191
10192 return 0;
10193}
10194
10195static int intel_gen4_queue_flip(struct drm_device *dev,
10196 struct drm_crtc *crtc,
10197 struct drm_framebuffer *fb,
10198 struct drm_i915_gem_object *obj,
10199 struct drm_i915_gem_request *req,
10200 uint32_t flags)
10201{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010202 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010204 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010205
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010206 cs = intel_ring_begin(req, 4);
10207 if (IS_ERR(cs))
10208 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010209
10210 /* i965+ uses the linear or tiled offsets from the
10211 * Display Registers (which do not change across a page-flip)
10212 * so we need only reprogram the base address.
10213 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010214 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10215 *cs++ = fb->pitches[0];
10216 *cs++ = intel_crtc->flip_work->gtt_offset |
10217 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010218
10219 /* XXX Enabling the panel-fitter across page-flip is so far
10220 * untested on non-native modes, so ignore it for now.
10221 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10222 */
10223 pf = 0;
10224 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010225 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010226
10227 return 0;
10228}
10229
10230static int intel_gen6_queue_flip(struct drm_device *dev,
10231 struct drm_crtc *crtc,
10232 struct drm_framebuffer *fb,
10233 struct drm_i915_gem_object *obj,
10234 struct drm_i915_gem_request *req,
10235 uint32_t flags)
10236{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010237 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010239 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010240
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010241 cs = intel_ring_begin(req, 4);
10242 if (IS_ERR(cs))
10243 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010244
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010245 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10246 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10247 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010248
10249 /* Contrary to the suggestions in the documentation,
10250 * "Enable Panel Fitter" does not seem to be required when page
10251 * flipping with a non-native mode, and worse causes a normal
10252 * modeset to fail.
10253 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10254 */
10255 pf = 0;
10256 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010257 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010258
10259 return 0;
10260}
10261
10262static int intel_gen7_queue_flip(struct drm_device *dev,
10263 struct drm_crtc *crtc,
10264 struct drm_framebuffer *fb,
10265 struct drm_i915_gem_object *obj,
10266 struct drm_i915_gem_request *req,
10267 uint32_t flags)
10268{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010269 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010271 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010272 int len, ret;
10273
10274 switch (intel_crtc->plane) {
10275 case PLANE_A:
10276 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10277 break;
10278 case PLANE_B:
10279 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10280 break;
10281 case PLANE_C:
10282 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10283 break;
10284 default:
10285 WARN_ONCE(1, "unknown plane in flip command\n");
10286 return -ENODEV;
10287 }
10288
10289 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010290 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010291 len += 6;
10292 /*
10293 * On Gen 8, SRM is now taking an extra dword to accommodate
10294 * 48bits addresses, and we need a NOOP for the batch size to
10295 * stay even.
10296 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010297 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010298 len += 2;
10299 }
10300
10301 /*
10302 * BSpec MI_DISPLAY_FLIP for IVB:
10303 * "The full packet must be contained within the same cache line."
10304 *
10305 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10306 * cacheline, if we ever start emitting more commands before
10307 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10308 * then do the cacheline alignment, and finally emit the
10309 * MI_DISPLAY_FLIP.
10310 */
10311 ret = intel_ring_cacheline_align(req);
10312 if (ret)
10313 return ret;
10314
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010315 cs = intel_ring_begin(req, len);
10316 if (IS_ERR(cs))
10317 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010318
10319 /* Unmask the flip-done completion message. Note that the bspec says that
10320 * we should do this for both the BCS and RCS, and that we must not unmask
10321 * more than one flip event at any time (or ensure that one flip message
10322 * can be sent by waiting for flip-done prior to queueing new flips).
10323 * Experimentation says that BCS works despite DERRMR masking all
10324 * flip-done completion events and that unmasking all planes at once
10325 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10326 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10327 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010328 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010329 *cs++ = MI_LOAD_REGISTER_IMM(1);
10330 *cs++ = i915_mmio_reg_offset(DERRMR);
10331 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10332 DERRMR_PIPEB_PRI_FLIP_DONE |
10333 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010334 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010335 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10336 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010337 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010338 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10339 *cs++ = i915_mmio_reg_offset(DERRMR);
10340 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010341 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010342 *cs++ = 0;
10343 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010344 }
10345 }
10346
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010347 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10348 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10349 *cs++ = intel_crtc->flip_work->gtt_offset;
10350 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010351
10352 return 0;
10353}
10354
10355static bool use_mmio_flip(struct intel_engine_cs *engine,
10356 struct drm_i915_gem_object *obj)
10357{
10358 /*
10359 * This is not being used for older platforms, because
10360 * non-availability of flip done interrupt forces us to use
10361 * CS flips. Older platforms derive flip done using some clever
10362 * tricks involving the flip_pending status bits and vblank irqs.
10363 * So using MMIO flips there would disrupt this mechanism.
10364 */
10365
10366 if (engine == NULL)
10367 return true;
10368
10369 if (INTEL_GEN(engine->i915) < 5)
10370 return false;
10371
10372 if (i915.use_mmio_flip < 0)
10373 return false;
10374 else if (i915.use_mmio_flip > 0)
10375 return true;
10376 else if (i915.enable_execlists)
10377 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010378
Chris Wilsond07f0e52016-10-28 13:58:44 +010010379 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010380}
10381
10382static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10383 unsigned int rotation,
10384 struct intel_flip_work *work)
10385{
10386 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010387 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010388 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10389 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010390 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010391
10392 ctl = I915_READ(PLANE_CTL(pipe, 0));
10393 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010394 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010395 case DRM_FORMAT_MOD_NONE:
10396 break;
10397 case I915_FORMAT_MOD_X_TILED:
10398 ctl |= PLANE_CTL_TILED_X;
10399 break;
10400 case I915_FORMAT_MOD_Y_TILED:
10401 ctl |= PLANE_CTL_TILED_Y;
10402 break;
10403 case I915_FORMAT_MOD_Yf_TILED:
10404 ctl |= PLANE_CTL_TILED_YF;
10405 break;
10406 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010407 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010408 }
10409
10410 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010411 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10412 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10413 */
10414 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10415 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10416
10417 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10418 POSTING_READ(PLANE_SURF(pipe, 0));
10419}
10420
10421static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10422 struct intel_flip_work *work)
10423{
10424 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010425 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010426 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010427 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10428 u32 dspcntr;
10429
10430 dspcntr = I915_READ(reg);
10431
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010432 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010433 dspcntr |= DISPPLANE_TILED;
10434 else
10435 dspcntr &= ~DISPPLANE_TILED;
10436
10437 I915_WRITE(reg, dspcntr);
10438
10439 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10440 POSTING_READ(DSPSURF(intel_crtc->plane));
10441}
10442
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010443static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010444{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010445 struct intel_flip_work *work =
10446 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010447 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10448 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10449 struct intel_framebuffer *intel_fb =
10450 to_intel_framebuffer(crtc->base.primary->fb);
10451 struct drm_i915_gem_object *obj = intel_fb->obj;
10452
Chris Wilsond07f0e52016-10-28 13:58:44 +010010453 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010454
10455 intel_pipe_update_start(crtc);
10456
10457 if (INTEL_GEN(dev_priv) >= 9)
10458 skl_do_mmio_flip(crtc, work->rotation, work);
10459 else
10460 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10461 ilk_do_mmio_flip(crtc, work);
10462
10463 intel_pipe_update_end(crtc, work);
10464}
10465
10466static int intel_default_queue_flip(struct drm_device *dev,
10467 struct drm_crtc *crtc,
10468 struct drm_framebuffer *fb,
10469 struct drm_i915_gem_object *obj,
10470 struct drm_i915_gem_request *req,
10471 uint32_t flags)
10472{
10473 return -ENODEV;
10474}
10475
10476static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10477 struct intel_crtc *intel_crtc,
10478 struct intel_flip_work *work)
10479{
10480 u32 addr, vblank;
10481
10482 if (!atomic_read(&work->pending))
10483 return false;
10484
10485 smp_rmb();
10486
10487 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10488 if (work->flip_ready_vblank == 0) {
10489 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010490 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010491 return false;
10492
10493 work->flip_ready_vblank = vblank;
10494 }
10495
10496 if (vblank - work->flip_ready_vblank < 3)
10497 return false;
10498
10499 /* Potential stall - if we see that the flip has happened,
10500 * assume a missed interrupt. */
10501 if (INTEL_GEN(dev_priv) >= 4)
10502 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10503 else
10504 addr = I915_READ(DSPADDR(intel_crtc->plane));
10505
10506 /* There is a potential issue here with a false positive after a flip
10507 * to the same address. We could address this by checking for a
10508 * non-incrementing frame counter.
10509 */
10510 return addr == work->gtt_offset;
10511}
10512
10513void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10514{
Chris Wilson91c8a322016-07-05 10:40:23 +010010515 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010516 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010517 struct intel_flip_work *work;
10518
10519 WARN_ON(!in_interrupt());
10520
10521 if (crtc == NULL)
10522 return;
10523
10524 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010525 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010526
10527 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010528 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010529 WARN_ONCE(1,
10530 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010531 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10532 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010533 work = NULL;
10534 }
10535
10536 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010537 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010538 intel_queue_rps_boost_for_request(work->flip_queued_req);
10539 spin_unlock(&dev->event_lock);
10540}
10541
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010542__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010543static int intel_crtc_page_flip(struct drm_crtc *crtc,
10544 struct drm_framebuffer *fb,
10545 struct drm_pending_vblank_event *event,
10546 uint32_t page_flip_flags)
10547{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010548 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010549 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010550 struct drm_framebuffer *old_fb = crtc->primary->fb;
10551 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10553 struct drm_plane *primary = crtc->primary;
10554 enum pipe pipe = intel_crtc->pipe;
10555 struct intel_flip_work *work;
10556 struct intel_engine_cs *engine;
10557 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010558 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010559 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010560 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010561
Daniel Vetter5a21b662016-05-24 17:13:53 +020010562 /*
10563 * drm_mode_page_flip_ioctl() should already catch this, but double
10564 * check to be safe. In the future we may enable pageflipping from
10565 * a disabled primary plane.
10566 */
10567 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10568 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010569
Daniel Vetter5a21b662016-05-24 17:13:53 +020010570 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010571 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010572 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010573
Daniel Vetter5a21b662016-05-24 17:13:53 +020010574 /*
10575 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10576 * Note that pitch changes could also affect these register.
10577 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010578 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010579 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10580 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10581 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010582
Daniel Vetter5a21b662016-05-24 17:13:53 +020010583 if (i915_terminally_wedged(&dev_priv->gpu_error))
10584 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010585
Daniel Vetter5a21b662016-05-24 17:13:53 +020010586 work = kzalloc(sizeof(*work), GFP_KERNEL);
10587 if (work == NULL)
10588 return -ENOMEM;
10589
10590 work->event = event;
10591 work->crtc = crtc;
10592 work->old_fb = old_fb;
10593 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010594
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010595 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010596 if (ret)
10597 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010598
Daniel Vetter5a21b662016-05-24 17:13:53 +020010599 /* We borrow the event spin lock for protecting flip_work */
10600 spin_lock_irq(&dev->event_lock);
10601 if (intel_crtc->flip_work) {
10602 /* Before declaring the flip queue wedged, check if
10603 * the hardware completed the operation behind our backs.
10604 */
10605 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10606 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10607 page_flip_completed(intel_crtc);
10608 } else {
10609 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10610 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010611
Daniel Vetter5a21b662016-05-24 17:13:53 +020010612 drm_crtc_vblank_put(crtc);
10613 kfree(work);
10614 return -EBUSY;
10615 }
10616 }
10617 intel_crtc->flip_work = work;
10618 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010619
Daniel Vetter5a21b662016-05-24 17:13:53 +020010620 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10621 flush_workqueue(dev_priv->wq);
10622
10623 /* Reference the objects for the scheduled work. */
10624 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010625
10626 crtc->primary->fb = fb;
10627 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010628
Chris Wilson25dc5562016-07-20 13:31:52 +010010629 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010630
10631 ret = i915_mutex_lock_interruptible(dev);
10632 if (ret)
10633 goto cleanup;
10634
Chris Wilson8af29b02016-09-09 14:11:47 +010010635 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
10636 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010637 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010638 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010639 }
10640
10641 atomic_inc(&intel_crtc->unpin_work_count);
10642
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010643 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010644 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10645
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010646 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010647 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010648 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010649 /* vlv: DISPLAY_FLIP fails to change tiling */
10650 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010651 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010652 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010653 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010654 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010655 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010656 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010657 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010658 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010659 }
10660
10661 mmio_flip = use_mmio_flip(engine, obj);
10662
Chris Wilson058d88c2016-08-15 10:49:06 +010010663 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10664 if (IS_ERR(vma)) {
10665 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010666 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010667 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010668
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010669 work->old_vma = to_intel_plane_state(primary->state)->vma;
10670 to_intel_plane_state(primary->state)->vma = vma;
10671
10672 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010673 work->rotation = crtc->primary->state->rotation;
10674
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010675 /*
10676 * There's the potential that the next frame will not be compatible with
10677 * FBC, so we want to call pre_update() before the actual page flip.
10678 * The problem is that pre_update() caches some information about the fb
10679 * object, so we want to do this only after the object is pinned. Let's
10680 * be on the safe side and do this immediately before scheduling the
10681 * flip.
10682 */
10683 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10684 to_intel_plane_state(primary->state));
10685
Daniel Vetter5a21b662016-05-24 17:13:53 +020010686 if (mmio_flip) {
10687 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010688 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010689 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010690 request = i915_gem_request_alloc(engine,
10691 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010692 if (IS_ERR(request)) {
10693 ret = PTR_ERR(request);
10694 goto cleanup_unpin;
10695 }
10696
Chris Wilsona2bc4692016-09-09 14:11:56 +010010697 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010698 if (ret)
10699 goto cleanup_request;
10700
Daniel Vetter5a21b662016-05-24 17:13:53 +020010701 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10702 page_flip_flags);
10703 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010704 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010705
10706 intel_mark_page_flip_active(intel_crtc, work);
10707
Chris Wilson8e637172016-08-02 22:50:26 +010010708 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010709 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010710 }
10711
Chris Wilson92117f02016-11-28 14:36:48 +000010712 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010713 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10714 to_intel_plane(primary)->frontbuffer_bit);
10715 mutex_unlock(&dev->struct_mutex);
10716
Chris Wilson5748b6a2016-08-04 16:32:38 +010010717 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010718 to_intel_plane(primary)->frontbuffer_bit);
10719
10720 trace_i915_flip_request(intel_crtc->plane, obj);
10721
10722 return 0;
10723
Chris Wilson8e637172016-08-02 22:50:26 +010010724cleanup_request:
10725 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010726cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010727 to_intel_plane_state(primary->state)->vma = work->old_vma;
10728 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010729cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010730 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010731unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010732 mutex_unlock(&dev->struct_mutex);
10733cleanup:
10734 crtc->primary->fb = old_fb;
10735 update_state_fb(crtc->primary);
10736
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010737 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010738 drm_framebuffer_unreference(work->old_fb);
10739
10740 spin_lock_irq(&dev->event_lock);
10741 intel_crtc->flip_work = NULL;
10742 spin_unlock_irq(&dev->event_lock);
10743
10744 drm_crtc_vblank_put(crtc);
10745free_work:
10746 kfree(work);
10747
10748 if (ret == -EIO) {
10749 struct drm_atomic_state *state;
10750 struct drm_plane_state *plane_state;
10751
10752out_hang:
10753 state = drm_atomic_state_alloc(dev);
10754 if (!state)
10755 return -ENOMEM;
10756 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
10757
10758retry:
10759 plane_state = drm_atomic_get_plane_state(state, primary);
10760 ret = PTR_ERR_OR_ZERO(plane_state);
10761 if (!ret) {
10762 drm_atomic_set_fb_for_plane(plane_state, fb);
10763
10764 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10765 if (!ret)
10766 ret = drm_atomic_commit(state);
10767 }
10768
10769 if (ret == -EDEADLK) {
10770 drm_modeset_backoff(state->acquire_ctx);
10771 drm_atomic_state_clear(state);
10772 goto retry;
10773 }
10774
Chris Wilson08536952016-10-14 13:18:18 +010010775 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010776
10777 if (ret == 0 && event) {
10778 spin_lock_irq(&dev->event_lock);
10779 drm_crtc_send_vblank_event(crtc, event);
10780 spin_unlock_irq(&dev->event_lock);
10781 }
10782 }
10783 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010784}
10785
Daniel Vetter5a21b662016-05-24 17:13:53 +020010786
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010787/**
10788 * intel_wm_need_update - Check whether watermarks need updating
10789 * @plane: drm plane
10790 * @state: new plane state
10791 *
10792 * Check current plane state versus the new one to determine whether
10793 * watermarks need to be recalculated.
10794 *
10795 * Returns true or false.
10796 */
10797static bool intel_wm_need_update(struct drm_plane *plane,
10798 struct drm_plane_state *state)
10799{
Matt Roperd21fbe82015-09-24 15:53:12 -070010800 struct intel_plane_state *new = to_intel_plane_state(state);
10801 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10802
10803 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010804 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010805 return true;
10806
10807 if (!cur->base.fb || !new->base.fb)
10808 return false;
10809
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010810 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010811 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010812 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10813 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10814 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10815 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010816 return true;
10817
10818 return false;
10819}
10820
Matt Roperd21fbe82015-09-24 15:53:12 -070010821static bool needs_scaling(struct intel_plane_state *state)
10822{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010823 int src_w = drm_rect_width(&state->base.src) >> 16;
10824 int src_h = drm_rect_height(&state->base.src) >> 16;
10825 int dst_w = drm_rect_width(&state->base.dst);
10826 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010827
10828 return (src_w != dst_w || src_h != dst_h);
10829}
10830
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010831int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10832 struct drm_plane_state *plane_state)
10833{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010834 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010835 struct drm_crtc *crtc = crtc_state->crtc;
10836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10837 struct drm_plane *plane = plane_state->plane;
10838 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010839 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010840 struct intel_plane_state *old_plane_state =
10841 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010842 bool mode_changed = needs_modeset(crtc_state);
10843 bool was_crtc_enabled = crtc->state->active;
10844 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010845 bool turn_off, turn_on, visible, was_visible;
10846 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010847 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010848
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010010849 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010850 ret = skl_update_scaler_plane(
10851 to_intel_crtc_state(crtc_state),
10852 to_intel_plane_state(plane_state));
10853 if (ret)
10854 return ret;
10855 }
10856
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010857 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010858 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010859
10860 if (!was_crtc_enabled && WARN_ON(was_visible))
10861 was_visible = false;
10862
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010863 /*
10864 * Visibility is calculated as if the crtc was on, but
10865 * after scaler setup everything depends on it being off
10866 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010867 *
10868 * FIXME this is wrong for watermarks. Watermarks should also
10869 * be computed as if the pipe would be active. Perhaps move
10870 * per-plane wm computation to the .check_plane() hook, and
10871 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010872 */
10873 if (!is_crtc_enabled)
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010874 plane_state->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010875
10876 if (!was_visible && !visible)
10877 return 0;
10878
Maarten Lankhorste8861672016-02-24 11:24:26 +010010879 if (fb != old_plane_state->base.fb)
10880 pipe_config->fb_changed = true;
10881
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010882 turn_off = was_visible && (!visible || mode_changed);
10883 turn_on = visible && (!was_visible || mode_changed);
10884
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010885 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030010886 intel_crtc->base.base.id,
10887 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010888 plane->base.id, plane->name,
10889 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010890
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010891 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
10892 plane->base.id, plane->name,
10893 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010894 turn_off, turn_on, mode_changed);
10895
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010896 if (turn_on) {
10897 pipe_config->update_wm_pre = true;
10898
10899 /* must disable cxsr around plane enable/disable */
10900 if (plane->type != DRM_PLANE_TYPE_CURSOR)
10901 pipe_config->disable_cxsr = true;
10902 } else if (turn_off) {
10903 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010904
Ville Syrjälä852eb002015-06-24 22:00:07 +030010905 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010010906 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010907 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030010908 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010909 /* FIXME bollocks */
10910 pipe_config->update_wm_pre = true;
10911 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030010912 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010913
Matt Ropered4a6a72016-02-23 17:20:13 -080010914 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010915 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010916 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080010917 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
10918
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010919 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010010920 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010921
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010922 /*
10923 * WaCxSRDisabledForSpriteScaling:ivb
10924 *
10925 * cstate->update_wm was already set above, so this flag will
10926 * take effect when we commit and program watermarks.
10927 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010928 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010929 needs_scaling(to_intel_plane_state(plane_state)) &&
10930 !needs_scaling(old_plane_state))
10931 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010932
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010933 return 0;
10934}
10935
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010936static bool encoders_cloneable(const struct intel_encoder *a,
10937 const struct intel_encoder *b)
10938{
10939 /* masks could be asymmetric, so check both ways */
10940 return a == b || (a->cloneable & (1 << b->type) &&
10941 b->cloneable & (1 << a->type));
10942}
10943
10944static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10945 struct intel_crtc *crtc,
10946 struct intel_encoder *encoder)
10947{
10948 struct intel_encoder *source_encoder;
10949 struct drm_connector *connector;
10950 struct drm_connector_state *connector_state;
10951 int i;
10952
10953 for_each_connector_in_state(state, connector, connector_state, i) {
10954 if (connector_state->crtc != &crtc->base)
10955 continue;
10956
10957 source_encoder =
10958 to_intel_encoder(connector_state->best_encoder);
10959 if (!encoders_cloneable(encoder, source_encoder))
10960 return false;
10961 }
10962
10963 return true;
10964}
10965
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010966static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10967 struct drm_crtc_state *crtc_state)
10968{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010969 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010970 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010972 struct intel_crtc_state *pipe_config =
10973 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010974 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010975 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010976 bool mode_changed = needs_modeset(crtc_state);
10977
Ville Syrjälä852eb002015-06-24 22:00:07 +030010978 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010979 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010980
Maarten Lankhorstad421372015-06-15 12:33:42 +020010981 if (mode_changed && crtc_state->enable &&
10982 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010983 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010984 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10985 pipe_config);
10986 if (ret)
10987 return ret;
10988 }
10989
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010990 if (crtc_state->color_mgmt_changed) {
10991 ret = intel_color_check(crtc, crtc_state);
10992 if (ret)
10993 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010994
10995 /*
10996 * Changing color management on Intel hardware is
10997 * handled as part of planes update.
10998 */
10999 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011000 }
11001
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011002 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011003 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011004 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011005 if (ret) {
11006 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011007 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011008 }
11009 }
11010
11011 if (dev_priv->display.compute_intermediate_wm &&
11012 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11013 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11014 return 0;
11015
11016 /*
11017 * Calculate 'intermediate' watermarks that satisfy both the
11018 * old state and the new state. We can program these
11019 * immediately.
11020 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011021 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080011022 intel_crtc,
11023 pipe_config);
11024 if (ret) {
11025 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11026 return ret;
11027 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070011028 } else if (dev_priv->display.compute_intermediate_wm) {
11029 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11030 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011031 }
11032
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011033 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011034 if (mode_changed)
11035 ret = skl_update_scaler_crtc(pipe_config);
11036
11037 if (!ret)
11038 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11039 pipe_config);
11040 }
11041
11042 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011043}
11044
Jani Nikula65b38e02015-04-13 11:26:56 +030011045static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011046 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020011047 .atomic_begin = intel_begin_crtc_commit,
11048 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011049 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011050};
11051
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011052static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11053{
11054 struct intel_connector *connector;
11055
11056 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011057 if (connector->base.state->crtc)
11058 drm_connector_unreference(&connector->base);
11059
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011060 if (connector->base.encoder) {
11061 connector->base.state->best_encoder =
11062 connector->base.encoder;
11063 connector->base.state->crtc =
11064 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011065
11066 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011067 } else {
11068 connector->base.state->best_encoder = NULL;
11069 connector->base.state->crtc = NULL;
11070 }
11071 }
11072}
11073
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011074static void
Robin Schroereba905b2014-05-18 02:24:50 +020011075connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011076 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011077{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011078 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011079 int bpp = pipe_config->pipe_bpp;
11080
11081 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011082 connector->base.base.id,
11083 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011084
11085 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011086 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011087 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011088 bpp, info->bpc * 3);
11089 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011090 }
11091
Mario Kleiner196f9542016-07-06 12:05:45 +020011092 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011093 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011094 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11095 bpp);
11096 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011097 }
11098}
11099
11100static int
11101compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011102 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011103{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011104 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011105 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011106 struct drm_connector *connector;
11107 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011108 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011109
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011110 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11111 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011112 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011113 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011114 bpp = 12*3;
11115 else
11116 bpp = 8*3;
11117
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011118
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011119 pipe_config->pipe_bpp = bpp;
11120
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011121 state = pipe_config->base.state;
11122
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011123 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011124 for_each_connector_in_state(state, connector, connector_state, i) {
11125 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011126 continue;
11127
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011128 connected_sink_compute_bpp(to_intel_connector(connector),
11129 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011130 }
11131
11132 return bpp;
11133}
11134
Daniel Vetter644db712013-09-19 14:53:58 +020011135static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11136{
11137 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11138 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011139 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011140 mode->crtc_hdisplay, mode->crtc_hsync_start,
11141 mode->crtc_hsync_end, mode->crtc_htotal,
11142 mode->crtc_vdisplay, mode->crtc_vsync_start,
11143 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11144}
11145
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011146static inline void
11147intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011148 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011149{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011150 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11151 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011152 m_n->gmch_m, m_n->gmch_n,
11153 m_n->link_m, m_n->link_n, m_n->tu);
11154}
11155
Daniel Vetterc0b03412013-05-28 12:05:54 +020011156static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011157 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011158 const char *context)
11159{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011160 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011161 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011162 struct drm_plane *plane;
11163 struct intel_plane *intel_plane;
11164 struct intel_plane_state *state;
11165 struct drm_framebuffer *fb;
11166
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011167 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11168 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011169
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011170 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11171 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011172 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011173
11174 if (pipe_config->has_pch_encoder)
11175 intel_dump_m_n_config(pipe_config, "fdi",
11176 pipe_config->fdi_lanes,
11177 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011178
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011179 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011180 intel_dump_m_n_config(pipe_config, "dp m_n",
11181 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011182 if (pipe_config->has_drrs)
11183 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11184 pipe_config->lane_count,
11185 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011186 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011187
Daniel Vetter55072d12014-11-20 16:10:28 +010011188 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011189 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011190
Daniel Vetterc0b03412013-05-28 12:05:54 +020011191 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011192 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011193 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011194 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11195 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011196 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011197 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011198 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11199 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011200
11201 if (INTEL_GEN(dev_priv) >= 9)
11202 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11203 crtc->num_scalers,
11204 pipe_config->scaler_state.scaler_users,
11205 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011206
11207 if (HAS_GMCH_DISPLAY(dev_priv))
11208 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11209 pipe_config->gmch_pfit.control,
11210 pipe_config->gmch_pfit.pgm_ratios,
11211 pipe_config->gmch_pfit.lvds_border_bits);
11212 else
11213 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11214 pipe_config->pch_pfit.pos,
11215 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011216 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011217
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011218 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11219 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011220
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011221 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011222
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011223 DRM_DEBUG_KMS("planes on this crtc\n");
11224 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011225 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011226 intel_plane = to_intel_plane(plane);
11227 if (intel_plane->pipe != crtc->pipe)
11228 continue;
11229
11230 state = to_intel_plane_state(plane->state);
11231 fb = state->base.fb;
11232 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011233 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11234 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011235 continue;
11236 }
11237
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011238 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11239 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011240 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011241 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011242 if (INTEL_GEN(dev_priv) >= 9)
11243 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11244 state->scaler_id,
11245 state->base.src.x1 >> 16,
11246 state->base.src.y1 >> 16,
11247 drm_rect_width(&state->base.src) >> 16,
11248 drm_rect_height(&state->base.src) >> 16,
11249 state->base.dst.x1, state->base.dst.y1,
11250 drm_rect_width(&state->base.dst),
11251 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011252 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011253}
11254
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011255static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011256{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011257 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011258 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011259 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011260 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011261
11262 /*
11263 * Walk the connector list instead of the encoder
11264 * list to detect the problem on ddi platforms
11265 * where there's just one encoder per digital port.
11266 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011267 drm_for_each_connector(connector, dev) {
11268 struct drm_connector_state *connector_state;
11269 struct intel_encoder *encoder;
11270
11271 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11272 if (!connector_state)
11273 connector_state = connector->state;
11274
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011275 if (!connector_state->best_encoder)
11276 continue;
11277
11278 encoder = to_intel_encoder(connector_state->best_encoder);
11279
11280 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011281
11282 switch (encoder->type) {
11283 unsigned int port_mask;
11284 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011285 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011286 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011287 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011288 case INTEL_OUTPUT_HDMI:
11289 case INTEL_OUTPUT_EDP:
11290 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11291
11292 /* the same port mustn't appear more than once */
11293 if (used_ports & port_mask)
11294 return false;
11295
11296 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011297 break;
11298 case INTEL_OUTPUT_DP_MST:
11299 used_mst_ports |=
11300 1 << enc_to_mst(&encoder->base)->primary->port;
11301 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011302 default:
11303 break;
11304 }
11305 }
11306
Ville Syrjälä477321e2016-07-28 17:50:40 +030011307 /* can't mix MST and SST/HDMI on the same port */
11308 if (used_ports & used_mst_ports)
11309 return false;
11310
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011311 return true;
11312}
11313
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011314static void
11315clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11316{
11317 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011318 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011319 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011320 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011321 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011322
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011323 /* FIXME: before the switch to atomic started, a new pipe_config was
11324 * kzalloc'd. Code that depends on any field being zero should be
11325 * fixed, so that the crtc_state can be safely duplicated. For now,
11326 * only fields that are know to not cause problems are preserved. */
11327
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011328 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011329 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011330 shared_dpll = crtc_state->shared_dpll;
11331 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011332 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011333
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011334 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011335
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011336 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011337 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011338 crtc_state->shared_dpll = shared_dpll;
11339 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011340 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011341}
11342
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011343static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011344intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011345 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011346{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011347 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011348 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011349 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011350 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011351 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011352 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011353 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011354
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011355 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011356
Daniel Vettere143a212013-07-04 12:01:15 +020011357 pipe_config->cpu_transcoder =
11358 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011359
Imre Deak2960bc92013-07-30 13:36:32 +030011360 /*
11361 * Sanitize sync polarity flags based on requested ones. If neither
11362 * positive or negative polarity is requested, treat this as meaning
11363 * negative polarity.
11364 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011365 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011366 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011367 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011368
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011369 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011370 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011371 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011372
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011373 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11374 pipe_config);
11375 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011376 goto fail;
11377
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011378 /*
11379 * Determine the real pipe dimensions. Note that stereo modes can
11380 * increase the actual pipe size due to the frame doubling and
11381 * insertion of additional space for blanks between the frame. This
11382 * is stored in the crtc timings. We use the requested mode to do this
11383 * computation to clearly distinguish it from the adjusted mode, which
11384 * can be changed by the connectors in the below retry loop.
11385 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011386 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011387 &pipe_config->pipe_src_w,
11388 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011389
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011390 for_each_connector_in_state(state, connector, connector_state, i) {
11391 if (connector_state->crtc != crtc)
11392 continue;
11393
11394 encoder = to_intel_encoder(connector_state->best_encoder);
11395
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011396 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11397 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11398 goto fail;
11399 }
11400
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011401 /*
11402 * Determine output_types before calling the .compute_config()
11403 * hooks so that the hooks can use this information safely.
11404 */
11405 pipe_config->output_types |= 1 << encoder->type;
11406 }
11407
Daniel Vettere29c22c2013-02-21 00:00:16 +010011408encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011409 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011410 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011411 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011412
Daniel Vetter135c81b2013-07-21 21:37:09 +020011413 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011414 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11415 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011416
Daniel Vetter7758a112012-07-08 19:40:39 +020011417 /* Pass our mode to the connectors and the CRTC to give them a chance to
11418 * adjust it according to limitations or connector properties, and also
11419 * a chance to reject the mode entirely.
11420 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011421 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011422 if (connector_state->crtc != crtc)
11423 continue;
11424
11425 encoder = to_intel_encoder(connector_state->best_encoder);
11426
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011427 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011428 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011429 goto fail;
11430 }
11431 }
11432
Daniel Vetterff9a6752013-06-01 17:16:21 +020011433 /* Set default port clock if not overwritten by the encoder. Needs to be
11434 * done afterwards in case the encoder adjusts the mode. */
11435 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011436 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011437 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011438
Daniel Vettera43f6e02013-06-07 23:10:32 +020011439 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011440 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011441 DRM_DEBUG_KMS("CRTC fixup failed\n");
11442 goto fail;
11443 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011444
11445 if (ret == RETRY) {
11446 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11447 ret = -EINVAL;
11448 goto fail;
11449 }
11450
11451 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11452 retry = false;
11453 goto encoder_retry;
11454 }
11455
Daniel Vettere8fa4272015-08-12 11:43:34 +020011456 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011457 * only enable it on 6bpc panels and when its not a compliance
11458 * test requesting 6bpc video pattern.
11459 */
11460 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11461 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011462 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011463 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011464
Daniel Vetter7758a112012-07-08 19:40:39 +020011465fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011466 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011467}
11468
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011469static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011470intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011471{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011472 struct drm_crtc *crtc;
11473 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011474 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011475
Ville Syrjälä76688512014-01-10 11:28:06 +020011476 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011477 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020011478 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011479
11480 /* Update hwmode for vblank functions */
11481 if (crtc->state->active)
11482 crtc->hwmode = crtc->state->adjusted_mode;
11483 else
11484 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011485
11486 /*
11487 * Update legacy state to satisfy fbc code. This can
11488 * be removed when fbc uses the atomic state.
11489 */
11490 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11491 struct drm_plane_state *plane_state = crtc->primary->state;
11492
11493 crtc->primary->fb = plane_state->fb;
11494 crtc->x = plane_state->src_x >> 16;
11495 crtc->y = plane_state->src_y >> 16;
11496 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011497 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011498}
11499
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011500static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011501{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011502 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011503
11504 if (clock1 == clock2)
11505 return true;
11506
11507 if (!clock1 || !clock2)
11508 return false;
11509
11510 diff = abs(clock1 - clock2);
11511
11512 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11513 return true;
11514
11515 return false;
11516}
11517
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011518static bool
11519intel_compare_m_n(unsigned int m, unsigned int n,
11520 unsigned int m2, unsigned int n2,
11521 bool exact)
11522{
11523 if (m == m2 && n == n2)
11524 return true;
11525
11526 if (exact || !m || !n || !m2 || !n2)
11527 return false;
11528
11529 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11530
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011531 if (n > n2) {
11532 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011533 m2 <<= 1;
11534 n2 <<= 1;
11535 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011536 } else if (n < n2) {
11537 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011538 m <<= 1;
11539 n <<= 1;
11540 }
11541 }
11542
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011543 if (n != n2)
11544 return false;
11545
11546 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011547}
11548
11549static bool
11550intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11551 struct intel_link_m_n *m2_n2,
11552 bool adjust)
11553{
11554 if (m_n->tu == m2_n2->tu &&
11555 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11556 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11557 intel_compare_m_n(m_n->link_m, m_n->link_n,
11558 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11559 if (adjust)
11560 *m2_n2 = *m_n;
11561
11562 return true;
11563 }
11564
11565 return false;
11566}
11567
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011568static void __printf(3, 4)
11569pipe_config_err(bool adjust, const char *name, const char *format, ...)
11570{
11571 char *level;
11572 unsigned int category;
11573 struct va_format vaf;
11574 va_list args;
11575
11576 if (adjust) {
11577 level = KERN_DEBUG;
11578 category = DRM_UT_KMS;
11579 } else {
11580 level = KERN_ERR;
11581 category = DRM_UT_NONE;
11582 }
11583
11584 va_start(args, format);
11585 vaf.fmt = format;
11586 vaf.va = &args;
11587
11588 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11589
11590 va_end(args);
11591}
11592
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011593static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011594intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011595 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011596 struct intel_crtc_state *pipe_config,
11597 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011598{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011599 bool ret = true;
11600
Daniel Vetter66e985c2013-06-05 13:34:20 +020011601#define PIPE_CONF_CHECK_X(name) \
11602 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011603 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011604 "(expected 0x%08x, found 0x%08x)\n", \
11605 current_config->name, \
11606 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011607 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011608 }
11609
Daniel Vetter08a24032013-04-19 11:25:34 +020011610#define PIPE_CONF_CHECK_I(name) \
11611 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011612 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011613 "(expected %i, found %i)\n", \
11614 current_config->name, \
11615 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011616 ret = false; \
11617 }
11618
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011619#define PIPE_CONF_CHECK_P(name) \
11620 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011621 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011622 "(expected %p, found %p)\n", \
11623 current_config->name, \
11624 pipe_config->name); \
11625 ret = false; \
11626 }
11627
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011628#define PIPE_CONF_CHECK_M_N(name) \
11629 if (!intel_compare_link_m_n(&current_config->name, \
11630 &pipe_config->name,\
11631 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011632 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011633 "(expected tu %i gmch %i/%i link %i/%i, " \
11634 "found tu %i, gmch %i/%i link %i/%i)\n", \
11635 current_config->name.tu, \
11636 current_config->name.gmch_m, \
11637 current_config->name.gmch_n, \
11638 current_config->name.link_m, \
11639 current_config->name.link_n, \
11640 pipe_config->name.tu, \
11641 pipe_config->name.gmch_m, \
11642 pipe_config->name.gmch_n, \
11643 pipe_config->name.link_m, \
11644 pipe_config->name.link_n); \
11645 ret = false; \
11646 }
11647
Daniel Vetter55c561a2016-03-30 11:34:36 +020011648/* This is required for BDW+ where there is only one set of registers for
11649 * switching between high and low RR.
11650 * This macro can be used whenever a comparison has to be made between one
11651 * hw state and multiple sw state variables.
11652 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011653#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11654 if (!intel_compare_link_m_n(&current_config->name, \
11655 &pipe_config->name, adjust) && \
11656 !intel_compare_link_m_n(&current_config->alt_name, \
11657 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011658 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011659 "(expected tu %i gmch %i/%i link %i/%i, " \
11660 "or tu %i gmch %i/%i link %i/%i, " \
11661 "found tu %i, gmch %i/%i link %i/%i)\n", \
11662 current_config->name.tu, \
11663 current_config->name.gmch_m, \
11664 current_config->name.gmch_n, \
11665 current_config->name.link_m, \
11666 current_config->name.link_n, \
11667 current_config->alt_name.tu, \
11668 current_config->alt_name.gmch_m, \
11669 current_config->alt_name.gmch_n, \
11670 current_config->alt_name.link_m, \
11671 current_config->alt_name.link_n, \
11672 pipe_config->name.tu, \
11673 pipe_config->name.gmch_m, \
11674 pipe_config->name.gmch_n, \
11675 pipe_config->name.link_m, \
11676 pipe_config->name.link_n); \
11677 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011678 }
11679
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011680#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11681 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011682 pipe_config_err(adjust, __stringify(name), \
11683 "(%x) (expected %i, found %i)\n", \
11684 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011685 current_config->name & (mask), \
11686 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011687 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011688 }
11689
Ville Syrjälä5e550652013-09-06 23:29:07 +030011690#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11691 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011692 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011693 "(expected %i, found %i)\n", \
11694 current_config->name, \
11695 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011696 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011697 }
11698
Daniel Vetterbb760062013-06-06 14:55:52 +020011699#define PIPE_CONF_QUIRK(quirk) \
11700 ((current_config->quirks | pipe_config->quirks) & (quirk))
11701
Daniel Vettereccb1402013-05-22 00:50:22 +020011702 PIPE_CONF_CHECK_I(cpu_transcoder);
11703
Daniel Vetter08a24032013-04-19 11:25:34 +020011704 PIPE_CONF_CHECK_I(has_pch_encoder);
11705 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011706 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011707
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011708 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011709 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011710
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011711 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011712 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011713
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011714 if (current_config->has_drrs)
11715 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11716 } else
11717 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011718
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011719 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011720
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011721 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11722 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11723 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11724 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11725 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11726 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011727
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011728 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11729 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11730 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11731 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11732 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11733 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011734
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011735 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011736 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011737 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011738 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011739 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080011740 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011741
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011742 PIPE_CONF_CHECK_I(has_audio);
11743
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011744 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011745 DRM_MODE_FLAG_INTERLACE);
11746
Daniel Vetterbb760062013-06-06 14:55:52 +020011747 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011748 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011749 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011750 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011751 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011752 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011753 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011754 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011755 DRM_MODE_FLAG_NVSYNC);
11756 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011757
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011758 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011759 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011760 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011761 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011762 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011763
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011764 if (!adjust) {
11765 PIPE_CONF_CHECK_I(pipe_src_w);
11766 PIPE_CONF_CHECK_I(pipe_src_h);
11767
11768 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11769 if (current_config->pch_pfit.enabled) {
11770 PIPE_CONF_CHECK_X(pch_pfit.pos);
11771 PIPE_CONF_CHECK_X(pch_pfit.size);
11772 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011773
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011774 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011775 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011776 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011777
Jesse Barnese59150d2014-01-07 13:30:45 -080011778 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011779 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011780 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011781
Ville Syrjälä282740f2013-09-04 18:30:03 +030011782 PIPE_CONF_CHECK_I(double_wide);
11783
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011784 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011785 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011786 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011787 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11788 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011789 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011790 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011791 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11792 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11793 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011794
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011795 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11796 PIPE_CONF_CHECK_X(dsi_pll.div);
11797
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011798 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011799 PIPE_CONF_CHECK_I(pipe_bpp);
11800
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011801 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011802 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011803
Daniel Vetter66e985c2013-06-05 13:34:20 +020011804#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011805#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011806#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011807#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011808#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011809#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011810
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011811 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011812}
11813
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011814static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11815 const struct intel_crtc_state *pipe_config)
11816{
11817 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011818 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011819 &pipe_config->fdi_m_n);
11820 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11821
11822 /*
11823 * FDI already provided one idea for the dotclock.
11824 * Yell if the encoder disagrees.
11825 */
11826 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11827 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11828 fdi_dotclock, dotclock);
11829 }
11830}
11831
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011832static void verify_wm_state(struct drm_crtc *crtc,
11833 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011834{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011835 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011836 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011837 struct skl_pipe_wm hw_wm, *sw_wm;
11838 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11839 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11841 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011842 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011843
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011844 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011845 return;
11846
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011847 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011848 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011849
Damien Lespiau08db6652014-11-04 17:06:52 +000011850 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11851 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11852
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011853 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011854 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011855 hw_plane_wm = &hw_wm.planes[plane];
11856 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011857
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011858 /* Watermarks */
11859 for (level = 0; level <= max_level; level++) {
11860 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11861 &sw_plane_wm->wm[level]))
11862 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011863
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011864 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11865 pipe_name(pipe), plane + 1, level,
11866 sw_plane_wm->wm[level].plane_en,
11867 sw_plane_wm->wm[level].plane_res_b,
11868 sw_plane_wm->wm[level].plane_res_l,
11869 hw_plane_wm->wm[level].plane_en,
11870 hw_plane_wm->wm[level].plane_res_b,
11871 hw_plane_wm->wm[level].plane_res_l);
11872 }
11873
11874 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11875 &sw_plane_wm->trans_wm)) {
11876 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11877 pipe_name(pipe), plane + 1,
11878 sw_plane_wm->trans_wm.plane_en,
11879 sw_plane_wm->trans_wm.plane_res_b,
11880 sw_plane_wm->trans_wm.plane_res_l,
11881 hw_plane_wm->trans_wm.plane_en,
11882 hw_plane_wm->trans_wm.plane_res_b,
11883 hw_plane_wm->trans_wm.plane_res_l);
11884 }
11885
11886 /* DDB */
11887 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11888 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11889
11890 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011891 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011892 pipe_name(pipe), plane + 1,
11893 sw_ddb_entry->start, sw_ddb_entry->end,
11894 hw_ddb_entry->start, hw_ddb_entry->end);
11895 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011896 }
11897
Lyude27082492016-08-24 07:48:10 +020011898 /*
11899 * cursor
11900 * If the cursor plane isn't active, we may not have updated it's ddb
11901 * allocation. In that case since the ddb allocation will be updated
11902 * once the plane becomes visible, we can skip this check
11903 */
11904 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011905 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11906 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011907
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011908 /* Watermarks */
11909 for (level = 0; level <= max_level; level++) {
11910 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11911 &sw_plane_wm->wm[level]))
11912 continue;
11913
11914 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11915 pipe_name(pipe), level,
11916 sw_plane_wm->wm[level].plane_en,
11917 sw_plane_wm->wm[level].plane_res_b,
11918 sw_plane_wm->wm[level].plane_res_l,
11919 hw_plane_wm->wm[level].plane_en,
11920 hw_plane_wm->wm[level].plane_res_b,
11921 hw_plane_wm->wm[level].plane_res_l);
11922 }
11923
11924 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11925 &sw_plane_wm->trans_wm)) {
11926 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11927 pipe_name(pipe),
11928 sw_plane_wm->trans_wm.plane_en,
11929 sw_plane_wm->trans_wm.plane_res_b,
11930 sw_plane_wm->trans_wm.plane_res_l,
11931 hw_plane_wm->trans_wm.plane_en,
11932 hw_plane_wm->trans_wm.plane_res_b,
11933 hw_plane_wm->trans_wm.plane_res_l);
11934 }
11935
11936 /* DDB */
11937 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11938 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11939
11940 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011941 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011942 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011943 sw_ddb_entry->start, sw_ddb_entry->end,
11944 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011945 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011946 }
11947}
11948
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011949static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011950verify_connector_state(struct drm_device *dev,
11951 struct drm_atomic_state *state,
11952 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011953{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011954 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011955 struct drm_connector_state *old_conn_state;
11956 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011957
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011958 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011959 struct drm_encoder *encoder = connector->encoder;
11960 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011961
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011962 if (state->crtc != crtc)
11963 continue;
11964
Daniel Vetter5a21b662016-05-24 17:13:53 +020011965 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011966
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011967 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011968 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011969 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011970}
11971
11972static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011973verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011974{
11975 struct intel_encoder *encoder;
11976 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011977
Damien Lespiaub2784e12014-08-05 11:29:37 +010011978 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011979 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011980 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011981
11982 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11983 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011984 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011985
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011986 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011987 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011988 continue;
11989 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011990
11991 I915_STATE_WARN(connector->base.state->crtc !=
11992 encoder->base.crtc,
11993 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011994 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011995
Rob Clarke2c719b2014-12-15 13:56:32 -050011996 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011997 "encoder's enabled state mismatch "
11998 "(expected %i, found %i)\n",
11999 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012000
12001 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012002 bool active;
12003
12004 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012005 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012006 "encoder detached but still enabled on pipe %c.\n",
12007 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012008 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012009 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012010}
12011
12012static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012013verify_crtc_state(struct drm_crtc *crtc,
12014 struct drm_crtc_state *old_crtc_state,
12015 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012016{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012017 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012018 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012019 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12021 struct intel_crtc_state *pipe_config, *sw_config;
12022 struct drm_atomic_state *old_state;
12023 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012024
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012025 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012026 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012027 pipe_config = to_intel_crtc_state(old_crtc_state);
12028 memset(pipe_config, 0, sizeof(*pipe_config));
12029 pipe_config->base.crtc = crtc;
12030 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012031
Ville Syrjälä78108b72016-05-27 20:59:19 +030012032 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012033
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012034 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012035
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012036 /* hw state is inconsistent with the pipe quirk */
12037 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12038 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12039 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012040
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012041 I915_STATE_WARN(new_crtc_state->active != active,
12042 "crtc active state doesn't match with hw state "
12043 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012044
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012045 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12046 "transitional active state does not match atomic hw state "
12047 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012048
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012049 for_each_encoder_on_crtc(dev, crtc, encoder) {
12050 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012051
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012052 active = encoder->get_hw_state(encoder, &pipe);
12053 I915_STATE_WARN(active != new_crtc_state->active,
12054 "[ENCODER:%i] active %i with crtc active %i\n",
12055 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012056
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012057 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12058 "Encoder connected to wrong pipe %c\n",
12059 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012060
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012061 if (active) {
12062 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012063 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012064 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012065 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012066
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012067 intel_crtc_compute_pixel_rate(pipe_config);
12068
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012069 if (!new_crtc_state->active)
12070 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012071
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012072 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012073
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012074 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012075 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012076 pipe_config, false)) {
12077 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12078 intel_dump_pipe_config(intel_crtc, pipe_config,
12079 "[hw state]");
12080 intel_dump_pipe_config(intel_crtc, sw_config,
12081 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012082 }
12083}
12084
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012085static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012086verify_single_dpll_state(struct drm_i915_private *dev_priv,
12087 struct intel_shared_dpll *pll,
12088 struct drm_crtc *crtc,
12089 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012090{
12091 struct intel_dpll_hw_state dpll_hw_state;
12092 unsigned crtc_mask;
12093 bool active;
12094
12095 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12096
12097 DRM_DEBUG_KMS("%s\n", pll->name);
12098
12099 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12100
12101 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12102 I915_STATE_WARN(!pll->on && pll->active_mask,
12103 "pll in active use but not on in sw tracking\n");
12104 I915_STATE_WARN(pll->on && !pll->active_mask,
12105 "pll is on but not used by any active crtc\n");
12106 I915_STATE_WARN(pll->on != active,
12107 "pll on state mismatch (expected %i, found %i)\n",
12108 pll->on, active);
12109 }
12110
12111 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012112 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012113 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012114 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012115
12116 return;
12117 }
12118
12119 crtc_mask = 1 << drm_crtc_index(crtc);
12120
12121 if (new_state->active)
12122 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12123 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12124 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12125 else
12126 I915_STATE_WARN(pll->active_mask & crtc_mask,
12127 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12128 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12129
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012130 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012131 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012132 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012133
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012134 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012135 &dpll_hw_state,
12136 sizeof(dpll_hw_state)),
12137 "pll hw state mismatch\n");
12138}
12139
12140static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012141verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12142 struct drm_crtc_state *old_crtc_state,
12143 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012144{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012145 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012146 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12147 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12148
12149 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012150 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012151
12152 if (old_state->shared_dpll &&
12153 old_state->shared_dpll != new_state->shared_dpll) {
12154 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12155 struct intel_shared_dpll *pll = old_state->shared_dpll;
12156
12157 I915_STATE_WARN(pll->active_mask & crtc_mask,
12158 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12159 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012160 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012161 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12162 pipe_name(drm_crtc_index(crtc)));
12163 }
12164}
12165
12166static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012167intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012168 struct drm_atomic_state *state,
12169 struct drm_crtc_state *old_state,
12170 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012171{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012172 if (!needs_modeset(new_state) &&
12173 !to_intel_crtc_state(new_state)->update_pipe)
12174 return;
12175
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012176 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012177 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012178 verify_crtc_state(crtc, old_state, new_state);
12179 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012180}
12181
12182static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012183verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012184{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012185 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012186 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012187
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012188 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012189 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012190}
Daniel Vetter53589012013-06-05 13:34:16 +020012191
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012192static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012193intel_modeset_verify_disabled(struct drm_device *dev,
12194 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012195{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012196 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012197 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012198 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012199}
12200
Ville Syrjälä80715b22014-05-15 20:23:23 +030012201static void update_scanline_offset(struct intel_crtc *crtc)
12202{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012203 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012204
12205 /*
12206 * The scanline counter increments at the leading edge of hsync.
12207 *
12208 * On most platforms it starts counting from vtotal-1 on the
12209 * first active line. That means the scanline counter value is
12210 * always one less than what we would expect. Ie. just after
12211 * start of vblank, which also occurs at start of hsync (on the
12212 * last active line), the scanline counter will read vblank_start-1.
12213 *
12214 * On gen2 the scanline counter starts counting from 1 instead
12215 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12216 * to keep the value positive), instead of adding one.
12217 *
12218 * On HSW+ the behaviour of the scanline counter depends on the output
12219 * type. For DP ports it behaves like most other platforms, but on HDMI
12220 * there's an extra 1 line difference. So we need to add two instead of
12221 * one to the value.
12222 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012223 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012224 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012225 int vtotal;
12226
Ville Syrjälä124abe02015-09-08 13:40:45 +030012227 vtotal = adjusted_mode->crtc_vtotal;
12228 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012229 vtotal /= 2;
12230
12231 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012232 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012233 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012234 crtc->scanline_offset = 2;
12235 } else
12236 crtc->scanline_offset = 1;
12237}
12238
Maarten Lankhorstad421372015-06-15 12:33:42 +020012239static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012240{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012241 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012242 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012243 struct drm_crtc *crtc;
12244 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012245 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012246
12247 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012248 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012249
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012250 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012252 struct intel_shared_dpll *old_dpll =
12253 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012254
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012255 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012256 continue;
12257
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012258 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012259
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012260 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012261 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012262
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012263 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012264 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012265}
12266
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012267/*
12268 * This implements the workaround described in the "notes" section of the mode
12269 * set sequence documentation. When going from no pipes or single pipe to
12270 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12271 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12272 */
12273static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12274{
12275 struct drm_crtc_state *crtc_state;
12276 struct intel_crtc *intel_crtc;
12277 struct drm_crtc *crtc;
12278 struct intel_crtc_state *first_crtc_state = NULL;
12279 struct intel_crtc_state *other_crtc_state = NULL;
12280 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12281 int i;
12282
12283 /* look at all crtc's that are going to be enabled in during modeset */
12284 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12285 intel_crtc = to_intel_crtc(crtc);
12286
12287 if (!crtc_state->active || !needs_modeset(crtc_state))
12288 continue;
12289
12290 if (first_crtc_state) {
12291 other_crtc_state = to_intel_crtc_state(crtc_state);
12292 break;
12293 } else {
12294 first_crtc_state = to_intel_crtc_state(crtc_state);
12295 first_pipe = intel_crtc->pipe;
12296 }
12297 }
12298
12299 /* No workaround needed? */
12300 if (!first_crtc_state)
12301 return 0;
12302
12303 /* w/a possibly needed, check how many crtc's are already enabled. */
12304 for_each_intel_crtc(state->dev, intel_crtc) {
12305 struct intel_crtc_state *pipe_config;
12306
12307 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12308 if (IS_ERR(pipe_config))
12309 return PTR_ERR(pipe_config);
12310
12311 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12312
12313 if (!pipe_config->base.active ||
12314 needs_modeset(&pipe_config->base))
12315 continue;
12316
12317 /* 2 or more enabled crtcs means no need for w/a */
12318 if (enabled_pipe != INVALID_PIPE)
12319 return 0;
12320
12321 enabled_pipe = intel_crtc->pipe;
12322 }
12323
12324 if (enabled_pipe != INVALID_PIPE)
12325 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12326 else if (other_crtc_state)
12327 other_crtc_state->hsw_workaround_pipe = first_pipe;
12328
12329 return 0;
12330}
12331
Ville Syrjälä8d965612016-11-14 18:35:10 +020012332static int intel_lock_all_pipes(struct drm_atomic_state *state)
12333{
12334 struct drm_crtc *crtc;
12335
12336 /* Add all pipes to the state */
12337 for_each_crtc(state->dev, crtc) {
12338 struct drm_crtc_state *crtc_state;
12339
12340 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12341 if (IS_ERR(crtc_state))
12342 return PTR_ERR(crtc_state);
12343 }
12344
12345 return 0;
12346}
12347
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012348static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12349{
12350 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012351
Ville Syrjälä8d965612016-11-14 18:35:10 +020012352 /*
12353 * Add all pipes to the state, and force
12354 * a modeset on all the active ones.
12355 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012356 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012357 struct drm_crtc_state *crtc_state;
12358 int ret;
12359
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012360 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12361 if (IS_ERR(crtc_state))
12362 return PTR_ERR(crtc_state);
12363
12364 if (!crtc_state->active || needs_modeset(crtc_state))
12365 continue;
12366
12367 crtc_state->mode_changed = true;
12368
12369 ret = drm_atomic_add_affected_connectors(state, crtc);
12370 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012371 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012372
12373 ret = drm_atomic_add_affected_planes(state, crtc);
12374 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012375 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012376 }
12377
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012378 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012379}
12380
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012381static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012382{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012383 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012384 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012385 struct drm_crtc *crtc;
12386 struct drm_crtc_state *crtc_state;
12387 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012388
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012389 if (!check_digital_port_conflicts(state)) {
12390 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12391 return -EINVAL;
12392 }
12393
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012394 intel_state->modeset = true;
12395 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012396 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12397 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012398
12399 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12400 if (crtc_state->active)
12401 intel_state->active_crtcs |= 1 << i;
12402 else
12403 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012404
12405 if (crtc_state->active != crtc->state->active)
12406 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012407 }
12408
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012409 /*
12410 * See if the config requires any additional preparation, e.g.
12411 * to adjust global state with pipes off. We need to do this
12412 * here so we can get the modeset_pipe updated config for the new
12413 * mode set on this crtc. For other crtcs we need to use the
12414 * adjusted_mode bits in the crtc directly.
12415 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012416 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012417 ret = dev_priv->display.modeset_calc_cdclk(state);
12418 if (ret < 0)
12419 return ret;
12420
Ville Syrjälä8d965612016-11-14 18:35:10 +020012421 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012422 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012423 * holding all the crtc locks, even if we don't end up
12424 * touching the hardware
12425 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012426 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12427 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012428 ret = intel_lock_all_pipes(state);
12429 if (ret < 0)
12430 return ret;
12431 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012432
Ville Syrjälä8d965612016-11-14 18:35:10 +020012433 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012434 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12435 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012436 ret = intel_modeset_all_pipes(state);
12437 if (ret < 0)
12438 return ret;
12439 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012440
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012441 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12442 intel_state->cdclk.logical.cdclk,
12443 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012444 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012445 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012446 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012447
Maarten Lankhorstad421372015-06-15 12:33:42 +020012448 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012449
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012450 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012451 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012452
Maarten Lankhorstad421372015-06-15 12:33:42 +020012453 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012454}
12455
Matt Roperaa363132015-09-24 15:53:18 -070012456/*
12457 * Handle calculation of various watermark data at the end of the atomic check
12458 * phase. The code here should be run after the per-crtc and per-plane 'check'
12459 * handlers to ensure that all derived state has been updated.
12460 */
Matt Roper55994c22016-05-12 07:06:08 -070012461static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012462{
12463 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012464 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012465
12466 /* Is there platform-specific watermark information to calculate? */
12467 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012468 return dev_priv->display.compute_global_watermarks(state);
12469
12470 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012471}
12472
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012473/**
12474 * intel_atomic_check - validate state object
12475 * @dev: drm device
12476 * @state: state to validate
12477 */
12478static int intel_atomic_check(struct drm_device *dev,
12479 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012480{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012481 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012482 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012483 struct drm_crtc *crtc;
12484 struct drm_crtc_state *crtc_state;
12485 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012486 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012487
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012488 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012489 if (ret)
12490 return ret;
12491
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012492 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012493 struct intel_crtc_state *pipe_config =
12494 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012495
12496 /* Catch I915_MODE_FLAG_INHERITED */
12497 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
12498 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012499
Daniel Vetter26495482015-07-15 14:15:52 +020012500 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012501 continue;
12502
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012503 if (!crtc_state->enable) {
12504 any_ms = true;
12505 continue;
12506 }
12507
Daniel Vetter26495482015-07-15 14:15:52 +020012508 /* FIXME: For only active_changed we shouldn't need to do any
12509 * state recomputation at all. */
12510
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012511 ret = drm_atomic_add_affected_connectors(state, crtc);
12512 if (ret)
12513 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012514
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012515 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012516 if (ret) {
12517 intel_dump_pipe_config(to_intel_crtc(crtc),
12518 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012519 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012520 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012521
Jani Nikula73831232015-11-19 10:26:30 +020012522 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012523 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012524 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012525 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012526 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012527 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012528 }
12529
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012530 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012531 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012532
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012533 ret = drm_atomic_add_affected_planes(state, crtc);
12534 if (ret)
12535 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012536
Daniel Vetter26495482015-07-15 14:15:52 +020012537 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12538 needs_modeset(crtc_state) ?
12539 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012540 }
12541
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012542 if (any_ms) {
12543 ret = intel_modeset_checks(state);
12544
12545 if (ret)
12546 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012547 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012548 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012549 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012550
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012551 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012552 if (ret)
12553 return ret;
12554
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012555 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012556 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012557}
12558
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012559static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012560 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012561{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012562 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012563 struct drm_crtc_state *crtc_state;
12564 struct drm_crtc *crtc;
12565 int i, ret;
12566
Daniel Vetter5a21b662016-05-24 17:13:53 +020012567 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12568 if (state->legacy_cursor_update)
12569 continue;
12570
12571 ret = intel_crtc_wait_for_pending_flips(crtc);
12572 if (ret)
12573 return ret;
12574
12575 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12576 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012577 }
12578
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012579 ret = mutex_lock_interruptible(&dev->struct_mutex);
12580 if (ret)
12581 return ret;
12582
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012583 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012584 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012585
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012586 return ret;
12587}
12588
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012589u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12590{
12591 struct drm_device *dev = crtc->base.dev;
12592
12593 if (!dev->max_vblank_count)
12594 return drm_accurate_vblank_count(&crtc->base);
12595
12596 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12597}
12598
Daniel Vetter5a21b662016-05-24 17:13:53 +020012599static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12600 struct drm_i915_private *dev_priv,
12601 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012602{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012603 unsigned last_vblank_count[I915_MAX_PIPES];
12604 enum pipe pipe;
12605 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012606
Daniel Vetter5a21b662016-05-24 17:13:53 +020012607 if (!crtc_mask)
12608 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012609
Daniel Vetter5a21b662016-05-24 17:13:53 +020012610 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012611 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12612 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012613
Daniel Vetter5a21b662016-05-24 17:13:53 +020012614 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012615 continue;
12616
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012617 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012618 if (WARN_ON(ret != 0)) {
12619 crtc_mask &= ~(1 << pipe);
12620 continue;
12621 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012622
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012623 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012624 }
12625
12626 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012627 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12628 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012629 long lret;
12630
12631 if (!((1 << pipe) & crtc_mask))
12632 continue;
12633
12634 lret = wait_event_timeout(dev->vblank[pipe].queue,
12635 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012636 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012637 msecs_to_jiffies(50));
12638
12639 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12640
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012641 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012642 }
12643}
12644
Daniel Vetter5a21b662016-05-24 17:13:53 +020012645static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012646{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012647 /* fb updated, need to unpin old fb */
12648 if (crtc_state->fb_changed)
12649 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012650
Daniel Vetter5a21b662016-05-24 17:13:53 +020012651 /* wm changes, need vblank before final wm's */
12652 if (crtc_state->update_wm_post)
12653 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012654
Daniel Vetter5a21b662016-05-24 17:13:53 +020012655 /*
12656 * cxsr is re-enabled after vblank.
12657 * This is already handled by crtc_state->update_wm_post,
12658 * but added for clarity.
12659 */
12660 if (crtc_state->disable_cxsr)
12661 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012662
Daniel Vetter5a21b662016-05-24 17:13:53 +020012663 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012664}
12665
Lyude896e5bb2016-08-24 07:48:09 +020012666static void intel_update_crtc(struct drm_crtc *crtc,
12667 struct drm_atomic_state *state,
12668 struct drm_crtc_state *old_crtc_state,
12669 unsigned int *crtc_vblank_mask)
12670{
12671 struct drm_device *dev = crtc->dev;
12672 struct drm_i915_private *dev_priv = to_i915(dev);
12673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12674 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
12675 bool modeset = needs_modeset(crtc->state);
12676
12677 if (modeset) {
12678 update_scanline_offset(intel_crtc);
12679 dev_priv->display.crtc_enable(pipe_config, state);
12680 } else {
12681 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
12682 }
12683
12684 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12685 intel_fbc_enable(
12686 intel_crtc, pipe_config,
12687 to_intel_plane_state(crtc->primary->state));
12688 }
12689
12690 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12691
12692 if (needs_vblank_wait(pipe_config))
12693 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12694}
12695
12696static void intel_update_crtcs(struct drm_atomic_state *state,
12697 unsigned int *crtc_vblank_mask)
12698{
12699 struct drm_crtc *crtc;
12700 struct drm_crtc_state *old_crtc_state;
12701 int i;
12702
12703 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12704 if (!crtc->state->active)
12705 continue;
12706
12707 intel_update_crtc(crtc, state, old_crtc_state,
12708 crtc_vblank_mask);
12709 }
12710}
12711
Lyude27082492016-08-24 07:48:10 +020012712static void skl_update_crtcs(struct drm_atomic_state *state,
12713 unsigned int *crtc_vblank_mask)
12714{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012715 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012716 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12717 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012718 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020012719 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012720 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012721 unsigned int updated = 0;
12722 bool progress;
12723 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012724 int i;
12725
12726 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12727
12728 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
12729 /* ignore allocations for crtc's that have been turned off. */
12730 if (crtc->state->active)
12731 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012732
12733 /*
12734 * Whenever the number of active pipes changes, we need to make sure we
12735 * update the pipes in the right order so that their ddb allocations
12736 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12737 * cause pipe underruns and other bad stuff.
12738 */
12739 do {
Lyude27082492016-08-24 07:48:10 +020012740 progress = false;
12741
12742 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12743 bool vbl_wait = false;
12744 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012745
12746 intel_crtc = to_intel_crtc(crtc);
12747 cstate = to_intel_crtc_state(crtc->state);
12748 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012749
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012750 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012751 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012752
12753 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012754 continue;
12755
12756 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012757 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012758
12759 /*
12760 * If this is an already active pipe, it's DDB changed,
12761 * and this isn't the last pipe that needs updating
12762 * then we need to wait for a vblank to pass for the
12763 * new ddb allocation to take effect.
12764 */
Lyudece0ba282016-09-15 10:46:35 -040012765 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012766 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020012767 !crtc->state->active_changed &&
12768 intel_state->wm_results.dirty_pipes != updated)
12769 vbl_wait = true;
12770
12771 intel_update_crtc(crtc, state, old_crtc_state,
12772 crtc_vblank_mask);
12773
12774 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012775 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012776
12777 progress = true;
12778 }
12779 } while (progress);
12780}
12781
Chris Wilsonba318c62017-02-02 20:47:41 +000012782static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12783{
12784 struct intel_atomic_state *state, *next;
12785 struct llist_node *freed;
12786
12787 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12788 llist_for_each_entry_safe(state, next, freed, freed)
12789 drm_atomic_state_put(&state->base);
12790}
12791
12792static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12793{
12794 struct drm_i915_private *dev_priv =
12795 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12796
12797 intel_atomic_helper_free_state(dev_priv);
12798}
12799
Daniel Vetter94f05022016-06-14 18:01:00 +020012800static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012801{
Daniel Vetter94f05022016-06-14 18:01:00 +020012802 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012803 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012804 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012805 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012806 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012807 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012808 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012809 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012810 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012811 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012812
Daniel Vetterea0000f2016-06-13 16:13:46 +020012813 drm_atomic_helper_wait_for_dependencies(state);
12814
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012815 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012816 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012817
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012818 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12820
Daniel Vetter5a21b662016-05-24 17:13:53 +020012821 if (needs_modeset(crtc->state) ||
12822 to_intel_crtc_state(crtc->state)->update_pipe) {
12823 hw_check = true;
12824
12825 put_domains[to_intel_crtc(crtc)->pipe] =
12826 modeset_get_crtc_power_domains(crtc,
12827 to_intel_crtc_state(crtc->state));
12828 }
12829
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012830 if (!needs_modeset(crtc->state))
12831 continue;
12832
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012833 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012834
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012835 if (old_crtc_state->active) {
12836 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012837 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012838 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012839 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012840 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012841
12842 /*
12843 * Underruns don't always raise
12844 * interrupts, so check manually.
12845 */
12846 intel_check_cpu_fifo_underruns(dev_priv);
12847 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012848
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012849 if (!crtc->state->active) {
12850 /*
12851 * Make sure we don't call initial_watermarks
12852 * for ILK-style watermark updates.
12853 */
12854 if (dev_priv->display.atomic_update_watermarks)
12855 dev_priv->display.initial_watermarks(intel_state,
12856 to_intel_crtc_state(crtc->state));
12857 else
12858 intel_update_watermarks(intel_crtc);
12859 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012860 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012861 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012862
Daniel Vetterea9d7582012-07-10 10:42:52 +020012863 /* Only after disabling all output pipelines that will be changed can we
12864 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012865 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012866
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012867 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012868 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012869
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012870 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012871
Lyude656d1b82016-08-17 15:55:54 -040012872 /*
12873 * SKL workaround: bspec recommends we disable the SAGV when we
12874 * have more then one pipe enabled
12875 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012876 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012877 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012878
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012879 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012880 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012881
Lyude896e5bb2016-08-24 07:48:09 +020012882 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012883 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020012884 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012885
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012886 /* Complete events for now disable pipes here. */
12887 if (modeset && !crtc->state->active && crtc->state->event) {
12888 spin_lock_irq(&dev->event_lock);
12889 drm_crtc_send_vblank_event(crtc, crtc->state->event);
12890 spin_unlock_irq(&dev->event_lock);
12891
12892 crtc->state->event = NULL;
12893 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012894 }
12895
Lyude896e5bb2016-08-24 07:48:09 +020012896 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12897 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12898
Daniel Vetter94f05022016-06-14 18:01:00 +020012899 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12900 * already, but still need the state for the delayed optimization. To
12901 * fix this:
12902 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12903 * - schedule that vblank worker _before_ calling hw_done
12904 * - at the start of commit_tail, cancel it _synchrously
12905 * - switch over to the vblank wait helper in the core after that since
12906 * we don't need out special handling any more.
12907 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012908 if (!state->legacy_cursor_update)
12909 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12910
12911 /*
12912 * Now that the vblank has passed, we can go ahead and program the
12913 * optimal watermarks on platforms that need two-step watermark
12914 * programming.
12915 *
12916 * TODO: Move this (and other cleanup) to an async worker eventually.
12917 */
12918 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12919 intel_cstate = to_intel_crtc_state(crtc->state);
12920
12921 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012922 dev_priv->display.optimize_watermarks(intel_state,
12923 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012924 }
12925
12926 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
12927 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12928
12929 if (put_domains[i])
12930 modeset_put_power_domains(dev_priv, put_domains[i]);
12931
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012932 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012933 }
12934
Paulo Zanoni56feca92016-09-22 18:00:28 -030012935 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012936 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012937
Daniel Vetter94f05022016-06-14 18:01:00 +020012938 drm_atomic_helper_commit_hw_done(state);
12939
Daniel Vetter5a21b662016-05-24 17:13:53 +020012940 if (intel_state->modeset)
12941 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12942
12943 mutex_lock(&dev->struct_mutex);
12944 drm_atomic_helper_cleanup_planes(dev, state);
12945 mutex_unlock(&dev->struct_mutex);
12946
Daniel Vetterea0000f2016-06-13 16:13:46 +020012947 drm_atomic_helper_commit_cleanup_done(state);
12948
Chris Wilson08536952016-10-14 13:18:18 +010012949 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012950
Mika Kuoppala75714942015-12-16 09:26:48 +020012951 /* As one of the primary mmio accessors, KMS has a high likelihood
12952 * of triggering bugs in unclaimed access. After we finish
12953 * modesetting, see if an error has been flagged, and if so
12954 * enable debugging for the next modeset - and hope we catch
12955 * the culprit.
12956 *
12957 * XXX note that we assume display power is on at this point.
12958 * This might hold true now but we need to add pm helper to check
12959 * unclaimed only when the hardware is on, as atomic commits
12960 * can happen also when the device is completely off.
12961 */
12962 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000012963
12964 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012965}
12966
12967static void intel_atomic_commit_work(struct work_struct *work)
12968{
Chris Wilsonc004a902016-10-28 13:58:45 +010012969 struct drm_atomic_state *state =
12970 container_of(work, struct drm_atomic_state, commit_work);
12971
Daniel Vetter94f05022016-06-14 18:01:00 +020012972 intel_atomic_commit_tail(state);
12973}
12974
Chris Wilsonc004a902016-10-28 13:58:45 +010012975static int __i915_sw_fence_call
12976intel_atomic_commit_ready(struct i915_sw_fence *fence,
12977 enum i915_sw_fence_notify notify)
12978{
12979 struct intel_atomic_state *state =
12980 container_of(fence, struct intel_atomic_state, commit_ready);
12981
12982 switch (notify) {
12983 case FENCE_COMPLETE:
12984 if (state->base.commit_work.func)
12985 queue_work(system_unbound_wq, &state->base.commit_work);
12986 break;
12987
12988 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012989 {
12990 struct intel_atomic_helper *helper =
12991 &to_i915(state->base.dev)->atomic_helper;
12992
12993 if (llist_add(&state->freed, &helper->free_list))
12994 schedule_work(&helper->free_work);
12995 break;
12996 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012997 }
12998
12999 return NOTIFY_DONE;
13000}
13001
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013002static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13003{
13004 struct drm_plane_state *old_plane_state;
13005 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013006 int i;
13007
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013008 for_each_plane_in_state(state, plane, old_plane_state, i)
13009 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
13010 intel_fb_obj(plane->state->fb),
13011 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013012}
13013
Daniel Vetter94f05022016-06-14 18:01:00 +020013014/**
13015 * intel_atomic_commit - commit validated state object
13016 * @dev: DRM device
13017 * @state: the top-level driver state object
13018 * @nonblock: nonblocking commit
13019 *
13020 * This function commits a top-level state object that has been validated
13021 * with drm_atomic_helper_check().
13022 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013023 * RETURNS
13024 * Zero for success or -errno.
13025 */
13026static int intel_atomic_commit(struct drm_device *dev,
13027 struct drm_atomic_state *state,
13028 bool nonblock)
13029{
13030 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013031 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013032 int ret = 0;
13033
Daniel Vetter94f05022016-06-14 18:01:00 +020013034 ret = drm_atomic_helper_setup_commit(state, nonblock);
13035 if (ret)
13036 return ret;
13037
Chris Wilsonc004a902016-10-28 13:58:45 +010013038 drm_atomic_state_get(state);
13039 i915_sw_fence_init(&intel_state->commit_ready,
13040 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013041
Chris Wilsond07f0e52016-10-28 13:58:44 +010013042 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013043 if (ret) {
13044 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013045 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013046 return ret;
13047 }
13048
13049 drm_atomic_helper_swap_state(state, true);
13050 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013051 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013052 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013053
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013054 if (intel_state->modeset) {
13055 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13056 sizeof(intel_state->min_pixclk));
13057 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013058 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13059 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013060 }
13061
Chris Wilson08536952016-10-14 13:18:18 +010013062 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013063 INIT_WORK(&state->commit_work,
13064 nonblock ? intel_atomic_commit_work : NULL);
13065
13066 i915_sw_fence_commit(&intel_state->commit_ready);
13067 if (!nonblock) {
13068 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013069 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013070 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013071
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013072 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013073}
13074
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013075void intel_crtc_restore_mode(struct drm_crtc *crtc)
13076{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013077 struct drm_device *dev = crtc->dev;
13078 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013079 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013080 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013081
13082 state = drm_atomic_state_alloc(dev);
13083 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013084 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13085 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013086 return;
13087 }
13088
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013089 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013090
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013091retry:
13092 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13093 ret = PTR_ERR_OR_ZERO(crtc_state);
13094 if (!ret) {
13095 if (!crtc_state->active)
13096 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013097
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013098 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013099 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013100 }
13101
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013102 if (ret == -EDEADLK) {
13103 drm_atomic_state_clear(state);
13104 drm_modeset_backoff(state->acquire_ctx);
13105 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013106 }
13107
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013108out:
Chris Wilson08536952016-10-14 13:18:18 +010013109 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013110}
13111
Bob Paauwea8784872016-07-15 14:59:02 +010013112/*
13113 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
13114 * drm_atomic_helper_legacy_gamma_set() directly.
13115 */
13116static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
13117 u16 *red, u16 *green, u16 *blue,
13118 uint32_t size)
13119{
13120 struct drm_device *dev = crtc->dev;
13121 struct drm_mode_config *config = &dev->mode_config;
13122 struct drm_crtc_state *state;
13123 int ret;
13124
13125 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
13126 if (ret)
13127 return ret;
13128
13129 /*
13130 * Make sure we update the legacy properties so this works when
13131 * atomic is not enabled.
13132 */
13133
13134 state = crtc->state;
13135
13136 drm_object_property_set_value(&crtc->base,
13137 config->degamma_lut_property,
13138 (state->degamma_lut) ?
13139 state->degamma_lut->base.id : 0);
13140
13141 drm_object_property_set_value(&crtc->base,
13142 config->ctm_property,
13143 (state->ctm) ?
13144 state->ctm->base.id : 0);
13145
13146 drm_object_property_set_value(&crtc->base,
13147 config->gamma_lut_property,
13148 (state->gamma_lut) ?
13149 state->gamma_lut->base.id : 0);
13150
13151 return 0;
13152}
13153
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013154static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010013155 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013156 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013157 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013158 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013159 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013160 .atomic_duplicate_state = intel_crtc_duplicate_state,
13161 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013162 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013163};
13164
Matt Roper6beb8c232014-12-01 15:40:14 -080013165/**
13166 * intel_prepare_plane_fb - Prepare fb for usage on plane
13167 * @plane: drm plane to prepare for
13168 * @fb: framebuffer to prepare for presentation
13169 *
13170 * Prepares a framebuffer for usage on a display plane. Generally this
13171 * involves pinning the underlying object and updating the frontbuffer tracking
13172 * bits. Some older platforms need special physical address handling for
13173 * cursor planes.
13174 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013175 * Must be called with struct_mutex held.
13176 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013177 * Returns 0 on success, negative error code on failure.
13178 */
13179int
13180intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013181 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013182{
Chris Wilsonc004a902016-10-28 13:58:45 +010013183 struct intel_atomic_state *intel_state =
13184 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013185 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013186 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013187 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013188 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013189 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013190
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013191 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013192 return 0;
13193
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013194 if (old_obj) {
13195 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013196 drm_atomic_get_existing_crtc_state(new_state->state,
13197 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013198
13199 /* Big Hammer, we also need to ensure that any pending
13200 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13201 * current scanout is retired before unpinning the old
13202 * framebuffer. Note that we rely on userspace rendering
13203 * into the buffer attached to the pipe they are waiting
13204 * on. If not, userspace generates a GPU hang with IPEHR
13205 * point to the MI_WAIT_FOR_EVENT.
13206 *
13207 * This should only fail upon a hung GPU, in which case we
13208 * can safely continue.
13209 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013210 if (needs_modeset(crtc_state)) {
13211 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13212 old_obj->resv, NULL,
13213 false, 0,
13214 GFP_KERNEL);
13215 if (ret < 0)
13216 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013217 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013218 }
13219
Chris Wilsonc004a902016-10-28 13:58:45 +010013220 if (new_state->fence) { /* explicit fencing */
13221 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13222 new_state->fence,
13223 I915_FENCE_TIMEOUT,
13224 GFP_KERNEL);
13225 if (ret < 0)
13226 return ret;
13227 }
13228
Chris Wilsonc37efb92016-06-17 08:28:47 +010013229 if (!obj)
13230 return 0;
13231
Chris Wilsonc004a902016-10-28 13:58:45 +010013232 if (!new_state->fence) { /* implicit fencing */
13233 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13234 obj->resv, NULL,
13235 false, I915_FENCE_TIMEOUT,
13236 GFP_KERNEL);
13237 if (ret < 0)
13238 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013239
13240 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013241 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013242
Chris Wilsonc37efb92016-06-17 08:28:47 +010013243 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013244 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013245 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080013246 ret = i915_gem_object_attach_phys(obj, align);
Chris Wilsond07f0e52016-10-28 13:58:44 +010013247 if (ret) {
Matt Roper6beb8c232014-12-01 15:40:14 -080013248 DRM_DEBUG_KMS("failed to attach phys object\n");
Chris Wilsond07f0e52016-10-28 13:58:44 +010013249 return ret;
13250 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013251 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010013252 struct i915_vma *vma;
13253
13254 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Chris Wilsond07f0e52016-10-28 13:58:44 +010013255 if (IS_ERR(vma)) {
13256 DRM_DEBUG_KMS("failed to pin object\n");
13257 return PTR_ERR(vma);
13258 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013259
13260 to_intel_plane_state(new_state)->vma = vma;
Matt Roper6beb8c232014-12-01 15:40:14 -080013261 }
13262
Chris Wilsond07f0e52016-10-28 13:58:44 +010013263 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013264}
13265
Matt Roper38f3ce32014-12-02 07:45:25 -080013266/**
13267 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13268 * @plane: drm plane to clean up for
13269 * @fb: old framebuffer that was on plane
13270 *
13271 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013272 *
13273 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013274 */
13275void
13276intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013277 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013278{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013279 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013280
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013281 /* Should only be called after a successful intel_prepare_plane_fb()! */
13282 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13283 if (vma)
13284 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013285}
13286
Chandra Konduru6156a452015-04-27 13:48:39 -070013287int
13288skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13289{
13290 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070013291 int crtc_clock, cdclk;
13292
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013293 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013294 return DRM_PLANE_HELPER_NO_SCALING;
13295
Chandra Konduru6156a452015-04-27 13:48:39 -070013296 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013297 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013298
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013299 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013300 return DRM_PLANE_HELPER_NO_SCALING;
13301
13302 /*
13303 * skl max scale is lower of:
13304 * close to 3 but not 3, -1 is for that purpose
13305 * or
13306 * cdclk/crtc_clock
13307 */
13308 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13309
13310 return max_scale;
13311}
13312
Matt Roper465c1202014-05-29 08:06:54 -070013313static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013314intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013315 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013316 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013317{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013318 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013319 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013320 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013321 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13322 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013323 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013324
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013325 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013326 /* use scaler when colorkey is not required */
13327 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13328 min_scale = 1;
13329 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13330 }
Sonika Jindald8106362015-04-10 14:37:28 +053013331 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013332 }
Sonika Jindald8106362015-04-10 14:37:28 +053013333
Daniel Vettercc926382016-08-15 10:41:47 +020013334 ret = drm_plane_helper_check_state(&state->base,
13335 &state->clip,
13336 min_scale, max_scale,
13337 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013338 if (ret)
13339 return ret;
13340
Daniel Vettercc926382016-08-15 10:41:47 +020013341 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013342 return 0;
13343
13344 if (INTEL_GEN(dev_priv) >= 9) {
13345 ret = skl_check_plane_surface(state);
13346 if (ret)
13347 return ret;
13348 }
13349
13350 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013351}
13352
Daniel Vetter5a21b662016-05-24 17:13:53 +020013353static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13354 struct drm_crtc_state *old_crtc_state)
13355{
13356 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013357 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013359 struct intel_crtc_state *intel_cstate =
13360 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013361 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013362 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013363 struct intel_atomic_state *old_intel_state =
13364 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013365 bool modeset = needs_modeset(crtc->state);
13366
13367 /* Perform vblank evasion around commit operation */
13368 intel_pipe_update_start(intel_crtc);
13369
13370 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013371 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013372
13373 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13374 intel_color_set_csc(crtc->state);
13375 intel_color_load_luts(crtc->state);
13376 }
13377
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013378 if (intel_cstate->update_pipe)
13379 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13380 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013381 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013382
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013383out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013384 if (dev_priv->display.atomic_update_watermarks)
13385 dev_priv->display.atomic_update_watermarks(old_intel_state,
13386 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013387}
13388
13389static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13390 struct drm_crtc_state *old_crtc_state)
13391{
13392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13393
13394 intel_pipe_update_end(intel_crtc, NULL);
13395}
13396
Matt Ropercf4c7c12014-12-04 10:27:42 -080013397/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013398 * intel_plane_destroy - destroy a plane
13399 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013400 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013401 * Common destruction function for all types of planes (primary, cursor,
13402 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013403 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013404void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013405{
Matt Roper465c1202014-05-29 08:06:54 -070013406 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013407 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013408}
13409
Matt Roper65a3fea2015-01-21 16:35:42 -080013410const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013411 .update_plane = drm_atomic_helper_update_plane,
13412 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013413 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013414 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013415 .atomic_get_property = intel_plane_atomic_get_property,
13416 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013417 .atomic_duplicate_state = intel_plane_duplicate_state,
13418 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013419};
13420
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013421static int
13422intel_legacy_cursor_update(struct drm_plane *plane,
13423 struct drm_crtc *crtc,
13424 struct drm_framebuffer *fb,
13425 int crtc_x, int crtc_y,
13426 unsigned int crtc_w, unsigned int crtc_h,
13427 uint32_t src_x, uint32_t src_y,
13428 uint32_t src_w, uint32_t src_h)
13429{
13430 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13431 int ret;
13432 struct drm_plane_state *old_plane_state, *new_plane_state;
13433 struct intel_plane *intel_plane = to_intel_plane(plane);
13434 struct drm_framebuffer *old_fb;
13435 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013436 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013437
13438 /*
13439 * When crtc is inactive or there is a modeset pending,
13440 * wait for it to complete in the slowpath
13441 */
13442 if (!crtc_state->active || needs_modeset(crtc_state) ||
13443 to_intel_crtc_state(crtc_state)->update_pipe)
13444 goto slow;
13445
13446 old_plane_state = plane->state;
13447
13448 /*
13449 * If any parameters change that may affect watermarks,
13450 * take the slowpath. Only changing fb or position should be
13451 * in the fastpath.
13452 */
13453 if (old_plane_state->crtc != crtc ||
13454 old_plane_state->src_w != src_w ||
13455 old_plane_state->src_h != src_h ||
13456 old_plane_state->crtc_w != crtc_w ||
13457 old_plane_state->crtc_h != crtc_h ||
13458 !old_plane_state->visible ||
13459 old_plane_state->fb->modifier != fb->modifier)
13460 goto slow;
13461
13462 new_plane_state = intel_plane_duplicate_state(plane);
13463 if (!new_plane_state)
13464 return -ENOMEM;
13465
13466 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13467
13468 new_plane_state->src_x = src_x;
13469 new_plane_state->src_y = src_y;
13470 new_plane_state->src_w = src_w;
13471 new_plane_state->src_h = src_h;
13472 new_plane_state->crtc_x = crtc_x;
13473 new_plane_state->crtc_y = crtc_y;
13474 new_plane_state->crtc_w = crtc_w;
13475 new_plane_state->crtc_h = crtc_h;
13476
13477 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13478 to_intel_plane_state(new_plane_state));
13479 if (ret)
13480 goto out_free;
13481
13482 /* Visibility changed, must take slowpath. */
13483 if (!new_plane_state->visible)
13484 goto slow_free;
13485
13486 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13487 if (ret)
13488 goto out_free;
13489
13490 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13491 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13492
13493 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13494 if (ret) {
13495 DRM_DEBUG_KMS("failed to attach phys object\n");
13496 goto out_unlock;
13497 }
13498 } else {
13499 struct i915_vma *vma;
13500
13501 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13502 if (IS_ERR(vma)) {
13503 DRM_DEBUG_KMS("failed to pin object\n");
13504
13505 ret = PTR_ERR(vma);
13506 goto out_unlock;
13507 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013508
13509 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013510 }
13511
13512 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013513 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013514
13515 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13516 intel_plane->frontbuffer_bit);
13517
13518 /* Swap plane state */
13519 new_plane_state->fence = old_plane_state->fence;
13520 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13521 new_plane_state->fence = NULL;
13522 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013523 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013524
13525 intel_plane->update_plane(plane,
13526 to_intel_crtc_state(crtc->state),
13527 to_intel_plane_state(plane->state));
13528
13529 intel_cleanup_plane_fb(plane, new_plane_state);
13530
13531out_unlock:
13532 mutex_unlock(&dev_priv->drm.struct_mutex);
13533out_free:
13534 intel_plane_destroy_state(plane, new_plane_state);
13535 return ret;
13536
13537slow_free:
13538 intel_plane_destroy_state(plane, new_plane_state);
13539slow:
13540 return drm_atomic_helper_update_plane(plane, crtc, fb,
13541 crtc_x, crtc_y, crtc_w, crtc_h,
13542 src_x, src_y, src_w, src_h);
13543}
13544
13545static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13546 .update_plane = intel_legacy_cursor_update,
13547 .disable_plane = drm_atomic_helper_disable_plane,
13548 .destroy = intel_plane_destroy,
13549 .set_property = drm_atomic_helper_plane_set_property,
13550 .atomic_get_property = intel_plane_atomic_get_property,
13551 .atomic_set_property = intel_plane_atomic_set_property,
13552 .atomic_duplicate_state = intel_plane_duplicate_state,
13553 .atomic_destroy_state = intel_plane_destroy_state,
13554};
13555
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013556static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013557intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013558{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013559 struct intel_plane *primary = NULL;
13560 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013561 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013562 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013563 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013564 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013565
13566 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013567 if (!primary) {
13568 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013569 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013570 }
Matt Roper465c1202014-05-29 08:06:54 -070013571
Matt Roper8e7d6882015-01-21 16:35:41 -080013572 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013573 if (!state) {
13574 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013575 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013576 }
13577
Matt Roper8e7d6882015-01-21 16:35:41 -080013578 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013579
Matt Roper465c1202014-05-29 08:06:54 -070013580 primary->can_scale = false;
13581 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013582 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013583 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013584 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013585 }
Matt Roper465c1202014-05-29 08:06:54 -070013586 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013587 /*
13588 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13589 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13590 */
13591 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13592 primary->plane = (enum plane) !pipe;
13593 else
13594 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013595 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013596 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013597 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013598
Ville Syrjälä580503c2016-10-31 22:37:00 +020013599 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013600 intel_primary_formats = skl_primary_formats;
13601 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013602
13603 primary->update_plane = skylake_update_primary_plane;
13604 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013605 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013606 intel_primary_formats = i965_primary_formats;
13607 num_formats = ARRAY_SIZE(i965_primary_formats);
13608
13609 primary->update_plane = ironlake_update_primary_plane;
13610 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013611 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013612 intel_primary_formats = i965_primary_formats;
13613 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013614
13615 primary->update_plane = i9xx_update_primary_plane;
13616 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013617 } else {
13618 intel_primary_formats = i8xx_primary_formats;
13619 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013620
13621 primary->update_plane = i9xx_update_primary_plane;
13622 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013623 }
13624
Ville Syrjälä580503c2016-10-31 22:37:00 +020013625 if (INTEL_GEN(dev_priv) >= 9)
13626 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13627 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013628 intel_primary_formats, num_formats,
13629 DRM_PLANE_TYPE_PRIMARY,
13630 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013631 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013632 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13633 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013634 intel_primary_formats, num_formats,
13635 DRM_PLANE_TYPE_PRIMARY,
13636 "primary %c", pipe_name(pipe));
13637 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013638 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13639 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013640 intel_primary_formats, num_formats,
13641 DRM_PLANE_TYPE_PRIMARY,
13642 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013643 if (ret)
13644 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013645
Dave Airlie5481e272016-10-25 16:36:13 +100013646 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013647 supported_rotations =
13648 DRM_ROTATE_0 | DRM_ROTATE_90 |
13649 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013650 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13651 supported_rotations =
13652 DRM_ROTATE_0 | DRM_ROTATE_180 |
13653 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013654 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013655 supported_rotations =
13656 DRM_ROTATE_0 | DRM_ROTATE_180;
13657 } else {
13658 supported_rotations = DRM_ROTATE_0;
13659 }
13660
Dave Airlie5481e272016-10-25 16:36:13 +100013661 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013662 drm_plane_create_rotation_property(&primary->base,
13663 DRM_ROTATE_0,
13664 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013665
Matt Roperea2c67b2014-12-23 10:41:52 -080013666 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13667
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013668 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013669
13670fail:
13671 kfree(state);
13672 kfree(primary);
13673
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013674 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013675}
13676
Matt Roper3d7d6512014-06-10 08:28:13 -070013677static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013678intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013679 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013680 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013681{
Matt Roper2b875c22014-12-01 15:40:13 -080013682 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013683 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013684 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013685 unsigned stride;
13686 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013687
Ville Syrjäläf8856a42016-07-26 19:07:00 +030013688 ret = drm_plane_helper_check_state(&state->base,
13689 &state->clip,
13690 DRM_PLANE_HELPER_NO_SCALING,
13691 DRM_PLANE_HELPER_NO_SCALING,
13692 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013693 if (ret)
13694 return ret;
13695
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013696 /* if we want to turn off the cursor ignore width and height */
13697 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013698 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013699
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013700 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013701 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
13702 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013703 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13704 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013705 return -EINVAL;
13706 }
13707
Matt Roperea2c67b2014-12-23 10:41:52 -080013708 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13709 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013710 DRM_DEBUG_KMS("buffer is too small\n");
13711 return -ENOMEM;
13712 }
13713
Ville Syrjäläbae781b2016-11-16 13:33:16 +020013714 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013715 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013716 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013717 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013718
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013719 /*
13720 * There's something wrong with the cursor on CHV pipe C.
13721 * If it straddles the left edge of the screen then
13722 * moving it away from the edge or disabling it often
13723 * results in a pipe underrun, and often that can lead to
13724 * dead pipe (constant underrun reported, and it scans
13725 * out just a solid color). To recover from that, the
13726 * display power well must be turned off and on again.
13727 * Refuse the put the cursor into that compromised position.
13728 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013729 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030013730 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013731 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13732 return -EINVAL;
13733 }
13734
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013735 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013736}
13737
Matt Roperf4a2cf22014-12-01 15:40:12 -080013738static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013739intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013740 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013741{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13743
13744 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013745 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013746}
13747
13748static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013749intel_update_cursor_plane(struct drm_plane *plane,
13750 const struct intel_crtc_state *crtc_state,
13751 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013752{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013753 struct drm_crtc *crtc = crtc_state->base.crtc;
13754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013755 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013756 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013757 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013758
Matt Roperf4a2cf22014-12-01 15:40:12 -080013759 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013760 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013761 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013762 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013763 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013764 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013765
Gustavo Padovana912f122014-12-01 15:40:10 -080013766 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013767 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013768}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013769
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013770static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013771intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013772{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013773 struct intel_plane *cursor = NULL;
13774 struct intel_plane_state *state = NULL;
13775 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013776
13777 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013778 if (!cursor) {
13779 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013780 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013781 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013782
Matt Roper8e7d6882015-01-21 16:35:41 -080013783 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013784 if (!state) {
13785 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013786 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013787 }
13788
Matt Roper8e7d6882015-01-21 16:35:41 -080013789 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013790
Matt Roper3d7d6512014-06-10 08:28:13 -070013791 cursor->can_scale = false;
13792 cursor->max_downscale = 1;
13793 cursor->pipe = pipe;
13794 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013795 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013796 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013797 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013798 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013799 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013800
Ville Syrjälä580503c2016-10-31 22:37:00 +020013801 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013802 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013803 intel_cursor_formats,
13804 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013805 DRM_PLANE_TYPE_CURSOR,
13806 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013807 if (ret)
13808 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013809
Dave Airlie5481e272016-10-25 16:36:13 +100013810 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013811 drm_plane_create_rotation_property(&cursor->base,
13812 DRM_ROTATE_0,
13813 DRM_ROTATE_0 |
13814 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013815
Ville Syrjälä580503c2016-10-31 22:37:00 +020013816 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013817 state->scaler_id = -1;
13818
Matt Roperea2c67b2014-12-23 10:41:52 -080013819 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13820
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013821 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013822
13823fail:
13824 kfree(state);
13825 kfree(cursor);
13826
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013827 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013828}
13829
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013830static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13831 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013832{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013833 struct intel_crtc_scaler_state *scaler_state =
13834 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013835 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013836 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013837
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013838 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13839 if (!crtc->num_scalers)
13840 return;
13841
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013842 for (i = 0; i < crtc->num_scalers; i++) {
13843 struct intel_scaler *scaler = &scaler_state->scalers[i];
13844
13845 scaler->in_use = 0;
13846 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013847 }
13848
13849 scaler_state->scaler_id = -1;
13850}
13851
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013852static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013853{
13854 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013855 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013856 struct intel_plane *primary = NULL;
13857 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013858 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013859
Daniel Vetter955382f2013-09-19 14:05:45 +020013860 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013861 if (!intel_crtc)
13862 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013863
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013864 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013865 if (!crtc_state) {
13866 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013867 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013868 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013869 intel_crtc->config = crtc_state;
13870 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013871 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013872
Ville Syrjälä580503c2016-10-31 22:37:00 +020013873 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013874 if (IS_ERR(primary)) {
13875 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013876 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013877 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013878 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013879
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013880 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013881 struct intel_plane *plane;
13882
Ville Syrjälä580503c2016-10-31 22:37:00 +020013883 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013884 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013885 ret = PTR_ERR(plane);
13886 goto fail;
13887 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013888 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013889 }
13890
Ville Syrjälä580503c2016-10-31 22:37:00 +020013891 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013892 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013893 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013894 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013895 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013896 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013897
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013898 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013899 &primary->base, &cursor->base,
13900 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013901 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013902 if (ret)
13903 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013904
Jesse Barnes80824002009-09-10 15:28:06 -070013905 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013906 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013907
Chris Wilson4b0e3332014-05-30 16:35:26 +030013908 intel_crtc->cursor_base = ~0;
13909 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013910 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013911
Ville Syrjälä852eb002015-06-24 22:00:07 +030013912 intel_crtc->wm.cxsr_allowed = true;
13913
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013914 /* initialize shared scalers */
13915 intel_crtc_init_scalers(intel_crtc, crtc_state);
13916
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013917 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13918 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013919 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13920 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013921
Jesse Barnes79e53942008-11-07 14:24:08 -080013922 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013923
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013924 intel_color_init(&intel_crtc->base);
13925
Daniel Vetter87b6b102014-05-15 15:33:46 +020013926 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013927
13928 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013929
13930fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013931 /*
13932 * drm_mode_config_cleanup() will free up any
13933 * crtcs/planes already initialized.
13934 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013935 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013936 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013937
13938 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013939}
13940
Jesse Barnes752aa882013-10-31 18:55:49 +020013941enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13942{
13943 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013944 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013945
Rob Clark51fd3712013-11-19 12:10:12 -050013946 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013947
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013948 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013949 return INVALID_PIPE;
13950
13951 return to_intel_crtc(encoder->crtc)->pipe;
13952}
13953
Carl Worth08d7b3d2009-04-29 14:43:54 -070013954int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013955 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013956{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013957 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013958 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013959 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013960
Rob Clark7707e652014-07-17 23:30:04 -040013961 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013962 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013963 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013964
Rob Clark7707e652014-07-17 23:30:04 -040013965 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013966 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013967
Daniel Vetterc05422d2009-08-11 16:05:30 +020013968 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013969}
13970
Daniel Vetter66a92782012-07-12 20:08:18 +020013971static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013972{
Daniel Vetter66a92782012-07-12 20:08:18 +020013973 struct drm_device *dev = encoder->base.dev;
13974 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013975 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013976 int entry = 0;
13977
Damien Lespiaub2784e12014-08-05 11:29:37 +010013978 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013979 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013980 index_mask |= (1 << entry);
13981
Jesse Barnes79e53942008-11-07 14:24:08 -080013982 entry++;
13983 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013984
Jesse Barnes79e53942008-11-07 14:24:08 -080013985 return index_mask;
13986}
13987
Ville Syrjälä646d5772016-10-31 22:37:14 +020013988static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013989{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013990 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013991 return false;
13992
13993 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13994 return false;
13995
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013996 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013997 return false;
13998
13999 return true;
14000}
14001
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014002static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014003{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014004 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014005 return false;
14006
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014007 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014008 return false;
14009
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014010 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014011 return false;
14012
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014013 if (HAS_PCH_LPT_H(dev_priv) &&
14014 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014015 return false;
14016
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014017 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014018 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014019 return false;
14020
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014021 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014022 return false;
14023
14024 return true;
14025}
14026
Imre Deak8090ba82016-08-10 14:07:33 +030014027void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14028{
14029 int pps_num;
14030 int pps_idx;
14031
14032 if (HAS_DDI(dev_priv))
14033 return;
14034 /*
14035 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14036 * everywhere where registers can be write protected.
14037 */
14038 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14039 pps_num = 2;
14040 else
14041 pps_num = 1;
14042
14043 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14044 u32 val = I915_READ(PP_CONTROL(pps_idx));
14045
14046 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14047 I915_WRITE(PP_CONTROL(pps_idx), val);
14048 }
14049}
14050
Imre Deak44cb7342016-08-10 14:07:29 +030014051static void intel_pps_init(struct drm_i915_private *dev_priv)
14052{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014053 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014054 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14055 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14056 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14057 else
14058 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014059
14060 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014061}
14062
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014063static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014064{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014065 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014066 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014067
Imre Deak44cb7342016-08-10 14:07:29 +030014068 intel_pps_init(dev_priv);
14069
Imre Deak97a824e12016-06-21 11:51:47 +030014070 /*
14071 * intel_edp_init_connector() depends on this completing first, to
14072 * prevent the registeration of both eDP and LVDS and the incorrect
14073 * sharing of the PPS.
14074 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014075 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014076
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014077 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014078 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014079
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014080 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014081 /*
14082 * FIXME: Broxton doesn't support port detection via the
14083 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14084 * detect the ports.
14085 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014086 intel_ddi_init(dev_priv, PORT_A);
14087 intel_ddi_init(dev_priv, PORT_B);
14088 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014089
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014090 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014091 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014092 int found;
14093
Jesse Barnesde31fac2015-03-06 15:53:32 -080014094 /*
14095 * Haswell uses DDI functions to detect digital outputs.
14096 * On SKL pre-D0 the strap isn't connected, so we assume
14097 * it's there.
14098 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014099 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014100 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014101 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014102 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014103
14104 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14105 * register */
14106 found = I915_READ(SFUSE_STRAP);
14107
14108 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014109 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014110 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014111 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014112 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014113 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014114 /*
14115 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14116 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014117 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014118 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14119 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14120 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014121 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014122
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014123 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014124 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014125 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014126
Ville Syrjälä646d5772016-10-31 22:37:14 +020014127 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014128 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014129
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014130 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014131 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014132 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014133 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014134 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014135 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014136 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014137 }
14138
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014139 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014140 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014141
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014142 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014143 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014144
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014145 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014146 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014147
Daniel Vetter270b3042012-10-27 15:52:05 +020014148 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014149 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014151 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014152
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014153 /*
14154 * The DP_DETECTED bit is the latched state of the DDC
14155 * SDA pin at boot. However since eDP doesn't require DDC
14156 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14157 * eDP ports may have been muxed to an alternate function.
14158 * Thus we can't rely on the DP_DETECTED bit alone to detect
14159 * eDP ports. Consult the VBT as well as DP_DETECTED to
14160 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014161 *
14162 * Sadly the straps seem to be missing sometimes even for HDMI
14163 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14164 * and VBT for the presence of the port. Additionally we can't
14165 * trust the port type the VBT declares as we've seen at least
14166 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014167 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014168 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014169 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14170 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014171 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014172 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014173 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014174
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014175 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014176 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14177 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014178 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014179 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014180 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014181
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014182 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014183 /*
14184 * eDP not supported on port D,
14185 * so no need to worry about it
14186 */
14187 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14188 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014189 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014190 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014191 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014192 }
14193
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014194 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014195 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014196 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014197
Paulo Zanonie2debe92013-02-18 19:00:27 -030014198 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014199 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014200 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014201 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014202 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014203 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014204 }
Ma Ling27185ae2009-08-24 13:50:23 +080014205
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014206 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014207 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014208 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014209
14210 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014211
Paulo Zanonie2debe92013-02-18 19:00:27 -030014212 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014213 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014214 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014215 }
Ma Ling27185ae2009-08-24 13:50:23 +080014216
Paulo Zanonie2debe92013-02-18 19:00:27 -030014217 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014218
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014219 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014220 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014221 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014222 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014223 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014224 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014225 }
Ma Ling27185ae2009-08-24 13:50:23 +080014226
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014227 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014228 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014229 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014230 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014231
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014232 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014233 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014234
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014235 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014236
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014237 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014238 encoder->base.possible_crtcs = encoder->crtc_mask;
14239 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014240 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014241 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014242
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014243 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014244
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014245 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014246}
14247
14248static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14249{
14250 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014251
Daniel Vetteref2d6332014-02-10 18:00:38 +010014252 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014253
14254 WARN_ON(atomic_dec_return(&intel_fb->obj->framebuffer_references) < 0);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014255 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014256
Jesse Barnes79e53942008-11-07 14:24:08 -080014257 kfree(intel_fb);
14258}
14259
14260static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014261 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014262 unsigned int *handle)
14263{
14264 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014265 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014266
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014267 if (obj->userptr.mm) {
14268 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14269 return -EINVAL;
14270 }
14271
Chris Wilson05394f32010-11-08 19:18:58 +000014272 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014273}
14274
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014275static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14276 struct drm_file *file,
14277 unsigned flags, unsigned color,
14278 struct drm_clip_rect *clips,
14279 unsigned num_clips)
14280{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014281 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014282
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014283 i915_gem_object_flush_if_display(obj);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014284 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014285
14286 return 0;
14287}
14288
Jesse Barnes79e53942008-11-07 14:24:08 -080014289static const struct drm_framebuffer_funcs intel_fb_funcs = {
14290 .destroy = intel_user_framebuffer_destroy,
14291 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014292 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014293};
14294
Damien Lespiaub3218032015-02-27 11:15:18 +000014295static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014296u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14297 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014298{
Chris Wilson24dbf512017-02-15 10:59:18 +000014299 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014300
14301 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014302 int cpp = drm_format_plane_cpp(pixel_format, 0);
14303
Damien Lespiaub3218032015-02-27 11:15:18 +000014304 /* "The stride in bytes must not exceed the of the size of 8K
14305 * pixels and 32K bytes."
14306 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014307 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014308 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014309 return 32*1024;
14310 } else if (gen >= 4) {
14311 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14312 return 16*1024;
14313 else
14314 return 32*1024;
14315 } else if (gen >= 3) {
14316 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14317 return 8*1024;
14318 else
14319 return 16*1024;
14320 } else {
14321 /* XXX DSPC is limited to 4k tiled */
14322 return 8*1024;
14323 }
14324}
14325
Chris Wilson24dbf512017-02-15 10:59:18 +000014326static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14327 struct drm_i915_gem_object *obj,
14328 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014329{
Chris Wilson24dbf512017-02-15 10:59:18 +000014330 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014331 unsigned int tiling = i915_gem_object_get_tiling(obj);
Damien Lespiaub3218032015-02-27 11:15:18 +000014332 u32 pitch_limit, stride_alignment;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014333 struct drm_format_name_buf format_name;
Chris Wilson24dbf512017-02-15 10:59:18 +000014334 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014335
Chris Wilson24dbf512017-02-15 10:59:18 +000014336 atomic_inc(&obj->framebuffer_references);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014337
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014338 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014339 /*
14340 * If there's a fence, enforce that
14341 * the fb modifier and tiling mode match.
14342 */
14343 if (tiling != I915_TILING_NONE &&
14344 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014345 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014346 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014347 }
14348 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014349 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014350 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014351 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014352 DRM_DEBUG("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014353 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014354 }
14355 }
14356
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014357 /* Passed in modifier sanity checking. */
14358 switch (mode_cmd->modifier[0]) {
14359 case I915_FORMAT_MOD_Y_TILED:
14360 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014361 if (INTEL_GEN(dev_priv) < 9) {
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014362 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14363 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014364 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014365 }
14366 case DRM_FORMAT_MOD_NONE:
14367 case I915_FORMAT_MOD_X_TILED:
14368 break;
14369 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014370 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14371 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014372 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014373 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014374
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014375 /*
14376 * gen2/3 display engine uses the fence if present,
14377 * so the tiling mode must match the fb modifier exactly.
14378 */
14379 if (INTEL_INFO(dev_priv)->gen < 4 &&
14380 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
14381 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
14382 return -EINVAL;
14383 }
14384
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014385 stride_alignment = intel_fb_stride_alignment(dev_priv,
14386 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014387 mode_cmd->pixel_format);
14388 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14389 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14390 mode_cmd->pitches[0], stride_alignment);
Chris Wilson24dbf512017-02-15 10:59:18 +000014391 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014392 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014393
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014394 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014395 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014396 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014397 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14398 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014399 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014400 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014401 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014402 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014403
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014404 /*
14405 * If there's a fence, enforce that
14406 * the fb pitch and fence stride match.
14407 */
14408 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010014409 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014410 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010014411 mode_cmd->pitches[0],
14412 i915_gem_object_get_stride(obj));
Chris Wilson24dbf512017-02-15 10:59:18 +000014413 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014414 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014415
Ville Syrjälä57779d02012-10-31 17:50:14 +020014416 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014417 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014418 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014419 case DRM_FORMAT_RGB565:
14420 case DRM_FORMAT_XRGB8888:
14421 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014422 break;
14423 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014424 if (INTEL_GEN(dev_priv) > 3) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014425 DRM_DEBUG("unsupported pixel format: %s\n",
14426 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014427 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014428 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014429 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014430 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014431 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014432 INTEL_GEN(dev_priv) < 9) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014433 DRM_DEBUG("unsupported pixel format: %s\n",
14434 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014435 return -EINVAL;
14436 }
14437 break;
14438 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014439 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014440 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014441 if (INTEL_GEN(dev_priv) < 4) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014442 DRM_DEBUG("unsupported pixel format: %s\n",
14443 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014444 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014445 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014446 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014447 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014448 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014449 DRM_DEBUG("unsupported pixel format: %s\n",
14450 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau75312082015-05-15 19:06:01 +010014451 return -EINVAL;
14452 }
14453 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014454 case DRM_FORMAT_YUYV:
14455 case DRM_FORMAT_UYVY:
14456 case DRM_FORMAT_YVYU:
14457 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014458 if (INTEL_GEN(dev_priv) < 5) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014459 DRM_DEBUG("unsupported pixel format: %s\n",
14460 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014461 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014462 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014463 break;
14464 default:
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014465 DRM_DEBUG("unsupported pixel format: %s\n",
14466 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson57cd6502010-08-08 12:34:44 +010014467 return -EINVAL;
14468 }
14469
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014470 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14471 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014472 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014473
Chris Wilson24dbf512017-02-15 10:59:18 +000014474 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14475 &intel_fb->base, mode_cmd);
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014476 intel_fb->obj = obj;
14477
Ville Syrjälä6687c902015-09-15 13:16:41 +030014478 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14479 if (ret)
14480 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014481
Chris Wilson24dbf512017-02-15 10:59:18 +000014482 ret = drm_framebuffer_init(obj->base.dev,
14483 &intel_fb->base,
14484 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014485 if (ret) {
14486 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014487 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014488 }
14489
Jesse Barnes79e53942008-11-07 14:24:08 -080014490 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014491
14492err:
14493 atomic_dec(&obj->framebuffer_references);
14494 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014495}
14496
Jesse Barnes79e53942008-11-07 14:24:08 -080014497static struct drm_framebuffer *
14498intel_user_framebuffer_create(struct drm_device *dev,
14499 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014500 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014501{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014502 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014503 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014504 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014505
Chris Wilson03ac0642016-07-20 13:31:51 +010014506 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14507 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014508 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014509
Chris Wilson24dbf512017-02-15 10:59:18 +000014510 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014511 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014512 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014513
14514 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014515}
14516
Chris Wilson778e23a2016-12-05 14:29:39 +000014517static void intel_atomic_state_free(struct drm_atomic_state *state)
14518{
14519 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14520
14521 drm_atomic_state_default_release(state);
14522
14523 i915_sw_fence_fini(&intel_state->commit_ready);
14524
14525 kfree(state);
14526}
14527
Jesse Barnes79e53942008-11-07 14:24:08 -080014528static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014529 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014530 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014531 .atomic_check = intel_atomic_check,
14532 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014533 .atomic_state_alloc = intel_atomic_state_alloc,
14534 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014535 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014536};
14537
Imre Deak88212942016-03-16 13:38:53 +020014538/**
14539 * intel_init_display_hooks - initialize the display modesetting hooks
14540 * @dev_priv: device private
14541 */
14542void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014543{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014544 intel_init_cdclk_hooks(dev_priv);
14545
Imre Deak88212942016-03-16 13:38:53 +020014546 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014547 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014548 dev_priv->display.get_initial_plane_config =
14549 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014550 dev_priv->display.crtc_compute_clock =
14551 haswell_crtc_compute_clock;
14552 dev_priv->display.crtc_enable = haswell_crtc_enable;
14553 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014554 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014555 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014556 dev_priv->display.get_initial_plane_config =
14557 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014558 dev_priv->display.crtc_compute_clock =
14559 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014560 dev_priv->display.crtc_enable = haswell_crtc_enable;
14561 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014562 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014563 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014564 dev_priv->display.get_initial_plane_config =
14565 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014566 dev_priv->display.crtc_compute_clock =
14567 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014568 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14569 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014570 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014571 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014572 dev_priv->display.get_initial_plane_config =
14573 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014574 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14575 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14576 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14577 } else if (IS_VALLEYVIEW(dev_priv)) {
14578 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14579 dev_priv->display.get_initial_plane_config =
14580 i9xx_get_initial_plane_config;
14581 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014582 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14583 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014584 } else if (IS_G4X(dev_priv)) {
14585 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14586 dev_priv->display.get_initial_plane_config =
14587 i9xx_get_initial_plane_config;
14588 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14589 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14590 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014591 } else if (IS_PINEVIEW(dev_priv)) {
14592 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14593 dev_priv->display.get_initial_plane_config =
14594 i9xx_get_initial_plane_config;
14595 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14596 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14597 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014598 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014599 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014600 dev_priv->display.get_initial_plane_config =
14601 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014602 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014603 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14604 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014605 } else {
14606 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14607 dev_priv->display.get_initial_plane_config =
14608 i9xx_get_initial_plane_config;
14609 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14610 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14611 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014612 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014613
Imre Deak88212942016-03-16 13:38:53 +020014614 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014615 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014616 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014617 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014618 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014619 /* FIXME: detect B0+ stepping and use auto training */
14620 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014621 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014622 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014623 }
14624
Lyude27082492016-08-24 07:48:10 +020014625 if (dev_priv->info.gen >= 9)
14626 dev_priv->display.update_crtcs = skl_update_crtcs;
14627 else
14628 dev_priv->display.update_crtcs = intel_update_crtcs;
14629
Daniel Vetter5a21b662016-05-24 17:13:53 +020014630 switch (INTEL_INFO(dev_priv)->gen) {
14631 case 2:
14632 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14633 break;
14634
14635 case 3:
14636 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14637 break;
14638
14639 case 4:
14640 case 5:
14641 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14642 break;
14643
14644 case 6:
14645 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14646 break;
14647 case 7:
14648 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14649 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14650 break;
14651 case 9:
14652 /* Drop through - unsupported since execlist only. */
14653 default:
14654 /* Default just returns -ENODEV to indicate unsupported */
14655 dev_priv->display.queue_flip = intel_default_queue_flip;
14656 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014657}
14658
Jesse Barnesb690e962010-07-19 13:53:12 -070014659/*
14660 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14661 * resume, or other times. This quirk makes sure that's the case for
14662 * affected systems.
14663 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014664static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014665{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014666 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014667
14668 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014669 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014670}
14671
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014672static void quirk_pipeb_force(struct drm_device *dev)
14673{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014674 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014675
14676 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14677 DRM_INFO("applying pipe b force quirk\n");
14678}
14679
Keith Packard435793d2011-07-12 14:56:22 -070014680/*
14681 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14682 */
14683static void quirk_ssc_force_disable(struct drm_device *dev)
14684{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014685 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014686 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014687 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014688}
14689
Carsten Emde4dca20e2012-03-15 15:56:26 +010014690/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014691 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14692 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014693 */
14694static void quirk_invert_brightness(struct drm_device *dev)
14695{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014696 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014697 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014698 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014699}
14700
Scot Doyle9c72cc62014-07-03 23:27:50 +000014701/* Some VBT's incorrectly indicate no backlight is present */
14702static void quirk_backlight_present(struct drm_device *dev)
14703{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014704 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014705 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14706 DRM_INFO("applying backlight present quirk\n");
14707}
14708
Jesse Barnesb690e962010-07-19 13:53:12 -070014709struct intel_quirk {
14710 int device;
14711 int subsystem_vendor;
14712 int subsystem_device;
14713 void (*hook)(struct drm_device *dev);
14714};
14715
Egbert Eich5f85f172012-10-14 15:46:38 +020014716/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14717struct intel_dmi_quirk {
14718 void (*hook)(struct drm_device *dev);
14719 const struct dmi_system_id (*dmi_id_list)[];
14720};
14721
14722static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14723{
14724 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14725 return 1;
14726}
14727
14728static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14729 {
14730 .dmi_id_list = &(const struct dmi_system_id[]) {
14731 {
14732 .callback = intel_dmi_reverse_brightness,
14733 .ident = "NCR Corporation",
14734 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14735 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14736 },
14737 },
14738 { } /* terminating entry */
14739 },
14740 .hook = quirk_invert_brightness,
14741 },
14742};
14743
Ben Widawskyc43b5632012-04-16 14:07:40 -070014744static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014745 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14746 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14747
Jesse Barnesb690e962010-07-19 13:53:12 -070014748 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14749 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14750
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014751 /* 830 needs to leave pipe A & dpll A up */
14752 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14753
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014754 /* 830 needs to leave pipe B & dpll B up */
14755 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14756
Keith Packard435793d2011-07-12 14:56:22 -070014757 /* Lenovo U160 cannot use SSC on LVDS */
14758 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014759
14760 /* Sony Vaio Y cannot use SSC on LVDS */
14761 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014762
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014763 /* Acer Aspire 5734Z must invert backlight brightness */
14764 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14765
14766 /* Acer/eMachines G725 */
14767 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14768
14769 /* Acer/eMachines e725 */
14770 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14771
14772 /* Acer/Packard Bell NCL20 */
14773 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14774
14775 /* Acer Aspire 4736Z */
14776 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014777
14778 /* Acer Aspire 5336 */
14779 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014780
14781 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14782 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014783
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014784 /* Acer C720 Chromebook (Core i3 4005U) */
14785 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14786
jens steinb2a96012014-10-28 20:25:53 +010014787 /* Apple Macbook 2,1 (Core 2 T7400) */
14788 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14789
Jani Nikula1b9448b02015-11-05 11:49:59 +020014790 /* Apple Macbook 4,1 */
14791 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14792
Scot Doyled4967d82014-07-03 23:27:52 +000014793 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14794 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014795
14796 /* HP Chromebook 14 (Celeron 2955U) */
14797 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014798
14799 /* Dell Chromebook 11 */
14800 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014801
14802 /* Dell Chromebook 11 (2015 version) */
14803 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014804};
14805
14806static void intel_init_quirks(struct drm_device *dev)
14807{
14808 struct pci_dev *d = dev->pdev;
14809 int i;
14810
14811 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14812 struct intel_quirk *q = &intel_quirks[i];
14813
14814 if (d->device == q->device &&
14815 (d->subsystem_vendor == q->subsystem_vendor ||
14816 q->subsystem_vendor == PCI_ANY_ID) &&
14817 (d->subsystem_device == q->subsystem_device ||
14818 q->subsystem_device == PCI_ANY_ID))
14819 q->hook(dev);
14820 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014821 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14822 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14823 intel_dmi_quirks[i].hook(dev);
14824 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014825}
14826
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014827/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014828static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014829{
David Weinehall52a05c32016-08-22 13:32:44 +030014830 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014831 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014832 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014833
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014834 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014835 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014836 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014837 sr1 = inb(VGA_SR_DATA);
14838 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014839 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014840 udelay(300);
14841
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014842 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014843 POSTING_READ(vga_reg);
14844}
14845
Daniel Vetterf8175862012-04-10 15:50:11 +020014846void intel_modeset_init_hw(struct drm_device *dev)
14847{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014848 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014849
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014850 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014851 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014852
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014853 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014854}
14855
Matt Roperd93c0372015-12-03 11:37:41 -080014856/*
14857 * Calculate what we think the watermarks should be for the state we've read
14858 * out of the hardware and then immediately program those watermarks so that
14859 * we ensure the hardware settings match our internal state.
14860 *
14861 * We can calculate what we think WM's should be by creating a duplicate of the
14862 * current state (which was constructed during hardware readout) and running it
14863 * through the atomic check code to calculate new watermark values in the
14864 * state object.
14865 */
14866static void sanitize_watermarks(struct drm_device *dev)
14867{
14868 struct drm_i915_private *dev_priv = to_i915(dev);
14869 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014870 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014871 struct drm_crtc *crtc;
14872 struct drm_crtc_state *cstate;
14873 struct drm_modeset_acquire_ctx ctx;
14874 int ret;
14875 int i;
14876
14877 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014878 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014879 return;
14880
14881 /*
14882 * We need to hold connection_mutex before calling duplicate_state so
14883 * that the connector loop is protected.
14884 */
14885 drm_modeset_acquire_init(&ctx, 0);
14886retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014887 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014888 if (ret == -EDEADLK) {
14889 drm_modeset_backoff(&ctx);
14890 goto retry;
14891 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014892 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014893 }
14894
14895 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14896 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014897 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014898
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014899 intel_state = to_intel_atomic_state(state);
14900
Matt Ropered4a6a72016-02-23 17:20:13 -080014901 /*
14902 * Hardware readout is the only time we don't want to calculate
14903 * intermediate watermarks (since we don't trust the current
14904 * watermarks).
14905 */
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014906 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014907
Matt Roperd93c0372015-12-03 11:37:41 -080014908 ret = intel_atomic_check(dev, state);
14909 if (ret) {
14910 /*
14911 * If we fail here, it means that the hardware appears to be
14912 * programmed in a way that shouldn't be possible, given our
14913 * understanding of watermark requirements. This might mean a
14914 * mistake in the hardware readout code or a mistake in the
14915 * watermark calculations for a given platform. Raise a WARN
14916 * so that this is noticeable.
14917 *
14918 * If this actually happens, we'll have to just leave the
14919 * BIOS-programmed watermarks untouched and hope for the best.
14920 */
14921 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014922 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014923 }
14924
14925 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080014926 for_each_crtc_in_state(state, crtc, cstate, i) {
14927 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14928
Matt Ropered4a6a72016-02-23 17:20:13 -080014929 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014930 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014931 }
14932
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014933put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014934 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014935fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014936 drm_modeset_drop_locks(&ctx);
14937 drm_modeset_acquire_fini(&ctx);
14938}
14939
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014940int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014941{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014942 struct drm_i915_private *dev_priv = to_i915(dev);
14943 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014944 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014945 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014946
14947 drm_mode_config_init(dev);
14948
14949 dev->mode_config.min_width = 0;
14950 dev->mode_config.min_height = 0;
14951
Dave Airlie019d96c2011-09-29 16:20:42 +010014952 dev->mode_config.preferred_depth = 24;
14953 dev->mode_config.prefer_shadow = 1;
14954
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014955 dev->mode_config.allow_fb_modifiers = true;
14956
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014957 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014958
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014959 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014960 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014961
Jesse Barnesb690e962010-07-19 13:53:12 -070014962 intel_init_quirks(dev);
14963
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014964 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014965
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014966 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014967 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014968
Lukas Wunner69f92f62015-07-15 13:57:35 +020014969 /*
14970 * There may be no VBT; and if the BIOS enabled SSC we can
14971 * just keep using it to avoid unnecessary flicker. Whereas if the
14972 * BIOS isn't using it, don't assume it will work even if the VBT
14973 * indicates as much.
14974 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014975 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014976 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14977 DREF_SSC1_ENABLE);
14978
14979 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14980 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14981 bios_lvds_use_ssc ? "en" : "dis",
14982 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14983 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14984 }
14985 }
14986
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014987 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014988 dev->mode_config.max_width = 2048;
14989 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014990 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014991 dev->mode_config.max_width = 4096;
14992 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014993 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014994 dev->mode_config.max_width = 8192;
14995 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014996 }
Damien Lespiau068be562014-03-28 14:17:49 +000014997
Jani Nikula2a307c22016-11-30 17:43:04 +020014998 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14999 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015000 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015001 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015002 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15003 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15004 } else {
15005 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15006 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15007 }
15008
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015009 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015010
Zhao Yakui28c97732009-10-09 11:39:41 +080015011 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015012 INTEL_INFO(dev_priv)->num_pipes,
15013 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015014
Damien Lespiau055e3932014-08-18 13:49:10 +010015015 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015016 int ret;
15017
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015018 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015019 if (ret) {
15020 drm_mode_config_cleanup(dev);
15021 return ret;
15022 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015023 }
15024
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015025 intel_update_czclk(dev_priv);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015026 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020015027 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015028
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015029 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015030
Ville Syrjäläb2045352016-05-13 23:41:27 +030015031 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015032 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015033
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015034 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015035 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015036 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015037
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015038 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015039 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015040 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015041
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015042 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015043 struct intel_initial_plane_config plane_config = {};
15044
Jesse Barnes46f297f2014-03-07 08:57:48 -080015045 if (!crtc->active)
15046 continue;
15047
Jesse Barnes46f297f2014-03-07 08:57:48 -080015048 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015049 * Note that reserving the BIOS fb up front prevents us
15050 * from stuffing other stolen allocations like the ring
15051 * on top. This prevents some ugliness at boot time, and
15052 * can even allow for smooth boot transitions if the BIOS
15053 * fb is large enough for the active pipe configuration.
15054 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015055 dev_priv->display.get_initial_plane_config(crtc,
15056 &plane_config);
15057
15058 /*
15059 * If the fb is shared between multiple heads, we'll
15060 * just get the first one.
15061 */
15062 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015063 }
Matt Roperd93c0372015-12-03 11:37:41 -080015064
15065 /*
15066 * Make sure hardware watermarks really match the state we read out.
15067 * Note that we need to do this after reconstructing the BIOS fb's
15068 * since the watermark calculation done here will use pstate->fb.
15069 */
15070 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015071
15072 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015073}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015074
Daniel Vetter7fad7982012-07-04 17:51:47 +020015075static void intel_enable_pipe_a(struct drm_device *dev)
15076{
15077 struct intel_connector *connector;
15078 struct drm_connector *crt = NULL;
15079 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015080 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015081
15082 /* We can't just switch on the pipe A, we need to set things up with a
15083 * proper mode and output configuration. As a gross hack, enable pipe A
15084 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015085 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015086 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15087 crt = &connector->base;
15088 break;
15089 }
15090 }
15091
15092 if (!crt)
15093 return;
15094
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015095 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015096 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015097}
15098
Daniel Vetterfa555832012-10-10 23:14:00 +020015099static bool
15100intel_check_plane_mapping(struct intel_crtc *crtc)
15101{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015102 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015103 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015104
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015105 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015106 return true;
15107
Ville Syrjälä649636e2015-09-22 19:50:01 +030015108 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015109
15110 if ((val & DISPLAY_PLANE_ENABLE) &&
15111 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15112 return false;
15113
15114 return true;
15115}
15116
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015117static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15118{
15119 struct drm_device *dev = crtc->base.dev;
15120 struct intel_encoder *encoder;
15121
15122 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15123 return true;
15124
15125 return false;
15126}
15127
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015128static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15129{
15130 struct drm_device *dev = encoder->base.dev;
15131 struct intel_connector *connector;
15132
15133 for_each_connector_on_encoder(dev, &encoder->base, connector)
15134 return connector;
15135
15136 return NULL;
15137}
15138
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015139static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15140 enum transcoder pch_transcoder)
15141{
15142 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15143 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15144}
15145
Daniel Vetter24929352012-07-02 20:28:59 +020015146static void intel_sanitize_crtc(struct intel_crtc *crtc)
15147{
15148 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015149 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015150 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015151
Daniel Vetter24929352012-07-02 20:28:59 +020015152 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015153 if (!transcoder_is_dsi(cpu_transcoder)) {
15154 i915_reg_t reg = PIPECONF(cpu_transcoder);
15155
15156 I915_WRITE(reg,
15157 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15158 }
Daniel Vetter24929352012-07-02 20:28:59 +020015159
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015160 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015161 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015162 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015163 struct intel_plane *plane;
15164
Daniel Vetter96256042015-02-13 21:03:42 +010015165 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015166
15167 /* Disable everything but the primary plane */
15168 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15169 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15170 continue;
15171
15172 plane->disable_plane(&plane->base, &crtc->base);
15173 }
Daniel Vetter96256042015-02-13 21:03:42 +010015174 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015175
Daniel Vetter24929352012-07-02 20:28:59 +020015176 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015177 * disable the crtc (and hence change the state) if it is wrong. Note
15178 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015179 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015180 bool plane;
15181
Ville Syrjälä78108b72016-05-27 20:59:19 +030015182 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15183 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015184
15185 /* Pipe has the wrong plane attached and the plane is active.
15186 * Temporarily change the plane mapping and disable everything
15187 * ... */
15188 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015189 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015190 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015191 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015192 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015193 }
Daniel Vetter24929352012-07-02 20:28:59 +020015194
Daniel Vetter7fad7982012-07-04 17:51:47 +020015195 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15196 crtc->pipe == PIPE_A && !crtc->active) {
15197 /* BIOS forgot to enable pipe A, this mostly happens after
15198 * resume. Force-enable the pipe to fix this, the update_dpms
15199 * call below we restore the pipe to the right state, but leave
15200 * the required bits on. */
15201 intel_enable_pipe_a(dev);
15202 }
15203
Daniel Vetter24929352012-07-02 20:28:59 +020015204 /* Adjust the state of the output pipe according to whether we
15205 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015206 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015207 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015208
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015209 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015210 /*
15211 * We start out with underrun reporting disabled to avoid races.
15212 * For correct bookkeeping mark this on active crtcs.
15213 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015214 * Also on gmch platforms we dont have any hardware bits to
15215 * disable the underrun reporting. Which means we need to start
15216 * out with underrun reporting disabled also on inactive pipes,
15217 * since otherwise we'll complain about the garbage we read when
15218 * e.g. coming up after runtime pm.
15219 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015220 * No protection against concurrent access is required - at
15221 * worst a fifo underrun happens which also sets this to false.
15222 */
15223 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015224 /*
15225 * We track the PCH trancoder underrun reporting state
15226 * within the crtc. With crtc for pipe A housing the underrun
15227 * reporting state for PCH transcoder A, crtc for pipe B housing
15228 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15229 * and marking underrun reporting as disabled for the non-existing
15230 * PCH transcoders B and C would prevent enabling the south
15231 * error interrupt (see cpt_can_enable_serr_int()).
15232 */
15233 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15234 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015235 }
Daniel Vetter24929352012-07-02 20:28:59 +020015236}
15237
15238static void intel_sanitize_encoder(struct intel_encoder *encoder)
15239{
15240 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015241
15242 /* We need to check both for a crtc link (meaning that the
15243 * encoder is active and trying to read from a pipe) and the
15244 * pipe itself being active. */
15245 bool has_active_crtc = encoder->base.crtc &&
15246 to_intel_crtc(encoder->base.crtc)->active;
15247
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015248 connector = intel_encoder_find_connector(encoder);
15249 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015250 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15251 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015252 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015253
15254 /* Connector is active, but has no active pipe. This is
15255 * fallout from our resume register restoring. Disable
15256 * the encoder manually again. */
15257 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015258 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15259
Daniel Vetter24929352012-07-02 20:28:59 +020015260 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15261 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015262 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015263 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015264 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015265 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015266 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015267 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015268
15269 /* Inconsistent output/port/pipe state happens presumably due to
15270 * a bug in one of the get_hw_state functions. Or someplace else
15271 * in our code, like the register restore mess on resume. Clamp
15272 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015273
15274 connector->base.dpms = DRM_MODE_DPMS_OFF;
15275 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015276 }
15277 /* Enabled encoders without active connectors will be fixed in
15278 * the crtc fixup. */
15279}
15280
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015281void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015282{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015283 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015284
Imre Deak04098752014-02-18 00:02:16 +020015285 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15286 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015287 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015288 }
15289}
15290
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015291void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015292{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015293 /* This function can be called both from intel_modeset_setup_hw_state or
15294 * at a very early point in our resume sequence, where the power well
15295 * structures are not yet restored. Since this function is at a very
15296 * paranoid "someone might have enabled VGA while we were not looking"
15297 * level, just check if the power well is enabled instead of trying to
15298 * follow the "don't touch the power well if we don't need it" policy
15299 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015300 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015301 return;
15302
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015303 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015304
15305 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015306}
15307
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015308static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015309{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015310 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015311
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015312 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015313}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015314
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015315/* FIXME read out full plane state for all planes */
15316static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015317{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015318 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015319 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015320 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015321
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015322 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015323 primary_get_hw_state(to_intel_plane(primary));
15324
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015325 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015326 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015327}
15328
Daniel Vetter30e984d2013-06-05 13:34:17 +020015329static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015330{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015331 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015332 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015333 struct intel_crtc *crtc;
15334 struct intel_encoder *encoder;
15335 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015336 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015337
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015338 dev_priv->active_crtcs = 0;
15339
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015340 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015341 struct intel_crtc_state *crtc_state =
15342 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015343
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015344 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015345 memset(crtc_state, 0, sizeof(*crtc_state));
15346 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015347
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015348 crtc_state->base.active = crtc_state->base.enable =
15349 dev_priv->display.get_pipe_config(crtc, crtc_state);
15350
15351 crtc->base.enabled = crtc_state->base.enable;
15352 crtc->active = crtc_state->base.active;
15353
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015354 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015355 dev_priv->active_crtcs |= 1 << crtc->pipe;
15356
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015357 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015358
Ville Syrjälä78108b72016-05-27 20:59:19 +030015359 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15360 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015361 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015362 }
15363
Daniel Vetter53589012013-06-05 13:34:16 +020015364 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15365 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15366
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015367 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015368 &pll->state.hw_state);
15369 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015370 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015371 struct intel_crtc_state *crtc_state =
15372 to_intel_crtc_state(crtc->base.state);
15373
15374 if (crtc_state->base.active &&
15375 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015376 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015377 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015378 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015379
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015380 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015381 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015382 }
15383
Damien Lespiaub2784e12014-08-05 11:29:37 +010015384 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015385 pipe = 0;
15386
15387 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015388 struct intel_crtc_state *crtc_state;
15389
Ville Syrjälä98187832016-10-31 22:37:10 +020015390 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015391 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015392
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015393 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015394 crtc_state->output_types |= 1 << encoder->type;
15395 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015396 } else {
15397 encoder->base.crtc = NULL;
15398 }
15399
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015400 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015401 encoder->base.base.id, encoder->base.name,
15402 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015403 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015404 }
15405
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015406 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015407 if (connector->get_hw_state(connector)) {
15408 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015409
15410 encoder = connector->encoder;
15411 connector->base.encoder = &encoder->base;
15412
15413 if (encoder->base.crtc &&
15414 encoder->base.crtc->state->active) {
15415 /*
15416 * This has to be done during hardware readout
15417 * because anything calling .crtc_disable may
15418 * rely on the connector_mask being accurate.
15419 */
15420 encoder->base.crtc->state->connector_mask |=
15421 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015422 encoder->base.crtc->state->encoder_mask |=
15423 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015424 }
15425
Daniel Vetter24929352012-07-02 20:28:59 +020015426 } else {
15427 connector->base.dpms = DRM_MODE_DPMS_OFF;
15428 connector->base.encoder = NULL;
15429 }
15430 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015431 connector->base.base.id, connector->base.name,
15432 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015433 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015434
15435 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015436 struct intel_crtc_state *crtc_state =
15437 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015438 int pixclk = 0;
15439
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015440 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015441
15442 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015443 if (crtc_state->base.active) {
15444 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15445 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015446 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15447
15448 /*
15449 * The initial mode needs to be set in order to keep
15450 * the atomic core happy. It wants a valid mode if the
15451 * crtc's enabled, so we do the above call.
15452 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015453 * But we don't set all the derived state fully, hence
15454 * set a flag to indicate that a full recalculation is
15455 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015456 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015457 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015458
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015459 intel_crtc_compute_pixel_rate(crtc_state);
15460
15461 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15462 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15463 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015464 else
15465 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15466
15467 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015468 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015469 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15470
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015471 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15472 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015473 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015474
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015475 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15476
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015477 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015478 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015479}
15480
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015481/* Scan out the current hw modeset state,
15482 * and sanitizes it to the current state
15483 */
15484static void
15485intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015486{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015487 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015488 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015489 struct intel_crtc *crtc;
15490 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015491 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015492
15493 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015494
15495 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015496 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015497 intel_sanitize_encoder(encoder);
15498 }
15499
Damien Lespiau055e3932014-08-18 13:49:10 +010015500 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015501 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015502
Daniel Vetter24929352012-07-02 20:28:59 +020015503 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015504 intel_dump_pipe_config(crtc, crtc->config,
15505 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015506 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015507
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015508 intel_modeset_update_connector_atomic_state(dev);
15509
Daniel Vetter35c95372013-07-17 06:55:04 +020015510 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15511 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15512
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015513 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015514 continue;
15515
15516 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15517
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015518 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015519 pll->on = false;
15520 }
15521
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015522 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015523 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015524 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000015525 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015526 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015527 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015528
15529 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015530 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015531
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015532 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015533 if (WARN_ON(put_domains))
15534 modeset_put_power_domains(dev_priv, put_domains);
15535 }
15536 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015537
Imre Deak8d8c3862017-02-17 17:39:46 +020015538 intel_power_domains_verify_state(dev_priv);
15539
Paulo Zanoni010cf732016-01-19 11:35:48 -020015540 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015541}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015542
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015543void intel_display_resume(struct drm_device *dev)
15544{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015545 struct drm_i915_private *dev_priv = to_i915(dev);
15546 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15547 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015548 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015549
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015550 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015551 if (state)
15552 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015553
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015554 /*
15555 * This is a cludge because with real atomic modeset mode_config.mutex
15556 * won't be taken. Unfortunately some probed state like
15557 * audio_codec_enable is still protected by mode_config.mutex, so lock
15558 * it here for now.
15559 */
15560 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015561 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015562
Maarten Lankhorst73974892016-08-05 23:28:27 +030015563 while (1) {
15564 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15565 if (ret != -EDEADLK)
15566 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015567
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015568 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015569 }
15570
Maarten Lankhorst73974892016-08-05 23:28:27 +030015571 if (!ret)
15572 ret = __intel_display_resume(dev, state);
15573
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015574 drm_modeset_drop_locks(&ctx);
15575 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015576 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015577
Chris Wilson08536952016-10-14 13:18:18 +010015578 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015579 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015580 if (state)
15581 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015582}
15583
15584void intel_modeset_gem_init(struct drm_device *dev)
15585{
Chris Wilsondc979972016-05-10 14:10:04 +010015586 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015587
Chris Wilsondc979972016-05-10 14:10:04 +010015588 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015589
Chris Wilson1833b132012-05-09 11:56:28 +010015590 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015591
Chris Wilson1ee8da62016-05-12 12:43:23 +010015592 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015593}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015594
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015595int intel_connector_register(struct drm_connector *connector)
15596{
15597 struct intel_connector *intel_connector = to_intel_connector(connector);
15598 int ret;
15599
15600 ret = intel_backlight_device_register(intel_connector);
15601 if (ret)
15602 goto err;
15603
15604 return 0;
15605
15606err:
15607 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015608}
15609
Chris Wilsonc191eca2016-06-17 11:40:33 +010015610void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015611{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015612 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015613
Chris Wilsone63d87c2016-06-17 11:40:34 +010015614 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015615 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015616}
15617
Jesse Barnes79e53942008-11-07 14:24:08 -080015618void intel_modeset_cleanup(struct drm_device *dev)
15619{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015620 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015621
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015622 flush_work(&dev_priv->atomic_helper.free_work);
15623 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15624
Chris Wilsondc979972016-05-10 14:10:04 +010015625 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015626
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015627 /*
15628 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015629 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015630 * experience fancy races otherwise.
15631 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015632 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015633
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015634 /*
15635 * Due to the hpd irq storm handling the hotplug work can re-arm the
15636 * poll handlers. Hence disable polling after hpd handling is shut down.
15637 */
Keith Packardf87ea762010-10-03 19:36:26 -070015638 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015639
Jesse Barnes723bfd72010-10-07 16:01:13 -070015640 intel_unregister_dsm_handler();
15641
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015642 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015643
Chris Wilson1630fe72011-07-08 12:22:42 +010015644 /* flush any delayed tasks or pending work */
15645 flush_scheduled_work();
15646
Jesse Barnes79e53942008-11-07 14:24:08 -080015647 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015648
Chris Wilson1ee8da62016-05-12 12:43:23 +010015649 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015650
Chris Wilsondc979972016-05-10 14:10:04 +010015651 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015652
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015653 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015654}
15655
Chris Wilsondf0e9242010-09-09 16:20:55 +010015656void intel_connector_attach_encoder(struct intel_connector *connector,
15657 struct intel_encoder *encoder)
15658{
15659 connector->encoder = encoder;
15660 drm_mode_connector_attach_encoder(&connector->base,
15661 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015662}
Dave Airlie28d52042009-09-21 14:33:58 +100015663
15664/*
15665 * set vga decode state - true == enable VGA decode
15666 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015667int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015668{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015669 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015670 u16 gmch_ctrl;
15671
Chris Wilson75fa0412014-02-07 18:37:02 -020015672 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15673 DRM_ERROR("failed to read control word\n");
15674 return -EIO;
15675 }
15676
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015677 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15678 return 0;
15679
Dave Airlie28d52042009-09-21 14:33:58 +100015680 if (state)
15681 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15682 else
15683 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015684
15685 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15686 DRM_ERROR("failed to write control word\n");
15687 return -EIO;
15688 }
15689
Dave Airlie28d52042009-09-21 14:33:58 +100015690 return 0;
15691}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015692
Chris Wilson98a2f412016-10-12 10:05:18 +010015693#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15694
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015695struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015696
15697 u32 power_well_driver;
15698
Chris Wilson63b66e52013-08-08 15:12:06 +020015699 int num_transcoders;
15700
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015701 struct intel_cursor_error_state {
15702 u32 control;
15703 u32 position;
15704 u32 base;
15705 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015706 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015707
15708 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015709 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015710 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015711 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015712 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015713
15714 struct intel_plane_error_state {
15715 u32 control;
15716 u32 stride;
15717 u32 size;
15718 u32 pos;
15719 u32 addr;
15720 u32 surface;
15721 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015722 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015723
15724 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015725 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015726 enum transcoder cpu_transcoder;
15727
15728 u32 conf;
15729
15730 u32 htotal;
15731 u32 hblank;
15732 u32 hsync;
15733 u32 vtotal;
15734 u32 vblank;
15735 u32 vsync;
15736 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015737};
15738
15739struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015740intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015741{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015742 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015743 int transcoders[] = {
15744 TRANSCODER_A,
15745 TRANSCODER_B,
15746 TRANSCODER_C,
15747 TRANSCODER_EDP,
15748 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015749 int i;
15750
Chris Wilsonc0336662016-05-06 15:40:21 +010015751 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015752 return NULL;
15753
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015754 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015755 if (error == NULL)
15756 return NULL;
15757
Chris Wilsonc0336662016-05-06 15:40:21 +010015758 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015759 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15760
Damien Lespiau055e3932014-08-18 13:49:10 +010015761 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015762 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015763 __intel_display_power_is_enabled(dev_priv,
15764 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015765 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015766 continue;
15767
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015768 error->cursor[i].control = I915_READ(CURCNTR(i));
15769 error->cursor[i].position = I915_READ(CURPOS(i));
15770 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015771
15772 error->plane[i].control = I915_READ(DSPCNTR(i));
15773 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015774 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015775 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015776 error->plane[i].pos = I915_READ(DSPPOS(i));
15777 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015778 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015779 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015780 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015781 error->plane[i].surface = I915_READ(DSPSURF(i));
15782 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15783 }
15784
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015785 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015786
Chris Wilsonc0336662016-05-06 15:40:21 +010015787 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015788 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015789 }
15790
Jani Nikula4d1de972016-03-18 17:05:42 +020015791 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015792 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015793 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015794 error->num_transcoders++; /* Account for eDP. */
15795
15796 for (i = 0; i < error->num_transcoders; i++) {
15797 enum transcoder cpu_transcoder = transcoders[i];
15798
Imre Deakddf9c532013-11-27 22:02:02 +020015799 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015800 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015801 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015802 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015803 continue;
15804
Chris Wilson63b66e52013-08-08 15:12:06 +020015805 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15806
15807 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15808 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15809 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15810 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15811 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15812 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15813 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015814 }
15815
15816 return error;
15817}
15818
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015819#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15820
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015821void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015822intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015823 struct intel_display_error_state *error)
15824{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015825 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015826 int i;
15827
Chris Wilson63b66e52013-08-08 15:12:06 +020015828 if (!error)
15829 return;
15830
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015831 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015832 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015833 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015834 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015835 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015836 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015837 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015838 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015839 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015840 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015841
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015842 err_printf(m, "Plane [%d]:\n", i);
15843 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15844 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015845 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015846 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15847 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015848 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015849 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015850 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015851 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015852 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15853 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015854 }
15855
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015856 err_printf(m, "Cursor [%d]:\n", i);
15857 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15858 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15859 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015860 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015861
15862 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015863 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015864 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015865 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015866 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015867 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15868 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15869 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15870 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15871 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15872 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15873 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15874 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015875}
Chris Wilson98a2f412016-10-12 10:05:18 +010015876
15877#endif