Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2006-2007 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | */ |
| 26 | |
Daniel Vetter | 618563e | 2012-04-01 13:38:50 +0200 | [diff] [blame] | 27 | #include <linux/dmi.h> |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 28 | #include <linux/module.h> |
| 29 | #include <linux/input.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 30 | #include <linux/i2c.h> |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 31 | #include <linux/kernel.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 32 | #include <linux/slab.h> |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 33 | #include <linux/vgaarb.h> |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 34 | #include <drm/drm_edid.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drmP.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 37 | #include "intel_frontbuffer.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 38 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 39 | #include "i915_drv.h" |
Imre Deak | db18b6a | 2016-03-24 12:41:40 +0200 | [diff] [blame] | 40 | #include "intel_dsi.h" |
Jesse Barnes | e5510fa | 2010-07-01 16:48:37 -0700 | [diff] [blame] | 41 | #include "i915_trace.h" |
Xi Ruoyao | 319c1d4 | 2015-03-12 20:16:32 +0800 | [diff] [blame] | 42 | #include <drm/drm_atomic.h> |
Matt Roper | c196e1d | 2015-01-21 16:35:48 -0800 | [diff] [blame] | 43 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 44 | #include <drm/drm_dp_helper.h> |
| 45 | #include <drm/drm_crtc_helper.h> |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 46 | #include <drm/drm_plane_helper.h> |
| 47 | #include <drm/drm_rect.h> |
Keith Packard | c0f372b3 | 2011-11-16 22:24:52 -0800 | [diff] [blame] | 48 | #include <linux/dma_remapping.h> |
Alex Goins | fd8e058 | 2015-11-25 18:43:38 -0800 | [diff] [blame] | 49 | #include <linux/reservation.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 50 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 51 | static bool is_mmio_work(struct intel_flip_work *work) |
| 52 | { |
| 53 | return work->mmio_work.func; |
| 54 | } |
| 55 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 56 | /* Primary plane formats for gen <= 3 */ |
Damien Lespiau | 568db4f | 2015-05-12 16:13:18 +0100 | [diff] [blame] | 57 | static const uint32_t i8xx_primary_formats[] = { |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 58 | DRM_FORMAT_C8, |
| 59 | DRM_FORMAT_RGB565, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 60 | DRM_FORMAT_XRGB1555, |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 61 | DRM_FORMAT_XRGB8888, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 62 | }; |
| 63 | |
| 64 | /* Primary plane formats for gen >= 4 */ |
Damien Lespiau | 568db4f | 2015-05-12 16:13:18 +0100 | [diff] [blame] | 65 | static const uint32_t i965_primary_formats[] = { |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 66 | DRM_FORMAT_C8, |
| 67 | DRM_FORMAT_RGB565, |
| 68 | DRM_FORMAT_XRGB8888, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 69 | DRM_FORMAT_XBGR8888, |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 70 | DRM_FORMAT_XRGB2101010, |
| 71 | DRM_FORMAT_XBGR2101010, |
| 72 | }; |
| 73 | |
| 74 | static const uint32_t skl_primary_formats[] = { |
| 75 | DRM_FORMAT_C8, |
| 76 | DRM_FORMAT_RGB565, |
| 77 | DRM_FORMAT_XRGB8888, |
| 78 | DRM_FORMAT_XBGR8888, |
Damien Lespiau | 67fe7dc | 2015-05-15 19:06:00 +0100 | [diff] [blame] | 79 | DRM_FORMAT_ARGB8888, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 80 | DRM_FORMAT_ABGR8888, |
| 81 | DRM_FORMAT_XRGB2101010, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 82 | DRM_FORMAT_XBGR2101010, |
Kumar, Mahesh | ea916ea | 2015-09-03 16:17:09 +0530 | [diff] [blame] | 83 | DRM_FORMAT_YUYV, |
| 84 | DRM_FORMAT_YVYU, |
| 85 | DRM_FORMAT_UYVY, |
| 86 | DRM_FORMAT_VYUY, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 87 | }; |
| 88 | |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 89 | /* Cursor formats */ |
| 90 | static const uint32_t intel_cursor_formats[] = { |
| 91 | DRM_FORMAT_ARGB8888, |
| 92 | }; |
| 93 | |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 94 | static void i9xx_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 95 | struct intel_crtc_state *pipe_config); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 96 | static void ironlake_pch_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 97 | struct intel_crtc_state *pipe_config); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 98 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 99 | static int intel_framebuffer_init(struct intel_framebuffer *ifb, |
| 100 | struct drm_i915_gem_object *obj, |
| 101 | struct drm_mode_fb_cmd2 *mode_cmd); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 102 | static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc); |
| 103 | static void intel_set_pipe_timings(struct intel_crtc *intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 104 | static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 105 | static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc, |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 106 | struct intel_link_m_n *m_n, |
| 107 | struct intel_link_m_n *m2_n2); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 108 | static void ironlake_set_pipeconf(struct drm_crtc *crtc); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 109 | static void haswell_set_pipeconf(struct drm_crtc *crtc); |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 110 | static void haswell_set_pipemisc(struct drm_crtc *crtc); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 111 | static void vlv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 112 | const struct intel_crtc_state *pipe_config); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 113 | static void chv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 114 | const struct intel_crtc_state *pipe_config); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 115 | static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *); |
| 116 | static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *); |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 117 | static void intel_crtc_init_scalers(struct intel_crtc *crtc, |
| 118 | struct intel_crtc_state *crtc_state); |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 119 | static void skylake_pfit_enable(struct intel_crtc *crtc); |
| 120 | static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force); |
| 121 | static void ironlake_pfit_enable(struct intel_crtc *crtc); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 122 | static void intel_modeset_setup_hw_state(struct drm_device *dev); |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 123 | static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc); |
Damien Lespiau | e7457a9 | 2013-08-08 22:28:59 +0100 | [diff] [blame] | 124 | |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 125 | struct intel_limit { |
Ander Conselvan de Oliveira | 4c5def9 | 2016-05-04 12:11:58 +0300 | [diff] [blame] | 126 | struct { |
| 127 | int min, max; |
| 128 | } dot, vco, n, m, m1, m2, p, p1; |
| 129 | |
| 130 | struct { |
| 131 | int dot_limit; |
| 132 | int p2_slow, p2_fast; |
| 133 | } p2; |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 134 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 135 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 136 | /* returns HPLL frequency in kHz */ |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 137 | int vlv_get_hpll_vco(struct drm_i915_private *dev_priv) |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 138 | { |
| 139 | int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 }; |
| 140 | |
| 141 | /* Obtain SKU information */ |
| 142 | mutex_lock(&dev_priv->sb_lock); |
| 143 | hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) & |
| 144 | CCK_FUSE_HPLL_FREQ_MASK; |
| 145 | mutex_unlock(&dev_priv->sb_lock); |
| 146 | |
| 147 | return vco_freq[hpll_freq] * 1000; |
| 148 | } |
| 149 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 150 | int vlv_get_cck_clock(struct drm_i915_private *dev_priv, |
| 151 | const char *name, u32 reg, int ref_freq) |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 152 | { |
| 153 | u32 val; |
| 154 | int divider; |
| 155 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 156 | mutex_lock(&dev_priv->sb_lock); |
| 157 | val = vlv_cck_read(dev_priv, reg); |
| 158 | mutex_unlock(&dev_priv->sb_lock); |
| 159 | |
| 160 | divider = val & CCK_FREQUENCY_VALUES; |
| 161 | |
| 162 | WARN((val & CCK_FREQUENCY_STATUS) != |
| 163 | (divider << CCK_FREQUENCY_STATUS_SHIFT), |
| 164 | "%s change in progress\n", name); |
| 165 | |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 166 | return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1); |
| 167 | } |
| 168 | |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 169 | int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv, |
| 170 | const char *name, u32 reg) |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 171 | { |
| 172 | if (dev_priv->hpll_freq == 0) |
Ville Syrjälä | 49cd97a | 2017-02-07 20:33:45 +0200 | [diff] [blame] | 173 | dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv); |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 174 | |
| 175 | return vlv_get_cck_clock(dev_priv, name, reg, |
| 176 | dev_priv->hpll_freq); |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 177 | } |
| 178 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 179 | static void intel_update_czclk(struct drm_i915_private *dev_priv) |
| 180 | { |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 181 | if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))) |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 182 | return; |
| 183 | |
| 184 | dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk", |
| 185 | CCK_CZ_CLOCK_CONTROL); |
| 186 | |
| 187 | DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq); |
| 188 | } |
| 189 | |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 190 | static inline u32 /* units of 100MHz */ |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 191 | intel_fdi_link_freq(struct drm_i915_private *dev_priv, |
| 192 | const struct intel_crtc_state *pipe_config) |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 193 | { |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 194 | if (HAS_DDI(dev_priv)) |
| 195 | return pipe_config->port_clock; /* SPLL */ |
| 196 | else if (IS_GEN5(dev_priv)) |
| 197 | return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000; |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 198 | else |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 199 | return 270000; |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 200 | } |
| 201 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 202 | static const struct intel_limit intel_limits_i8xx_dac = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 203 | .dot = { .min = 25000, .max = 350000 }, |
Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 204 | .vco = { .min = 908000, .max = 1512000 }, |
Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 205 | .n = { .min = 2, .max = 16 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 206 | .m = { .min = 96, .max = 140 }, |
| 207 | .m1 = { .min = 18, .max = 26 }, |
| 208 | .m2 = { .min = 6, .max = 16 }, |
| 209 | .p = { .min = 4, .max = 128 }, |
| 210 | .p1 = { .min = 2, .max = 33 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 211 | .p2 = { .dot_limit = 165000, |
| 212 | .p2_slow = 4, .p2_fast = 2 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 213 | }; |
| 214 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 215 | static const struct intel_limit intel_limits_i8xx_dvo = { |
Daniel Vetter | 5d536e2 | 2013-07-06 12:52:06 +0200 | [diff] [blame] | 216 | .dot = { .min = 25000, .max = 350000 }, |
Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 217 | .vco = { .min = 908000, .max = 1512000 }, |
Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 218 | .n = { .min = 2, .max = 16 }, |
Daniel Vetter | 5d536e2 | 2013-07-06 12:52:06 +0200 | [diff] [blame] | 219 | .m = { .min = 96, .max = 140 }, |
| 220 | .m1 = { .min = 18, .max = 26 }, |
| 221 | .m2 = { .min = 6, .max = 16 }, |
| 222 | .p = { .min = 4, .max = 128 }, |
| 223 | .p1 = { .min = 2, .max = 33 }, |
| 224 | .p2 = { .dot_limit = 165000, |
| 225 | .p2_slow = 4, .p2_fast = 4 }, |
| 226 | }; |
| 227 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 228 | static const struct intel_limit intel_limits_i8xx_lvds = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 229 | .dot = { .min = 25000, .max = 350000 }, |
Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 230 | .vco = { .min = 908000, .max = 1512000 }, |
Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 231 | .n = { .min = 2, .max = 16 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 232 | .m = { .min = 96, .max = 140 }, |
| 233 | .m1 = { .min = 18, .max = 26 }, |
| 234 | .m2 = { .min = 6, .max = 16 }, |
| 235 | .p = { .min = 4, .max = 128 }, |
| 236 | .p1 = { .min = 1, .max = 6 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 237 | .p2 = { .dot_limit = 165000, |
| 238 | .p2_slow = 14, .p2_fast = 7 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 239 | }; |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 240 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 241 | static const struct intel_limit intel_limits_i9xx_sdvo = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 242 | .dot = { .min = 20000, .max = 400000 }, |
| 243 | .vco = { .min = 1400000, .max = 2800000 }, |
| 244 | .n = { .min = 1, .max = 6 }, |
| 245 | .m = { .min = 70, .max = 120 }, |
Patrik Jakobsson | 4f7dfb6 | 2013-02-13 22:20:22 +0100 | [diff] [blame] | 246 | .m1 = { .min = 8, .max = 18 }, |
| 247 | .m2 = { .min = 3, .max = 7 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 248 | .p = { .min = 5, .max = 80 }, |
| 249 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 250 | .p2 = { .dot_limit = 200000, |
| 251 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 252 | }; |
| 253 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 254 | static const struct intel_limit intel_limits_i9xx_lvds = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 255 | .dot = { .min = 20000, .max = 400000 }, |
| 256 | .vco = { .min = 1400000, .max = 2800000 }, |
| 257 | .n = { .min = 1, .max = 6 }, |
| 258 | .m = { .min = 70, .max = 120 }, |
Patrik Jakobsson | 53a7d2d | 2013-02-13 22:20:21 +0100 | [diff] [blame] | 259 | .m1 = { .min = 8, .max = 18 }, |
| 260 | .m2 = { .min = 3, .max = 7 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 261 | .p = { .min = 7, .max = 98 }, |
| 262 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 263 | .p2 = { .dot_limit = 112000, |
| 264 | .p2_slow = 14, .p2_fast = 7 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 265 | }; |
| 266 | |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 267 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 268 | static const struct intel_limit intel_limits_g4x_sdvo = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 269 | .dot = { .min = 25000, .max = 270000 }, |
| 270 | .vco = { .min = 1750000, .max = 3500000}, |
| 271 | .n = { .min = 1, .max = 4 }, |
| 272 | .m = { .min = 104, .max = 138 }, |
| 273 | .m1 = { .min = 17, .max = 23 }, |
| 274 | .m2 = { .min = 5, .max = 11 }, |
| 275 | .p = { .min = 10, .max = 30 }, |
| 276 | .p1 = { .min = 1, .max = 3}, |
| 277 | .p2 = { .dot_limit = 270000, |
| 278 | .p2_slow = 10, |
| 279 | .p2_fast = 10 |
Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 280 | }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 281 | }; |
| 282 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 283 | static const struct intel_limit intel_limits_g4x_hdmi = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 284 | .dot = { .min = 22000, .max = 400000 }, |
| 285 | .vco = { .min = 1750000, .max = 3500000}, |
| 286 | .n = { .min = 1, .max = 4 }, |
| 287 | .m = { .min = 104, .max = 138 }, |
| 288 | .m1 = { .min = 16, .max = 23 }, |
| 289 | .m2 = { .min = 5, .max = 11 }, |
| 290 | .p = { .min = 5, .max = 80 }, |
| 291 | .p1 = { .min = 1, .max = 8}, |
| 292 | .p2 = { .dot_limit = 165000, |
| 293 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 294 | }; |
| 295 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 296 | static const struct intel_limit intel_limits_g4x_single_channel_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 297 | .dot = { .min = 20000, .max = 115000 }, |
| 298 | .vco = { .min = 1750000, .max = 3500000 }, |
| 299 | .n = { .min = 1, .max = 3 }, |
| 300 | .m = { .min = 104, .max = 138 }, |
| 301 | .m1 = { .min = 17, .max = 23 }, |
| 302 | .m2 = { .min = 5, .max = 11 }, |
| 303 | .p = { .min = 28, .max = 112 }, |
| 304 | .p1 = { .min = 2, .max = 8 }, |
| 305 | .p2 = { .dot_limit = 0, |
| 306 | .p2_slow = 14, .p2_fast = 14 |
Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 307 | }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 308 | }; |
| 309 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 310 | static const struct intel_limit intel_limits_g4x_dual_channel_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 311 | .dot = { .min = 80000, .max = 224000 }, |
| 312 | .vco = { .min = 1750000, .max = 3500000 }, |
| 313 | .n = { .min = 1, .max = 3 }, |
| 314 | .m = { .min = 104, .max = 138 }, |
| 315 | .m1 = { .min = 17, .max = 23 }, |
| 316 | .m2 = { .min = 5, .max = 11 }, |
| 317 | .p = { .min = 14, .max = 42 }, |
| 318 | .p1 = { .min = 2, .max = 6 }, |
| 319 | .p2 = { .dot_limit = 0, |
| 320 | .p2_slow = 7, .p2_fast = 7 |
Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 321 | }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 322 | }; |
| 323 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 324 | static const struct intel_limit intel_limits_pineview_sdvo = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 325 | .dot = { .min = 20000, .max = 400000}, |
| 326 | .vco = { .min = 1700000, .max = 3500000 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 327 | /* Pineview's Ncounter is a ring counter */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 328 | .n = { .min = 3, .max = 6 }, |
| 329 | .m = { .min = 2, .max = 256 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 330 | /* Pineview only has one combined m divider, which we treat as m2. */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 331 | .m1 = { .min = 0, .max = 0 }, |
| 332 | .m2 = { .min = 0, .max = 254 }, |
| 333 | .p = { .min = 5, .max = 80 }, |
| 334 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 335 | .p2 = { .dot_limit = 200000, |
| 336 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 337 | }; |
| 338 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 339 | static const struct intel_limit intel_limits_pineview_lvds = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 340 | .dot = { .min = 20000, .max = 400000 }, |
| 341 | .vco = { .min = 1700000, .max = 3500000 }, |
| 342 | .n = { .min = 3, .max = 6 }, |
| 343 | .m = { .min = 2, .max = 256 }, |
| 344 | .m1 = { .min = 0, .max = 0 }, |
| 345 | .m2 = { .min = 0, .max = 254 }, |
| 346 | .p = { .min = 7, .max = 112 }, |
| 347 | .p1 = { .min = 1, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 348 | .p2 = { .dot_limit = 112000, |
| 349 | .p2_slow = 14, .p2_fast = 14 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 350 | }; |
| 351 | |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 352 | /* Ironlake / Sandybridge |
| 353 | * |
| 354 | * We calculate clock using (register_value + 2) for N/M1/M2, so here |
| 355 | * the range value for them is (actual_value - 2). |
| 356 | */ |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 357 | static const struct intel_limit intel_limits_ironlake_dac = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 358 | .dot = { .min = 25000, .max = 350000 }, |
| 359 | .vco = { .min = 1760000, .max = 3510000 }, |
| 360 | .n = { .min = 1, .max = 5 }, |
| 361 | .m = { .min = 79, .max = 127 }, |
| 362 | .m1 = { .min = 12, .max = 22 }, |
| 363 | .m2 = { .min = 5, .max = 9 }, |
| 364 | .p = { .min = 5, .max = 80 }, |
| 365 | .p1 = { .min = 1, .max = 8 }, |
| 366 | .p2 = { .dot_limit = 225000, |
| 367 | .p2_slow = 10, .p2_fast = 5 }, |
Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 368 | }; |
| 369 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 370 | static const struct intel_limit intel_limits_ironlake_single_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 371 | .dot = { .min = 25000, .max = 350000 }, |
| 372 | .vco = { .min = 1760000, .max = 3510000 }, |
| 373 | .n = { .min = 1, .max = 3 }, |
| 374 | .m = { .min = 79, .max = 118 }, |
| 375 | .m1 = { .min = 12, .max = 22 }, |
| 376 | .m2 = { .min = 5, .max = 9 }, |
| 377 | .p = { .min = 28, .max = 112 }, |
| 378 | .p1 = { .min = 2, .max = 8 }, |
| 379 | .p2 = { .dot_limit = 225000, |
| 380 | .p2_slow = 14, .p2_fast = 14 }, |
Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 381 | }; |
| 382 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 383 | static const struct intel_limit intel_limits_ironlake_dual_lvds = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 384 | .dot = { .min = 25000, .max = 350000 }, |
| 385 | .vco = { .min = 1760000, .max = 3510000 }, |
| 386 | .n = { .min = 1, .max = 3 }, |
| 387 | .m = { .min = 79, .max = 127 }, |
| 388 | .m1 = { .min = 12, .max = 22 }, |
| 389 | .m2 = { .min = 5, .max = 9 }, |
| 390 | .p = { .min = 14, .max = 56 }, |
| 391 | .p1 = { .min = 2, .max = 8 }, |
| 392 | .p2 = { .dot_limit = 225000, |
| 393 | .p2_slow = 7, .p2_fast = 7 }, |
Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 394 | }; |
| 395 | |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 396 | /* LVDS 100mhz refclk limits. */ |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 397 | static const struct intel_limit intel_limits_ironlake_single_lvds_100m = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 398 | .dot = { .min = 25000, .max = 350000 }, |
| 399 | .vco = { .min = 1760000, .max = 3510000 }, |
| 400 | .n = { .min = 1, .max = 2 }, |
| 401 | .m = { .min = 79, .max = 126 }, |
| 402 | .m1 = { .min = 12, .max = 22 }, |
| 403 | .m2 = { .min = 5, .max = 9 }, |
| 404 | .p = { .min = 28, .max = 112 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 405 | .p1 = { .min = 2, .max = 8 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 406 | .p2 = { .dot_limit = 225000, |
| 407 | .p2_slow = 14, .p2_fast = 14 }, |
Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 408 | }; |
| 409 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 410 | static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = { |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 411 | .dot = { .min = 25000, .max = 350000 }, |
| 412 | .vco = { .min = 1760000, .max = 3510000 }, |
| 413 | .n = { .min = 1, .max = 3 }, |
| 414 | .m = { .min = 79, .max = 126 }, |
| 415 | .m1 = { .min = 12, .max = 22 }, |
| 416 | .m2 = { .min = 5, .max = 9 }, |
| 417 | .p = { .min = 14, .max = 42 }, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 418 | .p1 = { .min = 2, .max = 6 }, |
Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 419 | .p2 = { .dot_limit = 225000, |
| 420 | .p2_slow = 7, .p2_fast = 7 }, |
Zhao Yakui | 4547668 | 2009-12-31 16:06:04 +0800 | [diff] [blame] | 421 | }; |
| 422 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 423 | static const struct intel_limit intel_limits_vlv = { |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 424 | /* |
| 425 | * These are the data rate limits (measured in fast clocks) |
| 426 | * since those are the strictest limits we have. The fast |
| 427 | * clock and actual rate limits are more relaxed, so checking |
| 428 | * them would make no difference. |
| 429 | */ |
| 430 | .dot = { .min = 25000 * 5, .max = 270000 * 5 }, |
Daniel Vetter | 75e5398 | 2013-04-18 21:10:43 +0200 | [diff] [blame] | 431 | .vco = { .min = 4000000, .max = 6000000 }, |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 432 | .n = { .min = 1, .max = 7 }, |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 433 | .m1 = { .min = 2, .max = 3 }, |
| 434 | .m2 = { .min = 11, .max = 156 }, |
Ville Syrjälä | b99ab66 | 2013-09-24 21:26:26 +0300 | [diff] [blame] | 435 | .p1 = { .min = 2, .max = 3 }, |
Ville Syrjälä | 5fdc9c49 | 2013-09-24 21:26:29 +0300 | [diff] [blame] | 436 | .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */ |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 437 | }; |
| 438 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 439 | static const struct intel_limit intel_limits_chv = { |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 440 | /* |
| 441 | * These are the data rate limits (measured in fast clocks) |
| 442 | * since those are the strictest limits we have. The fast |
| 443 | * clock and actual rate limits are more relaxed, so checking |
| 444 | * them would make no difference. |
| 445 | */ |
| 446 | .dot = { .min = 25000 * 5, .max = 540000 * 5}, |
Ville Syrjälä | 17fe102 | 2015-02-26 21:01:52 +0200 | [diff] [blame] | 447 | .vco = { .min = 4800000, .max = 6480000 }, |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 448 | .n = { .min = 1, .max = 1 }, |
| 449 | .m1 = { .min = 2, .max = 2 }, |
| 450 | .m2 = { .min = 24 << 22, .max = 175 << 22 }, |
| 451 | .p1 = { .min = 2, .max = 4 }, |
| 452 | .p2 = { .p2_slow = 1, .p2_fast = 14 }, |
| 453 | }; |
| 454 | |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 455 | static const struct intel_limit intel_limits_bxt = { |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 456 | /* FIXME: find real dot limits */ |
| 457 | .dot = { .min = 0, .max = INT_MAX }, |
Vandana Kannan | e629255 | 2015-07-01 17:02:57 +0530 | [diff] [blame] | 458 | .vco = { .min = 4800000, .max = 6700000 }, |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 459 | .n = { .min = 1, .max = 1 }, |
| 460 | .m1 = { .min = 2, .max = 2 }, |
| 461 | /* FIXME: find real m2 limits */ |
| 462 | .m2 = { .min = 2 << 22, .max = 255 << 22 }, |
| 463 | .p1 = { .min = 2, .max = 4 }, |
| 464 | .p2 = { .p2_slow = 1, .p2_fast = 20 }, |
| 465 | }; |
| 466 | |
Ander Conselvan de Oliveira | cdba954 | 2015-06-01 12:49:51 +0200 | [diff] [blame] | 467 | static bool |
| 468 | needs_modeset(struct drm_crtc_state *state) |
| 469 | { |
Maarten Lankhorst | fc59666 | 2015-07-21 13:28:57 +0200 | [diff] [blame] | 470 | return drm_atomic_crtc_needs_modeset(state); |
Ander Conselvan de Oliveira | cdba954 | 2015-06-01 12:49:51 +0200 | [diff] [blame] | 471 | } |
| 472 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 473 | /* |
| 474 | * Platform specific helpers to calculate the port PLL loopback- (clock.m), |
| 475 | * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast |
| 476 | * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic. |
| 477 | * The helpers' return value is the rate of the clock that is fed to the |
| 478 | * display engine's pipe which can be the above fast dot clock rate or a |
| 479 | * divided-down version of it. |
| 480 | */ |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 481 | /* m1 is reserved as 0 in Pineview, n is a ring counter */ |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 482 | static int pnv_calc_dpll_params(int refclk, struct dpll *clock) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 483 | { |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 484 | clock->m = clock->m2 + 2; |
| 485 | clock->p = clock->p1 * clock->p2; |
Ville Syrjälä | ed5ca77 | 2013-12-02 19:00:45 +0200 | [diff] [blame] | 486 | if (WARN_ON(clock->n == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 487 | return 0; |
Ville Syrjälä | fb03ac0 | 2013-10-14 14:50:30 +0300 | [diff] [blame] | 488 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n); |
| 489 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 490 | |
| 491 | return clock->dot; |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 492 | } |
| 493 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 494 | static uint32_t i9xx_dpll_compute_m(struct dpll *dpll) |
| 495 | { |
| 496 | return 5 * (dpll->m1 + 2) + (dpll->m2 + 2); |
| 497 | } |
| 498 | |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 499 | static int i9xx_calc_dpll_params(int refclk, struct dpll *clock) |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 500 | { |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 501 | clock->m = i9xx_dpll_compute_m(clock); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 502 | clock->p = clock->p1 * clock->p2; |
Ville Syrjälä | ed5ca77 | 2013-12-02 19:00:45 +0200 | [diff] [blame] | 503 | if (WARN_ON(clock->n + 2 == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 504 | return 0; |
Ville Syrjälä | fb03ac0 | 2013-10-14 14:50:30 +0300 | [diff] [blame] | 505 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2); |
| 506 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 507 | |
| 508 | return clock->dot; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 509 | } |
| 510 | |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 511 | static int vlv_calc_dpll_params(int refclk, struct dpll *clock) |
Imre Deak | 589eca6 | 2015-06-22 23:35:50 +0300 | [diff] [blame] | 512 | { |
| 513 | clock->m = clock->m1 * clock->m2; |
| 514 | clock->p = clock->p1 * clock->p2; |
| 515 | if (WARN_ON(clock->n == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 516 | return 0; |
Imre Deak | 589eca6 | 2015-06-22 23:35:50 +0300 | [diff] [blame] | 517 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n); |
| 518 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 519 | |
| 520 | return clock->dot / 5; |
Imre Deak | 589eca6 | 2015-06-22 23:35:50 +0300 | [diff] [blame] | 521 | } |
| 522 | |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 523 | int chv_calc_dpll_params(int refclk, struct dpll *clock) |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 524 | { |
| 525 | clock->m = clock->m1 * clock->m2; |
| 526 | clock->p = clock->p1 * clock->p2; |
| 527 | if (WARN_ON(clock->n == 0 || clock->p == 0)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 528 | return 0; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 529 | clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m, |
| 530 | clock->n << 22); |
| 531 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 532 | |
| 533 | return clock->dot / 5; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 534 | } |
| 535 | |
Jesse Barnes | 7c04d1d | 2009-02-23 15:36:40 -0800 | [diff] [blame] | 536 | #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 537 | /** |
| 538 | * Returns whether the given set of divisors are valid for a given refclk with |
| 539 | * the given connectors. |
| 540 | */ |
| 541 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 542 | static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv, |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 543 | const struct intel_limit *limit, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 544 | const struct dpll *clock) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 545 | { |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 546 | if (clock->n < limit->n.min || limit->n.max < clock->n) |
| 547 | INTELPllInvalid("n out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 548 | if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 549 | INTELPllInvalid("p1 out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 550 | if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 551 | INTELPllInvalid("m2 out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 552 | if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 553 | INTELPllInvalid("m1 out of range\n"); |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 554 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 555 | if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) && |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 556 | !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv)) |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 557 | if (clock->m1 <= clock->m2) |
| 558 | INTELPllInvalid("m1 <= m2\n"); |
| 559 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 560 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) && |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 561 | !IS_GEN9_LP(dev_priv)) { |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 562 | if (clock->p < limit->p.min || limit->p.max < clock->p) |
| 563 | INTELPllInvalid("p out of range\n"); |
| 564 | if (clock->m < limit->m.min || limit->m.max < clock->m) |
| 565 | INTELPllInvalid("m out of range\n"); |
| 566 | } |
| 567 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 568 | if (clock->vco < limit->vco.min || limit->vco.max < clock->vco) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 569 | INTELPllInvalid("vco out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 570 | /* XXX: We may need to be checking "Dot clock" depending on the multiplier, |
| 571 | * connector, etc., rather than just a single range. |
| 572 | */ |
| 573 | if (clock->dot < limit->dot.min || limit->dot.max < clock->dot) |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 574 | INTELPllInvalid("dot out of range\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 575 | |
| 576 | return true; |
| 577 | } |
| 578 | |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 579 | static int |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 580 | i9xx_select_p2_div(const struct intel_limit *limit, |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 581 | const struct intel_crtc_state *crtc_state, |
| 582 | int target) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 583 | { |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 584 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 585 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 586 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 587 | /* |
Daniel Vetter | a210b02 | 2012-11-26 17:22:08 +0100 | [diff] [blame] | 588 | * For LVDS just rely on its current settings for dual-channel. |
| 589 | * We haven't figured out how to reliably set up different |
| 590 | * single/dual channel state, if we even can. |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 591 | */ |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 592 | if (intel_is_dual_link_lvds(dev)) |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 593 | return limit->p2.p2_fast; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 594 | else |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 595 | return limit->p2.p2_slow; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 596 | } else { |
| 597 | if (target < limit->p2.dot_limit) |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 598 | return limit->p2.p2_slow; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 599 | else |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 600 | return limit->p2.p2_fast; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 601 | } |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 602 | } |
| 603 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 604 | /* |
| 605 | * Returns a set of divisors for the desired target clock with the given |
| 606 | * refclk, or FALSE. The returned values represent the clock equation: |
| 607 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 608 | * |
| 609 | * Target and reference clocks are specified in kHz. |
| 610 | * |
| 611 | * If match_clock is provided, then best_clock P divider must match the P |
| 612 | * divider from @match_clock used for LVDS downclocking. |
| 613 | */ |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 614 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 615 | i9xx_find_best_dpll(const struct intel_limit *limit, |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 616 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 617 | int target, int refclk, struct dpll *match_clock, |
| 618 | struct dpll *best_clock) |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 619 | { |
| 620 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 621 | struct dpll clock; |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 622 | int err = target; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 623 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 624 | memset(best_clock, 0, sizeof(*best_clock)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 625 | |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 626 | clock.p2 = i9xx_select_p2_div(limit, crtc_state, target); |
| 627 | |
Zhao Yakui | 4215866 | 2009-11-20 11:24:18 +0800 | [diff] [blame] | 628 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; |
| 629 | clock.m1++) { |
| 630 | for (clock.m2 = limit->m2.min; |
| 631 | clock.m2 <= limit->m2.max; clock.m2++) { |
Daniel Vetter | c0efc38 | 2013-06-03 20:56:24 +0200 | [diff] [blame] | 632 | if (clock.m2 >= clock.m1) |
Zhao Yakui | 4215866 | 2009-11-20 11:24:18 +0800 | [diff] [blame] | 633 | break; |
| 634 | for (clock.n = limit->n.min; |
| 635 | clock.n <= limit->n.max; clock.n++) { |
| 636 | for (clock.p1 = limit->p1.min; |
| 637 | clock.p1 <= limit->p1.max; clock.p1++) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 638 | int this_err; |
| 639 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 640 | i9xx_calc_dpll_params(refclk, &clock); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 641 | if (!intel_PLL_is_valid(to_i915(dev), |
| 642 | limit, |
Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 643 | &clock)) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 644 | continue; |
Sean Paul | cec2f35 | 2012-01-10 15:09:36 -0800 | [diff] [blame] | 645 | if (match_clock && |
| 646 | clock.p != match_clock->p) |
| 647 | continue; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 648 | |
| 649 | this_err = abs(clock.dot - target); |
| 650 | if (this_err < err) { |
| 651 | *best_clock = clock; |
| 652 | err = this_err; |
| 653 | } |
| 654 | } |
| 655 | } |
| 656 | } |
| 657 | } |
| 658 | |
| 659 | return (err != target); |
| 660 | } |
| 661 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 662 | /* |
| 663 | * Returns a set of divisors for the desired target clock with the given |
| 664 | * refclk, or FALSE. The returned values represent the clock equation: |
| 665 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 666 | * |
| 667 | * Target and reference clocks are specified in kHz. |
| 668 | * |
| 669 | * If match_clock is provided, then best_clock P divider must match the P |
| 670 | * divider from @match_clock used for LVDS downclocking. |
| 671 | */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 672 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 673 | pnv_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 674 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 675 | int target, int refclk, struct dpll *match_clock, |
| 676 | struct dpll *best_clock) |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 677 | { |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 678 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 679 | struct dpll clock; |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 680 | int err = target; |
| 681 | |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 682 | memset(best_clock, 0, sizeof(*best_clock)); |
| 683 | |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 684 | clock.p2 = i9xx_select_p2_div(limit, crtc_state, target); |
| 685 | |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 686 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; |
| 687 | clock.m1++) { |
| 688 | for (clock.m2 = limit->m2.min; |
| 689 | clock.m2 <= limit->m2.max; clock.m2++) { |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 690 | for (clock.n = limit->n.min; |
| 691 | clock.n <= limit->n.max; clock.n++) { |
| 692 | for (clock.p1 = limit->p1.min; |
| 693 | clock.p1 <= limit->p1.max; clock.p1++) { |
| 694 | int this_err; |
| 695 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 696 | pnv_calc_dpll_params(refclk, &clock); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 697 | if (!intel_PLL_is_valid(to_i915(dev), |
| 698 | limit, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 699 | &clock)) |
| 700 | continue; |
| 701 | if (match_clock && |
| 702 | clock.p != match_clock->p) |
| 703 | continue; |
| 704 | |
| 705 | this_err = abs(clock.dot - target); |
| 706 | if (this_err < err) { |
| 707 | *best_clock = clock; |
| 708 | err = this_err; |
| 709 | } |
| 710 | } |
| 711 | } |
| 712 | } |
| 713 | } |
| 714 | |
| 715 | return (err != target); |
| 716 | } |
| 717 | |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 718 | /* |
| 719 | * Returns a set of divisors for the desired target clock with the given |
| 720 | * refclk, or FALSE. The returned values represent the clock equation: |
| 721 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 722 | * |
| 723 | * Target and reference clocks are specified in kHz. |
| 724 | * |
| 725 | * If match_clock is provided, then best_clock P divider must match the P |
| 726 | * divider from @match_clock used for LVDS downclocking. |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 727 | */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 728 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 729 | g4x_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 730 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 731 | int target, int refclk, struct dpll *match_clock, |
| 732 | struct dpll *best_clock) |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 733 | { |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 734 | struct drm_device *dev = crtc_state->base.crtc->dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 735 | struct dpll clock; |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 736 | int max_n; |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 737 | bool found = false; |
Adam Jackson | 6ba770d | 2010-07-02 16:43:30 -0400 | [diff] [blame] | 738 | /* approximately equals target * 0.00585 */ |
| 739 | int err_most = (target >> 8) + (target >> 9); |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 740 | |
| 741 | memset(best_clock, 0, sizeof(*best_clock)); |
Ville Syrjälä | 3b1429d | 2015-06-18 13:47:22 +0300 | [diff] [blame] | 742 | |
| 743 | clock.p2 = i9xx_select_p2_div(limit, crtc_state, target); |
| 744 | |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 745 | max_n = limit->n.max; |
Gilles Espinasse | f77f13e | 2010-03-29 15:41:47 +0200 | [diff] [blame] | 746 | /* based on hardware requirement, prefer smaller n to precision */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 747 | for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) { |
Gilles Espinasse | f77f13e | 2010-03-29 15:41:47 +0200 | [diff] [blame] | 748 | /* based on hardware requirement, prefere larger m1,m2 */ |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 749 | for (clock.m1 = limit->m1.max; |
| 750 | clock.m1 >= limit->m1.min; clock.m1--) { |
| 751 | for (clock.m2 = limit->m2.max; |
| 752 | clock.m2 >= limit->m2.min; clock.m2--) { |
| 753 | for (clock.p1 = limit->p1.max; |
| 754 | clock.p1 >= limit->p1.min; clock.p1--) { |
| 755 | int this_err; |
| 756 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 757 | i9xx_calc_dpll_params(refclk, &clock); |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 758 | if (!intel_PLL_is_valid(to_i915(dev), |
| 759 | limit, |
Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 760 | &clock)) |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 761 | continue; |
Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 762 | |
| 763 | this_err = abs(clock.dot - target); |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 764 | if (this_err < err_most) { |
| 765 | *best_clock = clock; |
| 766 | err_most = this_err; |
| 767 | max_n = clock.n; |
| 768 | found = true; |
| 769 | } |
| 770 | } |
| 771 | } |
| 772 | } |
| 773 | } |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 774 | return found; |
| 775 | } |
Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 776 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 777 | /* |
| 778 | * Check if the calculated PLL configuration is more optimal compared to the |
| 779 | * best configuration and error found so far. Return the calculated error. |
| 780 | */ |
| 781 | static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 782 | const struct dpll *calculated_clock, |
| 783 | const struct dpll *best_clock, |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 784 | unsigned int best_error_ppm, |
| 785 | unsigned int *error_ppm) |
| 786 | { |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 787 | /* |
| 788 | * For CHV ignore the error and consider only the P value. |
| 789 | * Prefer a bigger P value based on HW requirements. |
| 790 | */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 791 | if (IS_CHERRYVIEW(to_i915(dev))) { |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 792 | *error_ppm = 0; |
| 793 | |
| 794 | return calculated_clock->p > best_clock->p; |
| 795 | } |
| 796 | |
Imre Deak | 24be4e4 | 2015-03-17 11:40:04 +0200 | [diff] [blame] | 797 | if (WARN_ON_ONCE(!target_freq)) |
| 798 | return false; |
| 799 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 800 | *error_ppm = div_u64(1000000ULL * |
| 801 | abs(target_freq - calculated_clock->dot), |
| 802 | target_freq); |
| 803 | /* |
| 804 | * Prefer a better P value over a better (smaller) error if the error |
| 805 | * is small. Ensure this preference for future configurations too by |
| 806 | * setting the error to 0. |
| 807 | */ |
| 808 | if (*error_ppm < 100 && calculated_clock->p > best_clock->p) { |
| 809 | *error_ppm = 0; |
| 810 | |
| 811 | return true; |
| 812 | } |
| 813 | |
| 814 | return *error_ppm + 10 < best_error_ppm; |
| 815 | } |
| 816 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 817 | /* |
| 818 | * Returns a set of divisors for the desired target clock with the given |
| 819 | * refclk, or FALSE. The returned values represent the clock equation: |
| 820 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 821 | */ |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 822 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 823 | vlv_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 824 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 825 | int target, int refclk, struct dpll *match_clock, |
| 826 | struct dpll *best_clock) |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 827 | { |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 828 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ander Conselvan de Oliveira | a919ff1 | 2014-10-20 13:46:43 +0300 | [diff] [blame] | 829 | struct drm_device *dev = crtc->base.dev; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 830 | struct dpll clock; |
Ville Syrjälä | 69e4f900 | 2013-09-24 21:26:20 +0300 | [diff] [blame] | 831 | unsigned int bestppm = 1000000; |
Ville Syrjälä | 27e639b | 2013-09-24 21:26:24 +0300 | [diff] [blame] | 832 | /* min update 19.2 MHz */ |
| 833 | int max_n = min(limit->n.max, refclk / 19200); |
Ville Syrjälä | 49e497e | 2013-09-24 21:26:31 +0300 | [diff] [blame] | 834 | bool found = false; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 835 | |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 836 | target *= 5; /* fast clock */ |
| 837 | |
| 838 | memset(best_clock, 0, sizeof(*best_clock)); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 839 | |
| 840 | /* based on hardware requirement, prefer smaller n to precision */ |
Ville Syrjälä | 27e639b | 2013-09-24 21:26:24 +0300 | [diff] [blame] | 841 | for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) { |
Ville Syrjälä | 811bbf0 | 2013-09-24 21:26:25 +0300 | [diff] [blame] | 842 | for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) { |
Ville Syrjälä | 889059d | 2013-09-24 21:26:27 +0300 | [diff] [blame] | 843 | for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow; |
Ville Syrjälä | c1a9ae4 | 2013-09-24 21:26:23 +0300 | [diff] [blame] | 844 | clock.p2 -= clock.p2 > 10 ? 2 : 1) { |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 845 | clock.p = clock.p1 * clock.p2; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 846 | /* based on hardware requirement, prefer bigger m1,m2 values */ |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 847 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) { |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 848 | unsigned int ppm; |
Ville Syrjälä | 69e4f900 | 2013-09-24 21:26:20 +0300 | [diff] [blame] | 849 | |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 850 | clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n, |
| 851 | refclk * clock.m1); |
Ville Syrjälä | 43b0ac5 | 2013-09-24 21:26:18 +0300 | [diff] [blame] | 852 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 853 | vlv_calc_dpll_params(refclk, &clock); |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 854 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 855 | if (!intel_PLL_is_valid(to_i915(dev), |
| 856 | limit, |
Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 857 | &clock)) |
Ville Syrjälä | 43b0ac5 | 2013-09-24 21:26:18 +0300 | [diff] [blame] | 858 | continue; |
| 859 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 860 | if (!vlv_PLL_is_optimal(dev, target, |
| 861 | &clock, |
| 862 | best_clock, |
| 863 | bestppm, &ppm)) |
| 864 | continue; |
Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 865 | |
Imre Deak | d5dd62b | 2015-03-17 11:40:03 +0200 | [diff] [blame] | 866 | *best_clock = clock; |
| 867 | bestppm = ppm; |
| 868 | found = true; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 869 | } |
| 870 | } |
| 871 | } |
| 872 | } |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 873 | |
Ville Syrjälä | 49e497e | 2013-09-24 21:26:31 +0300 | [diff] [blame] | 874 | return found; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 875 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 876 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 877 | /* |
| 878 | * Returns a set of divisors for the desired target clock with the given |
| 879 | * refclk, or FALSE. The returned values represent the clock equation: |
| 880 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. |
| 881 | */ |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 882 | static bool |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 883 | chv_find_best_dpll(const struct intel_limit *limit, |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 884 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 885 | int target, int refclk, struct dpll *match_clock, |
| 886 | struct dpll *best_clock) |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 887 | { |
Ander Conselvan de Oliveira | a93e255 | 2015-03-20 16:18:17 +0200 | [diff] [blame] | 888 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ander Conselvan de Oliveira | a919ff1 | 2014-10-20 13:46:43 +0300 | [diff] [blame] | 889 | struct drm_device *dev = crtc->base.dev; |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 890 | unsigned int best_error_ppm; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 891 | struct dpll clock; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 892 | uint64_t m2; |
| 893 | int found = false; |
| 894 | |
| 895 | memset(best_clock, 0, sizeof(*best_clock)); |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 896 | best_error_ppm = 1000000; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 897 | |
| 898 | /* |
| 899 | * Based on hardware doc, the n always set to 1, and m1 always |
| 900 | * set to 2. If requires to support 200Mhz refclk, we need to |
| 901 | * revisit this because n may not 1 anymore. |
| 902 | */ |
| 903 | clock.n = 1, clock.m1 = 2; |
| 904 | target *= 5; /* fast clock */ |
| 905 | |
| 906 | for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) { |
| 907 | for (clock.p2 = limit->p2.p2_fast; |
| 908 | clock.p2 >= limit->p2.p2_slow; |
| 909 | clock.p2 -= clock.p2 > 10 ? 2 : 1) { |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 910 | unsigned int error_ppm; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 911 | |
| 912 | clock.p = clock.p1 * clock.p2; |
| 913 | |
| 914 | m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p * |
| 915 | clock.n) << 22, refclk * clock.m1); |
| 916 | |
| 917 | if (m2 > INT_MAX/clock.m1) |
| 918 | continue; |
| 919 | |
| 920 | clock.m2 = m2; |
| 921 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 922 | chv_calc_dpll_params(refclk, &clock); |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 923 | |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 924 | if (!intel_PLL_is_valid(to_i915(dev), limit, &clock)) |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 925 | continue; |
| 926 | |
Imre Deak | 9ca3ba0 | 2015-03-17 11:40:05 +0200 | [diff] [blame] | 927 | if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock, |
| 928 | best_error_ppm, &error_ppm)) |
| 929 | continue; |
| 930 | |
| 931 | *best_clock = clock; |
| 932 | best_error_ppm = error_ppm; |
| 933 | found = true; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 934 | } |
| 935 | } |
| 936 | |
| 937 | return found; |
| 938 | } |
| 939 | |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 940 | bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 941 | struct dpll *best_clock) |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 942 | { |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 943 | int refclk = 100000; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 944 | const struct intel_limit *limit = &intel_limits_bxt; |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 945 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 946 | return chv_find_best_dpll(limit, crtc_state, |
Imre Deak | 5ab7b0b | 2015-03-06 03:29:25 +0200 | [diff] [blame] | 947 | target_clock, refclk, NULL, best_clock); |
| 948 | } |
| 949 | |
Ville Syrjälä | 525b931 | 2016-10-31 22:37:02 +0200 | [diff] [blame] | 950 | bool intel_crtc_active(struct intel_crtc *crtc) |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 951 | { |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 952 | /* Be paranoid as we can arrive here with only partial |
| 953 | * state retrieved from the hardware during setup. |
| 954 | * |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 955 | * We can ditch the adjusted_mode.crtc_clock check as soon |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 956 | * as Haswell has gained clock readout/fastboot support. |
| 957 | * |
Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 958 | * We can ditch the crtc->primary->fb check as soon as we can |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 959 | * properly reconstruct framebuffers. |
Matt Roper | c3d1f43 | 2015-03-09 10:19:23 -0700 | [diff] [blame] | 960 | * |
| 961 | * FIXME: The intel_crtc->active here should be switched to |
| 962 | * crtc->state->active once we have proper CRTC states wired up |
| 963 | * for atomic. |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 964 | */ |
Ville Syrjälä | 525b931 | 2016-10-31 22:37:02 +0200 | [diff] [blame] | 965 | return crtc->active && crtc->base.primary->state->fb && |
| 966 | crtc->config->base.adjusted_mode.crtc_clock; |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 967 | } |
| 968 | |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 969 | enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv, |
| 970 | enum pipe pipe) |
| 971 | { |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 972 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 973 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 974 | return crtc->config->cpu_transcoder; |
Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 975 | } |
| 976 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 977 | static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe) |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 978 | { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 979 | i915_reg_t reg = PIPEDSL(pipe); |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 980 | u32 line1, line2; |
| 981 | u32 line_mask; |
| 982 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 983 | if (IS_GEN2(dev_priv)) |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 984 | line_mask = DSL_LINEMASK_GEN2; |
| 985 | else |
| 986 | line_mask = DSL_LINEMASK_GEN3; |
| 987 | |
| 988 | line1 = I915_READ(reg) & line_mask; |
Daniel Vetter | 6adfb1e | 2015-07-07 09:10:40 +0200 | [diff] [blame] | 989 | msleep(5); |
Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 990 | line2 = I915_READ(reg) & line_mask; |
| 991 | |
| 992 | return line1 == line2; |
| 993 | } |
| 994 | |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 995 | /* |
| 996 | * intel_wait_for_pipe_off - wait for pipe to turn off |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 997 | * @crtc: crtc whose pipe to wait for |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 998 | * |
| 999 | * After disabling a pipe, we can't wait for vblank in the usual way, |
| 1000 | * spinning on the vblank interrupt status bit, since we won't actually |
| 1001 | * see an interrupt when the pipe is disabled. |
| 1002 | * |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1003 | * On Gen4 and above: |
| 1004 | * wait for the pipe register state bit to turn off |
| 1005 | * |
| 1006 | * Otherwise: |
| 1007 | * wait for the display line value to settle (it usually |
| 1008 | * ends up stopping at the start of the next frame). |
Chris Wilson | 58e10eb | 2010-10-03 10:56:11 +0100 | [diff] [blame] | 1009 | * |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1010 | */ |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1011 | static void intel_wait_for_pipe_off(struct intel_crtc *crtc) |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1012 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1013 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1014 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1015 | enum pipe pipe = crtc->pipe; |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1016 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1017 | if (INTEL_GEN(dev_priv) >= 4) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1018 | i915_reg_t reg = PIPECONF(cpu_transcoder); |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 1019 | |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1020 | /* Wait for the Pipe State to go off */ |
Chris Wilson | b8511f5 | 2016-06-30 15:32:53 +0100 | [diff] [blame] | 1021 | if (intel_wait_for_register(dev_priv, |
| 1022 | reg, I965_PIPECONF_ACTIVE, 0, |
| 1023 | 100)) |
Daniel Vetter | 284637d | 2012-07-09 09:51:57 +0200 | [diff] [blame] | 1024 | WARN(1, "pipe_off wait timed out\n"); |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1025 | } else { |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1026 | /* Wait for the display line to settle */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1027 | if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100)) |
Daniel Vetter | 284637d | 2012-07-09 09:51:57 +0200 | [diff] [blame] | 1028 | WARN(1, "pipe_off wait timed out\n"); |
Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 1029 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1030 | } |
| 1031 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1032 | /* Only for pre-ILK configs */ |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1033 | void assert_pll(struct drm_i915_private *dev_priv, |
| 1034 | enum pipe pipe, bool state) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1035 | { |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1036 | u32 val; |
| 1037 | bool cur_state; |
| 1038 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1039 | val = I915_READ(DPLL(pipe)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1040 | cur_state = !!(val & DPLL_VCO_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1041 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1042 | "PLL state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1043 | onoff(state), onoff(cur_state)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1044 | } |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1045 | |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1046 | /* XXX: the dsi pll is shared between MIPI DSI ports */ |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 1047 | void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state) |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1048 | { |
| 1049 | u32 val; |
| 1050 | bool cur_state; |
| 1051 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1052 | mutex_lock(&dev_priv->sb_lock); |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1053 | val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1054 | mutex_unlock(&dev_priv->sb_lock); |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1055 | |
| 1056 | cur_state = val & DSI_PLL_VCO_EN; |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1057 | I915_STATE_WARN(cur_state != state, |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1058 | "DSI PLL state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1059 | onoff(state), onoff(cur_state)); |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1060 | } |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1061 | |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1062 | static void assert_fdi_tx(struct drm_i915_private *dev_priv, |
| 1063 | enum pipe pipe, bool state) |
| 1064 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1065 | bool cur_state; |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1066 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
| 1067 | pipe); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1068 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1069 | if (HAS_DDI(dev_priv)) { |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 1070 | /* DDI does not have a specific FDI_TX register */ |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1071 | u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder)); |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1072 | cur_state = !!(val & TRANS_DDI_FUNC_ENABLE); |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1073 | } else { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1074 | u32 val = I915_READ(FDI_TX_CTL(pipe)); |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1075 | cur_state = !!(val & FDI_TX_ENABLE); |
| 1076 | } |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1077 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1078 | "FDI TX state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1079 | onoff(state), onoff(cur_state)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1080 | } |
| 1081 | #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true) |
| 1082 | #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false) |
| 1083 | |
| 1084 | static void assert_fdi_rx(struct drm_i915_private *dev_priv, |
| 1085 | enum pipe pipe, bool state) |
| 1086 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1087 | u32 val; |
| 1088 | bool cur_state; |
| 1089 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1090 | val = I915_READ(FDI_RX_CTL(pipe)); |
Paulo Zanoni | d63fa0d | 2012-11-20 13:27:35 -0200 | [diff] [blame] | 1091 | cur_state = !!(val & FDI_RX_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1092 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1093 | "FDI RX state assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1094 | onoff(state), onoff(cur_state)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1095 | } |
| 1096 | #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true) |
| 1097 | #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false) |
| 1098 | |
| 1099 | static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv, |
| 1100 | enum pipe pipe) |
| 1101 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1102 | u32 val; |
| 1103 | |
| 1104 | /* ILK FDI PLL is always enabled */ |
Tvrtko Ursulin | 7e22dbb | 2016-05-10 10:57:06 +0100 | [diff] [blame] | 1105 | if (IS_GEN5(dev_priv)) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1106 | return; |
| 1107 | |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1108 | /* On Haswell, DDI ports are responsible for the FDI PLL setup */ |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1109 | if (HAS_DDI(dev_priv)) |
Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1110 | return; |
| 1111 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1112 | val = I915_READ(FDI_TX_CTL(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1113 | I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n"); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1114 | } |
| 1115 | |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1116 | void assert_fdi_rx_pll(struct drm_i915_private *dev_priv, |
| 1117 | enum pipe pipe, bool state) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1118 | { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1119 | u32 val; |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1120 | bool cur_state; |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1121 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1122 | val = I915_READ(FDI_RX_CTL(pipe)); |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1123 | cur_state = !!(val & FDI_RX_PLL_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1124 | I915_STATE_WARN(cur_state != state, |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1125 | "FDI RX PLL assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1126 | onoff(state), onoff(cur_state)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1127 | } |
| 1128 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1129 | void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe) |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1130 | { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1131 | i915_reg_t pp_reg; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1132 | u32 val; |
| 1133 | enum pipe panel_pipe = PIPE_A; |
Thomas Jarosch | 0de3b48 | 2011-08-25 15:37:45 +0200 | [diff] [blame] | 1134 | bool locked = true; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1135 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1136 | if (WARN_ON(HAS_DDI(dev_priv))) |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1137 | return; |
| 1138 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1139 | if (HAS_PCH_SPLIT(dev_priv)) { |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1140 | u32 port_sel; |
| 1141 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1142 | pp_reg = PP_CONTROL(0); |
| 1143 | port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK; |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1144 | |
| 1145 | if (port_sel == PANEL_PORT_SELECT_LVDS && |
| 1146 | I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT) |
| 1147 | panel_pipe = PIPE_B; |
| 1148 | /* XXX: else fix for eDP */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1149 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1150 | /* presumably write lock depends on pipe, not port select */ |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1151 | pp_reg = PP_CONTROL(pipe); |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1152 | panel_pipe = pipe; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1153 | } else { |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 1154 | pp_reg = PP_CONTROL(0); |
Jani Nikula | bedd4db | 2014-08-22 15:04:13 +0300 | [diff] [blame] | 1155 | if (I915_READ(LVDS) & LVDS_PIPEB_SELECT) |
| 1156 | panel_pipe = PIPE_B; |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1157 | } |
| 1158 | |
| 1159 | val = I915_READ(pp_reg); |
| 1160 | if (!(val & PANEL_POWER_ON) || |
Jani Nikula | ec49ba2 | 2014-08-21 15:06:25 +0300 | [diff] [blame] | 1161 | ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS)) |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1162 | locked = false; |
| 1163 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1164 | I915_STATE_WARN(panel_pipe == pipe && locked, |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1165 | "panel assertion failure, pipe %c regs locked\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1166 | pipe_name(pipe)); |
Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1167 | } |
| 1168 | |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1169 | static void assert_cursor(struct drm_i915_private *dev_priv, |
| 1170 | enum pipe pipe, bool state) |
| 1171 | { |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1172 | bool cur_state; |
| 1173 | |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 1174 | if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 1175 | cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE; |
Paulo Zanoni | d9d8208 | 2014-02-27 16:30:56 -0300 | [diff] [blame] | 1176 | else |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 1177 | cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE; |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1178 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1179 | I915_STATE_WARN(cur_state != state, |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1180 | "cursor on pipe %c assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1181 | pipe_name(pipe), onoff(state), onoff(cur_state)); |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1182 | } |
| 1183 | #define assert_cursor_enabled(d, p) assert_cursor(d, p, true) |
| 1184 | #define assert_cursor_disabled(d, p) assert_cursor(d, p, false) |
| 1185 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1186 | void assert_pipe(struct drm_i915_private *dev_priv, |
| 1187 | enum pipe pipe, bool state) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1188 | { |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1189 | bool cur_state; |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 1190 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
| 1191 | pipe); |
Imre Deak | 4feed0e | 2016-02-12 18:55:14 +0200 | [diff] [blame] | 1192 | enum intel_display_power_domain power_domain; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1193 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1194 | /* if we need the pipe quirk it must be always on */ |
| 1195 | if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 1196 | (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
Daniel Vetter | 8e63678 | 2012-01-22 01:36:48 +0100 | [diff] [blame] | 1197 | state = true; |
| 1198 | |
Imre Deak | 4feed0e | 2016-02-12 18:55:14 +0200 | [diff] [blame] | 1199 | power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder); |
| 1200 | if (intel_display_power_get_if_enabled(dev_priv, power_domain)) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1201 | u32 val = I915_READ(PIPECONF(cpu_transcoder)); |
Paulo Zanoni | 6931016 | 2013-01-29 16:35:19 -0200 | [diff] [blame] | 1202 | cur_state = !!(val & PIPECONF_ENABLE); |
Imre Deak | 4feed0e | 2016-02-12 18:55:14 +0200 | [diff] [blame] | 1203 | |
| 1204 | intel_display_power_put(dev_priv, power_domain); |
| 1205 | } else { |
| 1206 | cur_state = false; |
Paulo Zanoni | 6931016 | 2013-01-29 16:35:19 -0200 | [diff] [blame] | 1207 | } |
| 1208 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1209 | I915_STATE_WARN(cur_state != state, |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1210 | "pipe %c assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1211 | pipe_name(pipe), onoff(state), onoff(cur_state)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1212 | } |
| 1213 | |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1214 | static void assert_plane(struct drm_i915_private *dev_priv, |
| 1215 | enum plane plane, bool state) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1216 | { |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1217 | u32 val; |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1218 | bool cur_state; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1219 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1220 | val = I915_READ(DSPCNTR(plane)); |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1221 | cur_state = !!(val & DISPLAY_PLANE_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1222 | I915_STATE_WARN(cur_state != state, |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1223 | "plane %c assertion failure (expected %s, current %s)\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 1224 | plane_name(plane), onoff(state), onoff(cur_state)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1225 | } |
| 1226 | |
Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1227 | #define assert_plane_enabled(d, p) assert_plane(d, p, true) |
| 1228 | #define assert_plane_disabled(d, p) assert_plane(d, p, false) |
| 1229 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1230 | static void assert_planes_disabled(struct drm_i915_private *dev_priv, |
| 1231 | enum pipe pipe) |
| 1232 | { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1233 | int i; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1234 | |
Ville Syrjälä | 653e102 | 2013-06-04 13:49:05 +0300 | [diff] [blame] | 1235 | /* Primary planes are fixed to pipes on gen4+ */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1236 | if (INTEL_GEN(dev_priv) >= 4) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1237 | u32 val = I915_READ(DSPCNTR(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1238 | I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE, |
Adam Jackson | 28c05794 | 2011-10-07 14:38:42 -0400 | [diff] [blame] | 1239 | "plane %c assertion failure, should be disabled but not\n", |
| 1240 | plane_name(pipe)); |
Jesse Barnes | 19ec135 | 2011-02-02 12:28:02 -0800 | [diff] [blame] | 1241 | return; |
Adam Jackson | 28c05794 | 2011-10-07 14:38:42 -0400 | [diff] [blame] | 1242 | } |
Jesse Barnes | 19ec135 | 2011-02-02 12:28:02 -0800 | [diff] [blame] | 1243 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1244 | /* Need to check both planes against the pipe */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 1245 | for_each_pipe(dev_priv, i) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1246 | u32 val = I915_READ(DSPCNTR(i)); |
| 1247 | enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >> |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1248 | DISPPLANE_SEL_PIPE_SHIFT; |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1249 | I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1250 | "plane %c assertion failure, should be off on pipe %c but is still active\n", |
| 1251 | plane_name(i), pipe_name(pipe)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1252 | } |
| 1253 | } |
| 1254 | |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1255 | static void assert_sprites_disabled(struct drm_i915_private *dev_priv, |
| 1256 | enum pipe pipe) |
| 1257 | { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1258 | int sprite; |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1259 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1260 | if (INTEL_GEN(dev_priv) >= 9) { |
Damien Lespiau | 3bdcfc0 | 2015-02-28 14:54:09 +0000 | [diff] [blame] | 1261 | for_each_sprite(dev_priv, pipe, sprite) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1262 | u32 val = I915_READ(PLANE_CTL(pipe, sprite)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1263 | I915_STATE_WARN(val & PLANE_CTL_ENABLE, |
Damien Lespiau | 7feb8b8 | 2014-03-12 21:05:38 +0000 | [diff] [blame] | 1264 | "plane %d assertion failure, should be off on pipe %c but is still active\n", |
| 1265 | sprite, pipe_name(pipe)); |
| 1266 | } |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 1267 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Damien Lespiau | 3bdcfc0 | 2015-02-28 14:54:09 +0000 | [diff] [blame] | 1268 | for_each_sprite(dev_priv, pipe, sprite) { |
Ville Syrjälä | 83c04a6 | 2016-11-22 18:02:00 +0200 | [diff] [blame] | 1269 | u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1270 | I915_STATE_WARN(val & SP_ENABLE, |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1271 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 1272 | sprite_name(pipe, sprite), pipe_name(pipe)); |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1273 | } |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1274 | } else if (INTEL_GEN(dev_priv) >= 7) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1275 | u32 val = I915_READ(SPRCTL(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1276 | I915_STATE_WARN(val & SPRITE_ENABLE, |
Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 1277 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1278 | plane_name(pipe), pipe_name(pipe)); |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1279 | } else if (INTEL_GEN(dev_priv) >= 5) { |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1280 | u32 val = I915_READ(DVSCNTR(pipe)); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1281 | I915_STATE_WARN(val & DVS_ENABLE, |
Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1282 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
| 1283 | plane_name(pipe), pipe_name(pipe)); |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1284 | } |
| 1285 | } |
| 1286 | |
Ville Syrjälä | 08c71e5 | 2014-08-06 14:49:45 +0300 | [diff] [blame] | 1287 | static void assert_vblank_disabled(struct drm_crtc *crtc) |
| 1288 | { |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1289 | if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0)) |
Ville Syrjälä | 08c71e5 | 2014-08-06 14:49:45 +0300 | [diff] [blame] | 1290 | drm_crtc_vblank_put(crtc); |
| 1291 | } |
| 1292 | |
Ander Conselvan de Oliveira | 7abd4b3 | 2016-03-08 17:46:15 +0200 | [diff] [blame] | 1293 | void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv, |
| 1294 | enum pipe pipe) |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1295 | { |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1296 | u32 val; |
| 1297 | bool enabled; |
| 1298 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1299 | val = I915_READ(PCH_TRANSCONF(pipe)); |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1300 | enabled = !!(val & TRANS_ENABLE); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1301 | I915_STATE_WARN(enabled, |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1302 | "transcoder assertion failed, should be off on pipe %c but is still active\n", |
| 1303 | pipe_name(pipe)); |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1304 | } |
| 1305 | |
Keith Packard | 4e63438 | 2011-08-06 10:39:45 -0700 | [diff] [blame] | 1306 | static bool dp_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1307 | enum pipe pipe, u32 port_sel, u32 val) |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1308 | { |
| 1309 | if ((val & DP_PORT_EN) == 0) |
| 1310 | return false; |
| 1311 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1312 | if (HAS_PCH_CPT(dev_priv)) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1313 | u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe)); |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1314 | if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel) |
| 1315 | return false; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1316 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1317 | if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe)) |
| 1318 | return false; |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1319 | } else { |
| 1320 | if ((val & DP_PIPE_MASK) != (pipe << 30)) |
| 1321 | return false; |
| 1322 | } |
| 1323 | return true; |
| 1324 | } |
| 1325 | |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1326 | static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1327 | enum pipe pipe, u32 val) |
| 1328 | { |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1329 | if ((val & SDVO_ENABLE) == 0) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1330 | return false; |
| 1331 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1332 | if (HAS_PCH_CPT(dev_priv)) { |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1333 | if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe)) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1334 | return false; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1335 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1336 | if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe)) |
| 1337 | return false; |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1338 | } else { |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1339 | if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe)) |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1340 | return false; |
| 1341 | } |
| 1342 | return true; |
| 1343 | } |
| 1344 | |
| 1345 | static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1346 | enum pipe pipe, u32 val) |
| 1347 | { |
| 1348 | if ((val & LVDS_PORT_EN) == 0) |
| 1349 | return false; |
| 1350 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1351 | if (HAS_PCH_CPT(dev_priv)) { |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1352 | if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe)) |
| 1353 | return false; |
| 1354 | } else { |
| 1355 | if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe)) |
| 1356 | return false; |
| 1357 | } |
| 1358 | return true; |
| 1359 | } |
| 1360 | |
| 1361 | static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv, |
| 1362 | enum pipe pipe, u32 val) |
| 1363 | { |
| 1364 | if ((val & ADPA_DAC_ENABLE) == 0) |
| 1365 | return false; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1366 | if (HAS_PCH_CPT(dev_priv)) { |
Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1367 | if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe)) |
| 1368 | return false; |
| 1369 | } else { |
| 1370 | if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe)) |
| 1371 | return false; |
| 1372 | } |
| 1373 | return true; |
| 1374 | } |
| 1375 | |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1376 | static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1377 | enum pipe pipe, i915_reg_t reg, |
| 1378 | u32 port_sel) |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1379 | { |
Jesse Barnes | 47a05ec | 2011-02-07 13:46:40 -0800 | [diff] [blame] | 1380 | u32 val = I915_READ(reg); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1381 | I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val), |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1382 | "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n", |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1383 | i915_mmio_reg_offset(reg), pipe_name(pipe)); |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1384 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1385 | I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0 |
Daniel Vetter | 75c5da2 | 2012-09-10 21:58:29 +0200 | [diff] [blame] | 1386 | && (val & DP_PIPEB_SELECT), |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1387 | "IBX PCH dp port still using transcoder B\n"); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1388 | } |
| 1389 | |
| 1390 | static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1391 | enum pipe pipe, i915_reg_t reg) |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1392 | { |
Jesse Barnes | 47a05ec | 2011-02-07 13:46:40 -0800 | [diff] [blame] | 1393 | u32 val = I915_READ(reg); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1394 | I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val), |
Adam Jackson | 23c99e7 | 2011-10-07 14:38:43 -0400 | [diff] [blame] | 1395 | "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n", |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1396 | i915_mmio_reg_offset(reg), pipe_name(pipe)); |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1397 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1398 | I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0 |
Daniel Vetter | 75c5da2 | 2012-09-10 21:58:29 +0200 | [diff] [blame] | 1399 | && (val & SDVO_PIPE_B_SELECT), |
Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1400 | "IBX PCH hdmi port still using transcoder B\n"); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1401 | } |
| 1402 | |
| 1403 | static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv, |
| 1404 | enum pipe pipe) |
| 1405 | { |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1406 | u32 val; |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1407 | |
Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1408 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B); |
| 1409 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C); |
| 1410 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1411 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1412 | val = I915_READ(PCH_ADPA); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1413 | I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val), |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1414 | "PCH VGA enabled on transcoder %c, should be disabled\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1415 | pipe_name(pipe)); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1416 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 1417 | val = I915_READ(PCH_LVDS); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1418 | I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val), |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1419 | "PCH LVDS enabled on transcoder %c, should be disabled\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1420 | pipe_name(pipe)); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1421 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 1422 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB); |
| 1423 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC); |
| 1424 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID); |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1425 | } |
| 1426 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1427 | static void _vlv_enable_pll(struct intel_crtc *crtc, |
| 1428 | const struct intel_crtc_state *pipe_config) |
| 1429 | { |
| 1430 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 1431 | enum pipe pipe = crtc->pipe; |
| 1432 | |
| 1433 | I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll); |
| 1434 | POSTING_READ(DPLL(pipe)); |
| 1435 | udelay(150); |
| 1436 | |
Chris Wilson | 2c30b43 | 2016-06-30 15:32:54 +0100 | [diff] [blame] | 1437 | if (intel_wait_for_register(dev_priv, |
| 1438 | DPLL(pipe), |
| 1439 | DPLL_LOCK_VLV, |
| 1440 | DPLL_LOCK_VLV, |
| 1441 | 1)) |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1442 | DRM_ERROR("DPLL %d failed to lock\n", pipe); |
| 1443 | } |
| 1444 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 1445 | static void vlv_enable_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1446 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1447 | { |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1448 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1449 | enum pipe pipe = crtc->pipe; |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1450 | |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1451 | assert_pipe_disabled(dev_priv, pipe); |
Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 1452 | |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1453 | /* PLL is protected by panel, make sure we can write it */ |
Ville Syrjälä | 7d1a83c | 2016-03-15 16:39:58 +0200 | [diff] [blame] | 1454 | assert_panel_unlocked(dev_priv, pipe); |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1455 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1456 | if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) |
| 1457 | _vlv_enable_pll(crtc, pipe_config); |
Daniel Vetter | 426115c | 2013-07-11 22:13:42 +0200 | [diff] [blame] | 1458 | |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1459 | I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md); |
| 1460 | POSTING_READ(DPLL_MD(pipe)); |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1461 | } |
| 1462 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1463 | |
| 1464 | static void _chv_enable_pll(struct intel_crtc *crtc, |
| 1465 | const struct intel_crtc_state *pipe_config) |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1466 | { |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1467 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 8bd3f30 | 2016-03-15 16:39:57 +0200 | [diff] [blame] | 1468 | enum pipe pipe = crtc->pipe; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1469 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1470 | u32 tmp; |
| 1471 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1472 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1473 | |
| 1474 | /* Enable back the 10bit clock to display controller */ |
| 1475 | tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)); |
| 1476 | tmp |= DPIO_DCLKP_EN; |
| 1477 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp); |
| 1478 | |
Ville Syrjälä | 54433e9 | 2015-05-26 20:42:31 +0300 | [diff] [blame] | 1479 | mutex_unlock(&dev_priv->sb_lock); |
| 1480 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1481 | /* |
| 1482 | * Need to wait > 100ns between dclkp clock enable bit and PLL enable. |
| 1483 | */ |
| 1484 | udelay(1); |
| 1485 | |
| 1486 | /* Enable PLL */ |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 1487 | I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1488 | |
| 1489 | /* Check PLL is locked */ |
Chris Wilson | 6b18826 | 2016-06-30 15:32:55 +0100 | [diff] [blame] | 1490 | if (intel_wait_for_register(dev_priv, |
| 1491 | DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV, |
| 1492 | 1)) |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1493 | DRM_ERROR("PLL %d failed to lock\n", pipe); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 1494 | } |
| 1495 | |
| 1496 | static void chv_enable_pll(struct intel_crtc *crtc, |
| 1497 | const struct intel_crtc_state *pipe_config) |
| 1498 | { |
| 1499 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 1500 | enum pipe pipe = crtc->pipe; |
| 1501 | |
| 1502 | assert_pipe_disabled(dev_priv, pipe); |
| 1503 | |
| 1504 | /* PLL is protected by panel, make sure we can write it */ |
| 1505 | assert_panel_unlocked(dev_priv, pipe); |
| 1506 | |
| 1507 | if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) |
| 1508 | _chv_enable_pll(crtc, pipe_config); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1509 | |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 1510 | if (pipe != PIPE_A) { |
| 1511 | /* |
| 1512 | * WaPixelRepeatModeFixForC0:chv |
| 1513 | * |
| 1514 | * DPLLCMD is AWOL. Use chicken bits to propagate |
| 1515 | * the value from DPLLBMD to either pipe B or C. |
| 1516 | */ |
| 1517 | I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C); |
| 1518 | I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md); |
| 1519 | I915_WRITE(CBR4_VLV, 0); |
| 1520 | dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md; |
| 1521 | |
| 1522 | /* |
| 1523 | * DPLLB VGA mode also seems to cause problems. |
| 1524 | * We should always have it disabled. |
| 1525 | */ |
| 1526 | WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0); |
| 1527 | } else { |
| 1528 | I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md); |
| 1529 | POSTING_READ(DPLL_MD(pipe)); |
| 1530 | } |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1531 | } |
| 1532 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1533 | static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1534 | { |
| 1535 | struct intel_crtc *crtc; |
| 1536 | int count = 0; |
| 1537 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1538 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
Maarten Lankhorst | 3538b9d | 2015-06-01 12:50:10 +0200 | [diff] [blame] | 1539 | count += crtc->base.state->active && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1540 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO); |
| 1541 | } |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1542 | |
| 1543 | return count; |
| 1544 | } |
| 1545 | |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1546 | static void i9xx_enable_pll(struct intel_crtc *crtc) |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1547 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1548 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1549 | i915_reg_t reg = DPLL(crtc->pipe); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1550 | u32 dpll = crtc->config->dpll_hw_state.dpll; |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1551 | |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1552 | assert_pipe_disabled(dev_priv, crtc->pipe); |
Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1553 | |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1554 | /* PLL is protected by panel, make sure we can write it */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1555 | if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv)) |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1556 | assert_panel_unlocked(dev_priv, crtc->pipe); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1557 | |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1558 | /* Enable DVO 2x clock on both PLLs if necessary */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1559 | if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) { |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1560 | /* |
| 1561 | * It appears to be important that we don't enable this |
| 1562 | * for the current pipe before otherwise configuring the |
| 1563 | * PLL. No idea how this should be handled if multiple |
| 1564 | * DVO outputs are enabled simultaneosly. |
| 1565 | */ |
| 1566 | dpll |= DPLL_DVO_2X_MODE; |
| 1567 | I915_WRITE(DPLL(!crtc->pipe), |
| 1568 | I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE); |
| 1569 | } |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1570 | |
Ville Syrjälä | c2b6337 | 2015-10-07 22:08:25 +0300 | [diff] [blame] | 1571 | /* |
| 1572 | * Apparently we need to have VGA mode enabled prior to changing |
| 1573 | * the P1/P2 dividers. Otherwise the DPLL will keep using the old |
| 1574 | * dividers, even though the register value does change. |
| 1575 | */ |
| 1576 | I915_WRITE(reg, 0); |
| 1577 | |
Ville Syrjälä | 8e7a65a | 2015-10-07 22:08:24 +0300 | [diff] [blame] | 1578 | I915_WRITE(reg, dpll); |
| 1579 | |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1580 | /* Wait for the clocks to stabilize. */ |
| 1581 | POSTING_READ(reg); |
| 1582 | udelay(150); |
| 1583 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1584 | if (INTEL_GEN(dev_priv) >= 4) { |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1585 | I915_WRITE(DPLL_MD(crtc->pipe), |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1586 | crtc->config->dpll_hw_state.dpll_md); |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1587 | } else { |
| 1588 | /* The pixel multiplier can only be updated once the |
| 1589 | * DPLL is enabled and the clocks are stable. |
| 1590 | * |
| 1591 | * So write it again. |
| 1592 | */ |
| 1593 | I915_WRITE(reg, dpll); |
| 1594 | } |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1595 | |
| 1596 | /* We do this three times for luck */ |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1597 | I915_WRITE(reg, dpll); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1598 | POSTING_READ(reg); |
| 1599 | udelay(150); /* wait for warmup */ |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1600 | I915_WRITE(reg, dpll); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1601 | POSTING_READ(reg); |
| 1602 | udelay(150); /* wait for warmup */ |
Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1603 | I915_WRITE(reg, dpll); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1604 | POSTING_READ(reg); |
| 1605 | udelay(150); /* wait for warmup */ |
| 1606 | } |
| 1607 | |
| 1608 | /** |
Daniel Vetter | 50b44a4 | 2013-06-05 13:34:33 +0200 | [diff] [blame] | 1609 | * i9xx_disable_pll - disable a PLL |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1610 | * @dev_priv: i915 private structure |
| 1611 | * @pipe: pipe PLL to disable |
| 1612 | * |
| 1613 | * Disable the PLL for @pipe, making sure the pipe is off first. |
| 1614 | * |
| 1615 | * Note! This is for pre-ILK only. |
| 1616 | */ |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1617 | static void i9xx_disable_pll(struct intel_crtc *crtc) |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1618 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1619 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1620 | enum pipe pipe = crtc->pipe; |
| 1621 | |
| 1622 | /* Disable DVO 2x clock on both PLLs if necessary */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1623 | if (IS_I830(dev_priv) && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1624 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) && |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 1625 | !intel_num_dvo_pipes(dev_priv)) { |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 1626 | I915_WRITE(DPLL(PIPE_B), |
| 1627 | I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE); |
| 1628 | I915_WRITE(DPLL(PIPE_A), |
| 1629 | I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE); |
| 1630 | } |
| 1631 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1632 | /* Don't disable pipe or pipe PLLs if needed */ |
| 1633 | if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 1634 | (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1635 | return; |
| 1636 | |
| 1637 | /* Make sure the pipe isn't still relying on us */ |
| 1638 | assert_pipe_disabled(dev_priv, pipe); |
| 1639 | |
Ville Syrjälä | b8afb91 | 2015-06-29 15:25:48 +0300 | [diff] [blame] | 1640 | I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS); |
Daniel Vetter | 50b44a4 | 2013-06-05 13:34:33 +0200 | [diff] [blame] | 1641 | POSTING_READ(DPLL(pipe)); |
Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1642 | } |
| 1643 | |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1644 | static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) |
| 1645 | { |
Ville Syrjälä | b8afb91 | 2015-06-29 15:25:48 +0300 | [diff] [blame] | 1646 | u32 val; |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1647 | |
| 1648 | /* Make sure the pipe isn't still relying on us */ |
| 1649 | assert_pipe_disabled(dev_priv, pipe); |
| 1650 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 1651 | val = DPLL_INTEGRATED_REF_CLK_VLV | |
| 1652 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
| 1653 | if (pipe != PIPE_A) |
| 1654 | val |= DPLL_INTEGRATED_CRI_CLK_VLV; |
| 1655 | |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1656 | I915_WRITE(DPLL(pipe), val); |
| 1657 | POSTING_READ(DPLL(pipe)); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1658 | } |
| 1659 | |
| 1660 | static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) |
| 1661 | { |
Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1662 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1663 | u32 val; |
| 1664 | |
Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1665 | /* Make sure the pipe isn't still relying on us */ |
| 1666 | assert_pipe_disabled(dev_priv, pipe); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1667 | |
Ville Syrjälä | 60bfe44 | 2015-06-29 15:25:49 +0300 | [diff] [blame] | 1668 | val = DPLL_SSC_REF_CLK_CHV | |
| 1669 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1670 | if (pipe != PIPE_A) |
| 1671 | val |= DPLL_INTEGRATED_CRI_CLK_VLV; |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 1672 | |
Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1673 | I915_WRITE(DPLL(pipe), val); |
| 1674 | POSTING_READ(DPLL(pipe)); |
Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1675 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1676 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1677 | |
| 1678 | /* Disable 10bit clock to display controller */ |
| 1679 | val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)); |
| 1680 | val &= ~DPIO_DCLKP_EN; |
| 1681 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val); |
| 1682 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1683 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1684 | } |
| 1685 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1686 | void vlv_wait_port_ready(struct drm_i915_private *dev_priv, |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1687 | struct intel_digital_port *dport, |
| 1688 | unsigned int expected_mask) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1689 | { |
| 1690 | u32 port_mask; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1691 | i915_reg_t dpll_reg; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1692 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1693 | switch (dport->port) { |
| 1694 | case PORT_B: |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1695 | port_mask = DPLL_PORTB_READY_MASK; |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1696 | dpll_reg = DPLL(0); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1697 | break; |
| 1698 | case PORT_C: |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1699 | port_mask = DPLL_PORTC_READY_MASK; |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1700 | dpll_reg = DPLL(0); |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1701 | expected_mask <<= 4; |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1702 | break; |
| 1703 | case PORT_D: |
| 1704 | port_mask = DPLL_PORTD_READY_MASK; |
| 1705 | dpll_reg = DPIO_PHY_STATUS; |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1706 | break; |
| 1707 | default: |
| 1708 | BUG(); |
| 1709 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1710 | |
Chris Wilson | 370004d | 2016-06-30 15:32:56 +0100 | [diff] [blame] | 1711 | if (intel_wait_for_register(dev_priv, |
| 1712 | dpll_reg, port_mask, expected_mask, |
| 1713 | 1000)) |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1714 | WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n", |
| 1715 | port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1716 | } |
| 1717 | |
Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 1718 | static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv, |
| 1719 | enum pipe pipe) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1720 | { |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 1721 | struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, |
| 1722 | pipe); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1723 | i915_reg_t reg; |
| 1724 | uint32_t val, pipeconf_val; |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1725 | |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1726 | /* Make sure PCH DPLL is enabled */ |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 1727 | assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1728 | |
| 1729 | /* FDI must be feeding us bits for PCH ports */ |
| 1730 | assert_fdi_tx_enabled(dev_priv, pipe); |
| 1731 | assert_fdi_rx_enabled(dev_priv, pipe); |
| 1732 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1733 | if (HAS_PCH_CPT(dev_priv)) { |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1734 | /* Workaround: Set the timing override bit before enabling the |
| 1735 | * pch transcoder. */ |
| 1736 | reg = TRANS_CHICKEN2(pipe); |
| 1737 | val = I915_READ(reg); |
| 1738 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; |
| 1739 | I915_WRITE(reg, val); |
Eugeni Dodonov | 59c859d | 2012-05-09 15:37:19 -0300 | [diff] [blame] | 1740 | } |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1741 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1742 | reg = PCH_TRANSCONF(pipe); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1743 | val = I915_READ(reg); |
Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1744 | pipeconf_val = I915_READ(PIPECONF(pipe)); |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1745 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1746 | if (HAS_PCH_IBX(dev_priv)) { |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1747 | /* |
Ville Syrjälä | c5de7c6 | 2015-05-05 17:06:22 +0300 | [diff] [blame] | 1748 | * Make the BPC in transcoder be consistent with |
| 1749 | * that in pipeconf reg. For HDMI we must use 8bpc |
| 1750 | * here for both 8bpc and 12bpc. |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1751 | */ |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 1752 | val &= ~PIPECONF_BPC_MASK; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1753 | if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI)) |
Ville Syrjälä | c5de7c6 | 2015-05-05 17:06:22 +0300 | [diff] [blame] | 1754 | val |= PIPECONF_8BPC; |
| 1755 | else |
| 1756 | val |= pipeconf_val & PIPECONF_BPC_MASK; |
Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1757 | } |
Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1758 | |
| 1759 | val &= ~TRANS_INTERLACE_MASK; |
| 1760 | if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK) |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 1761 | if (HAS_PCH_IBX(dev_priv) && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 1762 | intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO)) |
Paulo Zanoni | 7c26e5c | 2012-02-14 17:07:09 -0200 | [diff] [blame] | 1763 | val |= TRANS_LEGACY_INTERLACED_ILK; |
| 1764 | else |
| 1765 | val |= TRANS_INTERLACED; |
Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1766 | else |
| 1767 | val |= TRANS_PROGRESSIVE; |
| 1768 | |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1769 | I915_WRITE(reg, val | TRANS_ENABLE); |
Chris Wilson | 650fbd8 | 2016-06-30 15:32:57 +0100 | [diff] [blame] | 1770 | if (intel_wait_for_register(dev_priv, |
| 1771 | reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE, |
| 1772 | 100)) |
Ville Syrjälä | 4bb6f1f | 2013-04-17 17:48:50 +0300 | [diff] [blame] | 1773 | DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe)); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1774 | } |
| 1775 | |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1776 | static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1777 | enum transcoder cpu_transcoder) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1778 | { |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1779 | u32 val, pipeconf_val; |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1780 | |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1781 | /* FDI must be feeding us bits for PCH ports */ |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1782 | assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder); |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1783 | assert_fdi_rx_enabled(dev_priv, TRANSCODER_A); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1784 | |
Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1785 | /* Workaround: set timing override bit. */ |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1786 | val = I915_READ(TRANS_CHICKEN2(PIPE_A)); |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1787 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1788 | I915_WRITE(TRANS_CHICKEN2(PIPE_A), val); |
Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1789 | |
Paulo Zanoni | 25f3ef1 | 2012-10-31 18:12:49 -0200 | [diff] [blame] | 1790 | val = TRANS_ENABLE; |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1791 | pipeconf_val = I915_READ(PIPECONF(cpu_transcoder)); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1792 | |
Paulo Zanoni | 9a76b1c | 2012-10-31 18:12:48 -0200 | [diff] [blame] | 1793 | if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) == |
| 1794 | PIPECONF_INTERLACED_ILK) |
Paulo Zanoni | a35f267 | 2012-10-31 18:12:45 -0200 | [diff] [blame] | 1795 | val |= TRANS_INTERLACED; |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1796 | else |
| 1797 | val |= TRANS_PROGRESSIVE; |
| 1798 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1799 | I915_WRITE(LPT_TRANSCONF, val); |
Chris Wilson | d9f9624 | 2016-06-30 15:32:58 +0100 | [diff] [blame] | 1800 | if (intel_wait_for_register(dev_priv, |
| 1801 | LPT_TRANSCONF, |
| 1802 | TRANS_STATE_ENABLE, |
| 1803 | TRANS_STATE_ENABLE, |
| 1804 | 100)) |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1805 | DRM_ERROR("Failed to enable PCH transcoder\n"); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1806 | } |
| 1807 | |
Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 1808 | static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv, |
| 1809 | enum pipe pipe) |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1810 | { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1811 | i915_reg_t reg; |
| 1812 | uint32_t val; |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1813 | |
| 1814 | /* FDI relies on the transcoder */ |
| 1815 | assert_fdi_tx_disabled(dev_priv, pipe); |
| 1816 | assert_fdi_rx_disabled(dev_priv, pipe); |
| 1817 | |
Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1818 | /* Ports must be off as well */ |
| 1819 | assert_pch_ports_disabled(dev_priv, pipe); |
| 1820 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1821 | reg = PCH_TRANSCONF(pipe); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1822 | val = I915_READ(reg); |
| 1823 | val &= ~TRANS_ENABLE; |
| 1824 | I915_WRITE(reg, val); |
| 1825 | /* wait for PCH transcoder off, transcoder state */ |
Chris Wilson | a7d0466 | 2016-06-30 15:32:59 +0100 | [diff] [blame] | 1826 | if (intel_wait_for_register(dev_priv, |
| 1827 | reg, TRANS_STATE_ENABLE, 0, |
| 1828 | 50)) |
Ville Syrjälä | 4bb6f1f | 2013-04-17 17:48:50 +0300 | [diff] [blame] | 1829 | DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe)); |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1830 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1831 | if (HAS_PCH_CPT(dev_priv)) { |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1832 | /* Workaround: Clear the timing override chicken bit again. */ |
| 1833 | reg = TRANS_CHICKEN2(pipe); |
| 1834 | val = I915_READ(reg); |
| 1835 | val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE; |
| 1836 | I915_WRITE(reg, val); |
| 1837 | } |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1838 | } |
| 1839 | |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 1840 | void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1841 | { |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1842 | u32 val; |
| 1843 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1844 | val = I915_READ(LPT_TRANSCONF); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1845 | val &= ~TRANS_ENABLE; |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1846 | I915_WRITE(LPT_TRANSCONF, val); |
Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1847 | /* wait for PCH transcoder off, transcoder state */ |
Chris Wilson | dfdb474 | 2016-06-30 15:33:00 +0100 | [diff] [blame] | 1848 | if (intel_wait_for_register(dev_priv, |
| 1849 | LPT_TRANSCONF, TRANS_STATE_ENABLE, 0, |
| 1850 | 50)) |
Paulo Zanoni | 8a52fd9 | 2012-10-31 18:12:51 -0200 | [diff] [blame] | 1851 | DRM_ERROR("Failed to disable PCH transcoder\n"); |
Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1852 | |
| 1853 | /* Workaround: clear timing override bit. */ |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1854 | val = I915_READ(TRANS_CHICKEN2(PIPE_A)); |
Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1855 | val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE; |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 1856 | I915_WRITE(TRANS_CHICKEN2(PIPE_A), val); |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1857 | } |
| 1858 | |
Ville Syrjälä | 65f2130 | 2016-10-14 20:02:53 +0300 | [diff] [blame] | 1859 | enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc) |
| 1860 | { |
| 1861 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 1862 | |
| 1863 | WARN_ON(!crtc->config->has_pch_encoder); |
| 1864 | |
| 1865 | if (HAS_PCH_LPT(dev_priv)) |
| 1866 | return TRANSCODER_A; |
| 1867 | else |
| 1868 | return (enum transcoder) crtc->pipe; |
| 1869 | } |
| 1870 | |
Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1871 | /** |
Chris Wilson | 309cfea | 2011-01-28 13:54:53 +0000 | [diff] [blame] | 1872 | * intel_enable_pipe - enable a pipe, asserting requirements |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1873 | * @crtc: crtc responsible for the pipe |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1874 | * |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1875 | * Enable @crtc's pipe, making sure that various hardware specific requirements |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1876 | * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc. |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1877 | */ |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 1878 | static void intel_enable_pipe(struct intel_crtc *crtc) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1879 | { |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1880 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1881 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1882 | enum pipe pipe = crtc->pipe; |
Ville Syrjälä | 1a70a728 | 2015-10-29 21:25:50 +0200 | [diff] [blame] | 1883 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1884 | i915_reg_t reg; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1885 | u32 val; |
| 1886 | |
Ville Syrjälä | 9e2ee2d | 2015-06-24 21:59:35 +0300 | [diff] [blame] | 1887 | DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe)); |
| 1888 | |
Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 1889 | assert_planes_disabled(dev_priv, pipe); |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1890 | assert_cursor_disabled(dev_priv, pipe); |
Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 1891 | assert_sprites_disabled(dev_priv, pipe); |
| 1892 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1893 | /* |
| 1894 | * A pipe without a PLL won't actually be able to drive bits from |
| 1895 | * a plane. On ILK+ the pipe PLLs are integrated, so we don't |
| 1896 | * need the check. |
| 1897 | */ |
Ville Syrjälä | 09fa8bb | 2016-08-05 20:41:34 +0300 | [diff] [blame] | 1898 | if (HAS_GMCH_DISPLAY(dev_priv)) { |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 1899 | if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI)) |
Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1900 | assert_dsi_pll_enabled(dev_priv); |
| 1901 | else |
| 1902 | assert_pll_enabled(dev_priv, pipe); |
Ville Syrjälä | 09fa8bb | 2016-08-05 20:41:34 +0300 | [diff] [blame] | 1903 | } else { |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1904 | if (crtc->config->has_pch_encoder) { |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1905 | /* if driving the PCH, we need FDI enabled */ |
Ville Syrjälä | 65f2130 | 2016-10-14 20:02:53 +0300 | [diff] [blame] | 1906 | assert_fdi_rx_pll_enabled(dev_priv, |
| 1907 | (enum pipe) intel_crtc_pch_transcoder(crtc)); |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1908 | assert_fdi_tx_pll_enabled(dev_priv, |
| 1909 | (enum pipe) cpu_transcoder); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1910 | } |
| 1911 | /* FIXME: assert CPU port conditions for SNB+ */ |
| 1912 | } |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1913 | |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 1914 | reg = PIPECONF(cpu_transcoder); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1915 | val = I915_READ(reg); |
Paulo Zanoni | 7ad25d4 | 2014-01-17 13:51:13 -0200 | [diff] [blame] | 1916 | if (val & PIPECONF_ENABLE) { |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1917 | WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 1918 | (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))); |
Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 1919 | return; |
Paulo Zanoni | 7ad25d4 | 2014-01-17 13:51:13 -0200 | [diff] [blame] | 1920 | } |
Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 1921 | |
| 1922 | I915_WRITE(reg, val | PIPECONF_ENABLE); |
Paulo Zanoni | 851855d | 2013-12-19 19:12:29 -0200 | [diff] [blame] | 1923 | POSTING_READ(reg); |
Ville Syrjälä | b7792d8 | 2015-12-14 18:23:43 +0200 | [diff] [blame] | 1924 | |
| 1925 | /* |
| 1926 | * Until the pipe starts DSL will read as 0, which would cause |
| 1927 | * an apparent vblank timestamp jump, which messes up also the |
| 1928 | * frame count when it's derived from the timestamps. So let's |
| 1929 | * wait for the pipe to start properly before we call |
| 1930 | * drm_crtc_vblank_on() |
| 1931 | */ |
| 1932 | if (dev->max_vblank_count == 0 && |
| 1933 | wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50)) |
| 1934 | DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe)); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1935 | } |
| 1936 | |
| 1937 | /** |
Chris Wilson | 309cfea | 2011-01-28 13:54:53 +0000 | [diff] [blame] | 1938 | * intel_disable_pipe - disable a pipe, asserting requirements |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1939 | * @crtc: crtc whose pipes is to be disabled |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1940 | * |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1941 | * Disable the pipe of @crtc, making sure that various hardware |
| 1942 | * specific requirements are met, if applicable, e.g. plane |
| 1943 | * disabled, panel fitter off, etc. |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1944 | * |
| 1945 | * Will wait until the pipe has shut down before returning. |
| 1946 | */ |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1947 | static void intel_disable_pipe(struct intel_crtc *crtc) |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1948 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1949 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1950 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 1951 | enum pipe pipe = crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1952 | i915_reg_t reg; |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1953 | u32 val; |
| 1954 | |
Ville Syrjälä | 9e2ee2d | 2015-06-24 21:59:35 +0300 | [diff] [blame] | 1955 | DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe)); |
| 1956 | |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1957 | /* |
| 1958 | * Make sure planes won't keep trying to pump pixels to us, |
| 1959 | * or we might hang the display. |
| 1960 | */ |
| 1961 | assert_planes_disabled(dev_priv, pipe); |
Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1962 | assert_cursor_disabled(dev_priv, pipe); |
Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1963 | assert_sprites_disabled(dev_priv, pipe); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1964 | |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 1965 | reg = PIPECONF(cpu_transcoder); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1966 | val = I915_READ(reg); |
Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 1967 | if ((val & PIPECONF_ENABLE) == 0) |
| 1968 | return; |
| 1969 | |
Ville Syrjälä | 67adc64 | 2014-08-15 01:21:57 +0300 | [diff] [blame] | 1970 | /* |
| 1971 | * Double wide has implications for planes |
| 1972 | * so best keep it disabled when not needed. |
| 1973 | */ |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1974 | if (crtc->config->double_wide) |
Ville Syrjälä | 67adc64 | 2014-08-15 01:21:57 +0300 | [diff] [blame] | 1975 | val &= ~PIPECONF_DOUBLE_WIDE; |
| 1976 | |
| 1977 | /* Don't disable pipe or pipe PLLs if needed */ |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 1978 | if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) && |
| 1979 | !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
Ville Syrjälä | 67adc64 | 2014-08-15 01:21:57 +0300 | [diff] [blame] | 1980 | val &= ~PIPECONF_ENABLE; |
| 1981 | |
| 1982 | I915_WRITE(reg, val); |
| 1983 | if ((val & PIPECONF_ENABLE) == 0) |
| 1984 | intel_wait_for_pipe_off(crtc); |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1985 | } |
| 1986 | |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 1987 | static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv) |
| 1988 | { |
| 1989 | return IS_GEN2(dev_priv) ? 2048 : 4096; |
| 1990 | } |
| 1991 | |
Ville Syrjälä | 27ba391 | 2016-02-15 22:54:40 +0200 | [diff] [blame] | 1992 | static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv, |
| 1993 | uint64_t fb_modifier, unsigned int cpp) |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 1994 | { |
| 1995 | switch (fb_modifier) { |
| 1996 | case DRM_FORMAT_MOD_NONE: |
| 1997 | return cpp; |
| 1998 | case I915_FORMAT_MOD_X_TILED: |
| 1999 | if (IS_GEN2(dev_priv)) |
| 2000 | return 128; |
| 2001 | else |
| 2002 | return 512; |
| 2003 | case I915_FORMAT_MOD_Y_TILED: |
| 2004 | if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv)) |
| 2005 | return 128; |
| 2006 | else |
| 2007 | return 512; |
| 2008 | case I915_FORMAT_MOD_Yf_TILED: |
| 2009 | switch (cpp) { |
| 2010 | case 1: |
| 2011 | return 64; |
| 2012 | case 2: |
| 2013 | case 4: |
| 2014 | return 128; |
| 2015 | case 8: |
| 2016 | case 16: |
| 2017 | return 256; |
| 2018 | default: |
| 2019 | MISSING_CASE(cpp); |
| 2020 | return cpp; |
| 2021 | } |
| 2022 | break; |
| 2023 | default: |
| 2024 | MISSING_CASE(fb_modifier); |
| 2025 | return cpp; |
| 2026 | } |
| 2027 | } |
| 2028 | |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2029 | unsigned int intel_tile_height(const struct drm_i915_private *dev_priv, |
| 2030 | uint64_t fb_modifier, unsigned int cpp) |
Jesse Barnes | a57ce0b | 2014-02-07 12:10:35 -0800 | [diff] [blame] | 2031 | { |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2032 | if (fb_modifier == DRM_FORMAT_MOD_NONE) |
| 2033 | return 1; |
| 2034 | else |
| 2035 | return intel_tile_size(dev_priv) / |
Ville Syrjälä | 27ba391 | 2016-02-15 22:54:40 +0200 | [diff] [blame] | 2036 | intel_tile_width_bytes(dev_priv, fb_modifier, cpp); |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 2037 | } |
| 2038 | |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2039 | /* Return the tile dimensions in pixel units */ |
| 2040 | static void intel_tile_dims(const struct drm_i915_private *dev_priv, |
| 2041 | unsigned int *tile_width, |
| 2042 | unsigned int *tile_height, |
| 2043 | uint64_t fb_modifier, |
| 2044 | unsigned int cpp) |
| 2045 | { |
| 2046 | unsigned int tile_width_bytes = |
| 2047 | intel_tile_width_bytes(dev_priv, fb_modifier, cpp); |
| 2048 | |
| 2049 | *tile_width = tile_width_bytes / cpp; |
| 2050 | *tile_height = intel_tile_size(dev_priv) / tile_width_bytes; |
| 2051 | } |
| 2052 | |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 2053 | unsigned int |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 2054 | intel_fb_align_height(struct drm_i915_private *dev_priv, |
| 2055 | unsigned int height, |
| 2056 | uint32_t pixel_format, |
| 2057 | uint64_t fb_modifier) |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 2058 | { |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2059 | unsigned int cpp = drm_format_plane_cpp(pixel_format, 0); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 2060 | unsigned int tile_height = intel_tile_height(dev_priv, fb_modifier, cpp); |
Ville Syrjälä | 832be82 | 2016-01-12 21:08:33 +0200 | [diff] [blame] | 2061 | |
| 2062 | return ALIGN(height, tile_height); |
Jesse Barnes | a57ce0b | 2014-02-07 12:10:35 -0800 | [diff] [blame] | 2063 | } |
| 2064 | |
Ville Syrjälä | 1663b9d | 2016-02-15 22:54:45 +0200 | [diff] [blame] | 2065 | unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info) |
| 2066 | { |
| 2067 | unsigned int size = 0; |
| 2068 | int i; |
| 2069 | |
| 2070 | for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) |
| 2071 | size += rot_info->plane[i].width * rot_info->plane[i].height; |
| 2072 | |
| 2073 | return size; |
| 2074 | } |
| 2075 | |
Daniel Vetter | 75c82a5 | 2015-10-14 16:51:04 +0200 | [diff] [blame] | 2076 | static void |
Ville Syrjälä | 3465c58 | 2016-02-15 22:54:43 +0200 | [diff] [blame] | 2077 | intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, |
| 2078 | const struct drm_framebuffer *fb, |
| 2079 | unsigned int rotation) |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2080 | { |
Chris Wilson | 7b92c04 | 2017-01-14 00:28:26 +0000 | [diff] [blame] | 2081 | view->type = I915_GGTT_VIEW_NORMAL; |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2082 | if (drm_rotation_90_or_270(rotation)) { |
Chris Wilson | 7b92c04 | 2017-01-14 00:28:26 +0000 | [diff] [blame] | 2083 | view->type = I915_GGTT_VIEW_ROTATED; |
Chris Wilson | 8bab1193 | 2017-01-14 00:28:25 +0000 | [diff] [blame] | 2084 | view->rotated = to_intel_framebuffer(fb)->rot_info; |
Ville Syrjälä | 2d7a215 | 2016-02-15 22:54:47 +0200 | [diff] [blame] | 2085 | } |
| 2086 | } |
| 2087 | |
Ville Syrjälä | 603525d | 2016-01-12 21:08:37 +0200 | [diff] [blame] | 2088 | static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv) |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2089 | { |
| 2090 | if (INTEL_INFO(dev_priv)->gen >= 9) |
| 2091 | return 256 * 1024; |
Jani Nikula | c0f8683 | 2016-12-07 12:13:04 +0200 | [diff] [blame] | 2092 | else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) || |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 2093 | IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2094 | return 128 * 1024; |
| 2095 | else if (INTEL_INFO(dev_priv)->gen >= 4) |
| 2096 | return 4 * 1024; |
| 2097 | else |
Ville Syrjälä | 44c5905 | 2015-06-11 16:31:16 +0300 | [diff] [blame] | 2098 | return 0; |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2099 | } |
| 2100 | |
Ville Syrjälä | 603525d | 2016-01-12 21:08:37 +0200 | [diff] [blame] | 2101 | static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv, |
| 2102 | uint64_t fb_modifier) |
| 2103 | { |
| 2104 | switch (fb_modifier) { |
| 2105 | case DRM_FORMAT_MOD_NONE: |
| 2106 | return intel_linear_alignment(dev_priv); |
| 2107 | case I915_FORMAT_MOD_X_TILED: |
| 2108 | if (INTEL_INFO(dev_priv)->gen >= 9) |
| 2109 | return 256 * 1024; |
| 2110 | return 0; |
| 2111 | case I915_FORMAT_MOD_Y_TILED: |
| 2112 | case I915_FORMAT_MOD_Yf_TILED: |
| 2113 | return 1 * 1024 * 1024; |
| 2114 | default: |
| 2115 | MISSING_CASE(fb_modifier); |
| 2116 | return 0; |
| 2117 | } |
| 2118 | } |
| 2119 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2120 | struct i915_vma * |
| 2121 | intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation) |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2122 | { |
Tvrtko Ursulin | 850c4cd | 2014-10-30 16:39:38 +0000 | [diff] [blame] | 2123 | struct drm_device *dev = fb->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2124 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | 850c4cd | 2014-10-30 16:39:38 +0000 | [diff] [blame] | 2125 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2126 | struct i915_ggtt_view view; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2127 | struct i915_vma *vma; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2128 | u32 alignment; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2129 | |
Matt Roper | ebcdd39 | 2014-07-09 16:22:11 -0700 | [diff] [blame] | 2130 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 2131 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2132 | alignment = intel_surf_alignment(dev_priv, fb->modifier); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2133 | |
Ville Syrjälä | 3465c58 | 2016-02-15 22:54:43 +0200 | [diff] [blame] | 2134 | intel_fill_fb_ggtt_view(&view, fb, rotation); |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2135 | |
Chris Wilson | 693db18 | 2013-03-05 14:52:39 +0000 | [diff] [blame] | 2136 | /* Note that the w/a also requires 64 PTE of padding following the |
| 2137 | * bo. We currently fill all unused PTE with the shadow page and so |
| 2138 | * we should always have valid PTE following the scanout preventing |
| 2139 | * the VT-d warning. |
| 2140 | */ |
Chris Wilson | 48f112f | 2016-06-24 14:07:14 +0100 | [diff] [blame] | 2141 | if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024) |
Chris Wilson | 693db18 | 2013-03-05 14:52:39 +0000 | [diff] [blame] | 2142 | alignment = 256 * 1024; |
| 2143 | |
Paulo Zanoni | d6dd684 | 2014-08-15 15:59:32 -0300 | [diff] [blame] | 2144 | /* |
| 2145 | * Global gtt pte registers are special registers which actually forward |
| 2146 | * writes to a chunk of system memory. Which means that there is no risk |
| 2147 | * that the register values disappear as soon as we call |
| 2148 | * intel_runtime_pm_put(), so it is correct to wrap only the |
| 2149 | * pin/unpin/fence and not more. |
| 2150 | */ |
| 2151 | intel_runtime_pm_get(dev_priv); |
| 2152 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2153 | vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view); |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2154 | if (IS_ERR(vma)) |
| 2155 | goto err; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2156 | |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 2157 | if (i915_vma_is_map_and_fenceable(vma)) { |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2158 | /* Install a fence for tiled scan-out. Pre-i965 always needs a |
| 2159 | * fence, whereas 965+ only requires a fence if using |
| 2160 | * framebuffer compression. For simplicity, we always, when |
| 2161 | * possible, install a fence as the cost is not that onerous. |
| 2162 | * |
| 2163 | * If we fail to fence the tiled scanout, then either the |
| 2164 | * modeset will reject the change (which is highly unlikely as |
| 2165 | * the affected systems, all but one, do not have unmappable |
| 2166 | * space) or we will not be able to enable full powersaving |
| 2167 | * techniques (also likely not to apply due to various limits |
| 2168 | * FBC and the like impose on the size of the buffer, which |
| 2169 | * presumably we violated anyway with this unmappable buffer). |
| 2170 | * Anyway, it is presumably better to stumble onwards with |
| 2171 | * something and try to run the system in a "less than optimal" |
| 2172 | * mode that matches the user configuration. |
| 2173 | */ |
| 2174 | if (i915_vma_get_fence(vma) == 0) |
| 2175 | i915_vma_pin_fence(vma); |
Vivek Kasireddy | 9807216 | 2015-10-29 18:54:38 -0700 | [diff] [blame] | 2176 | } |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2177 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2178 | i915_vma_get(vma); |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2179 | err: |
Paulo Zanoni | d6dd684 | 2014-08-15 15:59:32 -0300 | [diff] [blame] | 2180 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2181 | return vma; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2182 | } |
| 2183 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2184 | void intel_unpin_fb_vma(struct i915_vma *vma) |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2185 | { |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2186 | lockdep_assert_held(&vma->vm->i915->drm.struct_mutex); |
Tvrtko Ursulin | f64b98c | 2015-03-23 11:10:35 +0000 | [diff] [blame] | 2187 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 2188 | i915_vma_unpin_fence(vma); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2189 | i915_gem_object_unpin_from_display_plane(vma); |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2190 | i915_vma_put(vma); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2191 | } |
| 2192 | |
Ville Syrjälä | ef78ec9 | 2015-10-13 22:48:39 +0300 | [diff] [blame] | 2193 | static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane, |
| 2194 | unsigned int rotation) |
| 2195 | { |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2196 | if (drm_rotation_90_or_270(rotation)) |
Ville Syrjälä | ef78ec9 | 2015-10-13 22:48:39 +0300 | [diff] [blame] | 2197 | return to_intel_framebuffer(fb)->rotated[plane].pitch; |
| 2198 | else |
| 2199 | return fb->pitches[plane]; |
| 2200 | } |
| 2201 | |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2202 | /* |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2203 | * Convert the x/y offsets into a linear offset. |
| 2204 | * Only valid with 0/180 degree rotation, which is fine since linear |
| 2205 | * offset is only used with linear buffers on pre-hsw and tiled buffers |
| 2206 | * with gen2/3, and 90/270 degree rotations isn't supported on any of them. |
| 2207 | */ |
| 2208 | u32 intel_fb_xy_to_linear(int x, int y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2209 | const struct intel_plane_state *state, |
| 2210 | int plane) |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2211 | { |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2212 | const struct drm_framebuffer *fb = state->base.fb; |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2213 | unsigned int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2214 | unsigned int pitch = fb->pitches[plane]; |
| 2215 | |
| 2216 | return y * pitch + x * cpp; |
| 2217 | } |
| 2218 | |
| 2219 | /* |
| 2220 | * Add the x/y offsets derived from fb->offsets[] to the user |
| 2221 | * specified plane src x/y offsets. The resulting x/y offsets |
| 2222 | * specify the start of scanout from the beginning of the gtt mapping. |
| 2223 | */ |
| 2224 | void intel_add_fb_offsets(int *x, int *y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2225 | const struct intel_plane_state *state, |
| 2226 | int plane) |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2227 | |
| 2228 | { |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2229 | const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb); |
| 2230 | unsigned int rotation = state->base.rotation; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2231 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2232 | if (drm_rotation_90_or_270(rotation)) { |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2233 | *x += intel_fb->rotated[plane].x; |
| 2234 | *y += intel_fb->rotated[plane].y; |
| 2235 | } else { |
| 2236 | *x += intel_fb->normal[plane].x; |
| 2237 | *y += intel_fb->normal[plane].y; |
| 2238 | } |
| 2239 | } |
| 2240 | |
| 2241 | /* |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2242 | * Input tile dimensions and pitch must already be |
| 2243 | * rotated to match x and y, and in pixel units. |
| 2244 | */ |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2245 | static u32 _intel_adjust_tile_offset(int *x, int *y, |
| 2246 | unsigned int tile_width, |
| 2247 | unsigned int tile_height, |
| 2248 | unsigned int tile_size, |
| 2249 | unsigned int pitch_tiles, |
| 2250 | u32 old_offset, |
| 2251 | u32 new_offset) |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2252 | { |
Ville Syrjälä | b9b2403 | 2016-02-08 18:28:00 +0200 | [diff] [blame] | 2253 | unsigned int pitch_pixels = pitch_tiles * tile_width; |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2254 | unsigned int tiles; |
| 2255 | |
| 2256 | WARN_ON(old_offset & (tile_size - 1)); |
| 2257 | WARN_ON(new_offset & (tile_size - 1)); |
| 2258 | WARN_ON(new_offset > old_offset); |
| 2259 | |
| 2260 | tiles = (old_offset - new_offset) / tile_size; |
| 2261 | |
| 2262 | *y += tiles / pitch_tiles * tile_height; |
| 2263 | *x += tiles % pitch_tiles * tile_width; |
| 2264 | |
Ville Syrjälä | b9b2403 | 2016-02-08 18:28:00 +0200 | [diff] [blame] | 2265 | /* minimize x in case it got needlessly big */ |
| 2266 | *y += *x / pitch_pixels * tile_height; |
| 2267 | *x %= pitch_pixels; |
| 2268 | |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2269 | return new_offset; |
| 2270 | } |
| 2271 | |
| 2272 | /* |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2273 | * Adjust the tile offset by moving the difference into |
| 2274 | * the x/y offsets. |
| 2275 | */ |
| 2276 | static u32 intel_adjust_tile_offset(int *x, int *y, |
| 2277 | const struct intel_plane_state *state, int plane, |
| 2278 | u32 old_offset, u32 new_offset) |
| 2279 | { |
| 2280 | const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev); |
| 2281 | const struct drm_framebuffer *fb = state->base.fb; |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2282 | unsigned int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2283 | unsigned int rotation = state->base.rotation; |
| 2284 | unsigned int pitch = intel_fb_pitch(fb, plane, rotation); |
| 2285 | |
| 2286 | WARN_ON(new_offset > old_offset); |
| 2287 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2288 | if (fb->modifier != DRM_FORMAT_MOD_NONE) { |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2289 | unsigned int tile_size, tile_width, tile_height; |
| 2290 | unsigned int pitch_tiles; |
| 2291 | |
| 2292 | tile_size = intel_tile_size(dev_priv); |
| 2293 | intel_tile_dims(dev_priv, &tile_width, &tile_height, |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2294 | fb->modifier, cpp); |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2295 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2296 | if (drm_rotation_90_or_270(rotation)) { |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2297 | pitch_tiles = pitch / tile_height; |
| 2298 | swap(tile_width, tile_height); |
| 2299 | } else { |
| 2300 | pitch_tiles = pitch / (tile_width * cpp); |
| 2301 | } |
| 2302 | |
| 2303 | _intel_adjust_tile_offset(x, y, tile_width, tile_height, |
| 2304 | tile_size, pitch_tiles, |
| 2305 | old_offset, new_offset); |
| 2306 | } else { |
| 2307 | old_offset += *y * pitch + *x * cpp; |
| 2308 | |
| 2309 | *y = (old_offset - new_offset) / pitch; |
| 2310 | *x = ((old_offset - new_offset) - *y * pitch) / cpp; |
| 2311 | } |
| 2312 | |
| 2313 | return new_offset; |
| 2314 | } |
| 2315 | |
| 2316 | /* |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2317 | * Computes the linear offset to the base tile and adjusts |
| 2318 | * x, y. bytes per pixel is assumed to be a power-of-two. |
| 2319 | * |
| 2320 | * In the 90/270 rotated case, x and y are assumed |
| 2321 | * to be already rotated to match the rotated GTT view, and |
| 2322 | * pitch is the tile_height aligned framebuffer height. |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2323 | * |
| 2324 | * This function is used when computing the derived information |
| 2325 | * under intel_framebuffer, so using any of that information |
| 2326 | * here is not allowed. Anything under drm_framebuffer can be |
| 2327 | * used. This is why the user has to pass in the pitch since it |
| 2328 | * is specified in the rotated orientation. |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2329 | */ |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2330 | static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv, |
| 2331 | int *x, int *y, |
| 2332 | const struct drm_framebuffer *fb, int plane, |
| 2333 | unsigned int pitch, |
| 2334 | unsigned int rotation, |
| 2335 | u32 alignment) |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2336 | { |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2337 | uint64_t fb_modifier = fb->modifier; |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2338 | unsigned int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2339 | u32 offset, offset_aligned; |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2340 | |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2341 | if (alignment) |
| 2342 | alignment--; |
| 2343 | |
Ville Syrjälä | b5c6533 | 2016-01-12 21:08:31 +0200 | [diff] [blame] | 2344 | if (fb_modifier != DRM_FORMAT_MOD_NONE) { |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2345 | unsigned int tile_size, tile_width, tile_height; |
| 2346 | unsigned int tile_rows, tiles, pitch_tiles; |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2347 | |
Ville Syrjälä | d843310 | 2016-01-12 21:08:35 +0200 | [diff] [blame] | 2348 | tile_size = intel_tile_size(dev_priv); |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2349 | intel_tile_dims(dev_priv, &tile_width, &tile_height, |
| 2350 | fb_modifier, cpp); |
| 2351 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2352 | if (drm_rotation_90_or_270(rotation)) { |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2353 | pitch_tiles = pitch / tile_height; |
| 2354 | swap(tile_width, tile_height); |
| 2355 | } else { |
| 2356 | pitch_tiles = pitch / (tile_width * cpp); |
| 2357 | } |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2358 | |
Ville Syrjälä | d843310 | 2016-01-12 21:08:35 +0200 | [diff] [blame] | 2359 | tile_rows = *y / tile_height; |
| 2360 | *y %= tile_height; |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2361 | |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2362 | tiles = *x / tile_width; |
| 2363 | *x %= tile_width; |
Ville Syrjälä | d843310 | 2016-01-12 21:08:35 +0200 | [diff] [blame] | 2364 | |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2365 | offset = (tile_rows * pitch_tiles + tiles) * tile_size; |
| 2366 | offset_aligned = offset & ~alignment; |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2367 | |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2368 | _intel_adjust_tile_offset(x, y, tile_width, tile_height, |
| 2369 | tile_size, pitch_tiles, |
| 2370 | offset, offset_aligned); |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2371 | } else { |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2372 | offset = *y * pitch + *x * cpp; |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2373 | offset_aligned = offset & ~alignment; |
| 2374 | |
Ville Syrjälä | 4e9a86b | 2015-06-11 16:31:14 +0300 | [diff] [blame] | 2375 | *y = (offset & alignment) / pitch; |
| 2376 | *x = ((offset & alignment) - *y * pitch) / cpp; |
Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2377 | } |
Ville Syrjälä | 29cf949 | 2016-02-15 22:54:42 +0200 | [diff] [blame] | 2378 | |
| 2379 | return offset_aligned; |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2380 | } |
| 2381 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2382 | u32 intel_compute_tile_offset(int *x, int *y, |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2383 | const struct intel_plane_state *state, |
| 2384 | int plane) |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2385 | { |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 2386 | const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev); |
| 2387 | const struct drm_framebuffer *fb = state->base.fb; |
| 2388 | unsigned int rotation = state->base.rotation; |
Ville Syrjälä | ef78ec9 | 2015-10-13 22:48:39 +0300 | [diff] [blame] | 2389 | int pitch = intel_fb_pitch(fb, plane, rotation); |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2390 | u32 alignment; |
| 2391 | |
| 2392 | /* AUX_DIST needs only 4K alignment */ |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 2393 | if (fb->format->format == DRM_FORMAT_NV12 && plane == 1) |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2394 | alignment = 4096; |
| 2395 | else |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2396 | alignment = intel_surf_alignment(dev_priv, fb->modifier); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2397 | |
| 2398 | return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch, |
| 2399 | rotation, alignment); |
| 2400 | } |
| 2401 | |
| 2402 | /* Convert the fb->offset[] linear offset into x/y offsets */ |
| 2403 | static void intel_fb_offset_to_xy(int *x, int *y, |
| 2404 | const struct drm_framebuffer *fb, int plane) |
| 2405 | { |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2406 | unsigned int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2407 | unsigned int pitch = fb->pitches[plane]; |
| 2408 | u32 linear_offset = fb->offsets[plane]; |
| 2409 | |
| 2410 | *y = linear_offset / pitch; |
| 2411 | *x = linear_offset % pitch / cpp; |
| 2412 | } |
| 2413 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 2414 | static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier) |
| 2415 | { |
| 2416 | switch (fb_modifier) { |
| 2417 | case I915_FORMAT_MOD_X_TILED: |
| 2418 | return I915_TILING_X; |
| 2419 | case I915_FORMAT_MOD_Y_TILED: |
| 2420 | return I915_TILING_Y; |
| 2421 | default: |
| 2422 | return I915_TILING_NONE; |
| 2423 | } |
| 2424 | } |
| 2425 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2426 | static int |
| 2427 | intel_fill_fb_info(struct drm_i915_private *dev_priv, |
| 2428 | struct drm_framebuffer *fb) |
| 2429 | { |
| 2430 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); |
| 2431 | struct intel_rotation_info *rot_info = &intel_fb->rot_info; |
| 2432 | u32 gtt_offset_rotated = 0; |
| 2433 | unsigned int max_size = 0; |
Ville Syrjälä | bcb0b46 | 2016-12-14 23:30:22 +0200 | [diff] [blame] | 2434 | int i, num_planes = fb->format->num_planes; |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2435 | unsigned int tile_size = intel_tile_size(dev_priv); |
| 2436 | |
| 2437 | for (i = 0; i < num_planes; i++) { |
| 2438 | unsigned int width, height; |
| 2439 | unsigned int cpp, size; |
| 2440 | u32 offset; |
| 2441 | int x, y; |
| 2442 | |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2443 | cpp = fb->format->cpp[i]; |
Ville Syrjälä | 145fcb1 | 2016-11-18 21:53:06 +0200 | [diff] [blame] | 2444 | width = drm_framebuffer_plane_width(fb->width, fb, i); |
| 2445 | height = drm_framebuffer_plane_height(fb->height, fb, i); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2446 | |
| 2447 | intel_fb_offset_to_xy(&x, &y, fb, i); |
| 2448 | |
| 2449 | /* |
Ville Syrjälä | 60d5f2a | 2016-01-22 18:41:24 +0200 | [diff] [blame] | 2450 | * The fence (if used) is aligned to the start of the object |
| 2451 | * so having the framebuffer wrap around across the edge of the |
| 2452 | * fenced region doesn't really work. We have no API to configure |
| 2453 | * the fence start offset within the object (nor could we probably |
| 2454 | * on gen2/3). So it's just easier if we just require that the |
| 2455 | * fb layout agrees with the fence layout. We already check that the |
| 2456 | * fb stride matches the fence stride elsewhere. |
| 2457 | */ |
| 2458 | if (i915_gem_object_is_tiled(intel_fb->obj) && |
| 2459 | (x + width) * cpp > fb->pitches[i]) { |
| 2460 | DRM_DEBUG("bad fb plane %d offset: 0x%x\n", |
| 2461 | i, fb->offsets[i]); |
| 2462 | return -EINVAL; |
| 2463 | } |
| 2464 | |
| 2465 | /* |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2466 | * First pixel of the framebuffer from |
| 2467 | * the start of the normal gtt mapping. |
| 2468 | */ |
| 2469 | intel_fb->normal[i].x = x; |
| 2470 | intel_fb->normal[i].y = y; |
| 2471 | |
| 2472 | offset = _intel_compute_tile_offset(dev_priv, &x, &y, |
| 2473 | fb, 0, fb->pitches[i], |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2474 | DRM_ROTATE_0, tile_size); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2475 | offset /= tile_size; |
| 2476 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2477 | if (fb->modifier != DRM_FORMAT_MOD_NONE) { |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2478 | unsigned int tile_width, tile_height; |
| 2479 | unsigned int pitch_tiles; |
| 2480 | struct drm_rect r; |
| 2481 | |
| 2482 | intel_tile_dims(dev_priv, &tile_width, &tile_height, |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2483 | fb->modifier, cpp); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2484 | |
| 2485 | rot_info->plane[i].offset = offset; |
| 2486 | rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp); |
| 2487 | rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width); |
| 2488 | rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height); |
| 2489 | |
| 2490 | intel_fb->rotated[i].pitch = |
| 2491 | rot_info->plane[i].height * tile_height; |
| 2492 | |
| 2493 | /* how many tiles does this plane need */ |
| 2494 | size = rot_info->plane[i].stride * rot_info->plane[i].height; |
| 2495 | /* |
| 2496 | * If the plane isn't horizontally tile aligned, |
| 2497 | * we need one more tile. |
| 2498 | */ |
| 2499 | if (x != 0) |
| 2500 | size++; |
| 2501 | |
| 2502 | /* rotate the x/y offsets to match the GTT view */ |
| 2503 | r.x1 = x; |
| 2504 | r.y1 = y; |
| 2505 | r.x2 = x + width; |
| 2506 | r.y2 = y + height; |
| 2507 | drm_rect_rotate(&r, |
| 2508 | rot_info->plane[i].width * tile_width, |
| 2509 | rot_info->plane[i].height * tile_height, |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2510 | DRM_ROTATE_270); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2511 | x = r.x1; |
| 2512 | y = r.y1; |
| 2513 | |
| 2514 | /* rotate the tile dimensions to match the GTT view */ |
| 2515 | pitch_tiles = intel_fb->rotated[i].pitch / tile_height; |
| 2516 | swap(tile_width, tile_height); |
| 2517 | |
| 2518 | /* |
| 2519 | * We only keep the x/y offsets, so push all of the |
| 2520 | * gtt offset into the x/y offsets. |
| 2521 | */ |
Ander Conselvan de Oliveira | 46a1bd2 | 2017-01-20 16:28:44 +0200 | [diff] [blame] | 2522 | _intel_adjust_tile_offset(&x, &y, |
| 2523 | tile_width, tile_height, |
| 2524 | tile_size, pitch_tiles, |
Ville Syrjälä | 66a2d92 | 2016-02-05 18:44:05 +0200 | [diff] [blame] | 2525 | gtt_offset_rotated * tile_size, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 2526 | |
| 2527 | gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height; |
| 2528 | |
| 2529 | /* |
| 2530 | * First pixel of the framebuffer from |
| 2531 | * the start of the rotated gtt mapping. |
| 2532 | */ |
| 2533 | intel_fb->rotated[i].x = x; |
| 2534 | intel_fb->rotated[i].y = y; |
| 2535 | } else { |
| 2536 | size = DIV_ROUND_UP((y + height) * fb->pitches[i] + |
| 2537 | x * cpp, tile_size); |
| 2538 | } |
| 2539 | |
| 2540 | /* how many tiles in total needed in the bo */ |
| 2541 | max_size = max(max_size, offset + size); |
| 2542 | } |
| 2543 | |
| 2544 | if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) { |
| 2545 | DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n", |
| 2546 | max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size); |
| 2547 | return -EINVAL; |
| 2548 | } |
| 2549 | |
| 2550 | return 0; |
| 2551 | } |
| 2552 | |
Damien Lespiau | b35d63f | 2015-01-20 12:51:50 +0000 | [diff] [blame] | 2553 | static int i9xx_format_to_fourcc(int format) |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2554 | { |
| 2555 | switch (format) { |
| 2556 | case DISPPLANE_8BPP: |
| 2557 | return DRM_FORMAT_C8; |
| 2558 | case DISPPLANE_BGRX555: |
| 2559 | return DRM_FORMAT_XRGB1555; |
| 2560 | case DISPPLANE_BGRX565: |
| 2561 | return DRM_FORMAT_RGB565; |
| 2562 | default: |
| 2563 | case DISPPLANE_BGRX888: |
| 2564 | return DRM_FORMAT_XRGB8888; |
| 2565 | case DISPPLANE_RGBX888: |
| 2566 | return DRM_FORMAT_XBGR8888; |
| 2567 | case DISPPLANE_BGRX101010: |
| 2568 | return DRM_FORMAT_XRGB2101010; |
| 2569 | case DISPPLANE_RGBX101010: |
| 2570 | return DRM_FORMAT_XBGR2101010; |
| 2571 | } |
| 2572 | } |
| 2573 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 2574 | static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha) |
| 2575 | { |
| 2576 | switch (format) { |
| 2577 | case PLANE_CTL_FORMAT_RGB_565: |
| 2578 | return DRM_FORMAT_RGB565; |
| 2579 | default: |
| 2580 | case PLANE_CTL_FORMAT_XRGB_8888: |
| 2581 | if (rgb_order) { |
| 2582 | if (alpha) |
| 2583 | return DRM_FORMAT_ABGR8888; |
| 2584 | else |
| 2585 | return DRM_FORMAT_XBGR8888; |
| 2586 | } else { |
| 2587 | if (alpha) |
| 2588 | return DRM_FORMAT_ARGB8888; |
| 2589 | else |
| 2590 | return DRM_FORMAT_XRGB8888; |
| 2591 | } |
| 2592 | case PLANE_CTL_FORMAT_XRGB_2101010: |
| 2593 | if (rgb_order) |
| 2594 | return DRM_FORMAT_XBGR2101010; |
| 2595 | else |
| 2596 | return DRM_FORMAT_XRGB2101010; |
| 2597 | } |
| 2598 | } |
| 2599 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 2600 | static bool |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2601 | intel_alloc_initial_plane_obj(struct intel_crtc *crtc, |
| 2602 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2603 | { |
| 2604 | struct drm_device *dev = crtc->base.dev; |
Paulo Zanoni | 3badb49 | 2015-09-23 12:52:23 -0300 | [diff] [blame] | 2605 | struct drm_i915_private *dev_priv = to_i915(dev); |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 2606 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2607 | struct drm_i915_gem_object *obj = NULL; |
| 2608 | struct drm_mode_fb_cmd2 mode_cmd = { 0 }; |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 2609 | struct drm_framebuffer *fb = &plane_config->fb->base; |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 2610 | u32 base_aligned = round_down(plane_config->base, PAGE_SIZE); |
| 2611 | u32 size_aligned = round_up(plane_config->base + plane_config->size, |
| 2612 | PAGE_SIZE); |
| 2613 | |
| 2614 | size_aligned -= base_aligned; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2615 | |
Chris Wilson | ff2652e | 2014-03-10 08:07:02 +0000 | [diff] [blame] | 2616 | if (plane_config->size == 0) |
| 2617 | return false; |
| 2618 | |
Paulo Zanoni | 3badb49 | 2015-09-23 12:52:23 -0300 | [diff] [blame] | 2619 | /* If the FB is too big, just don't use it since fbdev is not very |
| 2620 | * important and we should probably use that space with FBC or other |
| 2621 | * features. */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 2622 | if (size_aligned * 2 > ggtt->stolen_usable_size) |
Paulo Zanoni | 3badb49 | 2015-09-23 12:52:23 -0300 | [diff] [blame] | 2623 | return false; |
| 2624 | |
Tvrtko Ursulin | 12c83d9 | 2016-02-11 10:27:29 +0000 | [diff] [blame] | 2625 | mutex_lock(&dev->struct_mutex); |
Tvrtko Ursulin | 187685c | 2016-12-01 14:16:36 +0000 | [diff] [blame] | 2626 | obj = i915_gem_object_create_stolen_for_preallocated(dev_priv, |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 2627 | base_aligned, |
| 2628 | base_aligned, |
| 2629 | size_aligned); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 2630 | mutex_unlock(&dev->struct_mutex); |
| 2631 | if (!obj) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2632 | return false; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2633 | |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2634 | if (plane_config->tiling == I915_TILING_X) |
| 2635 | obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2636 | |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 2637 | mode_cmd.pixel_format = fb->format->format; |
Damien Lespiau | 6bf129d | 2015-02-05 17:22:16 +0000 | [diff] [blame] | 2638 | mode_cmd.width = fb->width; |
| 2639 | mode_cmd.height = fb->height; |
| 2640 | mode_cmd.pitches[0] = fb->pitches[0]; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2641 | mode_cmd.modifier[0] = fb->modifier; |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 2642 | mode_cmd.flags = DRM_MODE_FB_MODIFIERS; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2643 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 2644 | if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) { |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2645 | DRM_DEBUG_KMS("intel fb init failed\n"); |
| 2646 | goto out_unref_obj; |
| 2647 | } |
Tvrtko Ursulin | 12c83d9 | 2016-02-11 10:27:29 +0000 | [diff] [blame] | 2648 | |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2649 | |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2650 | DRM_DEBUG_KMS("initial plane fb obj %p\n", obj); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2651 | return true; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2652 | |
| 2653 | out_unref_obj: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 2654 | i915_gem_object_put(obj); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2655 | return false; |
| 2656 | } |
| 2657 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 2658 | /* Update plane->state->fb to match plane->fb after driver-internal updates */ |
| 2659 | static void |
| 2660 | update_state_fb(struct drm_plane *plane) |
| 2661 | { |
| 2662 | if (plane->fb == plane->state->fb) |
| 2663 | return; |
| 2664 | |
| 2665 | if (plane->state->fb) |
| 2666 | drm_framebuffer_unreference(plane->state->fb); |
| 2667 | plane->state->fb = plane->fb; |
| 2668 | if (plane->state->fb) |
| 2669 | drm_framebuffer_reference(plane->state->fb); |
| 2670 | } |
| 2671 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 2672 | static void |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2673 | intel_find_initial_plane_obj(struct intel_crtc *intel_crtc, |
| 2674 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2675 | { |
| 2676 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2677 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2678 | struct drm_crtc *c; |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2679 | struct drm_i915_gem_object *obj; |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2680 | struct drm_plane *primary = intel_crtc->base.primary; |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2681 | struct drm_plane_state *plane_state = primary->state; |
Matt Roper | 200757f | 2015-12-03 11:37:36 -0800 | [diff] [blame] | 2682 | struct drm_crtc_state *crtc_state = intel_crtc->base.state; |
| 2683 | struct intel_plane *intel_plane = to_intel_plane(primary); |
Matt Roper | 0a8d8a8 | 2015-12-03 11:37:38 -0800 | [diff] [blame] | 2684 | struct intel_plane_state *intel_state = |
| 2685 | to_intel_plane_state(plane_state); |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2686 | struct drm_framebuffer *fb; |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2687 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 2688 | if (!plane_config->fb) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2689 | return; |
| 2690 | |
Daniel Vetter | f6936e2 | 2015-03-26 12:17:05 +0100 | [diff] [blame] | 2691 | if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) { |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2692 | fb = &plane_config->fb->base; |
| 2693 | goto valid_fb; |
Damien Lespiau | f55548b | 2015-02-05 18:30:20 +0000 | [diff] [blame] | 2694 | } |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2695 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 2696 | kfree(plane_config->fb); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2697 | |
| 2698 | /* |
| 2699 | * Failed to alloc the obj, check to see if we should share |
| 2700 | * an fb with another CRTC instead |
| 2701 | */ |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 2702 | for_each_crtc(dev, c) { |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2703 | struct intel_plane_state *state; |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2704 | |
| 2705 | if (c == &intel_crtc->base) |
| 2706 | continue; |
| 2707 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2708 | if (!to_intel_crtc(c)->active) |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2709 | continue; |
| 2710 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2711 | state = to_intel_plane_state(c->primary->state); |
| 2712 | if (!state->vma) |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2713 | continue; |
| 2714 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2715 | if (intel_plane_ggtt_offset(state) == plane_config->base) { |
| 2716 | fb = c->primary->fb; |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2717 | drm_framebuffer_reference(fb); |
| 2718 | goto valid_fb; |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2719 | } |
| 2720 | } |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2721 | |
Matt Roper | 200757f | 2015-12-03 11:37:36 -0800 | [diff] [blame] | 2722 | /* |
| 2723 | * We've failed to reconstruct the BIOS FB. Current display state |
| 2724 | * indicates that the primary plane is visible, but has a NULL FB, |
| 2725 | * which will lead to problems later if we don't fix it up. The |
| 2726 | * simplest solution is to just disable the primary plane now and |
| 2727 | * pretend the BIOS never had it enabled. |
| 2728 | */ |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 2729 | plane_state->visible = false; |
Matt Roper | 200757f | 2015-12-03 11:37:36 -0800 | [diff] [blame] | 2730 | crtc_state->plane_mask &= ~(1 << drm_plane_index(primary)); |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 2731 | intel_pre_disable_primary_noatomic(&intel_crtc->base); |
Matt Roper | 200757f | 2015-12-03 11:37:36 -0800 | [diff] [blame] | 2732 | intel_plane->disable_plane(primary, &intel_crtc->base); |
| 2733 | |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2734 | return; |
| 2735 | |
| 2736 | valid_fb: |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 2737 | mutex_lock(&dev->struct_mutex); |
| 2738 | intel_state->vma = |
| 2739 | intel_pin_and_fence_fb_obj(fb, primary->state->rotation); |
| 2740 | mutex_unlock(&dev->struct_mutex); |
| 2741 | if (IS_ERR(intel_state->vma)) { |
| 2742 | DRM_ERROR("failed to pin boot fb on pipe %d: %li\n", |
| 2743 | intel_crtc->pipe, PTR_ERR(intel_state->vma)); |
| 2744 | |
| 2745 | intel_state->vma = NULL; |
| 2746 | drm_framebuffer_unreference(fb); |
| 2747 | return; |
| 2748 | } |
| 2749 | |
Ville Syrjälä | f44e265 | 2015-11-13 19:16:13 +0200 | [diff] [blame] | 2750 | plane_state->src_x = 0; |
| 2751 | plane_state->src_y = 0; |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2752 | plane_state->src_w = fb->width << 16; |
| 2753 | plane_state->src_h = fb->height << 16; |
| 2754 | |
Ville Syrjälä | f44e265 | 2015-11-13 19:16:13 +0200 | [diff] [blame] | 2755 | plane_state->crtc_x = 0; |
| 2756 | plane_state->crtc_y = 0; |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2757 | plane_state->crtc_w = fb->width; |
| 2758 | plane_state->crtc_h = fb->height; |
| 2759 | |
Rob Clark | 1638d30 | 2016-11-05 11:08:08 -0400 | [diff] [blame] | 2760 | intel_state->base.src = drm_plane_state_src(plane_state); |
| 2761 | intel_state->base.dst = drm_plane_state_dest(plane_state); |
Matt Roper | 0a8d8a8 | 2015-12-03 11:37:38 -0800 | [diff] [blame] | 2762 | |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2763 | obj = intel_fb_obj(fb); |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2764 | if (i915_gem_object_is_tiled(obj)) |
Daniel Vetter | 88595ac | 2015-03-26 12:42:24 +0100 | [diff] [blame] | 2765 | dev_priv->preserve_bios_swizzle = true; |
| 2766 | |
Maarten Lankhorst | be5651f | 2015-07-13 16:30:18 +0200 | [diff] [blame] | 2767 | drm_framebuffer_reference(fb); |
| 2768 | primary->fb = primary->state->fb = fb; |
Maarten Lankhorst | 36750f2 | 2015-06-01 12:49:54 +0200 | [diff] [blame] | 2769 | primary->crtc = primary->state->crtc = &intel_crtc->base; |
Maarten Lankhorst | 36750f2 | 2015-06-01 12:49:54 +0200 | [diff] [blame] | 2770 | intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary)); |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 2771 | atomic_or(to_intel_plane(primary)->frontbuffer_bit, |
| 2772 | &obj->frontbuffer_bits); |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2773 | } |
| 2774 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2775 | static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane, |
| 2776 | unsigned int rotation) |
| 2777 | { |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2778 | int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2779 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2780 | switch (fb->modifier) { |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2781 | case DRM_FORMAT_MOD_NONE: |
| 2782 | case I915_FORMAT_MOD_X_TILED: |
| 2783 | switch (cpp) { |
| 2784 | case 8: |
| 2785 | return 4096; |
| 2786 | case 4: |
| 2787 | case 2: |
| 2788 | case 1: |
| 2789 | return 8192; |
| 2790 | default: |
| 2791 | MISSING_CASE(cpp); |
| 2792 | break; |
| 2793 | } |
| 2794 | break; |
| 2795 | case I915_FORMAT_MOD_Y_TILED: |
| 2796 | case I915_FORMAT_MOD_Yf_TILED: |
| 2797 | switch (cpp) { |
| 2798 | case 8: |
| 2799 | return 2048; |
| 2800 | case 4: |
| 2801 | return 4096; |
| 2802 | case 2: |
| 2803 | case 1: |
| 2804 | return 8192; |
| 2805 | default: |
| 2806 | MISSING_CASE(cpp); |
| 2807 | break; |
| 2808 | } |
| 2809 | break; |
| 2810 | default: |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2811 | MISSING_CASE(fb->modifier); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2812 | } |
| 2813 | |
| 2814 | return 2048; |
| 2815 | } |
| 2816 | |
| 2817 | static int skl_check_main_surface(struct intel_plane_state *plane_state) |
| 2818 | { |
| 2819 | const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev); |
| 2820 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 2821 | unsigned int rotation = plane_state->base.rotation; |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2822 | int x = plane_state->base.src.x1 >> 16; |
| 2823 | int y = plane_state->base.src.y1 >> 16; |
| 2824 | int w = drm_rect_width(&plane_state->base.src) >> 16; |
| 2825 | int h = drm_rect_height(&plane_state->base.src) >> 16; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2826 | int max_width = skl_max_plane_width(fb, 0, rotation); |
| 2827 | int max_height = 4096; |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2828 | u32 alignment, offset, aux_offset = plane_state->aux.offset; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2829 | |
| 2830 | if (w > max_width || h > max_height) { |
| 2831 | DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n", |
| 2832 | w, h, max_width, max_height); |
| 2833 | return -EINVAL; |
| 2834 | } |
| 2835 | |
| 2836 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
| 2837 | offset = intel_compute_tile_offset(&x, &y, plane_state, 0); |
| 2838 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2839 | alignment = intel_surf_alignment(dev_priv, fb->modifier); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2840 | |
| 2841 | /* |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2842 | * AUX surface offset is specified as the distance from the |
| 2843 | * main surface offset, and it must be non-negative. Make |
| 2844 | * sure that is what we will get. |
| 2845 | */ |
| 2846 | if (offset > aux_offset) |
| 2847 | offset = intel_adjust_tile_offset(&x, &y, plane_state, 0, |
| 2848 | offset, aux_offset & ~(alignment - 1)); |
| 2849 | |
| 2850 | /* |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2851 | * When using an X-tiled surface, the plane blows up |
| 2852 | * if the x offset + width exceed the stride. |
| 2853 | * |
| 2854 | * TODO: linear and Y-tiled seem fine, Yf untested, |
| 2855 | */ |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 2856 | if (fb->modifier == I915_FORMAT_MOD_X_TILED) { |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 2857 | int cpp = fb->format->cpp[0]; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2858 | |
| 2859 | while ((x + w) * cpp > fb->pitches[0]) { |
| 2860 | if (offset == 0) { |
| 2861 | DRM_DEBUG_KMS("Unable to find suitable display surface offset\n"); |
| 2862 | return -EINVAL; |
| 2863 | } |
| 2864 | |
| 2865 | offset = intel_adjust_tile_offset(&x, &y, plane_state, 0, |
| 2866 | offset, offset - alignment); |
| 2867 | } |
| 2868 | } |
| 2869 | |
| 2870 | plane_state->main.offset = offset; |
| 2871 | plane_state->main.x = x; |
| 2872 | plane_state->main.y = y; |
| 2873 | |
| 2874 | return 0; |
| 2875 | } |
| 2876 | |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2877 | static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state) |
| 2878 | { |
| 2879 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 2880 | unsigned int rotation = plane_state->base.rotation; |
| 2881 | int max_width = skl_max_plane_width(fb, 1, rotation); |
| 2882 | int max_height = 4096; |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2883 | int x = plane_state->base.src.x1 >> 17; |
| 2884 | int y = plane_state->base.src.y1 >> 17; |
| 2885 | int w = drm_rect_width(&plane_state->base.src) >> 17; |
| 2886 | int h = drm_rect_height(&plane_state->base.src) >> 17; |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2887 | u32 offset; |
| 2888 | |
| 2889 | intel_add_fb_offsets(&x, &y, plane_state, 1); |
| 2890 | offset = intel_compute_tile_offset(&x, &y, plane_state, 1); |
| 2891 | |
| 2892 | /* FIXME not quite sure how/if these apply to the chroma plane */ |
| 2893 | if (w > max_width || h > max_height) { |
| 2894 | DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n", |
| 2895 | w, h, max_width, max_height); |
| 2896 | return -EINVAL; |
| 2897 | } |
| 2898 | |
| 2899 | plane_state->aux.offset = offset; |
| 2900 | plane_state->aux.x = x; |
| 2901 | plane_state->aux.y = y; |
| 2902 | |
| 2903 | return 0; |
| 2904 | } |
| 2905 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2906 | int skl_check_plane_surface(struct intel_plane_state *plane_state) |
| 2907 | { |
| 2908 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 2909 | unsigned int rotation = plane_state->base.rotation; |
| 2910 | int ret; |
| 2911 | |
Ville Syrjälä | a5e4c7d | 2016-11-07 22:20:54 +0200 | [diff] [blame] | 2912 | if (!plane_state->base.visible) |
| 2913 | return 0; |
| 2914 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2915 | /* Rotate src coordinates to match rotated GTT view */ |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 2916 | if (drm_rotation_90_or_270(rotation)) |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 2917 | drm_rect_rotate(&plane_state->base.src, |
Ville Syrjälä | da064b4 | 2016-10-24 19:13:04 +0300 | [diff] [blame] | 2918 | fb->width << 16, fb->height << 16, |
| 2919 | DRM_ROTATE_270); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2920 | |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2921 | /* |
| 2922 | * Handle the AUX surface first since |
| 2923 | * the main surface setup depends on it. |
| 2924 | */ |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 2925 | if (fb->format->format == DRM_FORMAT_NV12) { |
Ville Syrjälä | 8d97065 | 2016-01-28 16:30:28 +0200 | [diff] [blame] | 2926 | ret = skl_check_nv12_aux_surface(plane_state); |
| 2927 | if (ret) |
| 2928 | return ret; |
| 2929 | } else { |
| 2930 | plane_state->aux.offset = ~0xfff; |
| 2931 | plane_state->aux.x = 0; |
| 2932 | plane_state->aux.y = 0; |
| 2933 | } |
| 2934 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 2935 | ret = skl_check_main_surface(plane_state); |
| 2936 | if (ret) |
| 2937 | return ret; |
| 2938 | |
| 2939 | return 0; |
| 2940 | } |
| 2941 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 2942 | static void i9xx_update_primary_plane(struct drm_plane *primary, |
| 2943 | const struct intel_crtc_state *crtc_state, |
| 2944 | const struct intel_plane_state *plane_state) |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2945 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 2946 | struct drm_i915_private *dev_priv = to_i915(primary->dev); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 2947 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
| 2948 | struct drm_framebuffer *fb = plane_state->base.fb; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2949 | int plane = intel_crtc->plane; |
Ville Syrjälä | 54ea9da | 2016-01-20 21:05:25 +0200 | [diff] [blame] | 2950 | u32 linear_offset; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2951 | u32 dspcntr; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2952 | i915_reg_t reg = DSPCNTR(plane); |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 2953 | unsigned int rotation = plane_state->base.rotation; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 2954 | int x = plane_state->base.src.x1 >> 16; |
| 2955 | int y = plane_state->base.src.y1 >> 16; |
Ville Syrjälä | c9ba6fa | 2014-08-27 17:48:41 +0300 | [diff] [blame] | 2956 | |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 2957 | dspcntr = DISPPLANE_GAMMA_ENABLE; |
| 2958 | |
Ville Syrjälä | fdd508a6 | 2014-08-08 21:51:11 +0300 | [diff] [blame] | 2959 | dspcntr |= DISPLAY_PLANE_ENABLE; |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 2960 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 2961 | if (INTEL_GEN(dev_priv) < 4) { |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 2962 | if (intel_crtc->pipe == PIPE_B) |
| 2963 | dspcntr |= DISPPLANE_SEL_PIPE_B; |
| 2964 | |
| 2965 | /* pipesrc and dspsize control the size that is scaled from, |
| 2966 | * which should always be the user's requested size. |
| 2967 | */ |
| 2968 | I915_WRITE(DSPSIZE(plane), |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 2969 | ((crtc_state->pipe_src_h - 1) << 16) | |
| 2970 | (crtc_state->pipe_src_w - 1)); |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 2971 | I915_WRITE(DSPPOS(plane), 0); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 2972 | } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) { |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 2973 | I915_WRITE(PRIMSIZE(plane), |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 2974 | ((crtc_state->pipe_src_h - 1) << 16) | |
| 2975 | (crtc_state->pipe_src_w - 1)); |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 2976 | I915_WRITE(PRIMPOS(plane), 0); |
| 2977 | I915_WRITE(PRIMCNSTALPHA(plane), 0); |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 2978 | } |
| 2979 | |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 2980 | switch (fb->format->format) { |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2981 | case DRM_FORMAT_C8: |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2982 | dspcntr |= DISPPLANE_8BPP; |
| 2983 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2984 | case DRM_FORMAT_XRGB1555: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2985 | dspcntr |= DISPPLANE_BGRX555; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2986 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2987 | case DRM_FORMAT_RGB565: |
| 2988 | dspcntr |= DISPPLANE_BGRX565; |
| 2989 | break; |
| 2990 | case DRM_FORMAT_XRGB8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2991 | dspcntr |= DISPPLANE_BGRX888; |
| 2992 | break; |
| 2993 | case DRM_FORMAT_XBGR8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2994 | dspcntr |= DISPPLANE_RGBX888; |
| 2995 | break; |
| 2996 | case DRM_FORMAT_XRGB2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2997 | dspcntr |= DISPPLANE_BGRX101010; |
| 2998 | break; |
| 2999 | case DRM_FORMAT_XBGR2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3000 | dspcntr |= DISPPLANE_RGBX101010; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3001 | break; |
| 3002 | default: |
Daniel Vetter | baba133 | 2013-03-27 00:45:00 +0100 | [diff] [blame] | 3003 | BUG(); |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3004 | } |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3005 | |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 3006 | if (INTEL_GEN(dev_priv) >= 4 && |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 3007 | fb->modifier == I915_FORMAT_MOD_X_TILED) |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3008 | dspcntr |= DISPPLANE_TILED; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3009 | |
Ville Syrjälä | df0cd45 | 2016-11-14 18:53:59 +0200 | [diff] [blame] | 3010 | if (rotation & DRM_ROTATE_180) |
| 3011 | dspcntr |= DISPPLANE_ROTATE_180; |
| 3012 | |
Ville Syrjälä | 4ea7be2 | 2016-11-14 18:54:00 +0200 | [diff] [blame] | 3013 | if (rotation & DRM_REFLECT_X) |
| 3014 | dspcntr |= DISPPLANE_MIRROR; |
| 3015 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 3016 | if (IS_G4X(dev_priv)) |
Ville Syrjälä | de1aa62 | 2013-06-07 10:47:01 +0300 | [diff] [blame] | 3017 | dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE; |
| 3018 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3019 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3020 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3021 | if (INTEL_GEN(dev_priv) >= 4) |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 3022 | intel_crtc->dspaddr_offset = |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3023 | intel_compute_tile_offset(&x, &y, plane_state, 0); |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 3024 | |
Ville Syrjälä | f22aa14 | 2016-11-14 18:53:58 +0200 | [diff] [blame] | 3025 | if (rotation & DRM_ROTATE_180) { |
Ville Syrjälä | df0cd45 | 2016-11-14 18:53:59 +0200 | [diff] [blame] | 3026 | x += crtc_state->pipe_src_w - 1; |
| 3027 | y += crtc_state->pipe_src_h - 1; |
Ville Syrjälä | 4ea7be2 | 2016-11-14 18:54:00 +0200 | [diff] [blame] | 3028 | } else if (rotation & DRM_REFLECT_X) { |
| 3029 | x += crtc_state->pipe_src_w - 1; |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3030 | } |
| 3031 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3032 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3033 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3034 | if (INTEL_GEN(dev_priv) < 4) |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3035 | intel_crtc->dspaddr_offset = linear_offset; |
| 3036 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 3037 | intel_crtc->adjusted_x = x; |
| 3038 | intel_crtc->adjusted_y = y; |
| 3039 | |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3040 | I915_WRITE(reg, dspcntr); |
| 3041 | |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 3042 | I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]); |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3043 | if (INTEL_GEN(dev_priv) >= 4) { |
Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 3044 | I915_WRITE(DSPSURF(plane), |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 3045 | intel_plane_ggtt_offset(plane_state) + |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3046 | intel_crtc->dspaddr_offset); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3047 | I915_WRITE(DSPTILEOFF(plane), (y << 16) | x); |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 3048 | I915_WRITE(DSPLINOFF(plane), linear_offset); |
Ville Syrjälä | bfb8104 | 2016-11-07 22:20:57 +0200 | [diff] [blame] | 3049 | } else { |
| 3050 | I915_WRITE(DSPADDR(plane), |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 3051 | intel_plane_ggtt_offset(plane_state) + |
Ville Syrjälä | bfb8104 | 2016-11-07 22:20:57 +0200 | [diff] [blame] | 3052 | intel_crtc->dspaddr_offset); |
| 3053 | } |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3054 | POSTING_READ(reg); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3055 | } |
| 3056 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3057 | static void i9xx_disable_primary_plane(struct drm_plane *primary, |
| 3058 | struct drm_crtc *crtc) |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3059 | { |
| 3060 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3061 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3062 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3063 | int plane = intel_crtc->plane; |
| 3064 | |
| 3065 | I915_WRITE(DSPCNTR(plane), 0); |
| 3066 | if (INTEL_INFO(dev_priv)->gen >= 4) |
| 3067 | I915_WRITE(DSPSURF(plane), 0); |
| 3068 | else |
| 3069 | I915_WRITE(DSPADDR(plane), 0); |
| 3070 | POSTING_READ(DSPCNTR(plane)); |
| 3071 | } |
| 3072 | |
| 3073 | static void ironlake_update_primary_plane(struct drm_plane *primary, |
| 3074 | const struct intel_crtc_state *crtc_state, |
| 3075 | const struct intel_plane_state *plane_state) |
| 3076 | { |
| 3077 | struct drm_device *dev = primary->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3078 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3079 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
| 3080 | struct drm_framebuffer *fb = plane_state->base.fb; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3081 | int plane = intel_crtc->plane; |
Ville Syrjälä | 54ea9da | 2016-01-20 21:05:25 +0200 | [diff] [blame] | 3082 | u32 linear_offset; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3083 | u32 dspcntr; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3084 | i915_reg_t reg = DSPCNTR(plane); |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 3085 | unsigned int rotation = plane_state->base.rotation; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3086 | int x = plane_state->base.src.x1 >> 16; |
| 3087 | int y = plane_state->base.src.y1 >> 16; |
Ville Syrjälä | c9ba6fa | 2014-08-27 17:48:41 +0300 | [diff] [blame] | 3088 | |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3089 | dspcntr = DISPPLANE_GAMMA_ENABLE; |
Ville Syrjälä | fdd508a6 | 2014-08-08 21:51:11 +0300 | [diff] [blame] | 3090 | dspcntr |= DISPLAY_PLANE_ENABLE; |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3091 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3092 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | f45651b | 2014-08-08 21:51:10 +0300 | [diff] [blame] | 3093 | dspcntr |= DISPPLANE_PIPE_CSC_ENABLE; |
| 3094 | |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 3095 | switch (fb->format->format) { |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3096 | case DRM_FORMAT_C8: |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3097 | dspcntr |= DISPPLANE_8BPP; |
| 3098 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3099 | case DRM_FORMAT_RGB565: |
| 3100 | dspcntr |= DISPPLANE_BGRX565; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3101 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3102 | case DRM_FORMAT_XRGB8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3103 | dspcntr |= DISPPLANE_BGRX888; |
| 3104 | break; |
| 3105 | case DRM_FORMAT_XBGR8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3106 | dspcntr |= DISPPLANE_RGBX888; |
| 3107 | break; |
| 3108 | case DRM_FORMAT_XRGB2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3109 | dspcntr |= DISPPLANE_BGRX101010; |
| 3110 | break; |
| 3111 | case DRM_FORMAT_XBGR2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 3112 | dspcntr |= DISPPLANE_RGBX101010; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3113 | break; |
| 3114 | default: |
Daniel Vetter | baba133 | 2013-03-27 00:45:00 +0100 | [diff] [blame] | 3115 | BUG(); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3116 | } |
| 3117 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 3118 | if (fb->modifier == I915_FORMAT_MOD_X_TILED) |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3119 | dspcntr |= DISPPLANE_TILED; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3120 | |
Ville Syrjälä | df0cd45 | 2016-11-14 18:53:59 +0200 | [diff] [blame] | 3121 | if (rotation & DRM_ROTATE_180) |
| 3122 | dspcntr |= DISPPLANE_ROTATE_180; |
| 3123 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3124 | if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) |
Paulo Zanoni | 1f5d76d | 2013-08-23 19:51:28 -0300 | [diff] [blame] | 3125 | dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE; |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3126 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3127 | intel_add_fb_offsets(&x, &y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3128 | |
Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 3129 | intel_crtc->dspaddr_offset = |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3130 | intel_compute_tile_offset(&x, &y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3131 | |
Ville Syrjälä | df0cd45 | 2016-11-14 18:53:59 +0200 | [diff] [blame] | 3132 | /* HSW+ does this automagically in hardware */ |
| 3133 | if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) && |
| 3134 | rotation & DRM_ROTATE_180) { |
| 3135 | x += crtc_state->pipe_src_w - 1; |
| 3136 | y += crtc_state->pipe_src_h - 1; |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3137 | } |
| 3138 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 3139 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3140 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 3141 | intel_crtc->adjusted_x = x; |
| 3142 | intel_crtc->adjusted_y = y; |
| 3143 | |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 3144 | I915_WRITE(reg, dspcntr); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3145 | |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 3146 | I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]); |
Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 3147 | I915_WRITE(DSPSURF(plane), |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 3148 | intel_plane_ggtt_offset(plane_state) + |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3149 | intel_crtc->dspaddr_offset); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3150 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Damien Lespiau | bc1c91e | 2012-10-29 12:14:21 +0000 | [diff] [blame] | 3151 | I915_WRITE(DSPOFFSET(plane), (y << 16) | x); |
| 3152 | } else { |
| 3153 | I915_WRITE(DSPTILEOFF(plane), (y << 16) | x); |
| 3154 | I915_WRITE(DSPLINOFF(plane), linear_offset); |
| 3155 | } |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3156 | POSTING_READ(reg); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3157 | } |
| 3158 | |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 3159 | u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv, |
| 3160 | uint64_t fb_modifier, uint32_t pixel_format) |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 3161 | { |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 3162 | if (fb_modifier == DRM_FORMAT_MOD_NONE) { |
| 3163 | return 64; |
| 3164 | } else { |
| 3165 | int cpp = drm_format_plane_cpp(pixel_format, 0); |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 3166 | |
Ville Syrjälä | 27ba391 | 2016-02-15 22:54:40 +0200 | [diff] [blame] | 3167 | return intel_tile_width_bytes(dev_priv, fb_modifier, cpp); |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 3168 | } |
| 3169 | } |
| 3170 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3171 | static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id) |
| 3172 | { |
| 3173 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3174 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3175 | |
| 3176 | I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0); |
| 3177 | I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0); |
| 3178 | I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0); |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3179 | } |
| 3180 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3181 | /* |
| 3182 | * This function detaches (aka. unbinds) unused scalers in hardware |
| 3183 | */ |
Maarten Lankhorst | 0583236 | 2015-06-15 12:33:48 +0200 | [diff] [blame] | 3184 | static void skl_detach_scalers(struct intel_crtc *intel_crtc) |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3185 | { |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3186 | struct intel_crtc_scaler_state *scaler_state; |
| 3187 | int i; |
| 3188 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3189 | scaler_state = &intel_crtc->config->scaler_state; |
| 3190 | |
| 3191 | /* loop through and disable scalers that aren't in use */ |
| 3192 | for (i = 0; i < intel_crtc->num_scalers; i++) { |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 3193 | if (!scaler_state->scalers[i].in_use) |
| 3194 | skl_detach_scaler(intel_crtc, i); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 3195 | } |
| 3196 | } |
| 3197 | |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3198 | u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane, |
| 3199 | unsigned int rotation) |
| 3200 | { |
| 3201 | const struct drm_i915_private *dev_priv = to_i915(fb->dev); |
| 3202 | u32 stride = intel_fb_pitch(fb, plane, rotation); |
| 3203 | |
| 3204 | /* |
| 3205 | * The stride is either expressed as a multiple of 64 bytes chunks for |
| 3206 | * linear buffers or in number of tiles for tiled buffers. |
| 3207 | */ |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 3208 | if (drm_rotation_90_or_270(rotation)) { |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 3209 | int cpp = fb->format->cpp[plane]; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3210 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 3211 | stride /= intel_tile_height(dev_priv, fb->modifier, cpp); |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3212 | } else { |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 3213 | stride /= intel_fb_stride_alignment(dev_priv, fb->modifier, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 3214 | fb->format->format); |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3215 | } |
| 3216 | |
| 3217 | return stride; |
| 3218 | } |
| 3219 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3220 | u32 skl_plane_ctl_format(uint32_t pixel_format) |
| 3221 | { |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3222 | switch (pixel_format) { |
Damien Lespiau | d161cf7 | 2015-05-12 16:13:17 +0100 | [diff] [blame] | 3223 | case DRM_FORMAT_C8: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3224 | return PLANE_CTL_FORMAT_INDEXED; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3225 | case DRM_FORMAT_RGB565: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3226 | return PLANE_CTL_FORMAT_RGB_565; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3227 | case DRM_FORMAT_XBGR8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3228 | return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3229 | case DRM_FORMAT_XRGB8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3230 | return PLANE_CTL_FORMAT_XRGB_8888; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3231 | /* |
| 3232 | * XXX: For ARBG/ABGR formats we default to expecting scanout buffers |
| 3233 | * to be already pre-multiplied. We need to add a knob (or a different |
| 3234 | * DRM_FORMAT) for user-space to configure that. |
| 3235 | */ |
| 3236 | case DRM_FORMAT_ABGR8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3237 | return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3238 | PLANE_CTL_ALPHA_SW_PREMULTIPLY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3239 | case DRM_FORMAT_ARGB8888: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3240 | return PLANE_CTL_FORMAT_XRGB_8888 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3241 | PLANE_CTL_ALPHA_SW_PREMULTIPLY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3242 | case DRM_FORMAT_XRGB2101010: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3243 | return PLANE_CTL_FORMAT_XRGB_2101010; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3244 | case DRM_FORMAT_XBGR2101010: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3245 | return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3246 | case DRM_FORMAT_YUYV: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3247 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3248 | case DRM_FORMAT_YVYU: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3249 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3250 | case DRM_FORMAT_UYVY: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3251 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3252 | case DRM_FORMAT_VYUY: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3253 | return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3254 | default: |
Damien Lespiau | 4249eee | 2015-05-12 16:13:16 +0100 | [diff] [blame] | 3255 | MISSING_CASE(pixel_format); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3256 | } |
Damien Lespiau | 8cfcba4 | 2015-05-12 16:13:14 +0100 | [diff] [blame] | 3257 | |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3258 | return 0; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3259 | } |
| 3260 | |
| 3261 | u32 skl_plane_ctl_tiling(uint64_t fb_modifier) |
| 3262 | { |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3263 | switch (fb_modifier) { |
| 3264 | case DRM_FORMAT_MOD_NONE: |
| 3265 | break; |
| 3266 | case I915_FORMAT_MOD_X_TILED: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3267 | return PLANE_CTL_TILED_X; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3268 | case I915_FORMAT_MOD_Y_TILED: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3269 | return PLANE_CTL_TILED_Y; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3270 | case I915_FORMAT_MOD_Yf_TILED: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3271 | return PLANE_CTL_TILED_YF; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3272 | default: |
| 3273 | MISSING_CASE(fb_modifier); |
| 3274 | } |
Damien Lespiau | 8cfcba4 | 2015-05-12 16:13:14 +0100 | [diff] [blame] | 3275 | |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3276 | return 0; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3277 | } |
| 3278 | |
| 3279 | u32 skl_plane_ctl_rotation(unsigned int rotation) |
| 3280 | { |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3281 | switch (rotation) { |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3282 | case DRM_ROTATE_0: |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3283 | break; |
Sonika Jindal | 1e8df16 | 2015-05-20 13:40:48 +0530 | [diff] [blame] | 3284 | /* |
| 3285 | * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr |
| 3286 | * while i915 HW rotation is clockwise, thats why this swapping. |
| 3287 | */ |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3288 | case DRM_ROTATE_90: |
Sonika Jindal | 1e8df16 | 2015-05-20 13:40:48 +0530 | [diff] [blame] | 3289 | return PLANE_CTL_ROTATE_270; |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3290 | case DRM_ROTATE_180: |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3291 | return PLANE_CTL_ROTATE_180; |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 3292 | case DRM_ROTATE_270: |
Sonika Jindal | 1e8df16 | 2015-05-20 13:40:48 +0530 | [diff] [blame] | 3293 | return PLANE_CTL_ROTATE_90; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3294 | default: |
| 3295 | MISSING_CASE(rotation); |
| 3296 | } |
| 3297 | |
Damien Lespiau | c34ce3d | 2015-05-15 15:07:02 +0100 | [diff] [blame] | 3298 | return 0; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3299 | } |
| 3300 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3301 | static void skylake_update_primary_plane(struct drm_plane *plane, |
| 3302 | const struct intel_crtc_state *crtc_state, |
| 3303 | const struct intel_plane_state *plane_state) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3304 | { |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3305 | struct drm_device *dev = plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3306 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3307 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
| 3308 | struct drm_framebuffer *fb = plane_state->base.fb; |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3309 | enum plane_id plane_id = to_intel_plane(plane)->id; |
| 3310 | enum pipe pipe = to_intel_plane(plane)->pipe; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3311 | u32 plane_ctl; |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3312 | unsigned int rotation = plane_state->base.rotation; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 3313 | u32 stride = skl_plane_stride(fb, 0, rotation); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 3314 | u32 surf_addr = plane_state->main.offset; |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3315 | int scaler_id = plane_state->scaler_id; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 3316 | int src_x = plane_state->main.x; |
| 3317 | int src_y = plane_state->main.y; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3318 | int src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 3319 | int src_h = drm_rect_height(&plane_state->base.src) >> 16; |
| 3320 | int dst_x = plane_state->base.dst.x1; |
| 3321 | int dst_y = plane_state->base.dst.y1; |
| 3322 | int dst_w = drm_rect_width(&plane_state->base.dst); |
| 3323 | int dst_h = drm_rect_height(&plane_state->base.dst); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3324 | |
Ander Conselvan de Oliveira | 47f9ea8 | 2017-01-26 13:24:22 +0200 | [diff] [blame] | 3325 | plane_ctl = PLANE_CTL_ENABLE; |
| 3326 | |
| 3327 | if (IS_GEMINILAKE(dev_priv)) { |
| 3328 | I915_WRITE(PLANE_COLOR_CTL(pipe, plane_id), |
| 3329 | PLANE_COLOR_PIPE_GAMMA_ENABLE | |
Ander Conselvan de Oliveira | 3bb56da | 2017-02-17 14:06:29 +0200 | [diff] [blame] | 3330 | PLANE_COLOR_PIPE_CSC_ENABLE | |
Ander Conselvan de Oliveira | 47f9ea8 | 2017-01-26 13:24:22 +0200 | [diff] [blame] | 3331 | PLANE_COLOR_PLANE_GAMMA_DISABLE); |
| 3332 | } else { |
| 3333 | plane_ctl |= |
| 3334 | PLANE_CTL_PIPE_GAMMA_ENABLE | |
| 3335 | PLANE_CTL_PIPE_CSC_ENABLE | |
| 3336 | PLANE_CTL_PLANE_GAMMA_DISABLE; |
| 3337 | } |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3338 | |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 3339 | plane_ctl |= skl_plane_ctl_format(fb->format->format); |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 3340 | plane_ctl |= skl_plane_ctl_tiling(fb->modifier); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3341 | plane_ctl |= skl_plane_ctl_rotation(rotation); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3342 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3343 | /* Sizes are 0 based */ |
| 3344 | src_w--; |
| 3345 | src_h--; |
| 3346 | dst_w--; |
| 3347 | dst_h--; |
| 3348 | |
Paulo Zanoni | 4c0b8a8 | 2016-08-19 19:03:23 -0300 | [diff] [blame] | 3349 | intel_crtc->dspaddr_offset = surf_addr; |
| 3350 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 3351 | intel_crtc->adjusted_x = src_x; |
| 3352 | intel_crtc->adjusted_y = src_y; |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 3353 | |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3354 | I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl); |
| 3355 | I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x); |
| 3356 | I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride); |
| 3357 | I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3358 | |
| 3359 | if (scaler_id >= 0) { |
| 3360 | uint32_t ps_ctrl = 0; |
| 3361 | |
| 3362 | WARN_ON(!dst_w || !dst_h); |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3363 | ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3364 | crtc_state->scaler_state.scalers[scaler_id].mode; |
| 3365 | I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl); |
| 3366 | I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0); |
| 3367 | I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y); |
| 3368 | I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h); |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3369 | I915_WRITE(PLANE_POS(pipe, plane_id), 0); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3370 | } else { |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3371 | I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 3372 | } |
| 3373 | |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3374 | I915_WRITE(PLANE_SURF(pipe, plane_id), |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 3375 | intel_plane_ggtt_offset(plane_state) + surf_addr); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3376 | |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3377 | POSTING_READ(PLANE_SURF(pipe, plane_id)); |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 3378 | } |
| 3379 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3380 | static void skylake_disable_primary_plane(struct drm_plane *primary, |
| 3381 | struct drm_crtc *crtc) |
| 3382 | { |
| 3383 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3384 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3385 | enum plane_id plane_id = to_intel_plane(primary)->id; |
| 3386 | enum pipe pipe = to_intel_plane(primary)->pipe; |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 3387 | |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 3388 | I915_WRITE(PLANE_CTL(pipe, plane_id), 0); |
| 3389 | I915_WRITE(PLANE_SURF(pipe, plane_id), 0); |
| 3390 | POSTING_READ(PLANE_SURF(pipe, plane_id)); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3391 | } |
| 3392 | |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3393 | /* Assume fb object is pinned & idle & fenced and just update base pointers */ |
| 3394 | static int |
| 3395 | intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb, |
| 3396 | int x, int y, enum mode_set_atomic state) |
| 3397 | { |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3398 | /* Support for kgdboc is disabled, this needs a major rework. */ |
| 3399 | DRM_ERROR("legacy panic handler not supported any more.\n"); |
Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 3400 | |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3401 | return -ENODEV; |
Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 3402 | } |
| 3403 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3404 | static void intel_complete_page_flips(struct drm_i915_private *dev_priv) |
| 3405 | { |
| 3406 | struct intel_crtc *crtc; |
| 3407 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 3408 | for_each_intel_crtc(&dev_priv->drm, crtc) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3409 | intel_finish_page_flip_cs(dev_priv, crtc->pipe); |
| 3410 | } |
| 3411 | |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3412 | static void intel_update_primary_planes(struct drm_device *dev) |
| 3413 | { |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3414 | struct drm_crtc *crtc; |
Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 3415 | |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 3416 | for_each_crtc(dev, crtc) { |
Maarten Lankhorst | 11c22da | 2015-09-10 16:07:58 +0200 | [diff] [blame] | 3417 | struct intel_plane *plane = to_intel_plane(crtc->primary); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3418 | struct intel_plane_state *plane_state = |
| 3419 | to_intel_plane_state(plane->base.state); |
Maarten Lankhorst | 11c22da | 2015-09-10 16:07:58 +0200 | [diff] [blame] | 3420 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 3421 | if (plane_state->base.visible) |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 3422 | plane->update_plane(&plane->base, |
| 3423 | to_intel_crtc_state(crtc->state), |
| 3424 | plane_state); |
Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 3425 | } |
| 3426 | } |
| 3427 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3428 | static int |
| 3429 | __intel_display_resume(struct drm_device *dev, |
| 3430 | struct drm_atomic_state *state) |
| 3431 | { |
| 3432 | struct drm_crtc_state *crtc_state; |
| 3433 | struct drm_crtc *crtc; |
| 3434 | int i, ret; |
| 3435 | |
| 3436 | intel_modeset_setup_hw_state(dev); |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 3437 | i915_redisable_vga(to_i915(dev)); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3438 | |
| 3439 | if (!state) |
| 3440 | return 0; |
| 3441 | |
| 3442 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 3443 | /* |
| 3444 | * Force recalculation even if we restore |
| 3445 | * current state. With fast modeset this may not result |
| 3446 | * in a modeset when the state is compatible. |
| 3447 | */ |
| 3448 | crtc_state->mode_changed = true; |
| 3449 | } |
| 3450 | |
| 3451 | /* ignore any reset values/BIOS leftovers in the WM registers */ |
| 3452 | to_intel_atomic_state(state)->skip_intermediate_wm = true; |
| 3453 | |
| 3454 | ret = drm_atomic_commit(state); |
| 3455 | |
| 3456 | WARN_ON(ret == -EDEADLK); |
| 3457 | return ret; |
| 3458 | } |
| 3459 | |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3460 | static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv) |
| 3461 | { |
Ville Syrjälä | ae98104 | 2016-08-05 23:28:30 +0300 | [diff] [blame] | 3462 | return intel_has_gpu_reset(dev_priv) && |
| 3463 | INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv); |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3464 | } |
| 3465 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3466 | void intel_prepare_reset(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3467 | { |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3468 | struct drm_device *dev = &dev_priv->drm; |
| 3469 | struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx; |
| 3470 | struct drm_atomic_state *state; |
| 3471 | int ret; |
| 3472 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3473 | /* |
| 3474 | * Need mode_config.mutex so that we don't |
| 3475 | * trample ongoing ->detect() and whatnot. |
| 3476 | */ |
| 3477 | mutex_lock(&dev->mode_config.mutex); |
| 3478 | drm_modeset_acquire_init(ctx, 0); |
| 3479 | while (1) { |
| 3480 | ret = drm_modeset_lock_all_ctx(dev, ctx); |
| 3481 | if (ret != -EDEADLK) |
| 3482 | break; |
| 3483 | |
| 3484 | drm_modeset_backoff(ctx); |
| 3485 | } |
| 3486 | |
| 3487 | /* reset doesn't touch the display, but flips might get nuked anyway, */ |
Maarten Lankhorst | 522a63d | 2016-08-05 23:28:28 +0300 | [diff] [blame] | 3488 | if (!i915.force_reset_modeset_test && |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3489 | !gpu_reset_clobbers_display(dev_priv)) |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3490 | return; |
| 3491 | |
Ville Syrjälä | f98ce92 | 2014-11-21 21:54:30 +0200 | [diff] [blame] | 3492 | /* |
| 3493 | * Disabling the crtcs gracefully seems nicer. Also the |
| 3494 | * g33 docs say we should at least disable all the planes. |
| 3495 | */ |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3496 | state = drm_atomic_helper_duplicate_state(dev, ctx); |
| 3497 | if (IS_ERR(state)) { |
| 3498 | ret = PTR_ERR(state); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3499 | DRM_ERROR("Duplicating state failed with %i\n", ret); |
Ander Conselvan de Oliveira | 1e5a15d | 2017-01-18 14:34:28 +0200 | [diff] [blame] | 3500 | return; |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3501 | } |
| 3502 | |
| 3503 | ret = drm_atomic_helper_disable_all(dev, ctx); |
| 3504 | if (ret) { |
| 3505 | DRM_ERROR("Suspending crtc's failed with %i\n", ret); |
Ander Conselvan de Oliveira | 1e5a15d | 2017-01-18 14:34:28 +0200 | [diff] [blame] | 3506 | drm_atomic_state_put(state); |
| 3507 | return; |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3508 | } |
| 3509 | |
| 3510 | dev_priv->modeset_restore_state = state; |
| 3511 | state->acquire_ctx = ctx; |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3512 | } |
| 3513 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3514 | void intel_finish_reset(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3515 | { |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3516 | struct drm_device *dev = &dev_priv->drm; |
| 3517 | struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx; |
| 3518 | struct drm_atomic_state *state = dev_priv->modeset_restore_state; |
| 3519 | int ret; |
| 3520 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3521 | /* |
| 3522 | * Flips in the rings will be nuked by the reset, |
| 3523 | * so complete all pending flips so that user space |
| 3524 | * will get its events and not get stuck. |
| 3525 | */ |
| 3526 | intel_complete_page_flips(dev_priv); |
| 3527 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3528 | dev_priv->modeset_restore_state = NULL; |
| 3529 | |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3530 | /* reset doesn't touch the display */ |
Ville Syrjälä | 4ac2ba2 | 2016-08-05 23:28:29 +0300 | [diff] [blame] | 3531 | if (!gpu_reset_clobbers_display(dev_priv)) { |
Maarten Lankhorst | 522a63d | 2016-08-05 23:28:28 +0300 | [diff] [blame] | 3532 | if (!state) { |
| 3533 | /* |
| 3534 | * Flips in the rings have been nuked by the reset, |
| 3535 | * so update the base address of all primary |
| 3536 | * planes to the the last fb to make sure we're |
| 3537 | * showing the correct fb after a reset. |
| 3538 | * |
| 3539 | * FIXME: Atomic will make this obsolete since we won't schedule |
| 3540 | * CS-based flips (which might get lost in gpu resets) any more. |
| 3541 | */ |
| 3542 | intel_update_primary_planes(dev); |
| 3543 | } else { |
| 3544 | ret = __intel_display_resume(dev, state); |
| 3545 | if (ret) |
| 3546 | DRM_ERROR("Restoring old state failed with %i\n", ret); |
| 3547 | } |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3548 | } else { |
| 3549 | /* |
| 3550 | * The display has been reset as well, |
| 3551 | * so need a full re-initialization. |
| 3552 | */ |
| 3553 | intel_runtime_pm_disable_interrupts(dev_priv); |
| 3554 | intel_runtime_pm_enable_interrupts(dev_priv); |
| 3555 | |
Imre Deak | 51f5920 | 2016-09-14 13:04:13 +0300 | [diff] [blame] | 3556 | intel_pps_unlock_regs_wa(dev_priv); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3557 | intel_modeset_init_hw(dev); |
| 3558 | |
| 3559 | spin_lock_irq(&dev_priv->irq_lock); |
| 3560 | if (dev_priv->display.hpd_irq_setup) |
| 3561 | dev_priv->display.hpd_irq_setup(dev_priv); |
| 3562 | spin_unlock_irq(&dev_priv->irq_lock); |
| 3563 | |
| 3564 | ret = __intel_display_resume(dev, state); |
| 3565 | if (ret) |
| 3566 | DRM_ERROR("Restoring old state failed with %i\n", ret); |
| 3567 | |
| 3568 | intel_hpd_init(dev_priv); |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3569 | } |
| 3570 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 3571 | if (state) |
| 3572 | drm_atomic_state_put(state); |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 3573 | drm_modeset_drop_locks(ctx); |
| 3574 | drm_modeset_acquire_fini(ctx); |
| 3575 | mutex_unlock(&dev->mode_config.mutex); |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 3576 | } |
| 3577 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3578 | static bool abort_flip_on_reset(struct intel_crtc *crtc) |
| 3579 | { |
| 3580 | struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error; |
| 3581 | |
| 3582 | if (i915_reset_in_progress(error)) |
| 3583 | return true; |
| 3584 | |
| 3585 | if (crtc->reset_count != i915_reset_count(error)) |
| 3586 | return true; |
| 3587 | |
| 3588 | return false; |
| 3589 | } |
| 3590 | |
Chris Wilson | 7d5e379 | 2014-03-04 13:15:08 +0000 | [diff] [blame] | 3591 | static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc) |
| 3592 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3593 | struct drm_device *dev = crtc->dev; |
| 3594 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3595 | bool pending; |
| 3596 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 3597 | if (abort_flip_on_reset(intel_crtc)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 3598 | return false; |
| 3599 | |
| 3600 | spin_lock_irq(&dev->event_lock); |
| 3601 | pending = to_intel_crtc(crtc)->flip_work != NULL; |
| 3602 | spin_unlock_irq(&dev->event_lock); |
| 3603 | |
| 3604 | return pending; |
Chris Wilson | 7d5e379 | 2014-03-04 13:15:08 +0000 | [diff] [blame] | 3605 | } |
| 3606 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3607 | static void intel_update_pipe_config(struct intel_crtc *crtc, |
| 3608 | struct intel_crtc_state *old_crtc_state) |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3609 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3610 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3611 | struct intel_crtc_state *pipe_config = |
| 3612 | to_intel_crtc_state(crtc->base.state); |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3613 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3614 | /* drm_atomic_helper_update_legacy_modeset_state might not be called. */ |
| 3615 | crtc->base.mode = crtc->base.state->mode; |
| 3616 | |
| 3617 | DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n", |
| 3618 | old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h, |
| 3619 | pipe_config->pipe_src_w, pipe_config->pipe_src_h); |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3620 | |
| 3621 | /* |
| 3622 | * Update pipe size and adjust fitter if needed: the reason for this is |
| 3623 | * that in compute_mode_changes we check the native mode (not the pfit |
| 3624 | * mode) to see if we can flip rather than do a full mode set. In the |
| 3625 | * fastboot case, we'll flip, but if we don't update the pipesrc and |
| 3626 | * pfit state, we'll end up with a big fb scanned out into the wrong |
| 3627 | * sized surface. |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3628 | */ |
| 3629 | |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3630 | I915_WRITE(PIPESRC(crtc->pipe), |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3631 | ((pipe_config->pipe_src_w - 1) << 16) | |
| 3632 | (pipe_config->pipe_src_h - 1)); |
| 3633 | |
| 3634 | /* on skylake this is done by detaching scalers */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 3635 | if (INTEL_GEN(dev_priv) >= 9) { |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3636 | skl_detach_scalers(crtc); |
| 3637 | |
| 3638 | if (pipe_config->pch_pfit.enabled) |
| 3639 | skylake_pfit_enable(crtc); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3640 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 3641 | if (pipe_config->pch_pfit.enabled) |
| 3642 | ironlake_pfit_enable(crtc); |
| 3643 | else if (old_crtc_state->pch_pfit.enabled) |
| 3644 | ironlake_pfit_disable(crtc, true); |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3645 | } |
Gustavo Padovan | e30e8f7 | 2014-09-10 12:04:17 -0300 | [diff] [blame] | 3646 | } |
| 3647 | |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3648 | static void intel_fdi_normal_train(struct drm_crtc *crtc) |
| 3649 | { |
| 3650 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3651 | struct drm_i915_private *dev_priv = to_i915(dev); |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3652 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 3653 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3654 | i915_reg_t reg; |
| 3655 | u32 temp; |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3656 | |
| 3657 | /* enable normal train */ |
| 3658 | reg = FDI_TX_CTL(pipe); |
| 3659 | temp = I915_READ(reg); |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 3660 | if (IS_IVYBRIDGE(dev_priv)) { |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3661 | temp &= ~FDI_LINK_TRAIN_NONE_IVB; |
| 3662 | temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE; |
Keith Packard | 61e499b | 2011-05-17 16:13:52 -0700 | [diff] [blame] | 3663 | } else { |
| 3664 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3665 | temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3666 | } |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3667 | I915_WRITE(reg, temp); |
| 3668 | |
| 3669 | reg = FDI_RX_CTL(pipe); |
| 3670 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3671 | if (HAS_PCH_CPT(dev_priv)) { |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3672 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 3673 | temp |= FDI_LINK_TRAIN_NORMAL_CPT; |
| 3674 | } else { |
| 3675 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3676 | temp |= FDI_LINK_TRAIN_NONE; |
| 3677 | } |
| 3678 | I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE); |
| 3679 | |
| 3680 | /* wait one idle pattern time */ |
| 3681 | POSTING_READ(reg); |
| 3682 | udelay(1000); |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3683 | |
| 3684 | /* IVB wants error correction enabled */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 3685 | if (IS_IVYBRIDGE(dev_priv)) |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3686 | I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE | |
| 3687 | FDI_FE_ERRC_ENABLE); |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3688 | } |
| 3689 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3690 | /* The FDI link training functions for ILK/Ibexpeak. */ |
| 3691 | static void ironlake_fdi_link_train(struct drm_crtc *crtc) |
| 3692 | { |
| 3693 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3694 | struct drm_i915_private *dev_priv = to_i915(dev); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3695 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 3696 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3697 | i915_reg_t reg; |
| 3698 | u32 temp, tries; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3699 | |
Ville Syrjälä | 1c8562f | 2014-04-25 22:12:07 +0300 | [diff] [blame] | 3700 | /* FDI needs bits from pipe first */ |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 3701 | assert_pipe_enabled(dev_priv, pipe); |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 3702 | |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3703 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit |
| 3704 | for train result */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3705 | reg = FDI_RX_IMR(pipe); |
| 3706 | temp = I915_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3707 | temp &= ~FDI_RX_SYMBOL_LOCK; |
| 3708 | temp &= ~FDI_RX_BIT_LOCK; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3709 | I915_WRITE(reg, temp); |
| 3710 | I915_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3711 | udelay(150); |
| 3712 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3713 | /* enable CPU FDI TX and PCH FDI RX */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3714 | reg = FDI_TX_CTL(pipe); |
| 3715 | temp = I915_READ(reg); |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 3716 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 3717 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3718 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3719 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3720 | I915_WRITE(reg, temp | FDI_TX_ENABLE); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3721 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3722 | reg = FDI_RX_CTL(pipe); |
| 3723 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3724 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3725 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3726 | I915_WRITE(reg, temp | FDI_RX_ENABLE); |
| 3727 | |
| 3728 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3729 | udelay(150); |
| 3730 | |
Jesse Barnes | 5b2adf8 | 2010-10-07 16:01:15 -0700 | [diff] [blame] | 3731 | /* Ironlake workaround, enable clock pointer after FDI enable*/ |
Daniel Vetter | 8f5718a | 2012-10-31 22:52:28 +0100 | [diff] [blame] | 3732 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR); |
| 3733 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR | |
| 3734 | FDI_RX_PHASE_SYNC_POINTER_EN); |
Jesse Barnes | 5b2adf8 | 2010-10-07 16:01:15 -0700 | [diff] [blame] | 3735 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3736 | reg = FDI_RX_IIR(pipe); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3737 | for (tries = 0; tries < 5; tries++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3738 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3739 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3740 | |
| 3741 | if ((temp & FDI_RX_BIT_LOCK)) { |
| 3742 | DRM_DEBUG_KMS("FDI train 1 done.\n"); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3743 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3744 | break; |
| 3745 | } |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3746 | } |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3747 | if (tries == 5) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3748 | DRM_ERROR("FDI train 1 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3749 | |
| 3750 | /* Train 2 */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3751 | reg = FDI_TX_CTL(pipe); |
| 3752 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3753 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3754 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3755 | I915_WRITE(reg, temp); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3756 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3757 | reg = FDI_RX_CTL(pipe); |
| 3758 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3759 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3760 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3761 | I915_WRITE(reg, temp); |
| 3762 | |
| 3763 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3764 | udelay(150); |
| 3765 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3766 | reg = FDI_RX_IIR(pipe); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3767 | for (tries = 0; tries < 5; tries++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3768 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3769 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3770 | |
| 3771 | if (temp & FDI_RX_SYMBOL_LOCK) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3772 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3773 | DRM_DEBUG_KMS("FDI train 2 done.\n"); |
| 3774 | break; |
| 3775 | } |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3776 | } |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3777 | if (tries == 5) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3778 | DRM_ERROR("FDI train 2 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3779 | |
| 3780 | DRM_DEBUG_KMS("FDI train done\n"); |
Jesse Barnes | 5c5313c | 2010-10-07 16:01:11 -0700 | [diff] [blame] | 3781 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3782 | } |
| 3783 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3784 | static const int snb_b_fdi_train_param[] = { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3785 | FDI_LINK_TRAIN_400MV_0DB_SNB_B, |
| 3786 | FDI_LINK_TRAIN_400MV_6DB_SNB_B, |
| 3787 | FDI_LINK_TRAIN_600MV_3_5DB_SNB_B, |
| 3788 | FDI_LINK_TRAIN_800MV_0DB_SNB_B, |
| 3789 | }; |
| 3790 | |
| 3791 | /* The FDI link training functions for SNB/Cougarpoint. */ |
| 3792 | static void gen6_fdi_link_train(struct drm_crtc *crtc) |
| 3793 | { |
| 3794 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3795 | struct drm_i915_private *dev_priv = to_i915(dev); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3796 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 3797 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3798 | i915_reg_t reg; |
| 3799 | u32 temp, i, retry; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3800 | |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3801 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit |
| 3802 | for train result */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3803 | reg = FDI_RX_IMR(pipe); |
| 3804 | temp = I915_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3805 | temp &= ~FDI_RX_SYMBOL_LOCK; |
| 3806 | temp &= ~FDI_RX_BIT_LOCK; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3807 | I915_WRITE(reg, temp); |
| 3808 | |
| 3809 | POSTING_READ(reg); |
Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 3810 | udelay(150); |
| 3811 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3812 | /* enable CPU FDI TX and PCH FDI RX */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3813 | reg = FDI_TX_CTL(pipe); |
| 3814 | temp = I915_READ(reg); |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 3815 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 3816 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3817 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3818 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 3819 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3820 | /* SNB-B */ |
| 3821 | temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3822 | I915_WRITE(reg, temp | FDI_TX_ENABLE); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3823 | |
Daniel Vetter | d74cf32 | 2012-10-26 10:58:13 +0200 | [diff] [blame] | 3824 | I915_WRITE(FDI_RX_MISC(pipe), |
| 3825 | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90); |
| 3826 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3827 | reg = FDI_RX_CTL(pipe); |
| 3828 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3829 | if (HAS_PCH_CPT(dev_priv)) { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3830 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 3831 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; |
| 3832 | } else { |
| 3833 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3834 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 3835 | } |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3836 | I915_WRITE(reg, temp | FDI_RX_ENABLE); |
| 3837 | |
| 3838 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3839 | udelay(150); |
| 3840 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3841 | for (i = 0; i < 4; i++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3842 | reg = FDI_TX_CTL(pipe); |
| 3843 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3844 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3845 | temp |= snb_b_fdi_train_param[i]; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3846 | I915_WRITE(reg, temp); |
| 3847 | |
| 3848 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3849 | udelay(500); |
| 3850 | |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3851 | for (retry = 0; retry < 5; retry++) { |
| 3852 | reg = FDI_RX_IIR(pipe); |
| 3853 | temp = I915_READ(reg); |
| 3854 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3855 | if (temp & FDI_RX_BIT_LOCK) { |
| 3856 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); |
| 3857 | DRM_DEBUG_KMS("FDI train 1 done.\n"); |
| 3858 | break; |
| 3859 | } |
| 3860 | udelay(50); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3861 | } |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3862 | if (retry < 5) |
| 3863 | break; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3864 | } |
| 3865 | if (i == 4) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3866 | DRM_ERROR("FDI train 1 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3867 | |
| 3868 | /* Train 2 */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3869 | reg = FDI_TX_CTL(pipe); |
| 3870 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3871 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3872 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 3873 | if (IS_GEN6(dev_priv)) { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3874 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3875 | /* SNB-B */ |
| 3876 | temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B; |
| 3877 | } |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3878 | I915_WRITE(reg, temp); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3879 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3880 | reg = FDI_RX_CTL(pipe); |
| 3881 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 3882 | if (HAS_PCH_CPT(dev_priv)) { |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3883 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 3884 | temp |= FDI_LINK_TRAIN_PATTERN_2_CPT; |
| 3885 | } else { |
| 3886 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 3887 | temp |= FDI_LINK_TRAIN_PATTERN_2; |
| 3888 | } |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3889 | I915_WRITE(reg, temp); |
| 3890 | |
| 3891 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3892 | udelay(150); |
| 3893 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3894 | for (i = 0; i < 4; i++) { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3895 | reg = FDI_TX_CTL(pipe); |
| 3896 | temp = I915_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3897 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
| 3898 | temp |= snb_b_fdi_train_param[i]; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3899 | I915_WRITE(reg, temp); |
| 3900 | |
| 3901 | POSTING_READ(reg); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3902 | udelay(500); |
| 3903 | |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3904 | for (retry = 0; retry < 5; retry++) { |
| 3905 | reg = FDI_RX_IIR(pipe); |
| 3906 | temp = I915_READ(reg); |
| 3907 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3908 | if (temp & FDI_RX_SYMBOL_LOCK) { |
| 3909 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); |
| 3910 | DRM_DEBUG_KMS("FDI train 2 done.\n"); |
| 3911 | break; |
| 3912 | } |
| 3913 | udelay(50); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3914 | } |
Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3915 | if (retry < 5) |
| 3916 | break; |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3917 | } |
| 3918 | if (i == 4) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3919 | DRM_ERROR("FDI train 2 fail!\n"); |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3920 | |
| 3921 | DRM_DEBUG_KMS("FDI train done.\n"); |
| 3922 | } |
| 3923 | |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3924 | /* Manual link training for Ivy Bridge A0 parts */ |
| 3925 | static void ivb_manual_fdi_link_train(struct drm_crtc *crtc) |
| 3926 | { |
| 3927 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3928 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3929 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 3930 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3931 | i915_reg_t reg; |
| 3932 | u32 temp, i, j; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3933 | |
| 3934 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit |
| 3935 | for train result */ |
| 3936 | reg = FDI_RX_IMR(pipe); |
| 3937 | temp = I915_READ(reg); |
| 3938 | temp &= ~FDI_RX_SYMBOL_LOCK; |
| 3939 | temp &= ~FDI_RX_BIT_LOCK; |
| 3940 | I915_WRITE(reg, temp); |
| 3941 | |
| 3942 | POSTING_READ(reg); |
| 3943 | udelay(150); |
| 3944 | |
Daniel Vetter | 01a415f | 2012-10-27 15:58:40 +0200 | [diff] [blame] | 3945 | DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n", |
| 3946 | I915_READ(FDI_RX_IIR(pipe))); |
| 3947 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3948 | /* Try each vswing and preemphasis setting twice before moving on */ |
| 3949 | for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) { |
| 3950 | /* disable first in case we need to retry */ |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3951 | reg = FDI_TX_CTL(pipe); |
| 3952 | temp = I915_READ(reg); |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3953 | temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB); |
| 3954 | temp &= ~FDI_TX_ENABLE; |
| 3955 | I915_WRITE(reg, temp); |
| 3956 | |
| 3957 | reg = FDI_RX_CTL(pipe); |
| 3958 | temp = I915_READ(reg); |
| 3959 | temp &= ~FDI_LINK_TRAIN_AUTO; |
| 3960 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 3961 | temp &= ~FDI_RX_ENABLE; |
| 3962 | I915_WRITE(reg, temp); |
| 3963 | |
| 3964 | /* enable CPU FDI TX and PCH FDI RX */ |
| 3965 | reg = FDI_TX_CTL(pipe); |
| 3966 | temp = I915_READ(reg); |
| 3967 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 3968 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes); |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3969 | temp |= FDI_LINK_TRAIN_PATTERN_1_IVB; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3970 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3971 | temp |= snb_b_fdi_train_param[j/2]; |
| 3972 | temp |= FDI_COMPOSITE_SYNC; |
| 3973 | I915_WRITE(reg, temp | FDI_TX_ENABLE); |
| 3974 | |
| 3975 | I915_WRITE(FDI_RX_MISC(pipe), |
| 3976 | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90); |
| 3977 | |
| 3978 | reg = FDI_RX_CTL(pipe); |
| 3979 | temp = I915_READ(reg); |
| 3980 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; |
| 3981 | temp |= FDI_COMPOSITE_SYNC; |
| 3982 | I915_WRITE(reg, temp | FDI_RX_ENABLE); |
| 3983 | |
| 3984 | POSTING_READ(reg); |
| 3985 | udelay(1); /* should be 0.5us */ |
| 3986 | |
| 3987 | for (i = 0; i < 4; i++) { |
| 3988 | reg = FDI_RX_IIR(pipe); |
| 3989 | temp = I915_READ(reg); |
| 3990 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
| 3991 | |
| 3992 | if (temp & FDI_RX_BIT_LOCK || |
| 3993 | (I915_READ(reg) & FDI_RX_BIT_LOCK)) { |
| 3994 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); |
| 3995 | DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", |
| 3996 | i); |
| 3997 | break; |
| 3998 | } |
| 3999 | udelay(1); /* should be 0.5us */ |
| 4000 | } |
| 4001 | if (i == 4) { |
| 4002 | DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2); |
| 4003 | continue; |
| 4004 | } |
| 4005 | |
| 4006 | /* Train 2 */ |
| 4007 | reg = FDI_TX_CTL(pipe); |
| 4008 | temp = I915_READ(reg); |
| 4009 | temp &= ~FDI_LINK_TRAIN_NONE_IVB; |
| 4010 | temp |= FDI_LINK_TRAIN_PATTERN_2_IVB; |
| 4011 | I915_WRITE(reg, temp); |
| 4012 | |
| 4013 | reg = FDI_RX_CTL(pipe); |
| 4014 | temp = I915_READ(reg); |
| 4015 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 4016 | temp |= FDI_LINK_TRAIN_PATTERN_2_CPT; |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4017 | I915_WRITE(reg, temp); |
| 4018 | |
| 4019 | POSTING_READ(reg); |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4020 | udelay(2); /* should be 1.5us */ |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4021 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4022 | for (i = 0; i < 4; i++) { |
| 4023 | reg = FDI_RX_IIR(pipe); |
| 4024 | temp = I915_READ(reg); |
| 4025 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4026 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4027 | if (temp & FDI_RX_SYMBOL_LOCK || |
| 4028 | (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) { |
| 4029 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); |
| 4030 | DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", |
| 4031 | i); |
| 4032 | goto train_done; |
| 4033 | } |
| 4034 | udelay(2); /* should be 1.5us */ |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4035 | } |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4036 | if (i == 4) |
| 4037 | DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2); |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4038 | } |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4039 | |
Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 4040 | train_done: |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 4041 | DRM_DEBUG_KMS("FDI train done.\n"); |
| 4042 | } |
| 4043 | |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4044 | static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc) |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4045 | { |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4046 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4047 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4048 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4049 | i915_reg_t reg; |
| 4050 | u32 temp; |
Jesse Barnes | c64e311 | 2010-09-10 11:27:03 -0700 | [diff] [blame] | 4051 | |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4052 | /* enable PCH FDI RX PLL, wait warmup plus DMI latency */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4053 | reg = FDI_RX_CTL(pipe); |
| 4054 | temp = I915_READ(reg); |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 4055 | temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16)); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4056 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes); |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4057 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4058 | I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE); |
| 4059 | |
| 4060 | POSTING_READ(reg); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4061 | udelay(200); |
| 4062 | |
| 4063 | /* Switch from Rawclk to PCDclk */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4064 | temp = I915_READ(reg); |
| 4065 | I915_WRITE(reg, temp | FDI_PCDCLK); |
| 4066 | |
| 4067 | POSTING_READ(reg); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4068 | udelay(200); |
| 4069 | |
Paulo Zanoni | 2074973 | 2012-11-23 15:30:38 -0200 | [diff] [blame] | 4070 | /* Enable CPU FDI TX PLL, always on for Ironlake */ |
| 4071 | reg = FDI_TX_CTL(pipe); |
| 4072 | temp = I915_READ(reg); |
| 4073 | if ((temp & FDI_TX_PLL_ENABLE) == 0) { |
| 4074 | I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4075 | |
Paulo Zanoni | 2074973 | 2012-11-23 15:30:38 -0200 | [diff] [blame] | 4076 | POSTING_READ(reg); |
| 4077 | udelay(100); |
Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 4078 | } |
| 4079 | } |
| 4080 | |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4081 | static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc) |
| 4082 | { |
| 4083 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4084 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4085 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4086 | i915_reg_t reg; |
| 4087 | u32 temp; |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4088 | |
| 4089 | /* Switch from PCDclk to Rawclk */ |
| 4090 | reg = FDI_RX_CTL(pipe); |
| 4091 | temp = I915_READ(reg); |
| 4092 | I915_WRITE(reg, temp & ~FDI_PCDCLK); |
| 4093 | |
| 4094 | /* Disable CPU FDI TX PLL */ |
| 4095 | reg = FDI_TX_CTL(pipe); |
| 4096 | temp = I915_READ(reg); |
| 4097 | I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE); |
| 4098 | |
| 4099 | POSTING_READ(reg); |
| 4100 | udelay(100); |
| 4101 | |
| 4102 | reg = FDI_RX_CTL(pipe); |
| 4103 | temp = I915_READ(reg); |
| 4104 | I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE); |
| 4105 | |
| 4106 | /* Wait for the clocks to turn off. */ |
| 4107 | POSTING_READ(reg); |
| 4108 | udelay(100); |
| 4109 | } |
| 4110 | |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4111 | static void ironlake_fdi_disable(struct drm_crtc *crtc) |
| 4112 | { |
| 4113 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4114 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4115 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4116 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4117 | i915_reg_t reg; |
| 4118 | u32 temp; |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4119 | |
| 4120 | /* disable CPU FDI tx and PCH FDI rx */ |
| 4121 | reg = FDI_TX_CTL(pipe); |
| 4122 | temp = I915_READ(reg); |
| 4123 | I915_WRITE(reg, temp & ~FDI_TX_ENABLE); |
| 4124 | POSTING_READ(reg); |
| 4125 | |
| 4126 | reg = FDI_RX_CTL(pipe); |
| 4127 | temp = I915_READ(reg); |
| 4128 | temp &= ~(0x7 << 16); |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4129 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4130 | I915_WRITE(reg, temp & ~FDI_RX_ENABLE); |
| 4131 | |
| 4132 | POSTING_READ(reg); |
| 4133 | udelay(100); |
| 4134 | |
| 4135 | /* Ironlake workaround, disable clock pointer after downing FDI */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4136 | if (HAS_PCH_IBX(dev_priv)) |
Jesse Barnes | 6f06ce1 | 2011-01-04 15:09:38 -0800 | [diff] [blame] | 4137 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR); |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4138 | |
| 4139 | /* still set train pattern 1 */ |
| 4140 | reg = FDI_TX_CTL(pipe); |
| 4141 | temp = I915_READ(reg); |
| 4142 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 4143 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 4144 | I915_WRITE(reg, temp); |
| 4145 | |
| 4146 | reg = FDI_RX_CTL(pipe); |
| 4147 | temp = I915_READ(reg); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4148 | if (HAS_PCH_CPT(dev_priv)) { |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4149 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; |
| 4150 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; |
| 4151 | } else { |
| 4152 | temp &= ~FDI_LINK_TRAIN_NONE; |
| 4153 | temp |= FDI_LINK_TRAIN_PATTERN_1; |
| 4154 | } |
| 4155 | /* BPC in FDI rx is consistent with that in PIPECONF */ |
| 4156 | temp &= ~(0x07 << 16); |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4157 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 4158 | I915_WRITE(reg, temp); |
| 4159 | |
| 4160 | POSTING_READ(reg); |
| 4161 | udelay(100); |
| 4162 | } |
| 4163 | |
Chris Wilson | 49d7391 | 2016-11-29 09:50:08 +0000 | [diff] [blame] | 4164 | bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv) |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 4165 | { |
| 4166 | struct intel_crtc *crtc; |
| 4167 | |
| 4168 | /* Note that we don't need to be called with mode_config.lock here |
| 4169 | * as our list of CRTC objects is static for the lifetime of the |
| 4170 | * device and so cannot disappear as we iterate. Similarly, we can |
| 4171 | * happily treat the predicates as racy, atomic checks as userspace |
| 4172 | * cannot claim and pin a new fb without at least acquring the |
| 4173 | * struct_mutex and so serialising with us. |
| 4174 | */ |
Chris Wilson | 49d7391 | 2016-11-29 09:50:08 +0000 | [diff] [blame] | 4175 | for_each_intel_crtc(&dev_priv->drm, crtc) { |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 4176 | if (atomic_read(&crtc->unpin_work_count) == 0) |
| 4177 | continue; |
| 4178 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4179 | if (crtc->flip_work) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 4180 | intel_wait_for_vblank(dev_priv, crtc->pipe); |
Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 4181 | |
| 4182 | return true; |
| 4183 | } |
| 4184 | |
| 4185 | return false; |
| 4186 | } |
| 4187 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4188 | static void page_flip_completed(struct intel_crtc *intel_crtc) |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4189 | { |
| 4190 | struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4191 | struct intel_flip_work *work = intel_crtc->flip_work; |
| 4192 | |
| 4193 | intel_crtc->flip_work = NULL; |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4194 | |
| 4195 | if (work->event) |
Gustavo Padovan | 560ce1d | 2016-04-14 10:48:15 -0700 | [diff] [blame] | 4196 | drm_crtc_send_vblank_event(&intel_crtc->base, work->event); |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4197 | |
| 4198 | drm_crtc_vblank_put(&intel_crtc->base); |
| 4199 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4200 | wake_up_all(&dev_priv->pending_flip_queue); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4201 | trace_i915_flip_complete(intel_crtc->plane, |
| 4202 | work->pending_flip_obj); |
Andrey Ryabinin | 05c41f9 | 2017-01-26 17:32:11 +0300 | [diff] [blame] | 4203 | |
| 4204 | queue_work(dev_priv->wq, &work->unpin_work); |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 4205 | } |
| 4206 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4207 | static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc) |
Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 4208 | { |
Chris Wilson | 0f91128 | 2012-04-17 10:05:38 +0100 | [diff] [blame] | 4209 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4210 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4211 | long ret; |
Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 4212 | |
Daniel Vetter | 2c10d57 | 2012-12-20 21:24:07 +0100 | [diff] [blame] | 4213 | WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue)); |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4214 | |
| 4215 | ret = wait_event_interruptible_timeout( |
| 4216 | dev_priv->pending_flip_queue, |
| 4217 | !intel_crtc_has_pending_flip(crtc), |
| 4218 | 60*HZ); |
| 4219 | |
| 4220 | if (ret < 0) |
| 4221 | return ret; |
| 4222 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4223 | if (ret == 0) { |
| 4224 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4225 | struct intel_flip_work *work; |
| 4226 | |
| 4227 | spin_lock_irq(&dev->event_lock); |
| 4228 | work = intel_crtc->flip_work; |
| 4229 | if (work && !is_mmio_work(work)) { |
| 4230 | WARN_ONCE(1, "Removing stuck page flip\n"); |
| 4231 | page_flip_completed(intel_crtc); |
| 4232 | } |
| 4233 | spin_unlock_irq(&dev->event_lock); |
| 4234 | } |
Chris Wilson | 5bb6164 | 2012-09-27 21:25:58 +0100 | [diff] [blame] | 4235 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 4236 | return 0; |
Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 4237 | } |
| 4238 | |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 4239 | void lpt_disable_iclkip(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4240 | { |
| 4241 | u32 temp; |
| 4242 | |
| 4243 | I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE); |
| 4244 | |
| 4245 | mutex_lock(&dev_priv->sb_lock); |
| 4246 | |
| 4247 | temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK); |
| 4248 | temp |= SBI_SSCCTL_DISABLE; |
| 4249 | intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK); |
| 4250 | |
| 4251 | mutex_unlock(&dev_priv->sb_lock); |
| 4252 | } |
| 4253 | |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4254 | /* Program iCLKIP clock to the desired frequency */ |
| 4255 | static void lpt_program_iclkip(struct drm_crtc *crtc) |
| 4256 | { |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4257 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4258 | int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4259 | u32 divsel, phaseinc, auxdiv, phasedir = 0; |
| 4260 | u32 temp; |
| 4261 | |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4262 | lpt_disable_iclkip(dev_priv); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4263 | |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4264 | /* The iCLK virtual clock root frequency is in MHz, |
| 4265 | * but the adjusted_mode->crtc_clock in in KHz. To get the |
| 4266 | * divisors, it is necessary to divide one by another, so we |
| 4267 | * convert the virtual clock precision to KHz here for higher |
| 4268 | * precision. |
| 4269 | */ |
| 4270 | for (auxdiv = 0; auxdiv < 2; auxdiv++) { |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4271 | u32 iclk_virtual_root_freq = 172800 * 1000; |
| 4272 | u32 iclk_pi_range = 64; |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4273 | u32 desired_divisor; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4274 | |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4275 | desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, |
| 4276 | clock << auxdiv); |
| 4277 | divsel = (desired_divisor / iclk_pi_range) - 2; |
| 4278 | phaseinc = desired_divisor % iclk_pi_range; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4279 | |
Ville Syrjälä | 64b46a0 | 2016-02-17 21:41:11 +0200 | [diff] [blame] | 4280 | /* |
| 4281 | * Near 20MHz is a corner case which is |
| 4282 | * out of range for the 7-bit divisor |
| 4283 | */ |
| 4284 | if (divsel <= 0x7f) |
| 4285 | break; |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4286 | } |
| 4287 | |
| 4288 | /* This should not happen with any sane values */ |
| 4289 | WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) & |
| 4290 | ~SBI_SSCDIVINTPHASE_DIVSEL_MASK); |
| 4291 | WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) & |
| 4292 | ~SBI_SSCDIVINTPHASE_INCVAL_MASK); |
| 4293 | |
| 4294 | DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n", |
Ville Syrjälä | 12d7cee | 2013-09-04 18:25:19 +0300 | [diff] [blame] | 4295 | clock, |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4296 | auxdiv, |
| 4297 | divsel, |
| 4298 | phasedir, |
| 4299 | phaseinc); |
| 4300 | |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4301 | mutex_lock(&dev_priv->sb_lock); |
| 4302 | |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4303 | /* Program SSCDIVINTPHASE6 */ |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4304 | temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4305 | temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK; |
| 4306 | temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel); |
| 4307 | temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK; |
| 4308 | temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc); |
| 4309 | temp |= SBI_SSCDIVINTPHASE_DIR(phasedir); |
| 4310 | temp |= SBI_SSCDIVINTPHASE_PROPAGATE; |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4311 | intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4312 | |
| 4313 | /* Program SSCAUXDIV */ |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4314 | temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4315 | temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1); |
| 4316 | temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv); |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4317 | intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4318 | |
| 4319 | /* Enable modulator and associated divider */ |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4320 | temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4321 | temp &= ~SBI_SSCCTL_DISABLE; |
Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 4322 | intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK); |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4323 | |
Ville Syrjälä | 060f02d | 2015-12-04 22:21:34 +0200 | [diff] [blame] | 4324 | mutex_unlock(&dev_priv->sb_lock); |
| 4325 | |
Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 4326 | /* Wait for initialization time */ |
| 4327 | udelay(24); |
| 4328 | |
| 4329 | I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE); |
| 4330 | } |
| 4331 | |
Ville Syrjälä | 8802e5b | 2016-02-17 21:41:12 +0200 | [diff] [blame] | 4332 | int lpt_get_iclkip(struct drm_i915_private *dev_priv) |
| 4333 | { |
| 4334 | u32 divsel, phaseinc, auxdiv; |
| 4335 | u32 iclk_virtual_root_freq = 172800 * 1000; |
| 4336 | u32 iclk_pi_range = 64; |
| 4337 | u32 desired_divisor; |
| 4338 | u32 temp; |
| 4339 | |
| 4340 | if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0) |
| 4341 | return 0; |
| 4342 | |
| 4343 | mutex_lock(&dev_priv->sb_lock); |
| 4344 | |
| 4345 | temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK); |
| 4346 | if (temp & SBI_SSCCTL_DISABLE) { |
| 4347 | mutex_unlock(&dev_priv->sb_lock); |
| 4348 | return 0; |
| 4349 | } |
| 4350 | |
| 4351 | temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK); |
| 4352 | divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >> |
| 4353 | SBI_SSCDIVINTPHASE_DIVSEL_SHIFT; |
| 4354 | phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >> |
| 4355 | SBI_SSCDIVINTPHASE_INCVAL_SHIFT; |
| 4356 | |
| 4357 | temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK); |
| 4358 | auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >> |
| 4359 | SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT; |
| 4360 | |
| 4361 | mutex_unlock(&dev_priv->sb_lock); |
| 4362 | |
| 4363 | desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc; |
| 4364 | |
| 4365 | return DIV_ROUND_CLOSEST(iclk_virtual_root_freq, |
| 4366 | desired_divisor << auxdiv); |
| 4367 | } |
| 4368 | |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4369 | static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc, |
| 4370 | enum pipe pch_transcoder) |
| 4371 | { |
| 4372 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4373 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4374 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4375 | |
| 4376 | I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder), |
| 4377 | I915_READ(HTOTAL(cpu_transcoder))); |
| 4378 | I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder), |
| 4379 | I915_READ(HBLANK(cpu_transcoder))); |
| 4380 | I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder), |
| 4381 | I915_READ(HSYNC(cpu_transcoder))); |
| 4382 | |
| 4383 | I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder), |
| 4384 | I915_READ(VTOTAL(cpu_transcoder))); |
| 4385 | I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder), |
| 4386 | I915_READ(VBLANK(cpu_transcoder))); |
| 4387 | I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder), |
| 4388 | I915_READ(VSYNC(cpu_transcoder))); |
| 4389 | I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder), |
| 4390 | I915_READ(VSYNCSHIFT(cpu_transcoder))); |
| 4391 | } |
| 4392 | |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4393 | static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable) |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4394 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4395 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4396 | uint32_t temp; |
| 4397 | |
| 4398 | temp = I915_READ(SOUTH_CHICKEN1); |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4399 | if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable) |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4400 | return; |
| 4401 | |
| 4402 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE); |
| 4403 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE); |
| 4404 | |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4405 | temp &= ~FDI_BC_BIFURCATION_SELECT; |
| 4406 | if (enable) |
| 4407 | temp |= FDI_BC_BIFURCATION_SELECT; |
| 4408 | |
| 4409 | DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis"); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4410 | I915_WRITE(SOUTH_CHICKEN1, temp); |
| 4411 | POSTING_READ(SOUTH_CHICKEN1); |
| 4412 | } |
| 4413 | |
| 4414 | static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc) |
| 4415 | { |
| 4416 | struct drm_device *dev = intel_crtc->base.dev; |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4417 | |
| 4418 | switch (intel_crtc->pipe) { |
| 4419 | case PIPE_A: |
| 4420 | break; |
| 4421 | case PIPE_B: |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4422 | if (intel_crtc->config->fdi_lanes > 2) |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4423 | cpt_set_fdi_bc_bifurcation(dev, false); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4424 | else |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4425 | cpt_set_fdi_bc_bifurcation(dev, true); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4426 | |
| 4427 | break; |
| 4428 | case PIPE_C: |
Ander Conselvan de Oliveira | 003632d | 2015-03-11 13:35:43 +0200 | [diff] [blame] | 4429 | cpt_set_fdi_bc_bifurcation(dev, true); |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4430 | |
| 4431 | break; |
| 4432 | default: |
| 4433 | BUG(); |
| 4434 | } |
| 4435 | } |
| 4436 | |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4437 | /* Return which DP Port should be selected for Transcoder DP control */ |
| 4438 | static enum port |
| 4439 | intel_trans_dp_port_sel(struct drm_crtc *crtc) |
| 4440 | { |
| 4441 | struct drm_device *dev = crtc->dev; |
| 4442 | struct intel_encoder *encoder; |
| 4443 | |
| 4444 | for_each_encoder_on_crtc(dev, crtc, encoder) { |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 4445 | if (encoder->type == INTEL_OUTPUT_DP || |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4446 | encoder->type == INTEL_OUTPUT_EDP) |
| 4447 | return enc_to_dig_port(&encoder->base)->port; |
| 4448 | } |
| 4449 | |
| 4450 | return -1; |
| 4451 | } |
| 4452 | |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4453 | /* |
| 4454 | * Enable PCH resources required for PCH ports: |
| 4455 | * - PCH PLLs |
| 4456 | * - FDI training & RX/TX |
| 4457 | * - update transcoder timings |
| 4458 | * - DP transcoding bits |
| 4459 | * - transcoder |
| 4460 | */ |
| 4461 | static void ironlake_pch_enable(struct drm_crtc *crtc) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4462 | { |
| 4463 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4464 | struct drm_i915_private *dev_priv = to_i915(dev); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 4465 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4466 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4467 | u32 temp; |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4468 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 4469 | assert_pch_transcoder_disabled(dev_priv, pipe); |
Chris Wilson | e7e164d | 2012-05-11 09:21:25 +0100 | [diff] [blame] | 4470 | |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 4471 | if (IS_IVYBRIDGE(dev_priv)) |
Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 4472 | ivybridge_update_fdi_bc_bifurcation(intel_crtc); |
| 4473 | |
Daniel Vetter | cd986ab | 2012-10-26 10:58:12 +0200 | [diff] [blame] | 4474 | /* Write the TU size bits before fdi link training, so that error |
| 4475 | * detection works. */ |
| 4476 | I915_WRITE(FDI_RX_TUSIZE1(pipe), |
| 4477 | I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK); |
| 4478 | |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4479 | /* For PCH output, training FDI link */ |
Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 4480 | dev_priv->display.fdi_link_train(crtc); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4481 | |
Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 4482 | /* We need to program the right clock selection before writing the pixel |
| 4483 | * mutliplier into the DPLL. */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4484 | if (HAS_PCH_CPT(dev_priv)) { |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 4485 | u32 sel; |
Jesse Barnes | 4b645f1 | 2011-10-12 09:51:31 -0700 | [diff] [blame] | 4486 | |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4487 | temp = I915_READ(PCH_DPLL_SEL); |
Daniel Vetter | 1188739 | 2013-06-05 13:34:09 +0200 | [diff] [blame] | 4488 | temp |= TRANS_DPLL_ENABLE(pipe); |
| 4489 | sel = TRANS_DPLLB_SEL(pipe); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 4490 | if (intel_crtc->config->shared_dpll == |
| 4491 | intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B)) |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 4492 | temp |= sel; |
| 4493 | else |
| 4494 | temp &= ~sel; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4495 | I915_WRITE(PCH_DPLL_SEL, temp); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4496 | } |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4497 | |
Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 4498 | /* XXX: pch pll's can be enabled any time before we enable the PCH |
| 4499 | * transcoder, and we actually should do this to not upset any PCH |
| 4500 | * transcoder that already use the clock when we share it. |
| 4501 | * |
| 4502 | * Note that enable_shared_dpll tries to do the right thing, but |
| 4503 | * get_shared_dpll unconditionally resets the pll - we need that to have |
| 4504 | * the right LVDS enable sequence. */ |
Daniel Vetter | 85b3894 | 2014-04-24 23:55:14 +0200 | [diff] [blame] | 4505 | intel_enable_shared_dpll(intel_crtc); |
Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 4506 | |
Jesse Barnes | d9b6cb5 | 2011-01-04 15:09:35 -0800 | [diff] [blame] | 4507 | /* set transcoder timing, panel must allow it */ |
| 4508 | assert_panel_unlocked(dev_priv, pipe); |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4509 | ironlake_pch_transcoder_set_timings(intel_crtc, pipe); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4510 | |
Paulo Zanoni | 303b81e | 2012-10-31 18:12:23 -0200 | [diff] [blame] | 4511 | intel_fdi_normal_train(crtc); |
Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 4512 | |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4513 | /* For PCH DP, enable TRANS_DP_CTL */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4514 | if (HAS_PCH_CPT(dev_priv) && |
| 4515 | intel_crtc_has_dp_encoder(intel_crtc->config)) { |
Ville Syrjälä | 9c4edae | 2015-10-29 21:25:51 +0200 | [diff] [blame] | 4516 | const struct drm_display_mode *adjusted_mode = |
| 4517 | &intel_crtc->config->base.adjusted_mode; |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 4518 | u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4519 | i915_reg_t reg = TRANS_DP_CTL(pipe); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4520 | temp = I915_READ(reg); |
| 4521 | temp &= ~(TRANS_DP_PORT_SEL_MASK | |
Eric Anholt | 220cad3 | 2010-11-18 09:32:58 +0800 | [diff] [blame] | 4522 | TRANS_DP_SYNC_MASK | |
| 4523 | TRANS_DP_BPC_MASK); |
Ville Syrjälä | e3ef447 | 2015-05-05 17:17:31 +0300 | [diff] [blame] | 4524 | temp |= TRANS_DP_OUTPUT_ENABLE; |
Jesse Barnes | 9325c9f | 2011-06-24 12:19:21 -0700 | [diff] [blame] | 4525 | temp |= bpc << 9; /* same format but at 11:9 */ |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4526 | |
Ville Syrjälä | 9c4edae | 2015-10-29 21:25:51 +0200 | [diff] [blame] | 4527 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4528 | temp |= TRANS_DP_HSYNC_ACTIVE_HIGH; |
Ville Syrjälä | 9c4edae | 2015-10-29 21:25:51 +0200 | [diff] [blame] | 4529 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4530 | temp |= TRANS_DP_VSYNC_ACTIVE_HIGH; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4531 | |
| 4532 | switch (intel_trans_dp_port_sel(crtc)) { |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4533 | case PORT_B: |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4534 | temp |= TRANS_DP_PORT_SEL_B; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4535 | break; |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4536 | case PORT_C: |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4537 | temp |= TRANS_DP_PORT_SEL_C; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4538 | break; |
Ville Syrjälä | c48b530 | 2015-11-04 23:19:56 +0200 | [diff] [blame] | 4539 | case PORT_D: |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4540 | temp |= TRANS_DP_PORT_SEL_D; |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4541 | break; |
| 4542 | default: |
Daniel Vetter | e95d41e | 2012-10-26 10:58:16 +0200 | [diff] [blame] | 4543 | BUG(); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4544 | } |
| 4545 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4546 | I915_WRITE(reg, temp); |
Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 4547 | } |
| 4548 | |
Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 4549 | ironlake_enable_pch_transcoder(dev_priv, pipe); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4550 | } |
| 4551 | |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4552 | static void lpt_pch_enable(struct drm_crtc *crtc) |
| 4553 | { |
| 4554 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4555 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4556 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4557 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4558 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 4559 | assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A); |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4560 | |
Paulo Zanoni | 8c52b5e | 2012-10-31 18:12:24 -0200 | [diff] [blame] | 4561 | lpt_program_iclkip(crtc); |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4562 | |
Paulo Zanoni | 0540e48 | 2012-10-31 18:12:40 -0200 | [diff] [blame] | 4563 | /* Set transcoder timing. */ |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 4564 | ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A); |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4565 | |
Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 4566 | lpt_enable_pch_transcoder(dev_priv, cpu_transcoder); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4567 | } |
| 4568 | |
Daniel Vetter | a152031 | 2013-05-03 11:49:50 +0200 | [diff] [blame] | 4569 | static void cpt_verify_modeset(struct drm_device *dev, int pipe) |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4570 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4571 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4572 | i915_reg_t dslreg = PIPEDSL(pipe); |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4573 | u32 temp; |
| 4574 | |
| 4575 | temp = I915_READ(dslreg); |
| 4576 | udelay(500); |
| 4577 | if (wait_for(I915_READ(dslreg) != temp, 5)) { |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4578 | if (wait_for(I915_READ(dslreg) != temp, 5)) |
Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 4579 | DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe)); |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 4580 | } |
| 4581 | } |
| 4582 | |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4583 | static int |
| 4584 | skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach, |
| 4585 | unsigned scaler_user, int *scaler_id, unsigned int rotation, |
| 4586 | int src_w, int src_h, int dst_w, int dst_h) |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4587 | { |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4588 | struct intel_crtc_scaler_state *scaler_state = |
| 4589 | &crtc_state->scaler_state; |
| 4590 | struct intel_crtc *intel_crtc = |
| 4591 | to_intel_crtc(crtc_state->base.crtc); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4592 | int need_scaling; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 4593 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame] | 4594 | need_scaling = drm_rotation_90_or_270(rotation) ? |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 4595 | (src_h != dst_w || src_w != dst_h): |
| 4596 | (src_w != dst_w || src_h != dst_h); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4597 | |
| 4598 | /* |
| 4599 | * if plane is being disabled or scaler is no more required or force detach |
| 4600 | * - free scaler binded to this plane/crtc |
| 4601 | * - in order to do this, update crtc->scaler_usage |
| 4602 | * |
| 4603 | * Here scaler state in crtc_state is set free so that |
| 4604 | * scaler can be assigned to other user. Actual register |
| 4605 | * update to free the scaler is done in plane/panel-fit programming. |
| 4606 | * For this purpose crtc/plane_state->scaler_id isn't reset here. |
| 4607 | */ |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4608 | if (force_detach || !need_scaling) { |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4609 | if (*scaler_id >= 0) { |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4610 | scaler_state->scaler_users &= ~(1 << scaler_user); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4611 | scaler_state->scalers[*scaler_id].in_use = 0; |
| 4612 | |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4613 | DRM_DEBUG_KMS("scaler_user index %u.%u: " |
| 4614 | "Staged freeing scaler id %d scaler_users = 0x%x\n", |
| 4615 | intel_crtc->pipe, scaler_user, *scaler_id, |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4616 | scaler_state->scaler_users); |
| 4617 | *scaler_id = -1; |
| 4618 | } |
| 4619 | return 0; |
| 4620 | } |
| 4621 | |
| 4622 | /* range checks */ |
| 4623 | if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H || |
| 4624 | dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H || |
| 4625 | |
| 4626 | src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H || |
| 4627 | dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) { |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4628 | DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u " |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4629 | "size is out of scaler range\n", |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4630 | intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4631 | return -EINVAL; |
| 4632 | } |
| 4633 | |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4634 | /* mark this plane as a scaler user in crtc_state */ |
| 4635 | scaler_state->scaler_users |= (1 << scaler_user); |
| 4636 | DRM_DEBUG_KMS("scaler_user index %u.%u: " |
| 4637 | "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n", |
| 4638 | intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h, |
| 4639 | scaler_state->scaler_users); |
| 4640 | |
| 4641 | return 0; |
| 4642 | } |
| 4643 | |
| 4644 | /** |
| 4645 | * skl_update_scaler_crtc - Stages update to scaler state for a given crtc. |
| 4646 | * |
| 4647 | * @state: crtc's scaler state |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4648 | * |
| 4649 | * Return |
| 4650 | * 0 - scaler_usage updated successfully |
| 4651 | * error - requested scaling cannot be supported or other error condition |
| 4652 | */ |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 4653 | int skl_update_scaler_crtc(struct intel_crtc_state *state) |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4654 | { |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 4655 | const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode; |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4656 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 4657 | return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX, |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 4658 | &state->scaler_state.scaler_id, DRM_ROTATE_0, |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4659 | state->pipe_src_w, state->pipe_src_h, |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 4660 | adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4661 | } |
| 4662 | |
| 4663 | /** |
| 4664 | * skl_update_scaler_plane - Stages update to scaler state for a given plane. |
| 4665 | * |
| 4666 | * @state: crtc's scaler state |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4667 | * @plane_state: atomic plane state to update |
| 4668 | * |
| 4669 | * Return |
| 4670 | * 0 - scaler_usage updated successfully |
| 4671 | * error - requested scaling cannot be supported or other error condition |
| 4672 | */ |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 4673 | static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state, |
| 4674 | struct intel_plane_state *plane_state) |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4675 | { |
| 4676 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 4677 | struct intel_plane *intel_plane = |
| 4678 | to_intel_plane(plane_state->base.plane); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4679 | struct drm_framebuffer *fb = plane_state->base.fb; |
| 4680 | int ret; |
| 4681 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 4682 | bool force_detach = !fb || !plane_state->base.visible; |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4683 | |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4684 | ret = skl_update_scaler(crtc_state, force_detach, |
| 4685 | drm_plane_index(&intel_plane->base), |
| 4686 | &plane_state->scaler_id, |
| 4687 | plane_state->base.rotation, |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 4688 | drm_rect_width(&plane_state->base.src) >> 16, |
| 4689 | drm_rect_height(&plane_state->base.src) >> 16, |
| 4690 | drm_rect_width(&plane_state->base.dst), |
| 4691 | drm_rect_height(&plane_state->base.dst)); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4692 | |
| 4693 | if (ret || plane_state->scaler_id < 0) |
| 4694 | return ret; |
| 4695 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4696 | /* check colorkey */ |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 4697 | if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) { |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 4698 | DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed", |
| 4699 | intel_plane->base.base.id, |
| 4700 | intel_plane->base.name); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4701 | return -EINVAL; |
| 4702 | } |
| 4703 | |
| 4704 | /* Check src format */ |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 4705 | switch (fb->format->format) { |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4706 | case DRM_FORMAT_RGB565: |
| 4707 | case DRM_FORMAT_XBGR8888: |
| 4708 | case DRM_FORMAT_XRGB8888: |
| 4709 | case DRM_FORMAT_ABGR8888: |
| 4710 | case DRM_FORMAT_ARGB8888: |
| 4711 | case DRM_FORMAT_XRGB2101010: |
| 4712 | case DRM_FORMAT_XBGR2101010: |
| 4713 | case DRM_FORMAT_YUYV: |
| 4714 | case DRM_FORMAT_YVYU: |
| 4715 | case DRM_FORMAT_UYVY: |
| 4716 | case DRM_FORMAT_VYUY: |
| 4717 | break; |
| 4718 | default: |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 4719 | DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n", |
| 4720 | intel_plane->base.base.id, intel_plane->base.name, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 4721 | fb->base.id, fb->format->format); |
Maarten Lankhorst | 86adf9d | 2015-06-22 09:50:32 +0200 | [diff] [blame] | 4722 | return -EINVAL; |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4723 | } |
| 4724 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4725 | return 0; |
| 4726 | } |
| 4727 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 4728 | static void skylake_scaler_disable(struct intel_crtc *crtc) |
| 4729 | { |
| 4730 | int i; |
| 4731 | |
| 4732 | for (i = 0; i < crtc->num_scalers; i++) |
| 4733 | skl_detach_scaler(crtc, i); |
| 4734 | } |
| 4735 | |
| 4736 | static void skylake_pfit_enable(struct intel_crtc *crtc) |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 4737 | { |
| 4738 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4739 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 4740 | int pipe = crtc->pipe; |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4741 | struct intel_crtc_scaler_state *scaler_state = |
| 4742 | &crtc->config->scaler_state; |
| 4743 | |
| 4744 | DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config); |
| 4745 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4746 | if (crtc->config->pch_pfit.enabled) { |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 4747 | int id; |
| 4748 | |
| 4749 | if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) { |
| 4750 | DRM_ERROR("Requesting pfit without getting a scaler first\n"); |
| 4751 | return; |
| 4752 | } |
| 4753 | |
| 4754 | id = scaler_state->scaler_id; |
| 4755 | I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN | |
| 4756 | PS_FILTER_MEDIUM | scaler_state->scalers[id].mode); |
| 4757 | I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos); |
| 4758 | I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size); |
| 4759 | |
| 4760 | DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 4761 | } |
| 4762 | } |
| 4763 | |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4764 | static void ironlake_pfit_enable(struct intel_crtc *crtc) |
| 4765 | { |
| 4766 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4767 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4768 | int pipe = crtc->pipe; |
| 4769 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4770 | if (crtc->config->pch_pfit.enabled) { |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4771 | /* Force use of hard-coded filter coefficients |
| 4772 | * as some pre-programmed values are broken, |
| 4773 | * e.g. x201. |
| 4774 | */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 4775 | if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4776 | I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 | |
| 4777 | PF_PIPE_SEL_IVB(pipe)); |
| 4778 | else |
| 4779 | I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4780 | I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos); |
| 4781 | I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size); |
Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 4782 | } |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4783 | } |
| 4784 | |
Ville Syrjälä | 20bc8673 | 2013-10-01 18:02:17 +0300 | [diff] [blame] | 4785 | void hsw_enable_ips(struct intel_crtc *crtc) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4786 | { |
Ville Syrjälä | cea165c | 2014-04-15 21:41:35 +0300 | [diff] [blame] | 4787 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4788 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4789 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4790 | if (!crtc->config->ips_enabled) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4791 | return; |
| 4792 | |
Maarten Lankhorst | 307e449 | 2016-03-23 14:33:28 +0100 | [diff] [blame] | 4793 | /* |
| 4794 | * We can only enable IPS after we enable a plane and wait for a vblank |
| 4795 | * This function is called from post_plane_update, which is run after |
| 4796 | * a vblank wait. |
| 4797 | */ |
Ville Syrjälä | cea165c | 2014-04-15 21:41:35 +0300 | [diff] [blame] | 4798 | |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4799 | assert_plane_enabled(dev_priv, crtc->plane); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 4800 | if (IS_BROADWELL(dev_priv)) { |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4801 | mutex_lock(&dev_priv->rps.hw_lock); |
| 4802 | WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000)); |
| 4803 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 4804 | /* Quoting Art Runyan: "its not safe to expect any particular |
| 4805 | * value in IPS_CTL bit 31 after enabling IPS through the |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 4806 | * mailbox." Moreover, the mailbox may return a bogus state, |
| 4807 | * so we need to just enable it and continue on. |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4808 | */ |
| 4809 | } else { |
| 4810 | I915_WRITE(IPS_CTL, IPS_ENABLE); |
| 4811 | /* The bit only becomes 1 in the next vblank, so this wait here |
| 4812 | * is essentially intel_wait_for_vblank. If we don't have this |
| 4813 | * and don't wait for vblanks until the end of crtc_enable, then |
| 4814 | * the HW state readout code will complain that the expected |
| 4815 | * IPS_CTL value is not the one we read. */ |
Chris Wilson | 2ec9ba3 | 2016-06-30 15:33:01 +0100 | [diff] [blame] | 4816 | if (intel_wait_for_register(dev_priv, |
| 4817 | IPS_CTL, IPS_ENABLE, IPS_ENABLE, |
| 4818 | 50)) |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4819 | DRM_ERROR("Timed out waiting for IPS enable\n"); |
| 4820 | } |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4821 | } |
| 4822 | |
Ville Syrjälä | 20bc8673 | 2013-10-01 18:02:17 +0300 | [diff] [blame] | 4823 | void hsw_disable_ips(struct intel_crtc *crtc) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4824 | { |
| 4825 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4826 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4827 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 4828 | if (!crtc->config->ips_enabled) |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4829 | return; |
| 4830 | |
| 4831 | assert_plane_enabled(dev_priv, crtc->plane); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 4832 | if (IS_BROADWELL(dev_priv)) { |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4833 | mutex_lock(&dev_priv->rps.hw_lock); |
| 4834 | WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0)); |
| 4835 | mutex_unlock(&dev_priv->rps.hw_lock); |
Ben Widawsky | 23d0b13 | 2014-04-10 14:32:41 -0700 | [diff] [blame] | 4836 | /* wait for pcode to finish disabling IPS, which may take up to 42ms */ |
Chris Wilson | b85c1ec | 2016-06-30 15:33:02 +0100 | [diff] [blame] | 4837 | if (intel_wait_for_register(dev_priv, |
| 4838 | IPS_CTL, IPS_ENABLE, 0, |
| 4839 | 42)) |
Ben Widawsky | 23d0b13 | 2014-04-10 14:32:41 -0700 | [diff] [blame] | 4840 | DRM_ERROR("Timed out waiting for IPS disable\n"); |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 4841 | } else { |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 4842 | I915_WRITE(IPS_CTL, 0); |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 4843 | POSTING_READ(IPS_CTL); |
| 4844 | } |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4845 | |
| 4846 | /* We need to wait for a vblank before we can disable the plane. */ |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 4847 | intel_wait_for_vblank(dev_priv, crtc->pipe); |
Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 4848 | } |
| 4849 | |
Maarten Lankhorst | 7cac945 | 2015-04-21 17:12:55 +0300 | [diff] [blame] | 4850 | static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc) |
Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4851 | { |
Maarten Lankhorst | 7cac945 | 2015-04-21 17:12:55 +0300 | [diff] [blame] | 4852 | if (intel_crtc->overlay) { |
Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4853 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4854 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4855 | |
| 4856 | mutex_lock(&dev->struct_mutex); |
| 4857 | dev_priv->mm.interruptible = false; |
| 4858 | (void) intel_overlay_switch_off(intel_crtc->overlay); |
| 4859 | dev_priv->mm.interruptible = true; |
| 4860 | mutex_unlock(&dev->struct_mutex); |
| 4861 | } |
| 4862 | |
| 4863 | /* Let userspace switch the overlay on again. In most cases userspace |
| 4864 | * has to recompute where to put it anyway. |
| 4865 | */ |
| 4866 | } |
| 4867 | |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4868 | /** |
| 4869 | * intel_post_enable_primary - Perform operations after enabling primary plane |
| 4870 | * @crtc: the CRTC whose primary plane was just enabled |
| 4871 | * |
| 4872 | * Performs potentially sleeping operations that must be done after the primary |
| 4873 | * plane is enabled, such as updating FBC and IPS. Note that this may be |
| 4874 | * called due to an explicit primary plane update, or due to an implicit |
| 4875 | * re-enable that is caused when a sprite plane is updated to no longer |
| 4876 | * completely hide the primary plane. |
| 4877 | */ |
| 4878 | static void |
| 4879 | intel_post_enable_primary(struct drm_crtc *crtc) |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4880 | { |
| 4881 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4882 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4883 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4884 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4885 | |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4886 | /* |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4887 | * FIXME IPS should be fine as long as one plane is |
| 4888 | * enabled, but in practice it seems to have problems |
| 4889 | * when going from primary only to sprite only and vice |
| 4890 | * versa. |
| 4891 | */ |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4892 | hsw_enable_ips(intel_crtc); |
| 4893 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 4894 | /* |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4895 | * Gen2 reports pipe underruns whenever all planes are disabled. |
| 4896 | * So don't enable underrun reporting before at least some planes |
| 4897 | * are enabled. |
| 4898 | * FIXME: Need to fix the logic to work when we turn off all planes |
| 4899 | * but leave the pipe running. |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 4900 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 4901 | if (IS_GEN2(dev_priv)) |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4902 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
| 4903 | |
Ville Syrjälä | aca7b68 | 2015-10-30 19:22:21 +0200 | [diff] [blame] | 4904 | /* Underruns don't always raise interrupts, so check manually. */ |
| 4905 | intel_check_cpu_fifo_underruns(dev_priv); |
| 4906 | intel_check_pch_fifo_underruns(dev_priv); |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4907 | } |
| 4908 | |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 4909 | /* FIXME move all this to pre_plane_update() with proper state tracking */ |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4910 | static void |
| 4911 | intel_pre_disable_primary(struct drm_crtc *crtc) |
| 4912 | { |
| 4913 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4914 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4915 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4916 | int pipe = intel_crtc->pipe; |
| 4917 | |
| 4918 | /* |
| 4919 | * Gen2 reports pipe underruns whenever all planes are disabled. |
| 4920 | * So diasble underrun reporting before all the planes get disabled. |
| 4921 | * FIXME: Need to fix the logic to work when we turn off all planes |
| 4922 | * but leave the pipe running. |
| 4923 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 4924 | if (IS_GEN2(dev_priv)) |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4925 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
| 4926 | |
| 4927 | /* |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 4928 | * FIXME IPS should be fine as long as one plane is |
| 4929 | * enabled, but in practice it seems to have problems |
| 4930 | * when going from primary only to sprite only and vice |
| 4931 | * versa. |
| 4932 | */ |
| 4933 | hsw_disable_ips(intel_crtc); |
| 4934 | } |
| 4935 | |
| 4936 | /* FIXME get rid of this and use pre_plane_update */ |
| 4937 | static void |
| 4938 | intel_pre_disable_primary_noatomic(struct drm_crtc *crtc) |
| 4939 | { |
| 4940 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4941 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 4942 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 4943 | int pipe = intel_crtc->pipe; |
| 4944 | |
| 4945 | intel_pre_disable_primary(crtc); |
| 4946 | |
| 4947 | /* |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4948 | * Vblank time updates from the shadow to live plane control register |
| 4949 | * are blocked if the memory self-refresh mode is active at that |
| 4950 | * moment. So to make sure the plane gets truly disabled, disable |
| 4951 | * first the self-refresh mode. The self-refresh enable bit in turn |
| 4952 | * will be checked/applied by the HW only at the next frame start |
| 4953 | * event which is after the vblank start event, so we need to have a |
| 4954 | * wait-for-vblank between disabling the plane and the pipe. |
| 4955 | */ |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 4956 | if (HAS_GMCH_DISPLAY(dev_priv) && |
| 4957 | intel_set_memory_cxsr(dev_priv, false)) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 4958 | intel_wait_for_vblank(dev_priv, pipe); |
Maarten Lankhorst | 87d4300 | 2015-04-21 17:12:54 +0300 | [diff] [blame] | 4959 | } |
| 4960 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4961 | static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state) |
| 4962 | { |
| 4963 | struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc); |
| 4964 | struct drm_atomic_state *old_state = old_crtc_state->base.state; |
| 4965 | struct intel_crtc_state *pipe_config = |
| 4966 | to_intel_crtc_state(crtc->base.state); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4967 | struct drm_plane *primary = crtc->base.primary; |
| 4968 | struct drm_plane_state *old_pri_state = |
| 4969 | drm_atomic_get_existing_plane_state(old_state, primary); |
| 4970 | |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 4971 | intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4972 | |
| 4973 | crtc->wm.cxsr_allowed = true; |
| 4974 | |
| 4975 | if (pipe_config->update_wm_post && pipe_config->base.active) |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 4976 | intel_update_watermarks(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4977 | |
| 4978 | if (old_pri_state) { |
| 4979 | struct intel_plane_state *primary_state = |
| 4980 | to_intel_plane_state(primary->state); |
| 4981 | struct intel_plane_state *old_primary_state = |
| 4982 | to_intel_plane_state(old_pri_state); |
| 4983 | |
| 4984 | intel_fbc_post_update(crtc); |
| 4985 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 4986 | if (primary_state->base.visible && |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4987 | (needs_modeset(&pipe_config->base) || |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 4988 | !old_primary_state->base.visible)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 4989 | intel_post_enable_primary(&crtc->base); |
| 4990 | } |
| 4991 | } |
| 4992 | |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 4993 | static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state) |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 4994 | { |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 4995 | struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc); |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 4996 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4997 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ab1d3a0 | 2015-11-19 16:07:14 +0100 | [diff] [blame] | 4998 | struct intel_crtc_state *pipe_config = |
| 4999 | to_intel_crtc_state(crtc->base.state); |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5000 | struct drm_atomic_state *old_state = old_crtc_state->base.state; |
| 5001 | struct drm_plane *primary = crtc->base.primary; |
| 5002 | struct drm_plane_state *old_pri_state = |
| 5003 | drm_atomic_get_existing_plane_state(old_state, primary); |
| 5004 | bool modeset = needs_modeset(&pipe_config->base); |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5005 | struct intel_atomic_state *old_intel_state = |
| 5006 | to_intel_atomic_state(old_state); |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 5007 | |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5008 | if (old_pri_state) { |
| 5009 | struct intel_plane_state *primary_state = |
| 5010 | to_intel_plane_state(primary->state); |
| 5011 | struct intel_plane_state *old_primary_state = |
| 5012 | to_intel_plane_state(old_pri_state); |
| 5013 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 5014 | intel_fbc_pre_update(crtc, pipe_config, primary_state); |
Maarten Lankhorst | 31ae71f | 2016-03-09 10:35:45 +0100 | [diff] [blame] | 5015 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 5016 | if (old_primary_state->base.visible && |
| 5017 | (modeset || !primary_state->base.visible)) |
Maarten Lankhorst | 5c74cd7 | 2016-02-03 16:53:24 +0100 | [diff] [blame] | 5018 | intel_pre_disable_primary(&crtc->base); |
| 5019 | } |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 5020 | |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 5021 | if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) { |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 5022 | crtc->wm.cxsr_allowed = false; |
Maarten Lankhorst | 2dfd178 | 2016-02-03 16:53:25 +0100 | [diff] [blame] | 5023 | |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 5024 | /* |
| 5025 | * Vblank time updates from the shadow to live plane control register |
| 5026 | * are blocked if the memory self-refresh mode is active at that |
| 5027 | * moment. So to make sure the plane gets truly disabled, disable |
| 5028 | * first the self-refresh mode. The self-refresh enable bit in turn |
| 5029 | * will be checked/applied by the HW only at the next frame start |
| 5030 | * event which is after the vblank start event, so we need to have a |
| 5031 | * wait-for-vblank between disabling the plane and the pipe. |
| 5032 | */ |
Ville Syrjälä | 11a85d6 | 2016-11-28 19:37:12 +0200 | [diff] [blame] | 5033 | if (old_crtc_state->base.active && |
| 5034 | intel_set_memory_cxsr(dev_priv, false)) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 5035 | intel_wait_for_vblank(dev_priv, crtc->pipe); |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 5036 | } |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 5037 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5038 | /* |
| 5039 | * IVB workaround: must disable low power watermarks for at least |
| 5040 | * one frame before enabling scaling. LP watermarks can be re-enabled |
| 5041 | * when scaling is disabled. |
| 5042 | * |
| 5043 | * WaCxSRDisabledForSpriteScaling:ivb |
| 5044 | */ |
Ville Syrjälä | ddd2b79 | 2016-11-28 19:37:04 +0200 | [diff] [blame] | 5045 | if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev)) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 5046 | intel_wait_for_vblank(dev_priv, crtc->pipe); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 5047 | |
| 5048 | /* |
| 5049 | * If we're doing a modeset, we're done. No need to do any pre-vblank |
| 5050 | * watermark programming here. |
| 5051 | */ |
| 5052 | if (needs_modeset(&pipe_config->base)) |
| 5053 | return; |
| 5054 | |
| 5055 | /* |
| 5056 | * For platforms that support atomic watermarks, program the |
| 5057 | * 'intermediate' watermarks immediately. On pre-gen9 platforms, these |
| 5058 | * will be the intermediate values that are safe for both pre- and |
| 5059 | * post- vblank; when vblank happens, the 'active' values will be set |
| 5060 | * to the final 'target' values and we'll do this again to get the |
| 5061 | * optimal watermarks. For gen9+ platforms, the values we program here |
| 5062 | * will be the final target values which will get automatically latched |
| 5063 | * at vblank time; no further programming will be necessary. |
| 5064 | * |
| 5065 | * If a platform hasn't been transitioned to atomic watermarks yet, |
| 5066 | * we'll continue to update watermarks the old way, if flags tell |
| 5067 | * us to. |
| 5068 | */ |
| 5069 | if (dev_priv->display.initial_watermarks != NULL) |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5070 | dev_priv->display.initial_watermarks(old_intel_state, |
| 5071 | pipe_config); |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 5072 | else if (pipe_config->update_wm_pre) |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 5073 | intel_update_watermarks(crtc); |
Maarten Lankhorst | ac21b22 | 2015-06-15 12:33:49 +0200 | [diff] [blame] | 5074 | } |
| 5075 | |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 5076 | static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask) |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5077 | { |
| 5078 | struct drm_device *dev = crtc->dev; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5079 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 5080 | struct drm_plane *p; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5081 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5082 | |
Maarten Lankhorst | 7cac945 | 2015-04-21 17:12:55 +0300 | [diff] [blame] | 5083 | intel_crtc_dpms_overlay_disable(intel_crtc); |
Maarten Lankhorst | 27321ae | 2015-04-21 17:12:52 +0300 | [diff] [blame] | 5084 | |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 5085 | drm_for_each_plane_mask(p, dev, plane_mask) |
| 5086 | to_intel_plane(p)->disable_plane(p, crtc); |
Ville Syrjälä | f98551a | 2014-05-22 17:48:06 +0300 | [diff] [blame] | 5087 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 5088 | /* |
| 5089 | * FIXME: Once we grow proper nuclear flip support out of this we need |
| 5090 | * to compute the mask of flip planes precisely. For the time being |
| 5091 | * consider this a flip to a NULL plane. |
| 5092 | */ |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 5093 | intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe)); |
Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 5094 | } |
| 5095 | |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5096 | static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5097 | struct intel_crtc_state *crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5098 | struct drm_atomic_state *old_state) |
| 5099 | { |
| 5100 | struct drm_connector_state *old_conn_state; |
| 5101 | struct drm_connector *conn; |
| 5102 | int i; |
| 5103 | |
| 5104 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5105 | struct drm_connector_state *conn_state = conn->state; |
| 5106 | struct intel_encoder *encoder = |
| 5107 | to_intel_encoder(conn_state->best_encoder); |
| 5108 | |
| 5109 | if (conn_state->crtc != crtc) |
| 5110 | continue; |
| 5111 | |
| 5112 | if (encoder->pre_pll_enable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5113 | encoder->pre_pll_enable(encoder, crtc_state, conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5114 | } |
| 5115 | } |
| 5116 | |
| 5117 | static void intel_encoders_pre_enable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5118 | struct intel_crtc_state *crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5119 | struct drm_atomic_state *old_state) |
| 5120 | { |
| 5121 | struct drm_connector_state *old_conn_state; |
| 5122 | struct drm_connector *conn; |
| 5123 | int i; |
| 5124 | |
| 5125 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5126 | struct drm_connector_state *conn_state = conn->state; |
| 5127 | struct intel_encoder *encoder = |
| 5128 | to_intel_encoder(conn_state->best_encoder); |
| 5129 | |
| 5130 | if (conn_state->crtc != crtc) |
| 5131 | continue; |
| 5132 | |
| 5133 | if (encoder->pre_enable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5134 | encoder->pre_enable(encoder, crtc_state, conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5135 | } |
| 5136 | } |
| 5137 | |
| 5138 | static void intel_encoders_enable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5139 | struct intel_crtc_state *crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5140 | struct drm_atomic_state *old_state) |
| 5141 | { |
| 5142 | struct drm_connector_state *old_conn_state; |
| 5143 | struct drm_connector *conn; |
| 5144 | int i; |
| 5145 | |
| 5146 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5147 | struct drm_connector_state *conn_state = conn->state; |
| 5148 | struct intel_encoder *encoder = |
| 5149 | to_intel_encoder(conn_state->best_encoder); |
| 5150 | |
| 5151 | if (conn_state->crtc != crtc) |
| 5152 | continue; |
| 5153 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5154 | encoder->enable(encoder, crtc_state, conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5155 | intel_opregion_notify_encoder(encoder, true); |
| 5156 | } |
| 5157 | } |
| 5158 | |
| 5159 | static void intel_encoders_disable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5160 | struct intel_crtc_state *old_crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5161 | struct drm_atomic_state *old_state) |
| 5162 | { |
| 5163 | struct drm_connector_state *old_conn_state; |
| 5164 | struct drm_connector *conn; |
| 5165 | int i; |
| 5166 | |
| 5167 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5168 | struct intel_encoder *encoder = |
| 5169 | to_intel_encoder(old_conn_state->best_encoder); |
| 5170 | |
| 5171 | if (old_conn_state->crtc != crtc) |
| 5172 | continue; |
| 5173 | |
| 5174 | intel_opregion_notify_encoder(encoder, false); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5175 | encoder->disable(encoder, old_crtc_state, old_conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5176 | } |
| 5177 | } |
| 5178 | |
| 5179 | static void intel_encoders_post_disable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5180 | struct intel_crtc_state *old_crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5181 | struct drm_atomic_state *old_state) |
| 5182 | { |
| 5183 | struct drm_connector_state *old_conn_state; |
| 5184 | struct drm_connector *conn; |
| 5185 | int i; |
| 5186 | |
| 5187 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5188 | struct intel_encoder *encoder = |
| 5189 | to_intel_encoder(old_conn_state->best_encoder); |
| 5190 | |
| 5191 | if (old_conn_state->crtc != crtc) |
| 5192 | continue; |
| 5193 | |
| 5194 | if (encoder->post_disable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5195 | encoder->post_disable(encoder, old_crtc_state, old_conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5196 | } |
| 5197 | } |
| 5198 | |
| 5199 | static void intel_encoders_post_pll_disable(struct drm_crtc *crtc, |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5200 | struct intel_crtc_state *old_crtc_state, |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5201 | struct drm_atomic_state *old_state) |
| 5202 | { |
| 5203 | struct drm_connector_state *old_conn_state; |
| 5204 | struct drm_connector *conn; |
| 5205 | int i; |
| 5206 | |
| 5207 | for_each_connector_in_state(old_state, conn, old_conn_state, i) { |
| 5208 | struct intel_encoder *encoder = |
| 5209 | to_intel_encoder(old_conn_state->best_encoder); |
| 5210 | |
| 5211 | if (old_conn_state->crtc != crtc) |
| 5212 | continue; |
| 5213 | |
| 5214 | if (encoder->post_pll_disable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5215 | encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state); |
Maarten Lankhorst | fb1c98b | 2016-08-09 17:04:03 +0200 | [diff] [blame] | 5216 | } |
| 5217 | } |
| 5218 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5219 | static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config, |
| 5220 | struct drm_atomic_state *old_state) |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5221 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5222 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5223 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5224 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5225 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5226 | int pipe = intel_crtc->pipe; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5227 | struct intel_atomic_state *old_intel_state = |
| 5228 | to_intel_atomic_state(old_state); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5229 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 5230 | if (WARN_ON(intel_crtc->active)) |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5231 | return; |
| 5232 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5233 | /* |
| 5234 | * Sometimes spurious CPU pipe underruns happen during FDI |
| 5235 | * training, at least with VGA+HDMI cloning. Suppress them. |
| 5236 | * |
| 5237 | * On ILK we get an occasional spurious CPU pipe underruns |
| 5238 | * between eDP port A enable and vdd enable. Also PCH port |
| 5239 | * enable seems to result in the occasional CPU pipe underrun. |
| 5240 | * |
| 5241 | * Spurious PCH underruns also occur during PCH enabling. |
| 5242 | */ |
| 5243 | if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv)) |
| 5244 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5245 | if (intel_crtc->config->has_pch_encoder) |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5246 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false); |
| 5247 | |
| 5248 | if (intel_crtc->config->has_pch_encoder) |
Daniel Vetter | b14b105 | 2014-04-24 23:55:13 +0200 | [diff] [blame] | 5249 | intel_prepare_shared_dpll(intel_crtc); |
| 5250 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 5251 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 5252 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5253 | |
| 5254 | intel_set_pipe_timings(intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 5255 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5256 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5257 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5258 | intel_cpu_transcoder_set_m_n(intel_crtc, |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5259 | &intel_crtc->config->fdi_m_n, NULL); |
Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 5260 | } |
| 5261 | |
| 5262 | ironlake_set_pipeconf(crtc); |
| 5263 | |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5264 | intel_crtc->active = true; |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 5265 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5266 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5267 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5268 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | fff367c | 2012-10-27 15:50:28 +0200 | [diff] [blame] | 5269 | /* Note: FDI PLL enabling _must_ be done before we enable the |
| 5270 | * cpu pipes, hence this is separate from all the other fdi/pch |
| 5271 | * enabling. */ |
Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 5272 | ironlake_fdi_pll_enable(intel_crtc); |
Daniel Vetter | 46b6f81 | 2012-09-06 22:08:33 +0200 | [diff] [blame] | 5273 | } else { |
| 5274 | assert_fdi_tx_disabled(dev_priv, pipe); |
| 5275 | assert_fdi_rx_disabled(dev_priv, pipe); |
| 5276 | } |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5277 | |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 5278 | ironlake_pfit_enable(intel_crtc); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5279 | |
Jesse Barnes | 9c54c0d | 2011-06-15 23:32:33 +0200 | [diff] [blame] | 5280 | /* |
| 5281 | * On ILK+ LUT must be loaded before the pipe is running but with |
| 5282 | * clocks enabled |
| 5283 | */ |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5284 | intel_color_load_luts(&pipe_config->base); |
Jesse Barnes | 9c54c0d | 2011-06-15 23:32:33 +0200 | [diff] [blame] | 5285 | |
Imre Deak | 1d5bf5d | 2016-02-29 22:10:33 +0200 | [diff] [blame] | 5286 | if (dev_priv->display.initial_watermarks != NULL) |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5287 | dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config); |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 5288 | intel_enable_pipe(intel_crtc); |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5289 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5290 | if (intel_crtc->config->has_pch_encoder) |
Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 5291 | ironlake_pch_enable(crtc); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5292 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5293 | assert_vblank_disabled(crtc); |
| 5294 | drm_crtc_vblank_on(crtc); |
| 5295 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5296 | intel_encoders_enable(crtc, pipe_config, old_state); |
Daniel Vetter | 61b77dd | 2012-07-02 00:16:19 +0200 | [diff] [blame] | 5297 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 5298 | if (HAS_PCH_CPT(dev_priv)) |
Daniel Vetter | a152031 | 2013-05-03 11:49:50 +0200 | [diff] [blame] | 5299 | cpt_verify_modeset(dev, intel_crtc->pipe); |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5300 | |
| 5301 | /* Must wait for vblank to avoid spurious PCH FIFO underruns */ |
| 5302 | if (intel_crtc->config->has_pch_encoder) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 5303 | intel_wait_for_vblank(dev_priv, pipe); |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5304 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5305 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5306 | } |
| 5307 | |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5308 | /* IPS only exists on ULT machines and is tied to pipe A. */ |
| 5309 | static bool hsw_crtc_supports_ips(struct intel_crtc *crtc) |
| 5310 | { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 5311 | return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A; |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5312 | } |
| 5313 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5314 | static void haswell_crtc_enable(struct intel_crtc_state *pipe_config, |
| 5315 | struct drm_atomic_state *old_state) |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5316 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5317 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 5318 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5319 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 5320 | int pipe = intel_crtc->pipe, hsw_workaround_pipe; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5321 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 5322 | struct intel_atomic_state *old_intel_state = |
| 5323 | to_intel_atomic_state(old_state); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5324 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 5325 | if (WARN_ON(intel_crtc->active)) |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5326 | return; |
| 5327 | |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5328 | if (intel_crtc->config->has_pch_encoder) |
| 5329 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5330 | false); |
| 5331 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5332 | intel_encoders_pre_pll_enable(crtc, pipe_config, old_state); |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 5333 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 5334 | if (intel_crtc->config->shared_dpll) |
Daniel Vetter | df8ad70 | 2014-06-25 22:02:03 +0300 | [diff] [blame] | 5335 | intel_enable_shared_dpll(intel_crtc); |
| 5336 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 5337 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 5338 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5339 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5340 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5341 | intel_set_pipe_timings(intel_crtc); |
| 5342 | |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 5343 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5344 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5345 | if (cpu_transcoder != TRANSCODER_EDP && |
| 5346 | !transcoder_is_dsi(cpu_transcoder)) { |
| 5347 | I915_WRITE(PIPE_MULT(cpu_transcoder), |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5348 | intel_crtc->config->pixel_multiplier - 1); |
Clint Taylor | ebb69c9 | 2014-09-30 10:30:22 -0700 | [diff] [blame] | 5349 | } |
| 5350 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5351 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5352 | intel_cpu_transcoder_set_m_n(intel_crtc, |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5353 | &intel_crtc->config->fdi_m_n, NULL); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5354 | } |
| 5355 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5356 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5357 | haswell_set_pipeconf(crtc); |
| 5358 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 5359 | haswell_set_pipemisc(crtc); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5360 | |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5361 | intel_color_set_csc(&pipe_config->base); |
Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 5362 | |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5363 | intel_crtc->active = true; |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 5364 | |
Daniel Vetter | 6b69851 | 2015-11-28 11:05:39 +0100 | [diff] [blame] | 5365 | if (intel_crtc->config->has_pch_encoder) |
| 5366 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
| 5367 | else |
| 5368 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
| 5369 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5370 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5371 | |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5372 | if (intel_crtc->config->has_pch_encoder) |
Imre Deak | 4fe9467 | 2014-06-25 22:01:49 +0300 | [diff] [blame] | 5373 | dev_priv->display.fdi_link_train(crtc); |
Imre Deak | 4fe9467 | 2014-06-25 22:01:49 +0300 | [diff] [blame] | 5374 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5375 | if (!transcoder_is_dsi(cpu_transcoder)) |
Shashank Sharma | 7d4aefd | 2015-10-01 22:23:49 +0530 | [diff] [blame] | 5376 | intel_ddi_enable_pipe_clock(intel_crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5377 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 5378 | if (INTEL_GEN(dev_priv) >= 9) |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 5379 | skylake_pfit_enable(intel_crtc); |
Jesse Barnes | ff6d9f5 | 2015-01-21 17:19:54 -0800 | [diff] [blame] | 5380 | else |
Rodrigo Vivi | 1c132b4 | 2015-09-02 15:19:26 -0700 | [diff] [blame] | 5381 | ironlake_pfit_enable(intel_crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5382 | |
| 5383 | /* |
| 5384 | * On ILK+ LUT must be loaded before the pipe is running but with |
| 5385 | * clocks enabled |
| 5386 | */ |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5387 | intel_color_load_luts(&pipe_config->base); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5388 | |
Paulo Zanoni | 1f54438 | 2012-10-24 11:32:00 -0200 | [diff] [blame] | 5389 | intel_ddi_set_pipe_settings(crtc); |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5390 | if (!transcoder_is_dsi(cpu_transcoder)) |
Shashank Sharma | 7d4aefd | 2015-10-01 22:23:49 +0530 | [diff] [blame] | 5391 | intel_ddi_enable_transcoder_func(crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5392 | |
Imre Deak | 1d5bf5d | 2016-02-29 22:10:33 +0200 | [diff] [blame] | 5393 | if (dev_priv->display.initial_watermarks != NULL) |
Ville Syrjälä | 3125d39 | 2016-11-28 19:37:03 +0200 | [diff] [blame] | 5394 | dev_priv->display.initial_watermarks(old_intel_state, pipe_config); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5395 | |
| 5396 | /* XXX: Do the pipe assertions at the right place for BXT DSI. */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5397 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5398 | intel_enable_pipe(intel_crtc); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5399 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5400 | if (intel_crtc->config->has_pch_encoder) |
Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 5401 | lpt_pch_enable(crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5402 | |
Ville Syrjälä | 0037071 | 2016-11-14 19:44:06 +0200 | [diff] [blame] | 5403 | if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST)) |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5404 | intel_ddi_set_vc_payload_alloc(crtc, true); |
| 5405 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5406 | assert_vblank_disabled(crtc); |
| 5407 | drm_crtc_vblank_on(crtc); |
| 5408 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5409 | intel_encoders_enable(crtc, pipe_config, old_state); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5410 | |
Daniel Vetter | 6b69851 | 2015-11-28 11:05:39 +0100 | [diff] [blame] | 5411 | if (intel_crtc->config->has_pch_encoder) { |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 5412 | intel_wait_for_vblank(dev_priv, pipe); |
| 5413 | intel_wait_for_vblank(dev_priv, pipe); |
Daniel Vetter | 6b69851 | 2015-11-28 11:05:39 +0100 | [diff] [blame] | 5414 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5415 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5416 | true); |
Daniel Vetter | 6b69851 | 2015-11-28 11:05:39 +0100 | [diff] [blame] | 5417 | } |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5418 | |
Paulo Zanoni | e491694 | 2013-09-20 16:21:19 -0300 | [diff] [blame] | 5419 | /* If we change the relative order between pipe/planes enabling, we need |
| 5420 | * to change the workaround. */ |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 5421 | hsw_workaround_pipe = pipe_config->hsw_workaround_pipe; |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 5422 | if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) { |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 5423 | intel_wait_for_vblank(dev_priv, hsw_workaround_pipe); |
| 5424 | intel_wait_for_vblank(dev_priv, hsw_workaround_pipe); |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 5425 | } |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5426 | } |
| 5427 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5428 | static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force) |
Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 5429 | { |
| 5430 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5431 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 5432 | int pipe = crtc->pipe; |
| 5433 | |
| 5434 | /* To avoid upsetting the power well on haswell only disable the pfit if |
| 5435 | * it's in use. The hw state code will make sure we get this right. */ |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5436 | if (force || crtc->config->pch_pfit.enabled) { |
Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 5437 | I915_WRITE(PF_CTL(pipe), 0); |
| 5438 | I915_WRITE(PF_WIN_POS(pipe), 0); |
| 5439 | I915_WRITE(PF_WIN_SZ(pipe), 0); |
| 5440 | } |
| 5441 | } |
| 5442 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5443 | static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state, |
| 5444 | struct drm_atomic_state *old_state) |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5445 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5446 | struct drm_crtc *crtc = old_crtc_state->base.crtc; |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5447 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5448 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5449 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5450 | int pipe = intel_crtc->pipe; |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5451 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5452 | /* |
| 5453 | * Sometimes spurious CPU pipe underruns happen when the |
| 5454 | * pipe is already disabled, but FDI RX/TX is still enabled. |
| 5455 | * Happens at least with VGA+HDMI cloning. Suppress them. |
| 5456 | */ |
| 5457 | if (intel_crtc->config->has_pch_encoder) { |
| 5458 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5459 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false); |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5460 | } |
Ville Syrjälä | 37ca8d4 | 2015-10-30 19:20:27 +0200 | [diff] [blame] | 5461 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5462 | intel_encoders_disable(crtc, old_crtc_state, old_state); |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 5463 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5464 | drm_crtc_vblank_off(crtc); |
| 5465 | assert_vblank_disabled(crtc); |
| 5466 | |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 5467 | intel_disable_pipe(intel_crtc); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5468 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5469 | ironlake_pfit_disable(intel_crtc, false); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5470 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5471 | if (intel_crtc->config->has_pch_encoder) |
Ville Syrjälä | 5a74f70 | 2015-05-05 17:17:38 +0300 | [diff] [blame] | 5472 | ironlake_fdi_disable(crtc); |
| 5473 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5474 | intel_encoders_post_disable(crtc, old_crtc_state, old_state); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5475 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5476 | if (intel_crtc->config->has_pch_encoder) { |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5477 | ironlake_disable_pch_transcoder(dev_priv, pipe); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5478 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 5479 | if (HAS_PCH_CPT(dev_priv)) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5480 | i915_reg_t reg; |
| 5481 | u32 temp; |
| 5482 | |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5483 | /* disable TRANS_DP_CTL */ |
| 5484 | reg = TRANS_DP_CTL(pipe); |
| 5485 | temp = I915_READ(reg); |
| 5486 | temp &= ~(TRANS_DP_OUTPUT_ENABLE | |
| 5487 | TRANS_DP_PORT_SEL_MASK); |
| 5488 | temp |= TRANS_DP_PORT_SEL_NONE; |
| 5489 | I915_WRITE(reg, temp); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5490 | |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5491 | /* disable DPLL_SEL */ |
| 5492 | temp = I915_READ(PCH_DPLL_SEL); |
Daniel Vetter | 1188739 | 2013-06-05 13:34:09 +0200 | [diff] [blame] | 5493 | temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe)); |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5494 | I915_WRITE(PCH_DPLL_SEL, temp); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 5495 | } |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5496 | |
Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 5497 | ironlake_fdi_pll_disable(intel_crtc); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5498 | } |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5499 | |
Ville Syrjälä | b2c0593 | 2016-04-01 21:53:17 +0300 | [diff] [blame] | 5500 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5501 | intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true); |
Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 5502 | } |
| 5503 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5504 | static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state, |
| 5505 | struct drm_atomic_state *old_state) |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5506 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5507 | struct drm_crtc *crtc = old_crtc_state->base.crtc; |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 5508 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5509 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5510 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5511 | |
Ville Syrjälä | d2d6540 | 2015-10-29 21:25:53 +0200 | [diff] [blame] | 5512 | if (intel_crtc->config->has_pch_encoder) |
| 5513 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5514 | false); |
| 5515 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5516 | intel_encoders_disable(crtc, old_crtc_state, old_state); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5517 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5518 | drm_crtc_vblank_off(crtc); |
| 5519 | assert_vblank_disabled(crtc); |
| 5520 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5521 | /* XXX: Do the pipe assertions at the right place for BXT DSI. */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5522 | if (!transcoder_is_dsi(cpu_transcoder)) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 5523 | intel_disable_pipe(intel_crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5524 | |
Ville Syrjälä | 0037071 | 2016-11-14 19:44:06 +0200 | [diff] [blame] | 5525 | if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST)) |
Ville Syrjälä | a4bf214 | 2014-08-18 21:27:34 +0300 | [diff] [blame] | 5526 | intel_ddi_set_vc_payload_alloc(crtc, false); |
| 5527 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5528 | if (!transcoder_is_dsi(cpu_transcoder)) |
Shashank Sharma | 7d4aefd | 2015-10-01 22:23:49 +0530 | [diff] [blame] | 5529 | intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5530 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 5531 | if (INTEL_GEN(dev_priv) >= 9) |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 5532 | skylake_scaler_disable(intel_crtc); |
Jesse Barnes | ff6d9f5 | 2015-01-21 17:19:54 -0800 | [diff] [blame] | 5533 | else |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 5534 | ironlake_pfit_disable(intel_crtc, false); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5535 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5536 | if (!transcoder_is_dsi(cpu_transcoder)) |
Shashank Sharma | 7d4aefd | 2015-10-01 22:23:49 +0530 | [diff] [blame] | 5537 | intel_ddi_disable_pipe_clock(intel_crtc); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5538 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5539 | intel_encoders_post_disable(crtc, old_crtc_state, old_state); |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5540 | |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 5541 | if (old_crtc_state->has_pch_encoder) |
Ville Syrjälä | 81b088c | 2015-10-30 19:21:31 +0200 | [diff] [blame] | 5542 | intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A, |
| 5543 | true); |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 5544 | } |
| 5545 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5546 | static void i9xx_pfit_enable(struct intel_crtc *crtc) |
| 5547 | { |
| 5548 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5549 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5550 | struct intel_crtc_state *pipe_config = crtc->config; |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5551 | |
Ander Conselvan de Oliveira | 681a850 | 2015-01-15 14:55:24 +0200 | [diff] [blame] | 5552 | if (!pipe_config->gmch_pfit.control) |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5553 | return; |
| 5554 | |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 5555 | /* |
| 5556 | * The panel fitter should only be adjusted whilst the pipe is disabled, |
| 5557 | * according to register description and PRM. |
| 5558 | */ |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5559 | WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE); |
| 5560 | assert_pipe_disabled(dev_priv, crtc->pipe); |
| 5561 | |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 5562 | I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios); |
| 5563 | I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control); |
Daniel Vetter | 5a80c45 | 2013-04-25 22:52:18 +0200 | [diff] [blame] | 5564 | |
| 5565 | /* Border color in case we don't scale up to the full screen. Black by |
| 5566 | * default, change to something else for debugging. */ |
| 5567 | I915_WRITE(BCLRPAT(crtc->pipe), 0); |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5568 | } |
| 5569 | |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5570 | static enum intel_display_power_domain port_to_power_domain(enum port port) |
| 5571 | { |
| 5572 | switch (port) { |
| 5573 | case PORT_A: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5574 | return POWER_DOMAIN_PORT_DDI_A_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5575 | case PORT_B: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5576 | return POWER_DOMAIN_PORT_DDI_B_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5577 | case PORT_C: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5578 | return POWER_DOMAIN_PORT_DDI_C_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5579 | case PORT_D: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5580 | return POWER_DOMAIN_PORT_DDI_D_LANES; |
Xiong Zhang | d8e19f9 | 2015-08-13 18:00:12 +0800 | [diff] [blame] | 5581 | case PORT_E: |
Patrik Jakobsson | 6331a70 | 2015-11-09 16:48:21 +0100 | [diff] [blame] | 5582 | return POWER_DOMAIN_PORT_DDI_E_LANES; |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5583 | default: |
Imre Deak | b9fec16 | 2015-11-18 15:57:25 +0200 | [diff] [blame] | 5584 | MISSING_CASE(port); |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5585 | return POWER_DOMAIN_PORT_OTHER; |
| 5586 | } |
| 5587 | } |
| 5588 | |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5589 | static enum intel_display_power_domain port_to_aux_power_domain(enum port port) |
| 5590 | { |
| 5591 | switch (port) { |
| 5592 | case PORT_A: |
| 5593 | return POWER_DOMAIN_AUX_A; |
| 5594 | case PORT_B: |
| 5595 | return POWER_DOMAIN_AUX_B; |
| 5596 | case PORT_C: |
| 5597 | return POWER_DOMAIN_AUX_C; |
| 5598 | case PORT_D: |
| 5599 | return POWER_DOMAIN_AUX_D; |
| 5600 | case PORT_E: |
| 5601 | /* FIXME: Check VBT for actual wiring of PORT E */ |
| 5602 | return POWER_DOMAIN_AUX_D; |
| 5603 | default: |
Imre Deak | b9fec16 | 2015-11-18 15:57:25 +0200 | [diff] [blame] | 5604 | MISSING_CASE(port); |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5605 | return POWER_DOMAIN_AUX_A; |
| 5606 | } |
| 5607 | } |
| 5608 | |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5609 | enum intel_display_power_domain |
| 5610 | intel_display_port_power_domain(struct intel_encoder *intel_encoder) |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5611 | { |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 5612 | struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev); |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5613 | struct intel_digital_port *intel_dig_port; |
| 5614 | |
| 5615 | switch (intel_encoder->type) { |
| 5616 | case INTEL_OUTPUT_UNKNOWN: |
| 5617 | /* Only DDI platforms should ever use this output type */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 5618 | WARN_ON_ONCE(!HAS_DDI(dev_priv)); |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 5619 | case INTEL_OUTPUT_DP: |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5620 | case INTEL_OUTPUT_HDMI: |
| 5621 | case INTEL_OUTPUT_EDP: |
| 5622 | intel_dig_port = enc_to_dig_port(&intel_encoder->base); |
Dave Airlie | d05410f | 2014-06-05 13:22:59 +1000 | [diff] [blame] | 5623 | return port_to_power_domain(intel_dig_port->port); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5624 | case INTEL_OUTPUT_DP_MST: |
| 5625 | intel_dig_port = enc_to_mst(&intel_encoder->base)->primary; |
| 5626 | return port_to_power_domain(intel_dig_port->port); |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5627 | case INTEL_OUTPUT_ANALOG: |
| 5628 | return POWER_DOMAIN_PORT_CRT; |
| 5629 | case INTEL_OUTPUT_DSI: |
| 5630 | return POWER_DOMAIN_PORT_DSI; |
| 5631 | default: |
| 5632 | return POWER_DOMAIN_PORT_OTHER; |
| 5633 | } |
| 5634 | } |
| 5635 | |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5636 | enum intel_display_power_domain |
| 5637 | intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder) |
| 5638 | { |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 5639 | struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev); |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5640 | struct intel_digital_port *intel_dig_port; |
| 5641 | |
| 5642 | switch (intel_encoder->type) { |
| 5643 | case INTEL_OUTPUT_UNKNOWN: |
Imre Deak | 651174a | 2015-11-18 15:57:24 +0200 | [diff] [blame] | 5644 | case INTEL_OUTPUT_HDMI: |
| 5645 | /* |
| 5646 | * Only DDI platforms should ever use these output types. |
| 5647 | * We can get here after the HDMI detect code has already set |
| 5648 | * the type of the shared encoder. Since we can't be sure |
| 5649 | * what's the status of the given connectors, play safe and |
| 5650 | * run the DP detection too. |
| 5651 | */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 5652 | WARN_ON_ONCE(!HAS_DDI(dev_priv)); |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 5653 | case INTEL_OUTPUT_DP: |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5654 | case INTEL_OUTPUT_EDP: |
| 5655 | intel_dig_port = enc_to_dig_port(&intel_encoder->base); |
| 5656 | return port_to_aux_power_domain(intel_dig_port->port); |
| 5657 | case INTEL_OUTPUT_DP_MST: |
| 5658 | intel_dig_port = enc_to_mst(&intel_encoder->base)->primary; |
| 5659 | return port_to_aux_power_domain(intel_dig_port->port); |
| 5660 | default: |
Imre Deak | b9fec16 | 2015-11-18 15:57:25 +0200 | [diff] [blame] | 5661 | MISSING_CASE(intel_encoder->type); |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5662 | return POWER_DOMAIN_AUX_A; |
| 5663 | } |
| 5664 | } |
| 5665 | |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5666 | static u64 get_crtc_power_domains(struct drm_crtc *crtc, |
| 5667 | struct intel_crtc_state *crtc_state) |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5668 | { |
| 5669 | struct drm_device *dev = crtc->dev; |
Maarten Lankhorst | 37255d8 | 2016-12-15 15:29:43 +0100 | [diff] [blame] | 5670 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5671 | struct drm_encoder *encoder; |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5672 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5673 | enum pipe pipe = intel_crtc->pipe; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5674 | u64 mask; |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5675 | enum transcoder transcoder = crtc_state->cpu_transcoder; |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5676 | |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5677 | if (!crtc_state->base.active) |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5678 | return 0; |
| 5679 | |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5680 | mask = BIT(POWER_DOMAIN_PIPE(pipe)); |
| 5681 | mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder)); |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5682 | if (crtc_state->pch_pfit.enabled || |
| 5683 | crtc_state->pch_pfit.force_thru) |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5684 | mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe)); |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5685 | |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5686 | drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) { |
| 5687 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
| 5688 | |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5689 | mask |= BIT_ULL(intel_display_port_power_domain(intel_encoder)); |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5690 | } |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 5691 | |
Maarten Lankhorst | 37255d8 | 2016-12-15 15:29:43 +0100 | [diff] [blame] | 5692 | if (HAS_DDI(dev_priv) && crtc_state->has_audio) |
| 5693 | mask |= BIT(POWER_DOMAIN_AUDIO); |
| 5694 | |
Maarten Lankhorst | 15e7ec2 | 2016-03-14 09:27:54 +0100 | [diff] [blame] | 5695 | if (crtc_state->shared_dpll) |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5696 | mask |= BIT_ULL(POWER_DOMAIN_PLLS); |
Maarten Lankhorst | 15e7ec2 | 2016-03-14 09:27:54 +0100 | [diff] [blame] | 5697 | |
Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 5698 | return mask; |
| 5699 | } |
| 5700 | |
Ander Conselvan de Oliveira | d2d1501 | 2017-02-13 16:57:33 +0200 | [diff] [blame] | 5701 | static u64 |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5702 | modeset_get_crtc_power_domains(struct drm_crtc *crtc, |
| 5703 | struct intel_crtc_state *crtc_state) |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5704 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5705 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5706 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5707 | enum intel_display_power_domain domain; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5708 | u64 domains, new_domains, old_domains; |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5709 | |
| 5710 | old_domains = intel_crtc->enabled_power_domains; |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 5711 | intel_crtc->enabled_power_domains = new_domains = |
| 5712 | get_crtc_power_domains(crtc, crtc_state); |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5713 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5714 | domains = new_domains & ~old_domains; |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5715 | |
| 5716 | for_each_power_domain(domain, domains) |
| 5717 | intel_display_power_get(dev_priv, domain); |
| 5718 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5719 | return old_domains & ~new_domains; |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5720 | } |
| 5721 | |
| 5722 | static void modeset_put_power_domains(struct drm_i915_private *dev_priv, |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 5723 | u64 domains) |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 5724 | { |
| 5725 | enum intel_display_power_domain domain; |
| 5726 | |
| 5727 | for_each_power_domain(domain, domains) |
| 5728 | intel_display_power_put(dev_priv, domain); |
| 5729 | } |
| 5730 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5731 | static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config, |
| 5732 | struct drm_atomic_state *old_state) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5733 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5734 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5735 | struct drm_device *dev = crtc->dev; |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 5736 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5737 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5738 | int pipe = intel_crtc->pipe; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5739 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 5740 | if (WARN_ON(intel_crtc->active)) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5741 | return; |
| 5742 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 5743 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 5744 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5745 | |
| 5746 | intel_set_pipe_timings(intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 5747 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5748 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 5749 | if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5750 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 5751 | |
| 5752 | I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY); |
| 5753 | I915_WRITE(CHV_CANVAS(pipe), 0); |
| 5754 | } |
| 5755 | |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5756 | i9xx_set_pipeconf(intel_crtc); |
| 5757 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5758 | intel_crtc->active = true; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5759 | |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 5760 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 4a3436e | 2014-05-16 19:40:25 +0300 | [diff] [blame] | 5761 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5762 | intel_encoders_pre_pll_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5763 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 5764 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 5765 | chv_prepare_pll(intel_crtc, intel_crtc->config); |
| 5766 | chv_enable_pll(intel_crtc, intel_crtc->config); |
| 5767 | } else { |
| 5768 | vlv_prepare_pll(intel_crtc, intel_crtc->config); |
| 5769 | vlv_enable_pll(intel_crtc, intel_crtc->config); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 5770 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5771 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5772 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5773 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5774 | i9xx_pfit_enable(intel_crtc); |
| 5775 | |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5776 | intel_color_load_luts(&pipe_config->base); |
Ville Syrjälä | 63cbb07 | 2013-06-04 13:48:59 +0300 | [diff] [blame] | 5777 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 5778 | intel_update_watermarks(intel_crtc); |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 5779 | intel_enable_pipe(intel_crtc); |
Daniel Vetter | be6a6f8 | 2014-04-15 18:41:22 +0200 | [diff] [blame] | 5780 | |
Ville Syrjälä | 4b3a952 | 2014-08-14 22:04:37 +0300 | [diff] [blame] | 5781 | assert_vblank_disabled(crtc); |
| 5782 | drm_crtc_vblank_on(crtc); |
| 5783 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5784 | intel_encoders_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5785 | } |
| 5786 | |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 5787 | static void i9xx_set_pll_dividers(struct intel_crtc *crtc) |
| 5788 | { |
| 5789 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5790 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 5791 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5792 | I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0); |
| 5793 | I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1); |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 5794 | } |
| 5795 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5796 | static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config, |
| 5797 | struct drm_atomic_state *old_state) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 5798 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5799 | struct drm_crtc *crtc = pipe_config->base.crtc; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 5800 | struct drm_device *dev = crtc->dev; |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 5801 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5802 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 5803 | enum pipe pipe = intel_crtc->pipe; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5804 | |
Maarten Lankhorst | 53d9f4e | 2015-06-01 12:49:52 +0200 | [diff] [blame] | 5805 | if (WARN_ON(intel_crtc->active)) |
Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 5806 | return; |
| 5807 | |
Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 5808 | i9xx_set_pll_dividers(intel_crtc); |
| 5809 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 5810 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 5811 | intel_dp_set_m_n(intel_crtc, M1_N1); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5812 | |
| 5813 | intel_set_pipe_timings(intel_crtc); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 5814 | intel_set_pipe_src_size(intel_crtc); |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5815 | |
Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 5816 | i9xx_set_pipeconf(intel_crtc); |
| 5817 | |
Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 5818 | intel_crtc->active = true; |
Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 5819 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5820 | if (!IS_GEN2(dev_priv)) |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 5821 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
Ville Syrjälä | 4a3436e | 2014-05-16 19:40:25 +0300 | [diff] [blame] | 5822 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5823 | intel_encoders_pre_enable(crtc, pipe_config, old_state); |
Mika Kuoppala | 9d6d9f1 | 2013-02-08 16:35:38 +0200 | [diff] [blame] | 5824 | |
Daniel Vetter | f6736a1 | 2013-06-05 13:34:30 +0200 | [diff] [blame] | 5825 | i9xx_enable_pll(intel_crtc); |
| 5826 | |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 5827 | i9xx_pfit_enable(intel_crtc); |
| 5828 | |
Maarten Lankhorst | b95c532 | 2016-03-30 17:16:34 +0200 | [diff] [blame] | 5829 | intel_color_load_luts(&pipe_config->base); |
Ville Syrjälä | 63cbb07 | 2013-06-04 13:48:59 +0300 | [diff] [blame] | 5830 | |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 5831 | intel_update_watermarks(intel_crtc); |
Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 5832 | intel_enable_pipe(intel_crtc); |
Daniel Vetter | be6a6f8 | 2014-04-15 18:41:22 +0200 | [diff] [blame] | 5833 | |
Ville Syrjälä | 4b3a952 | 2014-08-14 22:04:37 +0300 | [diff] [blame] | 5834 | assert_vblank_disabled(crtc); |
| 5835 | drm_crtc_vblank_on(crtc); |
| 5836 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5837 | intel_encoders_enable(crtc, pipe_config, old_state); |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5838 | } |
| 5839 | |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 5840 | static void i9xx_pfit_disable(struct intel_crtc *crtc) |
| 5841 | { |
| 5842 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5843 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 5844 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5845 | if (!crtc->config->gmch_pfit.control) |
Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 5846 | return; |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 5847 | |
| 5848 | assert_pipe_disabled(dev_priv, crtc->pipe); |
| 5849 | |
Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 5850 | DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", |
| 5851 | I915_READ(PFIT_CONTROL)); |
| 5852 | I915_WRITE(PFIT_CONTROL, 0); |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 5853 | } |
| 5854 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5855 | static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state, |
| 5856 | struct drm_atomic_state *old_state) |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5857 | { |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5858 | struct drm_crtc *crtc = old_crtc_state->base.crtc; |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5859 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5860 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5861 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5862 | int pipe = intel_crtc->pipe; |
Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 5863 | |
Ville Syrjälä | 6304cd9 | 2014-04-25 13:30:12 +0300 | [diff] [blame] | 5864 | /* |
| 5865 | * On gen2 planes are double buffered but the pipe isn't, so we must |
| 5866 | * wait for planes to fully turn off before disabling the pipe. |
| 5867 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5868 | if (IS_GEN2(dev_priv)) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 5869 | intel_wait_for_vblank(dev_priv, pipe); |
Ville Syrjälä | 6304cd9 | 2014-04-25 13:30:12 +0300 | [diff] [blame] | 5870 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5871 | intel_encoders_disable(crtc, old_crtc_state, old_state); |
Ville Syrjälä | 4b3a952 | 2014-08-14 22:04:37 +0300 | [diff] [blame] | 5872 | |
Daniel Vetter | f9b61ff | 2015-01-07 13:54:39 +0100 | [diff] [blame] | 5873 | drm_crtc_vblank_off(crtc); |
| 5874 | assert_vblank_disabled(crtc); |
| 5875 | |
Ville Syrjälä | 575f7ab | 2014-08-15 01:21:56 +0300 | [diff] [blame] | 5876 | intel_disable_pipe(intel_crtc); |
Mika Kuoppala | 24a1f16 | 2013-02-08 16:35:37 +0200 | [diff] [blame] | 5877 | |
Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 5878 | i9xx_pfit_disable(intel_crtc); |
Mika Kuoppala | 24a1f16 | 2013-02-08 16:35:37 +0200 | [diff] [blame] | 5879 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5880 | intel_encoders_post_disable(crtc, old_crtc_state, old_state); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5881 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 5882 | if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 5883 | if (IS_CHERRYVIEW(dev_priv)) |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 5884 | chv_disable_pll(dev_priv, pipe); |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 5885 | else if (IS_VALLEYVIEW(dev_priv)) |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 5886 | vlv_disable_pll(dev_priv, pipe); |
| 5887 | else |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 5888 | i9xx_disable_pll(intel_crtc); |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 5889 | } |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5890 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 5891 | intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state); |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 5892 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5893 | if (!IS_GEN2(dev_priv)) |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 5894 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 5895 | } |
| 5896 | |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 5897 | static void intel_crtc_disable_noatomic(struct drm_crtc *crtc) |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 5898 | { |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 5899 | struct intel_encoder *encoder; |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 5900 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 5901 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 5902 | enum intel_display_power_domain domain; |
Ander Conselvan de Oliveira | d2d1501 | 2017-02-13 16:57:33 +0200 | [diff] [blame] | 5903 | u64 domains; |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5904 | struct drm_atomic_state *state; |
| 5905 | struct intel_crtc_state *crtc_state; |
| 5906 | int ret; |
Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 5907 | |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 5908 | if (!intel_crtc->active) |
| 5909 | return; |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 5910 | |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 5911 | if (crtc->primary->state->visible) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5912 | WARN_ON(intel_crtc->flip_work); |
Maarten Lankhorst | fc32b1f | 2015-10-19 17:09:23 +0200 | [diff] [blame] | 5913 | |
Ville Syrjälä | 2622a08 | 2016-03-09 19:07:26 +0200 | [diff] [blame] | 5914 | intel_pre_disable_primary_noatomic(crtc); |
Maarten Lankhorst | 54a41961 | 2015-11-23 10:25:28 +0100 | [diff] [blame] | 5915 | |
| 5916 | intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary)); |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 5917 | crtc->primary->state->visible = false; |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 5918 | } |
| 5919 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5920 | state = drm_atomic_state_alloc(crtc->dev); |
Ander Conselvan de Oliveira | 31bb2ef | 2017-01-20 16:28:45 +0200 | [diff] [blame] | 5921 | if (!state) { |
| 5922 | DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory", |
| 5923 | crtc->base.id, crtc->name); |
| 5924 | return; |
| 5925 | } |
| 5926 | |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 5927 | state->acquire_ctx = crtc->dev->mode_config.acquire_ctx; |
| 5928 | |
| 5929 | /* Everything's already locked, -EDEADLK can't happen. */ |
| 5930 | crtc_state = intel_atomic_get_crtc_state(state, intel_crtc); |
| 5931 | ret = drm_atomic_add_affected_connectors(state, crtc); |
| 5932 | |
| 5933 | WARN_ON(IS_ERR(crtc_state) || ret); |
| 5934 | |
| 5935 | dev_priv->display.crtc_disable(crtc_state, state); |
| 5936 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 5937 | drm_atomic_state_put(state); |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 5938 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 5939 | DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n", |
| 5940 | crtc->base.id, crtc->name); |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 5941 | |
| 5942 | WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0); |
| 5943 | crtc->state->active = false; |
Matt Roper | 37d9078 | 2015-09-24 15:53:06 -0700 | [diff] [blame] | 5944 | intel_crtc->active = false; |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 5945 | crtc->enabled = false; |
| 5946 | crtc->state->connector_mask = 0; |
| 5947 | crtc->state->encoder_mask = 0; |
| 5948 | |
| 5949 | for_each_encoder_on_crtc(crtc->dev, crtc, encoder) |
| 5950 | encoder->base.crtc = NULL; |
| 5951 | |
Paulo Zanoni | 58f9c0b | 2016-01-19 11:35:51 -0200 | [diff] [blame] | 5952 | intel_fbc_disable(intel_crtc); |
Ville Syrjälä | 432081b | 2016-10-31 22:37:03 +0200 | [diff] [blame] | 5953 | intel_update_watermarks(intel_crtc); |
Maarten Lankhorst | 1f7457b | 2015-07-13 11:55:05 +0200 | [diff] [blame] | 5954 | intel_disable_shared_dpll(intel_crtc); |
Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 5955 | |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 5956 | domains = intel_crtc->enabled_power_domains; |
| 5957 | for_each_power_domain(domain, domains) |
| 5958 | intel_display_power_put(dev_priv, domain); |
| 5959 | intel_crtc->enabled_power_domains = 0; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 5960 | |
| 5961 | dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe); |
| 5962 | dev_priv->min_pixclk[intel_crtc->pipe] = 0; |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 5963 | } |
| 5964 | |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 5965 | /* |
| 5966 | * turn all crtc's off, but do not adjust state |
| 5967 | * This has to be paired with a call to intel_modeset_setup_hw_state. |
| 5968 | */ |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 5969 | int intel_display_suspend(struct drm_device *dev) |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 5970 | { |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 5971 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 5972 | struct drm_atomic_state *state; |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 5973 | int ret; |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 5974 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 5975 | state = drm_atomic_helper_suspend(dev); |
| 5976 | ret = PTR_ERR_OR_ZERO(state); |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 5977 | if (ret) |
| 5978 | DRM_ERROR("Suspending crtc's failed with %i\n", ret); |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 5979 | else |
| 5980 | dev_priv->modeset_restore_state = state; |
Maarten Lankhorst | 70e0bd7 | 2015-07-13 16:30:29 +0200 | [diff] [blame] | 5981 | return ret; |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 5982 | } |
| 5983 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 5984 | void intel_encoder_destroy(struct drm_encoder *encoder) |
| 5985 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 5986 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 5987 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 5988 | drm_encoder_cleanup(encoder); |
| 5989 | kfree(intel_encoder); |
| 5990 | } |
| 5991 | |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5992 | /* Cross check the actual hw state with our own modeset state tracking (and it's |
| 5993 | * internal consistency). */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5994 | static void intel_connector_verify_state(struct intel_connector *connector) |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5995 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 5996 | struct drm_crtc *crtc = connector->base.state->crtc; |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 5997 | |
| 5998 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 5999 | connector->base.base.id, |
| 6000 | connector->base.name); |
| 6001 | |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6002 | if (connector->get_hw_state(connector)) { |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 6003 | struct intel_encoder *encoder = connector->encoder; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 6004 | struct drm_connector_state *conn_state = connector->base.state; |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6005 | |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6006 | I915_STATE_WARN(!crtc, |
| 6007 | "connector enabled without attached crtc\n"); |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6008 | |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6009 | if (!crtc) |
| 6010 | return; |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6011 | |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6012 | I915_STATE_WARN(!crtc->state->active, |
| 6013 | "connector is active, but attached crtc isn't\n"); |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6014 | |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 6015 | if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST) |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6016 | return; |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6017 | |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 6018 | I915_STATE_WARN(conn_state->best_encoder != &encoder->base, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6019 | "atomic encoder doesn't match attached encoder\n"); |
Dave Airlie | 36cd744 | 2014-05-02 13:44:18 +1000 | [diff] [blame] | 6020 | |
Maarten Lankhorst | e85376c | 2015-08-27 13:13:31 +0200 | [diff] [blame] | 6021 | I915_STATE_WARN(conn_state->crtc != encoder->base.crtc, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6022 | "attached encoder crtc differs from connector crtc\n"); |
| 6023 | } else { |
Maarten Lankhorst | 4d688a2 | 2015-08-05 12:37:06 +0200 | [diff] [blame] | 6024 | I915_STATE_WARN(crtc && crtc->state->active, |
| 6025 | "attached crtc is active, but connector isn't\n"); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 6026 | I915_STATE_WARN(!crtc && connector->base.state->best_encoder, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 6027 | "best encoder set without crtc!\n"); |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 6028 | } |
| 6029 | } |
| 6030 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 6031 | int intel_connector_init(struct intel_connector *connector) |
| 6032 | { |
Maarten Lankhorst | 5350a03 | 2016-01-04 12:53:15 +0100 | [diff] [blame] | 6033 | drm_atomic_helper_connector_reset(&connector->base); |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 6034 | |
Maarten Lankhorst | 5350a03 | 2016-01-04 12:53:15 +0100 | [diff] [blame] | 6035 | if (!connector->base.state) |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 6036 | return -ENOMEM; |
| 6037 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 6038 | return 0; |
| 6039 | } |
| 6040 | |
| 6041 | struct intel_connector *intel_connector_alloc(void) |
| 6042 | { |
| 6043 | struct intel_connector *connector; |
| 6044 | |
| 6045 | connector = kzalloc(sizeof *connector, GFP_KERNEL); |
| 6046 | if (!connector) |
| 6047 | return NULL; |
| 6048 | |
| 6049 | if (intel_connector_init(connector) < 0) { |
| 6050 | kfree(connector); |
| 6051 | return NULL; |
| 6052 | } |
| 6053 | |
| 6054 | return connector; |
| 6055 | } |
| 6056 | |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 6057 | /* Simple connector->get_hw_state implementation for encoders that support only |
| 6058 | * one connector and no cloning and hence the encoder state determines the state |
| 6059 | * of the connector. */ |
| 6060 | bool intel_connector_get_hw_state(struct intel_connector *connector) |
| 6061 | { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 6062 | enum pipe pipe = 0; |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 6063 | struct intel_encoder *encoder = connector->encoder; |
| 6064 | |
| 6065 | return encoder->get_hw_state(encoder, &pipe); |
| 6066 | } |
| 6067 | |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6068 | static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state) |
Ville Syrjälä | d272ddf | 2015-03-11 18:52:31 +0200 | [diff] [blame] | 6069 | { |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6070 | if (crtc_state->base.enable && crtc_state->has_pch_encoder) |
| 6071 | return crtc_state->fdi_lanes; |
Ville Syrjälä | d272ddf | 2015-03-11 18:52:31 +0200 | [diff] [blame] | 6072 | |
| 6073 | return 0; |
| 6074 | } |
| 6075 | |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6076 | static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6077 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6078 | { |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 6079 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6080 | struct drm_atomic_state *state = pipe_config->base.state; |
| 6081 | struct intel_crtc *other_crtc; |
| 6082 | struct intel_crtc_state *other_crtc_state; |
| 6083 | |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6084 | DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n", |
| 6085 | pipe_name(pipe), pipe_config->fdi_lanes); |
| 6086 | if (pipe_config->fdi_lanes > 4) { |
| 6087 | DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n", |
| 6088 | pipe_name(pipe), pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6089 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6090 | } |
| 6091 | |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 6092 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6093 | if (pipe_config->fdi_lanes > 2) { |
| 6094 | DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n", |
| 6095 | pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6096 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6097 | } else { |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6098 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6099 | } |
| 6100 | } |
| 6101 | |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 6102 | if (INTEL_INFO(dev_priv)->num_pipes == 2) |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6103 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6104 | |
| 6105 | /* Ivybridge 3 pipe is really complicated */ |
| 6106 | switch (pipe) { |
| 6107 | case PIPE_A: |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6108 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6109 | case PIPE_B: |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6110 | if (pipe_config->fdi_lanes <= 2) |
| 6111 | return 0; |
| 6112 | |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 6113 | other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6114 | other_crtc_state = |
| 6115 | intel_atomic_get_crtc_state(state, other_crtc); |
| 6116 | if (IS_ERR(other_crtc_state)) |
| 6117 | return PTR_ERR(other_crtc_state); |
| 6118 | |
| 6119 | if (pipe_required_fdi_lanes(other_crtc_state) > 0) { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6120 | DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n", |
| 6121 | pipe_name(pipe), pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6122 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6123 | } |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6124 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6125 | case PIPE_C: |
Ville Syrjälä | 251cc67 | 2015-03-11 18:52:30 +0200 | [diff] [blame] | 6126 | if (pipe_config->fdi_lanes > 2) { |
| 6127 | DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n", |
| 6128 | pipe_name(pipe), pipe_config->fdi_lanes); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6129 | return -EINVAL; |
Ville Syrjälä | 251cc67 | 2015-03-11 18:52:30 +0200 | [diff] [blame] | 6130 | } |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6131 | |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 6132 | other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6133 | other_crtc_state = |
| 6134 | intel_atomic_get_crtc_state(state, other_crtc); |
| 6135 | if (IS_ERR(other_crtc_state)) |
| 6136 | return PTR_ERR(other_crtc_state); |
| 6137 | |
| 6138 | if (pipe_required_fdi_lanes(other_crtc_state) > 2) { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6139 | DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n"); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6140 | return -EINVAL; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6141 | } |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6142 | return 0; |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6143 | default: |
| 6144 | BUG(); |
| 6145 | } |
| 6146 | } |
| 6147 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 6148 | #define RETRY 1 |
| 6149 | static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6150 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6151 | { |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6152 | struct drm_device *dev = intel_crtc->base.dev; |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 6153 | const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6154 | int lane, link_bw, fdi_dotclock, ret; |
| 6155 | bool needs_recompute = false; |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6156 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 6157 | retry: |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6158 | /* FDI is a binary signal running at ~2.7GHz, encoding |
| 6159 | * each output octet as 10 bits. The actual frequency |
| 6160 | * is stored as a divider into a 100MHz clock, and the |
| 6161 | * mode pixel clock is stored in units of 1KHz. |
| 6162 | * Hence the bw of each lane in terms of the mode signal |
| 6163 | * is: |
| 6164 | */ |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 6165 | link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config); |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6166 | |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 6167 | fdi_dotclock = adjusted_mode->crtc_clock; |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6168 | |
Daniel Vetter | 2bd89a0 | 2013-06-01 17:16:19 +0200 | [diff] [blame] | 6169 | lane = ironlake_get_lanes_required(fdi_dotclock, link_bw, |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6170 | pipe_config->pipe_bpp); |
| 6171 | |
| 6172 | pipe_config->fdi_lanes = lane; |
| 6173 | |
Daniel Vetter | 2bd89a0 | 2013-06-01 17:16:19 +0200 | [diff] [blame] | 6174 | intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock, |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6175 | link_bw, &pipe_config->fdi_m_n); |
Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 6176 | |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 6177 | ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config); |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6178 | if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) { |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 6179 | pipe_config->pipe_bpp -= 2*3; |
| 6180 | DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n", |
| 6181 | pipe_config->pipe_bpp); |
| 6182 | needs_recompute = true; |
| 6183 | pipe_config->bw_constrained = true; |
| 6184 | |
| 6185 | goto retry; |
| 6186 | } |
| 6187 | |
| 6188 | if (needs_recompute) |
| 6189 | return RETRY; |
| 6190 | |
Ander Conselvan de Oliveira | 6d29398 | 2015-03-30 08:33:12 +0300 | [diff] [blame] | 6191 | return ret; |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6192 | } |
| 6193 | |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6194 | static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv, |
| 6195 | struct intel_crtc_state *pipe_config) |
| 6196 | { |
| 6197 | if (pipe_config->pipe_bpp > 24) |
| 6198 | return false; |
| 6199 | |
| 6200 | /* HSW can handle pixel rate up to cdclk? */ |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 6201 | if (IS_HASWELL(dev_priv)) |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6202 | return true; |
| 6203 | |
| 6204 | /* |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 6205 | * We compare against max which means we must take |
| 6206 | * the increased cdclk requirement into account when |
| 6207 | * calculating the new cdclk. |
| 6208 | * |
| 6209 | * Should measure whether using a lower cdclk w/o IPS |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6210 | */ |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 6211 | return pipe_config->pixel_rate <= |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6212 | dev_priv->max_cdclk_freq * 95 / 100; |
| 6213 | } |
| 6214 | |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 6215 | static void hsw_compute_ips_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6216 | struct intel_crtc_state *pipe_config) |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 6217 | { |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6218 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6219 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6220 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 6221 | pipe_config->ips_enabled = i915.enable_ips && |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 6222 | hsw_crtc_supports_ips(crtc) && |
| 6223 | pipe_config_supports_ips(dev_priv, pipe_config); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 6224 | } |
| 6225 | |
Ville Syrjälä | 39acb4a | 2015-10-30 23:39:38 +0200 | [diff] [blame] | 6226 | static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc) |
| 6227 | { |
| 6228 | const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 6229 | |
| 6230 | /* GDG double wide on either pipe, otherwise pipe A only */ |
| 6231 | return INTEL_INFO(dev_priv)->gen < 4 && |
| 6232 | (crtc->pipe == PIPE_A || IS_I915G(dev_priv)); |
| 6233 | } |
| 6234 | |
Ville Syrjälä | ceb9932 | 2017-01-20 20:22:05 +0200 | [diff] [blame] | 6235 | static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config) |
| 6236 | { |
| 6237 | uint32_t pixel_rate; |
| 6238 | |
| 6239 | pixel_rate = pipe_config->base.adjusted_mode.crtc_clock; |
| 6240 | |
| 6241 | /* |
| 6242 | * We only use IF-ID interlacing. If we ever use |
| 6243 | * PF-ID we'll need to adjust the pixel_rate here. |
| 6244 | */ |
| 6245 | |
| 6246 | if (pipe_config->pch_pfit.enabled) { |
| 6247 | uint64_t pipe_w, pipe_h, pfit_w, pfit_h; |
| 6248 | uint32_t pfit_size = pipe_config->pch_pfit.size; |
| 6249 | |
| 6250 | pipe_w = pipe_config->pipe_src_w; |
| 6251 | pipe_h = pipe_config->pipe_src_h; |
| 6252 | |
| 6253 | pfit_w = (pfit_size >> 16) & 0xFFFF; |
| 6254 | pfit_h = pfit_size & 0xFFFF; |
| 6255 | if (pipe_w < pfit_w) |
| 6256 | pipe_w = pfit_w; |
| 6257 | if (pipe_h < pfit_h) |
| 6258 | pipe_h = pfit_h; |
| 6259 | |
| 6260 | if (WARN_ON(!pfit_w || !pfit_h)) |
| 6261 | return pixel_rate; |
| 6262 | |
| 6263 | pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h, |
| 6264 | pfit_w * pfit_h); |
| 6265 | } |
| 6266 | |
| 6267 | return pixel_rate; |
| 6268 | } |
| 6269 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 6270 | static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state) |
| 6271 | { |
| 6272 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
| 6273 | |
| 6274 | if (HAS_GMCH_DISPLAY(dev_priv)) |
| 6275 | /* FIXME calculate proper pipe pixel rate for GMCH pfit */ |
| 6276 | crtc_state->pixel_rate = |
| 6277 | crtc_state->base.adjusted_mode.crtc_clock; |
| 6278 | else |
| 6279 | crtc_state->pixel_rate = |
| 6280 | ilk_pipe_pixel_rate(crtc_state); |
| 6281 | } |
| 6282 | |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 6283 | static int intel_crtc_compute_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6284 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6285 | { |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 6286 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6287 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 6288 | const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 6289 | int clock_limit = dev_priv->max_dotclk_freq; |
Chris Wilson | 8974935 | 2010-09-12 18:25:19 +0100 | [diff] [blame] | 6290 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 6291 | if (INTEL_GEN(dev_priv) < 4) { |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 6292 | clock_limit = dev_priv->max_cdclk_freq * 9 / 10; |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 6293 | |
| 6294 | /* |
Ville Syrjälä | 39acb4a | 2015-10-30 23:39:38 +0200 | [diff] [blame] | 6295 | * Enable double wide mode when the dot clock |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 6296 | * is > 90% of the (display) core speed. |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 6297 | */ |
Ville Syrjälä | 39acb4a | 2015-10-30 23:39:38 +0200 | [diff] [blame] | 6298 | if (intel_crtc_supports_double_wide(crtc) && |
| 6299 | adjusted_mode->crtc_clock > clock_limit) { |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 6300 | clock_limit = dev_priv->max_dotclk_freq; |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 6301 | pipe_config->double_wide = true; |
Ville Syrjälä | ad3a447 | 2013-09-04 18:30:04 +0300 | [diff] [blame] | 6302 | } |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 6303 | } |
Ville Syrjälä | ad3a447 | 2013-09-04 18:30:04 +0300 | [diff] [blame] | 6304 | |
Ville Syrjälä | f326115 | 2016-05-24 21:34:18 +0300 | [diff] [blame] | 6305 | if (adjusted_mode->crtc_clock > clock_limit) { |
| 6306 | DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n", |
| 6307 | adjusted_mode->crtc_clock, clock_limit, |
| 6308 | yesno(pipe_config->double_wide)); |
| 6309 | return -EINVAL; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6310 | } |
Chris Wilson | 8974935 | 2010-09-12 18:25:19 +0100 | [diff] [blame] | 6311 | |
Ville Syrjälä | 1d1d0e2 | 2013-09-04 18:30:05 +0300 | [diff] [blame] | 6312 | /* |
| 6313 | * Pipe horizontal size must be even in: |
| 6314 | * - DVO ganged mode |
| 6315 | * - LVDS dual channel mode |
| 6316 | * - Double wide pipe |
| 6317 | */ |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6318 | if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) && |
Ville Syrjälä | 1d1d0e2 | 2013-09-04 18:30:05 +0300 | [diff] [blame] | 6319 | intel_is_dual_link_lvds(dev)) || pipe_config->double_wide) |
| 6320 | pipe_config->pipe_src_w &= ~1; |
| 6321 | |
Damien Lespiau | 8693a82 | 2013-05-03 18:48:11 +0100 | [diff] [blame] | 6322 | /* Cantiga+ cannot handle modes with a hsync front porch of 0. |
| 6323 | * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw. |
Chris Wilson | 44f46b42 | 2012-06-21 13:19:59 +0300 | [diff] [blame] | 6324 | */ |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 6325 | if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) && |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 6326 | adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay) |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 6327 | return -EINVAL; |
Chris Wilson | 44f46b42 | 2012-06-21 13:19:59 +0300 | [diff] [blame] | 6328 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 6329 | intel_crtc_compute_pixel_rate(pipe_config); |
| 6330 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 6331 | if (HAS_IPS(dev_priv)) |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 6332 | hsw_compute_ips_config(crtc, pipe_config); |
| 6333 | |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6334 | if (pipe_config->has_pch_encoder) |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 6335 | return ironlake_fdi_compute_config(crtc, pipe_config); |
Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 6336 | |
Maarten Lankhorst | cf5a15b | 2015-06-15 12:33:41 +0200 | [diff] [blame] | 6337 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6338 | } |
| 6339 | |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6340 | static void |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 6341 | intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6342 | { |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 6343 | while (*num > DATA_LINK_M_N_MASK || |
| 6344 | *den > DATA_LINK_M_N_MASK) { |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6345 | *num >>= 1; |
| 6346 | *den >>= 1; |
| 6347 | } |
| 6348 | } |
| 6349 | |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 6350 | static void compute_m_n(unsigned int m, unsigned int n, |
| 6351 | uint32_t *ret_m, uint32_t *ret_n) |
| 6352 | { |
| 6353 | *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX); |
| 6354 | *ret_m = div_u64((uint64_t) m * *ret_n, n); |
| 6355 | intel_reduce_m_n_ratio(ret_m, ret_n); |
| 6356 | } |
| 6357 | |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 6358 | void |
| 6359 | intel_link_compute_m_n(int bits_per_pixel, int nlanes, |
| 6360 | int pixel_clock, int link_clock, |
| 6361 | struct intel_link_m_n *m_n) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6362 | { |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 6363 | m_n->tu = 64; |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 6364 | |
| 6365 | compute_m_n(bits_per_pixel * pixel_clock, |
| 6366 | link_clock * nlanes * 8, |
| 6367 | &m_n->gmch_m, &m_n->gmch_n); |
| 6368 | |
| 6369 | compute_m_n(pixel_clock, link_clock, |
| 6370 | &m_n->link_m, &m_n->link_n); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6371 | } |
| 6372 | |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 6373 | static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv) |
| 6374 | { |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 6375 | if (i915.panel_use_ssc >= 0) |
| 6376 | return i915.panel_use_ssc != 0; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 6377 | return dev_priv->vbt.lvds_use_ssc |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 6378 | && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE); |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 6379 | } |
| 6380 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6381 | static uint32_t pnv_dpll_compute_fp(struct dpll *dpll) |
Jesse Barnes | c65d77d | 2011-12-15 12:30:36 -0800 | [diff] [blame] | 6382 | { |
Daniel Vetter | 7df00d7 | 2013-05-21 21:54:55 +0200 | [diff] [blame] | 6383 | return (1 << dpll->n) << 16 | dpll->m2; |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6384 | } |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6385 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6386 | static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll) |
| 6387 | { |
| 6388 | return dpll->n << 16 | dpll->m1 << 8 | dpll->m2; |
Jesse Barnes | c65d77d | 2011-12-15 12:30:36 -0800 | [diff] [blame] | 6389 | } |
| 6390 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6391 | static void i9xx_update_pll_dividers(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6392 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 6393 | struct dpll *reduced_clock) |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6394 | { |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6395 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6396 | u32 fp, fp2 = 0; |
| 6397 | |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6398 | if (IS_PINEVIEW(dev_priv)) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6399 | fp = pnv_dpll_compute_fp(&crtc_state->dpll); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6400 | if (reduced_clock) |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6401 | fp2 = pnv_dpll_compute_fp(reduced_clock); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6402 | } else { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6403 | fp = i9xx_dpll_compute_fp(&crtc_state->dpll); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6404 | if (reduced_clock) |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6405 | fp2 = i9xx_dpll_compute_fp(reduced_clock); |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6406 | } |
| 6407 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6408 | crtc_state->dpll_hw_state.fp0 = fp; |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6409 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6410 | crtc->lowfreq_avail = false; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6411 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Rodrigo Vivi | ab585de | 2015-03-24 12:40:09 -0700 | [diff] [blame] | 6412 | reduced_clock) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6413 | crtc_state->dpll_hw_state.fp1 = fp2; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6414 | crtc->lowfreq_avail = true; |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6415 | } else { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6416 | crtc_state->dpll_hw_state.fp1 = fp; |
Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 6417 | } |
| 6418 | } |
| 6419 | |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 6420 | static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe |
| 6421 | pipe) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6422 | { |
| 6423 | u32 reg_val; |
| 6424 | |
| 6425 | /* |
| 6426 | * PLLB opamp always calibrates to max value of 0x3f, force enable it |
| 6427 | * and set it to a reasonable value instead. |
| 6428 | */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6429 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6430 | reg_val &= 0xffffff00; |
| 6431 | reg_val |= 0x00000030; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6432 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6433 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6434 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6435 | reg_val &= 0x8cffffff; |
| 6436 | reg_val = 0x8c000000; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6437 | vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6438 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6439 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6440 | reg_val &= 0xffffff00; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6441 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6442 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6443 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6444 | reg_val &= 0x00ffffff; |
| 6445 | reg_val |= 0xb0000000; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6446 | vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6447 | } |
| 6448 | |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6449 | static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc, |
| 6450 | struct intel_link_m_n *m_n) |
| 6451 | { |
| 6452 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6453 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6454 | int pipe = crtc->pipe; |
| 6455 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 6456 | I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m); |
| 6457 | I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n); |
| 6458 | I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m); |
| 6459 | I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6460 | } |
| 6461 | |
| 6462 | static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc, |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 6463 | struct intel_link_m_n *m_n, |
| 6464 | struct intel_link_m_n *m2_n2) |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6465 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 6466 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6467 | int pipe = crtc->pipe; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 6468 | enum transcoder transcoder = crtc->config->cpu_transcoder; |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6469 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 6470 | if (INTEL_GEN(dev_priv) >= 5) { |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6471 | I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m); |
| 6472 | I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n); |
| 6473 | I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m); |
| 6474 | I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n); |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 6475 | /* M2_N2 registers to be set only for gen < 8 (M2_N2 available |
| 6476 | * for gen < 8) and if DRRS is supported (to make sure the |
| 6477 | * registers are not unnecessarily accessed). |
| 6478 | */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 6479 | if (m2_n2 && (IS_CHERRYVIEW(dev_priv) || |
| 6480 | INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) { |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 6481 | I915_WRITE(PIPE_DATA_M2(transcoder), |
| 6482 | TU_SIZE(m2_n2->tu) | m2_n2->gmch_m); |
| 6483 | I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n); |
| 6484 | I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m); |
| 6485 | I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n); |
| 6486 | } |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6487 | } else { |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 6488 | I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m); |
| 6489 | I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n); |
| 6490 | I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m); |
| 6491 | I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n); |
Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 6492 | } |
| 6493 | } |
| 6494 | |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 6495 | void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n) |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 6496 | { |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 6497 | struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL; |
| 6498 | |
| 6499 | if (m_n == M1_N1) { |
| 6500 | dp_m_n = &crtc->config->dp_m_n; |
| 6501 | dp_m2_n2 = &crtc->config->dp_m2_n2; |
| 6502 | } else if (m_n == M2_N2) { |
| 6503 | |
| 6504 | /* |
| 6505 | * M2_N2 registers are not supported. Hence m2_n2 divider value |
| 6506 | * needs to be programmed into M1_N1. |
| 6507 | */ |
| 6508 | dp_m_n = &crtc->config->dp_m2_n2; |
| 6509 | } else { |
| 6510 | DRM_ERROR("Unsupported divider value\n"); |
| 6511 | return; |
| 6512 | } |
| 6513 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 6514 | if (crtc->config->has_pch_encoder) |
| 6515 | intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n); |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 6516 | else |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 6517 | intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2); |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 6518 | } |
| 6519 | |
Daniel Vetter | 251ac86 | 2015-06-18 10:30:24 +0200 | [diff] [blame] | 6520 | static void vlv_compute_dpll(struct intel_crtc *crtc, |
| 6521 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6522 | { |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6523 | pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6524 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6525 | if (crtc->pipe != PIPE_A) |
| 6526 | pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6527 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6528 | /* DPLL not used with DSI, but still need the rest set up */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 6529 | if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI)) |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6530 | pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE | |
| 6531 | DPLL_EXT_BUFFER_ENABLE_VLV; |
| 6532 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6533 | pipe_config->dpll_hw_state.dpll_md = |
| 6534 | (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT; |
| 6535 | } |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6536 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6537 | static void chv_compute_dpll(struct intel_crtc *crtc, |
| 6538 | struct intel_crtc_state *pipe_config) |
| 6539 | { |
| 6540 | pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6541 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6542 | if (crtc->pipe != PIPE_A) |
| 6543 | pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV; |
| 6544 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6545 | /* DPLL not used with DSI, but still need the rest set up */ |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 6546 | if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI)) |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6547 | pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE; |
| 6548 | |
Ville Syrjälä | 03ed5cbf | 2016-03-15 16:39:55 +0200 | [diff] [blame] | 6549 | pipe_config->dpll_hw_state.dpll_md = |
| 6550 | (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6551 | } |
| 6552 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6553 | static void vlv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6554 | const struct intel_crtc_state *pipe_config) |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6555 | { |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6556 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6557 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6558 | enum pipe pipe = crtc->pipe; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6559 | u32 mdiv; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6560 | u32 bestn, bestm1, bestm2, bestp1, bestp2; |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6561 | u32 coreclk, reg_val; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6562 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6563 | /* Enable Refclk */ |
| 6564 | I915_WRITE(DPLL(pipe), |
| 6565 | pipe_config->dpll_hw_state.dpll & |
| 6566 | ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV)); |
| 6567 | |
| 6568 | /* No need to actually set up the DPLL with DSI */ |
| 6569 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
| 6570 | return; |
| 6571 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 6572 | mutex_lock(&dev_priv->sb_lock); |
Daniel Vetter | 0915300 | 2012-12-12 14:06:44 +0100 | [diff] [blame] | 6573 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6574 | bestn = pipe_config->dpll.n; |
| 6575 | bestm1 = pipe_config->dpll.m1; |
| 6576 | bestm2 = pipe_config->dpll.m2; |
| 6577 | bestp1 = pipe_config->dpll.p1; |
| 6578 | bestp2 = pipe_config->dpll.p2; |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6579 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6580 | /* See eDP HDMI DPIO driver vbios notes doc */ |
| 6581 | |
| 6582 | /* PLL B needs special handling */ |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6583 | if (pipe == PIPE_B) |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 6584 | vlv_pllb_recal_opamp(dev_priv, pipe); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6585 | |
| 6586 | /* Set up Tx target for periodic Rcomp update */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6587 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6588 | |
| 6589 | /* Disable target IRef on PLL */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6590 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6591 | reg_val &= 0x00ffffff; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6592 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6593 | |
| 6594 | /* Disable fast lock */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6595 | vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6596 | |
| 6597 | /* Set idtafcrecal before PLL is enabled */ |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6598 | mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK)); |
| 6599 | mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT)); |
| 6600 | mdiv |= ((bestn << DPIO_N_SHIFT)); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6601 | mdiv |= (1 << DPIO_K_SHIFT); |
Jesse Barnes | 7df5080 | 2013-05-02 10:48:09 -0700 | [diff] [blame] | 6602 | |
| 6603 | /* |
| 6604 | * Post divider depends on pixel clock rate, DAC vs digital (and LVDS, |
| 6605 | * but we don't support that). |
| 6606 | * Note: don't use the DAC post divider as it seems unstable. |
| 6607 | */ |
| 6608 | mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6609 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6610 | |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6611 | mdiv |= DPIO_ENABLE_CALIBRATION; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6612 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6613 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6614 | /* Set HBR and RBR LPF coefficients */ |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6615 | if (pipe_config->port_clock == 162000 || |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6616 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) || |
| 6617 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6618 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe), |
Ville Syrjälä | 885b0120 | 2013-07-05 19:21:38 +0300 | [diff] [blame] | 6619 | 0x009f0003); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6620 | else |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6621 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6622 | 0x00d0000f); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6623 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 6624 | if (intel_crtc_has_dp_encoder(pipe_config)) { |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6625 | /* Use SSC source */ |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6626 | if (pipe == PIPE_A) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6627 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6628 | 0x0df40000); |
| 6629 | else |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6630 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6631 | 0x0df70000); |
| 6632 | } else { /* HDMI or VGA */ |
| 6633 | /* Use bend source */ |
Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 6634 | if (pipe == PIPE_A) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6635 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6636 | 0x0df70000); |
| 6637 | else |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6638 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6639 | 0x0df40000); |
| 6640 | } |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6641 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6642 | coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe)); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6643 | coreclk = (coreclk & 0x0000ff00) | 0x01c00000; |
Ville Syrjälä | 2210ce7 | 2016-06-22 21:57:05 +0300 | [diff] [blame] | 6644 | if (intel_crtc_has_dp_encoder(crtc->config)) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6645 | coreclk |= 0x01000000; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6646 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 6647 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6648 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 6649 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 6650 | } |
| 6651 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6652 | static void chv_prepare_pll(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6653 | const struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 1ae0d13 | 2014-06-28 02:04:00 +0300 | [diff] [blame] | 6654 | { |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6655 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6656 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6657 | enum pipe pipe = crtc->pipe; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6658 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6659 | u32 loopfilter, tribuf_calcntr; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6660 | u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac; |
Vijay Purushothaman | a945ce7e | 2015-03-05 19:30:57 +0530 | [diff] [blame] | 6661 | u32 dpio_val; |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6662 | int vco; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6663 | |
Ville Syrjälä | cd2d34d | 2016-04-12 22:14:34 +0300 | [diff] [blame] | 6664 | /* Enable Refclk and SSC */ |
| 6665 | I915_WRITE(DPLL(pipe), |
| 6666 | pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE); |
| 6667 | |
| 6668 | /* No need to actually set up the DPLL with DSI */ |
| 6669 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
| 6670 | return; |
| 6671 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6672 | bestn = pipe_config->dpll.n; |
| 6673 | bestm2_frac = pipe_config->dpll.m2 & 0x3fffff; |
| 6674 | bestm1 = pipe_config->dpll.m1; |
| 6675 | bestm2 = pipe_config->dpll.m2 >> 22; |
| 6676 | bestp1 = pipe_config->dpll.p1; |
| 6677 | bestp2 = pipe_config->dpll.p2; |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6678 | vco = pipe_config->dpll.vco; |
Vijay Purushothaman | a945ce7e | 2015-03-05 19:30:57 +0530 | [diff] [blame] | 6679 | dpio_val = 0; |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6680 | loopfilter = 0; |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6681 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 6682 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6683 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6684 | /* p1 and p2 divider */ |
| 6685 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port), |
| 6686 | 5 << DPIO_CHV_S1_DIV_SHIFT | |
| 6687 | bestp1 << DPIO_CHV_P1_DIV_SHIFT | |
| 6688 | bestp2 << DPIO_CHV_P2_DIV_SHIFT | |
| 6689 | 1 << DPIO_CHV_K_DIV_SHIFT); |
| 6690 | |
| 6691 | /* Feedback post-divider - m2 */ |
| 6692 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2); |
| 6693 | |
| 6694 | /* Feedback refclk divider - n and m1 */ |
| 6695 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port), |
| 6696 | DPIO_CHV_M1_DIV_BY_2 | |
| 6697 | 1 << DPIO_CHV_N_DIV_SHIFT); |
| 6698 | |
| 6699 | /* M2 fraction division */ |
Ville Syrjälä | 25a25df | 2015-07-08 23:45:47 +0300 | [diff] [blame] | 6700 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6701 | |
| 6702 | /* M2 fraction division enable */ |
Vijay Purushothaman | a945ce7e | 2015-03-05 19:30:57 +0530 | [diff] [blame] | 6703 | dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port)); |
| 6704 | dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN); |
| 6705 | dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT); |
| 6706 | if (bestm2_frac) |
| 6707 | dpio_val |= DPIO_CHV_FRAC_DIV_EN; |
| 6708 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6709 | |
Vijay Purushothaman | de3a0fd | 2015-03-05 19:32:06 +0530 | [diff] [blame] | 6710 | /* Program digital lock detect threshold */ |
| 6711 | dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port)); |
| 6712 | dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK | |
| 6713 | DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE); |
| 6714 | dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT); |
| 6715 | if (!bestm2_frac) |
| 6716 | dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE; |
| 6717 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val); |
| 6718 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6719 | /* Loop filter */ |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6720 | if (vco == 5400000) { |
| 6721 | loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 6722 | loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT); |
| 6723 | loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 6724 | tribuf_calcntr = 0x9; |
| 6725 | } else if (vco <= 6200000) { |
| 6726 | loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 6727 | loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT); |
| 6728 | loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 6729 | tribuf_calcntr = 0x9; |
| 6730 | } else if (vco <= 6480000) { |
| 6731 | loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 6732 | loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT); |
| 6733 | loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 6734 | tribuf_calcntr = 0x8; |
| 6735 | } else { |
| 6736 | /* Not supported. Apply the same limits as in the max case */ |
| 6737 | loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT); |
| 6738 | loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT); |
| 6739 | loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT); |
| 6740 | tribuf_calcntr = 0; |
| 6741 | } |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6742 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter); |
| 6743 | |
Ville Syrjälä | 968040b | 2015-03-11 22:52:08 +0200 | [diff] [blame] | 6744 | dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port)); |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 6745 | dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK; |
| 6746 | dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT); |
| 6747 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val); |
| 6748 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6749 | /* AFC Recal */ |
| 6750 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), |
| 6751 | vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) | |
| 6752 | DPIO_AFC_RECAL); |
| 6753 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 6754 | mutex_unlock(&dev_priv->sb_lock); |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6755 | } |
| 6756 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6757 | /** |
| 6758 | * vlv_force_pll_on - forcibly enable just the PLL |
| 6759 | * @dev_priv: i915 private structure |
| 6760 | * @pipe: pipe PLL to enable |
| 6761 | * @dpll: PLL configuration |
| 6762 | * |
| 6763 | * Enable the PLL for @pipe using the supplied @dpll config. To be used |
| 6764 | * in cases where we need the PLL enabled even when @pipe is not going to |
| 6765 | * be enabled. |
| 6766 | */ |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 6767 | int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe, |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 6768 | const struct dpll *dpll) |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6769 | { |
Ville Syrjälä | b91eb5c | 2016-10-31 22:37:09 +0200 | [diff] [blame] | 6770 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 6771 | struct intel_crtc_state *pipe_config; |
| 6772 | |
| 6773 | pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL); |
| 6774 | if (!pipe_config) |
| 6775 | return -ENOMEM; |
| 6776 | |
| 6777 | pipe_config->base.crtc = &crtc->base; |
| 6778 | pipe_config->pixel_multiplier = 1; |
| 6779 | pipe_config->dpll = *dpll; |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6780 | |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 6781 | if (IS_CHERRYVIEW(dev_priv)) { |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 6782 | chv_compute_dpll(crtc, pipe_config); |
| 6783 | chv_prepare_pll(crtc, pipe_config); |
| 6784 | chv_enable_pll(crtc, pipe_config); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6785 | } else { |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 6786 | vlv_compute_dpll(crtc, pipe_config); |
| 6787 | vlv_prepare_pll(crtc, pipe_config); |
| 6788 | vlv_enable_pll(crtc, pipe_config); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6789 | } |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 6790 | |
| 6791 | kfree(pipe_config); |
| 6792 | |
| 6793 | return 0; |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6794 | } |
| 6795 | |
| 6796 | /** |
| 6797 | * vlv_force_pll_off - forcibly disable just the PLL |
| 6798 | * @dev_priv: i915 private structure |
| 6799 | * @pipe: pipe PLL to disable |
| 6800 | * |
| 6801 | * Disable the PLL for @pipe. To be used in cases where we need |
| 6802 | * the PLL enabled even when @pipe is not going to be enabled. |
| 6803 | */ |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 6804 | void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe) |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6805 | { |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 6806 | if (IS_CHERRYVIEW(dev_priv)) |
| 6807 | chv_disable_pll(dev_priv, pipe); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6808 | else |
Ville Syrjälä | 30ad981 | 2016-10-31 22:37:07 +0200 | [diff] [blame] | 6809 | vlv_disable_pll(dev_priv, pipe); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 6810 | } |
| 6811 | |
Daniel Vetter | 251ac86 | 2015-06-18 10:30:24 +0200 | [diff] [blame] | 6812 | static void i9xx_compute_dpll(struct intel_crtc *crtc, |
| 6813 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 6814 | struct dpll *reduced_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6815 | { |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6816 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6817 | u32 dpll; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6818 | struct dpll *clock = &crtc_state->dpll; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6819 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6820 | i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock); |
Vijay Purushothaman | 2a8f64c | 2012-09-27 19:13:06 +0530 | [diff] [blame] | 6821 | |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6822 | dpll = DPLL_VGA_MODE_DIS; |
| 6823 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6824 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6825 | dpll |= DPLLB_MODE_LVDS; |
| 6826 | else |
| 6827 | dpll |= DPLLB_MODE_DAC_SERIAL; |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 6828 | |
Jani Nikula | 73f67aa | 2016-12-07 22:48:09 +0200 | [diff] [blame] | 6829 | if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || |
| 6830 | IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6831 | dpll |= (crtc_state->pixel_multiplier - 1) |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 6832 | << SDVO_MULTIPLIER_SHIFT_HIRES; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6833 | } |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 6834 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 6835 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) || |
| 6836 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 6837 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 6838 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 6839 | if (intel_crtc_has_dp_encoder(crtc_state)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 6840 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6841 | |
| 6842 | /* compute bitmask from p1 value */ |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6843 | if (IS_PINEVIEW(dev_priv)) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6844 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW; |
| 6845 | else { |
| 6846 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 6847 | if (IS_G4X(dev_priv) && reduced_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6848 | dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT; |
| 6849 | } |
| 6850 | switch (clock->p2) { |
| 6851 | case 5: |
| 6852 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5; |
| 6853 | break; |
| 6854 | case 7: |
| 6855 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7; |
| 6856 | break; |
| 6857 | case 10: |
| 6858 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10; |
| 6859 | break; |
| 6860 | case 14: |
| 6861 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14; |
| 6862 | break; |
| 6863 | } |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6864 | if (INTEL_GEN(dev_priv) >= 4) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6865 | dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT); |
| 6866 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6867 | if (crtc_state->sdvo_tv_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6868 | dpll |= PLL_REF_INPUT_TVCLKINBC; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6869 | else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Ander Conselvan de Oliveira | ceb4100 | 2016-03-21 18:00:02 +0200 | [diff] [blame] | 6870 | intel_panel_use_ssc(dev_priv)) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6871 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; |
| 6872 | else |
| 6873 | dpll |= PLL_REF_INPUT_DREFCLK; |
| 6874 | |
| 6875 | dpll |= DPLL_VCO_ENABLE; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6876 | crtc_state->dpll_hw_state.dpll = dpll; |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 6877 | |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 6878 | if (INTEL_GEN(dev_priv) >= 4) { |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6879 | u32 dpll_md = (crtc_state->pixel_multiplier - 1) |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 6880 | << DPLL_MD_UDI_MULTIPLIER_SHIFT; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6881 | crtc_state->dpll_hw_state.dpll_md = dpll_md; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6882 | } |
| 6883 | } |
| 6884 | |
Daniel Vetter | 251ac86 | 2015-06-18 10:30:24 +0200 | [diff] [blame] | 6885 | static void i8xx_compute_dpll(struct intel_crtc *crtc, |
| 6886 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 6887 | struct dpll *reduced_clock) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6888 | { |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6889 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6890 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6891 | u32 dpll; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6892 | struct dpll *clock = &crtc_state->dpll; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6893 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6894 | i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock); |
Vijay Purushothaman | 2a8f64c | 2012-09-27 19:13:06 +0530 | [diff] [blame] | 6895 | |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6896 | dpll = DPLL_VGA_MODE_DIS; |
| 6897 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6898 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6899 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
| 6900 | } else { |
| 6901 | if (clock->p1 == 2) |
| 6902 | dpll |= PLL_P1_DIVIDE_BY_TWO; |
| 6903 | else |
| 6904 | dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
| 6905 | if (clock->p2 == 4) |
| 6906 | dpll |= PLL_P2_DIVIDE_BY_4; |
| 6907 | } |
| 6908 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 6909 | if (!IS_I830(dev_priv) && |
| 6910 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 6911 | dpll |= DPLL_DVO_2X_MODE; |
| 6912 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6913 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Ander Conselvan de Oliveira | ceb4100 | 2016-03-21 18:00:02 +0200 | [diff] [blame] | 6914 | intel_panel_use_ssc(dev_priv)) |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6915 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; |
| 6916 | else |
| 6917 | dpll |= PLL_REF_INPUT_DREFCLK; |
| 6918 | |
| 6919 | dpll |= DPLL_VCO_ENABLE; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 6920 | crtc_state->dpll_hw_state.dpll = dpll; |
Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6921 | } |
| 6922 | |
Daniel Vetter | 8a654f3 | 2013-06-01 17:16:22 +0200 | [diff] [blame] | 6923 | static void intel_set_pipe_timings(struct intel_crtc *intel_crtc) |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6924 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 6925 | struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6926 | enum pipe pipe = intel_crtc->pipe; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 6927 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 6928 | const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode; |
Ville Syrjälä | 1caea6e | 2014-03-28 23:29:32 +0200 | [diff] [blame] | 6929 | uint32_t crtc_vtotal, crtc_vblank_end; |
| 6930 | int vsyncshift = 0; |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 6931 | |
| 6932 | /* We need to be careful not to changed the adjusted mode, for otherwise |
| 6933 | * the hw state checker will get angry at the mismatch. */ |
| 6934 | crtc_vtotal = adjusted_mode->crtc_vtotal; |
| 6935 | crtc_vblank_end = adjusted_mode->crtc_vblank_end; |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6936 | |
Ville Syrjälä | 609aeac | 2014-03-28 23:29:30 +0200 | [diff] [blame] | 6937 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) { |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6938 | /* the chip adds 2 halflines automatically */ |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 6939 | crtc_vtotal -= 1; |
| 6940 | crtc_vblank_end -= 1; |
Ville Syrjälä | 609aeac | 2014-03-28 23:29:30 +0200 | [diff] [blame] | 6941 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 6942 | if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO)) |
Ville Syrjälä | 609aeac | 2014-03-28 23:29:30 +0200 | [diff] [blame] | 6943 | vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2; |
| 6944 | else |
| 6945 | vsyncshift = adjusted_mode->crtc_hsync_start - |
| 6946 | adjusted_mode->crtc_htotal / 2; |
Ville Syrjälä | 1caea6e | 2014-03-28 23:29:32 +0200 | [diff] [blame] | 6947 | if (vsyncshift < 0) |
| 6948 | vsyncshift += adjusted_mode->crtc_htotal; |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6949 | } |
| 6950 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 6951 | if (INTEL_GEN(dev_priv) > 3) |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6952 | I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift); |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6953 | |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6954 | I915_WRITE(HTOTAL(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6955 | (adjusted_mode->crtc_hdisplay - 1) | |
| 6956 | ((adjusted_mode->crtc_htotal - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6957 | I915_WRITE(HBLANK(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6958 | (adjusted_mode->crtc_hblank_start - 1) | |
| 6959 | ((adjusted_mode->crtc_hblank_end - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6960 | I915_WRITE(HSYNC(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6961 | (adjusted_mode->crtc_hsync_start - 1) | |
| 6962 | ((adjusted_mode->crtc_hsync_end - 1) << 16)); |
| 6963 | |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6964 | I915_WRITE(VTOTAL(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6965 | (adjusted_mode->crtc_vdisplay - 1) | |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 6966 | ((crtc_vtotal - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6967 | I915_WRITE(VBLANK(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6968 | (adjusted_mode->crtc_vblank_start - 1) | |
Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 6969 | ((crtc_vblank_end - 1) << 16)); |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 6970 | I915_WRITE(VSYNC(cpu_transcoder), |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6971 | (adjusted_mode->crtc_vsync_start - 1) | |
| 6972 | ((adjusted_mode->crtc_vsync_end - 1) << 16)); |
| 6973 | |
Paulo Zanoni | b5e508d | 2012-10-24 11:34:43 -0200 | [diff] [blame] | 6974 | /* Workaround: when the EDP input selection is B, the VTOTAL_B must be |
| 6975 | * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is |
| 6976 | * documented on the DDI_FUNC_CTL register description, EDP Input Select |
| 6977 | * bits. */ |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 6978 | if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP && |
Paulo Zanoni | b5e508d | 2012-10-24 11:34:43 -0200 | [diff] [blame] | 6979 | (pipe == PIPE_B || pipe == PIPE_C)) |
| 6980 | I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder))); |
| 6981 | |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 6982 | } |
| 6983 | |
| 6984 | static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc) |
| 6985 | { |
| 6986 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 6987 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 6988 | enum pipe pipe = intel_crtc->pipe; |
| 6989 | |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6990 | /* pipesrc controls the size that is scaled from, which should |
| 6991 | * always be the user's requested size. |
| 6992 | */ |
| 6993 | I915_WRITE(PIPESRC(pipe), |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 6994 | ((intel_crtc->config->pipe_src_w - 1) << 16) | |
| 6995 | (intel_crtc->config->pipe_src_h - 1)); |
Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 6996 | } |
| 6997 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6998 | static void intel_get_pipe_timings(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 6999 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7000 | { |
| 7001 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7002 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7003 | enum transcoder cpu_transcoder = pipe_config->cpu_transcoder; |
| 7004 | uint32_t tmp; |
| 7005 | |
| 7006 | tmp = I915_READ(HTOTAL(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7007 | pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1; |
| 7008 | pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7009 | tmp = I915_READ(HBLANK(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7010 | pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1; |
| 7011 | pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7012 | tmp = I915_READ(HSYNC(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7013 | pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1; |
| 7014 | pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7015 | |
| 7016 | tmp = I915_READ(VTOTAL(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7017 | pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1; |
| 7018 | pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7019 | tmp = I915_READ(VBLANK(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7020 | pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1; |
| 7021 | pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7022 | tmp = I915_READ(VSYNC(cpu_transcoder)); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7023 | pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1; |
| 7024 | pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7025 | |
| 7026 | if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7027 | pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE; |
| 7028 | pipe_config->base.adjusted_mode.crtc_vtotal += 1; |
| 7029 | pipe_config->base.adjusted_mode.crtc_vblank_end += 1; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7030 | } |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 7031 | } |
| 7032 | |
| 7033 | static void intel_get_pipe_src_size(struct intel_crtc *crtc, |
| 7034 | struct intel_crtc_state *pipe_config) |
| 7035 | { |
| 7036 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7037 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 7038 | u32 tmp; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7039 | |
| 7040 | tmp = I915_READ(PIPESRC(crtc->pipe)); |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 7041 | pipe_config->pipe_src_h = (tmp & 0xffff) + 1; |
| 7042 | pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1; |
| 7043 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7044 | pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h; |
| 7045 | pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w; |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7046 | } |
| 7047 | |
Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 7048 | void intel_mode_from_pipe_config(struct drm_display_mode *mode, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7049 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 7050 | { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7051 | mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay; |
| 7052 | mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal; |
| 7053 | mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start; |
| 7054 | mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end; |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 7055 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7056 | mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay; |
| 7057 | mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal; |
| 7058 | mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start; |
| 7059 | mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end; |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 7060 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7061 | mode->flags = pipe_config->base.adjusted_mode.flags; |
Maarten Lankhorst | cd13f5a | 2015-07-14 14:12:02 +0200 | [diff] [blame] | 7062 | mode->type = DRM_MODE_TYPE_DRIVER; |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 7063 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 7064 | mode->clock = pipe_config->base.adjusted_mode.crtc_clock; |
Maarten Lankhorst | cd13f5a | 2015-07-14 14:12:02 +0200 | [diff] [blame] | 7065 | |
| 7066 | mode->hsync = drm_mode_hsync(mode); |
| 7067 | mode->vrefresh = drm_mode_vrefresh(mode); |
| 7068 | drm_mode_set_name(mode); |
Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 7069 | } |
| 7070 | |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7071 | static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc) |
| 7072 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7073 | struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7074 | uint32_t pipeconf; |
| 7075 | |
Daniel Vetter | 9f11a9e | 2013-06-13 00:54:58 +0200 | [diff] [blame] | 7076 | pipeconf = 0; |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7077 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 7078 | if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 7079 | (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
| 7080 | pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE; |
Daniel Vetter | 67c72a1 | 2013-09-24 11:46:14 +0200 | [diff] [blame] | 7081 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 7082 | if (intel_crtc->config->double_wide) |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 7083 | pipeconf |= PIPECONF_DOUBLE_WIDE; |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7084 | |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 7085 | /* only g4x and later have fancy bpc/dither controls */ |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 7086 | if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || |
| 7087 | IS_CHERRYVIEW(dev_priv)) { |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 7088 | /* Bspec claims that we can't use dithering for 30bpp pipes. */ |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 7089 | if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30) |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 7090 | pipeconf |= PIPECONF_DITHER_EN | |
| 7091 | PIPECONF_DITHER_TYPE_SP; |
| 7092 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 7093 | switch (intel_crtc->config->pipe_bpp) { |
Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 7094 | case 18: |
| 7095 | pipeconf |= PIPECONF_6BPC; |
| 7096 | break; |
| 7097 | case 24: |
| 7098 | pipeconf |= PIPECONF_8BPC; |
| 7099 | break; |
| 7100 | case 30: |
| 7101 | pipeconf |= PIPECONF_10BPC; |
| 7102 | break; |
| 7103 | default: |
| 7104 | /* Case prevented by intel_choose_pipe_bpp_dither. */ |
| 7105 | BUG(); |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7106 | } |
| 7107 | } |
| 7108 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 7109 | if (HAS_PIPE_CXSR(dev_priv)) { |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7110 | if (intel_crtc->lowfreq_avail) { |
| 7111 | DRM_DEBUG_KMS("enabling CxSR downclocking\n"); |
| 7112 | pipeconf |= PIPECONF_CXSR_DOWNCLOCK; |
| 7113 | } else { |
| 7114 | DRM_DEBUG_KMS("disabling CxSR downclocking\n"); |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7115 | } |
| 7116 | } |
| 7117 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 7118 | if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7119 | if (INTEL_GEN(dev_priv) < 4 || |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7120 | intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO)) |
Ville Syrjälä | efc2cff | 2014-03-28 23:29:31 +0200 | [diff] [blame] | 7121 | pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION; |
| 7122 | else |
| 7123 | pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT; |
| 7124 | } else |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7125 | pipeconf |= PIPECONF_PROGRESSIVE; |
| 7126 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7127 | if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 7128 | intel_crtc->config->limited_color_range) |
Daniel Vetter | 9f11a9e | 2013-06-13 00:54:58 +0200 | [diff] [blame] | 7129 | pipeconf |= PIPECONF_COLOR_RANGE_SELECT; |
Ville Syrjälä | 9c8e09b | 2013-04-02 16:10:09 +0300 | [diff] [blame] | 7130 | |
Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 7131 | I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf); |
| 7132 | POSTING_READ(PIPECONF(intel_crtc->pipe)); |
| 7133 | } |
| 7134 | |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7135 | static int i8xx_crtc_compute_clock(struct intel_crtc *crtc, |
| 7136 | struct intel_crtc_state *crtc_state) |
| 7137 | { |
| 7138 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7139 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7140 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7141 | int refclk = 48000; |
| 7142 | |
| 7143 | memset(&crtc_state->dpll_hw_state, 0, |
| 7144 | sizeof(crtc_state->dpll_hw_state)); |
| 7145 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7146 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7147 | if (intel_panel_use_ssc(dev_priv)) { |
| 7148 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 7149 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
| 7150 | } |
| 7151 | |
| 7152 | limit = &intel_limits_i8xx_lvds; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7153 | } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) { |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7154 | limit = &intel_limits_i8xx_dvo; |
| 7155 | } else { |
| 7156 | limit = &intel_limits_i8xx_dac; |
| 7157 | } |
| 7158 | |
| 7159 | if (!crtc_state->clock_set && |
| 7160 | !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7161 | refclk, NULL, &crtc_state->dpll)) { |
| 7162 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7163 | return -EINVAL; |
| 7164 | } |
| 7165 | |
| 7166 | i8xx_compute_dpll(crtc, crtc_state, NULL); |
| 7167 | |
| 7168 | return 0; |
| 7169 | } |
| 7170 | |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 7171 | static int g4x_crtc_compute_clock(struct intel_crtc *crtc, |
| 7172 | struct intel_crtc_state *crtc_state) |
| 7173 | { |
| 7174 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7175 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7176 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 7177 | int refclk = 96000; |
| 7178 | |
| 7179 | memset(&crtc_state->dpll_hw_state, 0, |
| 7180 | sizeof(crtc_state->dpll_hw_state)); |
| 7181 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7182 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 7183 | if (intel_panel_use_ssc(dev_priv)) { |
| 7184 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 7185 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
| 7186 | } |
| 7187 | |
| 7188 | if (intel_is_dual_link_lvds(dev)) |
| 7189 | limit = &intel_limits_g4x_dual_channel_lvds; |
| 7190 | else |
| 7191 | limit = &intel_limits_g4x_single_channel_lvds; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7192 | } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) || |
| 7193 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) { |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 7194 | limit = &intel_limits_g4x_hdmi; |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7195 | } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) { |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 7196 | limit = &intel_limits_g4x_sdvo; |
| 7197 | } else { |
| 7198 | /* The option is for other outputs */ |
| 7199 | limit = &intel_limits_i9xx_sdvo; |
| 7200 | } |
| 7201 | |
| 7202 | if (!crtc_state->clock_set && |
| 7203 | !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7204 | refclk, NULL, &crtc_state->dpll)) { |
| 7205 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7206 | return -EINVAL; |
| 7207 | } |
| 7208 | |
| 7209 | i9xx_compute_dpll(crtc, crtc_state, NULL); |
| 7210 | |
| 7211 | return 0; |
| 7212 | } |
| 7213 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7214 | static int pnv_crtc_compute_clock(struct intel_crtc *crtc, |
| 7215 | struct intel_crtc_state *crtc_state) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7216 | { |
Ander Conselvan de Oliveira | c765319 | 2014-10-20 13:46:44 +0300 | [diff] [blame] | 7217 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7218 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7219 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7220 | int refclk = 96000; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7221 | |
Ander Conselvan de Oliveira | dd3cd74 | 2015-05-15 13:34:29 +0300 | [diff] [blame] | 7222 | memset(&crtc_state->dpll_hw_state, 0, |
| 7223 | sizeof(crtc_state->dpll_hw_state)); |
| 7224 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7225 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7226 | if (intel_panel_use_ssc(dev_priv)) { |
| 7227 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 7228 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
| 7229 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7230 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7231 | limit = &intel_limits_pineview_lvds; |
| 7232 | } else { |
| 7233 | limit = &intel_limits_pineview_sdvo; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7234 | } |
Jani Nikula | f233533 | 2013-09-13 11:03:09 +0300 | [diff] [blame] | 7235 | |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7236 | if (!crtc_state->clock_set && |
| 7237 | !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7238 | refclk, NULL, &crtc_state->dpll)) { |
| 7239 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7240 | return -EINVAL; |
| 7241 | } |
| 7242 | |
| 7243 | i9xx_compute_dpll(crtc, crtc_state, NULL); |
| 7244 | |
| 7245 | return 0; |
| 7246 | } |
| 7247 | |
| 7248 | static int i9xx_crtc_compute_clock(struct intel_crtc *crtc, |
| 7249 | struct intel_crtc_state *crtc_state) |
| 7250 | { |
| 7251 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7252 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7253 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7254 | int refclk = 96000; |
| 7255 | |
| 7256 | memset(&crtc_state->dpll_hw_state, 0, |
| 7257 | sizeof(crtc_state->dpll_hw_state)); |
| 7258 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 7259 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7260 | if (intel_panel_use_ssc(dev_priv)) { |
| 7261 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 7262 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); |
Jani Nikula | e9fd1c0 | 2013-08-27 15:12:23 +0300 | [diff] [blame] | 7263 | } |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 7264 | |
| 7265 | limit = &intel_limits_i9xx_lvds; |
| 7266 | } else { |
| 7267 | limit = &intel_limits_i9xx_sdvo; |
| 7268 | } |
| 7269 | |
| 7270 | if (!crtc_state->clock_set && |
| 7271 | !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7272 | refclk, NULL, &crtc_state->dpll)) { |
| 7273 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7274 | return -EINVAL; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 7275 | } |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 7276 | |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 7277 | i9xx_compute_dpll(crtc, crtc_state, NULL); |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 7278 | |
Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 7279 | return 0; |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 7280 | } |
| 7281 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 7282 | static int chv_crtc_compute_clock(struct intel_crtc *crtc, |
| 7283 | struct intel_crtc_state *crtc_state) |
| 7284 | { |
| 7285 | int refclk = 100000; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7286 | const struct intel_limit *limit = &intel_limits_chv; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 7287 | |
| 7288 | memset(&crtc_state->dpll_hw_state, 0, |
| 7289 | sizeof(crtc_state->dpll_hw_state)); |
| 7290 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 7291 | if (!crtc_state->clock_set && |
| 7292 | !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7293 | refclk, NULL, &crtc_state->dpll)) { |
| 7294 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7295 | return -EINVAL; |
| 7296 | } |
| 7297 | |
| 7298 | chv_compute_dpll(crtc, crtc_state); |
| 7299 | |
| 7300 | return 0; |
| 7301 | } |
| 7302 | |
| 7303 | static int vlv_crtc_compute_clock(struct intel_crtc *crtc, |
| 7304 | struct intel_crtc_state *crtc_state) |
| 7305 | { |
| 7306 | int refclk = 100000; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 7307 | const struct intel_limit *limit = &intel_limits_vlv; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 7308 | |
| 7309 | memset(&crtc_state->dpll_hw_state, 0, |
| 7310 | sizeof(crtc_state->dpll_hw_state)); |
| 7311 | |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 7312 | if (!crtc_state->clock_set && |
| 7313 | !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 7314 | refclk, NULL, &crtc_state->dpll)) { |
| 7315 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 7316 | return -EINVAL; |
| 7317 | } |
| 7318 | |
| 7319 | vlv_compute_dpll(crtc, crtc_state); |
| 7320 | |
| 7321 | return 0; |
| 7322 | } |
| 7323 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7324 | static void i9xx_get_pfit_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7325 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7326 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7327 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7328 | uint32_t tmp; |
| 7329 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7330 | if (INTEL_GEN(dev_priv) <= 3 && |
| 7331 | (IS_I830(dev_priv) || !IS_MOBILE(dev_priv))) |
Ville Syrjälä | dc9e7dec | 2014-01-10 14:06:45 +0200 | [diff] [blame] | 7332 | return; |
| 7333 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7334 | tmp = I915_READ(PFIT_CONTROL); |
Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 7335 | if (!(tmp & PFIT_ENABLE)) |
| 7336 | return; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7337 | |
Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 7338 | /* Check whether the pfit is attached to our pipe. */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7339 | if (INTEL_GEN(dev_priv) < 4) { |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7340 | if (crtc->pipe != PIPE_B) |
| 7341 | return; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7342 | } else { |
| 7343 | if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT)) |
| 7344 | return; |
| 7345 | } |
| 7346 | |
Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 7347 | pipe_config->gmch_pfit.control = tmp; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7348 | pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS); |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7349 | } |
| 7350 | |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7351 | static void vlv_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7352 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7353 | { |
| 7354 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7355 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7356 | int pipe = pipe_config->cpu_transcoder; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 7357 | struct dpll clock; |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7358 | u32 mdiv; |
Chris Wilson | 662c6ec | 2013-09-25 14:24:01 -0700 | [diff] [blame] | 7359 | int refclk = 100000; |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7360 | |
Ville Syrjälä | b521973 | 2016-03-15 16:40:01 +0200 | [diff] [blame] | 7361 | /* In case of DSI, DPLL will not be used */ |
| 7362 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
Shobhit Kumar | f573de5 | 2014-07-30 20:32:37 +0530 | [diff] [blame] | 7363 | return; |
| 7364 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7365 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 7366 | mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe)); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7367 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7368 | |
| 7369 | clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7; |
| 7370 | clock.m2 = mdiv & DPIO_M2DIV_MASK; |
| 7371 | clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf; |
| 7372 | clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7; |
| 7373 | clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f; |
| 7374 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 7375 | pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock); |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7376 | } |
| 7377 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 7378 | static void |
| 7379 | i9xx_get_initial_plane_config(struct intel_crtc *crtc, |
| 7380 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7381 | { |
| 7382 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7383 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7384 | u32 val, base, offset; |
| 7385 | int pipe = crtc->pipe, plane = crtc->plane; |
| 7386 | int fourcc, pixel_format; |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 7387 | unsigned int aligned_height; |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 7388 | struct drm_framebuffer *fb; |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 7389 | struct intel_framebuffer *intel_fb; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7390 | |
Damien Lespiau | 42a7b08 | 2015-02-05 19:35:13 +0000 | [diff] [blame] | 7391 | val = I915_READ(DSPCNTR(plane)); |
| 7392 | if (!(val & DISPLAY_PLANE_ENABLE)) |
| 7393 | return; |
| 7394 | |
Damien Lespiau | d9806c9 | 2015-01-21 14:07:19 +0000 | [diff] [blame] | 7395 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 7396 | if (!intel_fb) { |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7397 | DRM_DEBUG_KMS("failed to alloc fb\n"); |
| 7398 | return; |
| 7399 | } |
| 7400 | |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 7401 | fb = &intel_fb->base; |
| 7402 | |
Ville Syrjälä | d2e9f5f | 2016-11-18 21:52:53 +0200 | [diff] [blame] | 7403 | fb->dev = dev; |
| 7404 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7405 | if (INTEL_GEN(dev_priv) >= 4) { |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 7406 | if (val & DISPPLANE_TILED) { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 7407 | plane_config->tiling = I915_TILING_X; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 7408 | fb->modifier = I915_FORMAT_MOD_X_TILED; |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 7409 | } |
| 7410 | } |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7411 | |
| 7412 | pixel_format = val & DISPPLANE_PIXFORMAT_MASK; |
Damien Lespiau | b35d63f | 2015-01-20 12:51:50 +0000 | [diff] [blame] | 7413 | fourcc = i9xx_format_to_fourcc(pixel_format); |
Ville Syrjälä | 2f3f476 | 2016-11-18 21:52:57 +0200 | [diff] [blame] | 7414 | fb->format = drm_format_info(fourcc); |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7415 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7416 | if (INTEL_GEN(dev_priv) >= 4) { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 7417 | if (plane_config->tiling) |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7418 | offset = I915_READ(DSPTILEOFF(plane)); |
| 7419 | else |
| 7420 | offset = I915_READ(DSPLINOFF(plane)); |
| 7421 | base = I915_READ(DSPSURF(plane)) & 0xfffff000; |
| 7422 | } else { |
| 7423 | base = I915_READ(DSPADDR(plane)); |
| 7424 | } |
| 7425 | plane_config->base = base; |
| 7426 | |
| 7427 | val = I915_READ(PIPESRC(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 7428 | fb->width = ((val >> 16) & 0xfff) + 1; |
| 7429 | fb->height = ((val >> 0) & 0xfff) + 1; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7430 | |
| 7431 | val = I915_READ(DSPSTRIDE(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 7432 | fb->pitches[0] = val & 0xffffffc0; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7433 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 7434 | aligned_height = intel_fb_align_height(dev_priv, |
| 7435 | fb->height, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 7436 | fb->format->format, |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 7437 | fb->modifier); |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7438 | |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 7439 | plane_config->size = fb->pitches[0] * aligned_height; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7440 | |
Damien Lespiau | 2844a92 | 2015-01-20 12:51:48 +0000 | [diff] [blame] | 7441 | DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", |
| 7442 | pipe_name(pipe), plane, fb->width, fb->height, |
Ville Syrjälä | 272725c | 2016-12-14 23:32:20 +0200 | [diff] [blame] | 7443 | fb->format->cpp[0] * 8, base, fb->pitches[0], |
Damien Lespiau | 2844a92 | 2015-01-20 12:51:48 +0000 | [diff] [blame] | 7444 | plane_config->size); |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7445 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 7446 | plane_config->fb = intel_fb; |
Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 7447 | } |
| 7448 | |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7449 | static void chv_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7450 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7451 | { |
| 7452 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 7453 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7454 | int pipe = pipe_config->cpu_transcoder; |
| 7455 | enum dpio_channel port = vlv_pipe_to_channel(pipe); |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 7456 | struct dpll clock; |
Imre Deak | 0d7b6b1 | 2015-07-02 14:29:58 +0300 | [diff] [blame] | 7457 | u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3; |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7458 | int refclk = 100000; |
| 7459 | |
Ville Syrjälä | b521973 | 2016-03-15 16:40:01 +0200 | [diff] [blame] | 7460 | /* In case of DSI, DPLL will not be used */ |
| 7461 | if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0) |
| 7462 | return; |
| 7463 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7464 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7465 | cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port)); |
| 7466 | pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port)); |
| 7467 | pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port)); |
| 7468 | pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port)); |
Imre Deak | 0d7b6b1 | 2015-07-02 14:29:58 +0300 | [diff] [blame] | 7469 | pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port)); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7470 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7471 | |
| 7472 | clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0; |
Imre Deak | 0d7b6b1 | 2015-07-02 14:29:58 +0300 | [diff] [blame] | 7473 | clock.m2 = (pll_dw0 & 0xff) << 22; |
| 7474 | if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN) |
| 7475 | clock.m2 |= pll_dw2 & 0x3fffff; |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7476 | clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf; |
| 7477 | clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7; |
| 7478 | clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f; |
| 7479 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 7480 | pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock); |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7481 | } |
| 7482 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7483 | static bool i9xx_get_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 7484 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7485 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7486 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7487 | enum intel_display_power_domain power_domain; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7488 | uint32_t tmp; |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7489 | bool ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7490 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7491 | power_domain = POWER_DOMAIN_PIPE(crtc->pipe); |
| 7492 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Imre Deak | b5482bd | 2014-03-05 16:20:55 +0200 | [diff] [blame] | 7493 | return false; |
| 7494 | |
Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 7495 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 7496 | pipe_config->shared_dpll = NULL; |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 7497 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7498 | ret = false; |
| 7499 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7500 | tmp = I915_READ(PIPECONF(crtc->pipe)); |
| 7501 | if (!(tmp & PIPECONF_ENABLE)) |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7502 | goto out; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7503 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 7504 | if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || |
| 7505 | IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 7506 | switch (tmp & PIPECONF_BPC_MASK) { |
| 7507 | case PIPECONF_6BPC: |
| 7508 | pipe_config->pipe_bpp = 18; |
| 7509 | break; |
| 7510 | case PIPECONF_8BPC: |
| 7511 | pipe_config->pipe_bpp = 24; |
| 7512 | break; |
| 7513 | case PIPECONF_10BPC: |
| 7514 | pipe_config->pipe_bpp = 30; |
| 7515 | break; |
| 7516 | default: |
| 7517 | break; |
| 7518 | } |
| 7519 | } |
| 7520 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7521 | if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 7522 | (tmp & PIPECONF_COLOR_RANGE_SELECT)) |
Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 7523 | pipe_config->limited_color_range = true; |
| 7524 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7525 | if (INTEL_GEN(dev_priv) < 4) |
Ville Syrjälä | 282740f | 2013-09-04 18:30:03 +0300 | [diff] [blame] | 7526 | pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE; |
| 7527 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7528 | intel_get_pipe_timings(crtc, pipe_config); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 7529 | intel_get_pipe_src_size(crtc, pipe_config); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7530 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7531 | i9xx_get_pfit_config(crtc, pipe_config); |
| 7532 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 7533 | if (INTEL_GEN(dev_priv) >= 4) { |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 7534 | /* No way to read it out on pipes B and C */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7535 | if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A) |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 7536 | tmp = dev_priv->chv_dpll_md[crtc->pipe]; |
| 7537 | else |
| 7538 | tmp = I915_READ(DPLL_MD(crtc->pipe)); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 7539 | pipe_config->pixel_multiplier = |
| 7540 | ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK) |
| 7541 | >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1; |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 7542 | pipe_config->dpll_hw_state.dpll_md = tmp; |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7543 | } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || |
Jani Nikula | 73f67aa | 2016-12-07 22:48:09 +0200 | [diff] [blame] | 7544 | IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) { |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 7545 | tmp = I915_READ(DPLL(crtc->pipe)); |
| 7546 | pipe_config->pixel_multiplier = |
| 7547 | ((tmp & SDVO_MULTIPLIER_MASK) |
| 7548 | >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1; |
| 7549 | } else { |
| 7550 | /* Note that on i915G/GM the pixel multiplier is in the sdvo |
| 7551 | * port and will be fixed up in the encoder->get_config |
| 7552 | * function. */ |
| 7553 | pipe_config->pixel_multiplier = 1; |
| 7554 | } |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 7555 | pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe)); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7556 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 7557 | /* |
| 7558 | * DPLL_DVO_2X_MODE must be enabled for both DPLLs |
| 7559 | * on 830. Filter it out here so that we don't |
| 7560 | * report errors due to that. |
| 7561 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 7562 | if (IS_I830(dev_priv)) |
Ville Syrjälä | 1c4e027 | 2014-09-05 21:52:42 +0300 | [diff] [blame] | 7563 | pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE; |
| 7564 | |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 7565 | pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe)); |
| 7566 | pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe)); |
Ville Syrjälä | 165e901 | 2013-06-26 17:44:15 +0300 | [diff] [blame] | 7567 | } else { |
| 7568 | /* Mask out read-only status bits. */ |
| 7569 | pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV | |
| 7570 | DPLL_PORTC_READY_MASK | |
| 7571 | DPLL_PORTB_READY_MASK); |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 7572 | } |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 7573 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 7574 | if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 7575 | chv_crtc_clock_get(crtc, pipe_config); |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 7576 | else if (IS_VALLEYVIEW(dev_priv)) |
Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 7577 | vlv_crtc_clock_get(crtc, pipe_config); |
| 7578 | else |
| 7579 | i9xx_crtc_clock_get(crtc, pipe_config); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 7580 | |
Ville Syrjälä | 0f64614 | 2015-08-26 19:39:18 +0300 | [diff] [blame] | 7581 | /* |
| 7582 | * Normally the dotclock is filled in by the encoder .get_config() |
| 7583 | * but in case the pipe is enabled w/o any ports we need a sane |
| 7584 | * default. |
| 7585 | */ |
| 7586 | pipe_config->base.adjusted_mode.crtc_clock = |
| 7587 | pipe_config->port_clock / pipe_config->pixel_multiplier; |
| 7588 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 7589 | ret = true; |
| 7590 | |
| 7591 | out: |
| 7592 | intel_display_power_put(dev_priv, power_domain); |
| 7593 | |
| 7594 | return ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7595 | } |
| 7596 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7597 | static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv) |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7598 | { |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7599 | struct intel_encoder *encoder; |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7600 | int i; |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7601 | u32 val, final; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7602 | bool has_lvds = false; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7603 | bool has_cpu_edp = false; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7604 | bool has_panel = false; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7605 | bool has_ck505 = false; |
| 7606 | bool can_ssc = false; |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7607 | bool using_ssc_source = false; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7608 | |
| 7609 | /* We need to take the global config into account */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7610 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7611 | switch (encoder->type) { |
| 7612 | case INTEL_OUTPUT_LVDS: |
| 7613 | has_panel = true; |
| 7614 | has_lvds = true; |
| 7615 | break; |
| 7616 | case INTEL_OUTPUT_EDP: |
| 7617 | has_panel = true; |
Imre Deak | 2de6905 | 2013-05-08 13:14:04 +0300 | [diff] [blame] | 7618 | if (enc_to_dig_port(&encoder->base)->port == PORT_A) |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7619 | has_cpu_edp = true; |
| 7620 | break; |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 7621 | default: |
| 7622 | break; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7623 | } |
| 7624 | } |
| 7625 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 7626 | if (HAS_PCH_IBX(dev_priv)) { |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 7627 | has_ck505 = dev_priv->vbt.display_clock_mode; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7628 | can_ssc = has_ck505; |
| 7629 | } else { |
| 7630 | has_ck505 = false; |
| 7631 | can_ssc = true; |
| 7632 | } |
| 7633 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7634 | /* Check if any DPLLs are using the SSC source */ |
| 7635 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
| 7636 | u32 temp = I915_READ(PCH_DPLL(i)); |
| 7637 | |
| 7638 | if (!(temp & DPLL_VCO_ENABLE)) |
| 7639 | continue; |
| 7640 | |
| 7641 | if ((temp & PLL_REF_INPUT_MASK) == |
| 7642 | PLLB_REF_INPUT_SPREADSPECTRUMIN) { |
| 7643 | using_ssc_source = true; |
| 7644 | break; |
| 7645 | } |
| 7646 | } |
| 7647 | |
| 7648 | DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n", |
| 7649 | has_panel, has_lvds, has_ck505, using_ssc_source); |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7650 | |
| 7651 | /* Ironlake: try to setup display ref clock before DPLL |
| 7652 | * enabling. This is only under driver's control after |
| 7653 | * PCH B stepping, previous chipset stepping should be |
| 7654 | * ignoring this setting. |
| 7655 | */ |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7656 | val = I915_READ(PCH_DREF_CONTROL); |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7657 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7658 | /* As we must carefully and slowly disable/enable each source in turn, |
| 7659 | * compute the final state we want first and check if we need to |
| 7660 | * make any changes at all. |
| 7661 | */ |
| 7662 | final = val; |
| 7663 | final &= ~DREF_NONSPREAD_SOURCE_MASK; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7664 | if (has_ck505) |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7665 | final |= DREF_NONSPREAD_CK505_ENABLE; |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7666 | else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7667 | final |= DREF_NONSPREAD_SOURCE_ENABLE; |
| 7668 | |
Daniel Vetter | 8c07eb6 | 2016-06-09 18:39:07 +0200 | [diff] [blame] | 7669 | final &= ~DREF_SSC_SOURCE_MASK; |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7670 | final &= ~DREF_CPU_SOURCE_OUTPUT_MASK; |
Daniel Vetter | 8c07eb6 | 2016-06-09 18:39:07 +0200 | [diff] [blame] | 7671 | final &= ~DREF_SSC1_ENABLE; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7672 | |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7673 | if (has_panel) { |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7674 | final |= DREF_SSC_SOURCE_ENABLE; |
| 7675 | |
| 7676 | if (intel_panel_use_ssc(dev_priv) && can_ssc) |
| 7677 | final |= DREF_SSC1_ENABLE; |
| 7678 | |
| 7679 | if (has_cpu_edp) { |
| 7680 | if (intel_panel_use_ssc(dev_priv) && can_ssc) |
| 7681 | final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD; |
| 7682 | else |
| 7683 | final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD; |
| 7684 | } else |
| 7685 | final |= DREF_CPU_SOURCE_OUTPUT_DISABLE; |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7686 | } else if (using_ssc_source) { |
| 7687 | final |= DREF_SSC_SOURCE_ENABLE; |
| 7688 | final |= DREF_SSC1_ENABLE; |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7689 | } |
| 7690 | |
| 7691 | if (final == val) |
| 7692 | return; |
| 7693 | |
| 7694 | /* Always enable nonspread source */ |
| 7695 | val &= ~DREF_NONSPREAD_SOURCE_MASK; |
| 7696 | |
| 7697 | if (has_ck505) |
| 7698 | val |= DREF_NONSPREAD_CK505_ENABLE; |
| 7699 | else |
| 7700 | val |= DREF_NONSPREAD_SOURCE_ENABLE; |
| 7701 | |
| 7702 | if (has_panel) { |
| 7703 | val &= ~DREF_SSC_SOURCE_MASK; |
| 7704 | val |= DREF_SSC_SOURCE_ENABLE; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7705 | |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7706 | /* SSC must be turned on before enabling the CPU output */ |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7707 | if (intel_panel_use_ssc(dev_priv) && can_ssc) { |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7708 | DRM_DEBUG_KMS("Using SSC on panel\n"); |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7709 | val |= DREF_SSC1_ENABLE; |
Daniel Vetter | e77166b | 2012-03-30 22:14:05 +0200 | [diff] [blame] | 7710 | } else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7711 | val &= ~DREF_SSC1_ENABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7712 | |
| 7713 | /* Get SSC going before enabling the outputs */ |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7714 | I915_WRITE(PCH_DREF_CONTROL, val); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7715 | POSTING_READ(PCH_DREF_CONTROL); |
| 7716 | udelay(200); |
| 7717 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7718 | val &= ~DREF_CPU_SOURCE_OUTPUT_MASK; |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7719 | |
| 7720 | /* Enable CPU source on CPU attached eDP */ |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7721 | if (has_cpu_edp) { |
Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 7722 | if (intel_panel_use_ssc(dev_priv) && can_ssc) { |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7723 | DRM_DEBUG_KMS("Using SSC on eDP\n"); |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7724 | val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD; |
Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 7725 | } else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7726 | val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7727 | } else |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7728 | val |= DREF_CPU_SOURCE_OUTPUT_DISABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7729 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7730 | I915_WRITE(PCH_DREF_CONTROL, val); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7731 | POSTING_READ(PCH_DREF_CONTROL); |
| 7732 | udelay(200); |
| 7733 | } else { |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7734 | DRM_DEBUG_KMS("Disabling CPU source output\n"); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7735 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7736 | val &= ~DREF_CPU_SOURCE_OUTPUT_MASK; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7737 | |
| 7738 | /* Turn off CPU output */ |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7739 | val |= DREF_CPU_SOURCE_OUTPUT_DISABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7740 | |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7741 | I915_WRITE(PCH_DREF_CONTROL, val); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7742 | POSTING_READ(PCH_DREF_CONTROL); |
| 7743 | udelay(200); |
| 7744 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7745 | if (!using_ssc_source) { |
| 7746 | DRM_DEBUG_KMS("Disabling SSC source\n"); |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7747 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7748 | /* Turn off the SSC source */ |
| 7749 | val &= ~DREF_SSC_SOURCE_MASK; |
| 7750 | val |= DREF_SSC_SOURCE_DISABLE; |
Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 7751 | |
Lyude | 1c1a24d | 2016-06-14 11:04:09 -0400 | [diff] [blame] | 7752 | /* Turn off SSC1 */ |
| 7753 | val &= ~DREF_SSC1_ENABLE; |
| 7754 | |
| 7755 | I915_WRITE(PCH_DREF_CONTROL, val); |
| 7756 | POSTING_READ(PCH_DREF_CONTROL); |
| 7757 | udelay(200); |
| 7758 | } |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7759 | } |
Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 7760 | |
| 7761 | BUG_ON(val != final); |
Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 7762 | } |
| 7763 | |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7764 | static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv) |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7765 | { |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7766 | uint32_t tmp; |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7767 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7768 | tmp = I915_READ(SOUTH_CHICKEN2); |
| 7769 | tmp |= FDI_MPHY_IOSFSB_RESET_CTL; |
| 7770 | I915_WRITE(SOUTH_CHICKEN2, tmp); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7771 | |
Imre Deak | cf3598c | 2016-06-28 13:37:31 +0300 | [diff] [blame] | 7772 | if (wait_for_us(I915_READ(SOUTH_CHICKEN2) & |
| 7773 | FDI_MPHY_IOSFSB_RESET_STATUS, 100)) |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7774 | DRM_ERROR("FDI mPHY reset assert timeout\n"); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7775 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7776 | tmp = I915_READ(SOUTH_CHICKEN2); |
| 7777 | tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL; |
| 7778 | I915_WRITE(SOUTH_CHICKEN2, tmp); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7779 | |
Imre Deak | cf3598c | 2016-06-28 13:37:31 +0300 | [diff] [blame] | 7780 | if (wait_for_us((I915_READ(SOUTH_CHICKEN2) & |
| 7781 | FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100)) |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7782 | DRM_ERROR("FDI mPHY reset de-assert timeout\n"); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7783 | } |
| 7784 | |
| 7785 | /* WaMPhyProgramming:hsw */ |
| 7786 | static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv) |
| 7787 | { |
| 7788 | uint32_t tmp; |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7789 | |
| 7790 | tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY); |
| 7791 | tmp &= ~(0xFF << 24); |
| 7792 | tmp |= (0x12 << 24); |
| 7793 | intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY); |
| 7794 | |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7795 | tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY); |
| 7796 | tmp |= (1 << 11); |
| 7797 | intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY); |
| 7798 | |
| 7799 | tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY); |
| 7800 | tmp |= (1 << 11); |
| 7801 | intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY); |
| 7802 | |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7803 | tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY); |
| 7804 | tmp |= (1 << 24) | (1 << 21) | (1 << 18); |
| 7805 | intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY); |
| 7806 | |
| 7807 | tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY); |
| 7808 | tmp |= (1 << 24) | (1 << 21) | (1 << 18); |
| 7809 | intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY); |
| 7810 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7811 | tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY); |
| 7812 | tmp &= ~(7 << 13); |
| 7813 | tmp |= (5 << 13); |
| 7814 | intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7815 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7816 | tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY); |
| 7817 | tmp &= ~(7 << 13); |
| 7818 | tmp |= (5 << 13); |
| 7819 | intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7820 | |
| 7821 | tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY); |
| 7822 | tmp &= ~0xFF; |
| 7823 | tmp |= 0x1C; |
| 7824 | intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY); |
| 7825 | |
| 7826 | tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY); |
| 7827 | tmp &= ~0xFF; |
| 7828 | tmp |= 0x1C; |
| 7829 | intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY); |
| 7830 | |
| 7831 | tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY); |
| 7832 | tmp &= ~(0xFF << 16); |
| 7833 | tmp |= (0x1C << 16); |
| 7834 | intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY); |
| 7835 | |
| 7836 | tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY); |
| 7837 | tmp &= ~(0xFF << 16); |
| 7838 | tmp |= (0x1C << 16); |
| 7839 | intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY); |
| 7840 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7841 | tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY); |
| 7842 | tmp |= (1 << 27); |
| 7843 | intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7844 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7845 | tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY); |
| 7846 | tmp |= (1 << 27); |
| 7847 | intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7848 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7849 | tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY); |
| 7850 | tmp &= ~(0xF << 28); |
| 7851 | tmp |= (4 << 28); |
| 7852 | intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7853 | |
Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 7854 | tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY); |
| 7855 | tmp &= ~(0xF << 28); |
| 7856 | tmp |= (4 << 28); |
| 7857 | intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7858 | } |
| 7859 | |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7860 | /* Implements 3 different sequences from BSpec chapter "Display iCLK |
| 7861 | * Programming" based on the parameters passed: |
| 7862 | * - Sequence to enable CLKOUT_DP |
| 7863 | * - Sequence to enable CLKOUT_DP without spread |
| 7864 | * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O |
| 7865 | */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7866 | static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv, |
| 7867 | bool with_spread, bool with_fdi) |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7868 | { |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7869 | uint32_t reg, tmp; |
| 7870 | |
| 7871 | if (WARN(with_fdi && !with_spread, "FDI requires downspread\n")) |
| 7872 | with_spread = true; |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 7873 | if (WARN(HAS_PCH_LPT_LP(dev_priv) && |
| 7874 | with_fdi, "LP PCH doesn't have FDI\n")) |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7875 | with_fdi = false; |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7876 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7877 | mutex_lock(&dev_priv->sb_lock); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7878 | |
| 7879 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); |
| 7880 | tmp &= ~SBI_SSCCTL_DISABLE; |
| 7881 | tmp |= SBI_SSCCTL_PATHALT; |
| 7882 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
| 7883 | |
| 7884 | udelay(24); |
| 7885 | |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7886 | if (with_spread) { |
| 7887 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); |
| 7888 | tmp &= ~SBI_SSCCTL_PATHALT; |
| 7889 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 7890 | |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7891 | if (with_fdi) { |
| 7892 | lpt_reset_fdi_mphy(dev_priv); |
| 7893 | lpt_program_fdi_mphy(dev_priv); |
| 7894 | } |
| 7895 | } |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7896 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 7897 | reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0; |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 7898 | tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK); |
| 7899 | tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE; |
| 7900 | intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK); |
Daniel Vetter | c00db24 | 2013-01-22 15:33:27 +0100 | [diff] [blame] | 7901 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7902 | mutex_unlock(&dev_priv->sb_lock); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 7903 | } |
| 7904 | |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7905 | /* Sequence to disable CLKOUT_DP */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7906 | static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7907 | { |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7908 | uint32_t reg, tmp; |
| 7909 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7910 | mutex_lock(&dev_priv->sb_lock); |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7911 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 7912 | reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0; |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7913 | tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK); |
| 7914 | tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE; |
| 7915 | intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK); |
| 7916 | |
| 7917 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); |
| 7918 | if (!(tmp & SBI_SSCCTL_DISABLE)) { |
| 7919 | if (!(tmp & SBI_SSCCTL_PATHALT)) { |
| 7920 | tmp |= SBI_SSCCTL_PATHALT; |
| 7921 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
| 7922 | udelay(32); |
| 7923 | } |
| 7924 | tmp |= SBI_SSCCTL_DISABLE; |
| 7925 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); |
| 7926 | } |
| 7927 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 7928 | mutex_unlock(&dev_priv->sb_lock); |
Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 7929 | } |
| 7930 | |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 7931 | #define BEND_IDX(steps) ((50 + (steps)) / 5) |
| 7932 | |
| 7933 | static const uint16_t sscdivintphase[] = { |
| 7934 | [BEND_IDX( 50)] = 0x3B23, |
| 7935 | [BEND_IDX( 45)] = 0x3B23, |
| 7936 | [BEND_IDX( 40)] = 0x3C23, |
| 7937 | [BEND_IDX( 35)] = 0x3C23, |
| 7938 | [BEND_IDX( 30)] = 0x3D23, |
| 7939 | [BEND_IDX( 25)] = 0x3D23, |
| 7940 | [BEND_IDX( 20)] = 0x3E23, |
| 7941 | [BEND_IDX( 15)] = 0x3E23, |
| 7942 | [BEND_IDX( 10)] = 0x3F23, |
| 7943 | [BEND_IDX( 5)] = 0x3F23, |
| 7944 | [BEND_IDX( 0)] = 0x0025, |
| 7945 | [BEND_IDX( -5)] = 0x0025, |
| 7946 | [BEND_IDX(-10)] = 0x0125, |
| 7947 | [BEND_IDX(-15)] = 0x0125, |
| 7948 | [BEND_IDX(-20)] = 0x0225, |
| 7949 | [BEND_IDX(-25)] = 0x0225, |
| 7950 | [BEND_IDX(-30)] = 0x0325, |
| 7951 | [BEND_IDX(-35)] = 0x0325, |
| 7952 | [BEND_IDX(-40)] = 0x0425, |
| 7953 | [BEND_IDX(-45)] = 0x0425, |
| 7954 | [BEND_IDX(-50)] = 0x0525, |
| 7955 | }; |
| 7956 | |
| 7957 | /* |
| 7958 | * Bend CLKOUT_DP |
| 7959 | * steps -50 to 50 inclusive, in steps of 5 |
| 7960 | * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz) |
| 7961 | * change in clock period = -(steps / 10) * 5.787 ps |
| 7962 | */ |
| 7963 | static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps) |
| 7964 | { |
| 7965 | uint32_t tmp; |
| 7966 | int idx = BEND_IDX(steps); |
| 7967 | |
| 7968 | if (WARN_ON(steps % 5 != 0)) |
| 7969 | return; |
| 7970 | |
| 7971 | if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase))) |
| 7972 | return; |
| 7973 | |
| 7974 | mutex_lock(&dev_priv->sb_lock); |
| 7975 | |
| 7976 | if (steps % 10 != 0) |
| 7977 | tmp = 0xAAAAAAAB; |
| 7978 | else |
| 7979 | tmp = 0x00000000; |
| 7980 | intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK); |
| 7981 | |
| 7982 | tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK); |
| 7983 | tmp &= 0xffff0000; |
| 7984 | tmp |= sscdivintphase[idx]; |
| 7985 | intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK); |
| 7986 | |
| 7987 | mutex_unlock(&dev_priv->sb_lock); |
| 7988 | } |
| 7989 | |
| 7990 | #undef BEND_IDX |
| 7991 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7992 | static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv) |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 7993 | { |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 7994 | struct intel_encoder *encoder; |
| 7995 | bool has_vga = false; |
| 7996 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 7997 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 7998 | switch (encoder->type) { |
| 7999 | case INTEL_OUTPUT_ANALOG: |
| 8000 | has_vga = true; |
| 8001 | break; |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 8002 | default: |
| 8003 | break; |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 8004 | } |
| 8005 | } |
| 8006 | |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 8007 | if (has_vga) { |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 8008 | lpt_bend_clkout_dp(dev_priv, 0); |
| 8009 | lpt_enable_clkout_dp(dev_priv, true, true); |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 8010 | } else { |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 8011 | lpt_disable_clkout_dp(dev_priv); |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 8012 | } |
Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 8013 | } |
| 8014 | |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 8015 | /* |
| 8016 | * Initialize reference clocks when the driver loads |
| 8017 | */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 8018 | void intel_init_pch_refclk(struct drm_i915_private *dev_priv) |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 8019 | { |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 8020 | if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 8021 | ironlake_init_pch_refclk(dev_priv); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 8022 | else if (HAS_PCH_LPT(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 8023 | lpt_init_pch_refclk(dev_priv); |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 8024 | } |
| 8025 | |
Daniel Vetter | 6ff9360 | 2013-04-19 11:24:36 +0200 | [diff] [blame] | 8026 | static void ironlake_set_pipeconf(struct drm_crtc *crtc) |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8027 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8028 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8029 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 8030 | int pipe = intel_crtc->pipe; |
| 8031 | uint32_t val; |
| 8032 | |
Daniel Vetter | 7811407 | 2013-06-13 00:54:57 +0200 | [diff] [blame] | 8033 | val = 0; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8034 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8035 | switch (intel_crtc->config->pipe_bpp) { |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8036 | case 18: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 8037 | val |= PIPECONF_6BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8038 | break; |
| 8039 | case 24: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 8040 | val |= PIPECONF_8BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8041 | break; |
| 8042 | case 30: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 8043 | val |= PIPECONF_10BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8044 | break; |
| 8045 | case 36: |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 8046 | val |= PIPECONF_12BPC; |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8047 | break; |
| 8048 | default: |
Paulo Zanoni | cc769b6 | 2012-09-20 18:36:03 -0300 | [diff] [blame] | 8049 | /* Case prevented by intel_choose_pipe_bpp_dither. */ |
| 8050 | BUG(); |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8051 | } |
| 8052 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8053 | if (intel_crtc->config->dither) |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8054 | val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP); |
| 8055 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8056 | if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8057 | val |= PIPECONF_INTERLACED_ILK; |
| 8058 | else |
| 8059 | val |= PIPECONF_PROGRESSIVE; |
| 8060 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8061 | if (intel_crtc->config->limited_color_range) |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 8062 | val |= PIPECONF_COLOR_RANGE_SELECT; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 8063 | |
Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 8064 | I915_WRITE(PIPECONF(pipe), val); |
| 8065 | POSTING_READ(PIPECONF(pipe)); |
| 8066 | } |
| 8067 | |
Daniel Vetter | 6ff9360 | 2013-04-19 11:24:36 +0200 | [diff] [blame] | 8068 | static void haswell_set_pipeconf(struct drm_crtc *crtc) |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8069 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8070 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8071 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8072 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8073 | u32 val = 0; |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8074 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8075 | if (IS_HASWELL(dev_priv) && intel_crtc->config->dither) |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8076 | val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP); |
| 8077 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8078 | if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8079 | val |= PIPECONF_INTERLACED_ILK; |
| 8080 | else |
| 8081 | val |= PIPECONF_PROGRESSIVE; |
| 8082 | |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 8083 | I915_WRITE(PIPECONF(cpu_transcoder), val); |
| 8084 | POSTING_READ(PIPECONF(cpu_transcoder)); |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8085 | } |
| 8086 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8087 | static void haswell_set_pipemisc(struct drm_crtc *crtc) |
| 8088 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8089 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8090 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 8091 | |
| 8092 | if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) { |
| 8093 | u32 val = 0; |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 8094 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8095 | switch (intel_crtc->config->pipe_bpp) { |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 8096 | case 18: |
| 8097 | val |= PIPEMISC_DITHER_6_BPC; |
| 8098 | break; |
| 8099 | case 24: |
| 8100 | val |= PIPEMISC_DITHER_8_BPC; |
| 8101 | break; |
| 8102 | case 30: |
| 8103 | val |= PIPEMISC_DITHER_10_BPC; |
| 8104 | break; |
| 8105 | case 36: |
| 8106 | val |= PIPEMISC_DITHER_12_BPC; |
| 8107 | break; |
| 8108 | default: |
| 8109 | /* Case prevented by pipe_config_set_bpp. */ |
| 8110 | BUG(); |
| 8111 | } |
| 8112 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8113 | if (intel_crtc->config->dither) |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 8114 | val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP; |
| 8115 | |
Jani Nikula | 391bf04 | 2016-03-18 17:05:40 +0200 | [diff] [blame] | 8116 | I915_WRITE(PIPEMISC(intel_crtc->pipe), val); |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 8117 | } |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 8118 | } |
| 8119 | |
Paulo Zanoni | d4b1931 | 2012-11-29 11:29:32 -0200 | [diff] [blame] | 8120 | int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp) |
| 8121 | { |
| 8122 | /* |
| 8123 | * Account for spread spectrum to avoid |
| 8124 | * oversubscribing the link. Max center spread |
| 8125 | * is 2.5%; use 5% for safety's sake. |
| 8126 | */ |
| 8127 | u32 bps = target_clock * bpp * 21 / 20; |
Ville Syrjälä | 619d4d0 | 2014-02-27 14:23:14 +0200 | [diff] [blame] | 8128 | return DIV_ROUND_UP(bps, link_bw * 8); |
Paulo Zanoni | d4b1931 | 2012-11-29 11:29:32 -0200 | [diff] [blame] | 8129 | } |
| 8130 | |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 8131 | static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor) |
Daniel Vetter | 6cf86a5 | 2013-04-02 23:38:10 +0200 | [diff] [blame] | 8132 | { |
Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 8133 | return i9xx_dpll_compute_m(dpll) < factor * dpll->n; |
Paulo Zanoni | f48d8f2 | 2012-09-20 18:36:04 -0300 | [diff] [blame] | 8134 | } |
| 8135 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8136 | static void ironlake_compute_dpll(struct intel_crtc *intel_crtc, |
| 8137 | struct intel_crtc_state *crtc_state, |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 8138 | struct dpll *reduced_clock) |
Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 8139 | { |
| 8140 | struct drm_crtc *crtc = &intel_crtc->base; |
| 8141 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8142 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8143 | u32 dpll, fp, fp2; |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8144 | int factor; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8145 | |
Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 8146 | /* Enable autotuning of the PLL clock (if permissible) */ |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 8147 | factor = 21; |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8148 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 8149 | if ((intel_panel_use_ssc(dev_priv) && |
Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 8150 | dev_priv->vbt.lvds_ssc_freq == 100000) || |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 8151 | (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev))) |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 8152 | factor = 25; |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8153 | } else if (crtc_state->sdvo_tv_clock) |
Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 8154 | factor = 20; |
Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 8155 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8156 | fp = i9xx_dpll_compute_fp(&crtc_state->dpll); |
Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 8157 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8158 | if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor)) |
| 8159 | fp |= FP_CB_TUNE; |
| 8160 | |
| 8161 | if (reduced_clock) { |
| 8162 | fp2 = i9xx_dpll_compute_fp(reduced_clock); |
| 8163 | |
| 8164 | if (reduced_clock->m < factor * reduced_clock->n) |
| 8165 | fp2 |= FP_CB_TUNE; |
| 8166 | } else { |
| 8167 | fp2 = fp; |
| 8168 | } |
Daniel Vetter | 9a7c789 | 2013-04-04 22:20:34 +0200 | [diff] [blame] | 8169 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 8170 | dpll = 0; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 8171 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8172 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 8173 | dpll |= DPLLB_MODE_LVDS; |
| 8174 | else |
| 8175 | dpll |= DPLLB_MODE_DAC_SERIAL; |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 8176 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8177 | dpll |= (crtc_state->pixel_multiplier - 1) |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 8178 | << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT; |
Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 8179 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8180 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) || |
| 8181 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 8182 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8183 | |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 8184 | if (intel_crtc_has_dp_encoder(crtc_state)) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 8185 | dpll |= DPLL_SDVO_HIGH_SPEED; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8186 | |
Ville Syrjälä | 7d7f863 | 2016-09-26 11:30:46 +0300 | [diff] [blame] | 8187 | /* |
| 8188 | * The high speed IO clock is only really required for |
| 8189 | * SDVO/HDMI/DP, but we also enable it for CRT to make it |
| 8190 | * possible to share the DPLL between CRT and HDMI. Enabling |
| 8191 | * the clock needlessly does no real harm, except use up a |
| 8192 | * bit of power potentially. |
| 8193 | * |
| 8194 | * We'll limit this to IVB with 3 pipes, since it has only two |
| 8195 | * DPLLs and so DPLL sharing is the only way to get three pipes |
| 8196 | * driving PCH ports at the same time. On SNB we could do this, |
| 8197 | * and potentially avoid enabling the second DPLL, but it's not |
| 8198 | * clear if it''s a win or loss power wise. No point in doing |
| 8199 | * this on ILK at all since it has a fixed DPLL<->pipe mapping. |
| 8200 | */ |
| 8201 | if (INTEL_INFO(dev_priv)->num_pipes == 3 && |
| 8202 | intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) |
| 8203 | dpll |= DPLL_SDVO_HIGH_SPEED; |
| 8204 | |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 8205 | /* compute bitmask from p1 value */ |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8206 | dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 8207 | /* also FPA1 */ |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8208 | dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT; |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 8209 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8210 | switch (crtc_state->dpll.p2) { |
Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 8211 | case 5: |
| 8212 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5; |
| 8213 | break; |
| 8214 | case 7: |
| 8215 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7; |
| 8216 | break; |
| 8217 | case 10: |
| 8218 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10; |
| 8219 | break; |
| 8220 | case 14: |
| 8221 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14; |
| 8222 | break; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8223 | } |
| 8224 | |
Ville Syrjälä | 3d6e9ee | 2016-06-22 21:57:03 +0300 | [diff] [blame] | 8225 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
| 8226 | intel_panel_use_ssc(dev_priv)) |
Kristian Høgsberg | 43565a0 | 2009-02-13 20:56:52 -0500 | [diff] [blame] | 8227 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8228 | else |
| 8229 | dpll |= PLL_REF_INPUT_DREFCLK; |
| 8230 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8231 | dpll |= DPLL_VCO_ENABLE; |
| 8232 | |
| 8233 | crtc_state->dpll_hw_state.dpll = dpll; |
| 8234 | crtc_state->dpll_hw_state.fp0 = fp; |
| 8235 | crtc_state->dpll_hw_state.fp1 = fp2; |
Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 8236 | } |
| 8237 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8238 | static int ironlake_crtc_compute_clock(struct intel_crtc *crtc, |
| 8239 | struct intel_crtc_state *crtc_state) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8240 | { |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 8241 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8242 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 8243 | struct dpll reduced_clock; |
Ander Conselvan de Oliveira | 7ed9f89 | 2016-03-21 18:00:07 +0200 | [diff] [blame] | 8244 | bool has_reduced_clock = false; |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 8245 | struct intel_shared_dpll *pll; |
Ander Conselvan de Oliveira | 1b6f495 | 2016-05-04 12:11:59 +0300 | [diff] [blame] | 8246 | const struct intel_limit *limit; |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 8247 | int refclk = 120000; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8248 | |
Ander Conselvan de Oliveira | dd3cd74 | 2015-05-15 13:34:29 +0300 | [diff] [blame] | 8249 | memset(&crtc_state->dpll_hw_state, 0, |
| 8250 | sizeof(crtc_state->dpll_hw_state)); |
| 8251 | |
Ander Conselvan de Oliveira | ded220e | 2016-03-21 18:00:09 +0200 | [diff] [blame] | 8252 | crtc->lowfreq_avail = false; |
| 8253 | |
| 8254 | /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */ |
| 8255 | if (!crtc_state->has_pch_encoder) |
| 8256 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8257 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8258 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) { |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 8259 | if (intel_panel_use_ssc(dev_priv)) { |
| 8260 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", |
| 8261 | dev_priv->vbt.lvds_ssc_freq); |
| 8262 | refclk = dev_priv->vbt.lvds_ssc_freq; |
| 8263 | } |
| 8264 | |
| 8265 | if (intel_is_dual_link_lvds(dev)) { |
| 8266 | if (refclk == 100000) |
| 8267 | limit = &intel_limits_ironlake_dual_lvds_100m; |
| 8268 | else |
| 8269 | limit = &intel_limits_ironlake_dual_lvds; |
| 8270 | } else { |
| 8271 | if (refclk == 100000) |
| 8272 | limit = &intel_limits_ironlake_single_lvds_100m; |
| 8273 | else |
| 8274 | limit = &intel_limits_ironlake_single_lvds; |
| 8275 | } |
| 8276 | } else { |
| 8277 | limit = &intel_limits_ironlake_dac; |
| 8278 | } |
| 8279 | |
Ander Conselvan de Oliveira | 364ee29 | 2016-03-21 18:00:10 +0200 | [diff] [blame] | 8280 | if (!crtc_state->clock_set && |
Ander Conselvan de Oliveira | 997c030 | 2016-03-21 18:00:12 +0200 | [diff] [blame] | 8281 | !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock, |
| 8282 | refclk, NULL, &crtc_state->dpll)) { |
Ander Conselvan de Oliveira | 364ee29 | 2016-03-21 18:00:10 +0200 | [diff] [blame] | 8283 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
| 8284 | return -EINVAL; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 8285 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8286 | |
Ander Conselvan de Oliveira | b75ca6f | 2016-03-21 18:00:11 +0200 | [diff] [blame] | 8287 | ironlake_compute_dpll(crtc, crtc_state, |
| 8288 | has_reduced_clock ? &reduced_clock : NULL); |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 8289 | |
Ander Conselvan de Oliveira | ded220e | 2016-03-21 18:00:09 +0200 | [diff] [blame] | 8290 | pll = intel_get_shared_dpll(crtc, crtc_state, NULL); |
| 8291 | if (pll == NULL) { |
| 8292 | DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n", |
| 8293 | pipe_name(crtc->pipe)); |
| 8294 | return -EINVAL; |
Ander Conselvan de Oliveira | 3fb3770 | 2014-10-29 11:32:35 +0200 | [diff] [blame] | 8295 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8296 | |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 8297 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) && |
Ander Conselvan de Oliveira | ded220e | 2016-03-21 18:00:09 +0200 | [diff] [blame] | 8298 | has_reduced_clock) |
Ander Conselvan de Oliveira | c765319 | 2014-10-20 13:46:44 +0300 | [diff] [blame] | 8299 | crtc->lowfreq_avail = true; |
Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 8300 | |
Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 8301 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8302 | } |
| 8303 | |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8304 | static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc, |
| 8305 | struct intel_link_m_n *m_n) |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8306 | { |
| 8307 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8308 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8309 | enum pipe pipe = crtc->pipe; |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8310 | |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8311 | m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe)); |
| 8312 | m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe)); |
| 8313 | m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe)) |
| 8314 | & ~TU_SIZE_MASK; |
| 8315 | m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe)); |
| 8316 | m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe)) |
| 8317 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
| 8318 | } |
| 8319 | |
| 8320 | static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc, |
| 8321 | enum transcoder transcoder, |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 8322 | struct intel_link_m_n *m_n, |
| 8323 | struct intel_link_m_n *m2_n2) |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8324 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 8325 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8326 | enum pipe pipe = crtc->pipe; |
| 8327 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 8328 | if (INTEL_GEN(dev_priv) >= 5) { |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8329 | m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder)); |
| 8330 | m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder)); |
| 8331 | m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder)) |
| 8332 | & ~TU_SIZE_MASK; |
| 8333 | m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder)); |
| 8334 | m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder)) |
| 8335 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 8336 | /* Read M2_N2 registers only for gen < 8 (M2_N2 available for |
| 8337 | * gen < 8) and if DRRS is supported (to make sure the |
| 8338 | * registers are not unnecessarily read). |
| 8339 | */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 8340 | if (m2_n2 && INTEL_GEN(dev_priv) < 8 && |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 8341 | crtc->config->has_drrs) { |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 8342 | m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder)); |
| 8343 | m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder)); |
| 8344 | m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder)) |
| 8345 | & ~TU_SIZE_MASK; |
| 8346 | m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder)); |
| 8347 | m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder)) |
| 8348 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
| 8349 | } |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8350 | } else { |
| 8351 | m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe)); |
| 8352 | m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe)); |
| 8353 | m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe)) |
| 8354 | & ~TU_SIZE_MASK; |
| 8355 | m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe)); |
| 8356 | m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe)) |
| 8357 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; |
| 8358 | } |
| 8359 | } |
| 8360 | |
| 8361 | void intel_dp_get_m_n(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8362 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8363 | { |
Ander Conselvan de Oliveira | 681a850 | 2015-01-15 14:55:24 +0200 | [diff] [blame] | 8364 | if (pipe_config->has_pch_encoder) |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8365 | intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n); |
| 8366 | else |
| 8367 | intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder, |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 8368 | &pipe_config->dp_m_n, |
| 8369 | &pipe_config->dp_m2_n2); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8370 | } |
| 8371 | |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8372 | static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8373 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8374 | { |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 8375 | intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder, |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 8376 | &pipe_config->fdi_m_n, NULL); |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8377 | } |
| 8378 | |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 8379 | static void skylake_get_pfit_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8380 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 8381 | { |
| 8382 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8383 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 8384 | struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state; |
| 8385 | uint32_t ps_ctrl = 0; |
| 8386 | int id = -1; |
| 8387 | int i; |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 8388 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 8389 | /* find scaler attached to this pipe */ |
| 8390 | for (i = 0; i < crtc->num_scalers; i++) { |
| 8391 | ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i)); |
| 8392 | if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) { |
| 8393 | id = i; |
| 8394 | pipe_config->pch_pfit.enabled = true; |
| 8395 | pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i)); |
| 8396 | pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i)); |
| 8397 | break; |
| 8398 | } |
| 8399 | } |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 8400 | |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 8401 | scaler_state->scaler_id = id; |
| 8402 | if (id >= 0) { |
| 8403 | scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX); |
| 8404 | } else { |
| 8405 | scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 8406 | } |
| 8407 | } |
| 8408 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 8409 | static void |
| 8410 | skylake_get_initial_plane_config(struct intel_crtc *crtc, |
| 8411 | struct intel_initial_plane_config *plane_config) |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8412 | { |
| 8413 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8414 | struct drm_i915_private *dev_priv = to_i915(dev); |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8415 | u32 val, base, offset, stride_mult, tiling; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8416 | int pipe = crtc->pipe; |
| 8417 | int fourcc, pixel_format; |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 8418 | unsigned int aligned_height; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8419 | struct drm_framebuffer *fb; |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8420 | struct intel_framebuffer *intel_fb; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8421 | |
Damien Lespiau | d9806c9 | 2015-01-21 14:07:19 +0000 | [diff] [blame] | 8422 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8423 | if (!intel_fb) { |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8424 | DRM_DEBUG_KMS("failed to alloc fb\n"); |
| 8425 | return; |
| 8426 | } |
| 8427 | |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8428 | fb = &intel_fb->base; |
| 8429 | |
Ville Syrjälä | d2e9f5f | 2016-11-18 21:52:53 +0200 | [diff] [blame] | 8430 | fb->dev = dev; |
| 8431 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8432 | val = I915_READ(PLANE_CTL(pipe, 0)); |
Damien Lespiau | 42a7b08 | 2015-02-05 19:35:13 +0000 | [diff] [blame] | 8433 | if (!(val & PLANE_CTL_ENABLE)) |
| 8434 | goto error; |
| 8435 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8436 | pixel_format = val & PLANE_CTL_FORMAT_MASK; |
| 8437 | fourcc = skl_format_to_fourcc(pixel_format, |
| 8438 | val & PLANE_CTL_ORDER_RGBX, |
| 8439 | val & PLANE_CTL_ALPHA_MASK); |
Ville Syrjälä | 2f3f476 | 2016-11-18 21:52:57 +0200 | [diff] [blame] | 8440 | fb->format = drm_format_info(fourcc); |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8441 | |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8442 | tiling = val & PLANE_CTL_TILED_MASK; |
| 8443 | switch (tiling) { |
| 8444 | case PLANE_CTL_TILED_LINEAR: |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8445 | fb->modifier = DRM_FORMAT_MOD_NONE; |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8446 | break; |
| 8447 | case PLANE_CTL_TILED_X: |
| 8448 | plane_config->tiling = I915_TILING_X; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8449 | fb->modifier = I915_FORMAT_MOD_X_TILED; |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8450 | break; |
| 8451 | case PLANE_CTL_TILED_Y: |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8452 | fb->modifier = I915_FORMAT_MOD_Y_TILED; |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8453 | break; |
| 8454 | case PLANE_CTL_TILED_YF: |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8455 | fb->modifier = I915_FORMAT_MOD_Yf_TILED; |
Damien Lespiau | 40f4628 | 2015-02-27 11:15:21 +0000 | [diff] [blame] | 8456 | break; |
| 8457 | default: |
| 8458 | MISSING_CASE(tiling); |
| 8459 | goto error; |
| 8460 | } |
| 8461 | |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8462 | base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000; |
| 8463 | plane_config->base = base; |
| 8464 | |
| 8465 | offset = I915_READ(PLANE_OFFSET(pipe, 0)); |
| 8466 | |
| 8467 | val = I915_READ(PLANE_SIZE(pipe, 0)); |
| 8468 | fb->height = ((val >> 16) & 0xfff) + 1; |
| 8469 | fb->width = ((val >> 0) & 0x1fff) + 1; |
| 8470 | |
| 8471 | val = I915_READ(PLANE_STRIDE(pipe, 0)); |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8472 | stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 8473 | fb->format->format); |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8474 | fb->pitches[0] = (val & 0x3ff) * stride_mult; |
| 8475 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 8476 | aligned_height = intel_fb_align_height(dev_priv, |
| 8477 | fb->height, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 8478 | fb->format->format, |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8479 | fb->modifier); |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8480 | |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 8481 | plane_config->size = fb->pitches[0] * aligned_height; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8482 | |
| 8483 | DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", |
| 8484 | pipe_name(pipe), fb->width, fb->height, |
Ville Syrjälä | 272725c | 2016-12-14 23:32:20 +0200 | [diff] [blame] | 8485 | fb->format->cpp[0] * 8, base, fb->pitches[0], |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8486 | plane_config->size); |
| 8487 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 8488 | plane_config->fb = intel_fb; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8489 | return; |
| 8490 | |
| 8491 | error: |
Matthew Auld | d1a3a03 | 2016-08-23 16:00:44 +0100 | [diff] [blame] | 8492 | kfree(intel_fb); |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 8493 | } |
| 8494 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8495 | static void ironlake_get_pfit_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8496 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8497 | { |
| 8498 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8499 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8500 | uint32_t tmp; |
| 8501 | |
| 8502 | tmp = I915_READ(PF_CTL(crtc->pipe)); |
| 8503 | |
| 8504 | if (tmp & PF_ENABLE) { |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 8505 | pipe_config->pch_pfit.enabled = true; |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8506 | pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe)); |
| 8507 | pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe)); |
Daniel Vetter | cb8b2a3 | 2013-06-01 17:16:23 +0200 | [diff] [blame] | 8508 | |
| 8509 | /* We currently do not free assignements of panel fitters on |
| 8510 | * ivb/hsw (since we don't use the higher upscaling modes which |
| 8511 | * differentiates them) so just WARN about this case for now. */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 8512 | if (IS_GEN7(dev_priv)) { |
Daniel Vetter | cb8b2a3 | 2013-06-01 17:16:23 +0200 | [diff] [blame] | 8513 | WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) != |
| 8514 | PF_PIPE_SEL_IVB(crtc->pipe)); |
| 8515 | } |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8516 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8517 | } |
| 8518 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 8519 | static void |
| 8520 | ironlake_get_initial_plane_config(struct intel_crtc *crtc, |
| 8521 | struct intel_initial_plane_config *plane_config) |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8522 | { |
| 8523 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8524 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8525 | u32 val, base, offset; |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 8526 | int pipe = crtc->pipe; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8527 | int fourcc, pixel_format; |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 8528 | unsigned int aligned_height; |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8529 | struct drm_framebuffer *fb; |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8530 | struct intel_framebuffer *intel_fb; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8531 | |
Damien Lespiau | 42a7b08 | 2015-02-05 19:35:13 +0000 | [diff] [blame] | 8532 | val = I915_READ(DSPCNTR(pipe)); |
| 8533 | if (!(val & DISPLAY_PLANE_ENABLE)) |
| 8534 | return; |
| 8535 | |
Damien Lespiau | d9806c9 | 2015-01-21 14:07:19 +0000 | [diff] [blame] | 8536 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8537 | if (!intel_fb) { |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8538 | DRM_DEBUG_KMS("failed to alloc fb\n"); |
| 8539 | return; |
| 8540 | } |
| 8541 | |
Damien Lespiau | 1b842c8 | 2015-01-21 13:50:54 +0000 | [diff] [blame] | 8542 | fb = &intel_fb->base; |
| 8543 | |
Ville Syrjälä | d2e9f5f | 2016-11-18 21:52:53 +0200 | [diff] [blame] | 8544 | fb->dev = dev; |
| 8545 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 8546 | if (INTEL_GEN(dev_priv) >= 4) { |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 8547 | if (val & DISPPLANE_TILED) { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 8548 | plane_config->tiling = I915_TILING_X; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8549 | fb->modifier = I915_FORMAT_MOD_X_TILED; |
Daniel Vetter | 18c5247 | 2015-02-10 17:16:09 +0000 | [diff] [blame] | 8550 | } |
| 8551 | } |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8552 | |
| 8553 | pixel_format = val & DISPPLANE_PIXFORMAT_MASK; |
Damien Lespiau | b35d63f | 2015-01-20 12:51:50 +0000 | [diff] [blame] | 8554 | fourcc = i9xx_format_to_fourcc(pixel_format); |
Ville Syrjälä | 2f3f476 | 2016-11-18 21:52:57 +0200 | [diff] [blame] | 8555 | fb->format = drm_format_info(fourcc); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8556 | |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 8557 | base = I915_READ(DSPSURF(pipe)) & 0xfffff000; |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 8558 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 8559 | offset = I915_READ(DSPOFFSET(pipe)); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8560 | } else { |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 8561 | if (plane_config->tiling) |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 8562 | offset = I915_READ(DSPTILEOFF(pipe)); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8563 | else |
Damien Lespiau | aeee5a4 | 2015-01-20 12:51:47 +0000 | [diff] [blame] | 8564 | offset = I915_READ(DSPLINOFF(pipe)); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8565 | } |
| 8566 | plane_config->base = base; |
| 8567 | |
| 8568 | val = I915_READ(PIPESRC(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8569 | fb->width = ((val >> 16) & 0xfff) + 1; |
| 8570 | fb->height = ((val >> 0) & 0xfff) + 1; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8571 | |
| 8572 | val = I915_READ(DSPSTRIDE(pipe)); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8573 | fb->pitches[0] = val & 0xffffffc0; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8574 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 8575 | aligned_height = intel_fb_align_height(dev_priv, |
| 8576 | fb->height, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 8577 | fb->format->format, |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 8578 | fb->modifier); |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8579 | |
Daniel Vetter | f37b5c2 | 2015-02-10 23:12:27 +0100 | [diff] [blame] | 8580 | plane_config->size = fb->pitches[0] * aligned_height; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8581 | |
Damien Lespiau | 2844a92 | 2015-01-20 12:51:48 +0000 | [diff] [blame] | 8582 | DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", |
| 8583 | pipe_name(pipe), fb->width, fb->height, |
Ville Syrjälä | 272725c | 2016-12-14 23:32:20 +0200 | [diff] [blame] | 8584 | fb->format->cpp[0] * 8, base, fb->pitches[0], |
Damien Lespiau | 2844a92 | 2015-01-20 12:51:48 +0000 | [diff] [blame] | 8585 | plane_config->size); |
Damien Lespiau | b113d5e | 2015-01-20 12:51:46 +0000 | [diff] [blame] | 8586 | |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 8587 | plane_config->fb = intel_fb; |
Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 8588 | } |
| 8589 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8590 | static bool ironlake_get_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8591 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8592 | { |
| 8593 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8594 | struct drm_i915_private *dev_priv = to_i915(dev); |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8595 | enum intel_display_power_domain power_domain; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8596 | uint32_t tmp; |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8597 | bool ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8598 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8599 | power_domain = POWER_DOMAIN_PIPE(crtc->pipe); |
| 8600 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Paulo Zanoni | 930e8c9 | 2014-07-04 13:38:34 -0300 | [diff] [blame] | 8601 | return false; |
| 8602 | |
Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 8603 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8604 | pipe_config->shared_dpll = NULL; |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 8605 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8606 | ret = false; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8607 | tmp = I915_READ(PIPECONF(crtc->pipe)); |
| 8608 | if (!(tmp & PIPECONF_ENABLE)) |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8609 | goto out; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8610 | |
Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 8611 | switch (tmp & PIPECONF_BPC_MASK) { |
| 8612 | case PIPECONF_6BPC: |
| 8613 | pipe_config->pipe_bpp = 18; |
| 8614 | break; |
| 8615 | case PIPECONF_8BPC: |
| 8616 | pipe_config->pipe_bpp = 24; |
| 8617 | break; |
| 8618 | case PIPECONF_10BPC: |
| 8619 | pipe_config->pipe_bpp = 30; |
| 8620 | break; |
| 8621 | case PIPECONF_12BPC: |
| 8622 | pipe_config->pipe_bpp = 36; |
| 8623 | break; |
| 8624 | default: |
| 8625 | break; |
| 8626 | } |
| 8627 | |
Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 8628 | if (tmp & PIPECONF_COLOR_RANGE_SELECT) |
| 8629 | pipe_config->limited_color_range = true; |
| 8630 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 8631 | if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) { |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 8632 | struct intel_shared_dpll *pll; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8633 | enum intel_dpll_id pll_id; |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 8634 | |
Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 8635 | pipe_config->has_pch_encoder = true; |
| 8636 | |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 8637 | tmp = I915_READ(FDI_RX_CTL(crtc->pipe)); |
| 8638 | pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >> |
| 8639 | FDI_DP_PORT_WIDTH_SHIFT) + 1; |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 8640 | |
| 8641 | ironlake_get_fdi_m_n_config(crtc, pipe_config); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 8642 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 8643 | if (HAS_PCH_IBX(dev_priv)) { |
Imre Deak | d9a7bc6 | 2016-05-12 16:18:50 +0300 | [diff] [blame] | 8644 | /* |
| 8645 | * The pipe->pch transcoder and pch transcoder->pll |
| 8646 | * mapping is fixed. |
| 8647 | */ |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8648 | pll_id = (enum intel_dpll_id) crtc->pipe; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 8649 | } else { |
| 8650 | tmp = I915_READ(PCH_DPLL_SEL); |
| 8651 | if (tmp & TRANS_DPLLB_SEL(crtc->pipe)) |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8652 | pll_id = DPLL_ID_PCH_PLL_B; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 8653 | else |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8654 | pll_id= DPLL_ID_PCH_PLL_A; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 8655 | } |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 8656 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8657 | pipe_config->shared_dpll = |
| 8658 | intel_get_shared_dpll_by_id(dev_priv, pll_id); |
| 8659 | pll = pipe_config->shared_dpll; |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 8660 | |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 8661 | WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll, |
| 8662 | &pipe_config->dpll_hw_state)); |
Daniel Vetter | c93f54c | 2013-06-27 19:47:19 +0200 | [diff] [blame] | 8663 | |
| 8664 | tmp = pipe_config->dpll_hw_state.dpll; |
| 8665 | pipe_config->pixel_multiplier = |
| 8666 | ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK) |
| 8667 | >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 8668 | |
| 8669 | ironlake_pch_clock_get(crtc, pipe_config); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 8670 | } else { |
| 8671 | pipe_config->pixel_multiplier = 1; |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 8672 | } |
| 8673 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8674 | intel_get_pipe_timings(crtc, pipe_config); |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 8675 | intel_get_pipe_src_size(crtc, pipe_config); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 8676 | |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 8677 | ironlake_get_pfit_config(crtc, pipe_config); |
| 8678 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 8679 | ret = true; |
| 8680 | |
| 8681 | out: |
| 8682 | intel_display_power_put(dev_priv, power_domain); |
| 8683 | |
| 8684 | return ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 8685 | } |
| 8686 | |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8687 | static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv) |
| 8688 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 8689 | struct drm_device *dev = &dev_priv->drm; |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8690 | struct intel_crtc *crtc; |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8691 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 8692 | for_each_intel_crtc(dev, crtc) |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8693 | I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n", |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8694 | pipe_name(crtc->pipe)); |
| 8695 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8696 | I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n"); |
| 8697 | I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n"); |
Ville Syrjälä | 01403de | 2015-09-18 20:03:33 +0300 | [diff] [blame] | 8698 | I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n"); |
| 8699 | I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n"); |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 8700 | I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8701 | I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE, |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8702 | "CPU PWM1 enabled\n"); |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 8703 | if (IS_HASWELL(dev_priv)) |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8704 | I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE, |
Paulo Zanoni | c5107b8 | 2014-07-04 11:50:30 -0300 | [diff] [blame] | 8705 | "CPU PWM2 enabled\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8706 | I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE, |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8707 | "PCH PWM1 enabled\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8708 | I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE, |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8709 | "Utility pin enabled\n"); |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8710 | I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n"); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8711 | |
Paulo Zanoni | 9926ada | 2014-04-01 19:39:47 -0300 | [diff] [blame] | 8712 | /* |
| 8713 | * In theory we can still leave IRQs enabled, as long as only the HPD |
| 8714 | * interrupts remain enabled. We used to check for that, but since it's |
| 8715 | * gen-specific and since we only disable LCPLL after we fully disable |
| 8716 | * the interrupts, the check below should be enough. |
| 8717 | */ |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 8718 | I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n"); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8719 | } |
| 8720 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8721 | static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv) |
| 8722 | { |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 8723 | if (IS_HASWELL(dev_priv)) |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8724 | return I915_READ(D_COMP_HSW); |
| 8725 | else |
| 8726 | return I915_READ(D_COMP_BDW); |
| 8727 | } |
| 8728 | |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8729 | static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val) |
| 8730 | { |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 8731 | if (IS_HASWELL(dev_priv)) { |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8732 | mutex_lock(&dev_priv->rps.hw_lock); |
| 8733 | if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, |
| 8734 | val)) |
Chris Wilson | 79cf219 | 2016-08-24 11:16:07 +0100 | [diff] [blame] | 8735 | DRM_DEBUG_KMS("Failed to write to D_COMP\n"); |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8736 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 8737 | } else { |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8738 | I915_WRITE(D_COMP_BDW, val); |
| 8739 | POSTING_READ(D_COMP_BDW); |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8740 | } |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8741 | } |
| 8742 | |
| 8743 | /* |
| 8744 | * This function implements pieces of two sequences from BSpec: |
| 8745 | * - Sequence for display software to disable LCPLL |
| 8746 | * - Sequence for display software to allow package C8+ |
| 8747 | * The steps implemented here are just the steps that actually touch the LCPLL |
| 8748 | * register. Callers should take care of disabling all the display engine |
| 8749 | * functions, doing the mode unset, fixing interrupts, etc. |
| 8750 | */ |
Paulo Zanoni | 6ff58d5 | 2013-09-24 13:52:57 -0300 | [diff] [blame] | 8751 | static void hsw_disable_lcpll(struct drm_i915_private *dev_priv, |
| 8752 | bool switch_to_fclk, bool allow_power_down) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8753 | { |
| 8754 | uint32_t val; |
| 8755 | |
| 8756 | assert_can_disable_lcpll(dev_priv); |
| 8757 | |
| 8758 | val = I915_READ(LCPLL_CTL); |
| 8759 | |
| 8760 | if (switch_to_fclk) { |
| 8761 | val |= LCPLL_CD_SOURCE_FCLK; |
| 8762 | I915_WRITE(LCPLL_CTL, val); |
| 8763 | |
Imre Deak | f53dd63 | 2016-06-28 13:37:32 +0300 | [diff] [blame] | 8764 | if (wait_for_us(I915_READ(LCPLL_CTL) & |
| 8765 | LCPLL_CD_SOURCE_FCLK_DONE, 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8766 | DRM_ERROR("Switching to FCLK failed\n"); |
| 8767 | |
| 8768 | val = I915_READ(LCPLL_CTL); |
| 8769 | } |
| 8770 | |
| 8771 | val |= LCPLL_PLL_DISABLE; |
| 8772 | I915_WRITE(LCPLL_CTL, val); |
| 8773 | POSTING_READ(LCPLL_CTL); |
| 8774 | |
Chris Wilson | 24d8441 | 2016-06-30 15:33:07 +0100 | [diff] [blame] | 8775 | if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8776 | DRM_ERROR("LCPLL still locked\n"); |
| 8777 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8778 | val = hsw_read_dcomp(dev_priv); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8779 | val |= D_COMP_COMP_DISABLE; |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8780 | hsw_write_dcomp(dev_priv, val); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8781 | ndelay(100); |
| 8782 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8783 | if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0, |
| 8784 | 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8785 | DRM_ERROR("D_COMP RCOMP still in progress\n"); |
| 8786 | |
| 8787 | if (allow_power_down) { |
| 8788 | val = I915_READ(LCPLL_CTL); |
| 8789 | val |= LCPLL_POWER_DOWN_ALLOW; |
| 8790 | I915_WRITE(LCPLL_CTL, val); |
| 8791 | POSTING_READ(LCPLL_CTL); |
| 8792 | } |
| 8793 | } |
| 8794 | |
| 8795 | /* |
| 8796 | * Fully restores LCPLL, disallowing power down and switching back to LCPLL |
| 8797 | * source. |
| 8798 | */ |
Paulo Zanoni | 6ff58d5 | 2013-09-24 13:52:57 -0300 | [diff] [blame] | 8799 | static void hsw_restore_lcpll(struct drm_i915_private *dev_priv) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8800 | { |
| 8801 | uint32_t val; |
| 8802 | |
| 8803 | val = I915_READ(LCPLL_CTL); |
| 8804 | |
| 8805 | if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK | |
| 8806 | LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK) |
| 8807 | return; |
| 8808 | |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 8809 | /* |
| 8810 | * Make sure we're not on PC8 state before disabling PC8, otherwise |
| 8811 | * we'll hang the machine. To prevent PC8 state, just enable force_wake. |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 8812 | */ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 8813 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Paulo Zanoni | 215733f | 2013-08-19 13:18:07 -0300 | [diff] [blame] | 8814 | |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8815 | if (val & LCPLL_POWER_DOWN_ALLOW) { |
| 8816 | val &= ~LCPLL_POWER_DOWN_ALLOW; |
| 8817 | I915_WRITE(LCPLL_CTL, val); |
Daniel Vetter | 35d8f2e | 2013-08-21 23:38:08 +0200 | [diff] [blame] | 8818 | POSTING_READ(LCPLL_CTL); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8819 | } |
| 8820 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 8821 | val = hsw_read_dcomp(dev_priv); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8822 | val |= D_COMP_COMP_FORCE; |
| 8823 | val &= ~D_COMP_COMP_DISABLE; |
Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 8824 | hsw_write_dcomp(dev_priv, val); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8825 | |
| 8826 | val = I915_READ(LCPLL_CTL); |
| 8827 | val &= ~LCPLL_PLL_DISABLE; |
| 8828 | I915_WRITE(LCPLL_CTL, val); |
| 8829 | |
Chris Wilson | 93220c0 | 2016-06-30 15:33:08 +0100 | [diff] [blame] | 8830 | if (intel_wait_for_register(dev_priv, |
| 8831 | LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK, |
| 8832 | 5)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8833 | DRM_ERROR("LCPLL not locked yet\n"); |
| 8834 | |
| 8835 | if (val & LCPLL_CD_SOURCE_FCLK) { |
| 8836 | val = I915_READ(LCPLL_CTL); |
| 8837 | val &= ~LCPLL_CD_SOURCE_FCLK; |
| 8838 | I915_WRITE(LCPLL_CTL, val); |
| 8839 | |
Imre Deak | f53dd63 | 2016-06-28 13:37:32 +0300 | [diff] [blame] | 8840 | if (wait_for_us((I915_READ(LCPLL_CTL) & |
| 8841 | LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1)) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8842 | DRM_ERROR("Switching back to LCPLL failed\n"); |
| 8843 | } |
Paulo Zanoni | 215733f | 2013-08-19 13:18:07 -0300 | [diff] [blame] | 8844 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 8845 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Ville Syrjälä | 4c75b94 | 2016-10-31 22:37:12 +0200 | [diff] [blame] | 8846 | intel_update_cdclk(dev_priv); |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 8847 | } |
| 8848 | |
Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 8849 | /* |
| 8850 | * Package states C8 and deeper are really deep PC states that can only be |
| 8851 | * reached when all the devices on the system allow it, so even if the graphics |
| 8852 | * device allows PC8+, it doesn't mean the system will actually get to these |
| 8853 | * states. Our driver only allows PC8+ when going into runtime PM. |
| 8854 | * |
| 8855 | * The requirements for PC8+ are that all the outputs are disabled, the power |
| 8856 | * well is disabled and most interrupts are disabled, and these are also |
| 8857 | * requirements for runtime PM. When these conditions are met, we manually do |
| 8858 | * the other conditions: disable the interrupts, clocks and switch LCPLL refclk |
| 8859 | * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard |
| 8860 | * hang the machine. |
| 8861 | * |
| 8862 | * When we really reach PC8 or deeper states (not just when we allow it) we lose |
| 8863 | * the state of some registers, so when we come back from PC8+ we need to |
| 8864 | * restore this state. We don't get into PC8+ if we're not in RC6, so we don't |
| 8865 | * need to take care of the registers kept by RC6. Notice that this happens even |
| 8866 | * if we don't put the device in PCI D3 state (which is what currently happens |
| 8867 | * because of the runtime PM support). |
| 8868 | * |
| 8869 | * For more, read "Display Sequences for Package C8" on the hardware |
| 8870 | * documentation. |
| 8871 | */ |
Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 8872 | void hsw_enable_pc8(struct drm_i915_private *dev_priv) |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8873 | { |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8874 | uint32_t val; |
| 8875 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8876 | DRM_DEBUG_KMS("Enabling package C8+\n"); |
| 8877 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 8878 | if (HAS_PCH_LPT_LP(dev_priv)) { |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8879 | val = I915_READ(SOUTH_DSPCLK_GATE_D); |
| 8880 | val &= ~PCH_LP_PARTITION_LEVEL_DISABLE; |
| 8881 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); |
| 8882 | } |
| 8883 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 8884 | lpt_disable_clkout_dp(dev_priv); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8885 | hsw_disable_lcpll(dev_priv, true, true); |
| 8886 | } |
| 8887 | |
Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 8888 | void hsw_disable_pc8(struct drm_i915_private *dev_priv) |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8889 | { |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8890 | uint32_t val; |
| 8891 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8892 | DRM_DEBUG_KMS("Disabling package C8+\n"); |
| 8893 | |
| 8894 | hsw_restore_lcpll(dev_priv); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 8895 | lpt_init_pch_refclk(dev_priv); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8896 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 8897 | if (HAS_PCH_LPT_LP(dev_priv)) { |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8898 | val = I915_READ(SOUTH_DSPCLK_GATE_D); |
| 8899 | val |= PCH_LP_PARTITION_LEVEL_DISABLE; |
| 8900 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); |
| 8901 | } |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8902 | } |
| 8903 | |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 8904 | static int haswell_crtc_compute_clock(struct intel_crtc *crtc, |
| 8905 | struct intel_crtc_state *crtc_state) |
Paulo Zanoni | 09b4ddf | 2012-10-05 12:05:55 -0300 | [diff] [blame] | 8906 | { |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 8907 | if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) { |
Mika Kahola | af3997b | 2016-02-05 13:29:28 +0200 | [diff] [blame] | 8908 | if (!intel_ddi_pll_select(crtc, crtc_state)) |
| 8909 | return -EINVAL; |
| 8910 | } |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 8911 | |
Ander Conselvan de Oliveira | c765319 | 2014-10-20 13:46:44 +0300 | [diff] [blame] | 8912 | crtc->lowfreq_avail = false; |
Daniel Vetter | 644cef3 | 2014-04-24 23:55:07 +0200 | [diff] [blame] | 8913 | |
Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 8914 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8915 | } |
| 8916 | |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8917 | static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv, |
| 8918 | enum port port, |
| 8919 | struct intel_crtc_state *pipe_config) |
| 8920 | { |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8921 | enum intel_dpll_id id; |
| 8922 | |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8923 | switch (port) { |
| 8924 | case PORT_A: |
Imre Deak | 08250c4 | 2016-03-14 19:55:34 +0200 | [diff] [blame] | 8925 | id = DPLL_ID_SKL_DPLL0; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8926 | break; |
| 8927 | case PORT_B: |
Imre Deak | 08250c4 | 2016-03-14 19:55:34 +0200 | [diff] [blame] | 8928 | id = DPLL_ID_SKL_DPLL1; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8929 | break; |
| 8930 | case PORT_C: |
Imre Deak | 08250c4 | 2016-03-14 19:55:34 +0200 | [diff] [blame] | 8931 | id = DPLL_ID_SKL_DPLL2; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8932 | break; |
| 8933 | default: |
| 8934 | DRM_ERROR("Incorrect port type\n"); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8935 | return; |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8936 | } |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8937 | |
| 8938 | pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id); |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 8939 | } |
| 8940 | |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 8941 | static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv, |
| 8942 | enum port port, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8943 | struct intel_crtc_state *pipe_config) |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 8944 | { |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8945 | enum intel_dpll_id id; |
Ander Conselvan de Oliveira | a3c988e | 2016-03-08 17:46:27 +0200 | [diff] [blame] | 8946 | u32 temp; |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 8947 | |
| 8948 | temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port); |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 8949 | id = temp >> (port * 3 + 1); |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 8950 | |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 8951 | if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3)) |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8952 | return; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8953 | |
| 8954 | pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id); |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 8955 | } |
| 8956 | |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8957 | static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv, |
| 8958 | enum port port, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 8959 | struct intel_crtc_state *pipe_config) |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8960 | { |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8961 | enum intel_dpll_id id; |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 8962 | uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port)); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8963 | |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 8964 | switch (ddi_pll_sel) { |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8965 | case PORT_CLK_SEL_WRPLL1: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8966 | id = DPLL_ID_WRPLL1; |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8967 | break; |
| 8968 | case PORT_CLK_SEL_WRPLL2: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8969 | id = DPLL_ID_WRPLL2; |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8970 | break; |
Maarten Lankhorst | 00490c2 | 2015-11-16 14:42:12 +0100 | [diff] [blame] | 8971 | case PORT_CLK_SEL_SPLL: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8972 | id = DPLL_ID_SPLL; |
Ville Syrjälä | 79bd23d | 2015-12-01 23:32:07 +0200 | [diff] [blame] | 8973 | break; |
Ander Conselvan de Oliveira | 9d16da6 | 2016-03-08 17:46:26 +0200 | [diff] [blame] | 8974 | case PORT_CLK_SEL_LCPLL_810: |
| 8975 | id = DPLL_ID_LCPLL_810; |
| 8976 | break; |
| 8977 | case PORT_CLK_SEL_LCPLL_1350: |
| 8978 | id = DPLL_ID_LCPLL_1350; |
| 8979 | break; |
| 8980 | case PORT_CLK_SEL_LCPLL_2700: |
| 8981 | id = DPLL_ID_LCPLL_2700; |
| 8982 | break; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8983 | default: |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 8984 | MISSING_CASE(ddi_pll_sel); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8985 | /* fall through */ |
| 8986 | case PORT_CLK_SEL_NONE: |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8987 | return; |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8988 | } |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 8989 | |
| 8990 | pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id); |
Damien Lespiau | 7d2c817 | 2014-07-29 18:06:18 +0100 | [diff] [blame] | 8991 | } |
| 8992 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 8993 | static bool hsw_get_transcoder_state(struct intel_crtc *crtc, |
| 8994 | struct intel_crtc_state *pipe_config, |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 8995 | u64 *power_domain_mask) |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 8996 | { |
| 8997 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 8998 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 8999 | enum intel_display_power_domain power_domain; |
| 9000 | u32 tmp; |
| 9001 | |
Imre Deak | d9a7bc6 | 2016-05-12 16:18:50 +0300 | [diff] [blame] | 9002 | /* |
| 9003 | * The pipe->transcoder mapping is fixed with the exception of the eDP |
| 9004 | * transcoder handled below. |
| 9005 | */ |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 9006 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
| 9007 | |
| 9008 | /* |
| 9009 | * XXX: Do intel_display_power_get_if_enabled before reading this (for |
| 9010 | * consistency and less surprising code; it's in always on power). |
| 9011 | */ |
| 9012 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP)); |
| 9013 | if (tmp & TRANS_DDI_FUNC_ENABLE) { |
| 9014 | enum pipe trans_edp_pipe; |
| 9015 | switch (tmp & TRANS_DDI_EDP_INPUT_MASK) { |
| 9016 | default: |
| 9017 | WARN(1, "unknown pipe linked to edp transcoder\n"); |
| 9018 | case TRANS_DDI_EDP_INPUT_A_ONOFF: |
| 9019 | case TRANS_DDI_EDP_INPUT_A_ON: |
| 9020 | trans_edp_pipe = PIPE_A; |
| 9021 | break; |
| 9022 | case TRANS_DDI_EDP_INPUT_B_ONOFF: |
| 9023 | trans_edp_pipe = PIPE_B; |
| 9024 | break; |
| 9025 | case TRANS_DDI_EDP_INPUT_C_ONOFF: |
| 9026 | trans_edp_pipe = PIPE_C; |
| 9027 | break; |
| 9028 | } |
| 9029 | |
| 9030 | if (trans_edp_pipe == crtc->pipe) |
| 9031 | pipe_config->cpu_transcoder = TRANSCODER_EDP; |
| 9032 | } |
| 9033 | |
| 9034 | power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder); |
| 9035 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
| 9036 | return false; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 9037 | *power_domain_mask |= BIT_ULL(power_domain); |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 9038 | |
| 9039 | tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder)); |
| 9040 | |
| 9041 | return tmp & PIPECONF_ENABLE; |
| 9042 | } |
| 9043 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9044 | static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc, |
| 9045 | struct intel_crtc_state *pipe_config, |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 9046 | u64 *power_domain_mask) |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9047 | { |
| 9048 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9049 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9050 | enum intel_display_power_domain power_domain; |
| 9051 | enum port port; |
| 9052 | enum transcoder cpu_transcoder; |
| 9053 | u32 tmp; |
| 9054 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9055 | for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) { |
| 9056 | if (port == PORT_A) |
| 9057 | cpu_transcoder = TRANSCODER_DSI_A; |
| 9058 | else |
| 9059 | cpu_transcoder = TRANSCODER_DSI_C; |
| 9060 | |
| 9061 | power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder); |
| 9062 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
| 9063 | continue; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 9064 | *power_domain_mask |= BIT_ULL(power_domain); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9065 | |
Imre Deak | db18b6a | 2016-03-24 12:41:40 +0200 | [diff] [blame] | 9066 | /* |
| 9067 | * The PLL needs to be enabled with a valid divider |
| 9068 | * configuration, otherwise accessing DSI registers will hang |
| 9069 | * the machine. See BSpec North Display Engine |
| 9070 | * registers/MIPI[BXT]. We can break out here early, since we |
| 9071 | * need the same DSI PLL to be enabled for both DSI ports. |
| 9072 | */ |
| 9073 | if (!intel_dsi_pll_is_enabled(dev_priv)) |
| 9074 | break; |
| 9075 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9076 | /* XXX: this works for video mode only */ |
| 9077 | tmp = I915_READ(BXT_MIPI_PORT_CTRL(port)); |
| 9078 | if (!(tmp & DPI_ENABLE)) |
| 9079 | continue; |
| 9080 | |
| 9081 | tmp = I915_READ(MIPI_CTRL(port)); |
| 9082 | if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe)) |
| 9083 | continue; |
| 9084 | |
| 9085 | pipe_config->cpu_transcoder = cpu_transcoder; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9086 | break; |
| 9087 | } |
| 9088 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 9089 | return transcoder_is_dsi(pipe_config->cpu_transcoder); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9090 | } |
| 9091 | |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 9092 | static void haswell_get_ddi_port_state(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9093 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 9094 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 9095 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 9096 | struct intel_shared_dpll *pll; |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 9097 | enum port port; |
| 9098 | uint32_t tmp; |
| 9099 | |
| 9100 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder)); |
| 9101 | |
| 9102 | port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT; |
| 9103 | |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 9104 | if (IS_GEN9_BC(dev_priv)) |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 9105 | skylake_get_ddi_pll(dev_priv, port, pipe_config); |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 9106 | else if (IS_GEN9_LP(dev_priv)) |
Satheeshakrishna M | 3760b59 | 2014-08-22 09:49:11 +0530 | [diff] [blame] | 9107 | bxt_get_ddi_pll(dev_priv, port, pipe_config); |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 9108 | else |
| 9109 | haswell_get_ddi_pll(dev_priv, port, pipe_config); |
Daniel Vetter | 9cd8693 | 2014-06-25 22:01:57 +0300 | [diff] [blame] | 9110 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 9111 | pll = pipe_config->shared_dpll; |
| 9112 | if (pll) { |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 9113 | WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll, |
| 9114 | &pipe_config->dpll_hw_state)); |
Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 9115 | } |
| 9116 | |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 9117 | /* |
| 9118 | * Haswell has only FDI/PCH transcoder A. It is which is connected to |
| 9119 | * DDI E. So just check whether this pipe is wired to DDI E and whether |
| 9120 | * the PCH transcoder is on. |
| 9121 | */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 9122 | if (INTEL_GEN(dev_priv) < 9 && |
Damien Lespiau | ca37045 | 2013-12-03 13:56:24 +0000 | [diff] [blame] | 9123 | (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) { |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 9124 | pipe_config->has_pch_encoder = true; |
| 9125 | |
| 9126 | tmp = I915_READ(FDI_RX_CTL(PIPE_A)); |
| 9127 | pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >> |
| 9128 | FDI_DP_PORT_WIDTH_SHIFT) + 1; |
| 9129 | |
| 9130 | ironlake_get_fdi_m_n_config(crtc, pipe_config); |
| 9131 | } |
| 9132 | } |
| 9133 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9134 | static bool haswell_get_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9135 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9136 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 9137 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9138 | enum intel_display_power_domain power_domain; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 9139 | u64 power_domain_mask; |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 9140 | bool active; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9141 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9142 | power_domain = POWER_DOMAIN_PIPE(crtc->pipe); |
| 9143 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Imre Deak | b5482bd | 2014-03-05 16:20:55 +0200 | [diff] [blame] | 9144 | return false; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 9145 | power_domain_mask = BIT_ULL(power_domain); |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9146 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 9147 | pipe_config->shared_dpll = NULL; |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 9148 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 9149 | active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask); |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 9150 | |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 9151 | if (IS_GEN9_LP(dev_priv) && |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 9152 | bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) { |
| 9153 | WARN_ON(active); |
| 9154 | active = true; |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9155 | } |
| 9156 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 9157 | if (!active) |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9158 | goto out; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9159 | |
Ville Syrjälä | d7edc4e | 2016-06-22 21:57:07 +0300 | [diff] [blame] | 9160 | if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) { |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9161 | haswell_get_ddi_port_state(crtc, pipe_config); |
| 9162 | intel_get_pipe_timings(crtc, pipe_config); |
| 9163 | } |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 9164 | |
Jani Nikula | bc58be6 | 2016-03-18 17:05:39 +0200 | [diff] [blame] | 9165 | intel_get_pipe_src_size(crtc, pipe_config); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 9166 | |
Lionel Landwerlin | 05dc698 | 2016-03-16 10:57:15 +0000 | [diff] [blame] | 9167 | pipe_config->gamma_mode = |
| 9168 | I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK; |
| 9169 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 9170 | if (INTEL_GEN(dev_priv) >= 9) { |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 9171 | intel_crtc_init_scalers(crtc, pipe_config); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 9172 | |
Chandra Konduru | af99ced | 2015-05-11 14:35:47 -0700 | [diff] [blame] | 9173 | pipe_config->scaler_state.scaler_id = -1; |
| 9174 | pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX); |
| 9175 | } |
| 9176 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9177 | power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe); |
| 9178 | if (intel_display_power_get_if_enabled(dev_priv, power_domain)) { |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 9179 | power_domain_mask |= BIT_ULL(power_domain); |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 9180 | if (INTEL_GEN(dev_priv) >= 9) |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 9181 | skylake_get_pfit_config(crtc, pipe_config); |
Jesse Barnes | ff6d9f5 | 2015-01-21 17:19:54 -0800 | [diff] [blame] | 9182 | else |
Rodrigo Vivi | 1c132b4 | 2015-09-02 15:19:26 -0700 | [diff] [blame] | 9183 | ironlake_get_pfit_config(crtc, pipe_config); |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 9184 | } |
Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 9185 | |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 9186 | if (IS_HASWELL(dev_priv)) |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 9187 | pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) && |
| 9188 | (I915_READ(IPS_CTL) & IPS_ENABLE); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 9189 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 9190 | if (pipe_config->cpu_transcoder != TRANSCODER_EDP && |
| 9191 | !transcoder_is_dsi(pipe_config->cpu_transcoder)) { |
Clint Taylor | ebb69c9 | 2014-09-30 10:30:22 -0700 | [diff] [blame] | 9192 | pipe_config->pixel_multiplier = |
| 9193 | I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1; |
| 9194 | } else { |
| 9195 | pipe_config->pixel_multiplier = 1; |
| 9196 | } |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 9197 | |
Imre Deak | 1729050 | 2016-02-12 18:55:11 +0200 | [diff] [blame] | 9198 | out: |
| 9199 | for_each_power_domain(power_domain, power_domain_mask) |
| 9200 | intel_display_power_put(dev_priv, power_domain); |
| 9201 | |
Jani Nikula | cf30429 | 2016-03-18 17:05:41 +0200 | [diff] [blame] | 9202 | return active; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 9203 | } |
| 9204 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9205 | static void i845_update_cursor(struct drm_crtc *crtc, u32 base, |
| 9206 | const struct intel_plane_state *plane_state) |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9207 | { |
| 9208 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9209 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9210 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9211 | uint32_t cntl = 0, size = 0; |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9212 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 9213 | if (plane_state && plane_state->base.visible) { |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9214 | unsigned int width = plane_state->base.crtc_w; |
| 9215 | unsigned int height = plane_state->base.crtc_h; |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9216 | unsigned int stride = roundup_pow_of_two(width) * 4; |
| 9217 | |
| 9218 | switch (stride) { |
| 9219 | default: |
| 9220 | WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n", |
| 9221 | width, stride); |
| 9222 | stride = 256; |
| 9223 | /* fallthrough */ |
| 9224 | case 256: |
| 9225 | case 512: |
| 9226 | case 1024: |
| 9227 | case 2048: |
| 9228 | break; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9229 | } |
| 9230 | |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9231 | cntl |= CURSOR_ENABLE | |
| 9232 | CURSOR_GAMMA_ENABLE | |
| 9233 | CURSOR_FORMAT_ARGB | |
| 9234 | CURSOR_STRIDE(stride); |
| 9235 | |
| 9236 | size = (height << 12) | width; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9237 | } |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9238 | |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9239 | if (intel_crtc->cursor_cntl != 0 && |
| 9240 | (intel_crtc->cursor_base != base || |
| 9241 | intel_crtc->cursor_size != size || |
| 9242 | intel_crtc->cursor_cntl != cntl)) { |
| 9243 | /* On these chipsets we can only modify the base/size/stride |
| 9244 | * whilst the cursor is disabled. |
| 9245 | */ |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 9246 | I915_WRITE(CURCNTR(PIPE_A), 0); |
| 9247 | POSTING_READ(CURCNTR(PIPE_A)); |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9248 | intel_crtc->cursor_cntl = 0; |
| 9249 | } |
| 9250 | |
Ville Syrjälä | 99d1f38 | 2014-09-12 20:53:32 +0300 | [diff] [blame] | 9251 | if (intel_crtc->cursor_base != base) { |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 9252 | I915_WRITE(CURBASE(PIPE_A), base); |
Ville Syrjälä | 99d1f38 | 2014-09-12 20:53:32 +0300 | [diff] [blame] | 9253 | intel_crtc->cursor_base = base; |
| 9254 | } |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9255 | |
| 9256 | if (intel_crtc->cursor_size != size) { |
| 9257 | I915_WRITE(CURSIZE, size); |
| 9258 | intel_crtc->cursor_size = size; |
| 9259 | } |
| 9260 | |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9261 | if (intel_crtc->cursor_cntl != cntl) { |
Ville Syrjälä | 0b87c24 | 2015-09-22 19:47:51 +0300 | [diff] [blame] | 9262 | I915_WRITE(CURCNTR(PIPE_A), cntl); |
| 9263 | POSTING_READ(CURCNTR(PIPE_A)); |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9264 | intel_crtc->cursor_cntl = cntl; |
| 9265 | } |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9266 | } |
| 9267 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9268 | static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base, |
| 9269 | const struct intel_plane_state *plane_state) |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9270 | { |
| 9271 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9272 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9273 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 9274 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | 663f312 | 2015-12-14 13:16:48 +0200 | [diff] [blame] | 9275 | uint32_t cntl = 0; |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9276 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 9277 | if (plane_state && plane_state->base.visible) { |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9278 | cntl = MCURSOR_GAMMA_ENABLE; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9279 | switch (plane_state->base.crtc_w) { |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 9280 | case 64: |
| 9281 | cntl |= CURSOR_MODE_64_ARGB_AX; |
| 9282 | break; |
| 9283 | case 128: |
| 9284 | cntl |= CURSOR_MODE_128_ARGB_AX; |
| 9285 | break; |
| 9286 | case 256: |
| 9287 | cntl |= CURSOR_MODE_256_ARGB_AX; |
| 9288 | break; |
| 9289 | default: |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9290 | MISSING_CASE(plane_state->base.crtc_w); |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 9291 | return; |
Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 9292 | } |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9293 | cntl |= pipe << 28; /* Connect to correct pipe */ |
Ville Syrjälä | 47bf17a | 2014-09-12 20:53:33 +0300 | [diff] [blame] | 9294 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 9295 | if (HAS_DDI(dev_priv)) |
Ville Syrjälä | 47bf17a | 2014-09-12 20:53:33 +0300 | [diff] [blame] | 9296 | cntl |= CURSOR_PIPE_CSC_ENABLE; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9297 | |
Ville Syrjälä | f22aa14 | 2016-11-14 18:53:58 +0200 | [diff] [blame] | 9298 | if (plane_state->base.rotation & DRM_ROTATE_180) |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9299 | cntl |= CURSOR_ROTATE_180; |
| 9300 | } |
Ville Syrjälä | 4398ad4 | 2014-10-23 07:41:34 -0700 | [diff] [blame] | 9301 | |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 9302 | if (intel_crtc->cursor_cntl != cntl) { |
| 9303 | I915_WRITE(CURCNTR(pipe), cntl); |
| 9304 | POSTING_READ(CURCNTR(pipe)); |
| 9305 | intel_crtc->cursor_cntl = cntl; |
| 9306 | } |
| 9307 | |
Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 9308 | /* and commit changes on next vblank */ |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 9309 | I915_WRITE(CURBASE(pipe), base); |
| 9310 | POSTING_READ(CURBASE(pipe)); |
Ville Syrjälä | 99d1f38 | 2014-09-12 20:53:32 +0300 | [diff] [blame] | 9311 | |
| 9312 | intel_crtc->cursor_base = base; |
Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 9313 | } |
| 9314 | |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9315 | /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */ |
Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 9316 | static void intel_crtc_update_cursor(struct drm_crtc *crtc, |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9317 | const struct intel_plane_state *plane_state) |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9318 | { |
| 9319 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9320 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9321 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 9322 | int pipe = intel_crtc->pipe; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9323 | u32 base = intel_crtc->cursor_addr; |
| 9324 | u32 pos = 0; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9325 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9326 | if (plane_state) { |
| 9327 | int x = plane_state->base.crtc_x; |
| 9328 | int y = plane_state->base.crtc_y; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9329 | |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9330 | if (x < 0) { |
| 9331 | pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT; |
| 9332 | x = -x; |
| 9333 | } |
| 9334 | pos |= x << CURSOR_X_SHIFT; |
| 9335 | |
| 9336 | if (y < 0) { |
| 9337 | pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT; |
| 9338 | y = -y; |
| 9339 | } |
| 9340 | pos |= y << CURSOR_Y_SHIFT; |
| 9341 | |
| 9342 | /* ILK+ do this automagically */ |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 9343 | if (HAS_GMCH_DISPLAY(dev_priv) && |
Ville Syrjälä | f22aa14 | 2016-11-14 18:53:58 +0200 | [diff] [blame] | 9344 | plane_state->base.rotation & DRM_ROTATE_180) { |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9345 | base += (plane_state->base.crtc_h * |
| 9346 | plane_state->base.crtc_w - 1) * 4; |
| 9347 | } |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9348 | } |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9349 | |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 9350 | I915_WRITE(CURPOS(pipe), pos); |
| 9351 | |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 9352 | if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9353 | i845_update_cursor(crtc, base, plane_state); |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 9354 | else |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 9355 | i9xx_update_cursor(crtc, base, plane_state); |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 9356 | } |
| 9357 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 9358 | static bool cursor_size_ok(struct drm_i915_private *dev_priv, |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9359 | uint32_t width, uint32_t height) |
| 9360 | { |
| 9361 | if (width == 0 || height == 0) |
| 9362 | return false; |
| 9363 | |
| 9364 | /* |
| 9365 | * 845g/865g are special in that they are only limited by |
| 9366 | * the width of their cursors, the height is arbitrary up to |
| 9367 | * the precision of the register. Everything else requires |
| 9368 | * square cursors, limited to a few power-of-two sizes. |
| 9369 | */ |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 9370 | if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) { |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9371 | if ((width & 63) != 0) |
| 9372 | return false; |
| 9373 | |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 9374 | if (width > (IS_I845G(dev_priv) ? 64 : 512)) |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9375 | return false; |
| 9376 | |
| 9377 | if (height > 1023) |
| 9378 | return false; |
| 9379 | } else { |
| 9380 | switch (width | height) { |
| 9381 | case 256: |
| 9382 | case 128: |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 9383 | if (IS_GEN2(dev_priv)) |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 9384 | return false; |
| 9385 | case 64: |
| 9386 | break; |
| 9387 | default: |
| 9388 | return false; |
| 9389 | } |
| 9390 | } |
| 9391 | |
| 9392 | return true; |
| 9393 | } |
| 9394 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9395 | /* VESA 640x480x72Hz mode to set on the pipe */ |
| 9396 | static struct drm_display_mode load_detect_mode = { |
| 9397 | DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664, |
| 9398 | 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
| 9399 | }; |
| 9400 | |
Daniel Vetter | a8bb681 | 2014-02-10 18:00:39 +0100 | [diff] [blame] | 9401 | struct drm_framebuffer * |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 9402 | intel_framebuffer_create(struct drm_i915_gem_object *obj, |
| 9403 | struct drm_mode_fb_cmd2 *mode_cmd) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9404 | { |
| 9405 | struct intel_framebuffer *intel_fb; |
| 9406 | int ret; |
| 9407 | |
| 9408 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 9409 | if (!intel_fb) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9410 | return ERR_PTR(-ENOMEM); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9411 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 9412 | ret = intel_framebuffer_init(intel_fb, obj, mode_cmd); |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 9413 | if (ret) |
| 9414 | goto err; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9415 | |
| 9416 | return &intel_fb->base; |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 9417 | |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 9418 | err: |
| 9419 | kfree(intel_fb); |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 9420 | return ERR_PTR(ret); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9421 | } |
| 9422 | |
| 9423 | static u32 |
| 9424 | intel_framebuffer_pitch_for_width(int width, int bpp) |
| 9425 | { |
| 9426 | u32 pitch = DIV_ROUND_UP(width * bpp, 8); |
| 9427 | return ALIGN(pitch, 64); |
| 9428 | } |
| 9429 | |
| 9430 | static u32 |
| 9431 | intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp) |
| 9432 | { |
| 9433 | u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp); |
Fabian Frederick | 1267a26 | 2014-07-01 20:39:41 +0200 | [diff] [blame] | 9434 | return PAGE_ALIGN(pitch * mode->vdisplay); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9435 | } |
| 9436 | |
| 9437 | static struct drm_framebuffer * |
| 9438 | intel_framebuffer_create_for_mode(struct drm_device *dev, |
| 9439 | struct drm_display_mode *mode, |
| 9440 | int depth, int bpp) |
| 9441 | { |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 9442 | struct drm_framebuffer *fb; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9443 | struct drm_i915_gem_object *obj; |
Chris Wilson | 0fed39b | 2012-11-05 22:25:07 +0000 | [diff] [blame] | 9444 | struct drm_mode_fb_cmd2 mode_cmd = { 0 }; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9445 | |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 9446 | obj = i915_gem_object_create(to_i915(dev), |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9447 | intel_framebuffer_size_for_mode(mode, bpp)); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 9448 | if (IS_ERR(obj)) |
| 9449 | return ERR_CAST(obj); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9450 | |
| 9451 | mode_cmd.width = mode->hdisplay; |
| 9452 | mode_cmd.height = mode->vdisplay; |
Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 9453 | mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width, |
| 9454 | bpp); |
Dave Airlie | 5ca0c34 | 2012-02-23 15:33:40 +0000 | [diff] [blame] | 9455 | mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9456 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 9457 | fb = intel_framebuffer_create(obj, &mode_cmd); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 9458 | if (IS_ERR(fb)) |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 9459 | i915_gem_object_put(obj); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 9460 | |
| 9461 | return fb; |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9462 | } |
| 9463 | |
| 9464 | static struct drm_framebuffer * |
| 9465 | mode_fits_in_fbdev(struct drm_device *dev, |
| 9466 | struct drm_display_mode *mode) |
| 9467 | { |
Daniel Vetter | 0695726 | 2015-08-10 13:34:08 +0200 | [diff] [blame] | 9468 | #ifdef CONFIG_DRM_FBDEV_EMULATION |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9469 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9470 | struct drm_i915_gem_object *obj; |
| 9471 | struct drm_framebuffer *fb; |
| 9472 | |
Daniel Vetter | 4c0e552 | 2014-02-14 16:35:54 +0100 | [diff] [blame] | 9473 | if (!dev_priv->fbdev) |
| 9474 | return NULL; |
| 9475 | |
| 9476 | if (!dev_priv->fbdev->fb) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9477 | return NULL; |
| 9478 | |
Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 9479 | obj = dev_priv->fbdev->fb->obj; |
Daniel Vetter | 4c0e552 | 2014-02-14 16:35:54 +0100 | [diff] [blame] | 9480 | BUG_ON(!obj); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9481 | |
Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 9482 | fb = &dev_priv->fbdev->fb->base; |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 9483 | if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay, |
Ville Syrjälä | 272725c | 2016-12-14 23:32:20 +0200 | [diff] [blame] | 9484 | fb->format->cpp[0] * 8)) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9485 | return NULL; |
| 9486 | |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 9487 | if (obj->base.size < mode->vdisplay * fb->pitches[0]) |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9488 | return NULL; |
| 9489 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9490 | drm_framebuffer_reference(fb); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9491 | return fb; |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 9492 | #else |
| 9493 | return NULL; |
| 9494 | #endif |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9495 | } |
| 9496 | |
Ander Conselvan de Oliveira | d3a40d1 | 2015-04-21 17:13:09 +0300 | [diff] [blame] | 9497 | static int intel_modeset_setup_plane_state(struct drm_atomic_state *state, |
| 9498 | struct drm_crtc *crtc, |
| 9499 | struct drm_display_mode *mode, |
| 9500 | struct drm_framebuffer *fb, |
| 9501 | int x, int y) |
| 9502 | { |
| 9503 | struct drm_plane_state *plane_state; |
| 9504 | int hdisplay, vdisplay; |
| 9505 | int ret; |
| 9506 | |
| 9507 | plane_state = drm_atomic_get_plane_state(state, crtc->primary); |
| 9508 | if (IS_ERR(plane_state)) |
| 9509 | return PTR_ERR(plane_state); |
| 9510 | |
| 9511 | if (mode) |
Daniel Vetter | 196cd5d | 2017-01-25 07:26:56 +0100 | [diff] [blame] | 9512 | drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay); |
Ander Conselvan de Oliveira | d3a40d1 | 2015-04-21 17:13:09 +0300 | [diff] [blame] | 9513 | else |
| 9514 | hdisplay = vdisplay = 0; |
| 9515 | |
| 9516 | ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL); |
| 9517 | if (ret) |
| 9518 | return ret; |
| 9519 | drm_atomic_set_fb_for_plane(plane_state, fb); |
| 9520 | plane_state->crtc_x = 0; |
| 9521 | plane_state->crtc_y = 0; |
| 9522 | plane_state->crtc_w = hdisplay; |
| 9523 | plane_state->crtc_h = vdisplay; |
| 9524 | plane_state->src_x = x << 16; |
| 9525 | plane_state->src_y = y << 16; |
| 9526 | plane_state->src_w = hdisplay << 16; |
| 9527 | plane_state->src_h = vdisplay << 16; |
| 9528 | |
| 9529 | return 0; |
| 9530 | } |
| 9531 | |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 9532 | bool intel_get_load_detect_pipe(struct drm_connector *connector, |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 9533 | struct drm_display_mode *mode, |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9534 | struct intel_load_detect_pipe *old, |
| 9535 | struct drm_modeset_acquire_ctx *ctx) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9536 | { |
| 9537 | struct intel_crtc *intel_crtc; |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 9538 | struct intel_encoder *intel_encoder = |
| 9539 | intel_attached_encoder(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9540 | struct drm_crtc *possible_crtc; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 9541 | struct drm_encoder *encoder = &intel_encoder->base; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9542 | struct drm_crtc *crtc = NULL; |
| 9543 | struct drm_device *dev = encoder->dev; |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 9544 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 9545 | struct drm_framebuffer *fb; |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9546 | struct drm_mode_config *config = &dev->mode_config; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9547 | struct drm_atomic_state *state = NULL, *restore_state = NULL; |
Ander Conselvan de Oliveira | 944b0c7 | 2015-03-20 16:18:07 +0200 | [diff] [blame] | 9548 | struct drm_connector_state *connector_state; |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 9549 | struct intel_crtc_state *crtc_state; |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9550 | int ret, i = -1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9551 | |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9552 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 9553 | connector->base.id, connector->name, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 9554 | encoder->base.id, encoder->name); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9555 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9556 | old->restore_state = NULL; |
| 9557 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9558 | retry: |
| 9559 | ret = drm_modeset_lock(&config->connection_mutex, ctx); |
| 9560 | if (ret) |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 9561 | goto fail; |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 9562 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9563 | /* |
| 9564 | * Algorithm gets a little messy: |
Chris Wilson | 7a5e480 | 2011-04-19 23:21:12 +0100 | [diff] [blame] | 9565 | * |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9566 | * - if the connector already has an assigned crtc, use it (but make |
| 9567 | * sure it's on first) |
Chris Wilson | 7a5e480 | 2011-04-19 23:21:12 +0100 | [diff] [blame] | 9568 | * |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9569 | * - try to find the first unused crtc that can drive this connector, |
| 9570 | * and use that if we find one |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9571 | */ |
| 9572 | |
| 9573 | /* See if we already have a CRTC for this connector */ |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9574 | if (connector->state->crtc) { |
| 9575 | crtc = connector->state->crtc; |
Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 9576 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9577 | ret = drm_modeset_lock(&crtc->mutex, ctx); |
| 9578 | if (ret) |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 9579 | goto fail; |
Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 9580 | |
| 9581 | /* Make sure the crtc and connector are running */ |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9582 | goto found; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9583 | } |
| 9584 | |
| 9585 | /* Find an unused one (if possible) */ |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 9586 | for_each_crtc(dev, possible_crtc) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9587 | i++; |
| 9588 | if (!(encoder->possible_crtcs & (1 << i))) |
| 9589 | continue; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9590 | |
| 9591 | ret = drm_modeset_lock(&possible_crtc->mutex, ctx); |
| 9592 | if (ret) |
| 9593 | goto fail; |
| 9594 | |
| 9595 | if (possible_crtc->state->enable) { |
| 9596 | drm_modeset_unlock(&possible_crtc->mutex); |
Ville Syrjälä | a459249 | 2014-08-11 13:15:36 +0300 | [diff] [blame] | 9597 | continue; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9598 | } |
Ville Syrjälä | a459249 | 2014-08-11 13:15:36 +0300 | [diff] [blame] | 9599 | |
| 9600 | crtc = possible_crtc; |
| 9601 | break; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9602 | } |
| 9603 | |
| 9604 | /* |
| 9605 | * If we didn't find an unused CRTC, don't use any. |
| 9606 | */ |
| 9607 | if (!crtc) { |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 9608 | DRM_DEBUG_KMS("no pipe available for load-detect\n"); |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 9609 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9610 | } |
| 9611 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9612 | found: |
| 9613 | intel_crtc = to_intel_crtc(crtc); |
| 9614 | |
Daniel Vetter | 4d02e2d | 2014-11-11 10:12:00 +0100 | [diff] [blame] | 9615 | ret = drm_modeset_lock(&crtc->primary->mutex, ctx); |
| 9616 | if (ret) |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 9617 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9618 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 9619 | state = drm_atomic_state_alloc(dev); |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9620 | restore_state = drm_atomic_state_alloc(dev); |
| 9621 | if (!state || !restore_state) { |
| 9622 | ret = -ENOMEM; |
| 9623 | goto fail; |
| 9624 | } |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 9625 | |
| 9626 | state->acquire_ctx = ctx; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9627 | restore_state->acquire_ctx = ctx; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 9628 | |
Ander Conselvan de Oliveira | 944b0c7 | 2015-03-20 16:18:07 +0200 | [diff] [blame] | 9629 | connector_state = drm_atomic_get_connector_state(state, connector); |
| 9630 | if (IS_ERR(connector_state)) { |
| 9631 | ret = PTR_ERR(connector_state); |
| 9632 | goto fail; |
| 9633 | } |
| 9634 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9635 | ret = drm_atomic_set_crtc_for_connector(connector_state, crtc); |
| 9636 | if (ret) |
| 9637 | goto fail; |
Ander Conselvan de Oliveira | 944b0c7 | 2015-03-20 16:18:07 +0200 | [diff] [blame] | 9638 | |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 9639 | crtc_state = intel_atomic_get_crtc_state(state, intel_crtc); |
| 9640 | if (IS_ERR(crtc_state)) { |
| 9641 | ret = PTR_ERR(crtc_state); |
| 9642 | goto fail; |
| 9643 | } |
| 9644 | |
Maarten Lankhorst | 49d6fa2 | 2015-05-11 10:45:15 +0200 | [diff] [blame] | 9645 | crtc_state->base.active = crtc_state->base.enable = true; |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 9646 | |
Chris Wilson | 6492711 | 2011-04-20 07:25:26 +0100 | [diff] [blame] | 9647 | if (!mode) |
| 9648 | mode = &load_detect_mode; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9649 | |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9650 | /* We need a framebuffer large enough to accommodate all accesses |
| 9651 | * that the plane may generate whilst we perform load detection. |
| 9652 | * We can not rely on the fbcon either being present (we get called |
| 9653 | * during its initialisation to detect all boot displays, or it may |
| 9654 | * not even exist) or that it is large enough to satisfy the |
| 9655 | * requested mode. |
| 9656 | */ |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 9657 | fb = mode_fits_in_fbdev(dev, mode); |
| 9658 | if (fb == NULL) { |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9659 | DRM_DEBUG_KMS("creating tmp fb for load-detection\n"); |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 9660 | fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9661 | } else |
| 9662 | DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n"); |
Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 9663 | if (IS_ERR(fb)) { |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9664 | DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n"); |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 9665 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9666 | } |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9667 | |
Ander Conselvan de Oliveira | d3a40d1 | 2015-04-21 17:13:09 +0300 | [diff] [blame] | 9668 | ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0); |
| 9669 | if (ret) |
| 9670 | goto fail; |
| 9671 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9672 | drm_framebuffer_unreference(fb); |
| 9673 | |
| 9674 | ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode); |
| 9675 | if (ret) |
| 9676 | goto fail; |
| 9677 | |
| 9678 | ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector)); |
| 9679 | if (!ret) |
| 9680 | ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc)); |
| 9681 | if (!ret) |
| 9682 | ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary)); |
| 9683 | if (ret) { |
| 9684 | DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret); |
| 9685 | goto fail; |
| 9686 | } |
Ander Conselvan de Oliveira | 8c7b5cc | 2015-04-21 17:13:19 +0300 | [diff] [blame] | 9687 | |
Maarten Lankhorst | 3ba8607 | 2016-02-29 09:18:57 +0100 | [diff] [blame] | 9688 | ret = drm_atomic_commit(state); |
| 9689 | if (ret) { |
Chris Wilson | 6492711 | 2011-04-20 07:25:26 +0100 | [diff] [blame] | 9690 | DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n"); |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 9691 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9692 | } |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9693 | |
| 9694 | old->restore_state = restore_state; |
Chris Wilson | 7abbd11 | 2017-01-19 11:37:49 +0000 | [diff] [blame] | 9695 | drm_atomic_state_put(state); |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 9696 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9697 | /* let the connector get through one full cycle before testing */ |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 9698 | intel_wait_for_vblank(dev_priv, intel_crtc->pipe); |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 9699 | return true; |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 9700 | |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 9701 | fail: |
Chris Wilson | 7fb71c8 | 2016-10-19 12:37:43 +0100 | [diff] [blame] | 9702 | if (state) { |
| 9703 | drm_atomic_state_put(state); |
| 9704 | state = NULL; |
| 9705 | } |
| 9706 | if (restore_state) { |
| 9707 | drm_atomic_state_put(restore_state); |
| 9708 | restore_state = NULL; |
| 9709 | } |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 9710 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 9711 | if (ret == -EDEADLK) { |
| 9712 | drm_modeset_backoff(ctx); |
| 9713 | goto retry; |
| 9714 | } |
| 9715 | |
Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 9716 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9717 | } |
| 9718 | |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 9719 | void intel_release_load_detect_pipe(struct drm_connector *connector, |
Ander Conselvan de Oliveira | 49172fe | 2015-03-20 16:18:02 +0200 | [diff] [blame] | 9720 | struct intel_load_detect_pipe *old, |
| 9721 | struct drm_modeset_acquire_ctx *ctx) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9722 | { |
Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 9723 | struct intel_encoder *intel_encoder = |
| 9724 | intel_attached_encoder(connector); |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 9725 | struct drm_encoder *encoder = &intel_encoder->base; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9726 | struct drm_atomic_state *state = old->restore_state; |
Ander Conselvan de Oliveira | d3a40d1 | 2015-04-21 17:13:09 +0300 | [diff] [blame] | 9727 | int ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9728 | |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9729 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 9730 | connector->base.id, connector->name, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 9731 | encoder->base.id, encoder->name); |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 9732 | |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9733 | if (!state) |
Chris Wilson | 0622a53 | 2011-04-21 09:32:11 +0100 | [diff] [blame] | 9734 | return; |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9735 | |
| 9736 | ret = drm_atomic_commit(state); |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 9737 | if (ret) |
Maarten Lankhorst | edde361 | 2016-02-17 09:18:35 +0100 | [diff] [blame] | 9738 | DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret); |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 9739 | drm_atomic_state_put(state); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9740 | } |
| 9741 | |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9742 | static int i9xx_pll_refclk(struct drm_device *dev, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9743 | const struct intel_crtc_state *pipe_config) |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9744 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9745 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9746 | u32 dpll = pipe_config->dpll_hw_state.dpll; |
| 9747 | |
| 9748 | if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN) |
Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 9749 | return dev_priv->vbt.lvds_ssc_freq; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 9750 | else if (HAS_PCH_SPLIT(dev_priv)) |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9751 | return 120000; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 9752 | else if (!IS_GEN2(dev_priv)) |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9753 | return 96000; |
| 9754 | else |
| 9755 | return 48000; |
| 9756 | } |
| 9757 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9758 | /* Returns the clock of the currently programmed mode of the given pipe. */ |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9759 | static void i9xx_crtc_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9760 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9761 | { |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9762 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9763 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9764 | int pipe = pipe_config->cpu_transcoder; |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 9765 | u32 dpll = pipe_config->dpll_hw_state.dpll; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9766 | u32 fp; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 9767 | struct dpll clock; |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 9768 | int port_clock; |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9769 | int refclk = i9xx_pll_refclk(dev, pipe_config); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9770 | |
| 9771 | if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0) |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 9772 | fp = pipe_config->dpll_hw_state.fp0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9773 | else |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 9774 | fp = pipe_config->dpll_hw_state.fp1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9775 | |
| 9776 | clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT; |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 9777 | if (IS_PINEVIEW(dev_priv)) { |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 9778 | clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1; |
| 9779 | clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT; |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 9780 | } else { |
| 9781 | clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT; |
| 9782 | clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT; |
| 9783 | } |
| 9784 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 9785 | if (!IS_GEN2(dev_priv)) { |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 9786 | if (IS_PINEVIEW(dev_priv)) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 9787 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >> |
| 9788 | DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW); |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 9789 | else |
| 9790 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9791 | DPLL_FPA01_P1_POST_DIV_SHIFT); |
| 9792 | |
| 9793 | switch (dpll & DPLL_MODE_MASK) { |
| 9794 | case DPLLB_MODE_DAC_SERIAL: |
| 9795 | clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ? |
| 9796 | 5 : 10; |
| 9797 | break; |
| 9798 | case DPLLB_MODE_LVDS: |
| 9799 | clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ? |
| 9800 | 7 : 14; |
| 9801 | break; |
| 9802 | default: |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 9803 | DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed " |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9804 | "mode\n", (int)(dpll & DPLL_MODE_MASK)); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9805 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9806 | } |
| 9807 | |
Ville Syrjälä | 9b1e14f | 2016-10-31 22:37:15 +0200 | [diff] [blame] | 9808 | if (IS_PINEVIEW(dev_priv)) |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 9809 | port_clock = pnv_calc_dpll_params(refclk, &clock); |
Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 9810 | else |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 9811 | port_clock = i9xx_calc_dpll_params(refclk, &clock); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9812 | } else { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 9813 | u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS); |
Ville Syrjälä | b1c560d | 2013-12-09 18:54:13 +0200 | [diff] [blame] | 9814 | bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9815 | |
| 9816 | if (is_lvds) { |
| 9817 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >> |
| 9818 | DPLL_FPA01_P1_POST_DIV_SHIFT); |
Ville Syrjälä | b1c560d | 2013-12-09 18:54:13 +0200 | [diff] [blame] | 9819 | |
| 9820 | if (lvds & LVDS_CLKB_POWER_UP) |
| 9821 | clock.p2 = 7; |
| 9822 | else |
| 9823 | clock.p2 = 14; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9824 | } else { |
| 9825 | if (dpll & PLL_P1_DIVIDE_BY_TWO) |
| 9826 | clock.p1 = 2; |
| 9827 | else { |
| 9828 | clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >> |
| 9829 | DPLL_FPA01_P1_POST_DIV_SHIFT) + 2; |
| 9830 | } |
| 9831 | if (dpll & PLL_P2_DIVIDE_BY_4) |
| 9832 | clock.p2 = 4; |
| 9833 | else |
| 9834 | clock.p2 = 2; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9835 | } |
Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 9836 | |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 9837 | port_clock = i9xx_calc_dpll_params(refclk, &clock); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9838 | } |
| 9839 | |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 9840 | /* |
| 9841 | * This value includes pixel_multiplier. We will use |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 9842 | * port_clock to compute adjusted_mode.crtc_clock in the |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 9843 | * encoder's get_config() function. |
| 9844 | */ |
Imre Deak | dccbea3 | 2015-06-22 23:35:51 +0300 | [diff] [blame] | 9845 | pipe_config->port_clock = port_clock; |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9846 | } |
| 9847 | |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 9848 | int intel_dotclock_calculate(int link_freq, |
| 9849 | const struct intel_link_m_n *m_n) |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9850 | { |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9851 | /* |
| 9852 | * The calculation for the data clock is: |
Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 9853 | * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9854 | * But we want to avoid losing precison if possible, so: |
Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 9855 | * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp)) |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9856 | * |
| 9857 | * and the link clock is simpler: |
Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 9858 | * link_clock = (m * link_clock) / n |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9859 | */ |
| 9860 | |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 9861 | if (!m_n->link_n) |
| 9862 | return 0; |
| 9863 | |
| 9864 | return div_u64((u64)m_n->link_m * link_freq, m_n->link_n); |
| 9865 | } |
| 9866 | |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 9867 | static void ironlake_pch_clock_get(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 9868 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 9869 | { |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 9870 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 9871 | |
| 9872 | /* read out port_clock from the DPLL */ |
| 9873 | i9xx_crtc_clock_get(crtc, pipe_config); |
Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 9874 | |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9875 | /* |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 9876 | * In case there is an active pipe without active ports, |
| 9877 | * we may need some idea for the dotclock anyway. |
| 9878 | * Calculate one based on the FDI configuration. |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9879 | */ |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 9880 | pipe_config->base.adjusted_mode.crtc_clock = |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 9881 | intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config), |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 9882 | &pipe_config->fdi_m_n); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9883 | } |
| 9884 | |
| 9885 | /** Returns the currently programmed mode of the given pipe. */ |
| 9886 | struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev, |
| 9887 | struct drm_crtc *crtc) |
| 9888 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 9889 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9890 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 9891 | enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9892 | struct drm_display_mode *mode; |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 9893 | struct intel_crtc_state *pipe_config; |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 9894 | int htot = I915_READ(HTOTAL(cpu_transcoder)); |
| 9895 | int hsync = I915_READ(HSYNC(cpu_transcoder)); |
| 9896 | int vtot = I915_READ(VTOTAL(cpu_transcoder)); |
| 9897 | int vsync = I915_READ(VSYNC(cpu_transcoder)); |
Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 9898 | enum pipe pipe = intel_crtc->pipe; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9899 | |
| 9900 | mode = kzalloc(sizeof(*mode), GFP_KERNEL); |
| 9901 | if (!mode) |
| 9902 | return NULL; |
| 9903 | |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 9904 | pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL); |
| 9905 | if (!pipe_config) { |
| 9906 | kfree(mode); |
| 9907 | return NULL; |
| 9908 | } |
| 9909 | |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9910 | /* |
| 9911 | * Construct a pipe_config sufficient for getting the clock info |
| 9912 | * back out of crtc_clock_get. |
| 9913 | * |
| 9914 | * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need |
| 9915 | * to use a real value here instead. |
| 9916 | */ |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 9917 | pipe_config->cpu_transcoder = (enum transcoder) pipe; |
| 9918 | pipe_config->pixel_multiplier = 1; |
| 9919 | pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe)); |
| 9920 | pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe)); |
| 9921 | pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe)); |
| 9922 | i9xx_crtc_clock_get(intel_crtc, pipe_config); |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 9923 | |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 9924 | mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9925 | mode->hdisplay = (htot & 0xffff) + 1; |
| 9926 | mode->htotal = ((htot & 0xffff0000) >> 16) + 1; |
| 9927 | mode->hsync_start = (hsync & 0xffff) + 1; |
| 9928 | mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1; |
| 9929 | mode->vdisplay = (vtot & 0xffff) + 1; |
| 9930 | mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1; |
| 9931 | mode->vsync_start = (vsync & 0xffff) + 1; |
| 9932 | mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1; |
| 9933 | |
| 9934 | drm_mode_set_name(mode); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9935 | |
Tvrtko Ursulin | 3f36b93 | 2016-01-19 15:25:17 +0000 | [diff] [blame] | 9936 | kfree(pipe_config); |
| 9937 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9938 | return mode; |
| 9939 | } |
| 9940 | |
| 9941 | static void intel_crtc_destroy(struct drm_crtc *crtc) |
| 9942 | { |
| 9943 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9944 | struct drm_device *dev = crtc->dev; |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 9945 | struct intel_flip_work *work; |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9946 | |
Daniel Vetter | 5e2d7af | 2014-09-15 14:55:22 +0200 | [diff] [blame] | 9947 | spin_lock_irq(&dev->event_lock); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9948 | work = intel_crtc->flip_work; |
| 9949 | intel_crtc->flip_work = NULL; |
| 9950 | spin_unlock_irq(&dev->event_lock); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9951 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9952 | if (work) { |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 9953 | cancel_work_sync(&work->mmio_work); |
| 9954 | cancel_work_sync(&work->unpin_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9955 | kfree(work); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9956 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9957 | |
| 9958 | drm_crtc_cleanup(crtc); |
Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9959 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9960 | kfree(intel_crtc); |
| 9961 | } |
| 9962 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9963 | static void intel_unpin_work_fn(struct work_struct *__work) |
| 9964 | { |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 9965 | struct intel_flip_work *work = |
| 9966 | container_of(__work, struct intel_flip_work, unpin_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9967 | struct intel_crtc *crtc = to_intel_crtc(work->crtc); |
| 9968 | struct drm_device *dev = crtc->base.dev; |
| 9969 | struct drm_plane *primary = crtc->base.primary; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9970 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9971 | if (is_mmio_work(work)) |
| 9972 | flush_work(&work->mmio_work); |
| 9973 | |
| 9974 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 9975 | intel_unpin_fb_vma(work->old_vma); |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 9976 | i915_gem_object_put(work->pending_flip_obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9977 | mutex_unlock(&dev->struct_mutex); |
| 9978 | |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 9979 | i915_gem_request_put(work->flip_queued_req); |
| 9980 | |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 9981 | intel_frontbuffer_flip_complete(to_i915(dev), |
| 9982 | to_intel_plane(primary)->frontbuffer_bit); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 9983 | intel_fbc_post_update(crtc); |
| 9984 | drm_framebuffer_unreference(work->old_fb); |
| 9985 | |
| 9986 | BUG_ON(atomic_read(&crtc->unpin_work_count) == 0); |
| 9987 | atomic_dec(&crtc->unpin_work_count); |
| 9988 | |
| 9989 | kfree(work); |
| 9990 | } |
| 9991 | |
| 9992 | /* Is 'a' after or equal to 'b'? */ |
| 9993 | static bool g4x_flip_count_after_eq(u32 a, u32 b) |
| 9994 | { |
| 9995 | return !((a - b) & 0x80000000); |
| 9996 | } |
| 9997 | |
| 9998 | static bool __pageflip_finished_cs(struct intel_crtc *crtc, |
| 9999 | struct intel_flip_work *work) |
| 10000 | { |
| 10001 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10002 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10003 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 10004 | if (abort_flip_on_reset(crtc)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10005 | return true; |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10006 | |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10007 | /* |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10008 | * The relevant registers doen't exist on pre-ctg. |
| 10009 | * As the flip done interrupt doesn't trigger for mmio |
| 10010 | * flips on gmch platforms, a flip count check isn't |
| 10011 | * really needed there. But since ctg has the registers, |
| 10012 | * include it in the check anyway. |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10013 | */ |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 10014 | if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10015 | return true; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10016 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10017 | /* |
| 10018 | * BDW signals flip done immediately if the plane |
| 10019 | * is disabled, even if the plane enable is already |
| 10020 | * armed to occur at the next vblank :( |
| 10021 | */ |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 10022 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10023 | /* |
| 10024 | * A DSPSURFLIVE check isn't enough in case the mmio and CS flips |
| 10025 | * used the same base address. In that case the mmio flip might |
| 10026 | * have completed, but the CS hasn't even executed the flip yet. |
| 10027 | * |
| 10028 | * A flip count check isn't enough as the CS might have updated |
| 10029 | * the base address just after start of vblank, but before we |
| 10030 | * managed to process the interrupt. This means we'd complete the |
| 10031 | * CS flip too soon. |
| 10032 | * |
| 10033 | * Combining both checks should get us a good enough result. It may |
| 10034 | * still happen that the CS flip has been executed, but has not |
| 10035 | * yet actually completed. But in case the base address is the same |
| 10036 | * anyway, we don't really care. |
| 10037 | */ |
| 10038 | return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) == |
| 10039 | crtc->flip_work->gtt_offset && |
| 10040 | g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)), |
| 10041 | crtc->flip_work->flip_count); |
| 10042 | } |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10043 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10044 | static bool |
| 10045 | __pageflip_finished_mmio(struct intel_crtc *crtc, |
| 10046 | struct intel_flip_work *work) |
| 10047 | { |
| 10048 | /* |
| 10049 | * MMIO work completes when vblank is different from |
| 10050 | * flip_queued_vblank. |
| 10051 | * |
| 10052 | * Reset counter value doesn't matter, this is handled by |
| 10053 | * i915_wait_request finishing early, so no need to handle |
| 10054 | * reset here. |
| 10055 | */ |
| 10056 | return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 10057 | } |
| 10058 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10059 | |
| 10060 | static bool pageflip_finished(struct intel_crtc *crtc, |
| 10061 | struct intel_flip_work *work) |
| 10062 | { |
| 10063 | if (!atomic_read(&work->pending)) |
| 10064 | return false; |
| 10065 | |
| 10066 | smp_rmb(); |
| 10067 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10068 | if (is_mmio_work(work)) |
| 10069 | return __pageflip_finished_mmio(crtc, work); |
| 10070 | else |
| 10071 | return __pageflip_finished_cs(crtc, work); |
| 10072 | } |
| 10073 | |
| 10074 | void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe) |
| 10075 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 10076 | struct drm_device *dev = &dev_priv->drm; |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 10077 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10078 | struct intel_flip_work *work; |
| 10079 | unsigned long flags; |
| 10080 | |
| 10081 | /* Ignore early vblank irqs */ |
| 10082 | if (!crtc) |
| 10083 | return; |
| 10084 | |
Daniel Vetter | f326038 | 2014-09-15 14:55:23 +0200 | [diff] [blame] | 10085 | /* |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10086 | * This is called both by irq handlers and the reset code (to complete |
| 10087 | * lost pageflips) so needs the full irqsave spinlocks. |
Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 10088 | */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10089 | spin_lock_irqsave(&dev->event_lock, flags); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10090 | work = crtc->flip_work; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10091 | |
| 10092 | if (work != NULL && |
| 10093 | !is_mmio_work(work) && |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10094 | pageflip_finished(crtc, work)) |
| 10095 | page_flip_completed(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10096 | |
| 10097 | spin_unlock_irqrestore(&dev->event_lock, flags); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 10098 | } |
| 10099 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10100 | void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe) |
Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 10101 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 10102 | struct drm_device *dev = &dev_priv->drm; |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 10103 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10104 | struct intel_flip_work *work; |
| 10105 | unsigned long flags; |
| 10106 | |
| 10107 | /* Ignore early vblank irqs */ |
| 10108 | if (!crtc) |
| 10109 | return; |
| 10110 | |
| 10111 | /* |
| 10112 | * This is called both by irq handlers and the reset code (to complete |
| 10113 | * lost pageflips) so needs the full irqsave spinlocks. |
| 10114 | */ |
| 10115 | spin_lock_irqsave(&dev->event_lock, flags); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10116 | work = crtc->flip_work; |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10117 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10118 | if (work != NULL && |
| 10119 | is_mmio_work(work) && |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10120 | pageflip_finished(crtc, work)) |
| 10121 | page_flip_completed(crtc); |
Maarten Lankhorst | 6885843 | 2016-05-17 15:07:52 +0200 | [diff] [blame] | 10122 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10123 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 10124 | } |
| 10125 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10126 | static inline void intel_mark_page_flip_active(struct intel_crtc *crtc, |
| 10127 | struct intel_flip_work *work) |
| 10128 | { |
| 10129 | work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc); |
| 10130 | |
| 10131 | /* Ensure that the work item is consistent when activating it ... */ |
| 10132 | smp_mb__before_atomic(); |
| 10133 | atomic_set(&work->pending, 1); |
| 10134 | } |
| 10135 | |
| 10136 | static int intel_gen2_queue_flip(struct drm_device *dev, |
| 10137 | struct drm_crtc *crtc, |
| 10138 | struct drm_framebuffer *fb, |
| 10139 | struct drm_i915_gem_object *obj, |
| 10140 | struct drm_i915_gem_request *req, |
| 10141 | uint32_t flags) |
| 10142 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10143 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10144 | u32 flip_mask, *cs; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10145 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10146 | cs = intel_ring_begin(req, 6); |
| 10147 | if (IS_ERR(cs)) |
| 10148 | return PTR_ERR(cs); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10149 | |
| 10150 | /* Can't queue multiple flips, so wait for the previous |
| 10151 | * one to finish before executing the next. |
| 10152 | */ |
| 10153 | if (intel_crtc->plane) |
| 10154 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; |
| 10155 | else |
| 10156 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10157 | *cs++ = MI_WAIT_FOR_EVENT | flip_mask; |
| 10158 | *cs++ = MI_NOOP; |
| 10159 | *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane); |
| 10160 | *cs++ = fb->pitches[0]; |
| 10161 | *cs++ = intel_crtc->flip_work->gtt_offset; |
| 10162 | *cs++ = 0; /* aux display base address, unused */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10163 | |
| 10164 | return 0; |
| 10165 | } |
| 10166 | |
| 10167 | static int intel_gen3_queue_flip(struct drm_device *dev, |
| 10168 | struct drm_crtc *crtc, |
| 10169 | struct drm_framebuffer *fb, |
| 10170 | struct drm_i915_gem_object *obj, |
| 10171 | struct drm_i915_gem_request *req, |
| 10172 | uint32_t flags) |
| 10173 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10174 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10175 | u32 flip_mask, *cs; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10176 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10177 | cs = intel_ring_begin(req, 6); |
| 10178 | if (IS_ERR(cs)) |
| 10179 | return PTR_ERR(cs); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10180 | |
| 10181 | if (intel_crtc->plane) |
| 10182 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; |
| 10183 | else |
| 10184 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10185 | *cs++ = MI_WAIT_FOR_EVENT | flip_mask; |
| 10186 | *cs++ = MI_NOOP; |
| 10187 | *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane); |
| 10188 | *cs++ = fb->pitches[0]; |
| 10189 | *cs++ = intel_crtc->flip_work->gtt_offset; |
| 10190 | *cs++ = MI_NOOP; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10191 | |
| 10192 | return 0; |
| 10193 | } |
| 10194 | |
| 10195 | static int intel_gen4_queue_flip(struct drm_device *dev, |
| 10196 | struct drm_crtc *crtc, |
| 10197 | struct drm_framebuffer *fb, |
| 10198 | struct drm_i915_gem_object *obj, |
| 10199 | struct drm_i915_gem_request *req, |
| 10200 | uint32_t flags) |
| 10201 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10202 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10203 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10204 | u32 pf, pipesrc, *cs; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10205 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10206 | cs = intel_ring_begin(req, 4); |
| 10207 | if (IS_ERR(cs)) |
| 10208 | return PTR_ERR(cs); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10209 | |
| 10210 | /* i965+ uses the linear or tiled offsets from the |
| 10211 | * Display Registers (which do not change across a page-flip) |
| 10212 | * so we need only reprogram the base address. |
| 10213 | */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10214 | *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane); |
| 10215 | *cs++ = fb->pitches[0]; |
| 10216 | *cs++ = intel_crtc->flip_work->gtt_offset | |
| 10217 | intel_fb_modifier_to_tiling(fb->modifier); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10218 | |
| 10219 | /* XXX Enabling the panel-fitter across page-flip is so far |
| 10220 | * untested on non-native modes, so ignore it for now. |
| 10221 | * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE; |
| 10222 | */ |
| 10223 | pf = 0; |
| 10224 | pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10225 | *cs++ = pf | pipesrc; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10226 | |
| 10227 | return 0; |
| 10228 | } |
| 10229 | |
| 10230 | static int intel_gen6_queue_flip(struct drm_device *dev, |
| 10231 | struct drm_crtc *crtc, |
| 10232 | struct drm_framebuffer *fb, |
| 10233 | struct drm_i915_gem_object *obj, |
| 10234 | struct drm_i915_gem_request *req, |
| 10235 | uint32_t flags) |
| 10236 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10237 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10238 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10239 | u32 pf, pipesrc, *cs; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10240 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10241 | cs = intel_ring_begin(req, 4); |
| 10242 | if (IS_ERR(cs)) |
| 10243 | return PTR_ERR(cs); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10244 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10245 | *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane); |
| 10246 | *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier); |
| 10247 | *cs++ = intel_crtc->flip_work->gtt_offset; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10248 | |
| 10249 | /* Contrary to the suggestions in the documentation, |
| 10250 | * "Enable Panel Fitter" does not seem to be required when page |
| 10251 | * flipping with a non-native mode, and worse causes a normal |
| 10252 | * modeset to fail. |
| 10253 | * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE; |
| 10254 | */ |
| 10255 | pf = 0; |
| 10256 | pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10257 | *cs++ = pf | pipesrc; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10258 | |
| 10259 | return 0; |
| 10260 | } |
| 10261 | |
| 10262 | static int intel_gen7_queue_flip(struct drm_device *dev, |
| 10263 | struct drm_crtc *crtc, |
| 10264 | struct drm_framebuffer *fb, |
| 10265 | struct drm_i915_gem_object *obj, |
| 10266 | struct drm_i915_gem_request *req, |
| 10267 | uint32_t flags) |
| 10268 | { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 10269 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10270 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10271 | u32 *cs, plane_bit = 0; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10272 | int len, ret; |
| 10273 | |
| 10274 | switch (intel_crtc->plane) { |
| 10275 | case PLANE_A: |
| 10276 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A; |
| 10277 | break; |
| 10278 | case PLANE_B: |
| 10279 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B; |
| 10280 | break; |
| 10281 | case PLANE_C: |
| 10282 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C; |
| 10283 | break; |
| 10284 | default: |
| 10285 | WARN_ONCE(1, "unknown plane in flip command\n"); |
| 10286 | return -ENODEV; |
| 10287 | } |
| 10288 | |
| 10289 | len = 4; |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 10290 | if (req->engine->id == RCS) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10291 | len += 6; |
| 10292 | /* |
| 10293 | * On Gen 8, SRM is now taking an extra dword to accommodate |
| 10294 | * 48bits addresses, and we need a NOOP for the batch size to |
| 10295 | * stay even. |
| 10296 | */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 10297 | if (IS_GEN8(dev_priv)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10298 | len += 2; |
| 10299 | } |
| 10300 | |
| 10301 | /* |
| 10302 | * BSpec MI_DISPLAY_FLIP for IVB: |
| 10303 | * "The full packet must be contained within the same cache line." |
| 10304 | * |
| 10305 | * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same |
| 10306 | * cacheline, if we ever start emitting more commands before |
| 10307 | * the MI_DISPLAY_FLIP we may need to first emit everything else, |
| 10308 | * then do the cacheline alignment, and finally emit the |
| 10309 | * MI_DISPLAY_FLIP. |
| 10310 | */ |
| 10311 | ret = intel_ring_cacheline_align(req); |
| 10312 | if (ret) |
| 10313 | return ret; |
| 10314 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10315 | cs = intel_ring_begin(req, len); |
| 10316 | if (IS_ERR(cs)) |
| 10317 | return PTR_ERR(cs); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10318 | |
| 10319 | /* Unmask the flip-done completion message. Note that the bspec says that |
| 10320 | * we should do this for both the BCS and RCS, and that we must not unmask |
| 10321 | * more than one flip event at any time (or ensure that one flip message |
| 10322 | * can be sent by waiting for flip-done prior to queueing new flips). |
| 10323 | * Experimentation says that BCS works despite DERRMR masking all |
| 10324 | * flip-done completion events and that unmasking all planes at once |
| 10325 | * for the RCS also doesn't appear to drop events. Setting the DERRMR |
| 10326 | * to zero does lead to lockups within MI_DISPLAY_FLIP. |
| 10327 | */ |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 10328 | if (req->engine->id == RCS) { |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10329 | *cs++ = MI_LOAD_REGISTER_IMM(1); |
| 10330 | *cs++ = i915_mmio_reg_offset(DERRMR); |
| 10331 | *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE | |
| 10332 | DERRMR_PIPEB_PRI_FLIP_DONE | |
| 10333 | DERRMR_PIPEC_PRI_FLIP_DONE); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 10334 | if (IS_GEN8(dev_priv)) |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10335 | *cs++ = MI_STORE_REGISTER_MEM_GEN8 | |
| 10336 | MI_SRM_LRM_GLOBAL_GTT; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10337 | else |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10338 | *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT; |
| 10339 | *cs++ = i915_mmio_reg_offset(DERRMR); |
| 10340 | *cs++ = i915_ggtt_offset(req->engine->scratch) + 256; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 10341 | if (IS_GEN8(dev_priv)) { |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10342 | *cs++ = 0; |
| 10343 | *cs++ = MI_NOOP; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10344 | } |
| 10345 | } |
| 10346 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 10347 | *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit; |
| 10348 | *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier); |
| 10349 | *cs++ = intel_crtc->flip_work->gtt_offset; |
| 10350 | *cs++ = MI_NOOP; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10351 | |
| 10352 | return 0; |
| 10353 | } |
| 10354 | |
| 10355 | static bool use_mmio_flip(struct intel_engine_cs *engine, |
| 10356 | struct drm_i915_gem_object *obj) |
| 10357 | { |
| 10358 | /* |
| 10359 | * This is not being used for older platforms, because |
| 10360 | * non-availability of flip done interrupt forces us to use |
| 10361 | * CS flips. Older platforms derive flip done using some clever |
| 10362 | * tricks involving the flip_pending status bits and vblank irqs. |
| 10363 | * So using MMIO flips there would disrupt this mechanism. |
| 10364 | */ |
| 10365 | |
| 10366 | if (engine == NULL) |
| 10367 | return true; |
| 10368 | |
| 10369 | if (INTEL_GEN(engine->i915) < 5) |
| 10370 | return false; |
| 10371 | |
| 10372 | if (i915.use_mmio_flip < 0) |
| 10373 | return false; |
| 10374 | else if (i915.use_mmio_flip > 0) |
| 10375 | return true; |
| 10376 | else if (i915.enable_execlists) |
| 10377 | return true; |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 10378 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 10379 | return engine != i915_gem_object_last_write_engine(obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10380 | } |
| 10381 | |
| 10382 | static void skl_do_mmio_flip(struct intel_crtc *intel_crtc, |
| 10383 | unsigned int rotation, |
| 10384 | struct intel_flip_work *work) |
| 10385 | { |
| 10386 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10387 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10388 | struct drm_framebuffer *fb = intel_crtc->base.primary->fb; |
| 10389 | const enum pipe pipe = intel_crtc->pipe; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 10390 | u32 ctl, stride = skl_plane_stride(fb, 0, rotation); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10391 | |
| 10392 | ctl = I915_READ(PLANE_CTL(pipe, 0)); |
| 10393 | ctl &= ~PLANE_CTL_TILED_MASK; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 10394 | switch (fb->modifier) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10395 | case DRM_FORMAT_MOD_NONE: |
| 10396 | break; |
| 10397 | case I915_FORMAT_MOD_X_TILED: |
| 10398 | ctl |= PLANE_CTL_TILED_X; |
| 10399 | break; |
| 10400 | case I915_FORMAT_MOD_Y_TILED: |
| 10401 | ctl |= PLANE_CTL_TILED_Y; |
| 10402 | break; |
| 10403 | case I915_FORMAT_MOD_Yf_TILED: |
| 10404 | ctl |= PLANE_CTL_TILED_YF; |
| 10405 | break; |
| 10406 | default: |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 10407 | MISSING_CASE(fb->modifier); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10408 | } |
| 10409 | |
| 10410 | /* |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10411 | * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on |
| 10412 | * PLANE_SURF updates, the update is then guaranteed to be atomic. |
| 10413 | */ |
| 10414 | I915_WRITE(PLANE_CTL(pipe, 0), ctl); |
| 10415 | I915_WRITE(PLANE_STRIDE(pipe, 0), stride); |
| 10416 | |
| 10417 | I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset); |
| 10418 | POSTING_READ(PLANE_SURF(pipe, 0)); |
| 10419 | } |
| 10420 | |
| 10421 | static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc, |
| 10422 | struct intel_flip_work *work) |
| 10423 | { |
| 10424 | struct drm_device *dev = intel_crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10425 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 72618eb | 2016-02-04 20:38:20 +0200 | [diff] [blame] | 10426 | struct drm_framebuffer *fb = intel_crtc->base.primary->fb; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10427 | i915_reg_t reg = DSPCNTR(intel_crtc->plane); |
| 10428 | u32 dspcntr; |
| 10429 | |
| 10430 | dspcntr = I915_READ(reg); |
| 10431 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 10432 | if (fb->modifier == I915_FORMAT_MOD_X_TILED) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10433 | dspcntr |= DISPPLANE_TILED; |
| 10434 | else |
| 10435 | dspcntr &= ~DISPPLANE_TILED; |
| 10436 | |
| 10437 | I915_WRITE(reg, dspcntr); |
| 10438 | |
| 10439 | I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset); |
| 10440 | POSTING_READ(DSPSURF(intel_crtc->plane)); |
| 10441 | } |
| 10442 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10443 | static void intel_mmio_flip_work_func(struct work_struct *w) |
Damien Lespiau | ff94456 | 2014-11-20 14:58:16 +0000 | [diff] [blame] | 10444 | { |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 10445 | struct intel_flip_work *work = |
| 10446 | container_of(w, struct intel_flip_work, mmio_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10447 | struct intel_crtc *crtc = to_intel_crtc(work->crtc); |
| 10448 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 10449 | struct intel_framebuffer *intel_fb = |
| 10450 | to_intel_framebuffer(crtc->base.primary->fb); |
| 10451 | struct drm_i915_gem_object *obj = intel_fb->obj; |
| 10452 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 10453 | WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10454 | |
| 10455 | intel_pipe_update_start(crtc); |
| 10456 | |
| 10457 | if (INTEL_GEN(dev_priv) >= 9) |
| 10458 | skl_do_mmio_flip(crtc, work->rotation, work); |
| 10459 | else |
| 10460 | /* use_mmio_flip() retricts MMIO flips to ilk+ */ |
| 10461 | ilk_do_mmio_flip(crtc, work); |
| 10462 | |
| 10463 | intel_pipe_update_end(crtc, work); |
| 10464 | } |
| 10465 | |
| 10466 | static int intel_default_queue_flip(struct drm_device *dev, |
| 10467 | struct drm_crtc *crtc, |
| 10468 | struct drm_framebuffer *fb, |
| 10469 | struct drm_i915_gem_object *obj, |
| 10470 | struct drm_i915_gem_request *req, |
| 10471 | uint32_t flags) |
| 10472 | { |
| 10473 | return -ENODEV; |
| 10474 | } |
| 10475 | |
| 10476 | static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv, |
| 10477 | struct intel_crtc *intel_crtc, |
| 10478 | struct intel_flip_work *work) |
| 10479 | { |
| 10480 | u32 addr, vblank; |
| 10481 | |
| 10482 | if (!atomic_read(&work->pending)) |
| 10483 | return false; |
| 10484 | |
| 10485 | smp_rmb(); |
| 10486 | |
| 10487 | vblank = intel_crtc_get_vblank_counter(intel_crtc); |
| 10488 | if (work->flip_ready_vblank == 0) { |
| 10489 | if (work->flip_queued_req && |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 10490 | !i915_gem_request_completed(work->flip_queued_req)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10491 | return false; |
| 10492 | |
| 10493 | work->flip_ready_vblank = vblank; |
| 10494 | } |
| 10495 | |
| 10496 | if (vblank - work->flip_ready_vblank < 3) |
| 10497 | return false; |
| 10498 | |
| 10499 | /* Potential stall - if we see that the flip has happened, |
| 10500 | * assume a missed interrupt. */ |
| 10501 | if (INTEL_GEN(dev_priv) >= 4) |
| 10502 | addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane))); |
| 10503 | else |
| 10504 | addr = I915_READ(DSPADDR(intel_crtc->plane)); |
| 10505 | |
| 10506 | /* There is a potential issue here with a false positive after a flip |
| 10507 | * to the same address. We could address this by checking for a |
| 10508 | * non-incrementing frame counter. |
| 10509 | */ |
| 10510 | return addr == work->gtt_offset; |
| 10511 | } |
| 10512 | |
| 10513 | void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe) |
| 10514 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 10515 | struct drm_device *dev = &dev_priv->drm; |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 10516 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10517 | struct intel_flip_work *work; |
| 10518 | |
| 10519 | WARN_ON(!in_interrupt()); |
| 10520 | |
| 10521 | if (crtc == NULL) |
| 10522 | return; |
| 10523 | |
| 10524 | spin_lock(&dev->event_lock); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10525 | work = crtc->flip_work; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10526 | |
| 10527 | if (work != NULL && !is_mmio_work(work) && |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10528 | __pageflip_stall_check_cs(dev_priv, crtc, work)) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10529 | WARN_ONCE(1, |
| 10530 | "Kicking stuck page flip: queued at %d, now %d\n", |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10531 | work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc)); |
| 10532 | page_flip_completed(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10533 | work = NULL; |
| 10534 | } |
| 10535 | |
| 10536 | if (work != NULL && !is_mmio_work(work) && |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 10537 | intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10538 | intel_queue_rps_boost_for_request(work->flip_queued_req); |
| 10539 | spin_unlock(&dev->event_lock); |
| 10540 | } |
| 10541 | |
Maarten Lankhorst | 4c01ded | 2016-12-22 11:33:23 +0100 | [diff] [blame] | 10542 | __maybe_unused |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10543 | static int intel_crtc_page_flip(struct drm_crtc *crtc, |
| 10544 | struct drm_framebuffer *fb, |
| 10545 | struct drm_pending_vblank_event *event, |
| 10546 | uint32_t page_flip_flags) |
| 10547 | { |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10548 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10549 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10550 | struct drm_framebuffer *old_fb = crtc->primary->fb; |
| 10551 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
| 10552 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 10553 | struct drm_plane *primary = crtc->primary; |
| 10554 | enum pipe pipe = intel_crtc->pipe; |
| 10555 | struct intel_flip_work *work; |
| 10556 | struct intel_engine_cs *engine; |
| 10557 | bool mmio_flip; |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10558 | struct drm_i915_gem_request *request; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 10559 | struct i915_vma *vma; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10560 | int ret; |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 10561 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10562 | /* |
| 10563 | * drm_mode_page_flip_ioctl() should already catch this, but double |
| 10564 | * check to be safe. In the future we may enable pageflipping from |
| 10565 | * a disabled primary plane. |
| 10566 | */ |
| 10567 | if (WARN_ON(intel_fb_obj(old_fb) == NULL)) |
| 10568 | return -EBUSY; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 10569 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10570 | /* Can't change pixel format via MI display flips. */ |
Ville Syrjälä | dbd4d57 | 2016-11-18 21:53:10 +0200 | [diff] [blame] | 10571 | if (fb->format != crtc->primary->fb->format) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10572 | return -EINVAL; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10573 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10574 | /* |
| 10575 | * TILEOFF/LINOFF registers can't be changed via MI display flips. |
| 10576 | * Note that pitch changes could also affect these register. |
| 10577 | */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 10578 | if (INTEL_GEN(dev_priv) > 3 && |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10579 | (fb->offsets[0] != crtc->primary->fb->offsets[0] || |
| 10580 | fb->pitches[0] != crtc->primary->fb->pitches[0])) |
| 10581 | return -EINVAL; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10582 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10583 | if (i915_terminally_wedged(&dev_priv->gpu_error)) |
| 10584 | goto out_hang; |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10585 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10586 | work = kzalloc(sizeof(*work), GFP_KERNEL); |
| 10587 | if (work == NULL) |
| 10588 | return -ENOMEM; |
| 10589 | |
| 10590 | work->event = event; |
| 10591 | work->crtc = crtc; |
| 10592 | work->old_fb = old_fb; |
| 10593 | INIT_WORK(&work->unpin_work, intel_unpin_work_fn); |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 10594 | |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 10595 | ret = drm_crtc_vblank_get(crtc); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10596 | if (ret) |
| 10597 | goto free_work; |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 10598 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10599 | /* We borrow the event spin lock for protecting flip_work */ |
| 10600 | spin_lock_irq(&dev->event_lock); |
| 10601 | if (intel_crtc->flip_work) { |
| 10602 | /* Before declaring the flip queue wedged, check if |
| 10603 | * the hardware completed the operation behind our backs. |
| 10604 | */ |
| 10605 | if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) { |
| 10606 | DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n"); |
| 10607 | page_flip_completed(intel_crtc); |
| 10608 | } else { |
| 10609 | DRM_DEBUG_DRIVER("flip queue: crtc already busy\n"); |
| 10610 | spin_unlock_irq(&dev->event_lock); |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 10611 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10612 | drm_crtc_vblank_put(crtc); |
| 10613 | kfree(work); |
| 10614 | return -EBUSY; |
| 10615 | } |
| 10616 | } |
| 10617 | intel_crtc->flip_work = work; |
| 10618 | spin_unlock_irq(&dev->event_lock); |
Alex Goins | fd8e058 | 2015-11-25 18:43:38 -0800 | [diff] [blame] | 10619 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10620 | if (atomic_read(&intel_crtc->unpin_work_count) >= 2) |
| 10621 | flush_workqueue(dev_priv->wq); |
| 10622 | |
| 10623 | /* Reference the objects for the scheduled work. */ |
| 10624 | drm_framebuffer_reference(work->old_fb); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10625 | |
| 10626 | crtc->primary->fb = fb; |
| 10627 | update_state_fb(crtc->primary); |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 10628 | |
Chris Wilson | 25dc556 | 2016-07-20 13:31:52 +0100 | [diff] [blame] | 10629 | work->pending_flip_obj = i915_gem_object_get(obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10630 | |
| 10631 | ret = i915_mutex_lock_interruptible(dev); |
| 10632 | if (ret) |
| 10633 | goto cleanup; |
| 10634 | |
Chris Wilson | 8af29b0 | 2016-09-09 14:11:47 +0100 | [diff] [blame] | 10635 | intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error); |
| 10636 | if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10637 | ret = -EIO; |
Matthew Auld | ddbb271 | 2016-11-28 10:36:48 +0000 | [diff] [blame] | 10638 | goto unlock; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10639 | } |
| 10640 | |
| 10641 | atomic_inc(&intel_crtc->unpin_work_count); |
| 10642 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 10643 | if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10644 | work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1; |
| 10645 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 10646 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 10647 | engine = dev_priv->engine[BCS]; |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 10648 | if (fb->modifier != old_fb->modifier) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10649 | /* vlv: DISPLAY_FLIP fails to change tiling */ |
| 10650 | engine = NULL; |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 10651 | } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) { |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 10652 | engine = dev_priv->engine[BCS]; |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 10653 | } else if (INTEL_GEN(dev_priv) >= 7) { |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 10654 | engine = i915_gem_object_last_write_engine(obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10655 | if (engine == NULL || engine->id != RCS) |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 10656 | engine = dev_priv->engine[BCS]; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10657 | } else { |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 10658 | engine = dev_priv->engine[RCS]; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10659 | } |
| 10660 | |
| 10661 | mmio_flip = use_mmio_flip(engine, obj); |
| 10662 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 10663 | vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation); |
| 10664 | if (IS_ERR(vma)) { |
| 10665 | ret = PTR_ERR(vma); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10666 | goto cleanup_pending; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 10667 | } |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10668 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 10669 | work->old_vma = to_intel_plane_state(primary->state)->vma; |
| 10670 | to_intel_plane_state(primary->state)->vma = vma; |
| 10671 | |
| 10672 | work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10673 | work->rotation = crtc->primary->state->rotation; |
| 10674 | |
Paulo Zanoni | 1f061316 | 2016-08-17 16:41:44 -0300 | [diff] [blame] | 10675 | /* |
| 10676 | * There's the potential that the next frame will not be compatible with |
| 10677 | * FBC, so we want to call pre_update() before the actual page flip. |
| 10678 | * The problem is that pre_update() caches some information about the fb |
| 10679 | * object, so we want to do this only after the object is pinned. Let's |
| 10680 | * be on the safe side and do this immediately before scheduling the |
| 10681 | * flip. |
| 10682 | */ |
| 10683 | intel_fbc_pre_update(intel_crtc, intel_crtc->config, |
| 10684 | to_intel_plane_state(primary->state)); |
| 10685 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10686 | if (mmio_flip) { |
| 10687 | INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func); |
Imre Deak | 6277c8d | 2016-09-20 14:58:19 +0300 | [diff] [blame] | 10688 | queue_work(system_unbound_wq, &work->mmio_work); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10689 | } else { |
Chris Wilson | e8a9c58 | 2016-12-18 15:37:20 +0000 | [diff] [blame] | 10690 | request = i915_gem_request_alloc(engine, |
| 10691 | dev_priv->kernel_context); |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10692 | if (IS_ERR(request)) { |
| 10693 | ret = PTR_ERR(request); |
| 10694 | goto cleanup_unpin; |
| 10695 | } |
| 10696 | |
Chris Wilson | a2bc469 | 2016-09-09 14:11:56 +0100 | [diff] [blame] | 10697 | ret = i915_gem_request_await_object(request, obj, false); |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10698 | if (ret) |
| 10699 | goto cleanup_request; |
| 10700 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10701 | ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request, |
| 10702 | page_flip_flags); |
| 10703 | if (ret) |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10704 | goto cleanup_request; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10705 | |
| 10706 | intel_mark_page_flip_active(intel_crtc, work); |
| 10707 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10708 | work->flip_queued_req = i915_gem_request_get(request); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10709 | i915_add_request_no_flush(request); |
Maarten Lankhorst | 143f73b3 | 2016-05-17 15:07:54 +0200 | [diff] [blame] | 10710 | } |
| 10711 | |
Chris Wilson | 92117f0 | 2016-11-28 14:36:48 +0000 | [diff] [blame] | 10712 | i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10713 | i915_gem_track_fb(intel_fb_obj(old_fb), obj, |
| 10714 | to_intel_plane(primary)->frontbuffer_bit); |
| 10715 | mutex_unlock(&dev->struct_mutex); |
| 10716 | |
Chris Wilson | 5748b6a | 2016-08-04 16:32:38 +0100 | [diff] [blame] | 10717 | intel_frontbuffer_flip_prepare(to_i915(dev), |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10718 | to_intel_plane(primary)->frontbuffer_bit); |
| 10719 | |
| 10720 | trace_i915_flip_request(intel_crtc->plane, obj); |
| 10721 | |
| 10722 | return 0; |
| 10723 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 10724 | cleanup_request: |
| 10725 | i915_add_request_no_flush(request); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10726 | cleanup_unpin: |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 10727 | to_intel_plane_state(primary->state)->vma = work->old_vma; |
| 10728 | intel_unpin_fb_vma(vma); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10729 | cleanup_pending: |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10730 | atomic_dec(&intel_crtc->unpin_work_count); |
Matthew Auld | ddbb271 | 2016-11-28 10:36:48 +0000 | [diff] [blame] | 10731 | unlock: |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10732 | mutex_unlock(&dev->struct_mutex); |
| 10733 | cleanup: |
| 10734 | crtc->primary->fb = old_fb; |
| 10735 | update_state_fb(crtc->primary); |
| 10736 | |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 10737 | i915_gem_object_put(obj); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10738 | drm_framebuffer_unreference(work->old_fb); |
| 10739 | |
| 10740 | spin_lock_irq(&dev->event_lock); |
| 10741 | intel_crtc->flip_work = NULL; |
| 10742 | spin_unlock_irq(&dev->event_lock); |
| 10743 | |
| 10744 | drm_crtc_vblank_put(crtc); |
| 10745 | free_work: |
| 10746 | kfree(work); |
| 10747 | |
| 10748 | if (ret == -EIO) { |
| 10749 | struct drm_atomic_state *state; |
| 10750 | struct drm_plane_state *plane_state; |
| 10751 | |
| 10752 | out_hang: |
| 10753 | state = drm_atomic_state_alloc(dev); |
| 10754 | if (!state) |
| 10755 | return -ENOMEM; |
| 10756 | state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc); |
| 10757 | |
| 10758 | retry: |
| 10759 | plane_state = drm_atomic_get_plane_state(state, primary); |
| 10760 | ret = PTR_ERR_OR_ZERO(plane_state); |
| 10761 | if (!ret) { |
| 10762 | drm_atomic_set_fb_for_plane(plane_state, fb); |
| 10763 | |
| 10764 | ret = drm_atomic_set_crtc_for_plane(plane_state, crtc); |
| 10765 | if (!ret) |
| 10766 | ret = drm_atomic_commit(state); |
| 10767 | } |
| 10768 | |
| 10769 | if (ret == -EDEADLK) { |
| 10770 | drm_modeset_backoff(state->acquire_ctx); |
| 10771 | drm_atomic_state_clear(state); |
| 10772 | goto retry; |
| 10773 | } |
| 10774 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 10775 | drm_atomic_state_put(state); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10776 | |
| 10777 | if (ret == 0 && event) { |
| 10778 | spin_lock_irq(&dev->event_lock); |
| 10779 | drm_crtc_send_vblank_event(crtc, event); |
| 10780 | spin_unlock_irq(&dev->event_lock); |
| 10781 | } |
| 10782 | } |
| 10783 | return ret; |
Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 10784 | } |
| 10785 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 10786 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10787 | /** |
| 10788 | * intel_wm_need_update - Check whether watermarks need updating |
| 10789 | * @plane: drm plane |
| 10790 | * @state: new plane state |
| 10791 | * |
| 10792 | * Check current plane state versus the new one to determine whether |
| 10793 | * watermarks need to be recalculated. |
| 10794 | * |
| 10795 | * Returns true or false. |
| 10796 | */ |
| 10797 | static bool intel_wm_need_update(struct drm_plane *plane, |
| 10798 | struct drm_plane_state *state) |
| 10799 | { |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 10800 | struct intel_plane_state *new = to_intel_plane_state(state); |
| 10801 | struct intel_plane_state *cur = to_intel_plane_state(plane->state); |
| 10802 | |
| 10803 | /* Update watermarks on tiling or size changes. */ |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 10804 | if (new->base.visible != cur->base.visible) |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 10805 | return true; |
| 10806 | |
| 10807 | if (!cur->base.fb || !new->base.fb) |
| 10808 | return false; |
| 10809 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 10810 | if (cur->base.fb->modifier != new->base.fb->modifier || |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 10811 | cur->base.rotation != new->base.rotation || |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 10812 | drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) || |
| 10813 | drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) || |
| 10814 | drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) || |
| 10815 | drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst)) |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10816 | return true; |
| 10817 | |
| 10818 | return false; |
| 10819 | } |
| 10820 | |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 10821 | static bool needs_scaling(struct intel_plane_state *state) |
| 10822 | { |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 10823 | int src_w = drm_rect_width(&state->base.src) >> 16; |
| 10824 | int src_h = drm_rect_height(&state->base.src) >> 16; |
| 10825 | int dst_w = drm_rect_width(&state->base.dst); |
| 10826 | int dst_h = drm_rect_height(&state->base.dst); |
Matt Roper | d21fbe8 | 2015-09-24 15:53:12 -0700 | [diff] [blame] | 10827 | |
| 10828 | return (src_w != dst_w || src_h != dst_h); |
| 10829 | } |
| 10830 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10831 | int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state, |
| 10832 | struct drm_plane_state *plane_state) |
| 10833 | { |
Maarten Lankhorst | ab1d3a0 | 2015-11-19 16:07:14 +0100 | [diff] [blame] | 10834 | struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10835 | struct drm_crtc *crtc = crtc_state->crtc; |
| 10836 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 10837 | struct drm_plane *plane = plane_state->plane; |
| 10838 | struct drm_device *dev = crtc->dev; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 10839 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10840 | struct intel_plane_state *old_plane_state = |
| 10841 | to_intel_plane_state(plane->state); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10842 | bool mode_changed = needs_modeset(crtc_state); |
| 10843 | bool was_crtc_enabled = crtc->state->active; |
| 10844 | bool is_crtc_enabled = crtc_state->active; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10845 | bool turn_off, turn_on, visible, was_visible; |
| 10846 | struct drm_framebuffer *fb = plane_state->fb; |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 10847 | int ret; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10848 | |
Tvrtko Ursulin | 55b8f2a | 2016-10-14 09:17:22 +0100 | [diff] [blame] | 10849 | if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) { |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10850 | ret = skl_update_scaler_plane( |
| 10851 | to_intel_crtc_state(crtc_state), |
| 10852 | to_intel_plane_state(plane_state)); |
| 10853 | if (ret) |
| 10854 | return ret; |
| 10855 | } |
| 10856 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 10857 | was_visible = old_plane_state->base.visible; |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 10858 | visible = plane_state->visible; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10859 | |
| 10860 | if (!was_crtc_enabled && WARN_ON(was_visible)) |
| 10861 | was_visible = false; |
| 10862 | |
Maarten Lankhorst | 35c08f4 | 2015-12-03 14:31:07 +0100 | [diff] [blame] | 10863 | /* |
| 10864 | * Visibility is calculated as if the crtc was on, but |
| 10865 | * after scaler setup everything depends on it being off |
| 10866 | * when the crtc isn't active. |
Ville Syrjälä | f818ffe | 2016-04-29 17:31:18 +0300 | [diff] [blame] | 10867 | * |
| 10868 | * FIXME this is wrong for watermarks. Watermarks should also |
| 10869 | * be computed as if the pipe would be active. Perhaps move |
| 10870 | * per-plane wm computation to the .check_plane() hook, and |
| 10871 | * only combine the results from all planes in the current place? |
Maarten Lankhorst | 35c08f4 | 2015-12-03 14:31:07 +0100 | [diff] [blame] | 10872 | */ |
| 10873 | if (!is_crtc_enabled) |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 10874 | plane_state->visible = visible = false; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10875 | |
| 10876 | if (!was_visible && !visible) |
| 10877 | return 0; |
| 10878 | |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 10879 | if (fb != old_plane_state->base.fb) |
| 10880 | pipe_config->fb_changed = true; |
| 10881 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10882 | turn_off = was_visible && (!visible || mode_changed); |
| 10883 | turn_on = visible && (!was_visible || mode_changed); |
| 10884 | |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 10885 | DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n", |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 10886 | intel_crtc->base.base.id, |
| 10887 | intel_crtc->base.name, |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 10888 | plane->base.id, plane->name, |
| 10889 | fb ? fb->base.id : -1); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10890 | |
Ville Syrjälä | 72660ce | 2016-05-27 20:59:20 +0300 | [diff] [blame] | 10891 | DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n", |
| 10892 | plane->base.id, plane->name, |
| 10893 | was_visible, visible, |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10894 | turn_off, turn_on, mode_changed); |
| 10895 | |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 10896 | if (turn_on) { |
| 10897 | pipe_config->update_wm_pre = true; |
| 10898 | |
| 10899 | /* must disable cxsr around plane enable/disable */ |
| 10900 | if (plane->type != DRM_PLANE_TYPE_CURSOR) |
| 10901 | pipe_config->disable_cxsr = true; |
| 10902 | } else if (turn_off) { |
| 10903 | pipe_config->update_wm_post = true; |
Maarten Lankhorst | 92826fc | 2015-12-03 13:49:13 +0100 | [diff] [blame] | 10904 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 10905 | /* must disable cxsr around plane enable/disable */ |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 10906 | if (plane->type != DRM_PLANE_TYPE_CURSOR) |
Maarten Lankhorst | ab1d3a0 | 2015-11-19 16:07:14 +0100 | [diff] [blame] | 10907 | pipe_config->disable_cxsr = true; |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 10908 | } else if (intel_wm_need_update(plane, plane_state)) { |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 10909 | /* FIXME bollocks */ |
| 10910 | pipe_config->update_wm_pre = true; |
| 10911 | pipe_config->update_wm_post = true; |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 10912 | } |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10913 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 10914 | /* Pre-gen9 platforms need two-step watermark updates */ |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 10915 | if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) && |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 10916 | INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks) |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 10917 | to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true; |
| 10918 | |
Rodrigo Vivi | 8be6ca8 | 2015-08-24 16:38:23 -0700 | [diff] [blame] | 10919 | if (visible || was_visible) |
Maarten Lankhorst | cd202f6 | 2016-03-09 10:35:44 +0100 | [diff] [blame] | 10920 | pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 10921 | |
Maarten Lankhorst | 31ae71f | 2016-03-09 10:35:45 +0100 | [diff] [blame] | 10922 | /* |
| 10923 | * WaCxSRDisabledForSpriteScaling:ivb |
| 10924 | * |
| 10925 | * cstate->update_wm was already set above, so this flag will |
| 10926 | * take effect when we commit and program watermarks. |
| 10927 | */ |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 10928 | if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) && |
Maarten Lankhorst | 31ae71f | 2016-03-09 10:35:45 +0100 | [diff] [blame] | 10929 | needs_scaling(to_intel_plane_state(plane_state)) && |
| 10930 | !needs_scaling(old_plane_state)) |
| 10931 | pipe_config->disable_lp_wm = true; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10932 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 10933 | return 0; |
| 10934 | } |
| 10935 | |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 10936 | static bool encoders_cloneable(const struct intel_encoder *a, |
| 10937 | const struct intel_encoder *b) |
| 10938 | { |
| 10939 | /* masks could be asymmetric, so check both ways */ |
| 10940 | return a == b || (a->cloneable & (1 << b->type) && |
| 10941 | b->cloneable & (1 << a->type)); |
| 10942 | } |
| 10943 | |
| 10944 | static bool check_single_encoder_cloning(struct drm_atomic_state *state, |
| 10945 | struct intel_crtc *crtc, |
| 10946 | struct intel_encoder *encoder) |
| 10947 | { |
| 10948 | struct intel_encoder *source_encoder; |
| 10949 | struct drm_connector *connector; |
| 10950 | struct drm_connector_state *connector_state; |
| 10951 | int i; |
| 10952 | |
| 10953 | for_each_connector_in_state(state, connector, connector_state, i) { |
| 10954 | if (connector_state->crtc != &crtc->base) |
| 10955 | continue; |
| 10956 | |
| 10957 | source_encoder = |
| 10958 | to_intel_encoder(connector_state->best_encoder); |
| 10959 | if (!encoders_cloneable(encoder, source_encoder)) |
| 10960 | return false; |
| 10961 | } |
| 10962 | |
| 10963 | return true; |
| 10964 | } |
| 10965 | |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 10966 | static int intel_crtc_atomic_check(struct drm_crtc *crtc, |
| 10967 | struct drm_crtc_state *crtc_state) |
| 10968 | { |
Maarten Lankhorst | cf5a15b | 2015-06-15 12:33:41 +0200 | [diff] [blame] | 10969 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 10970 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 10971 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Maarten Lankhorst | cf5a15b | 2015-06-15 12:33:41 +0200 | [diff] [blame] | 10972 | struct intel_crtc_state *pipe_config = |
| 10973 | to_intel_crtc_state(crtc_state); |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 10974 | struct drm_atomic_state *state = crtc_state->state; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 10975 | int ret; |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 10976 | bool mode_changed = needs_modeset(crtc_state); |
| 10977 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 10978 | if (mode_changed && !crtc_state->active) |
Ville Syrjälä | caed361 | 2016-03-09 19:07:25 +0200 | [diff] [blame] | 10979 | pipe_config->update_wm_post = true; |
Maarten Lankhorst | eddfcbc | 2015-06-15 12:33:53 +0200 | [diff] [blame] | 10980 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 10981 | if (mode_changed && crtc_state->enable && |
| 10982 | dev_priv->display.crtc_compute_clock && |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 10983 | !WARN_ON(pipe_config->shared_dpll)) { |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 10984 | ret = dev_priv->display.crtc_compute_clock(intel_crtc, |
| 10985 | pipe_config); |
| 10986 | if (ret) |
| 10987 | return ret; |
| 10988 | } |
| 10989 | |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 10990 | if (crtc_state->color_mgmt_changed) { |
| 10991 | ret = intel_color_check(crtc, crtc_state); |
| 10992 | if (ret) |
| 10993 | return ret; |
Lionel Landwerlin | e7852a4 | 2016-05-25 14:30:41 +0100 | [diff] [blame] | 10994 | |
| 10995 | /* |
| 10996 | * Changing color management on Intel hardware is |
| 10997 | * handled as part of planes update. |
| 10998 | */ |
| 10999 | crtc_state->planes_changed = true; |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 11000 | } |
| 11001 | |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 11002 | ret = 0; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 11003 | if (dev_priv->display.compute_pipe_wm) { |
Maarten Lankhorst | e3bddde | 2016-03-01 11:07:22 +0100 | [diff] [blame] | 11004 | ret = dev_priv->display.compute_pipe_wm(pipe_config); |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 11005 | if (ret) { |
| 11006 | DRM_DEBUG_KMS("Target pipe watermarks are invalid\n"); |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 11007 | return ret; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 11008 | } |
| 11009 | } |
| 11010 | |
| 11011 | if (dev_priv->display.compute_intermediate_wm && |
| 11012 | !to_intel_atomic_state(state)->skip_intermediate_wm) { |
| 11013 | if (WARN_ON(!dev_priv->display.compute_pipe_wm)) |
| 11014 | return 0; |
| 11015 | |
| 11016 | /* |
| 11017 | * Calculate 'intermediate' watermarks that satisfy both the |
| 11018 | * old state and the new state. We can program these |
| 11019 | * immediately. |
| 11020 | */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11021 | ret = dev_priv->display.compute_intermediate_wm(dev, |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 11022 | intel_crtc, |
| 11023 | pipe_config); |
| 11024 | if (ret) { |
| 11025 | DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n"); |
| 11026 | return ret; |
| 11027 | } |
Ville Syrjälä | e3d5457 | 2016-05-13 10:10:42 -0700 | [diff] [blame] | 11028 | } else if (dev_priv->display.compute_intermediate_wm) { |
| 11029 | if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9) |
| 11030 | pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 11031 | } |
| 11032 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11033 | if (INTEL_GEN(dev_priv) >= 9) { |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 11034 | if (mode_changed) |
| 11035 | ret = skl_update_scaler_crtc(pipe_config); |
| 11036 | |
| 11037 | if (!ret) |
| 11038 | ret = intel_atomic_setup_scalers(dev, intel_crtc, |
| 11039 | pipe_config); |
| 11040 | } |
| 11041 | |
| 11042 | return ret; |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 11043 | } |
| 11044 | |
Jani Nikula | 65b38e0 | 2015-04-13 11:26:56 +0300 | [diff] [blame] | 11045 | static const struct drm_crtc_helper_funcs intel_helper_funcs = { |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 11046 | .mode_set_base_atomic = intel_pipe_set_base_atomic, |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11047 | .atomic_begin = intel_begin_crtc_commit, |
| 11048 | .atomic_flush = intel_finish_crtc_commit, |
Maarten Lankhorst | 6d3a1ce | 2015-06-15 12:33:40 +0200 | [diff] [blame] | 11049 | .atomic_check = intel_crtc_atomic_check, |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 11050 | }; |
| 11051 | |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 11052 | static void intel_modeset_update_connector_atomic_state(struct drm_device *dev) |
| 11053 | { |
| 11054 | struct intel_connector *connector; |
| 11055 | |
| 11056 | for_each_intel_connector(dev, connector) { |
Daniel Vetter | 8863dc7 | 2016-05-06 15:39:03 +0200 | [diff] [blame] | 11057 | if (connector->base.state->crtc) |
| 11058 | drm_connector_unreference(&connector->base); |
| 11059 | |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 11060 | if (connector->base.encoder) { |
| 11061 | connector->base.state->best_encoder = |
| 11062 | connector->base.encoder; |
| 11063 | connector->base.state->crtc = |
| 11064 | connector->base.encoder->crtc; |
Daniel Vetter | 8863dc7 | 2016-05-06 15:39:03 +0200 | [diff] [blame] | 11065 | |
| 11066 | drm_connector_reference(&connector->base); |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 11067 | } else { |
| 11068 | connector->base.state->best_encoder = NULL; |
| 11069 | connector->base.state->crtc = NULL; |
| 11070 | } |
| 11071 | } |
| 11072 | } |
| 11073 | |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11074 | static void |
Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 11075 | connected_sink_compute_bpp(struct intel_connector *connector, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 11076 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11077 | { |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 11078 | const struct drm_display_info *info = &connector->base.display_info; |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11079 | int bpp = pipe_config->pipe_bpp; |
| 11080 | |
| 11081 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n", |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 11082 | connector->base.base.id, |
| 11083 | connector->base.name); |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11084 | |
| 11085 | /* Don't use an invalid EDID bpc value */ |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 11086 | if (info->bpc != 0 && info->bpc * 3 < bpp) { |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11087 | DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n", |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 11088 | bpp, info->bpc * 3); |
| 11089 | pipe_config->pipe_bpp = info->bpc * 3; |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11090 | } |
| 11091 | |
Mario Kleiner | 196f954 | 2016-07-06 12:05:45 +0200 | [diff] [blame] | 11092 | /* Clamp bpp to 8 on screens without EDID 1.4 */ |
Ville Syrjälä | 6a2a5c5 | 2016-09-28 16:51:42 +0300 | [diff] [blame] | 11093 | if (info->bpc == 0 && bpp > 24) { |
Mario Kleiner | 196f954 | 2016-07-06 12:05:45 +0200 | [diff] [blame] | 11094 | DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n", |
| 11095 | bpp); |
| 11096 | pipe_config->pipe_bpp = 24; |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11097 | } |
| 11098 | } |
| 11099 | |
| 11100 | static int |
| 11101 | compute_baseline_pipe_bpp(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 11102 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 11103 | { |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 11104 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 11105 | struct drm_atomic_state *state; |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11106 | struct drm_connector *connector; |
| 11107 | struct drm_connector_state *connector_state; |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 11108 | int bpp, i; |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11109 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 11110 | if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || |
| 11111 | IS_CHERRYVIEW(dev_priv))) |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11112 | bpp = 10*3; |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 11113 | else if (INTEL_GEN(dev_priv) >= 5) |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 11114 | bpp = 12*3; |
| 11115 | else |
| 11116 | bpp = 8*3; |
| 11117 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11118 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11119 | pipe_config->pipe_bpp = bpp; |
| 11120 | |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 11121 | state = pipe_config->base.state; |
| 11122 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11123 | /* Clamp display bpp to EDID value */ |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11124 | for_each_connector_in_state(state, connector, connector_state, i) { |
| 11125 | if (connector_state->crtc != &crtc->base) |
Ander Conselvan de Oliveira | 1486017 | 2015-03-20 16:18:09 +0200 | [diff] [blame] | 11126 | continue; |
| 11127 | |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11128 | connected_sink_compute_bpp(to_intel_connector(connector), |
| 11129 | pipe_config); |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11130 | } |
| 11131 | |
| 11132 | return bpp; |
| 11133 | } |
| 11134 | |
Daniel Vetter | 644db71 | 2013-09-19 14:53:58 +0200 | [diff] [blame] | 11135 | static void intel_dump_crtc_timings(const struct drm_display_mode *mode) |
| 11136 | { |
| 11137 | DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, " |
| 11138 | "type: 0x%x flags: 0x%x\n", |
Damien Lespiau | 1342830 | 2013-09-25 16:45:36 +0100 | [diff] [blame] | 11139 | mode->crtc_clock, |
Daniel Vetter | 644db71 | 2013-09-19 14:53:58 +0200 | [diff] [blame] | 11140 | mode->crtc_hdisplay, mode->crtc_hsync_start, |
| 11141 | mode->crtc_hsync_end, mode->crtc_htotal, |
| 11142 | mode->crtc_vdisplay, mode->crtc_vsync_start, |
| 11143 | mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags); |
| 11144 | } |
| 11145 | |
Tvrtko Ursulin | f698233 | 2016-11-17 12:30:08 +0000 | [diff] [blame] | 11146 | static inline void |
| 11147 | intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id, |
Tvrtko Ursulin | a430965 | 2016-11-17 12:30:09 +0000 | [diff] [blame] | 11148 | unsigned int lane_count, struct intel_link_m_n *m_n) |
Tvrtko Ursulin | f698233 | 2016-11-17 12:30:08 +0000 | [diff] [blame] | 11149 | { |
Tvrtko Ursulin | a430965 | 2016-11-17 12:30:09 +0000 | [diff] [blame] | 11150 | DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n", |
| 11151 | id, lane_count, |
Tvrtko Ursulin | f698233 | 2016-11-17 12:30:08 +0000 | [diff] [blame] | 11152 | m_n->gmch_m, m_n->gmch_n, |
| 11153 | m_n->link_m, m_n->link_n, m_n->tu); |
| 11154 | } |
| 11155 | |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11156 | static void intel_dump_pipe_config(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 11157 | struct intel_crtc_state *pipe_config, |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11158 | const char *context) |
| 11159 | { |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11160 | struct drm_device *dev = crtc->base.dev; |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 11161 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11162 | struct drm_plane *plane; |
| 11163 | struct intel_plane *intel_plane; |
| 11164 | struct intel_plane_state *state; |
| 11165 | struct drm_framebuffer *fb; |
| 11166 | |
Tvrtko Ursulin | 66766e4 | 2016-11-17 12:30:10 +0000 | [diff] [blame] | 11167 | DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n", |
| 11168 | crtc->base.base.id, crtc->base.name, context); |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11169 | |
Tvrtko Ursulin | 2c89429 | 2016-11-17 12:30:11 +0000 | [diff] [blame] | 11170 | DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n", |
| 11171 | transcoder_name(pipe_config->cpu_transcoder), |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11172 | pipe_config->pipe_bpp, pipe_config->dither); |
Tvrtko Ursulin | a430965 | 2016-11-17 12:30:09 +0000 | [diff] [blame] | 11173 | |
| 11174 | if (pipe_config->has_pch_encoder) |
| 11175 | intel_dump_m_n_config(pipe_config, "fdi", |
| 11176 | pipe_config->fdi_lanes, |
| 11177 | &pipe_config->fdi_m_n); |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 11178 | |
Tvrtko Ursulin | f698233 | 2016-11-17 12:30:08 +0000 | [diff] [blame] | 11179 | if (intel_crtc_has_dp_encoder(pipe_config)) { |
Tvrtko Ursulin | a430965 | 2016-11-17 12:30:09 +0000 | [diff] [blame] | 11180 | intel_dump_m_n_config(pipe_config, "dp m_n", |
| 11181 | pipe_config->lane_count, &pipe_config->dp_m_n); |
Tvrtko Ursulin | d806e68 | 2016-11-17 15:44:09 +0000 | [diff] [blame] | 11182 | if (pipe_config->has_drrs) |
| 11183 | intel_dump_m_n_config(pipe_config, "dp m2_n2", |
| 11184 | pipe_config->lane_count, |
| 11185 | &pipe_config->dp_m2_n2); |
Tvrtko Ursulin | f698233 | 2016-11-17 12:30:08 +0000 | [diff] [blame] | 11186 | } |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 11187 | |
Daniel Vetter | 55072d1 | 2014-11-20 16:10:28 +0100 | [diff] [blame] | 11188 | DRM_DEBUG_KMS("audio: %i, infoframes: %i\n", |
Tvrtko Ursulin | 2c89429 | 2016-11-17 12:30:11 +0000 | [diff] [blame] | 11189 | pipe_config->has_audio, pipe_config->has_infoframe); |
Daniel Vetter | 55072d1 | 2014-11-20 16:10:28 +0100 | [diff] [blame] | 11190 | |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11191 | DRM_DEBUG_KMS("requested mode:\n"); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11192 | drm_mode_debug_printmodeline(&pipe_config->base.mode); |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11193 | DRM_DEBUG_KMS("adjusted mode:\n"); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11194 | drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode); |
| 11195 | intel_dump_crtc_timings(&pipe_config->base.adjusted_mode); |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 11196 | DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n", |
Tvrtko Ursulin | 2c89429 | 2016-11-17 12:30:11 +0000 | [diff] [blame] | 11197 | pipe_config->port_clock, |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 11198 | pipe_config->pipe_src_w, pipe_config->pipe_src_h, |
| 11199 | pipe_config->pixel_rate); |
Tvrtko Ursulin | dd2f616 | 2016-11-17 12:30:12 +0000 | [diff] [blame] | 11200 | |
| 11201 | if (INTEL_GEN(dev_priv) >= 9) |
| 11202 | DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n", |
| 11203 | crtc->num_scalers, |
| 11204 | pipe_config->scaler_state.scaler_users, |
| 11205 | pipe_config->scaler_state.scaler_id); |
Tvrtko Ursulin | a74f837 | 2016-11-17 12:30:13 +0000 | [diff] [blame] | 11206 | |
| 11207 | if (HAS_GMCH_DISPLAY(dev_priv)) |
| 11208 | DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n", |
| 11209 | pipe_config->gmch_pfit.control, |
| 11210 | pipe_config->gmch_pfit.pgm_ratios, |
| 11211 | pipe_config->gmch_pfit.lvds_border_bits); |
| 11212 | else |
| 11213 | DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n", |
| 11214 | pipe_config->pch_pfit.pos, |
| 11215 | pipe_config->pch_pfit.size, |
Tvrtko Ursulin | 08c4d7f | 2016-11-17 12:30:14 +0000 | [diff] [blame] | 11216 | enableddisabled(pipe_config->pch_pfit.enabled)); |
Tvrtko Ursulin | a74f837 | 2016-11-17 12:30:13 +0000 | [diff] [blame] | 11217 | |
Tvrtko Ursulin | 2c89429 | 2016-11-17 12:30:11 +0000 | [diff] [blame] | 11218 | DRM_DEBUG_KMS("ips: %i, double wide: %i\n", |
| 11219 | pipe_config->ips_enabled, pipe_config->double_wide); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11220 | |
Ander Conselvan de Oliveira | f50b79f | 2016-12-29 17:22:12 +0200 | [diff] [blame] | 11221 | intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state); |
Tvrtko Ursulin | 415ff0f | 2015-05-14 13:38:31 +0100 | [diff] [blame] | 11222 | |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11223 | DRM_DEBUG_KMS("planes on this crtc\n"); |
| 11224 | list_for_each_entry(plane, &dev->mode_config.plane_list, head) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 11225 | struct drm_format_name_buf format_name; |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11226 | intel_plane = to_intel_plane(plane); |
| 11227 | if (intel_plane->pipe != crtc->pipe) |
| 11228 | continue; |
| 11229 | |
| 11230 | state = to_intel_plane_state(plane->state); |
| 11231 | fb = state->base.fb; |
| 11232 | if (!fb) { |
Ville Syrjälä | 1d577e0 | 2016-05-27 20:59:25 +0300 | [diff] [blame] | 11233 | DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n", |
| 11234 | plane->base.id, plane->name, state->scaler_id); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11235 | continue; |
| 11236 | } |
| 11237 | |
Tvrtko Ursulin | dd2f616 | 2016-11-17 12:30:12 +0000 | [diff] [blame] | 11238 | DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n", |
| 11239 | plane->base.id, plane->name, |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 11240 | fb->base.id, fb->width, fb->height, |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 11241 | drm_get_format_name(fb->format->format, &format_name)); |
Tvrtko Ursulin | dd2f616 | 2016-11-17 12:30:12 +0000 | [diff] [blame] | 11242 | if (INTEL_GEN(dev_priv) >= 9) |
| 11243 | DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n", |
| 11244 | state->scaler_id, |
| 11245 | state->base.src.x1 >> 16, |
| 11246 | state->base.src.y1 >> 16, |
| 11247 | drm_rect_width(&state->base.src) >> 16, |
| 11248 | drm_rect_height(&state->base.src) >> 16, |
| 11249 | state->base.dst.x1, state->base.dst.y1, |
| 11250 | drm_rect_width(&state->base.dst), |
| 11251 | drm_rect_height(&state->base.dst)); |
Chandra Konduru | 6a60cd8 | 2015-04-07 15:28:40 -0700 | [diff] [blame] | 11252 | } |
Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 11253 | } |
| 11254 | |
Ander Conselvan de Oliveira | 5448a00 | 2015-04-02 14:47:59 +0300 | [diff] [blame] | 11255 | static bool check_digital_port_conflicts(struct drm_atomic_state *state) |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11256 | { |
Ander Conselvan de Oliveira | 5448a00 | 2015-04-02 14:47:59 +0300 | [diff] [blame] | 11257 | struct drm_device *dev = state->dev; |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11258 | struct drm_connector *connector; |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11259 | unsigned int used_ports = 0; |
Ville Syrjälä | 477321e | 2016-07-28 17:50:40 +0300 | [diff] [blame] | 11260 | unsigned int used_mst_ports = 0; |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11261 | |
| 11262 | /* |
| 11263 | * Walk the connector list instead of the encoder |
| 11264 | * list to detect the problem on ddi platforms |
| 11265 | * where there's just one encoder per digital port. |
| 11266 | */ |
Ville Syrjälä | 0bff485 | 2015-12-10 18:22:31 +0200 | [diff] [blame] | 11267 | drm_for_each_connector(connector, dev) { |
| 11268 | struct drm_connector_state *connector_state; |
| 11269 | struct intel_encoder *encoder; |
| 11270 | |
| 11271 | connector_state = drm_atomic_get_existing_connector_state(state, connector); |
| 11272 | if (!connector_state) |
| 11273 | connector_state = connector->state; |
| 11274 | |
Ander Conselvan de Oliveira | 5448a00 | 2015-04-02 14:47:59 +0300 | [diff] [blame] | 11275 | if (!connector_state->best_encoder) |
| 11276 | continue; |
| 11277 | |
| 11278 | encoder = to_intel_encoder(connector_state->best_encoder); |
| 11279 | |
| 11280 | WARN_ON(!connector_state->crtc); |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11281 | |
| 11282 | switch (encoder->type) { |
| 11283 | unsigned int port_mask; |
| 11284 | case INTEL_OUTPUT_UNKNOWN: |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 11285 | if (WARN_ON(!HAS_DDI(to_i915(dev)))) |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11286 | break; |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 11287 | case INTEL_OUTPUT_DP: |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11288 | case INTEL_OUTPUT_HDMI: |
| 11289 | case INTEL_OUTPUT_EDP: |
| 11290 | port_mask = 1 << enc_to_dig_port(&encoder->base)->port; |
| 11291 | |
| 11292 | /* the same port mustn't appear more than once */ |
| 11293 | if (used_ports & port_mask) |
| 11294 | return false; |
| 11295 | |
| 11296 | used_ports |= port_mask; |
Ville Syrjälä | 477321e | 2016-07-28 17:50:40 +0300 | [diff] [blame] | 11297 | break; |
| 11298 | case INTEL_OUTPUT_DP_MST: |
| 11299 | used_mst_ports |= |
| 11300 | 1 << enc_to_mst(&encoder->base)->primary->port; |
| 11301 | break; |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11302 | default: |
| 11303 | break; |
| 11304 | } |
| 11305 | } |
| 11306 | |
Ville Syrjälä | 477321e | 2016-07-28 17:50:40 +0300 | [diff] [blame] | 11307 | /* can't mix MST and SST/HDMI on the same port */ |
| 11308 | if (used_ports & used_mst_ports) |
| 11309 | return false; |
| 11310 | |
Ville Syrjälä | 00f0b37 | 2014-12-02 14:10:46 +0200 | [diff] [blame] | 11311 | return true; |
| 11312 | } |
| 11313 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11314 | static void |
| 11315 | clear_intel_crtc_state(struct intel_crtc_state *crtc_state) |
| 11316 | { |
| 11317 | struct drm_crtc_state tmp_state; |
Chandra Konduru | 663a364 | 2015-04-07 15:28:41 -0700 | [diff] [blame] | 11318 | struct intel_crtc_scaler_state scaler_state; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 11319 | struct intel_dpll_hw_state dpll_hw_state; |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 11320 | struct intel_shared_dpll *shared_dpll; |
Maarten Lankhorst | c4e2d04 | 2015-08-05 12:36:59 +0200 | [diff] [blame] | 11321 | bool force_thru; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11322 | |
Ander Conselvan de Oliveira | 7546a38 | 2015-05-20 09:03:27 +0300 | [diff] [blame] | 11323 | /* FIXME: before the switch to atomic started, a new pipe_config was |
| 11324 | * kzalloc'd. Code that depends on any field being zero should be |
| 11325 | * fixed, so that the crtc_state can be safely duplicated. For now, |
| 11326 | * only fields that are know to not cause problems are preserved. */ |
| 11327 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11328 | tmp_state = crtc_state->base; |
Chandra Konduru | 663a364 | 2015-04-07 15:28:41 -0700 | [diff] [blame] | 11329 | scaler_state = crtc_state->scaler_state; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 11330 | shared_dpll = crtc_state->shared_dpll; |
| 11331 | dpll_hw_state = crtc_state->dpll_hw_state; |
Maarten Lankhorst | c4e2d04 | 2015-08-05 12:36:59 +0200 | [diff] [blame] | 11332 | force_thru = crtc_state->pch_pfit.force_thru; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 11333 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11334 | memset(crtc_state, 0, sizeof *crtc_state); |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 11335 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11336 | crtc_state->base = tmp_state; |
Chandra Konduru | 663a364 | 2015-04-07 15:28:41 -0700 | [diff] [blame] | 11337 | crtc_state->scaler_state = scaler_state; |
Ander Conselvan de Oliveira | 4978cc9 | 2015-04-21 17:13:21 +0300 | [diff] [blame] | 11338 | crtc_state->shared_dpll = shared_dpll; |
| 11339 | crtc_state->dpll_hw_state = dpll_hw_state; |
Maarten Lankhorst | c4e2d04 | 2015-08-05 12:36:59 +0200 | [diff] [blame] | 11340 | crtc_state->pch_pfit.force_thru = force_thru; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11341 | } |
| 11342 | |
Ander Conselvan de Oliveira | 548ee15 | 2015-04-21 17:13:02 +0300 | [diff] [blame] | 11343 | static int |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 11344 | intel_modeset_pipe_config(struct drm_crtc *crtc, |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 11345 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11346 | { |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 11347 | struct drm_atomic_state *state = pipe_config->base.state; |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11348 | struct intel_encoder *encoder; |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11349 | struct drm_connector *connector; |
Ander Conselvan de Oliveira | 0b90187 | 2015-03-20 16:18:08 +0200 | [diff] [blame] | 11350 | struct drm_connector_state *connector_state; |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 11351 | int base_bpp, ret = -EINVAL; |
Ander Conselvan de Oliveira | 0b90187 | 2015-03-20 16:18:08 +0200 | [diff] [blame] | 11352 | int i; |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 11353 | bool retry = true; |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11354 | |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 11355 | clear_intel_crtc_state(pipe_config); |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11356 | |
Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 11357 | pipe_config->cpu_transcoder = |
| 11358 | (enum transcoder) to_intel_crtc(crtc)->pipe; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 11359 | |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 11360 | /* |
| 11361 | * Sanitize sync polarity flags based on requested ones. If neither |
| 11362 | * positive or negative polarity is requested, treat this as meaning |
| 11363 | * negative polarity. |
| 11364 | */ |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11365 | if (!(pipe_config->base.adjusted_mode.flags & |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 11366 | (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC))) |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11367 | pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC; |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 11368 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11369 | if (!(pipe_config->base.adjusted_mode.flags & |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 11370 | (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC))) |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11371 | pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC; |
Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 11372 | |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 11373 | base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc), |
| 11374 | pipe_config); |
| 11375 | if (base_bpp < 0) |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11376 | goto fail; |
| 11377 | |
Ville Syrjälä | e41a56b | 2013-10-01 22:52:14 +0300 | [diff] [blame] | 11378 | /* |
| 11379 | * Determine the real pipe dimensions. Note that stereo modes can |
| 11380 | * increase the actual pipe size due to the frame doubling and |
| 11381 | * insertion of additional space for blanks between the frame. This |
| 11382 | * is stored in the crtc timings. We use the requested mode to do this |
| 11383 | * computation to clearly distinguish it from the adjusted mode, which |
| 11384 | * can be changed by the connectors in the below retry loop. |
| 11385 | */ |
Daniel Vetter | 196cd5d | 2017-01-25 07:26:56 +0100 | [diff] [blame] | 11386 | drm_mode_get_hv_timing(&pipe_config->base.mode, |
Gustavo Padovan | ecb7e16 | 2014-12-01 15:40:09 -0800 | [diff] [blame] | 11387 | &pipe_config->pipe_src_w, |
| 11388 | &pipe_config->pipe_src_h); |
Ville Syrjälä | e41a56b | 2013-10-01 22:52:14 +0300 | [diff] [blame] | 11389 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 11390 | for_each_connector_in_state(state, connector, connector_state, i) { |
| 11391 | if (connector_state->crtc != crtc) |
| 11392 | continue; |
| 11393 | |
| 11394 | encoder = to_intel_encoder(connector_state->best_encoder); |
| 11395 | |
Ville Syrjälä | e25148d | 2016-06-22 21:57:09 +0300 | [diff] [blame] | 11396 | if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) { |
| 11397 | DRM_DEBUG_KMS("rejecting invalid cloning configuration\n"); |
| 11398 | goto fail; |
| 11399 | } |
| 11400 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 11401 | /* |
| 11402 | * Determine output_types before calling the .compute_config() |
| 11403 | * hooks so that the hooks can use this information safely. |
| 11404 | */ |
| 11405 | pipe_config->output_types |= 1 << encoder->type; |
| 11406 | } |
| 11407 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 11408 | encoder_retry: |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 11409 | /* Ensure the port clock defaults are reset when retrying. */ |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 11410 | pipe_config->port_clock = 0; |
Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 11411 | pipe_config->pixel_multiplier = 1; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 11412 | |
Daniel Vetter | 135c81b | 2013-07-21 21:37:09 +0200 | [diff] [blame] | 11413 | /* Fill in default crtc timings, allow encoders to overwrite them. */ |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11414 | drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode, |
| 11415 | CRTC_STEREO_DOUBLE); |
Daniel Vetter | 135c81b | 2013-07-21 21:37:09 +0200 | [diff] [blame] | 11416 | |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11417 | /* Pass our mode to the connectors and the CRTC to give them a chance to |
| 11418 | * adjust it according to limitations or connector properties, and also |
| 11419 | * a chance to reject the mode entirely. |
| 11420 | */ |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 11421 | for_each_connector_in_state(state, connector, connector_state, i) { |
Ander Conselvan de Oliveira | 0b90187 | 2015-03-20 16:18:08 +0200 | [diff] [blame] | 11422 | if (connector_state->crtc != crtc) |
| 11423 | continue; |
| 11424 | |
| 11425 | encoder = to_intel_encoder(connector_state->best_encoder); |
| 11426 | |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 11427 | if (!(encoder->compute_config(encoder, pipe_config, connector_state))) { |
Daniel Vetter | efea6e8 | 2013-07-21 21:36:59 +0200 | [diff] [blame] | 11428 | DRM_DEBUG_KMS("Encoder config failure\n"); |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11429 | goto fail; |
| 11430 | } |
| 11431 | } |
| 11432 | |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 11433 | /* Set default port clock if not overwritten by the encoder. Needs to be |
| 11434 | * done afterwards in case the encoder adjusts the mode. */ |
| 11435 | if (!pipe_config->port_clock) |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11436 | pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 11437 | * pipe_config->pixel_multiplier; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 11438 | |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 11439 | ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config); |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 11440 | if (ret < 0) { |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11441 | DRM_DEBUG_KMS("CRTC fixup failed\n"); |
| 11442 | goto fail; |
| 11443 | } |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 11444 | |
| 11445 | if (ret == RETRY) { |
| 11446 | if (WARN(!retry, "loop in pipe configuration computation\n")) { |
| 11447 | ret = -EINVAL; |
| 11448 | goto fail; |
| 11449 | } |
| 11450 | |
| 11451 | DRM_DEBUG_KMS("CRTC bw constrained, retrying\n"); |
| 11452 | retry = false; |
| 11453 | goto encoder_retry; |
| 11454 | } |
| 11455 | |
Daniel Vetter | e8fa427 | 2015-08-12 11:43:34 +0200 | [diff] [blame] | 11456 | /* Dithering seems to not pass-through bits correctly when it should, so |
Manasi Navare | 611032b | 2017-01-24 08:21:49 -0800 | [diff] [blame] | 11457 | * only enable it on 6bpc panels and when its not a compliance |
| 11458 | * test requesting 6bpc video pattern. |
| 11459 | */ |
| 11460 | pipe_config->dither = (pipe_config->pipe_bpp == 6*3) && |
| 11461 | !pipe_config->dither_force_disable; |
Daniel Vetter | 62f0ace | 2015-08-26 18:57:26 +0200 | [diff] [blame] | 11462 | DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n", |
Daniel Vetter | d328c9d | 2015-04-10 16:22:37 +0200 | [diff] [blame] | 11463 | base_bpp, pipe_config->pipe_bpp, pipe_config->dither); |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 11464 | |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11465 | fail: |
Ander Conselvan de Oliveira | 548ee15 | 2015-04-21 17:13:02 +0300 | [diff] [blame] | 11466 | return ret; |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 11467 | } |
| 11468 | |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 11469 | static void |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 11470 | intel_modeset_update_crtc_state(struct drm_atomic_state *state) |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 11471 | { |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 11472 | struct drm_crtc *crtc; |
| 11473 | struct drm_crtc_state *crtc_state; |
Maarten Lankhorst | 8a75d15 | 2015-07-13 16:30:14 +0200 | [diff] [blame] | 11474 | int i; |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 11475 | |
Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 11476 | /* Double check state. */ |
Maarten Lankhorst | 8a75d15 | 2015-07-13 16:30:14 +0200 | [diff] [blame] | 11477 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
Maarten Lankhorst | 3cb480b | 2015-06-01 12:49:49 +0200 | [diff] [blame] | 11478 | to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state); |
Maarten Lankhorst | fc467a22 | 2015-06-01 12:50:07 +0200 | [diff] [blame] | 11479 | |
| 11480 | /* Update hwmode for vblank functions */ |
| 11481 | if (crtc->state->active) |
| 11482 | crtc->hwmode = crtc->state->adjusted_mode; |
| 11483 | else |
| 11484 | crtc->hwmode.crtc_clock = 0; |
Maarten Lankhorst | 61067a5 | 2015-09-23 16:29:36 +0200 | [diff] [blame] | 11485 | |
| 11486 | /* |
| 11487 | * Update legacy state to satisfy fbc code. This can |
| 11488 | * be removed when fbc uses the atomic state. |
| 11489 | */ |
| 11490 | if (drm_atomic_get_existing_plane_state(state, crtc->primary)) { |
| 11491 | struct drm_plane_state *plane_state = crtc->primary->state; |
| 11492 | |
| 11493 | crtc->primary->fb = plane_state->fb; |
| 11494 | crtc->x = plane_state->src_x >> 16; |
| 11495 | crtc->y = plane_state->src_y >> 16; |
| 11496 | } |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 11497 | } |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 11498 | } |
| 11499 | |
Ville Syrjälä | 3bd2626 | 2013-09-06 23:29:02 +0300 | [diff] [blame] | 11500 | static bool intel_fuzzy_clock_check(int clock1, int clock2) |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11501 | { |
Ville Syrjälä | 3bd2626 | 2013-09-06 23:29:02 +0300 | [diff] [blame] | 11502 | int diff; |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 11503 | |
| 11504 | if (clock1 == clock2) |
| 11505 | return true; |
| 11506 | |
| 11507 | if (!clock1 || !clock2) |
| 11508 | return false; |
| 11509 | |
| 11510 | diff = abs(clock1 - clock2); |
| 11511 | |
| 11512 | if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105) |
| 11513 | return true; |
| 11514 | |
| 11515 | return false; |
| 11516 | } |
| 11517 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11518 | static bool |
| 11519 | intel_compare_m_n(unsigned int m, unsigned int n, |
| 11520 | unsigned int m2, unsigned int n2, |
| 11521 | bool exact) |
| 11522 | { |
| 11523 | if (m == m2 && n == n2) |
| 11524 | return true; |
| 11525 | |
| 11526 | if (exact || !m || !n || !m2 || !n2) |
| 11527 | return false; |
| 11528 | |
| 11529 | BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX); |
| 11530 | |
Maarten Lankhorst | 31d10b5 | 2016-01-06 13:54:43 +0100 | [diff] [blame] | 11531 | if (n > n2) { |
| 11532 | while (n > n2) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11533 | m2 <<= 1; |
| 11534 | n2 <<= 1; |
| 11535 | } |
Maarten Lankhorst | 31d10b5 | 2016-01-06 13:54:43 +0100 | [diff] [blame] | 11536 | } else if (n < n2) { |
| 11537 | while (n < n2) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11538 | m <<= 1; |
| 11539 | n <<= 1; |
| 11540 | } |
| 11541 | } |
| 11542 | |
Maarten Lankhorst | 31d10b5 | 2016-01-06 13:54:43 +0100 | [diff] [blame] | 11543 | if (n != n2) |
| 11544 | return false; |
| 11545 | |
| 11546 | return intel_fuzzy_clock_check(m, m2); |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11547 | } |
| 11548 | |
| 11549 | static bool |
| 11550 | intel_compare_link_m_n(const struct intel_link_m_n *m_n, |
| 11551 | struct intel_link_m_n *m2_n2, |
| 11552 | bool adjust) |
| 11553 | { |
| 11554 | if (m_n->tu == m2_n2->tu && |
| 11555 | intel_compare_m_n(m_n->gmch_m, m_n->gmch_n, |
| 11556 | m2_n2->gmch_m, m2_n2->gmch_n, !adjust) && |
| 11557 | intel_compare_m_n(m_n->link_m, m_n->link_n, |
| 11558 | m2_n2->link_m, m2_n2->link_n, !adjust)) { |
| 11559 | if (adjust) |
| 11560 | *m2_n2 = *m_n; |
| 11561 | |
| 11562 | return true; |
| 11563 | } |
| 11564 | |
| 11565 | return false; |
| 11566 | } |
| 11567 | |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11568 | static void __printf(3, 4) |
| 11569 | pipe_config_err(bool adjust, const char *name, const char *format, ...) |
| 11570 | { |
| 11571 | char *level; |
| 11572 | unsigned int category; |
| 11573 | struct va_format vaf; |
| 11574 | va_list args; |
| 11575 | |
| 11576 | if (adjust) { |
| 11577 | level = KERN_DEBUG; |
| 11578 | category = DRM_UT_KMS; |
| 11579 | } else { |
| 11580 | level = KERN_ERR; |
| 11581 | category = DRM_UT_NONE; |
| 11582 | } |
| 11583 | |
| 11584 | va_start(args, format); |
| 11585 | vaf.fmt = format; |
| 11586 | vaf.va = &args; |
| 11587 | |
| 11588 | drm_printk(level, category, "mismatch in %s %pV", name, &vaf); |
| 11589 | |
| 11590 | va_end(args); |
| 11591 | } |
| 11592 | |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 11593 | static bool |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11594 | intel_pipe_config_compare(struct drm_i915_private *dev_priv, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 11595 | struct intel_crtc_state *current_config, |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11596 | struct intel_crtc_state *pipe_config, |
| 11597 | bool adjust) |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 11598 | { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11599 | bool ret = true; |
| 11600 | |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11601 | #define PIPE_CONF_CHECK_X(name) \ |
| 11602 | if (current_config->name != pipe_config->name) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11603 | pipe_config_err(adjust, __stringify(name), \ |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11604 | "(expected 0x%08x, found 0x%08x)\n", \ |
| 11605 | current_config->name, \ |
| 11606 | pipe_config->name); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11607 | ret = false; \ |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11608 | } |
| 11609 | |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 11610 | #define PIPE_CONF_CHECK_I(name) \ |
| 11611 | if (current_config->name != pipe_config->name) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11612 | pipe_config_err(adjust, __stringify(name), \ |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 11613 | "(expected %i, found %i)\n", \ |
| 11614 | current_config->name, \ |
| 11615 | pipe_config->name); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11616 | ret = false; \ |
| 11617 | } |
| 11618 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 11619 | #define PIPE_CONF_CHECK_P(name) \ |
| 11620 | if (current_config->name != pipe_config->name) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11621 | pipe_config_err(adjust, __stringify(name), \ |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 11622 | "(expected %p, found %p)\n", \ |
| 11623 | current_config->name, \ |
| 11624 | pipe_config->name); \ |
| 11625 | ret = false; \ |
| 11626 | } |
| 11627 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11628 | #define PIPE_CONF_CHECK_M_N(name) \ |
| 11629 | if (!intel_compare_link_m_n(¤t_config->name, \ |
| 11630 | &pipe_config->name,\ |
| 11631 | adjust)) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11632 | pipe_config_err(adjust, __stringify(name), \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11633 | "(expected tu %i gmch %i/%i link %i/%i, " \ |
| 11634 | "found tu %i, gmch %i/%i link %i/%i)\n", \ |
| 11635 | current_config->name.tu, \ |
| 11636 | current_config->name.gmch_m, \ |
| 11637 | current_config->name.gmch_n, \ |
| 11638 | current_config->name.link_m, \ |
| 11639 | current_config->name.link_n, \ |
| 11640 | pipe_config->name.tu, \ |
| 11641 | pipe_config->name.gmch_m, \ |
| 11642 | pipe_config->name.gmch_n, \ |
| 11643 | pipe_config->name.link_m, \ |
| 11644 | pipe_config->name.link_n); \ |
| 11645 | ret = false; \ |
| 11646 | } |
| 11647 | |
Daniel Vetter | 55c561a | 2016-03-30 11:34:36 +0200 | [diff] [blame] | 11648 | /* This is required for BDW+ where there is only one set of registers for |
| 11649 | * switching between high and low RR. |
| 11650 | * This macro can be used whenever a comparison has to be made between one |
| 11651 | * hw state and multiple sw state variables. |
| 11652 | */ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11653 | #define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \ |
| 11654 | if (!intel_compare_link_m_n(¤t_config->name, \ |
| 11655 | &pipe_config->name, adjust) && \ |
| 11656 | !intel_compare_link_m_n(¤t_config->alt_name, \ |
| 11657 | &pipe_config->name, adjust)) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11658 | pipe_config_err(adjust, __stringify(name), \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11659 | "(expected tu %i gmch %i/%i link %i/%i, " \ |
| 11660 | "or tu %i gmch %i/%i link %i/%i, " \ |
| 11661 | "found tu %i, gmch %i/%i link %i/%i)\n", \ |
| 11662 | current_config->name.tu, \ |
| 11663 | current_config->name.gmch_m, \ |
| 11664 | current_config->name.gmch_n, \ |
| 11665 | current_config->name.link_m, \ |
| 11666 | current_config->name.link_n, \ |
| 11667 | current_config->alt_name.tu, \ |
| 11668 | current_config->alt_name.gmch_m, \ |
| 11669 | current_config->alt_name.gmch_n, \ |
| 11670 | current_config->alt_name.link_m, \ |
| 11671 | current_config->alt_name.link_n, \ |
| 11672 | pipe_config->name.tu, \ |
| 11673 | pipe_config->name.gmch_m, \ |
| 11674 | pipe_config->name.gmch_n, \ |
| 11675 | pipe_config->name.link_m, \ |
| 11676 | pipe_config->name.link_n); \ |
| 11677 | ret = false; \ |
Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 11678 | } |
| 11679 | |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11680 | #define PIPE_CONF_CHECK_FLAGS(name, mask) \ |
| 11681 | if ((current_config->name ^ pipe_config->name) & (mask)) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11682 | pipe_config_err(adjust, __stringify(name), \ |
| 11683 | "(%x) (expected %i, found %i)\n", \ |
| 11684 | (mask), \ |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11685 | current_config->name & (mask), \ |
| 11686 | pipe_config->name & (mask)); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11687 | ret = false; \ |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11688 | } |
| 11689 | |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 11690 | #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \ |
| 11691 | if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \ |
Tvrtko Ursulin | 4e8048f | 2016-12-06 10:50:20 +0000 | [diff] [blame] | 11692 | pipe_config_err(adjust, __stringify(name), \ |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 11693 | "(expected %i, found %i)\n", \ |
| 11694 | current_config->name, \ |
| 11695 | pipe_config->name); \ |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11696 | ret = false; \ |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 11697 | } |
| 11698 | |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11699 | #define PIPE_CONF_QUIRK(quirk) \ |
| 11700 | ((current_config->quirks | pipe_config->quirks) & (quirk)) |
| 11701 | |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 11702 | PIPE_CONF_CHECK_I(cpu_transcoder); |
| 11703 | |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 11704 | PIPE_CONF_CHECK_I(has_pch_encoder); |
| 11705 | PIPE_CONF_CHECK_I(fdi_lanes); |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11706 | PIPE_CONF_CHECK_M_N(fdi_m_n); |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 11707 | |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 11708 | PIPE_CONF_CHECK_I(lane_count); |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 11709 | PIPE_CONF_CHECK_X(lane_lat_optim_mask); |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 11710 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11711 | if (INTEL_GEN(dev_priv) < 8) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11712 | PIPE_CONF_CHECK_M_N(dp_m_n); |
Vandana Kannan | b95af8b | 2014-08-05 07:51:23 -0700 | [diff] [blame] | 11713 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11714 | if (current_config->has_drrs) |
| 11715 | PIPE_CONF_CHECK_M_N(dp_m2_n2); |
| 11716 | } else |
| 11717 | PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2); |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 11718 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 11719 | PIPE_CONF_CHECK_X(output_types); |
Jani Nikula | a65347b | 2015-11-27 12:21:46 +0200 | [diff] [blame] | 11720 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11721 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay); |
| 11722 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal); |
| 11723 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start); |
| 11724 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end); |
| 11725 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start); |
| 11726 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11727 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11728 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay); |
| 11729 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal); |
| 11730 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start); |
| 11731 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end); |
| 11732 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start); |
| 11733 | PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end); |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11734 | |
Daniel Vetter | c93f54c | 2013-06-27 19:47:19 +0200 | [diff] [blame] | 11735 | PIPE_CONF_CHECK_I(pixel_multiplier); |
Daniel Vetter | 6897b4b5 | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 11736 | PIPE_CONF_CHECK_I(has_hdmi_sink); |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 11737 | if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) || |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 11738 | IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 11739 | PIPE_CONF_CHECK_I(limited_color_range); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 11740 | PIPE_CONF_CHECK_I(has_infoframe); |
Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 11741 | |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 11742 | PIPE_CONF_CHECK_I(has_audio); |
| 11743 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11744 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11745 | DRM_MODE_FLAG_INTERLACE); |
| 11746 | |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11747 | if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11748 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11749 | DRM_MODE_FLAG_PHSYNC); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11750 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11751 | DRM_MODE_FLAG_NHSYNC); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11752 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11753 | DRM_MODE_FLAG_PVSYNC); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11754 | PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags, |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11755 | DRM_MODE_FLAG_NVSYNC); |
| 11756 | } |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 11757 | |
Ville Syrjälä | 333b8ca | 2015-09-03 21:50:16 +0300 | [diff] [blame] | 11758 | PIPE_CONF_CHECK_X(gmch_pfit.control); |
Daniel Vetter | e2ff2d4 | 2015-07-15 14:15:50 +0200 | [diff] [blame] | 11759 | /* pfit ratios are autocomputed by the hw on gen4+ */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11760 | if (INTEL_GEN(dev_priv) < 4) |
Ville Syrjälä | 7f7d8dd | 2016-03-15 16:40:07 +0200 | [diff] [blame] | 11761 | PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios); |
Ville Syrjälä | 333b8ca | 2015-09-03 21:50:16 +0300 | [diff] [blame] | 11762 | PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits); |
Daniel Vetter | 9953599 | 2014-04-13 12:00:33 +0200 | [diff] [blame] | 11763 | |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 11764 | if (!adjust) { |
| 11765 | PIPE_CONF_CHECK_I(pipe_src_w); |
| 11766 | PIPE_CONF_CHECK_I(pipe_src_h); |
| 11767 | |
| 11768 | PIPE_CONF_CHECK_I(pch_pfit.enabled); |
| 11769 | if (current_config->pch_pfit.enabled) { |
| 11770 | PIPE_CONF_CHECK_X(pch_pfit.pos); |
| 11771 | PIPE_CONF_CHECK_X(pch_pfit.size); |
| 11772 | } |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 11773 | |
Maarten Lankhorst | 7aefe2b | 2015-09-14 11:30:10 +0200 | [diff] [blame] | 11774 | PIPE_CONF_CHECK_I(scaler_state.scaler_id); |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 11775 | PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate); |
Maarten Lankhorst | 7aefe2b | 2015-09-14 11:30:10 +0200 | [diff] [blame] | 11776 | } |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 11777 | |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 11778 | /* BDW+ don't expose a synchronous way to read the state */ |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 11779 | if (IS_HASWELL(dev_priv)) |
Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 11780 | PIPE_CONF_CHECK_I(ips_enabled); |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 11781 | |
Ville Syrjälä | 282740f | 2013-09-04 18:30:03 +0300 | [diff] [blame] | 11782 | PIPE_CONF_CHECK_I(double_wide); |
| 11783 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 11784 | PIPE_CONF_CHECK_P(shared_dpll); |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11785 | PIPE_CONF_CHECK_X(dpll_hw_state.dpll); |
Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 11786 | PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md); |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11787 | PIPE_CONF_CHECK_X(dpll_hw_state.fp0); |
| 11788 | PIPE_CONF_CHECK_X(dpll_hw_state.fp1); |
Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 11789 | PIPE_CONF_CHECK_X(dpll_hw_state.wrpll); |
Maarten Lankhorst | 00490c2 | 2015-11-16 14:42:12 +0100 | [diff] [blame] | 11790 | PIPE_CONF_CHECK_X(dpll_hw_state.spll); |
Damien Lespiau | 3f4cd19 | 2014-11-13 14:55:21 +0000 | [diff] [blame] | 11791 | PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1); |
| 11792 | PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1); |
| 11793 | PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2); |
Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 11794 | |
Ville Syrjälä | 47eacba | 2016-04-12 22:14:35 +0300 | [diff] [blame] | 11795 | PIPE_CONF_CHECK_X(dsi_pll.ctrl); |
| 11796 | PIPE_CONF_CHECK_X(dsi_pll.div); |
| 11797 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 11798 | if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) |
Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 11799 | PIPE_CONF_CHECK_I(pipe_bpp); |
| 11800 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 11801 | PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock); |
Jesse Barnes | a9a7e98 | 2014-01-20 14:18:04 -0800 | [diff] [blame] | 11802 | PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock); |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 11803 | |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11804 | #undef PIPE_CONF_CHECK_X |
Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 11805 | #undef PIPE_CONF_CHECK_I |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 11806 | #undef PIPE_CONF_CHECK_P |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 11807 | #undef PIPE_CONF_CHECK_FLAGS |
Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 11808 | #undef PIPE_CONF_CHECK_CLOCK_FUZZY |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 11809 | #undef PIPE_CONF_QUIRK |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 11810 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 11811 | return ret; |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 11812 | } |
| 11813 | |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 11814 | static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv, |
| 11815 | const struct intel_crtc_state *pipe_config) |
| 11816 | { |
| 11817 | if (pipe_config->has_pch_encoder) { |
Ville Syrjälä | 21a727b | 2016-02-17 21:41:10 +0200 | [diff] [blame] | 11818 | int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config), |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 11819 | &pipe_config->fdi_m_n); |
| 11820 | int dotclock = pipe_config->base.adjusted_mode.crtc_clock; |
| 11821 | |
| 11822 | /* |
| 11823 | * FDI already provided one idea for the dotclock. |
| 11824 | * Yell if the encoder disagrees. |
| 11825 | */ |
| 11826 | WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock), |
| 11827 | "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n", |
| 11828 | fdi_dotclock, dotclock); |
| 11829 | } |
| 11830 | } |
| 11831 | |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 11832 | static void verify_wm_state(struct drm_crtc *crtc, |
| 11833 | struct drm_crtc_state *new_state) |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11834 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11835 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11836 | struct skl_ddb_allocation hw_ddb, *sw_ddb; |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11837 | struct skl_pipe_wm hw_wm, *sw_wm; |
| 11838 | struct skl_plane_wm *hw_plane_wm, *sw_plane_wm; |
| 11839 | struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11840 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 11841 | const enum pipe pipe = intel_crtc->pipe; |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11842 | int plane, level, max_level = ilk_wm_max_level(dev_priv); |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11843 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 11844 | if (INTEL_GEN(dev_priv) < 9 || !new_state->active) |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11845 | return; |
| 11846 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11847 | skl_pipe_wm_get_hw_state(crtc, &hw_wm); |
Maarten Lankhorst | 03af79e | 2016-10-26 15:41:36 +0200 | [diff] [blame] | 11848 | sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal; |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11849 | |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11850 | skl_ddb_get_hw_state(dev_priv, &hw_ddb); |
| 11851 | sw_ddb = &dev_priv->wm.skl_hw.ddb; |
| 11852 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11853 | /* planes */ |
Matt Roper | 8b364b4 | 2016-10-26 15:51:28 -0700 | [diff] [blame] | 11854 | for_each_universal_plane(dev_priv, pipe, plane) { |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11855 | hw_plane_wm = &hw_wm.planes[plane]; |
| 11856 | sw_plane_wm = &sw_wm->planes[plane]; |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11857 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11858 | /* Watermarks */ |
| 11859 | for (level = 0; level <= max_level; level++) { |
| 11860 | if (skl_wm_level_equals(&hw_plane_wm->wm[level], |
| 11861 | &sw_plane_wm->wm[level])) |
| 11862 | continue; |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11863 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11864 | DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 11865 | pipe_name(pipe), plane + 1, level, |
| 11866 | sw_plane_wm->wm[level].plane_en, |
| 11867 | sw_plane_wm->wm[level].plane_res_b, |
| 11868 | sw_plane_wm->wm[level].plane_res_l, |
| 11869 | hw_plane_wm->wm[level].plane_en, |
| 11870 | hw_plane_wm->wm[level].plane_res_b, |
| 11871 | hw_plane_wm->wm[level].plane_res_l); |
| 11872 | } |
| 11873 | |
| 11874 | if (!skl_wm_level_equals(&hw_plane_wm->trans_wm, |
| 11875 | &sw_plane_wm->trans_wm)) { |
| 11876 | DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 11877 | pipe_name(pipe), plane + 1, |
| 11878 | sw_plane_wm->trans_wm.plane_en, |
| 11879 | sw_plane_wm->trans_wm.plane_res_b, |
| 11880 | sw_plane_wm->trans_wm.plane_res_l, |
| 11881 | hw_plane_wm->trans_wm.plane_en, |
| 11882 | hw_plane_wm->trans_wm.plane_res_b, |
| 11883 | hw_plane_wm->trans_wm.plane_res_l); |
| 11884 | } |
| 11885 | |
| 11886 | /* DDB */ |
| 11887 | hw_ddb_entry = &hw_ddb.plane[pipe][plane]; |
| 11888 | sw_ddb_entry = &sw_ddb->plane[pipe][plane]; |
| 11889 | |
| 11890 | if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) { |
cpaul@redhat.com | faccd99 | 2016-10-14 17:31:58 -0400 | [diff] [blame] | 11891 | DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n", |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11892 | pipe_name(pipe), plane + 1, |
| 11893 | sw_ddb_entry->start, sw_ddb_entry->end, |
| 11894 | hw_ddb_entry->start, hw_ddb_entry->end); |
| 11895 | } |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11896 | } |
| 11897 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 11898 | /* |
| 11899 | * cursor |
| 11900 | * If the cursor plane isn't active, we may not have updated it's ddb |
| 11901 | * allocation. In that case since the ddb allocation will be updated |
| 11902 | * once the plane becomes visible, we can skip this check |
| 11903 | */ |
| 11904 | if (intel_crtc->cursor_addr) { |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11905 | hw_plane_wm = &hw_wm.planes[PLANE_CURSOR]; |
| 11906 | sw_plane_wm = &sw_wm->planes[PLANE_CURSOR]; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11907 | |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11908 | /* Watermarks */ |
| 11909 | for (level = 0; level <= max_level; level++) { |
| 11910 | if (skl_wm_level_equals(&hw_plane_wm->wm[level], |
| 11911 | &sw_plane_wm->wm[level])) |
| 11912 | continue; |
| 11913 | |
| 11914 | DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 11915 | pipe_name(pipe), level, |
| 11916 | sw_plane_wm->wm[level].plane_en, |
| 11917 | sw_plane_wm->wm[level].plane_res_b, |
| 11918 | sw_plane_wm->wm[level].plane_res_l, |
| 11919 | hw_plane_wm->wm[level].plane_en, |
| 11920 | hw_plane_wm->wm[level].plane_res_b, |
| 11921 | hw_plane_wm->wm[level].plane_res_l); |
| 11922 | } |
| 11923 | |
| 11924 | if (!skl_wm_level_equals(&hw_plane_wm->trans_wm, |
| 11925 | &sw_plane_wm->trans_wm)) { |
| 11926 | DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n", |
| 11927 | pipe_name(pipe), |
| 11928 | sw_plane_wm->trans_wm.plane_en, |
| 11929 | sw_plane_wm->trans_wm.plane_res_b, |
| 11930 | sw_plane_wm->trans_wm.plane_res_l, |
| 11931 | hw_plane_wm->trans_wm.plane_en, |
| 11932 | hw_plane_wm->trans_wm.plane_res_b, |
| 11933 | hw_plane_wm->trans_wm.plane_res_l); |
| 11934 | } |
| 11935 | |
| 11936 | /* DDB */ |
| 11937 | hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR]; |
| 11938 | sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR]; |
| 11939 | |
| 11940 | if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) { |
cpaul@redhat.com | faccd99 | 2016-10-14 17:31:58 -0400 | [diff] [blame] | 11941 | DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n", |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 11942 | pipe_name(pipe), |
cpaul@redhat.com | 3de8a14 | 2016-10-14 17:31:57 -0400 | [diff] [blame] | 11943 | sw_ddb_entry->start, sw_ddb_entry->end, |
| 11944 | hw_ddb_entry->start, hw_ddb_entry->end); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 11945 | } |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 11946 | } |
| 11947 | } |
| 11948 | |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 11949 | static void |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 11950 | verify_connector_state(struct drm_device *dev, |
| 11951 | struct drm_atomic_state *state, |
| 11952 | struct drm_crtc *crtc) |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11953 | { |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 11954 | struct drm_connector *connector; |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 11955 | struct drm_connector_state *old_conn_state; |
| 11956 | int i; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11957 | |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 11958 | for_each_connector_in_state(state, connector, old_conn_state, i) { |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 11959 | struct drm_encoder *encoder = connector->encoder; |
| 11960 | struct drm_connector_state *state = connector->state; |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 11961 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 11962 | if (state->crtc != crtc) |
| 11963 | continue; |
| 11964 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 11965 | intel_connector_verify_state(to_intel_connector(connector)); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11966 | |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 11967 | I915_STATE_WARN(state->best_encoder != encoder, |
Maarten Lankhorst | 35dd3c6 | 2015-08-06 13:49:22 +0200 | [diff] [blame] | 11968 | "connector's atomic encoder doesn't match legacy encoder\n"); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11969 | } |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 11970 | } |
| 11971 | |
| 11972 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 11973 | verify_encoder_state(struct drm_device *dev) |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 11974 | { |
| 11975 | struct intel_encoder *encoder; |
| 11976 | struct intel_connector *connector; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11977 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 11978 | for_each_intel_encoder(dev, encoder) { |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11979 | bool enabled = false; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 11980 | enum pipe pipe; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11981 | |
| 11982 | DRM_DEBUG_KMS("[ENCODER:%d:%s]\n", |
| 11983 | encoder->base.base.id, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 11984 | encoder->base.name); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11985 | |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 11986 | for_each_intel_connector(dev, connector) { |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 11987 | if (connector->base.state->best_encoder != &encoder->base) |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11988 | continue; |
| 11989 | enabled = true; |
Maarten Lankhorst | ad3c558 | 2015-07-13 16:30:26 +0200 | [diff] [blame] | 11990 | |
| 11991 | I915_STATE_WARN(connector->base.state->crtc != |
| 11992 | encoder->base.crtc, |
| 11993 | "connector's crtc doesn't match encoder crtc\n"); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11994 | } |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 11995 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 11996 | I915_STATE_WARN(!!encoder->base.crtc != enabled, |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 11997 | "encoder's enabled state mismatch " |
| 11998 | "(expected %i, found %i)\n", |
| 11999 | !!encoder->base.crtc, enabled); |
Maarten Lankhorst | 7c60d19 | 2015-08-05 12:37:04 +0200 | [diff] [blame] | 12000 | |
| 12001 | if (!encoder->base.crtc) { |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12002 | bool active; |
| 12003 | |
| 12004 | active = encoder->get_hw_state(encoder, &pipe); |
Maarten Lankhorst | 7c60d19 | 2015-08-05 12:37:04 +0200 | [diff] [blame] | 12005 | I915_STATE_WARN(active, |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12006 | "encoder detached but still enabled on pipe %c.\n", |
| 12007 | pipe_name(pipe)); |
Maarten Lankhorst | 7c60d19 | 2015-08-05 12:37:04 +0200 | [diff] [blame] | 12008 | } |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 12009 | } |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 12010 | } |
| 12011 | |
| 12012 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12013 | verify_crtc_state(struct drm_crtc *crtc, |
| 12014 | struct drm_crtc_state *old_crtc_state, |
| 12015 | struct drm_crtc_state *new_crtc_state) |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 12016 | { |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12017 | struct drm_device *dev = crtc->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12018 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 12019 | struct intel_encoder *encoder; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12020 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 12021 | struct intel_crtc_state *pipe_config, *sw_config; |
| 12022 | struct drm_atomic_state *old_state; |
| 12023 | bool active; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 12024 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12025 | old_state = old_crtc_state->state; |
Daniel Vetter | ec2dc6a | 2016-05-09 16:34:09 +0200 | [diff] [blame] | 12026 | __drm_atomic_helper_crtc_destroy_state(old_crtc_state); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12027 | pipe_config = to_intel_crtc_state(old_crtc_state); |
| 12028 | memset(pipe_config, 0, sizeof(*pipe_config)); |
| 12029 | pipe_config->base.crtc = crtc; |
| 12030 | pipe_config->base.state = old_state; |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 12031 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 12032 | DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name); |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12033 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12034 | active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12035 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12036 | /* hw state is inconsistent with the pipe quirk */ |
| 12037 | if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) || |
| 12038 | (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)) |
| 12039 | active = new_crtc_state->active; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12040 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12041 | I915_STATE_WARN(new_crtc_state->active != active, |
| 12042 | "crtc active state doesn't match with hw state " |
| 12043 | "(expected %i, found %i)\n", new_crtc_state->active, active); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12044 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12045 | I915_STATE_WARN(intel_crtc->active != new_crtc_state->active, |
| 12046 | "transitional active state does not match atomic hw state " |
| 12047 | "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12048 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12049 | for_each_encoder_on_crtc(dev, crtc, encoder) { |
| 12050 | enum pipe pipe; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12051 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12052 | active = encoder->get_hw_state(encoder, &pipe); |
| 12053 | I915_STATE_WARN(active != new_crtc_state->active, |
| 12054 | "[ENCODER:%i] active %i with crtc active %i\n", |
| 12055 | encoder->base.base.id, active, new_crtc_state->active); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12056 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12057 | I915_STATE_WARN(active && intel_crtc->pipe != pipe, |
| 12058 | "Encoder connected to wrong pipe %c\n", |
| 12059 | pipe_name(pipe)); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12060 | |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 12061 | if (active) { |
| 12062 | pipe_config->output_types |= 1 << encoder->type; |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12063 | encoder->get_config(encoder, pipe_config); |
Ville Syrjälä | 253c84c | 2016-06-22 21:57:01 +0300 | [diff] [blame] | 12064 | } |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12065 | } |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12066 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 12067 | intel_crtc_compute_pixel_rate(pipe_config); |
| 12068 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12069 | if (!new_crtc_state->active) |
| 12070 | return; |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12071 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12072 | intel_pipe_config_sanity_check(dev_priv, pipe_config); |
Maarten Lankhorst | 4d20cd8 | 2015-08-05 12:37:05 +0200 | [diff] [blame] | 12073 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12074 | sw_config = to_intel_crtc_state(crtc->state); |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 12075 | if (!intel_pipe_config_compare(dev_priv, sw_config, |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12076 | pipe_config, false)) { |
| 12077 | I915_STATE_WARN(1, "pipe state doesn't match!\n"); |
| 12078 | intel_dump_pipe_config(intel_crtc, pipe_config, |
| 12079 | "[hw state]"); |
| 12080 | intel_dump_pipe_config(intel_crtc, sw_config, |
| 12081 | "[sw state]"); |
Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 12082 | } |
| 12083 | } |
| 12084 | |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 12085 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12086 | verify_single_dpll_state(struct drm_i915_private *dev_priv, |
| 12087 | struct intel_shared_dpll *pll, |
| 12088 | struct drm_crtc *crtc, |
| 12089 | struct drm_crtc_state *new_state) |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12090 | { |
| 12091 | struct intel_dpll_hw_state dpll_hw_state; |
| 12092 | unsigned crtc_mask; |
| 12093 | bool active; |
| 12094 | |
| 12095 | memset(&dpll_hw_state, 0, sizeof(dpll_hw_state)); |
| 12096 | |
| 12097 | DRM_DEBUG_KMS("%s\n", pll->name); |
| 12098 | |
| 12099 | active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state); |
| 12100 | |
| 12101 | if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) { |
| 12102 | I915_STATE_WARN(!pll->on && pll->active_mask, |
| 12103 | "pll in active use but not on in sw tracking\n"); |
| 12104 | I915_STATE_WARN(pll->on && !pll->active_mask, |
| 12105 | "pll is on but not used by any active crtc\n"); |
| 12106 | I915_STATE_WARN(pll->on != active, |
| 12107 | "pll on state mismatch (expected %i, found %i)\n", |
| 12108 | pll->on, active); |
| 12109 | } |
| 12110 | |
| 12111 | if (!crtc) { |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12112 | I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask, |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12113 | "more active pll users than references: %x vs %x\n", |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12114 | pll->active_mask, pll->state.crtc_mask); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12115 | |
| 12116 | return; |
| 12117 | } |
| 12118 | |
| 12119 | crtc_mask = 1 << drm_crtc_index(crtc); |
| 12120 | |
| 12121 | if (new_state->active) |
| 12122 | I915_STATE_WARN(!(pll->active_mask & crtc_mask), |
| 12123 | "pll active mismatch (expected pipe %c in active mask 0x%02x)\n", |
| 12124 | pipe_name(drm_crtc_index(crtc)), pll->active_mask); |
| 12125 | else |
| 12126 | I915_STATE_WARN(pll->active_mask & crtc_mask, |
| 12127 | "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n", |
| 12128 | pipe_name(drm_crtc_index(crtc)), pll->active_mask); |
| 12129 | |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12130 | I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask), |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12131 | "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n", |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12132 | crtc_mask, pll->state.crtc_mask); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12133 | |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12134 | I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state, |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12135 | &dpll_hw_state, |
| 12136 | sizeof(dpll_hw_state)), |
| 12137 | "pll hw state mismatch\n"); |
| 12138 | } |
| 12139 | |
| 12140 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12141 | verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc, |
| 12142 | struct drm_crtc_state *old_crtc_state, |
| 12143 | struct drm_crtc_state *new_crtc_state) |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 12144 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12145 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12146 | struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state); |
| 12147 | struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state); |
| 12148 | |
| 12149 | if (new_state->shared_dpll) |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12150 | verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12151 | |
| 12152 | if (old_state->shared_dpll && |
| 12153 | old_state->shared_dpll != new_state->shared_dpll) { |
| 12154 | unsigned crtc_mask = 1 << drm_crtc_index(crtc); |
| 12155 | struct intel_shared_dpll *pll = old_state->shared_dpll; |
| 12156 | |
| 12157 | I915_STATE_WARN(pll->active_mask & crtc_mask, |
| 12158 | "pll active mismatch (didn't expect pipe %c in active mask)\n", |
| 12159 | pipe_name(drm_crtc_index(crtc))); |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 12160 | I915_STATE_WARN(pll->state.crtc_mask & crtc_mask, |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12161 | "pll enabled crtcs mismatch (found %x in enabled mask)\n", |
| 12162 | pipe_name(drm_crtc_index(crtc))); |
| 12163 | } |
| 12164 | } |
| 12165 | |
| 12166 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12167 | intel_modeset_verify_crtc(struct drm_crtc *crtc, |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12168 | struct drm_atomic_state *state, |
| 12169 | struct drm_crtc_state *old_state, |
| 12170 | struct drm_crtc_state *new_state) |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12171 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12172 | if (!needs_modeset(new_state) && |
| 12173 | !to_intel_crtc_state(new_state)->update_pipe) |
| 12174 | return; |
| 12175 | |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12176 | verify_wm_state(crtc, new_state); |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12177 | verify_connector_state(crtc->dev, state, crtc); |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12178 | verify_crtc_state(crtc, old_state, new_state); |
| 12179 | verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12180 | } |
| 12181 | |
| 12182 | static void |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12183 | verify_disabled_dpll_state(struct drm_device *dev) |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12184 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12185 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 12186 | int i; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 12187 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12188 | for (i = 0; i < dev_priv->num_shared_dpll; i++) |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12189 | verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL); |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12190 | } |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 12191 | |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12192 | static void |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12193 | intel_modeset_verify_disabled(struct drm_device *dev, |
| 12194 | struct drm_atomic_state *state) |
Maarten Lankhorst | e7c8454 | 2016-03-23 14:58:06 +0100 | [diff] [blame] | 12195 | { |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12196 | verify_encoder_state(dev); |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12197 | verify_connector_state(dev, state, NULL); |
Maarten Lankhorst | c0ead70 | 2016-03-30 10:00:05 +0200 | [diff] [blame] | 12198 | verify_disabled_dpll_state(dev); |
Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 12199 | } |
| 12200 | |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 12201 | static void update_scanline_offset(struct intel_crtc *crtc) |
| 12202 | { |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 12203 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 12204 | |
| 12205 | /* |
| 12206 | * The scanline counter increments at the leading edge of hsync. |
| 12207 | * |
| 12208 | * On most platforms it starts counting from vtotal-1 on the |
| 12209 | * first active line. That means the scanline counter value is |
| 12210 | * always one less than what we would expect. Ie. just after |
| 12211 | * start of vblank, which also occurs at start of hsync (on the |
| 12212 | * last active line), the scanline counter will read vblank_start-1. |
| 12213 | * |
| 12214 | * On gen2 the scanline counter starts counting from 1 instead |
| 12215 | * of vtotal-1, so we have to subtract one (or rather add vtotal-1 |
| 12216 | * to keep the value positive), instead of adding one. |
| 12217 | * |
| 12218 | * On HSW+ the behaviour of the scanline counter depends on the output |
| 12219 | * type. For DP ports it behaves like most other platforms, but on HDMI |
| 12220 | * there's an extra 1 line difference. So we need to add two instead of |
| 12221 | * one to the value. |
| 12222 | */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 12223 | if (IS_GEN2(dev_priv)) { |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 12224 | const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode; |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 12225 | int vtotal; |
| 12226 | |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 12227 | vtotal = adjusted_mode->crtc_vtotal; |
| 12228 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 12229 | vtotal /= 2; |
| 12230 | |
| 12231 | crtc->scanline_offset = vtotal - 1; |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 12232 | } else if (HAS_DDI(dev_priv) && |
Ville Syrjälä | 2d84d2b | 2016-06-22 21:57:02 +0300 | [diff] [blame] | 12233 | intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) { |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 12234 | crtc->scanline_offset = 2; |
| 12235 | } else |
| 12236 | crtc->scanline_offset = 1; |
| 12237 | } |
| 12238 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12239 | static void intel_modeset_clear_plls(struct drm_atomic_state *state) |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12240 | { |
Ander Conselvan de Oliveira | 225da59 | 2015-04-02 14:47:57 +0300 | [diff] [blame] | 12241 | struct drm_device *dev = state->dev; |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12242 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 12243 | struct drm_crtc *crtc; |
| 12244 | struct drm_crtc_state *crtc_state; |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 12245 | int i; |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12246 | |
| 12247 | if (!dev_priv->display.crtc_compute_clock) |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12248 | return; |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12249 | |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 12250 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 12251 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 12252 | struct intel_shared_dpll *old_dpll = |
| 12253 | to_intel_crtc_state(crtc->state)->shared_dpll; |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12254 | |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 12255 | if (!needs_modeset(crtc_state)) |
Ander Conselvan de Oliveira | 225da59 | 2015-04-02 14:47:57 +0300 | [diff] [blame] | 12256 | continue; |
| 12257 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 12258 | to_intel_crtc_state(crtc_state)->shared_dpll = NULL; |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 12259 | |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 12260 | if (!old_dpll) |
Maarten Lankhorst | fb1a38a | 2016-02-09 13:02:17 +0100 | [diff] [blame] | 12261 | continue; |
Ander Conselvan de Oliveira | 0a9ab30 | 2015-04-21 17:13:04 +0300 | [diff] [blame] | 12262 | |
Ander Conselvan de Oliveira | a1c414e | 2016-12-29 17:22:07 +0200 | [diff] [blame] | 12263 | intel_release_shared_dpll(old_dpll, intel_crtc, state); |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12264 | } |
Ander Conselvan de Oliveira | ed6739e | 2015-01-29 16:55:08 +0200 | [diff] [blame] | 12265 | } |
| 12266 | |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 12267 | /* |
| 12268 | * This implements the workaround described in the "notes" section of the mode |
| 12269 | * set sequence documentation. When going from no pipes or single pipe to |
| 12270 | * multiple pipes, and planes are enabled after the pipe, we need to wait at |
| 12271 | * least 2 vblanks on the first pipe before enabling planes on the second pipe. |
| 12272 | */ |
| 12273 | static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state) |
| 12274 | { |
| 12275 | struct drm_crtc_state *crtc_state; |
| 12276 | struct intel_crtc *intel_crtc; |
| 12277 | struct drm_crtc *crtc; |
| 12278 | struct intel_crtc_state *first_crtc_state = NULL; |
| 12279 | struct intel_crtc_state *other_crtc_state = NULL; |
| 12280 | enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE; |
| 12281 | int i; |
| 12282 | |
| 12283 | /* look at all crtc's that are going to be enabled in during modeset */ |
| 12284 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 12285 | intel_crtc = to_intel_crtc(crtc); |
| 12286 | |
| 12287 | if (!crtc_state->active || !needs_modeset(crtc_state)) |
| 12288 | continue; |
| 12289 | |
| 12290 | if (first_crtc_state) { |
| 12291 | other_crtc_state = to_intel_crtc_state(crtc_state); |
| 12292 | break; |
| 12293 | } else { |
| 12294 | first_crtc_state = to_intel_crtc_state(crtc_state); |
| 12295 | first_pipe = intel_crtc->pipe; |
| 12296 | } |
| 12297 | } |
| 12298 | |
| 12299 | /* No workaround needed? */ |
| 12300 | if (!first_crtc_state) |
| 12301 | return 0; |
| 12302 | |
| 12303 | /* w/a possibly needed, check how many crtc's are already enabled. */ |
| 12304 | for_each_intel_crtc(state->dev, intel_crtc) { |
| 12305 | struct intel_crtc_state *pipe_config; |
| 12306 | |
| 12307 | pipe_config = intel_atomic_get_crtc_state(state, intel_crtc); |
| 12308 | if (IS_ERR(pipe_config)) |
| 12309 | return PTR_ERR(pipe_config); |
| 12310 | |
| 12311 | pipe_config->hsw_workaround_pipe = INVALID_PIPE; |
| 12312 | |
| 12313 | if (!pipe_config->base.active || |
| 12314 | needs_modeset(&pipe_config->base)) |
| 12315 | continue; |
| 12316 | |
| 12317 | /* 2 or more enabled crtcs means no need for w/a */ |
| 12318 | if (enabled_pipe != INVALID_PIPE) |
| 12319 | return 0; |
| 12320 | |
| 12321 | enabled_pipe = intel_crtc->pipe; |
| 12322 | } |
| 12323 | |
| 12324 | if (enabled_pipe != INVALID_PIPE) |
| 12325 | first_crtc_state->hsw_workaround_pipe = enabled_pipe; |
| 12326 | else if (other_crtc_state) |
| 12327 | other_crtc_state->hsw_workaround_pipe = first_pipe; |
| 12328 | |
| 12329 | return 0; |
| 12330 | } |
| 12331 | |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12332 | static int intel_lock_all_pipes(struct drm_atomic_state *state) |
| 12333 | { |
| 12334 | struct drm_crtc *crtc; |
| 12335 | |
| 12336 | /* Add all pipes to the state */ |
| 12337 | for_each_crtc(state->dev, crtc) { |
| 12338 | struct drm_crtc_state *crtc_state; |
| 12339 | |
| 12340 | crtc_state = drm_atomic_get_crtc_state(state, crtc); |
| 12341 | if (IS_ERR(crtc_state)) |
| 12342 | return PTR_ERR(crtc_state); |
| 12343 | } |
| 12344 | |
| 12345 | return 0; |
| 12346 | } |
| 12347 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12348 | static int intel_modeset_all_pipes(struct drm_atomic_state *state) |
| 12349 | { |
| 12350 | struct drm_crtc *crtc; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12351 | |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12352 | /* |
| 12353 | * Add all pipes to the state, and force |
| 12354 | * a modeset on all the active ones. |
| 12355 | */ |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12356 | for_each_crtc(state->dev, crtc) { |
Ville Syrjälä | 9780aad | 2016-11-14 18:35:11 +0200 | [diff] [blame] | 12357 | struct drm_crtc_state *crtc_state; |
| 12358 | int ret; |
| 12359 | |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12360 | crtc_state = drm_atomic_get_crtc_state(state, crtc); |
| 12361 | if (IS_ERR(crtc_state)) |
| 12362 | return PTR_ERR(crtc_state); |
| 12363 | |
| 12364 | if (!crtc_state->active || needs_modeset(crtc_state)) |
| 12365 | continue; |
| 12366 | |
| 12367 | crtc_state->mode_changed = true; |
| 12368 | |
| 12369 | ret = drm_atomic_add_affected_connectors(state, crtc); |
| 12370 | if (ret) |
Ville Syrjälä | 9780aad | 2016-11-14 18:35:11 +0200 | [diff] [blame] | 12371 | return ret; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12372 | |
| 12373 | ret = drm_atomic_add_affected_planes(state, crtc); |
| 12374 | if (ret) |
Ville Syrjälä | 9780aad | 2016-11-14 18:35:11 +0200 | [diff] [blame] | 12375 | return ret; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12376 | } |
| 12377 | |
Ville Syrjälä | 9780aad | 2016-11-14 18:35:11 +0200 | [diff] [blame] | 12378 | return 0; |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12379 | } |
| 12380 | |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12381 | static int intel_modeset_checks(struct drm_atomic_state *state) |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12382 | { |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12383 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12384 | struct drm_i915_private *dev_priv = to_i915(state->dev); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12385 | struct drm_crtc *crtc; |
| 12386 | struct drm_crtc_state *crtc_state; |
| 12387 | int ret = 0, i; |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12388 | |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 12389 | if (!check_digital_port_conflicts(state)) { |
| 12390 | DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n"); |
| 12391 | return -EINVAL; |
| 12392 | } |
| 12393 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12394 | intel_state->modeset = true; |
| 12395 | intel_state->active_crtcs = dev_priv->active_crtcs; |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12396 | intel_state->cdclk.logical = dev_priv->cdclk.logical; |
| 12397 | intel_state->cdclk.actual = dev_priv->cdclk.actual; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12398 | |
| 12399 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 12400 | if (crtc_state->active) |
| 12401 | intel_state->active_crtcs |= 1 << i; |
| 12402 | else |
| 12403 | intel_state->active_crtcs &= ~(1 << i); |
Matt Roper | 8b4a7d0 | 2016-05-12 07:06:00 -0700 | [diff] [blame] | 12404 | |
| 12405 | if (crtc_state->active != crtc->state->active) |
| 12406 | intel_state->active_pipe_changes |= drm_crtc_mask(crtc); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12407 | } |
| 12408 | |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12409 | /* |
| 12410 | * See if the config requires any additional preparation, e.g. |
| 12411 | * to adjust global state with pipes off. We need to do this |
| 12412 | * here so we can get the modeset_pipe updated config for the new |
| 12413 | * mode set on this crtc. For other crtcs we need to use the |
| 12414 | * adjusted_mode bits in the crtc directly. |
| 12415 | */ |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12416 | if (dev_priv->display.modeset_calc_cdclk) { |
Clint Taylor | c89e39f | 2016-05-13 23:41:21 +0300 | [diff] [blame] | 12417 | ret = dev_priv->display.modeset_calc_cdclk(state); |
| 12418 | if (ret < 0) |
| 12419 | return ret; |
| 12420 | |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12421 | /* |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12422 | * Writes to dev_priv->cdclk.logical must protected by |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12423 | * holding all the crtc locks, even if we don't end up |
| 12424 | * touching the hardware |
| 12425 | */ |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12426 | if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical, |
| 12427 | &intel_state->cdclk.logical)) { |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12428 | ret = intel_lock_all_pipes(state); |
| 12429 | if (ret < 0) |
| 12430 | return ret; |
| 12431 | } |
Maarten Lankhorst | 27c329e | 2015-06-15 12:33:56 +0200 | [diff] [blame] | 12432 | |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12433 | /* All pipes must be switched off while we change the cdclk. */ |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12434 | if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual, |
| 12435 | &intel_state->cdclk.actual)) { |
Ville Syrjälä | 8d96561 | 2016-11-14 18:35:10 +0200 | [diff] [blame] | 12436 | ret = intel_modeset_all_pipes(state); |
| 12437 | if (ret < 0) |
| 12438 | return ret; |
| 12439 | } |
Maarten Lankhorst | e8788cb | 2016-02-16 10:25:11 +0100 | [diff] [blame] | 12440 | |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12441 | DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n", |
| 12442 | intel_state->cdclk.logical.cdclk, |
| 12443 | intel_state->cdclk.actual.cdclk); |
Ville Syrjälä | e0ca7a6 | 2016-11-14 18:35:09 +0200 | [diff] [blame] | 12444 | } else { |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12445 | to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical; |
Ville Syrjälä | e0ca7a6 | 2016-11-14 18:35:09 +0200 | [diff] [blame] | 12446 | } |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12447 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12448 | intel_modeset_clear_plls(state); |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12449 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12450 | if (IS_HASWELL(dev_priv)) |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12451 | return haswell_mode_set_planes_workaround(state); |
Maarten Lankhorst | 99d736a | 2015-06-01 12:50:09 +0200 | [diff] [blame] | 12452 | |
Maarten Lankhorst | ad42137 | 2015-06-15 12:33:42 +0200 | [diff] [blame] | 12453 | return 0; |
Ander Conselvan de Oliveira | 054518d | 2015-04-21 17:13:06 +0300 | [diff] [blame] | 12454 | } |
| 12455 | |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 12456 | /* |
| 12457 | * Handle calculation of various watermark data at the end of the atomic check |
| 12458 | * phase. The code here should be run after the per-crtc and per-plane 'check' |
| 12459 | * handlers to ensure that all derived state has been updated. |
| 12460 | */ |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 12461 | static int calc_watermark_data(struct drm_atomic_state *state) |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 12462 | { |
| 12463 | struct drm_device *dev = state->dev; |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 12464 | struct drm_i915_private *dev_priv = to_i915(dev); |
Matt Roper | 98d3949 | 2016-05-12 07:06:03 -0700 | [diff] [blame] | 12465 | |
| 12466 | /* Is there platform-specific watermark information to calculate? */ |
| 12467 | if (dev_priv->display.compute_global_watermarks) |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 12468 | return dev_priv->display.compute_global_watermarks(state); |
| 12469 | |
| 12470 | return 0; |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 12471 | } |
| 12472 | |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 12473 | /** |
| 12474 | * intel_atomic_check - validate state object |
| 12475 | * @dev: drm device |
| 12476 | * @state: state to validate |
| 12477 | */ |
| 12478 | static int intel_atomic_check(struct drm_device *dev, |
| 12479 | struct drm_atomic_state *state) |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 12480 | { |
Paulo Zanoni | dd8b3bd | 2016-01-19 11:35:49 -0200 | [diff] [blame] | 12481 | struct drm_i915_private *dev_priv = to_i915(dev); |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 12482 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12483 | struct drm_crtc *crtc; |
| 12484 | struct drm_crtc_state *crtc_state; |
| 12485 | int ret, i; |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 12486 | bool any_ms = false; |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12487 | |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 12488 | ret = drm_atomic_helper_check_modeset(dev, state); |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 12489 | if (ret) |
| 12490 | return ret; |
| 12491 | |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12492 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12493 | struct intel_crtc_state *pipe_config = |
| 12494 | to_intel_crtc_state(crtc_state); |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 12495 | |
| 12496 | /* Catch I915_MODE_FLAG_INHERITED */ |
| 12497 | if (crtc_state->mode.private_flags != crtc->state->mode.private_flags) |
| 12498 | crtc_state->mode_changed = true; |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12499 | |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12500 | if (!needs_modeset(crtc_state)) |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12501 | continue; |
| 12502 | |
Daniel Vetter | af4a879 | 2016-05-09 09:31:25 +0200 | [diff] [blame] | 12503 | if (!crtc_state->enable) { |
| 12504 | any_ms = true; |
| 12505 | continue; |
| 12506 | } |
| 12507 | |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12508 | /* FIXME: For only active_changed we shouldn't need to do any |
| 12509 | * state recomputation at all. */ |
| 12510 | |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 12511 | ret = drm_atomic_add_affected_connectors(state, crtc); |
| 12512 | if (ret) |
| 12513 | return ret; |
Maarten Lankhorst | b359283 | 2015-06-15 12:33:38 +0200 | [diff] [blame] | 12514 | |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12515 | ret = intel_modeset_pipe_config(crtc, pipe_config); |
Maarten Lankhorst | 25aa1c3 | 2016-05-03 10:30:38 +0200 | [diff] [blame] | 12516 | if (ret) { |
| 12517 | intel_dump_pipe_config(to_intel_crtc(crtc), |
| 12518 | pipe_config, "[failed]"); |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12519 | return ret; |
Maarten Lankhorst | 25aa1c3 | 2016-05-03 10:30:38 +0200 | [diff] [blame] | 12520 | } |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12521 | |
Jani Nikula | 7383123 | 2015-11-19 10:26:30 +0200 | [diff] [blame] | 12522 | if (i915.fastboot && |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 12523 | intel_pipe_config_compare(dev_priv, |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12524 | to_intel_crtc_state(crtc->state), |
Daniel Vetter | 1ed51de | 2015-07-15 14:15:51 +0200 | [diff] [blame] | 12525 | pipe_config, true)) { |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12526 | crtc_state->mode_changed = false; |
Maarten Lankhorst | bfd16b2 | 2015-08-27 15:44:05 +0200 | [diff] [blame] | 12527 | to_intel_crtc_state(crtc_state)->update_pipe = true; |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12528 | } |
| 12529 | |
Daniel Vetter | af4a879 | 2016-05-09 09:31:25 +0200 | [diff] [blame] | 12530 | if (needs_modeset(crtc_state)) |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12531 | any_ms = true; |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 12532 | |
Daniel Vetter | af4a879 | 2016-05-09 09:31:25 +0200 | [diff] [blame] | 12533 | ret = drm_atomic_add_affected_planes(state, crtc); |
| 12534 | if (ret) |
| 12535 | return ret; |
Maarten Lankhorst | cfb23ed | 2015-07-14 12:17:40 +0200 | [diff] [blame] | 12536 | |
Daniel Vetter | 2649548 | 2015-07-15 14:15:52 +0200 | [diff] [blame] | 12537 | intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config, |
| 12538 | needs_modeset(crtc_state) ? |
| 12539 | "[modeset]" : "[fastset]"); |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12540 | } |
| 12541 | |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 12542 | if (any_ms) { |
| 12543 | ret = intel_modeset_checks(state); |
| 12544 | |
| 12545 | if (ret) |
| 12546 | return ret; |
Ville Syrjälä | e0ca7a6 | 2016-11-14 18:35:09 +0200 | [diff] [blame] | 12547 | } else { |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 12548 | intel_state->cdclk.logical = dev_priv->cdclk.logical; |
Ville Syrjälä | e0ca7a6 | 2016-11-14 18:35:09 +0200 | [diff] [blame] | 12549 | } |
Ander Conselvan de Oliveira | c347a67 | 2015-06-01 12:50:02 +0200 | [diff] [blame] | 12550 | |
Paulo Zanoni | dd8b3bd | 2016-01-19 11:35:49 -0200 | [diff] [blame] | 12551 | ret = drm_atomic_helper_check_planes(dev, state); |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 12552 | if (ret) |
| 12553 | return ret; |
| 12554 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 12555 | intel_fbc_choose_crtc(dev_priv, state); |
Matt Roper | 55994c2 | 2016-05-12 07:06:08 -0700 | [diff] [blame] | 12556 | return calc_watermark_data(state); |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 12557 | } |
| 12558 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12559 | static int intel_atomic_prepare_commit(struct drm_device *dev, |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 12560 | struct drm_atomic_state *state) |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12561 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12562 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12563 | struct drm_crtc_state *crtc_state; |
| 12564 | struct drm_crtc *crtc; |
| 12565 | int i, ret; |
| 12566 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12567 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 12568 | if (state->legacy_cursor_update) |
| 12569 | continue; |
| 12570 | |
| 12571 | ret = intel_crtc_wait_for_pending_flips(crtc); |
| 12572 | if (ret) |
| 12573 | return ret; |
| 12574 | |
| 12575 | if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2) |
| 12576 | flush_workqueue(dev_priv->wq); |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 12577 | } |
| 12578 | |
Maarten Lankhorst | f935675 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12579 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 12580 | if (ret) |
| 12581 | return ret; |
| 12582 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12583 | ret = drm_atomic_helper_prepare_planes(dev, state); |
Chris Wilson | f7e5838 | 2016-04-13 17:35:07 +0100 | [diff] [blame] | 12584 | mutex_unlock(&dev->struct_mutex); |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 12585 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 12586 | return ret; |
| 12587 | } |
| 12588 | |
Maarten Lankhorst | a299141 | 2016-05-17 15:07:48 +0200 | [diff] [blame] | 12589 | u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc) |
| 12590 | { |
| 12591 | struct drm_device *dev = crtc->base.dev; |
| 12592 | |
| 12593 | if (!dev->max_vblank_count) |
| 12594 | return drm_accurate_vblank_count(&crtc->base); |
| 12595 | |
| 12596 | return dev->driver->get_vblank_counter(dev, crtc->pipe); |
| 12597 | } |
| 12598 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12599 | static void intel_atomic_wait_for_vblanks(struct drm_device *dev, |
| 12600 | struct drm_i915_private *dev_priv, |
| 12601 | unsigned crtc_mask) |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12602 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12603 | unsigned last_vblank_count[I915_MAX_PIPES]; |
| 12604 | enum pipe pipe; |
| 12605 | int ret; |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12606 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12607 | if (!crtc_mask) |
| 12608 | return; |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12609 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12610 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 12611 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, |
| 12612 | pipe); |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12613 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12614 | if (!((1 << pipe) & crtc_mask)) |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12615 | continue; |
| 12616 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 12617 | ret = drm_crtc_vblank_get(&crtc->base); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12618 | if (WARN_ON(ret != 0)) { |
| 12619 | crtc_mask &= ~(1 << pipe); |
| 12620 | continue; |
| 12621 | } |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 12622 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 12623 | last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12624 | } |
| 12625 | |
| 12626 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 12627 | struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, |
| 12628 | pipe); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12629 | long lret; |
| 12630 | |
| 12631 | if (!((1 << pipe) & crtc_mask)) |
| 12632 | continue; |
| 12633 | |
| 12634 | lret = wait_event_timeout(dev->vblank[pipe].queue, |
| 12635 | last_vblank_count[pipe] != |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 12636 | drm_crtc_vblank_count(&crtc->base), |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12637 | msecs_to_jiffies(50)); |
| 12638 | |
| 12639 | WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe)); |
| 12640 | |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 12641 | drm_crtc_vblank_put(&crtc->base); |
Maarten Lankhorst | d55dbd0 | 2016-05-17 15:08:04 +0200 | [diff] [blame] | 12642 | } |
| 12643 | } |
| 12644 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12645 | static bool needs_vblank_wait(struct intel_crtc_state *crtc_state) |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 12646 | { |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12647 | /* fb updated, need to unpin old fb */ |
| 12648 | if (crtc_state->fb_changed) |
| 12649 | return true; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 12650 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12651 | /* wm changes, need vblank before final wm's */ |
| 12652 | if (crtc_state->update_wm_post) |
| 12653 | return true; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 12654 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12655 | /* |
| 12656 | * cxsr is re-enabled after vblank. |
| 12657 | * This is already handled by crtc_state->update_wm_post, |
| 12658 | * but added for clarity. |
| 12659 | */ |
| 12660 | if (crtc_state->disable_cxsr) |
| 12661 | return true; |
Maarten Lankhorst | a6747b7 | 2016-05-17 15:08:01 +0200 | [diff] [blame] | 12662 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12663 | return false; |
Maarten Lankhorst | e886167 | 2016-02-24 11:24:26 +0100 | [diff] [blame] | 12664 | } |
| 12665 | |
Lyude | 896e5bb | 2016-08-24 07:48:09 +0200 | [diff] [blame] | 12666 | static void intel_update_crtc(struct drm_crtc *crtc, |
| 12667 | struct drm_atomic_state *state, |
| 12668 | struct drm_crtc_state *old_crtc_state, |
| 12669 | unsigned int *crtc_vblank_mask) |
| 12670 | { |
| 12671 | struct drm_device *dev = crtc->dev; |
| 12672 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 12673 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 12674 | struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state); |
| 12675 | bool modeset = needs_modeset(crtc->state); |
| 12676 | |
| 12677 | if (modeset) { |
| 12678 | update_scanline_offset(intel_crtc); |
| 12679 | dev_priv->display.crtc_enable(pipe_config, state); |
| 12680 | } else { |
| 12681 | intel_pre_plane_update(to_intel_crtc_state(old_crtc_state)); |
| 12682 | } |
| 12683 | |
| 12684 | if (drm_atomic_get_existing_plane_state(state, crtc->primary)) { |
| 12685 | intel_fbc_enable( |
| 12686 | intel_crtc, pipe_config, |
| 12687 | to_intel_plane_state(crtc->primary->state)); |
| 12688 | } |
| 12689 | |
| 12690 | drm_atomic_helper_commit_planes_on_crtc(old_crtc_state); |
| 12691 | |
| 12692 | if (needs_vblank_wait(pipe_config)) |
| 12693 | *crtc_vblank_mask |= drm_crtc_mask(crtc); |
| 12694 | } |
| 12695 | |
| 12696 | static void intel_update_crtcs(struct drm_atomic_state *state, |
| 12697 | unsigned int *crtc_vblank_mask) |
| 12698 | { |
| 12699 | struct drm_crtc *crtc; |
| 12700 | struct drm_crtc_state *old_crtc_state; |
| 12701 | int i; |
| 12702 | |
| 12703 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 12704 | if (!crtc->state->active) |
| 12705 | continue; |
| 12706 | |
| 12707 | intel_update_crtc(crtc, state, old_crtc_state, |
| 12708 | crtc_vblank_mask); |
| 12709 | } |
| 12710 | } |
| 12711 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12712 | static void skl_update_crtcs(struct drm_atomic_state *state, |
| 12713 | unsigned int *crtc_vblank_mask) |
| 12714 | { |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 12715 | struct drm_i915_private *dev_priv = to_i915(state->dev); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12716 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
| 12717 | struct drm_crtc *crtc; |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 12718 | struct intel_crtc *intel_crtc; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12719 | struct drm_crtc_state *old_crtc_state; |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 12720 | struct intel_crtc_state *cstate; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12721 | unsigned int updated = 0; |
| 12722 | bool progress; |
| 12723 | enum pipe pipe; |
Maarten Lankhorst | 5eff503 | 2016-11-08 13:55:35 +0100 | [diff] [blame] | 12724 | int i; |
| 12725 | |
| 12726 | const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {}; |
| 12727 | |
| 12728 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) |
| 12729 | /* ignore allocations for crtc's that have been turned off. */ |
| 12730 | if (crtc->state->active) |
| 12731 | entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12732 | |
| 12733 | /* |
| 12734 | * Whenever the number of active pipes changes, we need to make sure we |
| 12735 | * update the pipes in the right order so that their ddb allocations |
| 12736 | * never overlap with eachother inbetween CRTC updates. Otherwise we'll |
| 12737 | * cause pipe underruns and other bad stuff. |
| 12738 | */ |
| 12739 | do { |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12740 | progress = false; |
| 12741 | |
| 12742 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 12743 | bool vbl_wait = false; |
| 12744 | unsigned int cmask = drm_crtc_mask(crtc); |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 12745 | |
| 12746 | intel_crtc = to_intel_crtc(crtc); |
| 12747 | cstate = to_intel_crtc_state(crtc->state); |
| 12748 | pipe = intel_crtc->pipe; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12749 | |
Maarten Lankhorst | 5eff503 | 2016-11-08 13:55:35 +0100 | [diff] [blame] | 12750 | if (updated & cmask || !cstate->base.active) |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12751 | continue; |
Maarten Lankhorst | 5eff503 | 2016-11-08 13:55:35 +0100 | [diff] [blame] | 12752 | |
| 12753 | if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i)) |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12754 | continue; |
| 12755 | |
| 12756 | updated |= cmask; |
Maarten Lankhorst | 5eff503 | 2016-11-08 13:55:35 +0100 | [diff] [blame] | 12757 | entries[i] = &cstate->wm.skl.ddb; |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12758 | |
| 12759 | /* |
| 12760 | * If this is an already active pipe, it's DDB changed, |
| 12761 | * and this isn't the last pipe that needs updating |
| 12762 | * then we need to wait for a vblank to pass for the |
| 12763 | * new ddb allocation to take effect. |
| 12764 | */ |
Lyude | ce0ba28 | 2016-09-15 10:46:35 -0400 | [diff] [blame] | 12765 | if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb, |
Maarten Lankhorst | 512b552 | 2016-11-08 13:55:34 +0100 | [diff] [blame] | 12766 | &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) && |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12767 | !crtc->state->active_changed && |
| 12768 | intel_state->wm_results.dirty_pipes != updated) |
| 12769 | vbl_wait = true; |
| 12770 | |
| 12771 | intel_update_crtc(crtc, state, old_crtc_state, |
| 12772 | crtc_vblank_mask); |
| 12773 | |
| 12774 | if (vbl_wait) |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 12775 | intel_wait_for_vblank(dev_priv, pipe); |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 12776 | |
| 12777 | progress = true; |
| 12778 | } |
| 12779 | } while (progress); |
| 12780 | } |
| 12781 | |
Chris Wilson | ba318c6 | 2017-02-02 20:47:41 +0000 | [diff] [blame] | 12782 | static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv) |
| 12783 | { |
| 12784 | struct intel_atomic_state *state, *next; |
| 12785 | struct llist_node *freed; |
| 12786 | |
| 12787 | freed = llist_del_all(&dev_priv->atomic_helper.free_list); |
| 12788 | llist_for_each_entry_safe(state, next, freed, freed) |
| 12789 | drm_atomic_state_put(&state->base); |
| 12790 | } |
| 12791 | |
| 12792 | static void intel_atomic_helper_free_state_worker(struct work_struct *work) |
| 12793 | { |
| 12794 | struct drm_i915_private *dev_priv = |
| 12795 | container_of(work, typeof(*dev_priv), atomic_helper.free_work); |
| 12796 | |
| 12797 | intel_atomic_helper_free_state(dev_priv); |
| 12798 | } |
| 12799 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12800 | static void intel_atomic_commit_tail(struct drm_atomic_state *state) |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 12801 | { |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12802 | struct drm_device *dev = state->dev; |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12803 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 12804 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 12805 | struct drm_crtc_state *old_crtc_state; |
Maarten Lankhorst | 7580d77 | 2015-08-18 13:40:06 +0200 | [diff] [blame] | 12806 | struct drm_crtc *crtc; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12807 | struct intel_crtc_state *intel_cstate; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12808 | bool hw_check = intel_state->modeset; |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 12809 | u64 put_domains[I915_MAX_PIPES] = {}; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12810 | unsigned crtc_vblank_mask = 0; |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 12811 | int i; |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 12812 | |
Daniel Vetter | ea0000f | 2016-06-13 16:13:46 +0200 | [diff] [blame] | 12813 | drm_atomic_helper_wait_for_dependencies(state); |
| 12814 | |
Maarten Lankhorst | c3b3265 | 2016-11-08 13:55:40 +0100 | [diff] [blame] | 12815 | if (intel_state->modeset) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12816 | intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12817 | |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 12818 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 12819 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 12820 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12821 | if (needs_modeset(crtc->state) || |
| 12822 | to_intel_crtc_state(crtc->state)->update_pipe) { |
| 12823 | hw_check = true; |
| 12824 | |
| 12825 | put_domains[to_intel_crtc(crtc)->pipe] = |
| 12826 | modeset_get_crtc_power_domains(crtc, |
| 12827 | to_intel_crtc_state(crtc->state)); |
| 12828 | } |
| 12829 | |
Maarten Lankhorst | 61333b6 | 2015-06-15 12:33:50 +0200 | [diff] [blame] | 12830 | if (!needs_modeset(crtc->state)) |
| 12831 | continue; |
| 12832 | |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 12833 | intel_pre_plane_update(to_intel_crtc_state(old_crtc_state)); |
Daniel Vetter | 460da916 | 2013-03-27 00:44:51 +0100 | [diff] [blame] | 12834 | |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 12835 | if (old_crtc_state->active) { |
| 12836 | intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask); |
Maarten Lankhorst | 4a80655 | 2016-08-09 17:04:01 +0200 | [diff] [blame] | 12837 | dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state); |
Maarten Lankhorst | eddfcbc | 2015-06-15 12:33:53 +0200 | [diff] [blame] | 12838 | intel_crtc->active = false; |
Paulo Zanoni | 58f9c0b | 2016-01-19 11:35:51 -0200 | [diff] [blame] | 12839 | intel_fbc_disable(intel_crtc); |
Maarten Lankhorst | eddfcbc | 2015-06-15 12:33:53 +0200 | [diff] [blame] | 12840 | intel_disable_shared_dpll(intel_crtc); |
Ville Syrjälä | 9bbc8258a | 2015-11-20 22:09:20 +0200 | [diff] [blame] | 12841 | |
| 12842 | /* |
| 12843 | * Underruns don't always raise |
| 12844 | * interrupts, so check manually. |
| 12845 | */ |
| 12846 | intel_check_cpu_fifo_underruns(dev_priv); |
| 12847 | intel_check_pch_fifo_underruns(dev_priv); |
Maarten Lankhorst | b900111 | 2015-11-19 16:07:16 +0100 | [diff] [blame] | 12848 | |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 12849 | if (!crtc->state->active) { |
| 12850 | /* |
| 12851 | * Make sure we don't call initial_watermarks |
| 12852 | * for ILK-style watermark updates. |
| 12853 | */ |
| 12854 | if (dev_priv->display.atomic_update_watermarks) |
| 12855 | dev_priv->display.initial_watermarks(intel_state, |
| 12856 | to_intel_crtc_state(crtc->state)); |
| 12857 | else |
| 12858 | intel_update_watermarks(intel_crtc); |
| 12859 | } |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 12860 | } |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 12861 | } |
Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 12862 | |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 12863 | /* Only after disabling all output pipelines that will be changed can we |
| 12864 | * update the the output configuration. */ |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 12865 | intel_modeset_update_crtc_state(state); |
Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 12866 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 12867 | if (intel_state->modeset) { |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 12868 | drm_atomic_helper_update_legacy_modeset_state(state->dev, state); |
Maarten Lankhorst | 33c8df89 | 2016-02-10 13:49:37 +0100 | [diff] [blame] | 12869 | |
Ville Syrjälä | b0587e4 | 2017-01-26 21:52:01 +0200 | [diff] [blame] | 12870 | intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual); |
Maarten Lankhorst | f6d1973 | 2016-03-23 14:58:07 +0100 | [diff] [blame] | 12871 | |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 12872 | /* |
| 12873 | * SKL workaround: bspec recommends we disable the SAGV when we |
| 12874 | * have more then one pipe enabled |
| 12875 | */ |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 12876 | if (!intel_can_enable_sagv(state)) |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 12877 | intel_disable_sagv(dev_priv); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 12878 | |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12879 | intel_modeset_verify_disabled(dev, state); |
Maarten Lankhorst | 4740b0f | 2015-08-05 12:37:10 +0200 | [diff] [blame] | 12880 | } |
Daniel Vetter | 47fab73 | 2012-10-26 10:58:18 +0200 | [diff] [blame] | 12881 | |
Lyude | 896e5bb | 2016-08-24 07:48:09 +0200 | [diff] [blame] | 12882 | /* Complete the events for pipes that have now been disabled */ |
Ville Syrjälä | 29ceb0e | 2016-03-09 19:07:27 +0200 | [diff] [blame] | 12883 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
Maarten Lankhorst | f6ac4b2 | 2015-07-13 16:30:31 +0200 | [diff] [blame] | 12884 | bool modeset = needs_modeset(crtc->state); |
Maarten Lankhorst | a539205 | 2015-06-15 12:33:52 +0200 | [diff] [blame] | 12885 | |
Daniel Vetter | 1f7528c | 2016-06-13 16:13:45 +0200 | [diff] [blame] | 12886 | /* Complete events for now disable pipes here. */ |
| 12887 | if (modeset && !crtc->state->active && crtc->state->event) { |
| 12888 | spin_lock_irq(&dev->event_lock); |
| 12889 | drm_crtc_send_vblank_event(crtc, crtc->state->event); |
| 12890 | spin_unlock_irq(&dev->event_lock); |
| 12891 | |
| 12892 | crtc->state->event = NULL; |
| 12893 | } |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 12894 | } |
| 12895 | |
Lyude | 896e5bb | 2016-08-24 07:48:09 +0200 | [diff] [blame] | 12896 | /* Now enable the clocks, plane, pipe, and connectors that we set up. */ |
| 12897 | dev_priv->display.update_crtcs(state, &crtc_vblank_mask); |
| 12898 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12899 | /* FIXME: We should call drm_atomic_helper_commit_hw_done() here |
| 12900 | * already, but still need the state for the delayed optimization. To |
| 12901 | * fix this: |
| 12902 | * - wrap the optimization/post_plane_update stuff into a per-crtc work. |
| 12903 | * - schedule that vblank worker _before_ calling hw_done |
| 12904 | * - at the start of commit_tail, cancel it _synchrously |
| 12905 | * - switch over to the vblank wait helper in the core after that since |
| 12906 | * we don't need out special handling any more. |
| 12907 | */ |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12908 | if (!state->legacy_cursor_update) |
| 12909 | intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask); |
| 12910 | |
| 12911 | /* |
| 12912 | * Now that the vblank has passed, we can go ahead and program the |
| 12913 | * optimal watermarks on platforms that need two-step watermark |
| 12914 | * programming. |
| 12915 | * |
| 12916 | * TODO: Move this (and other cleanup) to an async worker eventually. |
| 12917 | */ |
| 12918 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 12919 | intel_cstate = to_intel_crtc_state(crtc->state); |
| 12920 | |
| 12921 | if (dev_priv->display.optimize_watermarks) |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 12922 | dev_priv->display.optimize_watermarks(intel_state, |
| 12923 | intel_cstate); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12924 | } |
| 12925 | |
| 12926 | for_each_crtc_in_state(state, crtc, old_crtc_state, i) { |
| 12927 | intel_post_plane_update(to_intel_crtc_state(old_crtc_state)); |
| 12928 | |
| 12929 | if (put_domains[i]) |
| 12930 | modeset_put_power_domains(dev_priv, put_domains[i]); |
| 12931 | |
Maarten Lankhorst | 677100c | 2016-11-08 13:55:41 +0100 | [diff] [blame] | 12932 | intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12933 | } |
| 12934 | |
Paulo Zanoni | 56feca9 | 2016-09-22 18:00:28 -0300 | [diff] [blame] | 12935 | if (intel_state->modeset && intel_can_enable_sagv(state)) |
Paulo Zanoni | 16dcdc4 | 2016-09-22 18:00:27 -0300 | [diff] [blame] | 12936 | intel_enable_sagv(dev_priv); |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 12937 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12938 | drm_atomic_helper_commit_hw_done(state); |
| 12939 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 12940 | if (intel_state->modeset) |
| 12941 | intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET); |
| 12942 | |
| 12943 | mutex_lock(&dev->struct_mutex); |
| 12944 | drm_atomic_helper_cleanup_planes(dev, state); |
| 12945 | mutex_unlock(&dev->struct_mutex); |
| 12946 | |
Daniel Vetter | ea0000f | 2016-06-13 16:13:46 +0200 | [diff] [blame] | 12947 | drm_atomic_helper_commit_cleanup_done(state); |
| 12948 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 12949 | drm_atomic_state_put(state); |
Jesse Barnes | 7f27126e | 2014-11-05 14:26:06 -0800 | [diff] [blame] | 12950 | |
Mika Kuoppala | 7571494 | 2015-12-16 09:26:48 +0200 | [diff] [blame] | 12951 | /* As one of the primary mmio accessors, KMS has a high likelihood |
| 12952 | * of triggering bugs in unclaimed access. After we finish |
| 12953 | * modesetting, see if an error has been flagged, and if so |
| 12954 | * enable debugging for the next modeset - and hope we catch |
| 12955 | * the culprit. |
| 12956 | * |
| 12957 | * XXX note that we assume display power is on at this point. |
| 12958 | * This might hold true now but we need to add pm helper to check |
| 12959 | * unclaimed only when the hardware is on, as atomic commits |
| 12960 | * can happen also when the device is completely off. |
| 12961 | */ |
| 12962 | intel_uncore_arm_unclaimed_mmio_detection(dev_priv); |
Chris Wilson | ba318c6 | 2017-02-02 20:47:41 +0000 | [diff] [blame] | 12963 | |
| 12964 | intel_atomic_helper_free_state(dev_priv); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12965 | } |
| 12966 | |
| 12967 | static void intel_atomic_commit_work(struct work_struct *work) |
| 12968 | { |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 12969 | struct drm_atomic_state *state = |
| 12970 | container_of(work, struct drm_atomic_state, commit_work); |
| 12971 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 12972 | intel_atomic_commit_tail(state); |
| 12973 | } |
| 12974 | |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 12975 | static int __i915_sw_fence_call |
| 12976 | intel_atomic_commit_ready(struct i915_sw_fence *fence, |
| 12977 | enum i915_sw_fence_notify notify) |
| 12978 | { |
| 12979 | struct intel_atomic_state *state = |
| 12980 | container_of(fence, struct intel_atomic_state, commit_ready); |
| 12981 | |
| 12982 | switch (notify) { |
| 12983 | case FENCE_COMPLETE: |
| 12984 | if (state->base.commit_work.func) |
| 12985 | queue_work(system_unbound_wq, &state->base.commit_work); |
| 12986 | break; |
| 12987 | |
| 12988 | case FENCE_FREE: |
Chris Wilson | eb955ee | 2017-01-23 21:29:39 +0000 | [diff] [blame] | 12989 | { |
| 12990 | struct intel_atomic_helper *helper = |
| 12991 | &to_i915(state->base.dev)->atomic_helper; |
| 12992 | |
| 12993 | if (llist_add(&state->freed, &helper->free_list)) |
| 12994 | schedule_work(&helper->free_work); |
| 12995 | break; |
| 12996 | } |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 12997 | } |
| 12998 | |
| 12999 | return NOTIFY_DONE; |
| 13000 | } |
| 13001 | |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 13002 | static void intel_atomic_track_fbs(struct drm_atomic_state *state) |
| 13003 | { |
| 13004 | struct drm_plane_state *old_plane_state; |
| 13005 | struct drm_plane *plane; |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 13006 | int i; |
| 13007 | |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 13008 | for_each_plane_in_state(state, plane, old_plane_state, i) |
| 13009 | i915_gem_track_fb(intel_fb_obj(old_plane_state->fb), |
| 13010 | intel_fb_obj(plane->state->fb), |
| 13011 | to_intel_plane(plane)->frontbuffer_bit); |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 13012 | } |
| 13013 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13014 | /** |
| 13015 | * intel_atomic_commit - commit validated state object |
| 13016 | * @dev: DRM device |
| 13017 | * @state: the top-level driver state object |
| 13018 | * @nonblock: nonblocking commit |
| 13019 | * |
| 13020 | * This function commits a top-level state object that has been validated |
| 13021 | * with drm_atomic_helper_check(). |
| 13022 | * |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13023 | * RETURNS |
| 13024 | * Zero for success or -errno. |
| 13025 | */ |
| 13026 | static int intel_atomic_commit(struct drm_device *dev, |
| 13027 | struct drm_atomic_state *state, |
| 13028 | bool nonblock) |
| 13029 | { |
| 13030 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 13031 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13032 | int ret = 0; |
| 13033 | |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13034 | ret = drm_atomic_helper_setup_commit(state, nonblock); |
| 13035 | if (ret) |
| 13036 | return ret; |
| 13037 | |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13038 | drm_atomic_state_get(state); |
| 13039 | i915_sw_fence_init(&intel_state->commit_ready, |
| 13040 | intel_atomic_commit_ready); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13041 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 13042 | ret = intel_atomic_prepare_commit(dev, state); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13043 | if (ret) { |
| 13044 | DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret); |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13045 | i915_sw_fence_commit(&intel_state->commit_ready); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13046 | return ret; |
| 13047 | } |
| 13048 | |
| 13049 | drm_atomic_helper_swap_state(state, true); |
| 13050 | dev_priv->wm.distrust_bios_wm = false; |
Ander Conselvan de Oliveira | 3c0fb58 | 2016-12-29 17:22:08 +0200 | [diff] [blame] | 13051 | intel_shared_dpll_swap_state(state); |
Daniel Vetter | 6c9c1b3 | 2016-06-13 16:13:48 +0200 | [diff] [blame] | 13052 | intel_atomic_track_fbs(state); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13053 | |
Maarten Lankhorst | c3b3265 | 2016-11-08 13:55:40 +0100 | [diff] [blame] | 13054 | if (intel_state->modeset) { |
| 13055 | memcpy(dev_priv->min_pixclk, intel_state->min_pixclk, |
| 13056 | sizeof(intel_state->min_pixclk)); |
| 13057 | dev_priv->active_crtcs = intel_state->active_crtcs; |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 13058 | dev_priv->cdclk.logical = intel_state->cdclk.logical; |
| 13059 | dev_priv->cdclk.actual = intel_state->cdclk.actual; |
Maarten Lankhorst | c3b3265 | 2016-11-08 13:55:40 +0100 | [diff] [blame] | 13060 | } |
| 13061 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 13062 | drm_atomic_state_get(state); |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13063 | INIT_WORK(&state->commit_work, |
| 13064 | nonblock ? intel_atomic_commit_work : NULL); |
| 13065 | |
| 13066 | i915_sw_fence_commit(&intel_state->commit_ready); |
| 13067 | if (!nonblock) { |
| 13068 | i915_sw_fence_wait(&intel_state->commit_ready); |
Daniel Vetter | 94f0502 | 2016-06-14 18:01:00 +0200 | [diff] [blame] | 13069 | intel_atomic_commit_tail(state); |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13070 | } |
Mika Kuoppala | 7571494 | 2015-12-16 09:26:48 +0200 | [diff] [blame] | 13071 | |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 13072 | return 0; |
Daniel Vetter | f30da18 | 2013-04-11 20:22:50 +0200 | [diff] [blame] | 13073 | } |
| 13074 | |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 13075 | void intel_crtc_restore_mode(struct drm_crtc *crtc) |
| 13076 | { |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13077 | struct drm_device *dev = crtc->dev; |
| 13078 | struct drm_atomic_state *state; |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13079 | struct drm_crtc_state *crtc_state; |
Ander Conselvan de Oliveira | 2bfb462 | 2015-04-21 17:13:20 +0300 | [diff] [blame] | 13080 | int ret; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13081 | |
| 13082 | state = drm_atomic_state_alloc(dev); |
| 13083 | if (!state) { |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 13084 | DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory", |
| 13085 | crtc->base.id, crtc->name); |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13086 | return; |
| 13087 | } |
| 13088 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13089 | state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc); |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13090 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13091 | retry: |
| 13092 | crtc_state = drm_atomic_get_crtc_state(state, crtc); |
| 13093 | ret = PTR_ERR_OR_ZERO(crtc_state); |
| 13094 | if (!ret) { |
| 13095 | if (!crtc_state->active) |
| 13096 | goto out; |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13097 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13098 | crtc_state->mode_changed = true; |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 13099 | ret = drm_atomic_commit(state); |
Ander Conselvan de Oliveira | 83a5715 | 2015-03-20 16:18:03 +0200 | [diff] [blame] | 13100 | } |
| 13101 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13102 | if (ret == -EDEADLK) { |
| 13103 | drm_atomic_state_clear(state); |
| 13104 | drm_modeset_backoff(state->acquire_ctx); |
| 13105 | goto retry; |
Ander Conselvan de Oliveira | 4be0731 | 2015-04-21 17:13:01 +0300 | [diff] [blame] | 13106 | } |
| 13107 | |
Maarten Lankhorst | e694eb0 | 2015-07-14 16:19:12 +0200 | [diff] [blame] | 13108 | out: |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 13109 | drm_atomic_state_put(state); |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 13110 | } |
| 13111 | |
Bob Paauwe | a878487 | 2016-07-15 14:59:02 +0100 | [diff] [blame] | 13112 | /* |
| 13113 | * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling |
| 13114 | * drm_atomic_helper_legacy_gamma_set() directly. |
| 13115 | */ |
| 13116 | static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc, |
| 13117 | u16 *red, u16 *green, u16 *blue, |
| 13118 | uint32_t size) |
| 13119 | { |
| 13120 | struct drm_device *dev = crtc->dev; |
| 13121 | struct drm_mode_config *config = &dev->mode_config; |
| 13122 | struct drm_crtc_state *state; |
| 13123 | int ret; |
| 13124 | |
| 13125 | ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size); |
| 13126 | if (ret) |
| 13127 | return ret; |
| 13128 | |
| 13129 | /* |
| 13130 | * Make sure we update the legacy properties so this works when |
| 13131 | * atomic is not enabled. |
| 13132 | */ |
| 13133 | |
| 13134 | state = crtc->state; |
| 13135 | |
| 13136 | drm_object_property_set_value(&crtc->base, |
| 13137 | config->degamma_lut_property, |
| 13138 | (state->degamma_lut) ? |
| 13139 | state->degamma_lut->base.id : 0); |
| 13140 | |
| 13141 | drm_object_property_set_value(&crtc->base, |
| 13142 | config->ctm_property, |
| 13143 | (state->ctm) ? |
| 13144 | state->ctm->base.id : 0); |
| 13145 | |
| 13146 | drm_object_property_set_value(&crtc->base, |
| 13147 | config->gamma_lut_property, |
| 13148 | (state->gamma_lut) ? |
| 13149 | state->gamma_lut->base.id : 0); |
| 13150 | |
| 13151 | return 0; |
| 13152 | } |
| 13153 | |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 13154 | static const struct drm_crtc_funcs intel_crtc_funcs = { |
Bob Paauwe | a878487 | 2016-07-15 14:59:02 +0100 | [diff] [blame] | 13155 | .gamma_set = intel_atomic_legacy_gamma_set, |
Maarten Lankhorst | 74c090b | 2015-07-13 16:30:30 +0200 | [diff] [blame] | 13156 | .set_config = drm_atomic_helper_set_config, |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 13157 | .set_property = drm_atomic_helper_crtc_set_property, |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 13158 | .destroy = intel_crtc_destroy, |
Maarten Lankhorst | 4c01ded | 2016-12-22 11:33:23 +0100 | [diff] [blame] | 13159 | .page_flip = drm_atomic_helper_page_flip, |
Matt Roper | 1356837 | 2015-01-21 16:35:47 -0800 | [diff] [blame] | 13160 | .atomic_duplicate_state = intel_crtc_duplicate_state, |
| 13161 | .atomic_destroy_state = intel_crtc_destroy_state, |
Tomeu Vizoso | 8c6b709 | 2017-01-10 14:43:04 +0100 | [diff] [blame] | 13162 | .set_crc_source = intel_crtc_set_crc_source, |
Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 13163 | }; |
| 13164 | |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13165 | /** |
| 13166 | * intel_prepare_plane_fb - Prepare fb for usage on plane |
| 13167 | * @plane: drm plane to prepare for |
| 13168 | * @fb: framebuffer to prepare for presentation |
| 13169 | * |
| 13170 | * Prepares a framebuffer for usage on a display plane. Generally this |
| 13171 | * involves pinning the underlying object and updating the frontbuffer tracking |
| 13172 | * bits. Some older platforms need special physical address handling for |
| 13173 | * cursor planes. |
| 13174 | * |
Maarten Lankhorst | f935675 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 13175 | * Must be called with struct_mutex held. |
| 13176 | * |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13177 | * Returns 0 on success, negative error code on failure. |
| 13178 | */ |
| 13179 | int |
| 13180 | intel_prepare_plane_fb(struct drm_plane *plane, |
Chris Wilson | 1832040 | 2016-08-18 19:00:16 +0100 | [diff] [blame] | 13181 | struct drm_plane_state *new_state) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13182 | { |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13183 | struct intel_atomic_state *intel_state = |
| 13184 | to_intel_atomic_state(new_state->state); |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 13185 | struct drm_i915_private *dev_priv = to_i915(plane->dev); |
Maarten Lankhorst | 844f911 | 2015-09-02 10:42:40 +0200 | [diff] [blame] | 13186 | struct drm_framebuffer *fb = new_state->fb; |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13187 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Maarten Lankhorst | 1ee4939 | 2015-09-23 13:27:08 +0200 | [diff] [blame] | 13188 | struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb); |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13189 | int ret; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13190 | |
Maarten Lankhorst | 1ee4939 | 2015-09-23 13:27:08 +0200 | [diff] [blame] | 13191 | if (!obj && !old_obj) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13192 | return 0; |
| 13193 | |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 13194 | if (old_obj) { |
| 13195 | struct drm_crtc_state *crtc_state = |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13196 | drm_atomic_get_existing_crtc_state(new_state->state, |
| 13197 | plane->state->crtc); |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 13198 | |
| 13199 | /* Big Hammer, we also need to ensure that any pending |
| 13200 | * MI_WAIT_FOR_EVENT inside a user batch buffer on the |
| 13201 | * current scanout is retired before unpinning the old |
| 13202 | * framebuffer. Note that we rely on userspace rendering |
| 13203 | * into the buffer attached to the pipe they are waiting |
| 13204 | * on. If not, userspace generates a GPU hang with IPEHR |
| 13205 | * point to the MI_WAIT_FOR_EVENT. |
| 13206 | * |
| 13207 | * This should only fail upon a hung GPU, in which case we |
| 13208 | * can safely continue. |
| 13209 | */ |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13210 | if (needs_modeset(crtc_state)) { |
| 13211 | ret = i915_sw_fence_await_reservation(&intel_state->commit_ready, |
| 13212 | old_obj->resv, NULL, |
| 13213 | false, 0, |
| 13214 | GFP_KERNEL); |
| 13215 | if (ret < 0) |
| 13216 | return ret; |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 13217 | } |
Maarten Lankhorst | 5008e87 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 13218 | } |
| 13219 | |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13220 | if (new_state->fence) { /* explicit fencing */ |
| 13221 | ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready, |
| 13222 | new_state->fence, |
| 13223 | I915_FENCE_TIMEOUT, |
| 13224 | GFP_KERNEL); |
| 13225 | if (ret < 0) |
| 13226 | return ret; |
| 13227 | } |
| 13228 | |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 13229 | if (!obj) |
| 13230 | return 0; |
| 13231 | |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13232 | if (!new_state->fence) { /* implicit fencing */ |
| 13233 | ret = i915_sw_fence_await_reservation(&intel_state->commit_ready, |
| 13234 | obj->resv, NULL, |
| 13235 | false, I915_FENCE_TIMEOUT, |
| 13236 | GFP_KERNEL); |
| 13237 | if (ret < 0) |
| 13238 | return ret; |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 13239 | |
| 13240 | i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY); |
Chris Wilson | c004a90 | 2016-10-28 13:58:45 +0100 | [diff] [blame] | 13241 | } |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13242 | |
Chris Wilson | c37efb9 | 2016-06-17 08:28:47 +0100 | [diff] [blame] | 13243 | if (plane->type == DRM_PLANE_TYPE_CURSOR && |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 13244 | INTEL_INFO(dev_priv)->cursor_needs_physical) { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 13245 | int align = IS_I830(dev_priv) ? 16 * 1024 : 256; |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13246 | ret = i915_gem_object_attach_phys(obj, align); |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 13247 | if (ret) { |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13248 | DRM_DEBUG_KMS("failed to attach phys object\n"); |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 13249 | return ret; |
| 13250 | } |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13251 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 13252 | struct i915_vma *vma; |
| 13253 | |
| 13254 | vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation); |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 13255 | if (IS_ERR(vma)) { |
| 13256 | DRM_DEBUG_KMS("failed to pin object\n"); |
| 13257 | return PTR_ERR(vma); |
| 13258 | } |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13259 | |
| 13260 | to_intel_plane_state(new_state)->vma = vma; |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13261 | } |
| 13262 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 13263 | return 0; |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 13264 | } |
| 13265 | |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 13266 | /** |
| 13267 | * intel_cleanup_plane_fb - Cleans up an fb after plane use |
| 13268 | * @plane: drm plane to clean up for |
| 13269 | * @fb: old framebuffer that was on plane |
| 13270 | * |
| 13271 | * Cleans up a framebuffer that has just been removed from a plane. |
Maarten Lankhorst | f935675 | 2015-08-18 13:40:05 +0200 | [diff] [blame] | 13272 | * |
| 13273 | * Must be called with struct_mutex held. |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 13274 | */ |
| 13275 | void |
| 13276 | intel_cleanup_plane_fb(struct drm_plane *plane, |
Chris Wilson | 1832040 | 2016-08-18 19:00:16 +0100 | [diff] [blame] | 13277 | struct drm_plane_state *old_state) |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 13278 | { |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13279 | struct i915_vma *vma; |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 13280 | |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13281 | /* Should only be called after a successful intel_prepare_plane_fb()! */ |
| 13282 | vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma); |
| 13283 | if (vma) |
| 13284 | intel_unpin_fb_vma(vma); |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13285 | } |
| 13286 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13287 | int |
| 13288 | skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state) |
| 13289 | { |
| 13290 | int max_scale; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13291 | int crtc_clock, cdclk; |
| 13292 | |
Maarten Lankhorst | bf8a0af | 2015-11-24 11:29:02 +0100 | [diff] [blame] | 13293 | if (!intel_crtc || !crtc_state->base.enable) |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13294 | return DRM_PLANE_HELPER_NO_SCALING; |
| 13295 | |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13296 | crtc_clock = crtc_state->base.adjusted_mode.crtc_clock; |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 13297 | cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13298 | |
Tvrtko Ursulin | 54bf1ce | 2015-10-20 17:17:07 +0100 | [diff] [blame] | 13299 | if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock)) |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13300 | return DRM_PLANE_HELPER_NO_SCALING; |
| 13301 | |
| 13302 | /* |
| 13303 | * skl max scale is lower of: |
| 13304 | * close to 3 but not 3, -1 is for that purpose |
| 13305 | * or |
| 13306 | * cdclk/crtc_clock |
| 13307 | */ |
| 13308 | max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock)); |
| 13309 | |
| 13310 | return max_scale; |
| 13311 | } |
| 13312 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13313 | static int |
Gustavo Padovan | 3c692a4 | 2014-09-05 17:04:49 -0300 | [diff] [blame] | 13314 | intel_check_primary_plane(struct drm_plane *plane, |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 13315 | struct intel_crtc_state *crtc_state, |
Gustavo Padovan | 3c692a4 | 2014-09-05 17:04:49 -0300 | [diff] [blame] | 13316 | struct intel_plane_state *state) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13317 | { |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 13318 | struct drm_i915_private *dev_priv = to_i915(plane->dev); |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 13319 | struct drm_crtc *crtc = state->base.crtc; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13320 | int min_scale = DRM_PLANE_HELPER_NO_SCALING; |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 13321 | int max_scale = DRM_PLANE_HELPER_NO_SCALING; |
| 13322 | bool can_position = false; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 13323 | int ret; |
Gustavo Padovan | 3c692a4 | 2014-09-05 17:04:49 -0300 | [diff] [blame] | 13324 | |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 13325 | if (INTEL_GEN(dev_priv) >= 9) { |
Ville Syrjälä | 693bdc2 | 2016-01-15 20:46:53 +0200 | [diff] [blame] | 13326 | /* use scaler when colorkey is not required */ |
| 13327 | if (state->ckey.flags == I915_SET_COLORKEY_NONE) { |
| 13328 | min_scale = 1; |
| 13329 | max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state); |
| 13330 | } |
Sonika Jindal | d810636 | 2015-04-10 14:37:28 +0530 | [diff] [blame] | 13331 | can_position = true; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13332 | } |
Sonika Jindal | d810636 | 2015-04-10 14:37:28 +0530 | [diff] [blame] | 13333 | |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 13334 | ret = drm_plane_helper_check_state(&state->base, |
| 13335 | &state->clip, |
| 13336 | min_scale, max_scale, |
| 13337 | can_position, true); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 13338 | if (ret) |
| 13339 | return ret; |
| 13340 | |
Daniel Vetter | cc92638 | 2016-08-15 10:41:47 +0200 | [diff] [blame] | 13341 | if (!state->base.fb) |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 13342 | return 0; |
| 13343 | |
| 13344 | if (INTEL_GEN(dev_priv) >= 9) { |
| 13345 | ret = skl_check_plane_surface(state); |
| 13346 | if (ret) |
| 13347 | return ret; |
| 13348 | } |
| 13349 | |
| 13350 | return 0; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13351 | } |
| 13352 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13353 | static void intel_begin_crtc_commit(struct drm_crtc *crtc, |
| 13354 | struct drm_crtc_state *old_crtc_state) |
| 13355 | { |
| 13356 | struct drm_device *dev = crtc->dev; |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 13357 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13358 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Lyude | b707aa5 | 2016-09-15 10:56:06 -0400 | [diff] [blame] | 13359 | struct intel_crtc_state *intel_cstate = |
| 13360 | to_intel_crtc_state(crtc->state); |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 13361 | struct intel_crtc_state *old_intel_cstate = |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13362 | to_intel_crtc_state(old_crtc_state); |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 13363 | struct intel_atomic_state *old_intel_state = |
| 13364 | to_intel_atomic_state(old_crtc_state->state); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13365 | bool modeset = needs_modeset(crtc->state); |
| 13366 | |
| 13367 | /* Perform vblank evasion around commit operation */ |
| 13368 | intel_pipe_update_start(intel_crtc); |
| 13369 | |
| 13370 | if (modeset) |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 13371 | goto out; |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13372 | |
| 13373 | if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) { |
| 13374 | intel_color_set_csc(crtc->state); |
| 13375 | intel_color_load_luts(crtc->state); |
| 13376 | } |
| 13377 | |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 13378 | if (intel_cstate->update_pipe) |
| 13379 | intel_update_pipe_config(intel_crtc, old_intel_cstate); |
| 13380 | else if (INTEL_GEN(dev_priv) >= 9) |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13381 | skl_detach_scalers(intel_crtc); |
Lyude | 62e0fb8 | 2016-08-22 12:50:08 -0400 | [diff] [blame] | 13382 | |
Maarten Lankhorst | e62929b | 2016-11-08 13:55:33 +0100 | [diff] [blame] | 13383 | out: |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 13384 | if (dev_priv->display.atomic_update_watermarks) |
| 13385 | dev_priv->display.atomic_update_watermarks(old_intel_state, |
| 13386 | intel_cstate); |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 13387 | } |
| 13388 | |
| 13389 | static void intel_finish_crtc_commit(struct drm_crtc *crtc, |
| 13390 | struct drm_crtc_state *old_crtc_state) |
| 13391 | { |
| 13392 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 13393 | |
| 13394 | intel_pipe_update_end(intel_crtc, NULL); |
| 13395 | } |
| 13396 | |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 13397 | /** |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 13398 | * intel_plane_destroy - destroy a plane |
| 13399 | * @plane: plane to destroy |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 13400 | * |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 13401 | * Common destruction function for all types of planes (primary, cursor, |
| 13402 | * sprite). |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 13403 | */ |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 13404 | void intel_plane_destroy(struct drm_plane *plane) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13405 | { |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13406 | drm_plane_cleanup(plane); |
Ville Syrjälä | 69ae561 | 2016-05-27 20:59:22 +0300 | [diff] [blame] | 13407 | kfree(to_intel_plane(plane)); |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13408 | } |
| 13409 | |
Matt Roper | 65a3fea | 2015-01-21 16:35:42 -0800 | [diff] [blame] | 13410 | const struct drm_plane_funcs intel_plane_funcs = { |
Matt Roper | 70a101f | 2015-04-08 18:56:53 -0700 | [diff] [blame] | 13411 | .update_plane = drm_atomic_helper_update_plane, |
| 13412 | .disable_plane = drm_atomic_helper_disable_plane, |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13413 | .destroy = intel_plane_destroy, |
Matt Roper | c196e1d | 2015-01-21 16:35:48 -0800 | [diff] [blame] | 13414 | .set_property = drm_atomic_helper_plane_set_property, |
Matt Roper | a98b343 | 2015-01-21 16:35:43 -0800 | [diff] [blame] | 13415 | .atomic_get_property = intel_plane_atomic_get_property, |
| 13416 | .atomic_set_property = intel_plane_atomic_set_property, |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13417 | .atomic_duplicate_state = intel_plane_duplicate_state, |
| 13418 | .atomic_destroy_state = intel_plane_destroy_state, |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13419 | }; |
| 13420 | |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13421 | static int |
| 13422 | intel_legacy_cursor_update(struct drm_plane *plane, |
| 13423 | struct drm_crtc *crtc, |
| 13424 | struct drm_framebuffer *fb, |
| 13425 | int crtc_x, int crtc_y, |
| 13426 | unsigned int crtc_w, unsigned int crtc_h, |
| 13427 | uint32_t src_x, uint32_t src_y, |
| 13428 | uint32_t src_w, uint32_t src_h) |
| 13429 | { |
| 13430 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
| 13431 | int ret; |
| 13432 | struct drm_plane_state *old_plane_state, *new_plane_state; |
| 13433 | struct intel_plane *intel_plane = to_intel_plane(plane); |
| 13434 | struct drm_framebuffer *old_fb; |
| 13435 | struct drm_crtc_state *crtc_state = crtc->state; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13436 | struct i915_vma *old_vma; |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13437 | |
| 13438 | /* |
| 13439 | * When crtc is inactive or there is a modeset pending, |
| 13440 | * wait for it to complete in the slowpath |
| 13441 | */ |
| 13442 | if (!crtc_state->active || needs_modeset(crtc_state) || |
| 13443 | to_intel_crtc_state(crtc_state)->update_pipe) |
| 13444 | goto slow; |
| 13445 | |
| 13446 | old_plane_state = plane->state; |
| 13447 | |
| 13448 | /* |
| 13449 | * If any parameters change that may affect watermarks, |
| 13450 | * take the slowpath. Only changing fb or position should be |
| 13451 | * in the fastpath. |
| 13452 | */ |
| 13453 | if (old_plane_state->crtc != crtc || |
| 13454 | old_plane_state->src_w != src_w || |
| 13455 | old_plane_state->src_h != src_h || |
| 13456 | old_plane_state->crtc_w != crtc_w || |
| 13457 | old_plane_state->crtc_h != crtc_h || |
| 13458 | !old_plane_state->visible || |
| 13459 | old_plane_state->fb->modifier != fb->modifier) |
| 13460 | goto slow; |
| 13461 | |
| 13462 | new_plane_state = intel_plane_duplicate_state(plane); |
| 13463 | if (!new_plane_state) |
| 13464 | return -ENOMEM; |
| 13465 | |
| 13466 | drm_atomic_set_fb_for_plane(new_plane_state, fb); |
| 13467 | |
| 13468 | new_plane_state->src_x = src_x; |
| 13469 | new_plane_state->src_y = src_y; |
| 13470 | new_plane_state->src_w = src_w; |
| 13471 | new_plane_state->src_h = src_h; |
| 13472 | new_plane_state->crtc_x = crtc_x; |
| 13473 | new_plane_state->crtc_y = crtc_y; |
| 13474 | new_plane_state->crtc_w = crtc_w; |
| 13475 | new_plane_state->crtc_h = crtc_h; |
| 13476 | |
| 13477 | ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state), |
| 13478 | to_intel_plane_state(new_plane_state)); |
| 13479 | if (ret) |
| 13480 | goto out_free; |
| 13481 | |
| 13482 | /* Visibility changed, must take slowpath. */ |
| 13483 | if (!new_plane_state->visible) |
| 13484 | goto slow_free; |
| 13485 | |
| 13486 | ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex); |
| 13487 | if (ret) |
| 13488 | goto out_free; |
| 13489 | |
| 13490 | if (INTEL_INFO(dev_priv)->cursor_needs_physical) { |
| 13491 | int align = IS_I830(dev_priv) ? 16 * 1024 : 256; |
| 13492 | |
| 13493 | ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align); |
| 13494 | if (ret) { |
| 13495 | DRM_DEBUG_KMS("failed to attach phys object\n"); |
| 13496 | goto out_unlock; |
| 13497 | } |
| 13498 | } else { |
| 13499 | struct i915_vma *vma; |
| 13500 | |
| 13501 | vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation); |
| 13502 | if (IS_ERR(vma)) { |
| 13503 | DRM_DEBUG_KMS("failed to pin object\n"); |
| 13504 | |
| 13505 | ret = PTR_ERR(vma); |
| 13506 | goto out_unlock; |
| 13507 | } |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13508 | |
| 13509 | to_intel_plane_state(new_plane_state)->vma = vma; |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13510 | } |
| 13511 | |
| 13512 | old_fb = old_plane_state->fb; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13513 | old_vma = to_intel_plane_state(old_plane_state)->vma; |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13514 | |
| 13515 | i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb), |
| 13516 | intel_plane->frontbuffer_bit); |
| 13517 | |
| 13518 | /* Swap plane state */ |
| 13519 | new_plane_state->fence = old_plane_state->fence; |
| 13520 | *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state); |
| 13521 | new_plane_state->fence = NULL; |
| 13522 | new_plane_state->fb = old_fb; |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13523 | to_intel_plane_state(new_plane_state)->vma = old_vma; |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13524 | |
| 13525 | intel_plane->update_plane(plane, |
| 13526 | to_intel_crtc_state(crtc->state), |
| 13527 | to_intel_plane_state(plane->state)); |
| 13528 | |
| 13529 | intel_cleanup_plane_fb(plane, new_plane_state); |
| 13530 | |
| 13531 | out_unlock: |
| 13532 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 13533 | out_free: |
| 13534 | intel_plane_destroy_state(plane, new_plane_state); |
| 13535 | return ret; |
| 13536 | |
| 13537 | slow_free: |
| 13538 | intel_plane_destroy_state(plane, new_plane_state); |
| 13539 | slow: |
| 13540 | return drm_atomic_helper_update_plane(plane, crtc, fb, |
| 13541 | crtc_x, crtc_y, crtc_w, crtc_h, |
| 13542 | src_x, src_y, src_w, src_h); |
| 13543 | } |
| 13544 | |
| 13545 | static const struct drm_plane_funcs intel_cursor_plane_funcs = { |
| 13546 | .update_plane = intel_legacy_cursor_update, |
| 13547 | .disable_plane = drm_atomic_helper_disable_plane, |
| 13548 | .destroy = intel_plane_destroy, |
| 13549 | .set_property = drm_atomic_helper_plane_set_property, |
| 13550 | .atomic_get_property = intel_plane_atomic_get_property, |
| 13551 | .atomic_set_property = intel_plane_atomic_set_property, |
| 13552 | .atomic_duplicate_state = intel_plane_duplicate_state, |
| 13553 | .atomic_destroy_state = intel_plane_destroy_state, |
| 13554 | }; |
| 13555 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13556 | static struct intel_plane * |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13557 | intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe) |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13558 | { |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13559 | struct intel_plane *primary = NULL; |
| 13560 | struct intel_plane_state *state = NULL; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13561 | const uint32_t *intel_primary_formats; |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 13562 | unsigned int supported_rotations; |
Thierry Reding | 45e3743 | 2015-08-12 16:54:28 +0200 | [diff] [blame] | 13563 | unsigned int num_formats; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13564 | int ret; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13565 | |
| 13566 | primary = kzalloc(sizeof(*primary), GFP_KERNEL); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13567 | if (!primary) { |
| 13568 | ret = -ENOMEM; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13569 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13570 | } |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13571 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 13572 | state = intel_create_plane_state(&primary->base); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13573 | if (!state) { |
| 13574 | ret = -ENOMEM; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13575 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13576 | } |
| 13577 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 13578 | primary->base.state = &state->base; |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13579 | |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13580 | primary->can_scale = false; |
| 13581 | primary->max_downscale = 1; |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13582 | if (INTEL_GEN(dev_priv) >= 9) { |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13583 | primary->can_scale = true; |
Chandra Konduru | af99ced | 2015-05-11 14:35:47 -0700 | [diff] [blame] | 13584 | state->scaler_id = -1; |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 13585 | } |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13586 | primary->pipe = pipe; |
Ville Syrjälä | e3c566d | 2016-11-08 16:47:11 +0200 | [diff] [blame] | 13587 | /* |
| 13588 | * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS |
| 13589 | * port is hooked to pipe B. Hence we want plane A feeding pipe B. |
| 13590 | */ |
| 13591 | if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4) |
| 13592 | primary->plane = (enum plane) !pipe; |
| 13593 | else |
| 13594 | primary->plane = (enum plane) pipe; |
Ville Syrjälä | b14e584 | 2016-11-22 18:01:56 +0200 | [diff] [blame] | 13595 | primary->id = PLANE_PRIMARY; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 13596 | primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe); |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 13597 | primary->check_plane = intel_check_primary_plane; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13598 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13599 | if (INTEL_GEN(dev_priv) >= 9) { |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 13600 | intel_primary_formats = skl_primary_formats; |
| 13601 | num_formats = ARRAY_SIZE(skl_primary_formats); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 13602 | |
| 13603 | primary->update_plane = skylake_update_primary_plane; |
| 13604 | primary->disable_plane = skylake_disable_primary_plane; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 13605 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 13606 | intel_primary_formats = i965_primary_formats; |
| 13607 | num_formats = ARRAY_SIZE(i965_primary_formats); |
| 13608 | |
| 13609 | primary->update_plane = ironlake_update_primary_plane; |
| 13610 | primary->disable_plane = i9xx_disable_primary_plane; |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13611 | } else if (INTEL_GEN(dev_priv) >= 4) { |
Damien Lespiau | 568db4f | 2015-05-12 16:13:18 +0100 | [diff] [blame] | 13612 | intel_primary_formats = i965_primary_formats; |
| 13613 | num_formats = ARRAY_SIZE(i965_primary_formats); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 13614 | |
| 13615 | primary->update_plane = i9xx_update_primary_plane; |
| 13616 | primary->disable_plane = i9xx_disable_primary_plane; |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 13617 | } else { |
| 13618 | intel_primary_formats = i8xx_primary_formats; |
| 13619 | num_formats = ARRAY_SIZE(i8xx_primary_formats); |
Maarten Lankhorst | a8d201a | 2016-01-07 11:54:11 +0100 | [diff] [blame] | 13620 | |
| 13621 | primary->update_plane = i9xx_update_primary_plane; |
| 13622 | primary->disable_plane = i9xx_disable_primary_plane; |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13623 | } |
| 13624 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13625 | if (INTEL_GEN(dev_priv) >= 9) |
| 13626 | ret = drm_universal_plane_init(&dev_priv->drm, &primary->base, |
| 13627 | 0, &intel_plane_funcs, |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 13628 | intel_primary_formats, num_formats, |
| 13629 | DRM_PLANE_TYPE_PRIMARY, |
| 13630 | "plane 1%c", pipe_name(pipe)); |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 13631 | else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13632 | ret = drm_universal_plane_init(&dev_priv->drm, &primary->base, |
| 13633 | 0, &intel_plane_funcs, |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 13634 | intel_primary_formats, num_formats, |
| 13635 | DRM_PLANE_TYPE_PRIMARY, |
| 13636 | "primary %c", pipe_name(pipe)); |
| 13637 | else |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13638 | ret = drm_universal_plane_init(&dev_priv->drm, &primary->base, |
| 13639 | 0, &intel_plane_funcs, |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 13640 | intel_primary_formats, num_formats, |
| 13641 | DRM_PLANE_TYPE_PRIMARY, |
| 13642 | "plane %c", plane_name(primary->plane)); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13643 | if (ret) |
| 13644 | goto fail; |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 13645 | |
Dave Airlie | 5481e27 | 2016-10-25 16:36:13 +1000 | [diff] [blame] | 13646 | if (INTEL_GEN(dev_priv) >= 9) { |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 13647 | supported_rotations = |
| 13648 | DRM_ROTATE_0 | DRM_ROTATE_90 | |
| 13649 | DRM_ROTATE_180 | DRM_ROTATE_270; |
Ville Syrjälä | 4ea7be2 | 2016-11-14 18:54:00 +0200 | [diff] [blame] | 13650 | } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) { |
| 13651 | supported_rotations = |
| 13652 | DRM_ROTATE_0 | DRM_ROTATE_180 | |
| 13653 | DRM_REFLECT_X; |
Dave Airlie | 5481e27 | 2016-10-25 16:36:13 +1000 | [diff] [blame] | 13654 | } else if (INTEL_GEN(dev_priv) >= 4) { |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 13655 | supported_rotations = |
| 13656 | DRM_ROTATE_0 | DRM_ROTATE_180; |
| 13657 | } else { |
| 13658 | supported_rotations = DRM_ROTATE_0; |
| 13659 | } |
| 13660 | |
Dave Airlie | 5481e27 | 2016-10-25 16:36:13 +1000 | [diff] [blame] | 13661 | if (INTEL_GEN(dev_priv) >= 4) |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 13662 | drm_plane_create_rotation_property(&primary->base, |
| 13663 | DRM_ROTATE_0, |
| 13664 | supported_rotations); |
Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 13665 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13666 | drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs); |
| 13667 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13668 | return primary; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13669 | |
| 13670 | fail: |
| 13671 | kfree(state); |
| 13672 | kfree(primary); |
| 13673 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13674 | return ERR_PTR(ret); |
Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 13675 | } |
| 13676 | |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13677 | static int |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13678 | intel_check_cursor_plane(struct drm_plane *plane, |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 13679 | struct intel_crtc_state *crtc_state, |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13680 | struct intel_plane_state *state) |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13681 | { |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 13682 | struct drm_framebuffer *fb = state->base.fb; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13683 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Ville Syrjälä | b29ec92 | 2015-12-18 19:24:39 +0200 | [diff] [blame] | 13684 | enum pipe pipe = to_intel_plane(plane)->pipe; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13685 | unsigned stride; |
| 13686 | int ret; |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13687 | |
Ville Syrjälä | f8856a4 | 2016-07-26 19:07:00 +0300 | [diff] [blame] | 13688 | ret = drm_plane_helper_check_state(&state->base, |
| 13689 | &state->clip, |
| 13690 | DRM_PLANE_HELPER_NO_SCALING, |
| 13691 | DRM_PLANE_HELPER_NO_SCALING, |
| 13692 | true, true); |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13693 | if (ret) |
| 13694 | return ret; |
| 13695 | |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13696 | /* if we want to turn off the cursor ignore width and height */ |
| 13697 | if (!obj) |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 13698 | return 0; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13699 | |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13700 | /* Check for which cursor types we support */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 13701 | if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w, |
| 13702 | state->base.crtc_h)) { |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13703 | DRM_DEBUG("Cursor dimension %dx%d not supported\n", |
| 13704 | state->base.crtc_w, state->base.crtc_h); |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13705 | return -EINVAL; |
| 13706 | } |
| 13707 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13708 | stride = roundup_pow_of_two(state->base.crtc_w) * 4; |
| 13709 | if (obj->base.size < stride * state->base.crtc_h) { |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13710 | DRM_DEBUG_KMS("buffer is too small\n"); |
| 13711 | return -ENOMEM; |
| 13712 | } |
| 13713 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 13714 | if (fb->modifier != DRM_FORMAT_MOD_NONE) { |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13715 | DRM_DEBUG_KMS("cursor cannot be tiled\n"); |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 13716 | return -EINVAL; |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13717 | } |
Gustavo Padovan | 757f9a3 | 2014-09-24 14:20:24 -0300 | [diff] [blame] | 13718 | |
Ville Syrjälä | b29ec92 | 2015-12-18 19:24:39 +0200 | [diff] [blame] | 13719 | /* |
| 13720 | * There's something wrong with the cursor on CHV pipe C. |
| 13721 | * If it straddles the left edge of the screen then |
| 13722 | * moving it away from the edge or disabling it often |
| 13723 | * results in a pipe underrun, and often that can lead to |
| 13724 | * dead pipe (constant underrun reported, and it scans |
| 13725 | * out just a solid color). To recover from that, the |
| 13726 | * display power well must be turned off and on again. |
| 13727 | * Refuse the put the cursor into that compromised position. |
| 13728 | */ |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 13729 | if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C && |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 13730 | state->base.visible && state->base.crtc_x < 0) { |
Ville Syrjälä | b29ec92 | 2015-12-18 19:24:39 +0200 | [diff] [blame] | 13731 | DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n"); |
| 13732 | return -EINVAL; |
| 13733 | } |
| 13734 | |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 13735 | return 0; |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13736 | } |
| 13737 | |
Matt Roper | f4a2cf2 | 2014-12-01 15:40:12 -0800 | [diff] [blame] | 13738 | static void |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 13739 | intel_disable_cursor_plane(struct drm_plane *plane, |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 13740 | struct drm_crtc *crtc) |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 13741 | { |
Maarten Lankhorst | f285802 | 2016-01-07 11:54:09 +0100 | [diff] [blame] | 13742 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 13743 | |
| 13744 | intel_crtc->cursor_addr = 0; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 13745 | intel_crtc_update_cursor(crtc, NULL); |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 13746 | } |
| 13747 | |
| 13748 | static void |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 13749 | intel_update_cursor_plane(struct drm_plane *plane, |
| 13750 | const struct intel_crtc_state *crtc_state, |
| 13751 | const struct intel_plane_state *state) |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13752 | { |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 13753 | struct drm_crtc *crtc = crtc_state->base.crtc; |
| 13754 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 13755 | struct drm_i915_private *dev_priv = to_i915(plane->dev); |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 13756 | struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb); |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 13757 | uint32_t addr; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13758 | |
Matt Roper | f4a2cf2 | 2014-12-01 15:40:12 -0800 | [diff] [blame] | 13759 | if (!obj) |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 13760 | addr = 0; |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 13761 | else if (!INTEL_INFO(dev_priv)->cursor_needs_physical) |
Chris Wilson | be1e341 | 2017-01-16 15:21:27 +0000 | [diff] [blame] | 13762 | addr = intel_plane_ggtt_offset(state); |
Matt Roper | f4a2cf2 | 2014-12-01 15:40:12 -0800 | [diff] [blame] | 13763 | else |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 13764 | addr = obj->phys_handle->busaddr; |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 13765 | |
Gustavo Padovan | a912f12 | 2014-12-01 15:40:10 -0800 | [diff] [blame] | 13766 | intel_crtc->cursor_addr = addr; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 13767 | intel_crtc_update_cursor(crtc, state); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13768 | } |
Gustavo Padovan | 852e787 | 2014-09-05 17:22:31 -0300 | [diff] [blame] | 13769 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13770 | static struct intel_plane * |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13771 | intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe) |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13772 | { |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13773 | struct intel_plane *cursor = NULL; |
| 13774 | struct intel_plane_state *state = NULL; |
| 13775 | int ret; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13776 | |
| 13777 | cursor = kzalloc(sizeof(*cursor), GFP_KERNEL); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13778 | if (!cursor) { |
| 13779 | ret = -ENOMEM; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13780 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13781 | } |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13782 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 13783 | state = intel_create_plane_state(&cursor->base); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13784 | if (!state) { |
| 13785 | ret = -ENOMEM; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13786 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13787 | } |
| 13788 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 13789 | cursor->base.state = &state->base; |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13790 | |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13791 | cursor->can_scale = false; |
| 13792 | cursor->max_downscale = 1; |
| 13793 | cursor->pipe = pipe; |
| 13794 | cursor->plane = pipe; |
Ville Syrjälä | b14e584 | 2016-11-22 18:01:56 +0200 | [diff] [blame] | 13795 | cursor->id = PLANE_CURSOR; |
Ville Syrjälä | a9ff871 | 2015-06-24 21:59:34 +0300 | [diff] [blame] | 13796 | cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe); |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 13797 | cursor->check_plane = intel_check_cursor_plane; |
Maarten Lankhorst | 55a08b3f | 2016-01-07 11:54:10 +0100 | [diff] [blame] | 13798 | cursor->update_plane = intel_update_cursor_plane; |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 13799 | cursor->disable_plane = intel_disable_cursor_plane; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13800 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13801 | ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base, |
Maarten Lankhorst | f79f269 | 2016-12-12 11:34:55 +0100 | [diff] [blame] | 13802 | 0, &intel_cursor_plane_funcs, |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13803 | intel_cursor_formats, |
| 13804 | ARRAY_SIZE(intel_cursor_formats), |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 13805 | DRM_PLANE_TYPE_CURSOR, |
| 13806 | "cursor %c", pipe_name(pipe)); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13807 | if (ret) |
| 13808 | goto fail; |
Ville Syrjälä | 4398ad4 | 2014-10-23 07:41:34 -0700 | [diff] [blame] | 13809 | |
Dave Airlie | 5481e27 | 2016-10-25 16:36:13 +1000 | [diff] [blame] | 13810 | if (INTEL_GEN(dev_priv) >= 4) |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 13811 | drm_plane_create_rotation_property(&cursor->base, |
| 13812 | DRM_ROTATE_0, |
| 13813 | DRM_ROTATE_0 | |
| 13814 | DRM_ROTATE_180); |
Ville Syrjälä | 4398ad4 | 2014-10-23 07:41:34 -0700 | [diff] [blame] | 13815 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13816 | if (INTEL_GEN(dev_priv) >= 9) |
Chandra Konduru | af99ced | 2015-05-11 14:35:47 -0700 | [diff] [blame] | 13817 | state->scaler_id = -1; |
| 13818 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 13819 | drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs); |
| 13820 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13821 | return cursor; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 13822 | |
| 13823 | fail: |
| 13824 | kfree(state); |
| 13825 | kfree(cursor); |
| 13826 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13827 | return ERR_PTR(ret); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13828 | } |
| 13829 | |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 13830 | static void intel_crtc_init_scalers(struct intel_crtc *crtc, |
| 13831 | struct intel_crtc_state *crtc_state) |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 13832 | { |
Ville Syrjälä | 65edccc | 2016-10-31 22:37:01 +0200 | [diff] [blame] | 13833 | struct intel_crtc_scaler_state *scaler_state = |
| 13834 | &crtc_state->scaler_state; |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 13835 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 13836 | int i; |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 13837 | |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 13838 | crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe]; |
| 13839 | if (!crtc->num_scalers) |
| 13840 | return; |
| 13841 | |
Ville Syrjälä | 65edccc | 2016-10-31 22:37:01 +0200 | [diff] [blame] | 13842 | for (i = 0; i < crtc->num_scalers; i++) { |
| 13843 | struct intel_scaler *scaler = &scaler_state->scalers[i]; |
| 13844 | |
| 13845 | scaler->in_use = 0; |
| 13846 | scaler->mode = PS_SCALER_MODE_DYN; |
Chandra Konduru | 549e2bf | 2015-04-07 15:28:38 -0700 | [diff] [blame] | 13847 | } |
| 13848 | |
| 13849 | scaler_state->scaler_id = -1; |
| 13850 | } |
| 13851 | |
Ville Syrjälä | 5ab0d85 | 2016-10-31 22:37:11 +0200 | [diff] [blame] | 13852 | static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13853 | { |
| 13854 | struct intel_crtc *intel_crtc; |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 13855 | struct intel_crtc_state *crtc_state = NULL; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13856 | struct intel_plane *primary = NULL; |
| 13857 | struct intel_plane *cursor = NULL; |
Ville Syrjälä | a81d6fa | 2016-10-25 18:58:01 +0300 | [diff] [blame] | 13858 | int sprite, ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13859 | |
Daniel Vetter | 955382f | 2013-09-19 14:05:45 +0200 | [diff] [blame] | 13860 | intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13861 | if (!intel_crtc) |
| 13862 | return -ENOMEM; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13863 | |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 13864 | crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13865 | if (!crtc_state) { |
| 13866 | ret = -ENOMEM; |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 13867 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13868 | } |
Ander Conselvan de Oliveira | 550acef | 2015-04-21 17:13:24 +0300 | [diff] [blame] | 13869 | intel_crtc->config = crtc_state; |
| 13870 | intel_crtc->base.state = &crtc_state->base; |
Matt Roper | 0787824 | 2015-02-25 11:43:26 -0800 | [diff] [blame] | 13871 | crtc_state->base.crtc = &intel_crtc->base; |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 13872 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13873 | primary = intel_primary_plane_create(dev_priv, pipe); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13874 | if (IS_ERR(primary)) { |
| 13875 | ret = PTR_ERR(primary); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13876 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13877 | } |
Ville Syrjälä | d97d7b4 | 2016-11-22 18:01:57 +0200 | [diff] [blame] | 13878 | intel_crtc->plane_ids_mask |= BIT(primary->id); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13879 | |
Ville Syrjälä | a81d6fa | 2016-10-25 18:58:01 +0300 | [diff] [blame] | 13880 | for_each_sprite(dev_priv, pipe, sprite) { |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13881 | struct intel_plane *plane; |
| 13882 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13883 | plane = intel_sprite_plane_create(dev_priv, pipe, sprite); |
Ville Syrjälä | d2b2cbc | 2016-11-07 22:20:56 +0200 | [diff] [blame] | 13884 | if (IS_ERR(plane)) { |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13885 | ret = PTR_ERR(plane); |
| 13886 | goto fail; |
| 13887 | } |
Ville Syrjälä | d97d7b4 | 2016-11-22 18:01:57 +0200 | [diff] [blame] | 13888 | intel_crtc->plane_ids_mask |= BIT(plane->id); |
Ville Syrjälä | a81d6fa | 2016-10-25 18:58:01 +0300 | [diff] [blame] | 13889 | } |
| 13890 | |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 13891 | cursor = intel_cursor_plane_create(dev_priv, pipe); |
Ville Syrjälä | d2b2cbc | 2016-11-07 22:20:56 +0200 | [diff] [blame] | 13892 | if (IS_ERR(cursor)) { |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13893 | ret = PTR_ERR(cursor); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13894 | goto fail; |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13895 | } |
Ville Syrjälä | d97d7b4 | 2016-11-22 18:01:57 +0200 | [diff] [blame] | 13896 | intel_crtc->plane_ids_mask |= BIT(cursor->id); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13897 | |
Ville Syrjälä | 5ab0d85 | 2016-10-31 22:37:11 +0200 | [diff] [blame] | 13898 | ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base, |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13899 | &primary->base, &cursor->base, |
| 13900 | &intel_crtc_funcs, |
Ville Syrjälä | 4d5d72b7 | 2016-05-27 20:59:21 +0300 | [diff] [blame] | 13901 | "pipe %c", pipe_name(pipe)); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13902 | if (ret) |
| 13903 | goto fail; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13904 | |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 13905 | intel_crtc->pipe = pipe; |
Ville Syrjälä | e3c566d | 2016-11-08 16:47:11 +0200 | [diff] [blame] | 13906 | intel_crtc->plane = primary->plane; |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 13907 | |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 13908 | intel_crtc->cursor_base = ~0; |
| 13909 | intel_crtc->cursor_cntl = ~0; |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 13910 | intel_crtc->cursor_size = ~0; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 13911 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 13912 | intel_crtc->wm.cxsr_allowed = true; |
| 13913 | |
Nabendu Maiti | 1c74eea | 2016-11-29 11:23:14 +0530 | [diff] [blame] | 13914 | /* initialize shared scalers */ |
| 13915 | intel_crtc_init_scalers(intel_crtc, crtc_state); |
| 13916 | |
Jesse Barnes | 22fd0fa | 2009-12-02 13:42:53 -0800 | [diff] [blame] | 13917 | BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) || |
| 13918 | dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 13919 | dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc; |
| 13920 | dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc; |
Jesse Barnes | 22fd0fa | 2009-12-02 13:42:53 -0800 | [diff] [blame] | 13921 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13922 | drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs); |
Daniel Vetter | 87b6b10 | 2014-05-15 15:33:46 +0200 | [diff] [blame] | 13923 | |
Lionel Landwerlin | 8563b1e | 2016-03-16 10:57:14 +0000 | [diff] [blame] | 13924 | intel_color_init(&intel_crtc->base); |
| 13925 | |
Daniel Vetter | 87b6b10 | 2014-05-15 15:33:46 +0200 | [diff] [blame] | 13926 | WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13927 | |
| 13928 | return 0; |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13929 | |
| 13930 | fail: |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13931 | /* |
| 13932 | * drm_mode_config_cleanup() will free up any |
| 13933 | * crtcs/planes already initialized. |
| 13934 | */ |
Ander Conselvan de Oliveira | f5de6e0 | 2015-01-15 14:55:26 +0200 | [diff] [blame] | 13935 | kfree(crtc_state); |
Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 13936 | kfree(intel_crtc); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 13937 | |
| 13938 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13939 | } |
| 13940 | |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 13941 | enum pipe intel_get_pipe_from_connector(struct intel_connector *connector) |
| 13942 | { |
| 13943 | struct drm_encoder *encoder = connector->base.encoder; |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 13944 | struct drm_device *dev = connector->base.dev; |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 13945 | |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 13946 | WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex)); |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 13947 | |
Ville Syrjälä | d3babd3 | 2014-11-07 11:16:01 +0200 | [diff] [blame] | 13948 | if (!encoder || WARN_ON(!encoder->crtc)) |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 13949 | return INVALID_PIPE; |
| 13950 | |
| 13951 | return to_intel_crtc(encoder->crtc)->pipe; |
| 13952 | } |
| 13953 | |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13954 | int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 13955 | struct drm_file *file) |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13956 | { |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13957 | struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data; |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 13958 | struct drm_crtc *drmmode_crtc; |
Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 13959 | struct intel_crtc *crtc; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13960 | |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 13961 | drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id); |
Chris Wilson | 71240ed | 2016-06-24 14:00:24 +0100 | [diff] [blame] | 13962 | if (!drmmode_crtc) |
Ville Syrjälä | 3f2c205 | 2013-10-17 13:35:03 +0300 | [diff] [blame] | 13963 | return -ENOENT; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13964 | |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 13965 | crtc = to_intel_crtc(drmmode_crtc); |
Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 13966 | pipe_from_crtc_id->pipe = crtc->pipe; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13967 | |
Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 13968 | return 0; |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 13969 | } |
| 13970 | |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 13971 | static int intel_encoder_clones(struct intel_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13972 | { |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 13973 | struct drm_device *dev = encoder->base.dev; |
| 13974 | struct intel_encoder *source_encoder; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13975 | int index_mask = 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13976 | int entry = 0; |
| 13977 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 13978 | for_each_intel_encoder(dev, source_encoder) { |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 13979 | if (encoders_cloneable(encoder, source_encoder)) |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 13980 | index_mask |= (1 << entry); |
| 13981 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13982 | entry++; |
| 13983 | } |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 13984 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13985 | return index_mask; |
| 13986 | } |
| 13987 | |
Ville Syrjälä | 646d577 | 2016-10-31 22:37:14 +0200 | [diff] [blame] | 13988 | static bool has_edp_a(struct drm_i915_private *dev_priv) |
Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 13989 | { |
Ville Syrjälä | 646d577 | 2016-10-31 22:37:14 +0200 | [diff] [blame] | 13990 | if (!IS_MOBILE(dev_priv)) |
Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 13991 | return false; |
| 13992 | |
| 13993 | if ((I915_READ(DP_A) & DP_DETECTED) == 0) |
| 13994 | return false; |
| 13995 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 13996 | if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE)) |
Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 13997 | return false; |
| 13998 | |
| 13999 | return true; |
| 14000 | } |
| 14001 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14002 | static bool intel_crt_present(struct drm_i915_private *dev_priv) |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 14003 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14004 | if (INTEL_GEN(dev_priv) >= 9) |
Damien Lespiau | 884497e | 2013-12-03 13:56:23 +0000 | [diff] [blame] | 14005 | return false; |
| 14006 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 14007 | if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv)) |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 14008 | return false; |
| 14009 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14010 | if (IS_CHERRYVIEW(dev_priv)) |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 14011 | return false; |
| 14012 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 14013 | if (HAS_PCH_LPT_H(dev_priv) && |
| 14014 | I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED) |
Ville Syrjälä | 65e472e | 2015-12-01 23:28:55 +0200 | [diff] [blame] | 14015 | return false; |
| 14016 | |
Ville Syrjälä | 70ac54d | 2015-12-01 23:29:56 +0200 | [diff] [blame] | 14017 | /* DDI E can't be used if DDI A requires 4 lanes */ |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 14018 | if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) |
Ville Syrjälä | 70ac54d | 2015-12-01 23:29:56 +0200 | [diff] [blame] | 14019 | return false; |
| 14020 | |
Ville Syrjälä | e4abb73 | 2015-12-01 23:31:33 +0200 | [diff] [blame] | 14021 | if (!dev_priv->vbt.int_crt_support) |
Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 14022 | return false; |
| 14023 | |
| 14024 | return true; |
| 14025 | } |
| 14026 | |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 14027 | void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv) |
| 14028 | { |
| 14029 | int pps_num; |
| 14030 | int pps_idx; |
| 14031 | |
| 14032 | if (HAS_DDI(dev_priv)) |
| 14033 | return; |
| 14034 | /* |
| 14035 | * This w/a is needed at least on CPT/PPT, but to be sure apply it |
| 14036 | * everywhere where registers can be write protected. |
| 14037 | */ |
| 14038 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 14039 | pps_num = 2; |
| 14040 | else |
| 14041 | pps_num = 1; |
| 14042 | |
| 14043 | for (pps_idx = 0; pps_idx < pps_num; pps_idx++) { |
| 14044 | u32 val = I915_READ(PP_CONTROL(pps_idx)); |
| 14045 | |
| 14046 | val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS; |
| 14047 | I915_WRITE(PP_CONTROL(pps_idx), val); |
| 14048 | } |
| 14049 | } |
| 14050 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 14051 | static void intel_pps_init(struct drm_i915_private *dev_priv) |
| 14052 | { |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 14053 | if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv)) |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 14054 | dev_priv->pps_mmio_base = PCH_PPS_BASE; |
| 14055 | else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 14056 | dev_priv->pps_mmio_base = VLV_PPS_BASE; |
| 14057 | else |
| 14058 | dev_priv->pps_mmio_base = PPS_BASE; |
Imre Deak | 8090ba8 | 2016-08-10 14:07:33 +0300 | [diff] [blame] | 14059 | |
| 14060 | intel_pps_unlock_regs_wa(dev_priv); |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 14061 | } |
| 14062 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14063 | static void intel_setup_outputs(struct drm_i915_private *dev_priv) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14064 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 14065 | struct intel_encoder *encoder; |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 14066 | bool dpd_is_edp = false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14067 | |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 14068 | intel_pps_init(dev_priv); |
| 14069 | |
Imre Deak | 97a824e1 | 2016-06-21 11:51:47 +0300 | [diff] [blame] | 14070 | /* |
| 14071 | * intel_edp_init_connector() depends on this completing first, to |
| 14072 | * prevent the registeration of both eDP and LVDS and the incorrect |
| 14073 | * sharing of the PPS. |
| 14074 | */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14075 | intel_lvds_init(dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14076 | |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14077 | if (intel_crt_present(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14078 | intel_crt_init(dev_priv); |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 14079 | |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 14080 | if (IS_GEN9_LP(dev_priv)) { |
Vandana Kannan | c776eb2 | 2014-08-19 12:05:01 +0530 | [diff] [blame] | 14081 | /* |
| 14082 | * FIXME: Broxton doesn't support port detection via the |
| 14083 | * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to |
| 14084 | * detect the ports. |
| 14085 | */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14086 | intel_ddi_init(dev_priv, PORT_A); |
| 14087 | intel_ddi_init(dev_priv, PORT_B); |
| 14088 | intel_ddi_init(dev_priv, PORT_C); |
Shashank Sharma | c6c794a | 2016-03-22 12:01:50 +0200 | [diff] [blame] | 14089 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14090 | intel_dsi_init(dev_priv); |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 14091 | } else if (HAS_DDI(dev_priv)) { |
Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 14092 | int found; |
| 14093 | |
Jesse Barnes | de31fac | 2015-03-06 15:53:32 -0800 | [diff] [blame] | 14094 | /* |
| 14095 | * Haswell uses DDI functions to detect digital outputs. |
| 14096 | * On SKL pre-D0 the strap isn't connected, so we assume |
| 14097 | * it's there. |
| 14098 | */ |
Ville Syrjälä | 7717940 | 2015-09-18 20:03:35 +0300 | [diff] [blame] | 14099 | found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED; |
Jesse Barnes | de31fac | 2015-03-06 15:53:32 -0800 | [diff] [blame] | 14100 | /* WaIgnoreDDIAStrap: skl */ |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 14101 | if (found || IS_GEN9_BC(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14102 | intel_ddi_init(dev_priv, PORT_A); |
Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 14103 | |
| 14104 | /* DDI B, C and D detection is indicated by the SFUSE_STRAP |
| 14105 | * register */ |
| 14106 | found = I915_READ(SFUSE_STRAP); |
| 14107 | |
| 14108 | if (found & SFUSE_STRAP_DDIB_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14109 | intel_ddi_init(dev_priv, PORT_B); |
Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 14110 | if (found & SFUSE_STRAP_DDIC_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14111 | intel_ddi_init(dev_priv, PORT_C); |
Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 14112 | if (found & SFUSE_STRAP_DDID_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14113 | intel_ddi_init(dev_priv, PORT_D); |
Rodrigo Vivi | 2800e4c | 2015-08-07 17:35:21 -0700 | [diff] [blame] | 14114 | /* |
| 14115 | * On SKL we don't have a way to detect DDI-E so we rely on VBT. |
| 14116 | */ |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 14117 | if (IS_GEN9_BC(dev_priv) && |
Rodrigo Vivi | 2800e4c | 2015-08-07 17:35:21 -0700 | [diff] [blame] | 14118 | (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp || |
| 14119 | dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi || |
| 14120 | dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14121 | intel_ddi_init(dev_priv, PORT_E); |
Rodrigo Vivi | 2800e4c | 2015-08-07 17:35:21 -0700 | [diff] [blame] | 14122 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 14123 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 14124 | int found; |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 14125 | dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D); |
Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 14126 | |
Ville Syrjälä | 646d577 | 2016-10-31 22:37:14 +0200 | [diff] [blame] | 14127 | if (has_edp_a(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14128 | intel_dp_init(dev_priv, DP_A, PORT_A); |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 14129 | |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 14130 | if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) { |
Zhao Yakui | 461ed3c | 2010-03-30 15:11:33 +0800 | [diff] [blame] | 14131 | /* PCH SDVOB multiplex with HDMIB */ |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14132 | found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 14133 | if (!found) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14134 | intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 14135 | if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14136 | intel_dp_init(dev_priv, PCH_DP_B, PORT_B); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 14137 | } |
| 14138 | |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 14139 | if (I915_READ(PCH_HDMIC) & SDVO_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14140 | intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 14141 | |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 14142 | if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14143 | intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D); |
Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 14144 | |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 14145 | if (I915_READ(PCH_DP_C) & DP_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14146 | intel_dp_init(dev_priv, PCH_DP_C, PORT_C); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 14147 | |
Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 14148 | if (I915_READ(PCH_DP_D) & DP_DETECTED) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14149 | intel_dp_init(dev_priv, PCH_DP_D, PORT_D); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14150 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14151 | bool has_edp, has_port; |
Chris Wilson | 457c52d | 2016-06-01 08:27:50 +0100 | [diff] [blame] | 14152 | |
Ville Syrjälä | e17ac6d | 2014-10-09 19:37:15 +0300 | [diff] [blame] | 14153 | /* |
| 14154 | * The DP_DETECTED bit is the latched state of the DDC |
| 14155 | * SDA pin at boot. However since eDP doesn't require DDC |
| 14156 | * (no way to plug in a DP->HDMI dongle) the DDC pins for |
| 14157 | * eDP ports may have been muxed to an alternate function. |
| 14158 | * Thus we can't rely on the DP_DETECTED bit alone to detect |
| 14159 | * eDP ports. Consult the VBT as well as DP_DETECTED to |
| 14160 | * detect eDP ports. |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14161 | * |
| 14162 | * Sadly the straps seem to be missing sometimes even for HDMI |
| 14163 | * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap |
| 14164 | * and VBT for the presence of the port. Additionally we can't |
| 14165 | * trust the port type the VBT declares as we've seen at least |
| 14166 | * HDMI ports that the VBT claim are DP or eDP. |
Ville Syrjälä | e17ac6d | 2014-10-09 19:37:15 +0300 | [diff] [blame] | 14167 | */ |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 14168 | has_edp = intel_dp_is_edp(dev_priv, PORT_B); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14169 | has_port = intel_bios_is_port_present(dev_priv, PORT_B); |
| 14170 | if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14171 | has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14172 | if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14173 | intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B); |
Artem Bityutskiy | 585a94b | 2013-10-16 18:10:41 +0300 | [diff] [blame] | 14174 | |
Tvrtko Ursulin | dd11bc1 | 2016-11-16 08:55:41 +0000 | [diff] [blame] | 14175 | has_edp = intel_dp_is_edp(dev_priv, PORT_C); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14176 | has_port = intel_bios_is_port_present(dev_priv, PORT_C); |
| 14177 | if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14178 | has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14179 | if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14180 | intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C); |
Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 14181 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14182 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14183 | /* |
| 14184 | * eDP not supported on port D, |
| 14185 | * so no need to worry about it |
| 14186 | */ |
| 14187 | has_port = intel_bios_is_port_present(dev_priv, PORT_D); |
| 14188 | if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14189 | intel_dp_init(dev_priv, CHV_DP_D, PORT_D); |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 14190 | if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14191 | intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D); |
Ville Syrjälä | 9418c1f | 2014-04-09 13:28:56 +0300 | [diff] [blame] | 14192 | } |
| 14193 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14194 | intel_dsi_init(dev_priv); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 14195 | } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) { |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 14196 | bool found = false; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 14197 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 14198 | if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14199 | DRM_DEBUG_KMS("probing SDVOB\n"); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14200 | found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B); |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 14201 | if (!found && IS_G4X(dev_priv)) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14202 | DRM_DEBUG_KMS("probing HDMI on SDVOB\n"); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14203 | intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B); |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14204 | } |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 14205 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 14206 | if (!found && IS_G4X(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14207 | intel_dp_init(dev_priv, DP_B, PORT_B); |
Eric Anholt | 725e30a | 2009-01-22 13:01:02 -0800 | [diff] [blame] | 14208 | } |
Kristian Høgsberg | 13520b0 | 2009-03-13 15:42:14 -0400 | [diff] [blame] | 14209 | |
| 14210 | /* Before G4X SDVOC doesn't have its own detect register */ |
Kristian Høgsberg | 13520b0 | 2009-03-13 15:42:14 -0400 | [diff] [blame] | 14211 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 14212 | if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14213 | DRM_DEBUG_KMS("probing SDVOC\n"); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14214 | found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C); |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14215 | } |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 14216 | |
Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 14217 | if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) { |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 14218 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 14219 | if (IS_G4X(dev_priv)) { |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14220 | DRM_DEBUG_KMS("probing HDMI on SDVOC\n"); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14221 | intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C); |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 14222 | } |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 14223 | if (IS_G4X(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14224 | intel_dp_init(dev_priv, DP_C, PORT_C); |
Eric Anholt | 725e30a | 2009-01-22 13:01:02 -0800 | [diff] [blame] | 14225 | } |
Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 14226 | |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 14227 | if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14228 | intel_dp_init(dev_priv, DP_D, PORT_D); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 14229 | } else if (IS_GEN2(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14230 | intel_dvo_init(dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14231 | |
Tvrtko Ursulin | 56b857a | 2016-11-07 09:29:20 +0000 | [diff] [blame] | 14232 | if (SUPPORTS_TV(dev_priv)) |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14233 | intel_tv_init(dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14234 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14235 | intel_psr_init(dev_priv); |
Rodrigo Vivi | 7c8f8a7 | 2014-06-13 05:10:03 -0700 | [diff] [blame] | 14236 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14237 | for_each_intel_encoder(&dev_priv->drm, encoder) { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 14238 | encoder->base.possible_crtcs = encoder->crtc_mask; |
| 14239 | encoder->base.possible_clones = |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 14240 | intel_encoder_clones(encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14241 | } |
Chris Wilson | 47356eb | 2011-01-11 17:06:04 +0000 | [diff] [blame] | 14242 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14243 | intel_init_pch_refclk(dev_priv); |
Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 14244 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 14245 | drm_helper_move_panel_connectors_to_head(&dev_priv->drm); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14246 | } |
| 14247 | |
| 14248 | static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb) |
| 14249 | { |
| 14250 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14251 | |
Daniel Vetter | ef2d633 | 2014-02-10 18:00:38 +0100 | [diff] [blame] | 14252 | drm_framebuffer_cleanup(fb); |
Chris Wilson | 70001cd | 2017-02-16 09:46:21 +0000 | [diff] [blame] | 14253 | |
| 14254 | WARN_ON(atomic_dec_return(&intel_fb->obj->framebuffer_references) < 0); |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 14255 | i915_gem_object_put(intel_fb->obj); |
Chris Wilson | 70001cd | 2017-02-16 09:46:21 +0000 | [diff] [blame] | 14256 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14257 | kfree(intel_fb); |
| 14258 | } |
| 14259 | |
| 14260 | static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 14261 | struct drm_file *file, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14262 | unsigned int *handle) |
| 14263 | { |
| 14264 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 14265 | struct drm_i915_gem_object *obj = intel_fb->obj; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14266 | |
Chris Wilson | cc917ab | 2015-10-13 14:22:26 +0100 | [diff] [blame] | 14267 | if (obj->userptr.mm) { |
| 14268 | DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n"); |
| 14269 | return -EINVAL; |
| 14270 | } |
| 14271 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 14272 | return drm_gem_handle_create(file, &obj->base, handle); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14273 | } |
| 14274 | |
Rodrigo Vivi | 86c9858 | 2015-07-08 16:22:45 -0700 | [diff] [blame] | 14275 | static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb, |
| 14276 | struct drm_file *file, |
| 14277 | unsigned flags, unsigned color, |
| 14278 | struct drm_clip_rect *clips, |
| 14279 | unsigned num_clips) |
| 14280 | { |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame^] | 14281 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Rodrigo Vivi | 86c9858 | 2015-07-08 16:22:45 -0700 | [diff] [blame] | 14282 | |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame^] | 14283 | i915_gem_object_flush_if_display(obj); |
Paulo Zanoni | 74b4ea1 | 2015-07-14 16:29:14 -0300 | [diff] [blame] | 14284 | intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB); |
Rodrigo Vivi | 86c9858 | 2015-07-08 16:22:45 -0700 | [diff] [blame] | 14285 | |
| 14286 | return 0; |
| 14287 | } |
| 14288 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14289 | static const struct drm_framebuffer_funcs intel_fb_funcs = { |
| 14290 | .destroy = intel_user_framebuffer_destroy, |
| 14291 | .create_handle = intel_user_framebuffer_create_handle, |
Rodrigo Vivi | 86c9858 | 2015-07-08 16:22:45 -0700 | [diff] [blame] | 14292 | .dirty = intel_user_framebuffer_dirty, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14293 | }; |
| 14294 | |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14295 | static |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14296 | u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv, |
| 14297 | uint64_t fb_modifier, uint32_t pixel_format) |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14298 | { |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14299 | u32 gen = INTEL_GEN(dev_priv); |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14300 | |
| 14301 | if (gen >= 9) { |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 14302 | int cpp = drm_format_plane_cpp(pixel_format, 0); |
| 14303 | |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14304 | /* "The stride in bytes must not exceed the of the size of 8K |
| 14305 | * pixels and 32K bytes." |
| 14306 | */ |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 14307 | return min(8192 * cpp, 32768); |
Ville Syrjälä | 6401c37 | 2017-02-08 19:53:28 +0200 | [diff] [blame] | 14308 | } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) { |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14309 | return 32*1024; |
| 14310 | } else if (gen >= 4) { |
| 14311 | if (fb_modifier == I915_FORMAT_MOD_X_TILED) |
| 14312 | return 16*1024; |
| 14313 | else |
| 14314 | return 32*1024; |
| 14315 | } else if (gen >= 3) { |
| 14316 | if (fb_modifier == I915_FORMAT_MOD_X_TILED) |
| 14317 | return 8*1024; |
| 14318 | else |
| 14319 | return 16*1024; |
| 14320 | } else { |
| 14321 | /* XXX DSPC is limited to 4k tiled */ |
| 14322 | return 8*1024; |
| 14323 | } |
| 14324 | } |
| 14325 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14326 | static int intel_framebuffer_init(struct intel_framebuffer *intel_fb, |
| 14327 | struct drm_i915_gem_object *obj, |
| 14328 | struct drm_mode_fb_cmd2 *mode_cmd) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14329 | { |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14330 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14331 | unsigned int tiling = i915_gem_object_get_tiling(obj); |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14332 | u32 pitch_limit, stride_alignment; |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14333 | struct drm_format_name_buf format_name; |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14334 | int ret = -EINVAL; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14335 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14336 | atomic_inc(&obj->framebuffer_references); |
Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 14337 | |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14338 | if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) { |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14339 | /* |
| 14340 | * If there's a fence, enforce that |
| 14341 | * the fb modifier and tiling mode match. |
| 14342 | */ |
| 14343 | if (tiling != I915_TILING_NONE && |
| 14344 | tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) { |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14345 | DRM_DEBUG("tiling_mode doesn't match fb modifier\n"); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14346 | goto err; |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14347 | } |
| 14348 | } else { |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14349 | if (tiling == I915_TILING_X) { |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14350 | mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED; |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14351 | } else if (tiling == I915_TILING_Y) { |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14352 | DRM_DEBUG("No Y tiling for legacy addfb\n"); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14353 | goto err; |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14354 | } |
| 14355 | } |
| 14356 | |
Tvrtko Ursulin | 9a8f0a1 | 2015-02-27 11:15:24 +0000 | [diff] [blame] | 14357 | /* Passed in modifier sanity checking. */ |
| 14358 | switch (mode_cmd->modifier[0]) { |
| 14359 | case I915_FORMAT_MOD_Y_TILED: |
| 14360 | case I915_FORMAT_MOD_Yf_TILED: |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14361 | if (INTEL_GEN(dev_priv) < 9) { |
Tvrtko Ursulin | 9a8f0a1 | 2015-02-27 11:15:24 +0000 | [diff] [blame] | 14362 | DRM_DEBUG("Unsupported tiling 0x%llx!\n", |
| 14363 | mode_cmd->modifier[0]); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14364 | goto err; |
Tvrtko Ursulin | 9a8f0a1 | 2015-02-27 11:15:24 +0000 | [diff] [blame] | 14365 | } |
| 14366 | case DRM_FORMAT_MOD_NONE: |
| 14367 | case I915_FORMAT_MOD_X_TILED: |
| 14368 | break; |
| 14369 | default: |
Jesse Barnes | c0f4042 | 2015-03-23 12:43:50 -0700 | [diff] [blame] | 14370 | DRM_DEBUG("Unsupported fb modifier 0x%llx!\n", |
| 14371 | mode_cmd->modifier[0]); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14372 | goto err; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14373 | } |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 14374 | |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14375 | /* |
| 14376 | * gen2/3 display engine uses the fence if present, |
| 14377 | * so the tiling mode must match the fb modifier exactly. |
| 14378 | */ |
| 14379 | if (INTEL_INFO(dev_priv)->gen < 4 && |
| 14380 | tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) { |
| 14381 | DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n"); |
| 14382 | return -EINVAL; |
| 14383 | } |
| 14384 | |
Ville Syrjälä | 7b49f94 | 2016-01-12 21:08:32 +0200 | [diff] [blame] | 14385 | stride_alignment = intel_fb_stride_alignment(dev_priv, |
| 14386 | mode_cmd->modifier[0], |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14387 | mode_cmd->pixel_format); |
| 14388 | if (mode_cmd->pitches[0] & (stride_alignment - 1)) { |
| 14389 | DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n", |
| 14390 | mode_cmd->pitches[0], stride_alignment); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14391 | goto err; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14392 | } |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 14393 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14394 | pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0], |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14395 | mode_cmd->pixel_format); |
Chris Wilson | a35cdaa | 2013-06-25 17:26:45 +0100 | [diff] [blame] | 14396 | if (mode_cmd->pitches[0] > pitch_limit) { |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 14397 | DRM_DEBUG("%s pitch (%u) must be at less than %d\n", |
| 14398 | mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ? |
Daniel Vetter | 2a80ead | 2015-02-10 17:16:06 +0000 | [diff] [blame] | 14399 | "tiled" : "linear", |
Chris Wilson | a35cdaa | 2013-06-25 17:26:45 +0100 | [diff] [blame] | 14400 | mode_cmd->pitches[0], pitch_limit); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14401 | goto err; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14402 | } |
Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 14403 | |
Ville Syrjälä | c2ff737 | 2016-02-11 19:16:37 +0200 | [diff] [blame] | 14404 | /* |
| 14405 | * If there's a fence, enforce that |
| 14406 | * the fb pitch and fence stride match. |
| 14407 | */ |
| 14408 | if (tiling != I915_TILING_NONE && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 14409 | mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) { |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14410 | DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n", |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 14411 | mode_cmd->pitches[0], |
| 14412 | i915_gem_object_get_stride(obj)); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14413 | goto err; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14414 | } |
Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 14415 | |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14416 | /* Reject formats not supported by any plane early. */ |
Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 14417 | switch (mode_cmd->pixel_format) { |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14418 | case DRM_FORMAT_C8: |
Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 14419 | case DRM_FORMAT_RGB565: |
| 14420 | case DRM_FORMAT_XRGB8888: |
| 14421 | case DRM_FORMAT_ARGB8888: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14422 | break; |
| 14423 | case DRM_FORMAT_XRGB1555: |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14424 | if (INTEL_GEN(dev_priv) > 3) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14425 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14426 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14427 | return -EINVAL; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14428 | } |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14429 | break; |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14430 | case DRM_FORMAT_ABGR8888: |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14431 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) && |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14432 | INTEL_GEN(dev_priv) < 9) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14433 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14434 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Damien Lespiau | 6c0fd45 | 2015-05-19 12:29:16 +0100 | [diff] [blame] | 14435 | return -EINVAL; |
| 14436 | } |
| 14437 | break; |
| 14438 | case DRM_FORMAT_XBGR8888: |
Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 14439 | case DRM_FORMAT_XRGB2101010: |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14440 | case DRM_FORMAT_XBGR2101010: |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14441 | if (INTEL_GEN(dev_priv) < 4) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14442 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14443 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14444 | return -EINVAL; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14445 | } |
Jesse Barnes | b562674 | 2011-06-24 12:19:27 -0700 | [diff] [blame] | 14446 | break; |
Damien Lespiau | 7531208 | 2015-05-15 19:06:01 +0100 | [diff] [blame] | 14447 | case DRM_FORMAT_ABGR2101010: |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14448 | if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14449 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14450 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Damien Lespiau | 7531208 | 2015-05-15 19:06:01 +0100 | [diff] [blame] | 14451 | return -EINVAL; |
| 14452 | } |
| 14453 | break; |
Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 14454 | case DRM_FORMAT_YUYV: |
| 14455 | case DRM_FORMAT_UYVY: |
| 14456 | case DRM_FORMAT_YVYU: |
| 14457 | case DRM_FORMAT_VYUY: |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 14458 | if (INTEL_GEN(dev_priv) < 5) { |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14459 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14460 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 14461 | return -EINVAL; |
Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 14462 | } |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 14463 | break; |
| 14464 | default: |
Eric Engestrom | b3c11ac | 2016-11-12 01:12:56 +0000 | [diff] [blame] | 14465 | DRM_DEBUG("unsupported pixel format: %s\n", |
| 14466 | drm_get_format_name(mode_cmd->pixel_format, &format_name)); |
Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 14467 | return -EINVAL; |
| 14468 | } |
| 14469 | |
Ville Syrjälä | 90f9a33 | 2012-10-31 17:50:19 +0200 | [diff] [blame] | 14470 | /* FIXME need to adjust LINOFF/TILEOFF accordingly. */ |
| 14471 | if (mode_cmd->offsets[0] != 0) |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14472 | goto err; |
Ville Syrjälä | 90f9a33 | 2012-10-31 17:50:19 +0200 | [diff] [blame] | 14473 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14474 | drm_helper_mode_fill_fb_struct(&dev_priv->drm, |
| 14475 | &intel_fb->base, mode_cmd); |
Daniel Vetter | c7d73f6 | 2012-12-13 23:38:38 +0100 | [diff] [blame] | 14476 | intel_fb->obj = obj; |
| 14477 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 14478 | ret = intel_fill_fb_info(dev_priv, &intel_fb->base); |
| 14479 | if (ret) |
| 14480 | return ret; |
Ville Syrjälä | 2d7a215 | 2016-02-15 22:54:47 +0200 | [diff] [blame] | 14481 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14482 | ret = drm_framebuffer_init(obj->base.dev, |
| 14483 | &intel_fb->base, |
| 14484 | &intel_fb_funcs); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14485 | if (ret) { |
| 14486 | DRM_ERROR("framebuffer init failed %d\n", ret); |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14487 | goto err; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14488 | } |
| 14489 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14490 | return 0; |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14491 | |
| 14492 | err: |
| 14493 | atomic_dec(&obj->framebuffer_references); |
| 14494 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14495 | } |
| 14496 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14497 | static struct drm_framebuffer * |
| 14498 | intel_user_framebuffer_create(struct drm_device *dev, |
| 14499 | struct drm_file *filp, |
Ville Syrjälä | 1eb83451 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 14500 | const struct drm_mode_fb_cmd2 *user_mode_cmd) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14501 | { |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 14502 | struct drm_framebuffer *fb; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 14503 | struct drm_i915_gem_object *obj; |
Ville Syrjälä | 76dc376 | 2015-11-11 19:11:28 +0200 | [diff] [blame] | 14504 | struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14505 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 14506 | obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]); |
| 14507 | if (!obj) |
Chris Wilson | cce13ff | 2010-08-08 13:36:38 +0100 | [diff] [blame] | 14508 | return ERR_PTR(-ENOENT); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14509 | |
Chris Wilson | 24dbf51 | 2017-02-15 10:59:18 +0000 | [diff] [blame] | 14510 | fb = intel_framebuffer_create(obj, &mode_cmd); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 14511 | if (IS_ERR(fb)) |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 14512 | i915_gem_object_put(obj); |
Lukas Wunner | dcb1394 | 2015-07-04 11:50:58 +0200 | [diff] [blame] | 14513 | |
| 14514 | return fb; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14515 | } |
| 14516 | |
Chris Wilson | 778e23a | 2016-12-05 14:29:39 +0000 | [diff] [blame] | 14517 | static void intel_atomic_state_free(struct drm_atomic_state *state) |
| 14518 | { |
| 14519 | struct intel_atomic_state *intel_state = to_intel_atomic_state(state); |
| 14520 | |
| 14521 | drm_atomic_state_default_release(state); |
| 14522 | |
| 14523 | i915_sw_fence_fini(&intel_state->commit_ready); |
| 14524 | |
| 14525 | kfree(state); |
| 14526 | } |
| 14527 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14528 | static const struct drm_mode_config_funcs intel_mode_funcs = { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14529 | .fb_create = intel_user_framebuffer_create, |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 14530 | .output_poll_changed = intel_fbdev_output_poll_changed, |
Matt Roper | 5ee67f1 | 2015-01-21 16:35:44 -0800 | [diff] [blame] | 14531 | .atomic_check = intel_atomic_check, |
| 14532 | .atomic_commit = intel_atomic_commit, |
Maarten Lankhorst | de419ab | 2015-06-04 10:21:28 +0200 | [diff] [blame] | 14533 | .atomic_state_alloc = intel_atomic_state_alloc, |
| 14534 | .atomic_state_clear = intel_atomic_state_clear, |
Chris Wilson | 778e23a | 2016-12-05 14:29:39 +0000 | [diff] [blame] | 14535 | .atomic_state_free = intel_atomic_state_free, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14536 | }; |
| 14537 | |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14538 | /** |
| 14539 | * intel_init_display_hooks - initialize the display modesetting hooks |
| 14540 | * @dev_priv: device private |
| 14541 | */ |
| 14542 | void intel_init_display_hooks(struct drm_i915_private *dev_priv) |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 14543 | { |
Ville Syrjälä | 7ff89ca | 2017-02-07 20:33:05 +0200 | [diff] [blame] | 14544 | intel_init_cdclk_hooks(dev_priv); |
| 14545 | |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14546 | if (INTEL_INFO(dev_priv)->gen >= 9) { |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 14547 | dev_priv->display.get_pipe_config = haswell_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 14548 | dev_priv->display.get_initial_plane_config = |
| 14549 | skylake_get_initial_plane_config; |
Damien Lespiau | bc8d7df | 2015-01-20 12:51:51 +0000 | [diff] [blame] | 14550 | dev_priv->display.crtc_compute_clock = |
| 14551 | haswell_crtc_compute_clock; |
| 14552 | dev_priv->display.crtc_enable = haswell_crtc_enable; |
| 14553 | dev_priv->display.crtc_disable = haswell_crtc_disable; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14554 | } else if (HAS_DDI(dev_priv)) { |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 14555 | dev_priv->display.get_pipe_config = haswell_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 14556 | dev_priv->display.get_initial_plane_config = |
| 14557 | ironlake_get_initial_plane_config; |
Ander Conselvan de Oliveira | 797d025 | 2014-10-29 11:32:34 +0200 | [diff] [blame] | 14558 | dev_priv->display.crtc_compute_clock = |
| 14559 | haswell_crtc_compute_clock; |
Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 14560 | dev_priv->display.crtc_enable = haswell_crtc_enable; |
| 14561 | dev_priv->display.crtc_disable = haswell_crtc_disable; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14562 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 14563 | dev_priv->display.get_pipe_config = ironlake_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 14564 | dev_priv->display.get_initial_plane_config = |
| 14565 | ironlake_get_initial_plane_config; |
Ander Conselvan de Oliveira | 3fb3770 | 2014-10-29 11:32:35 +0200 | [diff] [blame] | 14566 | dev_priv->display.crtc_compute_clock = |
| 14567 | ironlake_crtc_compute_clock; |
Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 14568 | dev_priv->display.crtc_enable = ironlake_crtc_enable; |
| 14569 | dev_priv->display.crtc_disable = ironlake_crtc_disable; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 14570 | } else if (IS_CHERRYVIEW(dev_priv)) { |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 14571 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 14572 | dev_priv->display.get_initial_plane_config = |
| 14573 | i9xx_get_initial_plane_config; |
Ander Conselvan de Oliveira | 65b3d6a | 2016-03-21 18:00:13 +0200 | [diff] [blame] | 14574 | dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock; |
| 14575 | dev_priv->display.crtc_enable = valleyview_crtc_enable; |
| 14576 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
| 14577 | } else if (IS_VALLEYVIEW(dev_priv)) { |
| 14578 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 14579 | dev_priv->display.get_initial_plane_config = |
| 14580 | i9xx_get_initial_plane_config; |
| 14581 | dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 14582 | dev_priv->display.crtc_enable = valleyview_crtc_enable; |
| 14583 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 19ec669 | 2016-03-21 18:00:15 +0200 | [diff] [blame] | 14584 | } else if (IS_G4X(dev_priv)) { |
| 14585 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 14586 | dev_priv->display.get_initial_plane_config = |
| 14587 | i9xx_get_initial_plane_config; |
| 14588 | dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock; |
| 14589 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 14590 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 70e8aa2 | 2016-03-21 18:00:16 +0200 | [diff] [blame] | 14591 | } else if (IS_PINEVIEW(dev_priv)) { |
| 14592 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 14593 | dev_priv->display.get_initial_plane_config = |
| 14594 | i9xx_get_initial_plane_config; |
| 14595 | dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock; |
| 14596 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 14597 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 14598 | } else if (!IS_GEN2(dev_priv)) { |
Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 14599 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 14600 | dev_priv->display.get_initial_plane_config = |
| 14601 | i9xx_get_initial_plane_config; |
Ander Conselvan de Oliveira | d6dfee7 | 2014-10-29 11:32:36 +0200 | [diff] [blame] | 14602 | dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock; |
Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 14603 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 14604 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Ander Conselvan de Oliveira | 81c97f5 | 2016-03-22 15:35:23 +0200 | [diff] [blame] | 14605 | } else { |
| 14606 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
| 14607 | dev_priv->display.get_initial_plane_config = |
| 14608 | i9xx_get_initial_plane_config; |
| 14609 | dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock; |
| 14610 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
| 14611 | dev_priv->display.crtc_disable = i9xx_crtc_disable; |
Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 14612 | } |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 14613 | |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14614 | if (IS_GEN5(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 14615 | dev_priv->display.fdi_link_train = ironlake_fdi_link_train; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14616 | } else if (IS_GEN6(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 14617 | dev_priv->display.fdi_link_train = gen6_fdi_link_train; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14618 | } else if (IS_IVYBRIDGE(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 14619 | /* FIXME: detect B0+ stepping and use auto training */ |
| 14620 | dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 14621 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Sonika Jindal | 3bb11b5 | 2014-08-11 09:06:39 +0530 | [diff] [blame] | 14622 | dev_priv->display.fdi_link_train = hsw_fdi_link_train; |
Ville Syrjälä | 445e780 | 2016-05-11 22:44:42 +0300 | [diff] [blame] | 14623 | } |
| 14624 | |
Lyude | 2708249 | 2016-08-24 07:48:10 +0200 | [diff] [blame] | 14625 | if (dev_priv->info.gen >= 9) |
| 14626 | dev_priv->display.update_crtcs = skl_update_crtcs; |
| 14627 | else |
| 14628 | dev_priv->display.update_crtcs = intel_update_crtcs; |
| 14629 | |
Daniel Vetter | 5a21b66 | 2016-05-24 17:13:53 +0200 | [diff] [blame] | 14630 | switch (INTEL_INFO(dev_priv)->gen) { |
| 14631 | case 2: |
| 14632 | dev_priv->display.queue_flip = intel_gen2_queue_flip; |
| 14633 | break; |
| 14634 | |
| 14635 | case 3: |
| 14636 | dev_priv->display.queue_flip = intel_gen3_queue_flip; |
| 14637 | break; |
| 14638 | |
| 14639 | case 4: |
| 14640 | case 5: |
| 14641 | dev_priv->display.queue_flip = intel_gen4_queue_flip; |
| 14642 | break; |
| 14643 | |
| 14644 | case 6: |
| 14645 | dev_priv->display.queue_flip = intel_gen6_queue_flip; |
| 14646 | break; |
| 14647 | case 7: |
| 14648 | case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */ |
| 14649 | dev_priv->display.queue_flip = intel_gen7_queue_flip; |
| 14650 | break; |
| 14651 | case 9: |
| 14652 | /* Drop through - unsupported since execlist only. */ |
| 14653 | default: |
| 14654 | /* Default just returns -ENODEV to indicate unsupported */ |
| 14655 | dev_priv->display.queue_flip = intel_default_queue_flip; |
| 14656 | } |
Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 14657 | } |
| 14658 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14659 | /* |
| 14660 | * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend, |
| 14661 | * resume, or other times. This quirk makes sure that's the case for |
| 14662 | * affected systems. |
| 14663 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 14664 | static void quirk_pipea_force(struct drm_device *dev) |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14665 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14666 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14667 | |
| 14668 | dev_priv->quirks |= QUIRK_PIPEA_FORCE; |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 14669 | DRM_INFO("applying pipe a force quirk\n"); |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14670 | } |
| 14671 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 14672 | static void quirk_pipeb_force(struct drm_device *dev) |
| 14673 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14674 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 14675 | |
| 14676 | dev_priv->quirks |= QUIRK_PIPEB_FORCE; |
| 14677 | DRM_INFO("applying pipe b force quirk\n"); |
| 14678 | } |
| 14679 | |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 14680 | /* |
| 14681 | * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason |
| 14682 | */ |
| 14683 | static void quirk_ssc_force_disable(struct drm_device *dev) |
| 14684 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14685 | struct drm_i915_private *dev_priv = to_i915(dev); |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 14686 | dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE; |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 14687 | DRM_INFO("applying lvds SSC disable quirk\n"); |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 14688 | } |
| 14689 | |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 14690 | /* |
Carsten Emde | 5a15ab5 | 2012-03-15 15:56:27 +0100 | [diff] [blame] | 14691 | * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight |
| 14692 | * brightness value |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 14693 | */ |
| 14694 | static void quirk_invert_brightness(struct drm_device *dev) |
| 14695 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14696 | struct drm_i915_private *dev_priv = to_i915(dev); |
Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 14697 | dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS; |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 14698 | DRM_INFO("applying inverted panel brightness quirk\n"); |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14699 | } |
| 14700 | |
Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 14701 | /* Some VBT's incorrectly indicate no backlight is present */ |
| 14702 | static void quirk_backlight_present(struct drm_device *dev) |
| 14703 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14704 | struct drm_i915_private *dev_priv = to_i915(dev); |
Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 14705 | dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT; |
| 14706 | DRM_INFO("applying backlight present quirk\n"); |
| 14707 | } |
| 14708 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14709 | struct intel_quirk { |
| 14710 | int device; |
| 14711 | int subsystem_vendor; |
| 14712 | int subsystem_device; |
| 14713 | void (*hook)(struct drm_device *dev); |
| 14714 | }; |
| 14715 | |
Egbert Eich | 5f85f17 | 2012-10-14 15:46:38 +0200 | [diff] [blame] | 14716 | /* For systems that don't have a meaningful PCI subdevice/subvendor ID */ |
| 14717 | struct intel_dmi_quirk { |
| 14718 | void (*hook)(struct drm_device *dev); |
| 14719 | const struct dmi_system_id (*dmi_id_list)[]; |
| 14720 | }; |
| 14721 | |
| 14722 | static int intel_dmi_reverse_brightness(const struct dmi_system_id *id) |
| 14723 | { |
| 14724 | DRM_INFO("Backlight polarity reversed on %s\n", id->ident); |
| 14725 | return 1; |
| 14726 | } |
| 14727 | |
| 14728 | static const struct intel_dmi_quirk intel_dmi_quirks[] = { |
| 14729 | { |
| 14730 | .dmi_id_list = &(const struct dmi_system_id[]) { |
| 14731 | { |
| 14732 | .callback = intel_dmi_reverse_brightness, |
| 14733 | .ident = "NCR Corporation", |
| 14734 | .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"), |
| 14735 | DMI_MATCH(DMI_PRODUCT_NAME, ""), |
| 14736 | }, |
| 14737 | }, |
| 14738 | { } /* terminating entry */ |
| 14739 | }, |
| 14740 | .hook = quirk_invert_brightness, |
| 14741 | }, |
| 14742 | }; |
| 14743 | |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 14744 | static struct intel_quirk intel_quirks[] = { |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14745 | /* Toshiba Protege R-205, S-209 needs pipe A force quirk */ |
| 14746 | { 0x2592, 0x1179, 0x0001, quirk_pipea_force }, |
| 14747 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14748 | /* ThinkPad T60 needs pipe A force quirk (bug #16494) */ |
| 14749 | { 0x2782, 0x17aa, 0x201a, quirk_pipea_force }, |
| 14750 | |
Ville Syrjälä | 5f080c0 | 2014-08-15 01:22:06 +0300 | [diff] [blame] | 14751 | /* 830 needs to leave pipe A & dpll A up */ |
| 14752 | { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force }, |
| 14753 | |
Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame] | 14754 | /* 830 needs to leave pipe B & dpll B up */ |
| 14755 | { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force }, |
| 14756 | |
Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 14757 | /* Lenovo U160 cannot use SSC on LVDS */ |
| 14758 | { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable }, |
Michel Alexandre Salim | 070d329 | 2011-07-28 18:52:06 +0200 | [diff] [blame] | 14759 | |
| 14760 | /* Sony Vaio Y cannot use SSC on LVDS */ |
| 14761 | { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable }, |
Carsten Emde | 5a15ab5 | 2012-03-15 15:56:27 +0100 | [diff] [blame] | 14762 | |
Alexander van Heukelum | be505f6 | 2013-12-28 21:00:39 +0100 | [diff] [blame] | 14763 | /* Acer Aspire 5734Z must invert backlight brightness */ |
| 14764 | { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness }, |
| 14765 | |
| 14766 | /* Acer/eMachines G725 */ |
| 14767 | { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness }, |
| 14768 | |
| 14769 | /* Acer/eMachines e725 */ |
| 14770 | { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness }, |
| 14771 | |
| 14772 | /* Acer/Packard Bell NCL20 */ |
| 14773 | { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness }, |
| 14774 | |
| 14775 | /* Acer Aspire 4736Z */ |
| 14776 | { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness }, |
Jani Nikula | 0f540c3 | 2014-01-13 17:30:34 +0200 | [diff] [blame] | 14777 | |
| 14778 | /* Acer Aspire 5336 */ |
| 14779 | { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness }, |
Scot Doyle | 2e93a1a | 2014-07-03 23:27:51 +0000 | [diff] [blame] | 14780 | |
| 14781 | /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */ |
| 14782 | { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present }, |
Scot Doyle | d4967d8 | 2014-07-03 23:27:52 +0000 | [diff] [blame] | 14783 | |
Scot Doyle | dfb3d47b | 2014-08-21 16:08:02 +0000 | [diff] [blame] | 14784 | /* Acer C720 Chromebook (Core i3 4005U) */ |
| 14785 | { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present }, |
| 14786 | |
jens stein | b2a9601 | 2014-10-28 20:25:53 +0100 | [diff] [blame] | 14787 | /* Apple Macbook 2,1 (Core 2 T7400) */ |
| 14788 | { 0x27a2, 0x8086, 0x7270, quirk_backlight_present }, |
| 14789 | |
Jani Nikula | 1b9448b0 | 2015-11-05 11:49:59 +0200 | [diff] [blame] | 14790 | /* Apple Macbook 4,1 */ |
| 14791 | { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present }, |
| 14792 | |
Scot Doyle | d4967d8 | 2014-07-03 23:27:52 +0000 | [diff] [blame] | 14793 | /* Toshiba CB35 Chromebook (Celeron 2955U) */ |
| 14794 | { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present }, |
Scot Doyle | 724cb06 | 2014-07-11 22:16:30 +0000 | [diff] [blame] | 14795 | |
| 14796 | /* HP Chromebook 14 (Celeron 2955U) */ |
| 14797 | { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present }, |
Jani Nikula | cf6f0af | 2015-02-19 10:53:39 +0200 | [diff] [blame] | 14798 | |
| 14799 | /* Dell Chromebook 11 */ |
| 14800 | { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present }, |
Jani Nikula | 9be64ee | 2015-10-30 14:50:24 +0200 | [diff] [blame] | 14801 | |
| 14802 | /* Dell Chromebook 11 (2015 version) */ |
| 14803 | { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present }, |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14804 | }; |
| 14805 | |
| 14806 | static void intel_init_quirks(struct drm_device *dev) |
| 14807 | { |
| 14808 | struct pci_dev *d = dev->pdev; |
| 14809 | int i; |
| 14810 | |
| 14811 | for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) { |
| 14812 | struct intel_quirk *q = &intel_quirks[i]; |
| 14813 | |
| 14814 | if (d->device == q->device && |
| 14815 | (d->subsystem_vendor == q->subsystem_vendor || |
| 14816 | q->subsystem_vendor == PCI_ANY_ID) && |
| 14817 | (d->subsystem_device == q->subsystem_device || |
| 14818 | q->subsystem_device == PCI_ANY_ID)) |
| 14819 | q->hook(dev); |
| 14820 | } |
Egbert Eich | 5f85f17 | 2012-10-14 15:46:38 +0200 | [diff] [blame] | 14821 | for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) { |
| 14822 | if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0) |
| 14823 | intel_dmi_quirks[i].hook(dev); |
| 14824 | } |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14825 | } |
| 14826 | |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14827 | /* Disable the VGA plane that we never use */ |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 14828 | static void i915_disable_vga(struct drm_i915_private *dev_priv) |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14829 | { |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 14830 | struct pci_dev *pdev = dev_priv->drm.pdev; |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14831 | u8 sr1; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 14832 | i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14833 | |
Ville Syrjälä | 2b37c61 | 2014-01-22 21:32:38 +0200 | [diff] [blame] | 14834 | /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */ |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 14835 | vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO); |
Jesse Barnes | 3fdcf43 | 2012-04-06 11:46:27 -0700 | [diff] [blame] | 14836 | outb(SR01, VGA_SR_INDEX); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14837 | sr1 = inb(VGA_SR_DATA); |
| 14838 | outb(sr1 | 1<<5, VGA_SR_DATA); |
David Weinehall | 52a05c3 | 2016-08-22 13:32:44 +0300 | [diff] [blame] | 14839 | vga_put(pdev, VGA_RSRC_LEGACY_IO); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14840 | udelay(300); |
| 14841 | |
Ville Syrjälä | 01f5a62 | 2014-12-16 18:38:37 +0200 | [diff] [blame] | 14842 | I915_WRITE(vga_reg, VGA_DISP_DISABLE); |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 14843 | POSTING_READ(vga_reg); |
| 14844 | } |
| 14845 | |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 14846 | void intel_modeset_init_hw(struct drm_device *dev) |
| 14847 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 14848 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 14849 | |
Ville Syrjälä | 4c75b94 | 2016-10-31 22:37:12 +0200 | [diff] [blame] | 14850 | intel_update_cdclk(dev_priv); |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 14851 | dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw; |
Maarten Lankhorst | 1a617b7 | 2015-12-03 14:31:06 +0100 | [diff] [blame] | 14852 | |
Ville Syrjälä | 46f16e6 | 2016-10-31 22:37:22 +0200 | [diff] [blame] | 14853 | intel_init_clock_gating(dev_priv); |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 14854 | } |
| 14855 | |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14856 | /* |
| 14857 | * Calculate what we think the watermarks should be for the state we've read |
| 14858 | * out of the hardware and then immediately program those watermarks so that |
| 14859 | * we ensure the hardware settings match our internal state. |
| 14860 | * |
| 14861 | * We can calculate what we think WM's should be by creating a duplicate of the |
| 14862 | * current state (which was constructed during hardware readout) and running it |
| 14863 | * through the atomic check code to calculate new watermark values in the |
| 14864 | * state object. |
| 14865 | */ |
| 14866 | static void sanitize_watermarks(struct drm_device *dev) |
| 14867 | { |
| 14868 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 14869 | struct drm_atomic_state *state; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 14870 | struct intel_atomic_state *intel_state; |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14871 | struct drm_crtc *crtc; |
| 14872 | struct drm_crtc_state *cstate; |
| 14873 | struct drm_modeset_acquire_ctx ctx; |
| 14874 | int ret; |
| 14875 | int i; |
| 14876 | |
| 14877 | /* Only supported on platforms that use atomic watermark design */ |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 14878 | if (!dev_priv->display.optimize_watermarks) |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14879 | return; |
| 14880 | |
| 14881 | /* |
| 14882 | * We need to hold connection_mutex before calling duplicate_state so |
| 14883 | * that the connector loop is protected. |
| 14884 | */ |
| 14885 | drm_modeset_acquire_init(&ctx, 0); |
| 14886 | retry: |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 14887 | ret = drm_modeset_lock_all_ctx(dev, &ctx); |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14888 | if (ret == -EDEADLK) { |
| 14889 | drm_modeset_backoff(&ctx); |
| 14890 | goto retry; |
| 14891 | } else if (WARN_ON(ret)) { |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 14892 | goto fail; |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14893 | } |
| 14894 | |
| 14895 | state = drm_atomic_helper_duplicate_state(dev, &ctx); |
| 14896 | if (WARN_ON(IS_ERR(state))) |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 14897 | goto fail; |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14898 | |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 14899 | intel_state = to_intel_atomic_state(state); |
| 14900 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 14901 | /* |
| 14902 | * Hardware readout is the only time we don't want to calculate |
| 14903 | * intermediate watermarks (since we don't trust the current |
| 14904 | * watermarks). |
| 14905 | */ |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 14906 | intel_state->skip_intermediate_wm = true; |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 14907 | |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14908 | ret = intel_atomic_check(dev, state); |
| 14909 | if (ret) { |
| 14910 | /* |
| 14911 | * If we fail here, it means that the hardware appears to be |
| 14912 | * programmed in a way that shouldn't be possible, given our |
| 14913 | * understanding of watermark requirements. This might mean a |
| 14914 | * mistake in the hardware readout code or a mistake in the |
| 14915 | * watermark calculations for a given platform. Raise a WARN |
| 14916 | * so that this is noticeable. |
| 14917 | * |
| 14918 | * If this actually happens, we'll have to just leave the |
| 14919 | * BIOS-programmed watermarks untouched and hope for the best. |
| 14920 | */ |
| 14921 | WARN(true, "Could not determine valid watermarks for inherited state\n"); |
Arnd Bergmann | b9a1b71 | 2016-10-18 17:16:23 +0200 | [diff] [blame] | 14922 | goto put_state; |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14923 | } |
| 14924 | |
| 14925 | /* Write calculated watermark values back */ |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14926 | for_each_crtc_in_state(state, crtc, cstate, i) { |
| 14927 | struct intel_crtc_state *cs = to_intel_crtc_state(cstate); |
| 14928 | |
Matt Roper | ed4a6a7 | 2016-02-23 17:20:13 -0800 | [diff] [blame] | 14929 | cs->wm.need_postvbl_update = true; |
Maarten Lankhorst | ccf010f | 2016-11-08 13:55:32 +0100 | [diff] [blame] | 14930 | dev_priv->display.optimize_watermarks(intel_state, cs); |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14931 | } |
| 14932 | |
Arnd Bergmann | b9a1b71 | 2016-10-18 17:16:23 +0200 | [diff] [blame] | 14933 | put_state: |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 14934 | drm_atomic_state_put(state); |
Matt Roper | 0cd1262 | 2016-01-12 07:13:37 -0800 | [diff] [blame] | 14935 | fail: |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 14936 | drm_modeset_drop_locks(&ctx); |
| 14937 | drm_modeset_acquire_fini(&ctx); |
| 14938 | } |
| 14939 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 14940 | int intel_modeset_init(struct drm_device *dev) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14941 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 14942 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 14943 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Damien Lespiau | 8cc87b7 | 2014-03-03 17:31:44 +0000 | [diff] [blame] | 14944 | enum pipe pipe; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 14945 | struct intel_crtc *crtc; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14946 | |
| 14947 | drm_mode_config_init(dev); |
| 14948 | |
| 14949 | dev->mode_config.min_width = 0; |
| 14950 | dev->mode_config.min_height = 0; |
| 14951 | |
Dave Airlie | 019d96c | 2011-09-29 16:20:42 +0100 | [diff] [blame] | 14952 | dev->mode_config.preferred_depth = 24; |
| 14953 | dev->mode_config.prefer_shadow = 1; |
| 14954 | |
Tvrtko Ursulin | 25bab38 | 2015-02-10 17:16:16 +0000 | [diff] [blame] | 14955 | dev->mode_config.allow_fb_modifiers = true; |
| 14956 | |
Laurent Pinchart | e6ecefa | 2012-05-17 13:27:23 +0200 | [diff] [blame] | 14957 | dev->mode_config.funcs = &intel_mode_funcs; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14958 | |
Chris Wilson | eb955ee | 2017-01-23 21:29:39 +0000 | [diff] [blame] | 14959 | INIT_WORK(&dev_priv->atomic_helper.free_work, |
Chris Wilson | ba318c6 | 2017-02-02 20:47:41 +0000 | [diff] [blame] | 14960 | intel_atomic_helper_free_state_worker); |
Chris Wilson | eb955ee | 2017-01-23 21:29:39 +0000 | [diff] [blame] | 14961 | |
Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 14962 | intel_init_quirks(dev); |
| 14963 | |
Ville Syrjälä | 62d75df | 2016-10-31 22:37:25 +0200 | [diff] [blame] | 14964 | intel_init_pm(dev_priv); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 14965 | |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 14966 | if (INTEL_INFO(dev_priv)->num_pipes == 0) |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 14967 | return 0; |
Ben Widawsky | e3c7475 | 2013-04-05 13:12:39 -0700 | [diff] [blame] | 14968 | |
Lukas Wunner | 69f92f6 | 2015-07-15 13:57:35 +0200 | [diff] [blame] | 14969 | /* |
| 14970 | * There may be no VBT; and if the BIOS enabled SSC we can |
| 14971 | * just keep using it to avoid unnecessary flicker. Whereas if the |
| 14972 | * BIOS isn't using it, don't assume it will work even if the VBT |
| 14973 | * indicates as much. |
| 14974 | */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 14975 | if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) { |
Lukas Wunner | 69f92f6 | 2015-07-15 13:57:35 +0200 | [diff] [blame] | 14976 | bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) & |
| 14977 | DREF_SSC1_ENABLE); |
| 14978 | |
| 14979 | if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) { |
| 14980 | DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n", |
| 14981 | bios_lvds_use_ssc ? "en" : "dis", |
| 14982 | dev_priv->vbt.lvds_use_ssc ? "en" : "dis"); |
| 14983 | dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc; |
| 14984 | } |
| 14985 | } |
| 14986 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 14987 | if (IS_GEN2(dev_priv)) { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 14988 | dev->mode_config.max_width = 2048; |
| 14989 | dev->mode_config.max_height = 2048; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 14990 | } else if (IS_GEN3(dev_priv)) { |
Keith Packard | 5e4d6fa | 2009-07-12 23:53:17 -0700 | [diff] [blame] | 14991 | dev->mode_config.max_width = 4096; |
| 14992 | dev->mode_config.max_height = 4096; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14993 | } else { |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 14994 | dev->mode_config.max_width = 8192; |
| 14995 | dev->mode_config.max_height = 8192; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 14996 | } |
Damien Lespiau | 068be56 | 2014-03-28 14:17:49 +0000 | [diff] [blame] | 14997 | |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 14998 | if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) { |
| 14999 | dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512; |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 15000 | dev->mode_config.cursor_height = 1023; |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 15001 | } else if (IS_GEN2(dev_priv)) { |
Damien Lespiau | 068be56 | 2014-03-28 14:17:49 +0000 | [diff] [blame] | 15002 | dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH; |
| 15003 | dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT; |
| 15004 | } else { |
| 15005 | dev->mode_config.cursor_width = MAX_CURSOR_WIDTH; |
| 15006 | dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT; |
| 15007 | } |
| 15008 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 15009 | dev->mode_config.fb_base = ggtt->mappable_base; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15010 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 15011 | DRM_DEBUG_KMS("%d display pipe%s available.\n", |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 15012 | INTEL_INFO(dev_priv)->num_pipes, |
| 15013 | INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : ""); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15014 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 15015 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 15016 | int ret; |
| 15017 | |
Ville Syrjälä | 5ab0d85 | 2016-10-31 22:37:11 +0200 | [diff] [blame] | 15018 | ret = intel_crtc_init(dev_priv, pipe); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 15019 | if (ret) { |
| 15020 | drm_mode_config_cleanup(dev); |
| 15021 | return ret; |
| 15022 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15023 | } |
| 15024 | |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 15025 | intel_update_czclk(dev_priv); |
Ville Syrjälä | 4c75b94 | 2016-10-31 22:37:12 +0200 | [diff] [blame] | 15026 | intel_update_cdclk(dev_priv); |
Ville Syrjälä | bb0f4aa | 2017-01-20 20:21:59 +0200 | [diff] [blame] | 15027 | dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw; |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 15028 | |
Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 15029 | intel_shared_dpll_init(dev); |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 15030 | |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 15031 | if (dev_priv->max_cdclk_freq == 0) |
Ville Syrjälä | 4c75b94 | 2016-10-31 22:37:12 +0200 | [diff] [blame] | 15032 | intel_update_max_cdclk(dev_priv); |
Ville Syrjälä | b204535 | 2016-05-13 23:41:27 +0300 | [diff] [blame] | 15033 | |
Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 15034 | /* Just disable it once at startup */ |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 15035 | i915_disable_vga(dev_priv); |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 15036 | intel_setup_outputs(dev_priv); |
Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 15037 | |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 15038 | drm_modeset_lock_all(dev); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15039 | intel_modeset_setup_hw_state(dev); |
Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 15040 | drm_modeset_unlock_all(dev); |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 15041 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 15042 | for_each_intel_crtc(dev, crtc) { |
Maarten Lankhorst | eeebeac | 2015-07-14 12:33:29 +0200 | [diff] [blame] | 15043 | struct intel_initial_plane_config plane_config = {}; |
| 15044 | |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 15045 | if (!crtc->active) |
| 15046 | continue; |
| 15047 | |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 15048 | /* |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 15049 | * Note that reserving the BIOS fb up front prevents us |
| 15050 | * from stuffing other stolen allocations like the ring |
| 15051 | * on top. This prevents some ugliness at boot time, and |
| 15052 | * can even allow for smooth boot transitions if the BIOS |
| 15053 | * fb is large enough for the active pipe configuration. |
| 15054 | */ |
Maarten Lankhorst | eeebeac | 2015-07-14 12:33:29 +0200 | [diff] [blame] | 15055 | dev_priv->display.get_initial_plane_config(crtc, |
| 15056 | &plane_config); |
| 15057 | |
| 15058 | /* |
| 15059 | * If the fb is shared between multiple heads, we'll |
| 15060 | * just get the first one. |
| 15061 | */ |
| 15062 | intel_find_initial_plane_obj(crtc, &plane_config); |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 15063 | } |
Matt Roper | d93c037 | 2015-12-03 11:37:41 -0800 | [diff] [blame] | 15064 | |
| 15065 | /* |
| 15066 | * Make sure hardware watermarks really match the state we read out. |
| 15067 | * Note that we need to do this after reconstructing the BIOS fb's |
| 15068 | * since the watermark calculation done here will use pstate->fb. |
| 15069 | */ |
| 15070 | sanitize_watermarks(dev); |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 15071 | |
| 15072 | return 0; |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 15073 | } |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 15074 | |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 15075 | static void intel_enable_pipe_a(struct drm_device *dev) |
| 15076 | { |
| 15077 | struct intel_connector *connector; |
| 15078 | struct drm_connector *crt = NULL; |
| 15079 | struct intel_load_detect_pipe load_detect_temp; |
Ville Syrjälä | 208bf9f | 2014-08-11 13:15:35 +0300 | [diff] [blame] | 15080 | struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx; |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 15081 | |
| 15082 | /* We can't just switch on the pipe A, we need to set things up with a |
| 15083 | * proper mode and output configuration. As a gross hack, enable pipe A |
| 15084 | * by enabling the load detect pipe once. */ |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 15085 | for_each_intel_connector(dev, connector) { |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 15086 | if (connector->encoder->type == INTEL_OUTPUT_ANALOG) { |
| 15087 | crt = &connector->base; |
| 15088 | break; |
| 15089 | } |
| 15090 | } |
| 15091 | |
| 15092 | if (!crt) |
| 15093 | return; |
| 15094 | |
Ville Syrjälä | 208bf9f | 2014-08-11 13:15:35 +0300 | [diff] [blame] | 15095 | if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx)) |
Ander Conselvan de Oliveira | 49172fe | 2015-03-20 16:18:02 +0200 | [diff] [blame] | 15096 | intel_release_load_detect_pipe(crt, &load_detect_temp, ctx); |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 15097 | } |
| 15098 | |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 15099 | static bool |
| 15100 | intel_check_plane_mapping(struct intel_crtc *crtc) |
| 15101 | { |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 15102 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 15103 | u32 val; |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 15104 | |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 15105 | if (INTEL_INFO(dev_priv)->num_pipes == 1) |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 15106 | return true; |
| 15107 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 15108 | val = I915_READ(DSPCNTR(!crtc->plane)); |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 15109 | |
| 15110 | if ((val & DISPLAY_PLANE_ENABLE) && |
| 15111 | (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe)) |
| 15112 | return false; |
| 15113 | |
| 15114 | return true; |
| 15115 | } |
| 15116 | |
Ville Syrjälä | 02e93c3 | 2015-08-26 19:39:19 +0300 | [diff] [blame] | 15117 | static bool intel_crtc_has_encoders(struct intel_crtc *crtc) |
| 15118 | { |
| 15119 | struct drm_device *dev = crtc->base.dev; |
| 15120 | struct intel_encoder *encoder; |
| 15121 | |
| 15122 | for_each_encoder_on_crtc(dev, &crtc->base, encoder) |
| 15123 | return true; |
| 15124 | |
| 15125 | return false; |
| 15126 | } |
| 15127 | |
Maarten Lankhorst | 496b0fc | 2016-08-23 16:18:07 +0200 | [diff] [blame] | 15128 | static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder) |
| 15129 | { |
| 15130 | struct drm_device *dev = encoder->base.dev; |
| 15131 | struct intel_connector *connector; |
| 15132 | |
| 15133 | for_each_connector_on_encoder(dev, &encoder->base, connector) |
| 15134 | return connector; |
| 15135 | |
| 15136 | return NULL; |
| 15137 | } |
| 15138 | |
Ville Syrjälä | a168f5b | 2016-08-05 20:00:17 +0300 | [diff] [blame] | 15139 | static bool has_pch_trancoder(struct drm_i915_private *dev_priv, |
| 15140 | enum transcoder pch_transcoder) |
| 15141 | { |
| 15142 | return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || |
| 15143 | (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A); |
| 15144 | } |
| 15145 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15146 | static void intel_sanitize_crtc(struct intel_crtc *crtc) |
| 15147 | { |
| 15148 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15149 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 15150 | enum transcoder cpu_transcoder = crtc->config->cpu_transcoder; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15151 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15152 | /* Clear any frame start delays used for debugging left by the BIOS */ |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 15153 | if (!transcoder_is_dsi(cpu_transcoder)) { |
| 15154 | i915_reg_t reg = PIPECONF(cpu_transcoder); |
| 15155 | |
| 15156 | I915_WRITE(reg, |
| 15157 | I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK); |
| 15158 | } |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15159 | |
Ville Syrjälä | d3eaf88 | 2014-05-20 17:20:05 +0300 | [diff] [blame] | 15160 | /* restore vblank interrupts to correct state */ |
Daniel Vetter | 9625604 | 2015-02-13 21:03:42 +0100 | [diff] [blame] | 15161 | drm_crtc_vblank_reset(&crtc->base); |
Ville Syrjälä | d297e10 | 2014-08-06 14:50:01 +0300 | [diff] [blame] | 15162 | if (crtc->active) { |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15163 | struct intel_plane *plane; |
| 15164 | |
Daniel Vetter | 9625604 | 2015-02-13 21:03:42 +0100 | [diff] [blame] | 15165 | drm_crtc_vblank_on(&crtc->base); |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15166 | |
| 15167 | /* Disable everything but the primary plane */ |
| 15168 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 15169 | if (plane->base.type == DRM_PLANE_TYPE_PRIMARY) |
| 15170 | continue; |
| 15171 | |
| 15172 | plane->disable_plane(&plane->base, &crtc->base); |
| 15173 | } |
Daniel Vetter | 9625604 | 2015-02-13 21:03:42 +0100 | [diff] [blame] | 15174 | } |
Ville Syrjälä | d3eaf88 | 2014-05-20 17:20:05 +0300 | [diff] [blame] | 15175 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15176 | /* We need to sanitize the plane -> pipe mapping first because this will |
Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 15177 | * disable the crtc (and hence change the state) if it is wrong. Note |
| 15178 | * that gen4+ has a fixed plane -> pipe mapping. */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 15179 | if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15180 | bool plane; |
| 15181 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 15182 | DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n", |
| 15183 | crtc->base.base.id, crtc->base.name); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15184 | |
| 15185 | /* Pipe has the wrong plane attached and the plane is active. |
| 15186 | * Temporarily change the plane mapping and disable everything |
| 15187 | * ... */ |
| 15188 | plane = crtc->plane; |
Maarten Lankhorst | 1d4258d | 2017-01-12 10:43:45 +0100 | [diff] [blame] | 15189 | crtc->base.primary->state->visible = true; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15190 | crtc->plane = !plane; |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 15191 | intel_crtc_disable_noatomic(&crtc->base); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15192 | crtc->plane = plane; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15193 | } |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15194 | |
Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 15195 | if (dev_priv->quirks & QUIRK_PIPEA_FORCE && |
| 15196 | crtc->pipe == PIPE_A && !crtc->active) { |
| 15197 | /* BIOS forgot to enable pipe A, this mostly happens after |
| 15198 | * resume. Force-enable the pipe to fix this, the update_dpms |
| 15199 | * call below we restore the pipe to the right state, but leave |
| 15200 | * the required bits on. */ |
| 15201 | intel_enable_pipe_a(dev); |
| 15202 | } |
| 15203 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15204 | /* Adjust the state of the output pipe according to whether we |
| 15205 | * have active connectors/encoders. */ |
Maarten Lankhorst | 842e030 | 2016-03-02 15:48:01 +0100 | [diff] [blame] | 15206 | if (crtc->active && !intel_crtc_has_encoders(crtc)) |
Maarten Lankhorst | b17d48e | 2015-06-12 11:15:39 +0200 | [diff] [blame] | 15207 | intel_crtc_disable_noatomic(&crtc->base); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15208 | |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 15209 | if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) { |
Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 15210 | /* |
| 15211 | * We start out with underrun reporting disabled to avoid races. |
| 15212 | * For correct bookkeeping mark this on active crtcs. |
| 15213 | * |
Daniel Vetter | c5ab3bc | 2014-05-14 15:40:34 +0200 | [diff] [blame] | 15214 | * Also on gmch platforms we dont have any hardware bits to |
| 15215 | * disable the underrun reporting. Which means we need to start |
| 15216 | * out with underrun reporting disabled also on inactive pipes, |
| 15217 | * since otherwise we'll complain about the garbage we read when |
| 15218 | * e.g. coming up after runtime pm. |
| 15219 | * |
Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 15220 | * No protection against concurrent access is required - at |
| 15221 | * worst a fifo underrun happens which also sets this to false. |
| 15222 | */ |
| 15223 | crtc->cpu_fifo_underrun_disabled = true; |
Ville Syrjälä | a168f5b | 2016-08-05 20:00:17 +0300 | [diff] [blame] | 15224 | /* |
| 15225 | * We track the PCH trancoder underrun reporting state |
| 15226 | * within the crtc. With crtc for pipe A housing the underrun |
| 15227 | * reporting state for PCH transcoder A, crtc for pipe B housing |
| 15228 | * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A, |
| 15229 | * and marking underrun reporting as disabled for the non-existing |
| 15230 | * PCH transcoders B and C would prevent enabling the south |
| 15231 | * error interrupt (see cpt_can_enable_serr_int()). |
| 15232 | */ |
| 15233 | if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe)) |
| 15234 | crtc->pch_fifo_underrun_disabled = true; |
Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 15235 | } |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15236 | } |
| 15237 | |
| 15238 | static void intel_sanitize_encoder(struct intel_encoder *encoder) |
| 15239 | { |
| 15240 | struct intel_connector *connector; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15241 | |
| 15242 | /* We need to check both for a crtc link (meaning that the |
| 15243 | * encoder is active and trying to read from a pipe) and the |
| 15244 | * pipe itself being active. */ |
| 15245 | bool has_active_crtc = encoder->base.crtc && |
| 15246 | to_intel_crtc(encoder->base.crtc)->active; |
| 15247 | |
Maarten Lankhorst | 496b0fc | 2016-08-23 16:18:07 +0200 | [diff] [blame] | 15248 | connector = intel_encoder_find_connector(encoder); |
| 15249 | if (connector && !has_active_crtc) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15250 | DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n", |
| 15251 | encoder->base.base.id, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 15252 | encoder->base.name); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15253 | |
| 15254 | /* Connector is active, but has no active pipe. This is |
| 15255 | * fallout from our resume register restoring. Disable |
| 15256 | * the encoder manually again. */ |
| 15257 | if (encoder->base.crtc) { |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 15258 | struct drm_crtc_state *crtc_state = encoder->base.crtc->state; |
| 15259 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15260 | DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n", |
| 15261 | encoder->base.base.id, |
Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 15262 | encoder->base.name); |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 15263 | encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state); |
Ville Syrjälä | a62d149 | 2014-06-28 02:04:01 +0300 | [diff] [blame] | 15264 | if (encoder->post_disable) |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 15265 | encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15266 | } |
Egbert Eich | 7f1950f | 2014-04-25 10:56:22 +0200 | [diff] [blame] | 15267 | encoder->base.crtc = NULL; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15268 | |
| 15269 | /* Inconsistent output/port/pipe state happens presumably due to |
| 15270 | * a bug in one of the get_hw_state functions. Or someplace else |
| 15271 | * in our code, like the register restore mess on resume. Clamp |
| 15272 | * things to off as a safer default. */ |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 15273 | |
| 15274 | connector->base.dpms = DRM_MODE_DPMS_OFF; |
| 15275 | connector->base.encoder = NULL; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15276 | } |
| 15277 | /* Enabled encoders without active connectors will be fixed in |
| 15278 | * the crtc fixup. */ |
| 15279 | } |
| 15280 | |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 15281 | void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv) |
Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 15282 | { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15283 | i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv); |
Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 15284 | |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 15285 | if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) { |
| 15286 | DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n"); |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 15287 | i915_disable_vga(dev_priv); |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 15288 | } |
| 15289 | } |
| 15290 | |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 15291 | void i915_redisable_vga(struct drm_i915_private *dev_priv) |
Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 15292 | { |
Paulo Zanoni | 8dc8a27 | 2013-08-02 16:22:24 -0300 | [diff] [blame] | 15293 | /* This function can be called both from intel_modeset_setup_hw_state or |
| 15294 | * at a very early point in our resume sequence, where the power well |
| 15295 | * structures are not yet restored. Since this function is at a very |
| 15296 | * paranoid "someone might have enabled VGA while we were not looking" |
| 15297 | * level, just check if the power well is enabled instead of trying to |
| 15298 | * follow the "don't touch the power well if we don't need it" policy |
| 15299 | * the rest of the driver uses. */ |
Imre Deak | 6392f84 | 2016-02-12 18:55:13 +0200 | [diff] [blame] | 15300 | if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA)) |
Paulo Zanoni | 8dc8a27 | 2013-08-02 16:22:24 -0300 | [diff] [blame] | 15301 | return; |
| 15302 | |
Tvrtko Ursulin | 29b74b7 | 2016-11-16 08:55:39 +0000 | [diff] [blame] | 15303 | i915_redisable_vga_power_on(dev_priv); |
Imre Deak | 6392f84 | 2016-02-12 18:55:13 +0200 | [diff] [blame] | 15304 | |
| 15305 | intel_display_power_put(dev_priv, POWER_DOMAIN_VGA); |
Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 15306 | } |
| 15307 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15308 | static bool primary_get_hw_state(struct intel_plane *plane) |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 15309 | { |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15310 | struct drm_i915_private *dev_priv = to_i915(plane->base.dev); |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 15311 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15312 | return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE; |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 15313 | } |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 15314 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15315 | /* FIXME read out full plane state for all planes */ |
| 15316 | static void readout_plane_state(struct intel_crtc *crtc) |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 15317 | { |
Maarten Lankhorst | b26d3ea | 2015-09-23 16:11:41 +0200 | [diff] [blame] | 15318 | struct drm_plane *primary = crtc->base.primary; |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15319 | struct intel_plane_state *plane_state = |
Maarten Lankhorst | b26d3ea | 2015-09-23 16:11:41 +0200 | [diff] [blame] | 15320 | to_intel_plane_state(primary->state); |
Maarten Lankhorst | d032ffa | 2015-06-15 12:33:51 +0200 | [diff] [blame] | 15321 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 15322 | plane_state->base.visible = crtc->active && |
Maarten Lankhorst | b26d3ea | 2015-09-23 16:11:41 +0200 | [diff] [blame] | 15323 | primary_get_hw_state(to_intel_plane(primary)); |
| 15324 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 15325 | if (plane_state->base.visible) |
Maarten Lankhorst | b26d3ea | 2015-09-23 16:11:41 +0200 | [diff] [blame] | 15326 | crtc->base.state->plane_mask |= 1 << drm_plane_index(primary); |
Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 15327 | } |
| 15328 | |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15329 | static void intel_modeset_readout_hw_state(struct drm_device *dev) |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15330 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15331 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15332 | enum pipe pipe; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15333 | struct intel_crtc *crtc; |
| 15334 | struct intel_encoder *encoder; |
| 15335 | struct intel_connector *connector; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 15336 | int i; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15337 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 15338 | dev_priv->active_crtcs = 0; |
| 15339 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 15340 | for_each_intel_crtc(dev, crtc) { |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15341 | struct intel_crtc_state *crtc_state = |
| 15342 | to_intel_crtc_state(crtc->base.state); |
Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 15343 | |
Daniel Vetter | ec2dc6a | 2016-05-09 16:34:09 +0200 | [diff] [blame] | 15344 | __drm_atomic_helper_crtc_destroy_state(&crtc_state->base); |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 15345 | memset(crtc_state, 0, sizeof(*crtc_state)); |
| 15346 | crtc_state->base.crtc = &crtc->base; |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15347 | |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 15348 | crtc_state->base.active = crtc_state->base.enable = |
| 15349 | dev_priv->display.get_pipe_config(crtc, crtc_state); |
| 15350 | |
| 15351 | crtc->base.enabled = crtc_state->base.enable; |
| 15352 | crtc->active = crtc_state->base.active; |
| 15353 | |
Ville Syrjälä | aca1ebf | 2016-12-20 17:39:02 +0200 | [diff] [blame] | 15354 | if (crtc_state->base.active) |
Maarten Lankhorst | 565602d | 2015-12-10 12:33:57 +0100 | [diff] [blame] | 15355 | dev_priv->active_crtcs |= 1 << crtc->pipe; |
| 15356 | |
Ville Syrjälä | f9cd7b8 | 2015-09-10 18:59:08 +0300 | [diff] [blame] | 15357 | readout_plane_state(crtc); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15358 | |
Ville Syrjälä | 78108b7 | 2016-05-27 20:59:19 +0300 | [diff] [blame] | 15359 | DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n", |
| 15360 | crtc->base.base.id, crtc->base.name, |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15361 | enableddisabled(crtc_state->base.active)); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15362 | } |
| 15363 | |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 15364 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
| 15365 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; |
| 15366 | |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 15367 | pll->on = pll->funcs.get_hw_state(dev_priv, pll, |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 15368 | &pll->state.hw_state); |
| 15369 | pll->state.crtc_mask = 0; |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 15370 | for_each_intel_crtc(dev, crtc) { |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15371 | struct intel_crtc_state *crtc_state = |
| 15372 | to_intel_crtc_state(crtc->base.state); |
| 15373 | |
| 15374 | if (crtc_state->base.active && |
| 15375 | crtc_state->shared_dpll == pll) |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 15376 | pll->state.crtc_mask |= 1 << crtc->pipe; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 15377 | } |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 15378 | pll->active_mask = pll->state.crtc_mask; |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 15379 | |
Ander Conselvan de Oliveira | 1e6f2dd | 2014-10-29 11:32:31 +0200 | [diff] [blame] | 15380 | DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n", |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 15381 | pll->name, pll->state.crtc_mask, pll->on); |
Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 15382 | } |
| 15383 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 15384 | for_each_intel_encoder(dev, encoder) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15385 | pipe = 0; |
| 15386 | |
| 15387 | if (encoder->get_hw_state(encoder, &pipe)) { |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15388 | struct intel_crtc_state *crtc_state; |
| 15389 | |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 15390 | crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15391 | crtc_state = to_intel_crtc_state(crtc->base.state); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 15392 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 15393 | encoder->base.crtc = &crtc->base; |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15394 | crtc_state->output_types |= 1 << encoder->type; |
| 15395 | encoder->get_config(encoder, crtc_state); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15396 | } else { |
| 15397 | encoder->base.crtc = NULL; |
| 15398 | } |
| 15399 | |
Damien Lespiau | 6f2bcce | 2013-10-16 12:29:54 +0100 | [diff] [blame] | 15400 | DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n", |
Tvrtko Ursulin | 08c4d7f | 2016-11-17 12:30:14 +0000 | [diff] [blame] | 15401 | encoder->base.base.id, encoder->base.name, |
| 15402 | enableddisabled(encoder->base.crtc), |
Damien Lespiau | 6f2bcce | 2013-10-16 12:29:54 +0100 | [diff] [blame] | 15403 | pipe_name(pipe)); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15404 | } |
| 15405 | |
Ander Conselvan de Oliveira | 3a3371f | 2015-03-03 15:21:56 +0200 | [diff] [blame] | 15406 | for_each_intel_connector(dev, connector) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15407 | if (connector->get_hw_state(connector)) { |
| 15408 | connector->base.dpms = DRM_MODE_DPMS_ON; |
Maarten Lankhorst | 2aa974c | 2016-01-06 14:53:25 +0100 | [diff] [blame] | 15409 | |
| 15410 | encoder = connector->encoder; |
| 15411 | connector->base.encoder = &encoder->base; |
| 15412 | |
| 15413 | if (encoder->base.crtc && |
| 15414 | encoder->base.crtc->state->active) { |
| 15415 | /* |
| 15416 | * This has to be done during hardware readout |
| 15417 | * because anything calling .crtc_disable may |
| 15418 | * rely on the connector_mask being accurate. |
| 15419 | */ |
| 15420 | encoder->base.crtc->state->connector_mask |= |
| 15421 | 1 << drm_connector_index(&connector->base); |
Maarten Lankhorst | e87a52b | 2016-01-28 15:04:58 +0100 | [diff] [blame] | 15422 | encoder->base.crtc->state->encoder_mask |= |
| 15423 | 1 << drm_encoder_index(&encoder->base); |
Maarten Lankhorst | 2aa974c | 2016-01-06 14:53:25 +0100 | [diff] [blame] | 15424 | } |
| 15425 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15426 | } else { |
| 15427 | connector->base.dpms = DRM_MODE_DPMS_OFF; |
| 15428 | connector->base.encoder = NULL; |
| 15429 | } |
| 15430 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n", |
Tvrtko Ursulin | 08c4d7f | 2016-11-17 12:30:14 +0000 | [diff] [blame] | 15431 | connector->base.base.id, connector->base.name, |
| 15432 | enableddisabled(connector->base.encoder)); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15433 | } |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15434 | |
| 15435 | for_each_intel_crtc(dev, crtc) { |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15436 | struct intel_crtc_state *crtc_state = |
| 15437 | to_intel_crtc_state(crtc->base.state); |
Ville Syrjälä | aca1ebf | 2016-12-20 17:39:02 +0200 | [diff] [blame] | 15438 | int pixclk = 0; |
| 15439 | |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15440 | crtc->base.hwmode = crtc_state->base.adjusted_mode; |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15441 | |
| 15442 | memset(&crtc->base.mode, 0, sizeof(crtc->base.mode)); |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15443 | if (crtc_state->base.active) { |
| 15444 | intel_mode_from_pipe_config(&crtc->base.mode, crtc_state); |
| 15445 | intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state); |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15446 | WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode)); |
| 15447 | |
| 15448 | /* |
| 15449 | * The initial mode needs to be set in order to keep |
| 15450 | * the atomic core happy. It wants a valid mode if the |
| 15451 | * crtc's enabled, so we do the above call. |
| 15452 | * |
Daniel Vetter | 7800fb6 | 2016-12-19 09:24:23 +0100 | [diff] [blame] | 15453 | * But we don't set all the derived state fully, hence |
| 15454 | * set a flag to indicate that a full recalculation is |
| 15455 | * needed on the next commit. |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15456 | */ |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15457 | crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED; |
Ville Syrjälä | 9eca6832 | 2015-09-10 18:59:10 +0300 | [diff] [blame] | 15458 | |
Ville Syrjälä | a7d1b3f | 2017-01-26 21:50:31 +0200 | [diff] [blame] | 15459 | intel_crtc_compute_pixel_rate(crtc_state); |
| 15460 | |
| 15461 | if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) || |
| 15462 | IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
| 15463 | pixclk = crtc_state->pixel_rate; |
Ville Syrjälä | aca1ebf | 2016-12-20 17:39:02 +0200 | [diff] [blame] | 15464 | else |
| 15465 | WARN_ON(dev_priv->display.modeset_calc_cdclk); |
| 15466 | |
| 15467 | /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */ |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15468 | if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled) |
Ville Syrjälä | aca1ebf | 2016-12-20 17:39:02 +0200 | [diff] [blame] | 15469 | pixclk = DIV_ROUND_UP(pixclk * 100, 95); |
| 15470 | |
Ville Syrjälä | 9eca6832 | 2015-09-10 18:59:10 +0300 | [diff] [blame] | 15471 | drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode); |
| 15472 | update_scanline_offset(crtc); |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15473 | } |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 15474 | |
Ville Syrjälä | aca1ebf | 2016-12-20 17:39:02 +0200 | [diff] [blame] | 15475 | dev_priv->min_pixclk[crtc->pipe] = pixclk; |
| 15476 | |
Ville Syrjälä | a8cd6da | 2016-12-22 16:04:41 +0200 | [diff] [blame] | 15477 | intel_pipe_config_sanity_check(dev_priv, crtc_state); |
Ville Syrjälä | 7f4c628 | 2015-09-10 18:59:07 +0300 | [diff] [blame] | 15478 | } |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15479 | } |
| 15480 | |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15481 | /* Scan out the current hw modeset state, |
| 15482 | * and sanitizes it to the current state |
| 15483 | */ |
| 15484 | static void |
| 15485 | intel_modeset_setup_hw_state(struct drm_device *dev) |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15486 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15487 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15488 | enum pipe pipe; |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15489 | struct intel_crtc *crtc; |
| 15490 | struct intel_encoder *encoder; |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 15491 | int i; |
Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 15492 | |
| 15493 | intel_modeset_readout_hw_state(dev); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15494 | |
| 15495 | /* HW state is read out, now we need to sanitize this mess. */ |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 15496 | for_each_intel_encoder(dev, encoder) { |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15497 | intel_sanitize_encoder(encoder); |
| 15498 | } |
| 15499 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 15500 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 9818783 | 2016-10-31 22:37:10 +0200 | [diff] [blame] | 15501 | crtc = intel_get_crtc_for_pipe(dev_priv, pipe); |
Ville Syrjälä | e2af48c | 2016-10-31 22:37:05 +0200 | [diff] [blame] | 15502 | |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15503 | intel_sanitize_crtc(crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 15504 | intel_dump_pipe_config(crtc, crtc->config, |
| 15505 | "[setup_hw_state]"); |
Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 15506 | } |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 15507 | |
Ander Conselvan de Oliveira | d29b2f9 | 2015-03-20 16:18:05 +0200 | [diff] [blame] | 15508 | intel_modeset_update_connector_atomic_state(dev); |
| 15509 | |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 15510 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
| 15511 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; |
| 15512 | |
Maarten Lankhorst | 2dd66ebd | 2016-03-14 09:27:52 +0100 | [diff] [blame] | 15513 | if (!pll->on || pll->active_mask) |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 15514 | continue; |
| 15515 | |
| 15516 | DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name); |
| 15517 | |
Ander Conselvan de Oliveira | 2edd644 | 2016-03-08 17:46:21 +0200 | [diff] [blame] | 15518 | pll->funcs.disable(dev_priv, pll); |
Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 15519 | pll->on = false; |
| 15520 | } |
| 15521 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 15522 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 15523 | vlv_wm_get_hw_state(dev); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 15524 | else if (IS_GEN9(dev_priv)) |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 15525 | skl_wm_get_hw_state(dev); |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 15526 | else if (HAS_PCH_SPLIT(dev_priv)) |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 15527 | ilk_wm_get_hw_state(dev); |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 15528 | |
| 15529 | for_each_intel_crtc(dev, crtc) { |
Ander Conselvan de Oliveira | d8fc70b | 2017-02-09 11:31:21 +0200 | [diff] [blame] | 15530 | u64 put_domains; |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 15531 | |
Maarten Lankhorst | 74bff5f | 2016-02-10 13:49:36 +0100 | [diff] [blame] | 15532 | put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config); |
Maarten Lankhorst | 292b990 | 2015-07-13 16:30:27 +0200 | [diff] [blame] | 15533 | if (WARN_ON(put_domains)) |
| 15534 | modeset_put_power_domains(dev_priv, put_domains); |
| 15535 | } |
| 15536 | intel_display_set_init_power(dev_priv, false); |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 15537 | |
Imre Deak | 8d8c386 | 2017-02-17 17:39:46 +0200 | [diff] [blame] | 15538 | intel_power_domains_verify_state(dev_priv); |
| 15539 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 15540 | intel_fbc_init_pipe_state(dev_priv); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15541 | } |
Ville Syrjälä | 7d0bc1e | 2013-09-16 17:38:33 +0300 | [diff] [blame] | 15542 | |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15543 | void intel_display_resume(struct drm_device *dev) |
| 15544 | { |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15545 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 15546 | struct drm_atomic_state *state = dev_priv->modeset_restore_state; |
| 15547 | struct drm_modeset_acquire_ctx ctx; |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15548 | int ret; |
Daniel Vetter | f30da18 | 2013-04-11 20:22:50 +0200 | [diff] [blame] | 15549 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15550 | dev_priv->modeset_restore_state = NULL; |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 15551 | if (state) |
| 15552 | state->acquire_ctx = &ctx; |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15553 | |
Maarten Lankhorst | ea49c9a | 2016-02-16 15:27:42 +0100 | [diff] [blame] | 15554 | /* |
| 15555 | * This is a cludge because with real atomic modeset mode_config.mutex |
| 15556 | * won't be taken. Unfortunately some probed state like |
| 15557 | * audio_codec_enable is still protected by mode_config.mutex, so lock |
| 15558 | * it here for now. |
| 15559 | */ |
| 15560 | mutex_lock(&dev->mode_config.mutex); |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15561 | drm_modeset_acquire_init(&ctx, 0); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15562 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 15563 | while (1) { |
| 15564 | ret = drm_modeset_lock_all_ctx(dev, &ctx); |
| 15565 | if (ret != -EDEADLK) |
| 15566 | break; |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15567 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15568 | drm_modeset_backoff(&ctx); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15569 | } |
| 15570 | |
Maarten Lankhorst | 7397489 | 2016-08-05 23:28:27 +0300 | [diff] [blame] | 15571 | if (!ret) |
| 15572 | ret = __intel_display_resume(dev, state); |
| 15573 | |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15574 | drm_modeset_drop_locks(&ctx); |
| 15575 | drm_modeset_acquire_fini(&ctx); |
Maarten Lankhorst | ea49c9a | 2016-02-16 15:27:42 +0100 | [diff] [blame] | 15576 | mutex_unlock(&dev->mode_config.mutex); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 15577 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 15578 | if (ret) |
Maarten Lankhorst | e2c8b87 | 2016-02-16 10:06:14 +0100 | [diff] [blame] | 15579 | DRM_ERROR("Restoring old state failed with %i\n", ret); |
Chris Wilson | 3c5e37f | 2017-01-15 12:58:25 +0000 | [diff] [blame] | 15580 | if (state) |
| 15581 | drm_atomic_state_put(state); |
Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 15582 | } |
| 15583 | |
| 15584 | void intel_modeset_gem_init(struct drm_device *dev) |
| 15585 | { |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 15586 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 15587 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 15588 | intel_init_gt_powersave(dev_priv); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 15589 | |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 15590 | intel_modeset_init_hw(dev); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 15591 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 15592 | intel_setup_overlay(dev_priv); |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 15593 | } |
Ville Syrjälä | 0962c3c | 2014-11-07 15:19:46 +0200 | [diff] [blame] | 15594 | |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 15595 | int intel_connector_register(struct drm_connector *connector) |
| 15596 | { |
| 15597 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 15598 | int ret; |
| 15599 | |
| 15600 | ret = intel_backlight_device_register(intel_connector); |
| 15601 | if (ret) |
| 15602 | goto err; |
| 15603 | |
| 15604 | return 0; |
| 15605 | |
| 15606 | err: |
| 15607 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15608 | } |
| 15609 | |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 15610 | void intel_connector_unregister(struct drm_connector *connector) |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 15611 | { |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 15612 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 15613 | |
Chris Wilson | e63d87c | 2016-06-17 11:40:34 +0100 | [diff] [blame] | 15614 | intel_backlight_device_unregister(intel_connector); |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 15615 | intel_panel_destroy_backlight(connector); |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 15616 | } |
| 15617 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15618 | void intel_modeset_cleanup(struct drm_device *dev) |
| 15619 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 15620 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 15621 | |
Chris Wilson | eb955ee | 2017-01-23 21:29:39 +0000 | [diff] [blame] | 15622 | flush_work(&dev_priv->atomic_helper.free_work); |
| 15623 | WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list)); |
| 15624 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 15625 | intel_disable_gt_powersave(dev_priv); |
Imre Deak | 2eb5252 | 2014-11-19 15:30:05 +0200 | [diff] [blame] | 15626 | |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 15627 | /* |
| 15628 | * Interrupts and polling as the first thing to avoid creating havoc. |
Imre Deak | 2eb5252 | 2014-11-19 15:30:05 +0200 | [diff] [blame] | 15629 | * Too much stuff here (turning of connectors, ...) would |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 15630 | * experience fancy races otherwise. |
| 15631 | */ |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 15632 | intel_irq_uninstall(dev_priv); |
Jesse Barnes | eb21b92 | 2014-06-20 11:57:33 -0700 | [diff] [blame] | 15633 | |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 15634 | /* |
| 15635 | * Due to the hpd irq storm handling the hotplug work can re-arm the |
| 15636 | * poll handlers. Hence disable polling after hpd handling is shut down. |
| 15637 | */ |
Keith Packard | f87ea76 | 2010-10-03 19:36:26 -0700 | [diff] [blame] | 15638 | drm_kms_helper_poll_fini(dev); |
Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 15639 | |
Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 15640 | intel_unregister_dsm_handler(); |
| 15641 | |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 15642 | intel_fbc_global_disable(dev_priv); |
Kristian Høgsberg | 69341a5 | 2009-11-11 12:19:17 -0500 | [diff] [blame] | 15643 | |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 15644 | /* flush any delayed tasks or pending work */ |
| 15645 | flush_scheduled_work(); |
| 15646 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15647 | drm_mode_config_cleanup(dev); |
Daniel Vetter | 4d7bb01 | 2012-12-18 15:24:37 +0100 | [diff] [blame] | 15648 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 15649 | intel_cleanup_overlay(dev_priv); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 15650 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 15651 | intel_cleanup_gt_powersave(dev_priv); |
Daniel Vetter | f594914 | 2016-01-13 11:55:28 +0100 | [diff] [blame] | 15652 | |
Tvrtko Ursulin | 4019644 | 2016-12-01 14:16:42 +0000 | [diff] [blame] | 15653 | intel_teardown_gmbus(dev_priv); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15654 | } |
| 15655 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 15656 | void intel_connector_attach_encoder(struct intel_connector *connector, |
| 15657 | struct intel_encoder *encoder) |
| 15658 | { |
| 15659 | connector->encoder = encoder; |
| 15660 | drm_mode_connector_attach_encoder(&connector->base, |
| 15661 | &encoder->base); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 15662 | } |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 15663 | |
| 15664 | /* |
| 15665 | * set vga decode state - true == enable VGA decode |
| 15666 | */ |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 15667 | int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state) |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 15668 | { |
Tvrtko Ursulin | 6315b5d | 2016-11-16 12:32:42 +0000 | [diff] [blame] | 15669 | unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL; |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 15670 | u16 gmch_ctrl; |
| 15671 | |
Chris Wilson | 75fa041 | 2014-02-07 18:37:02 -0200 | [diff] [blame] | 15672 | if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) { |
| 15673 | DRM_ERROR("failed to read control word\n"); |
| 15674 | return -EIO; |
| 15675 | } |
| 15676 | |
Chris Wilson | c0cc8a5 | 2014-02-07 18:37:03 -0200 | [diff] [blame] | 15677 | if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state) |
| 15678 | return 0; |
| 15679 | |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 15680 | if (state) |
| 15681 | gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE; |
| 15682 | else |
| 15683 | gmch_ctrl |= INTEL_GMCH_VGA_DISABLE; |
Chris Wilson | 75fa041 | 2014-02-07 18:37:02 -0200 | [diff] [blame] | 15684 | |
| 15685 | if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) { |
| 15686 | DRM_ERROR("failed to write control word\n"); |
| 15687 | return -EIO; |
| 15688 | } |
| 15689 | |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 15690 | return 0; |
| 15691 | } |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15692 | |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 15693 | #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR) |
| 15694 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15695 | struct intel_display_error_state { |
Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 15696 | |
| 15697 | u32 power_well_driver; |
| 15698 | |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15699 | int num_transcoders; |
| 15700 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15701 | struct intel_cursor_error_state { |
| 15702 | u32 control; |
| 15703 | u32 position; |
| 15704 | u32 base; |
| 15705 | u32 size; |
Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 15706 | } cursor[I915_MAX_PIPES]; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15707 | |
| 15708 | struct intel_pipe_error_state { |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15709 | bool power_domain_on; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15710 | u32 source; |
Imre Deak | f301b1e1 | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 15711 | u32 stat; |
Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 15712 | } pipe[I915_MAX_PIPES]; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15713 | |
| 15714 | struct intel_plane_error_state { |
| 15715 | u32 control; |
| 15716 | u32 stride; |
| 15717 | u32 size; |
| 15718 | u32 pos; |
| 15719 | u32 addr; |
| 15720 | u32 surface; |
| 15721 | u32 tile_offset; |
Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 15722 | } plane[I915_MAX_PIPES]; |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15723 | |
| 15724 | struct intel_transcoder_error_state { |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15725 | bool power_domain_on; |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15726 | enum transcoder cpu_transcoder; |
| 15727 | |
| 15728 | u32 conf; |
| 15729 | |
| 15730 | u32 htotal; |
| 15731 | u32 hblank; |
| 15732 | u32 hsync; |
| 15733 | u32 vtotal; |
| 15734 | u32 vblank; |
| 15735 | u32 vsync; |
| 15736 | } transcoder[4]; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15737 | }; |
| 15738 | |
| 15739 | struct intel_display_error_state * |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15740 | intel_display_capture_error_state(struct drm_i915_private *dev_priv) |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15741 | { |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15742 | struct intel_display_error_state *error; |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15743 | int transcoders[] = { |
| 15744 | TRANSCODER_A, |
| 15745 | TRANSCODER_B, |
| 15746 | TRANSCODER_C, |
| 15747 | TRANSCODER_EDP, |
| 15748 | }; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15749 | int i; |
| 15750 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15751 | if (INTEL_INFO(dev_priv)->num_pipes == 0) |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15752 | return NULL; |
| 15753 | |
Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 15754 | error = kzalloc(sizeof(*error), GFP_ATOMIC); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15755 | if (error == NULL) |
| 15756 | return NULL; |
| 15757 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15758 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 15759 | error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER); |
| 15760 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 15761 | for_each_pipe(dev_priv, i) { |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15762 | error->pipe[i].power_domain_on = |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 15763 | __intel_display_power_is_enabled(dev_priv, |
| 15764 | POWER_DOMAIN_PIPE(i)); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15765 | if (!error->pipe[i].power_domain_on) |
Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 15766 | continue; |
| 15767 | |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 15768 | error->cursor[i].control = I915_READ(CURCNTR(i)); |
| 15769 | error->cursor[i].position = I915_READ(CURPOS(i)); |
| 15770 | error->cursor[i].base = I915_READ(CURBASE(i)); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15771 | |
| 15772 | error->plane[i].control = I915_READ(DSPCNTR(i)); |
| 15773 | error->plane[i].stride = I915_READ(DSPSTRIDE(i)); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15774 | if (INTEL_GEN(dev_priv) <= 3) { |
Paulo Zanoni | 51889b3 | 2013-03-06 20:03:13 -0300 | [diff] [blame] | 15775 | error->plane[i].size = I915_READ(DSPSIZE(i)); |
Paulo Zanoni | 80ca378 | 2013-03-22 14:20:57 -0300 | [diff] [blame] | 15776 | error->plane[i].pos = I915_READ(DSPPOS(i)); |
| 15777 | } |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15778 | if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv)) |
Paulo Zanoni | ca29136 | 2013-03-06 20:03:14 -0300 | [diff] [blame] | 15779 | error->plane[i].addr = I915_READ(DSPADDR(i)); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15780 | if (INTEL_GEN(dev_priv) >= 4) { |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15781 | error->plane[i].surface = I915_READ(DSPSURF(i)); |
| 15782 | error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i)); |
| 15783 | } |
| 15784 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15785 | error->pipe[i].source = I915_READ(PIPESRC(i)); |
Imre Deak | f301b1e1 | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 15786 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15787 | if (HAS_GMCH_DISPLAY(dev_priv)) |
Imre Deak | f301b1e1 | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 15788 | error->pipe[i].stat = I915_READ(PIPESTAT(i)); |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15789 | } |
| 15790 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 15791 | /* Note: this does not include DSI transcoders. */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 15792 | error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes; |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 15793 | if (HAS_DDI(dev_priv)) |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15794 | error->num_transcoders++; /* Account for eDP. */ |
| 15795 | |
| 15796 | for (i = 0; i < error->num_transcoders; i++) { |
| 15797 | enum transcoder cpu_transcoder = transcoders[i]; |
| 15798 | |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15799 | error->transcoder[i].power_domain_on = |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 15800 | __intel_display_power_is_enabled(dev_priv, |
Paulo Zanoni | 38cc1da | 2013-12-20 15:09:41 -0200 | [diff] [blame] | 15801 | POWER_DOMAIN_TRANSCODER(cpu_transcoder)); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15802 | if (!error->transcoder[i].power_domain_on) |
Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 15803 | continue; |
| 15804 | |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15805 | error->transcoder[i].cpu_transcoder = cpu_transcoder; |
| 15806 | |
| 15807 | error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder)); |
| 15808 | error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder)); |
| 15809 | error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder)); |
| 15810 | error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder)); |
| 15811 | error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder)); |
| 15812 | error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder)); |
| 15813 | error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder)); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15814 | } |
| 15815 | |
| 15816 | return error; |
| 15817 | } |
| 15818 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15819 | #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__) |
| 15820 | |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15821 | void |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15822 | intel_display_print_error_state(struct drm_i915_error_state_buf *m, |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15823 | struct intel_display_error_state *error) |
| 15824 | { |
Chris Wilson | 5a4c6f1 | 2017-02-14 16:46:11 +0000 | [diff] [blame] | 15825 | struct drm_i915_private *dev_priv = m->i915; |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15826 | int i; |
| 15827 | |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15828 | if (!error) |
| 15829 | return; |
| 15830 | |
Tvrtko Ursulin | b7f05d4 | 2016-11-09 11:30:45 +0000 | [diff] [blame] | 15831 | err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes); |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 15832 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15833 | err_printf(m, "PWR_WELL_CTL2: %08x\n", |
Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 15834 | error->power_well_driver); |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 15835 | for_each_pipe(dev_priv, i) { |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15836 | err_printf(m, "Pipe [%d]:\n", i); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15837 | err_printf(m, " Power: %s\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 15838 | onoff(error->pipe[i].power_domain_on)); |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15839 | err_printf(m, " SRC: %08x\n", error->pipe[i].source); |
Imre Deak | f301b1e1 | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 15840 | err_printf(m, " STAT: %08x\n", error->pipe[i].stat); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15841 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15842 | err_printf(m, "Plane [%d]:\n", i); |
| 15843 | err_printf(m, " CNTR: %08x\n", error->plane[i].control); |
| 15844 | err_printf(m, " STRIDE: %08x\n", error->plane[i].stride); |
Tvrtko Ursulin | 5f56d5f | 2016-11-16 08:55:37 +0000 | [diff] [blame] | 15845 | if (INTEL_GEN(dev_priv) <= 3) { |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15846 | err_printf(m, " SIZE: %08x\n", error->plane[i].size); |
| 15847 | err_printf(m, " POS: %08x\n", error->plane[i].pos); |
Paulo Zanoni | 80ca378 | 2013-03-22 14:20:57 -0300 | [diff] [blame] | 15848 | } |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 15849 | if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv)) |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15850 | err_printf(m, " ADDR: %08x\n", error->plane[i].addr); |
Tvrtko Ursulin | 5f56d5f | 2016-11-16 08:55:37 +0000 | [diff] [blame] | 15851 | if (INTEL_GEN(dev_priv) >= 4) { |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15852 | err_printf(m, " SURF: %08x\n", error->plane[i].surface); |
| 15853 | err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15854 | } |
| 15855 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 15856 | err_printf(m, "Cursor [%d]:\n", i); |
| 15857 | err_printf(m, " CNTR: %08x\n", error->cursor[i].control); |
| 15858 | err_printf(m, " POS: %08x\n", error->cursor[i].position); |
| 15859 | err_printf(m, " BASE: %08x\n", error->cursor[i].base); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15860 | } |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15861 | |
| 15862 | for (i = 0; i < error->num_transcoders; i++) { |
Jani Nikula | da20563 | 2016-03-15 21:51:10 +0200 | [diff] [blame] | 15863 | err_printf(m, "CPU transcoder: %s\n", |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15864 | transcoder_name(error->transcoder[i].cpu_transcoder)); |
Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 15865 | err_printf(m, " Power: %s\n", |
Jani Nikula | 87ad321 | 2016-01-14 12:53:34 +0200 | [diff] [blame] | 15866 | onoff(error->transcoder[i].power_domain_on)); |
Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 15867 | err_printf(m, " CONF: %08x\n", error->transcoder[i].conf); |
| 15868 | err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal); |
| 15869 | err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank); |
| 15870 | err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync); |
| 15871 | err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal); |
| 15872 | err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank); |
| 15873 | err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync); |
| 15874 | } |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 15875 | } |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 15876 | |
| 15877 | #endif |